Loading...
1// SPDX-License-Identifier: GPL-2.0+
2//
3// Copyright (c) 2011-2014 Samsung Electronics Co., Ltd
4// http://www.samsung.com
5
6#include <linux/device.h>
7#include <linux/interrupt.h>
8#include <linux/irq.h>
9#include <linux/module.h>
10#include <linux/regmap.h>
11
12#include <linux/mfd/samsung/core.h>
13#include <linux/mfd/samsung/irq.h>
14#include <linux/mfd/samsung/s2mps11.h>
15#include <linux/mfd/samsung/s2mps14.h>
16#include <linux/mfd/samsung/s2mpu02.h>
17#include <linux/mfd/samsung/s5m8767.h>
18
19static const struct regmap_irq s2mps11_irqs[] = {
20 [S2MPS11_IRQ_PWRONF] = {
21 .reg_offset = 0,
22 .mask = S2MPS11_IRQ_PWRONF_MASK,
23 },
24 [S2MPS11_IRQ_PWRONR] = {
25 .reg_offset = 0,
26 .mask = S2MPS11_IRQ_PWRONR_MASK,
27 },
28 [S2MPS11_IRQ_JIGONBF] = {
29 .reg_offset = 0,
30 .mask = S2MPS11_IRQ_JIGONBF_MASK,
31 },
32 [S2MPS11_IRQ_JIGONBR] = {
33 .reg_offset = 0,
34 .mask = S2MPS11_IRQ_JIGONBR_MASK,
35 },
36 [S2MPS11_IRQ_ACOKBF] = {
37 .reg_offset = 0,
38 .mask = S2MPS11_IRQ_ACOKBF_MASK,
39 },
40 [S2MPS11_IRQ_ACOKBR] = {
41 .reg_offset = 0,
42 .mask = S2MPS11_IRQ_ACOKBR_MASK,
43 },
44 [S2MPS11_IRQ_PWRON1S] = {
45 .reg_offset = 0,
46 .mask = S2MPS11_IRQ_PWRON1S_MASK,
47 },
48 [S2MPS11_IRQ_MRB] = {
49 .reg_offset = 0,
50 .mask = S2MPS11_IRQ_MRB_MASK,
51 },
52 [S2MPS11_IRQ_RTC60S] = {
53 .reg_offset = 1,
54 .mask = S2MPS11_IRQ_RTC60S_MASK,
55 },
56 [S2MPS11_IRQ_RTCA1] = {
57 .reg_offset = 1,
58 .mask = S2MPS11_IRQ_RTCA1_MASK,
59 },
60 [S2MPS11_IRQ_RTCA0] = {
61 .reg_offset = 1,
62 .mask = S2MPS11_IRQ_RTCA0_MASK,
63 },
64 [S2MPS11_IRQ_SMPL] = {
65 .reg_offset = 1,
66 .mask = S2MPS11_IRQ_SMPL_MASK,
67 },
68 [S2MPS11_IRQ_RTC1S] = {
69 .reg_offset = 1,
70 .mask = S2MPS11_IRQ_RTC1S_MASK,
71 },
72 [S2MPS11_IRQ_WTSR] = {
73 .reg_offset = 1,
74 .mask = S2MPS11_IRQ_WTSR_MASK,
75 },
76 [S2MPS11_IRQ_INT120C] = {
77 .reg_offset = 2,
78 .mask = S2MPS11_IRQ_INT120C_MASK,
79 },
80 [S2MPS11_IRQ_INT140C] = {
81 .reg_offset = 2,
82 .mask = S2MPS11_IRQ_INT140C_MASK,
83 },
84};
85
86static const struct regmap_irq s2mps14_irqs[] = {
87 [S2MPS14_IRQ_PWRONF] = {
88 .reg_offset = 0,
89 .mask = S2MPS11_IRQ_PWRONF_MASK,
90 },
91 [S2MPS14_IRQ_PWRONR] = {
92 .reg_offset = 0,
93 .mask = S2MPS11_IRQ_PWRONR_MASK,
94 },
95 [S2MPS14_IRQ_JIGONBF] = {
96 .reg_offset = 0,
97 .mask = S2MPS11_IRQ_JIGONBF_MASK,
98 },
99 [S2MPS14_IRQ_JIGONBR] = {
100 .reg_offset = 0,
101 .mask = S2MPS11_IRQ_JIGONBR_MASK,
102 },
103 [S2MPS14_IRQ_ACOKBF] = {
104 .reg_offset = 0,
105 .mask = S2MPS11_IRQ_ACOKBF_MASK,
106 },
107 [S2MPS14_IRQ_ACOKBR] = {
108 .reg_offset = 0,
109 .mask = S2MPS11_IRQ_ACOKBR_MASK,
110 },
111 [S2MPS14_IRQ_PWRON1S] = {
112 .reg_offset = 0,
113 .mask = S2MPS11_IRQ_PWRON1S_MASK,
114 },
115 [S2MPS14_IRQ_MRB] = {
116 .reg_offset = 0,
117 .mask = S2MPS11_IRQ_MRB_MASK,
118 },
119 [S2MPS14_IRQ_RTC60S] = {
120 .reg_offset = 1,
121 .mask = S2MPS11_IRQ_RTC60S_MASK,
122 },
123 [S2MPS14_IRQ_RTCA1] = {
124 .reg_offset = 1,
125 .mask = S2MPS11_IRQ_RTCA1_MASK,
126 },
127 [S2MPS14_IRQ_RTCA0] = {
128 .reg_offset = 1,
129 .mask = S2MPS11_IRQ_RTCA0_MASK,
130 },
131 [S2MPS14_IRQ_SMPL] = {
132 .reg_offset = 1,
133 .mask = S2MPS11_IRQ_SMPL_MASK,
134 },
135 [S2MPS14_IRQ_RTC1S] = {
136 .reg_offset = 1,
137 .mask = S2MPS11_IRQ_RTC1S_MASK,
138 },
139 [S2MPS14_IRQ_WTSR] = {
140 .reg_offset = 1,
141 .mask = S2MPS11_IRQ_WTSR_MASK,
142 },
143 [S2MPS14_IRQ_INT120C] = {
144 .reg_offset = 2,
145 .mask = S2MPS11_IRQ_INT120C_MASK,
146 },
147 [S2MPS14_IRQ_INT140C] = {
148 .reg_offset = 2,
149 .mask = S2MPS11_IRQ_INT140C_MASK,
150 },
151 [S2MPS14_IRQ_TSD] = {
152 .reg_offset = 2,
153 .mask = S2MPS14_IRQ_TSD_MASK,
154 },
155};
156
157static const struct regmap_irq s2mpu02_irqs[] = {
158 [S2MPU02_IRQ_PWRONF] = {
159 .reg_offset = 0,
160 .mask = S2MPS11_IRQ_PWRONF_MASK,
161 },
162 [S2MPU02_IRQ_PWRONR] = {
163 .reg_offset = 0,
164 .mask = S2MPS11_IRQ_PWRONR_MASK,
165 },
166 [S2MPU02_IRQ_JIGONBF] = {
167 .reg_offset = 0,
168 .mask = S2MPS11_IRQ_JIGONBF_MASK,
169 },
170 [S2MPU02_IRQ_JIGONBR] = {
171 .reg_offset = 0,
172 .mask = S2MPS11_IRQ_JIGONBR_MASK,
173 },
174 [S2MPU02_IRQ_ACOKBF] = {
175 .reg_offset = 0,
176 .mask = S2MPS11_IRQ_ACOKBF_MASK,
177 },
178 [S2MPU02_IRQ_ACOKBR] = {
179 .reg_offset = 0,
180 .mask = S2MPS11_IRQ_ACOKBR_MASK,
181 },
182 [S2MPU02_IRQ_PWRON1S] = {
183 .reg_offset = 0,
184 .mask = S2MPS11_IRQ_PWRON1S_MASK,
185 },
186 [S2MPU02_IRQ_MRB] = {
187 .reg_offset = 0,
188 .mask = S2MPS11_IRQ_MRB_MASK,
189 },
190 [S2MPU02_IRQ_RTC60S] = {
191 .reg_offset = 1,
192 .mask = S2MPS11_IRQ_RTC60S_MASK,
193 },
194 [S2MPU02_IRQ_RTCA1] = {
195 .reg_offset = 1,
196 .mask = S2MPS11_IRQ_RTCA1_MASK,
197 },
198 [S2MPU02_IRQ_RTCA0] = {
199 .reg_offset = 1,
200 .mask = S2MPS11_IRQ_RTCA0_MASK,
201 },
202 [S2MPU02_IRQ_SMPL] = {
203 .reg_offset = 1,
204 .mask = S2MPS11_IRQ_SMPL_MASK,
205 },
206 [S2MPU02_IRQ_RTC1S] = {
207 .reg_offset = 1,
208 .mask = S2MPS11_IRQ_RTC1S_MASK,
209 },
210 [S2MPU02_IRQ_WTSR] = {
211 .reg_offset = 1,
212 .mask = S2MPS11_IRQ_WTSR_MASK,
213 },
214 [S2MPU02_IRQ_INT120C] = {
215 .reg_offset = 2,
216 .mask = S2MPS11_IRQ_INT120C_MASK,
217 },
218 [S2MPU02_IRQ_INT140C] = {
219 .reg_offset = 2,
220 .mask = S2MPS11_IRQ_INT140C_MASK,
221 },
222 [S2MPU02_IRQ_TSD] = {
223 .reg_offset = 2,
224 .mask = S2MPS14_IRQ_TSD_MASK,
225 },
226};
227
228static const struct regmap_irq s5m8767_irqs[] = {
229 [S5M8767_IRQ_PWRR] = {
230 .reg_offset = 0,
231 .mask = S5M8767_IRQ_PWRR_MASK,
232 },
233 [S5M8767_IRQ_PWRF] = {
234 .reg_offset = 0,
235 .mask = S5M8767_IRQ_PWRF_MASK,
236 },
237 [S5M8767_IRQ_PWR1S] = {
238 .reg_offset = 0,
239 .mask = S5M8767_IRQ_PWR1S_MASK,
240 },
241 [S5M8767_IRQ_JIGR] = {
242 .reg_offset = 0,
243 .mask = S5M8767_IRQ_JIGR_MASK,
244 },
245 [S5M8767_IRQ_JIGF] = {
246 .reg_offset = 0,
247 .mask = S5M8767_IRQ_JIGF_MASK,
248 },
249 [S5M8767_IRQ_LOWBAT2] = {
250 .reg_offset = 0,
251 .mask = S5M8767_IRQ_LOWBAT2_MASK,
252 },
253 [S5M8767_IRQ_LOWBAT1] = {
254 .reg_offset = 0,
255 .mask = S5M8767_IRQ_LOWBAT1_MASK,
256 },
257 [S5M8767_IRQ_MRB] = {
258 .reg_offset = 1,
259 .mask = S5M8767_IRQ_MRB_MASK,
260 },
261 [S5M8767_IRQ_DVSOK2] = {
262 .reg_offset = 1,
263 .mask = S5M8767_IRQ_DVSOK2_MASK,
264 },
265 [S5M8767_IRQ_DVSOK3] = {
266 .reg_offset = 1,
267 .mask = S5M8767_IRQ_DVSOK3_MASK,
268 },
269 [S5M8767_IRQ_DVSOK4] = {
270 .reg_offset = 1,
271 .mask = S5M8767_IRQ_DVSOK4_MASK,
272 },
273 [S5M8767_IRQ_RTC60S] = {
274 .reg_offset = 2,
275 .mask = S5M8767_IRQ_RTC60S_MASK,
276 },
277 [S5M8767_IRQ_RTCA1] = {
278 .reg_offset = 2,
279 .mask = S5M8767_IRQ_RTCA1_MASK,
280 },
281 [S5M8767_IRQ_RTCA2] = {
282 .reg_offset = 2,
283 .mask = S5M8767_IRQ_RTCA2_MASK,
284 },
285 [S5M8767_IRQ_SMPL] = {
286 .reg_offset = 2,
287 .mask = S5M8767_IRQ_SMPL_MASK,
288 },
289 [S5M8767_IRQ_RTC1S] = {
290 .reg_offset = 2,
291 .mask = S5M8767_IRQ_RTC1S_MASK,
292 },
293 [S5M8767_IRQ_WTSR] = {
294 .reg_offset = 2,
295 .mask = S5M8767_IRQ_WTSR_MASK,
296 },
297};
298
299static const struct regmap_irq_chip s2mps11_irq_chip = {
300 .name = "s2mps11",
301 .irqs = s2mps11_irqs,
302 .num_irqs = ARRAY_SIZE(s2mps11_irqs),
303 .num_regs = 3,
304 .status_base = S2MPS11_REG_INT1,
305 .mask_base = S2MPS11_REG_INT1M,
306 .ack_base = S2MPS11_REG_INT1,
307};
308
309#define S2MPS1X_IRQ_CHIP_COMMON_DATA \
310 .irqs = s2mps14_irqs, \
311 .num_irqs = ARRAY_SIZE(s2mps14_irqs), \
312 .num_regs = 3, \
313 .status_base = S2MPS14_REG_INT1, \
314 .mask_base = S2MPS14_REG_INT1M, \
315 .ack_base = S2MPS14_REG_INT1 \
316
317static const struct regmap_irq_chip s2mps13_irq_chip = {
318 .name = "s2mps13",
319 S2MPS1X_IRQ_CHIP_COMMON_DATA,
320};
321
322static const struct regmap_irq_chip s2mps14_irq_chip = {
323 .name = "s2mps14",
324 S2MPS1X_IRQ_CHIP_COMMON_DATA,
325};
326
327static const struct regmap_irq_chip s2mps15_irq_chip = {
328 .name = "s2mps15",
329 S2MPS1X_IRQ_CHIP_COMMON_DATA,
330};
331
332static const struct regmap_irq_chip s2mpu02_irq_chip = {
333 .name = "s2mpu02",
334 .irqs = s2mpu02_irqs,
335 .num_irqs = ARRAY_SIZE(s2mpu02_irqs),
336 .num_regs = 3,
337 .status_base = S2MPU02_REG_INT1,
338 .mask_base = S2MPU02_REG_INT1M,
339 .ack_base = S2MPU02_REG_INT1,
340};
341
342static const struct regmap_irq_chip s5m8767_irq_chip = {
343 .name = "s5m8767",
344 .irqs = s5m8767_irqs,
345 .num_irqs = ARRAY_SIZE(s5m8767_irqs),
346 .num_regs = 3,
347 .status_base = S5M8767_REG_INT1,
348 .mask_base = S5M8767_REG_INT1M,
349 .ack_base = S5M8767_REG_INT1,
350};
351
352int sec_irq_init(struct sec_pmic_dev *sec_pmic)
353{
354 int ret = 0;
355 int type = sec_pmic->device_type;
356 const struct regmap_irq_chip *sec_irq_chip;
357
358 if (!sec_pmic->irq) {
359 dev_warn(sec_pmic->dev,
360 "No interrupt specified, no interrupts\n");
361 return 0;
362 }
363
364 switch (type) {
365 case S5M8767X:
366 sec_irq_chip = &s5m8767_irq_chip;
367 break;
368 case S2MPA01:
369 sec_irq_chip = &s2mps14_irq_chip;
370 break;
371 case S2MPS11X:
372 sec_irq_chip = &s2mps11_irq_chip;
373 break;
374 case S2MPS13X:
375 sec_irq_chip = &s2mps13_irq_chip;
376 break;
377 case S2MPS14X:
378 sec_irq_chip = &s2mps14_irq_chip;
379 break;
380 case S2MPS15X:
381 sec_irq_chip = &s2mps15_irq_chip;
382 break;
383 case S2MPU02:
384 sec_irq_chip = &s2mpu02_irq_chip;
385 break;
386 default:
387 dev_err(sec_pmic->dev, "Unknown device type %lu\n",
388 sec_pmic->device_type);
389 return -EINVAL;
390 }
391
392 ret = devm_regmap_add_irq_chip(sec_pmic->dev, sec_pmic->regmap_pmic,
393 sec_pmic->irq, IRQF_ONESHOT,
394 0, sec_irq_chip, &sec_pmic->irq_data);
395 if (ret != 0) {
396 dev_err(sec_pmic->dev, "Failed to register IRQ chip: %d\n", ret);
397 return ret;
398 }
399
400 /*
401 * The rtc-s5m driver requests S2MPS14_IRQ_RTCA0 also for S2MPS11
402 * so the interrupt number must be consistent.
403 */
404 BUILD_BUG_ON(((enum s2mps14_irq)S2MPS11_IRQ_RTCA0) != S2MPS14_IRQ_RTCA0);
405
406 return 0;
407}
408EXPORT_SYMBOL_GPL(sec_irq_init);
409
410MODULE_AUTHOR("Sangbeom Kim <sbkim73@samsung.com>");
411MODULE_AUTHOR("Chanwoo Choi <cw00.choi@samsung.com>");
412MODULE_AUTHOR("Krzysztof Kozlowski <krzk@kernel.org>");
413MODULE_DESCRIPTION("Interrupt support for the S5M MFD");
414MODULE_LICENSE("GPL");
1// SPDX-License-Identifier: GPL-2.0+
2//
3// Copyright (c) 2011-2014 Samsung Electronics Co., Ltd
4// http://www.samsung.com
5
6#include <linux/device.h>
7#include <linux/interrupt.h>
8#include <linux/irq.h>
9#include <linux/module.h>
10#include <linux/regmap.h>
11
12#include <linux/mfd/samsung/core.h>
13#include <linux/mfd/samsung/irq.h>
14#include <linux/mfd/samsung/s2mps11.h>
15#include <linux/mfd/samsung/s2mps14.h>
16#include <linux/mfd/samsung/s2mpu02.h>
17#include <linux/mfd/samsung/s5m8763.h>
18#include <linux/mfd/samsung/s5m8767.h>
19
20static const struct regmap_irq s2mps11_irqs[] = {
21 [S2MPS11_IRQ_PWRONF] = {
22 .reg_offset = 0,
23 .mask = S2MPS11_IRQ_PWRONF_MASK,
24 },
25 [S2MPS11_IRQ_PWRONR] = {
26 .reg_offset = 0,
27 .mask = S2MPS11_IRQ_PWRONR_MASK,
28 },
29 [S2MPS11_IRQ_JIGONBF] = {
30 .reg_offset = 0,
31 .mask = S2MPS11_IRQ_JIGONBF_MASK,
32 },
33 [S2MPS11_IRQ_JIGONBR] = {
34 .reg_offset = 0,
35 .mask = S2MPS11_IRQ_JIGONBR_MASK,
36 },
37 [S2MPS11_IRQ_ACOKBF] = {
38 .reg_offset = 0,
39 .mask = S2MPS11_IRQ_ACOKBF_MASK,
40 },
41 [S2MPS11_IRQ_ACOKBR] = {
42 .reg_offset = 0,
43 .mask = S2MPS11_IRQ_ACOKBR_MASK,
44 },
45 [S2MPS11_IRQ_PWRON1S] = {
46 .reg_offset = 0,
47 .mask = S2MPS11_IRQ_PWRON1S_MASK,
48 },
49 [S2MPS11_IRQ_MRB] = {
50 .reg_offset = 0,
51 .mask = S2MPS11_IRQ_MRB_MASK,
52 },
53 [S2MPS11_IRQ_RTC60S] = {
54 .reg_offset = 1,
55 .mask = S2MPS11_IRQ_RTC60S_MASK,
56 },
57 [S2MPS11_IRQ_RTCA1] = {
58 .reg_offset = 1,
59 .mask = S2MPS11_IRQ_RTCA1_MASK,
60 },
61 [S2MPS11_IRQ_RTCA0] = {
62 .reg_offset = 1,
63 .mask = S2MPS11_IRQ_RTCA0_MASK,
64 },
65 [S2MPS11_IRQ_SMPL] = {
66 .reg_offset = 1,
67 .mask = S2MPS11_IRQ_SMPL_MASK,
68 },
69 [S2MPS11_IRQ_RTC1S] = {
70 .reg_offset = 1,
71 .mask = S2MPS11_IRQ_RTC1S_MASK,
72 },
73 [S2MPS11_IRQ_WTSR] = {
74 .reg_offset = 1,
75 .mask = S2MPS11_IRQ_WTSR_MASK,
76 },
77 [S2MPS11_IRQ_INT120C] = {
78 .reg_offset = 2,
79 .mask = S2MPS11_IRQ_INT120C_MASK,
80 },
81 [S2MPS11_IRQ_INT140C] = {
82 .reg_offset = 2,
83 .mask = S2MPS11_IRQ_INT140C_MASK,
84 },
85};
86
87static const struct regmap_irq s2mps14_irqs[] = {
88 [S2MPS14_IRQ_PWRONF] = {
89 .reg_offset = 0,
90 .mask = S2MPS11_IRQ_PWRONF_MASK,
91 },
92 [S2MPS14_IRQ_PWRONR] = {
93 .reg_offset = 0,
94 .mask = S2MPS11_IRQ_PWRONR_MASK,
95 },
96 [S2MPS14_IRQ_JIGONBF] = {
97 .reg_offset = 0,
98 .mask = S2MPS11_IRQ_JIGONBF_MASK,
99 },
100 [S2MPS14_IRQ_JIGONBR] = {
101 .reg_offset = 0,
102 .mask = S2MPS11_IRQ_JIGONBR_MASK,
103 },
104 [S2MPS14_IRQ_ACOKBF] = {
105 .reg_offset = 0,
106 .mask = S2MPS11_IRQ_ACOKBF_MASK,
107 },
108 [S2MPS14_IRQ_ACOKBR] = {
109 .reg_offset = 0,
110 .mask = S2MPS11_IRQ_ACOKBR_MASK,
111 },
112 [S2MPS14_IRQ_PWRON1S] = {
113 .reg_offset = 0,
114 .mask = S2MPS11_IRQ_PWRON1S_MASK,
115 },
116 [S2MPS14_IRQ_MRB] = {
117 .reg_offset = 0,
118 .mask = S2MPS11_IRQ_MRB_MASK,
119 },
120 [S2MPS14_IRQ_RTC60S] = {
121 .reg_offset = 1,
122 .mask = S2MPS11_IRQ_RTC60S_MASK,
123 },
124 [S2MPS14_IRQ_RTCA1] = {
125 .reg_offset = 1,
126 .mask = S2MPS11_IRQ_RTCA1_MASK,
127 },
128 [S2MPS14_IRQ_RTCA0] = {
129 .reg_offset = 1,
130 .mask = S2MPS11_IRQ_RTCA0_MASK,
131 },
132 [S2MPS14_IRQ_SMPL] = {
133 .reg_offset = 1,
134 .mask = S2MPS11_IRQ_SMPL_MASK,
135 },
136 [S2MPS14_IRQ_RTC1S] = {
137 .reg_offset = 1,
138 .mask = S2MPS11_IRQ_RTC1S_MASK,
139 },
140 [S2MPS14_IRQ_WTSR] = {
141 .reg_offset = 1,
142 .mask = S2MPS11_IRQ_WTSR_MASK,
143 },
144 [S2MPS14_IRQ_INT120C] = {
145 .reg_offset = 2,
146 .mask = S2MPS11_IRQ_INT120C_MASK,
147 },
148 [S2MPS14_IRQ_INT140C] = {
149 .reg_offset = 2,
150 .mask = S2MPS11_IRQ_INT140C_MASK,
151 },
152 [S2MPS14_IRQ_TSD] = {
153 .reg_offset = 2,
154 .mask = S2MPS14_IRQ_TSD_MASK,
155 },
156};
157
158static const struct regmap_irq s2mpu02_irqs[] = {
159 [S2MPU02_IRQ_PWRONF] = {
160 .reg_offset = 0,
161 .mask = S2MPS11_IRQ_PWRONF_MASK,
162 },
163 [S2MPU02_IRQ_PWRONR] = {
164 .reg_offset = 0,
165 .mask = S2MPS11_IRQ_PWRONR_MASK,
166 },
167 [S2MPU02_IRQ_JIGONBF] = {
168 .reg_offset = 0,
169 .mask = S2MPS11_IRQ_JIGONBF_MASK,
170 },
171 [S2MPU02_IRQ_JIGONBR] = {
172 .reg_offset = 0,
173 .mask = S2MPS11_IRQ_JIGONBR_MASK,
174 },
175 [S2MPU02_IRQ_ACOKBF] = {
176 .reg_offset = 0,
177 .mask = S2MPS11_IRQ_ACOKBF_MASK,
178 },
179 [S2MPU02_IRQ_ACOKBR] = {
180 .reg_offset = 0,
181 .mask = S2MPS11_IRQ_ACOKBR_MASK,
182 },
183 [S2MPU02_IRQ_PWRON1S] = {
184 .reg_offset = 0,
185 .mask = S2MPS11_IRQ_PWRON1S_MASK,
186 },
187 [S2MPU02_IRQ_MRB] = {
188 .reg_offset = 0,
189 .mask = S2MPS11_IRQ_MRB_MASK,
190 },
191 [S2MPU02_IRQ_RTC60S] = {
192 .reg_offset = 1,
193 .mask = S2MPS11_IRQ_RTC60S_MASK,
194 },
195 [S2MPU02_IRQ_RTCA1] = {
196 .reg_offset = 1,
197 .mask = S2MPS11_IRQ_RTCA1_MASK,
198 },
199 [S2MPU02_IRQ_RTCA0] = {
200 .reg_offset = 1,
201 .mask = S2MPS11_IRQ_RTCA0_MASK,
202 },
203 [S2MPU02_IRQ_SMPL] = {
204 .reg_offset = 1,
205 .mask = S2MPS11_IRQ_SMPL_MASK,
206 },
207 [S2MPU02_IRQ_RTC1S] = {
208 .reg_offset = 1,
209 .mask = S2MPS11_IRQ_RTC1S_MASK,
210 },
211 [S2MPU02_IRQ_WTSR] = {
212 .reg_offset = 1,
213 .mask = S2MPS11_IRQ_WTSR_MASK,
214 },
215 [S2MPU02_IRQ_INT120C] = {
216 .reg_offset = 2,
217 .mask = S2MPS11_IRQ_INT120C_MASK,
218 },
219 [S2MPU02_IRQ_INT140C] = {
220 .reg_offset = 2,
221 .mask = S2MPS11_IRQ_INT140C_MASK,
222 },
223 [S2MPU02_IRQ_TSD] = {
224 .reg_offset = 2,
225 .mask = S2MPS14_IRQ_TSD_MASK,
226 },
227};
228
229static const struct regmap_irq s5m8767_irqs[] = {
230 [S5M8767_IRQ_PWRR] = {
231 .reg_offset = 0,
232 .mask = S5M8767_IRQ_PWRR_MASK,
233 },
234 [S5M8767_IRQ_PWRF] = {
235 .reg_offset = 0,
236 .mask = S5M8767_IRQ_PWRF_MASK,
237 },
238 [S5M8767_IRQ_PWR1S] = {
239 .reg_offset = 0,
240 .mask = S5M8767_IRQ_PWR1S_MASK,
241 },
242 [S5M8767_IRQ_JIGR] = {
243 .reg_offset = 0,
244 .mask = S5M8767_IRQ_JIGR_MASK,
245 },
246 [S5M8767_IRQ_JIGF] = {
247 .reg_offset = 0,
248 .mask = S5M8767_IRQ_JIGF_MASK,
249 },
250 [S5M8767_IRQ_LOWBAT2] = {
251 .reg_offset = 0,
252 .mask = S5M8767_IRQ_LOWBAT2_MASK,
253 },
254 [S5M8767_IRQ_LOWBAT1] = {
255 .reg_offset = 0,
256 .mask = S5M8767_IRQ_LOWBAT1_MASK,
257 },
258 [S5M8767_IRQ_MRB] = {
259 .reg_offset = 1,
260 .mask = S5M8767_IRQ_MRB_MASK,
261 },
262 [S5M8767_IRQ_DVSOK2] = {
263 .reg_offset = 1,
264 .mask = S5M8767_IRQ_DVSOK2_MASK,
265 },
266 [S5M8767_IRQ_DVSOK3] = {
267 .reg_offset = 1,
268 .mask = S5M8767_IRQ_DVSOK3_MASK,
269 },
270 [S5M8767_IRQ_DVSOK4] = {
271 .reg_offset = 1,
272 .mask = S5M8767_IRQ_DVSOK4_MASK,
273 },
274 [S5M8767_IRQ_RTC60S] = {
275 .reg_offset = 2,
276 .mask = S5M8767_IRQ_RTC60S_MASK,
277 },
278 [S5M8767_IRQ_RTCA1] = {
279 .reg_offset = 2,
280 .mask = S5M8767_IRQ_RTCA1_MASK,
281 },
282 [S5M8767_IRQ_RTCA2] = {
283 .reg_offset = 2,
284 .mask = S5M8767_IRQ_RTCA2_MASK,
285 },
286 [S5M8767_IRQ_SMPL] = {
287 .reg_offset = 2,
288 .mask = S5M8767_IRQ_SMPL_MASK,
289 },
290 [S5M8767_IRQ_RTC1S] = {
291 .reg_offset = 2,
292 .mask = S5M8767_IRQ_RTC1S_MASK,
293 },
294 [S5M8767_IRQ_WTSR] = {
295 .reg_offset = 2,
296 .mask = S5M8767_IRQ_WTSR_MASK,
297 },
298};
299
300static const struct regmap_irq s5m8763_irqs[] = {
301 [S5M8763_IRQ_DCINF] = {
302 .reg_offset = 0,
303 .mask = S5M8763_IRQ_DCINF_MASK,
304 },
305 [S5M8763_IRQ_DCINR] = {
306 .reg_offset = 0,
307 .mask = S5M8763_IRQ_DCINR_MASK,
308 },
309 [S5M8763_IRQ_JIGF] = {
310 .reg_offset = 0,
311 .mask = S5M8763_IRQ_JIGF_MASK,
312 },
313 [S5M8763_IRQ_JIGR] = {
314 .reg_offset = 0,
315 .mask = S5M8763_IRQ_JIGR_MASK,
316 },
317 [S5M8763_IRQ_PWRONF] = {
318 .reg_offset = 0,
319 .mask = S5M8763_IRQ_PWRONF_MASK,
320 },
321 [S5M8763_IRQ_PWRONR] = {
322 .reg_offset = 0,
323 .mask = S5M8763_IRQ_PWRONR_MASK,
324 },
325 [S5M8763_IRQ_WTSREVNT] = {
326 .reg_offset = 1,
327 .mask = S5M8763_IRQ_WTSREVNT_MASK,
328 },
329 [S5M8763_IRQ_SMPLEVNT] = {
330 .reg_offset = 1,
331 .mask = S5M8763_IRQ_SMPLEVNT_MASK,
332 },
333 [S5M8763_IRQ_ALARM1] = {
334 .reg_offset = 1,
335 .mask = S5M8763_IRQ_ALARM1_MASK,
336 },
337 [S5M8763_IRQ_ALARM0] = {
338 .reg_offset = 1,
339 .mask = S5M8763_IRQ_ALARM0_MASK,
340 },
341 [S5M8763_IRQ_ONKEY1S] = {
342 .reg_offset = 2,
343 .mask = S5M8763_IRQ_ONKEY1S_MASK,
344 },
345 [S5M8763_IRQ_TOPOFFR] = {
346 .reg_offset = 2,
347 .mask = S5M8763_IRQ_TOPOFFR_MASK,
348 },
349 [S5M8763_IRQ_DCINOVPR] = {
350 .reg_offset = 2,
351 .mask = S5M8763_IRQ_DCINOVPR_MASK,
352 },
353 [S5M8763_IRQ_CHGRSTF] = {
354 .reg_offset = 2,
355 .mask = S5M8763_IRQ_CHGRSTF_MASK,
356 },
357 [S5M8763_IRQ_DONER] = {
358 .reg_offset = 2,
359 .mask = S5M8763_IRQ_DONER_MASK,
360 },
361 [S5M8763_IRQ_CHGFAULT] = {
362 .reg_offset = 2,
363 .mask = S5M8763_IRQ_CHGFAULT_MASK,
364 },
365 [S5M8763_IRQ_LOBAT1] = {
366 .reg_offset = 3,
367 .mask = S5M8763_IRQ_LOBAT1_MASK,
368 },
369 [S5M8763_IRQ_LOBAT2] = {
370 .reg_offset = 3,
371 .mask = S5M8763_IRQ_LOBAT2_MASK,
372 },
373};
374
375static const struct regmap_irq_chip s2mps11_irq_chip = {
376 .name = "s2mps11",
377 .irqs = s2mps11_irqs,
378 .num_irqs = ARRAY_SIZE(s2mps11_irqs),
379 .num_regs = 3,
380 .status_base = S2MPS11_REG_INT1,
381 .mask_base = S2MPS11_REG_INT1M,
382 .ack_base = S2MPS11_REG_INT1,
383};
384
385#define S2MPS1X_IRQ_CHIP_COMMON_DATA \
386 .irqs = s2mps14_irqs, \
387 .num_irqs = ARRAY_SIZE(s2mps14_irqs), \
388 .num_regs = 3, \
389 .status_base = S2MPS14_REG_INT1, \
390 .mask_base = S2MPS14_REG_INT1M, \
391 .ack_base = S2MPS14_REG_INT1 \
392
393static const struct regmap_irq_chip s2mps13_irq_chip = {
394 .name = "s2mps13",
395 S2MPS1X_IRQ_CHIP_COMMON_DATA,
396};
397
398static const struct regmap_irq_chip s2mps14_irq_chip = {
399 .name = "s2mps14",
400 S2MPS1X_IRQ_CHIP_COMMON_DATA,
401};
402
403static const struct regmap_irq_chip s2mps15_irq_chip = {
404 .name = "s2mps15",
405 S2MPS1X_IRQ_CHIP_COMMON_DATA,
406};
407
408static const struct regmap_irq_chip s2mpu02_irq_chip = {
409 .name = "s2mpu02",
410 .irqs = s2mpu02_irqs,
411 .num_irqs = ARRAY_SIZE(s2mpu02_irqs),
412 .num_regs = 3,
413 .status_base = S2MPU02_REG_INT1,
414 .mask_base = S2MPU02_REG_INT1M,
415 .ack_base = S2MPU02_REG_INT1,
416};
417
418static const struct regmap_irq_chip s5m8767_irq_chip = {
419 .name = "s5m8767",
420 .irqs = s5m8767_irqs,
421 .num_irqs = ARRAY_SIZE(s5m8767_irqs),
422 .num_regs = 3,
423 .status_base = S5M8767_REG_INT1,
424 .mask_base = S5M8767_REG_INT1M,
425 .ack_base = S5M8767_REG_INT1,
426};
427
428static const struct regmap_irq_chip s5m8763_irq_chip = {
429 .name = "s5m8763",
430 .irqs = s5m8763_irqs,
431 .num_irqs = ARRAY_SIZE(s5m8763_irqs),
432 .num_regs = 4,
433 .status_base = S5M8763_REG_IRQ1,
434 .mask_base = S5M8763_REG_IRQM1,
435 .ack_base = S5M8763_REG_IRQ1,
436};
437
438int sec_irq_init(struct sec_pmic_dev *sec_pmic)
439{
440 int ret = 0;
441 int type = sec_pmic->device_type;
442 const struct regmap_irq_chip *sec_irq_chip;
443
444 if (!sec_pmic->irq) {
445 dev_warn(sec_pmic->dev,
446 "No interrupt specified, no interrupts\n");
447 return 0;
448 }
449
450 switch (type) {
451 case S5M8763X:
452 sec_irq_chip = &s5m8763_irq_chip;
453 break;
454 case S5M8767X:
455 sec_irq_chip = &s5m8767_irq_chip;
456 break;
457 case S2MPA01:
458 sec_irq_chip = &s2mps14_irq_chip;
459 break;
460 case S2MPS11X:
461 sec_irq_chip = &s2mps11_irq_chip;
462 break;
463 case S2MPS13X:
464 sec_irq_chip = &s2mps13_irq_chip;
465 break;
466 case S2MPS14X:
467 sec_irq_chip = &s2mps14_irq_chip;
468 break;
469 case S2MPS15X:
470 sec_irq_chip = &s2mps15_irq_chip;
471 break;
472 case S2MPU02:
473 sec_irq_chip = &s2mpu02_irq_chip;
474 break;
475 default:
476 dev_err(sec_pmic->dev, "Unknown device type %lu\n",
477 sec_pmic->device_type);
478 return -EINVAL;
479 }
480
481 ret = devm_regmap_add_irq_chip(sec_pmic->dev, sec_pmic->regmap_pmic,
482 sec_pmic->irq, IRQF_ONESHOT,
483 0, sec_irq_chip, &sec_pmic->irq_data);
484 if (ret != 0) {
485 dev_err(sec_pmic->dev, "Failed to register IRQ chip: %d\n", ret);
486 return ret;
487 }
488
489 /*
490 * The rtc-s5m driver requests S2MPS14_IRQ_RTCA0 also for S2MPS11
491 * so the interrupt number must be consistent.
492 */
493 BUILD_BUG_ON(((enum s2mps14_irq)S2MPS11_IRQ_RTCA0) != S2MPS14_IRQ_RTCA0);
494
495 return 0;
496}
497EXPORT_SYMBOL_GPL(sec_irq_init);
498
499MODULE_AUTHOR("Sangbeom Kim <sbkim73@samsung.com>");
500MODULE_AUTHOR("Chanwoo Choi <cw00.choi@samsung.com>");
501MODULE_AUTHOR("Krzysztof Kozlowski <krzk@kernel.org>");
502MODULE_DESCRIPTION("Interrupt support for the S5M MFD");
503MODULE_LICENSE("GPL");