Loading...
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * Microchip AXI PCIe Bridge host controller driver
4 *
5 * Copyright (c) 2018 - 2020 Microchip Corporation. All rights reserved.
6 *
7 * Author: Daire McNamara <daire.mcnamara@microchip.com>
8 */
9
10#include <linux/bitfield.h>
11#include <linux/clk.h>
12#include <linux/irqchip/chained_irq.h>
13#include <linux/irqdomain.h>
14#include <linux/module.h>
15#include <linux/msi.h>
16#include <linux/of_address.h>
17#include <linux/of_pci.h>
18#include <linux/pci-ecam.h>
19#include <linux/platform_device.h>
20
21#include "../pci.h"
22
23/* Number of MSI IRQs */
24#define MC_MAX_NUM_MSI_IRQS 32
25
26/* PCIe Bridge Phy and Controller Phy offsets */
27#define MC_PCIE1_BRIDGE_ADDR 0x00008000u
28#define MC_PCIE1_CTRL_ADDR 0x0000a000u
29
30#define MC_PCIE_BRIDGE_ADDR (MC_PCIE1_BRIDGE_ADDR)
31#define MC_PCIE_CTRL_ADDR (MC_PCIE1_CTRL_ADDR)
32
33/* PCIe Bridge Phy Regs */
34#define PCIE_PCI_IRQ_DW0 0xa8
35#define MSIX_CAP_MASK BIT(31)
36#define NUM_MSI_MSGS_MASK GENMASK(6, 4)
37#define NUM_MSI_MSGS_SHIFT 4
38
39#define IMASK_LOCAL 0x180
40#define DMA_END_ENGINE_0_MASK 0x00000000u
41#define DMA_END_ENGINE_0_SHIFT 0
42#define DMA_END_ENGINE_1_MASK 0x00000000u
43#define DMA_END_ENGINE_1_SHIFT 1
44#define DMA_ERROR_ENGINE_0_MASK 0x00000100u
45#define DMA_ERROR_ENGINE_0_SHIFT 8
46#define DMA_ERROR_ENGINE_1_MASK 0x00000200u
47#define DMA_ERROR_ENGINE_1_SHIFT 9
48#define A_ATR_EVT_POST_ERR_MASK 0x00010000u
49#define A_ATR_EVT_POST_ERR_SHIFT 16
50#define A_ATR_EVT_FETCH_ERR_MASK 0x00020000u
51#define A_ATR_EVT_FETCH_ERR_SHIFT 17
52#define A_ATR_EVT_DISCARD_ERR_MASK 0x00040000u
53#define A_ATR_EVT_DISCARD_ERR_SHIFT 18
54#define A_ATR_EVT_DOORBELL_MASK 0x00000000u
55#define A_ATR_EVT_DOORBELL_SHIFT 19
56#define P_ATR_EVT_POST_ERR_MASK 0x00100000u
57#define P_ATR_EVT_POST_ERR_SHIFT 20
58#define P_ATR_EVT_FETCH_ERR_MASK 0x00200000u
59#define P_ATR_EVT_FETCH_ERR_SHIFT 21
60#define P_ATR_EVT_DISCARD_ERR_MASK 0x00400000u
61#define P_ATR_EVT_DISCARD_ERR_SHIFT 22
62#define P_ATR_EVT_DOORBELL_MASK 0x00000000u
63#define P_ATR_EVT_DOORBELL_SHIFT 23
64#define PM_MSI_INT_INTA_MASK 0x01000000u
65#define PM_MSI_INT_INTA_SHIFT 24
66#define PM_MSI_INT_INTB_MASK 0x02000000u
67#define PM_MSI_INT_INTB_SHIFT 25
68#define PM_MSI_INT_INTC_MASK 0x04000000u
69#define PM_MSI_INT_INTC_SHIFT 26
70#define PM_MSI_INT_INTD_MASK 0x08000000u
71#define PM_MSI_INT_INTD_SHIFT 27
72#define PM_MSI_INT_INTX_MASK 0x0f000000u
73#define PM_MSI_INT_INTX_SHIFT 24
74#define PM_MSI_INT_MSI_MASK 0x10000000u
75#define PM_MSI_INT_MSI_SHIFT 28
76#define PM_MSI_INT_AER_EVT_MASK 0x20000000u
77#define PM_MSI_INT_AER_EVT_SHIFT 29
78#define PM_MSI_INT_EVENTS_MASK 0x40000000u
79#define PM_MSI_INT_EVENTS_SHIFT 30
80#define PM_MSI_INT_SYS_ERR_MASK 0x80000000u
81#define PM_MSI_INT_SYS_ERR_SHIFT 31
82#define NUM_LOCAL_EVENTS 15
83#define ISTATUS_LOCAL 0x184
84#define IMASK_HOST 0x188
85#define ISTATUS_HOST 0x18c
86#define IMSI_ADDR 0x190
87#define ISTATUS_MSI 0x194
88
89/* PCIe Master table init defines */
90#define ATR0_PCIE_WIN0_SRCADDR_PARAM 0x600u
91#define ATR0_PCIE_ATR_SIZE 0x25
92#define ATR0_PCIE_ATR_SIZE_SHIFT 1
93#define ATR0_PCIE_WIN0_SRC_ADDR 0x604u
94#define ATR0_PCIE_WIN0_TRSL_ADDR_LSB 0x608u
95#define ATR0_PCIE_WIN0_TRSL_ADDR_UDW 0x60cu
96#define ATR0_PCIE_WIN0_TRSL_PARAM 0x610u
97
98/* PCIe AXI slave table init defines */
99#define ATR0_AXI4_SLV0_SRCADDR_PARAM 0x800u
100#define ATR_SIZE_SHIFT 1
101#define ATR_IMPL_ENABLE 1
102#define ATR0_AXI4_SLV0_SRC_ADDR 0x804u
103#define ATR0_AXI4_SLV0_TRSL_ADDR_LSB 0x808u
104#define ATR0_AXI4_SLV0_TRSL_ADDR_UDW 0x80cu
105#define ATR0_AXI4_SLV0_TRSL_PARAM 0x810u
106#define PCIE_TX_RX_INTERFACE 0x00000000u
107#define PCIE_CONFIG_INTERFACE 0x00000001u
108
109#define ATR_ENTRY_SIZE 32
110
111/* PCIe Controller Phy Regs */
112#define SEC_ERROR_EVENT_CNT 0x20
113#define DED_ERROR_EVENT_CNT 0x24
114#define SEC_ERROR_INT 0x28
115#define SEC_ERROR_INT_TX_RAM_SEC_ERR_INT GENMASK(3, 0)
116#define SEC_ERROR_INT_RX_RAM_SEC_ERR_INT GENMASK(7, 4)
117#define SEC_ERROR_INT_PCIE2AXI_RAM_SEC_ERR_INT GENMASK(11, 8)
118#define SEC_ERROR_INT_AXI2PCIE_RAM_SEC_ERR_INT GENMASK(15, 12)
119#define SEC_ERROR_INT_ALL_RAM_SEC_ERR_INT GENMASK(15, 0)
120#define NUM_SEC_ERROR_INTS (4)
121#define SEC_ERROR_INT_MASK 0x2c
122#define DED_ERROR_INT 0x30
123#define DED_ERROR_INT_TX_RAM_DED_ERR_INT GENMASK(3, 0)
124#define DED_ERROR_INT_RX_RAM_DED_ERR_INT GENMASK(7, 4)
125#define DED_ERROR_INT_PCIE2AXI_RAM_DED_ERR_INT GENMASK(11, 8)
126#define DED_ERROR_INT_AXI2PCIE_RAM_DED_ERR_INT GENMASK(15, 12)
127#define DED_ERROR_INT_ALL_RAM_DED_ERR_INT GENMASK(15, 0)
128#define NUM_DED_ERROR_INTS (4)
129#define DED_ERROR_INT_MASK 0x34
130#define ECC_CONTROL 0x38
131#define ECC_CONTROL_TX_RAM_INJ_ERROR_0 BIT(0)
132#define ECC_CONTROL_TX_RAM_INJ_ERROR_1 BIT(1)
133#define ECC_CONTROL_TX_RAM_INJ_ERROR_2 BIT(2)
134#define ECC_CONTROL_TX_RAM_INJ_ERROR_3 BIT(3)
135#define ECC_CONTROL_RX_RAM_INJ_ERROR_0 BIT(4)
136#define ECC_CONTROL_RX_RAM_INJ_ERROR_1 BIT(5)
137#define ECC_CONTROL_RX_RAM_INJ_ERROR_2 BIT(6)
138#define ECC_CONTROL_RX_RAM_INJ_ERROR_3 BIT(7)
139#define ECC_CONTROL_PCIE2AXI_RAM_INJ_ERROR_0 BIT(8)
140#define ECC_CONTROL_PCIE2AXI_RAM_INJ_ERROR_1 BIT(9)
141#define ECC_CONTROL_PCIE2AXI_RAM_INJ_ERROR_2 BIT(10)
142#define ECC_CONTROL_PCIE2AXI_RAM_INJ_ERROR_3 BIT(11)
143#define ECC_CONTROL_AXI2PCIE_RAM_INJ_ERROR_0 BIT(12)
144#define ECC_CONTROL_AXI2PCIE_RAM_INJ_ERROR_1 BIT(13)
145#define ECC_CONTROL_AXI2PCIE_RAM_INJ_ERROR_2 BIT(14)
146#define ECC_CONTROL_AXI2PCIE_RAM_INJ_ERROR_3 BIT(15)
147#define ECC_CONTROL_TX_RAM_ECC_BYPASS BIT(24)
148#define ECC_CONTROL_RX_RAM_ECC_BYPASS BIT(25)
149#define ECC_CONTROL_PCIE2AXI_RAM_ECC_BYPASS BIT(26)
150#define ECC_CONTROL_AXI2PCIE_RAM_ECC_BYPASS BIT(27)
151#define PCIE_EVENT_INT 0x14c
152#define PCIE_EVENT_INT_L2_EXIT_INT BIT(0)
153#define PCIE_EVENT_INT_HOTRST_EXIT_INT BIT(1)
154#define PCIE_EVENT_INT_DLUP_EXIT_INT BIT(2)
155#define PCIE_EVENT_INT_MASK GENMASK(2, 0)
156#define PCIE_EVENT_INT_L2_EXIT_INT_MASK BIT(16)
157#define PCIE_EVENT_INT_HOTRST_EXIT_INT_MASK BIT(17)
158#define PCIE_EVENT_INT_DLUP_EXIT_INT_MASK BIT(18)
159#define PCIE_EVENT_INT_ENB_MASK GENMASK(18, 16)
160#define PCIE_EVENT_INT_ENB_SHIFT 16
161#define NUM_PCIE_EVENTS (3)
162
163/* PCIe Config space MSI capability structure */
164#define MC_MSI_CAP_CTRL_OFFSET 0xe0u
165
166/* Events */
167#define EVENT_PCIE_L2_EXIT 0
168#define EVENT_PCIE_HOTRST_EXIT 1
169#define EVENT_PCIE_DLUP_EXIT 2
170#define EVENT_SEC_TX_RAM_SEC_ERR 3
171#define EVENT_SEC_RX_RAM_SEC_ERR 4
172#define EVENT_SEC_PCIE2AXI_RAM_SEC_ERR 5
173#define EVENT_SEC_AXI2PCIE_RAM_SEC_ERR 6
174#define EVENT_DED_TX_RAM_DED_ERR 7
175#define EVENT_DED_RX_RAM_DED_ERR 8
176#define EVENT_DED_PCIE2AXI_RAM_DED_ERR 9
177#define EVENT_DED_AXI2PCIE_RAM_DED_ERR 10
178#define EVENT_LOCAL_DMA_END_ENGINE_0 11
179#define EVENT_LOCAL_DMA_END_ENGINE_1 12
180#define EVENT_LOCAL_DMA_ERROR_ENGINE_0 13
181#define EVENT_LOCAL_DMA_ERROR_ENGINE_1 14
182#define EVENT_LOCAL_A_ATR_EVT_POST_ERR 15
183#define EVENT_LOCAL_A_ATR_EVT_FETCH_ERR 16
184#define EVENT_LOCAL_A_ATR_EVT_DISCARD_ERR 17
185#define EVENT_LOCAL_A_ATR_EVT_DOORBELL 18
186#define EVENT_LOCAL_P_ATR_EVT_POST_ERR 19
187#define EVENT_LOCAL_P_ATR_EVT_FETCH_ERR 20
188#define EVENT_LOCAL_P_ATR_EVT_DISCARD_ERR 21
189#define EVENT_LOCAL_P_ATR_EVT_DOORBELL 22
190#define EVENT_LOCAL_PM_MSI_INT_INTX 23
191#define EVENT_LOCAL_PM_MSI_INT_MSI 24
192#define EVENT_LOCAL_PM_MSI_INT_AER_EVT 25
193#define EVENT_LOCAL_PM_MSI_INT_EVENTS 26
194#define EVENT_LOCAL_PM_MSI_INT_SYS_ERR 27
195#define NUM_EVENTS 28
196
197#define PCIE_EVENT_CAUSE(x, s) \
198 [EVENT_PCIE_ ## x] = { __stringify(x), s }
199
200#define SEC_ERROR_CAUSE(x, s) \
201 [EVENT_SEC_ ## x] = { __stringify(x), s }
202
203#define DED_ERROR_CAUSE(x, s) \
204 [EVENT_DED_ ## x] = { __stringify(x), s }
205
206#define LOCAL_EVENT_CAUSE(x, s) \
207 [EVENT_LOCAL_ ## x] = { __stringify(x), s }
208
209#define PCIE_EVENT(x) \
210 .base = MC_PCIE_CTRL_ADDR, \
211 .offset = PCIE_EVENT_INT, \
212 .mask_offset = PCIE_EVENT_INT, \
213 .mask_high = 1, \
214 .mask = PCIE_EVENT_INT_ ## x ## _INT, \
215 .enb_mask = PCIE_EVENT_INT_ENB_MASK
216
217#define SEC_EVENT(x) \
218 .base = MC_PCIE_CTRL_ADDR, \
219 .offset = SEC_ERROR_INT, \
220 .mask_offset = SEC_ERROR_INT_MASK, \
221 .mask = SEC_ERROR_INT_ ## x ## _INT, \
222 .mask_high = 1, \
223 .enb_mask = 0
224
225#define DED_EVENT(x) \
226 .base = MC_PCIE_CTRL_ADDR, \
227 .offset = DED_ERROR_INT, \
228 .mask_offset = DED_ERROR_INT_MASK, \
229 .mask_high = 1, \
230 .mask = DED_ERROR_INT_ ## x ## _INT, \
231 .enb_mask = 0
232
233#define LOCAL_EVENT(x) \
234 .base = MC_PCIE_BRIDGE_ADDR, \
235 .offset = ISTATUS_LOCAL, \
236 .mask_offset = IMASK_LOCAL, \
237 .mask_high = 0, \
238 .mask = x ## _MASK, \
239 .enb_mask = 0
240
241#define PCIE_EVENT_TO_EVENT_MAP(x) \
242 { PCIE_EVENT_INT_ ## x ## _INT, EVENT_PCIE_ ## x }
243
244#define SEC_ERROR_TO_EVENT_MAP(x) \
245 { SEC_ERROR_INT_ ## x ## _INT, EVENT_SEC_ ## x }
246
247#define DED_ERROR_TO_EVENT_MAP(x) \
248 { DED_ERROR_INT_ ## x ## _INT, EVENT_DED_ ## x }
249
250#define LOCAL_STATUS_TO_EVENT_MAP(x) \
251 { x ## _MASK, EVENT_LOCAL_ ## x }
252
253struct event_map {
254 u32 reg_mask;
255 u32 event_bit;
256};
257
258struct mc_msi {
259 struct mutex lock; /* Protect used bitmap */
260 struct irq_domain *msi_domain;
261 struct irq_domain *dev_domain;
262 u32 num_vectors;
263 u64 vector_phy;
264 DECLARE_BITMAP(used, MC_MAX_NUM_MSI_IRQS);
265};
266
267struct mc_pcie {
268 void __iomem *axi_base_addr;
269 struct device *dev;
270 struct irq_domain *intx_domain;
271 struct irq_domain *event_domain;
272 raw_spinlock_t lock;
273 struct mc_msi msi;
274};
275
276struct cause {
277 const char *sym;
278 const char *str;
279};
280
281static const struct cause event_cause[NUM_EVENTS] = {
282 PCIE_EVENT_CAUSE(L2_EXIT, "L2 exit event"),
283 PCIE_EVENT_CAUSE(HOTRST_EXIT, "Hot reset exit event"),
284 PCIE_EVENT_CAUSE(DLUP_EXIT, "DLUP exit event"),
285 SEC_ERROR_CAUSE(TX_RAM_SEC_ERR, "sec error in tx buffer"),
286 SEC_ERROR_CAUSE(RX_RAM_SEC_ERR, "sec error in rx buffer"),
287 SEC_ERROR_CAUSE(PCIE2AXI_RAM_SEC_ERR, "sec error in pcie2axi buffer"),
288 SEC_ERROR_CAUSE(AXI2PCIE_RAM_SEC_ERR, "sec error in axi2pcie buffer"),
289 DED_ERROR_CAUSE(TX_RAM_DED_ERR, "ded error in tx buffer"),
290 DED_ERROR_CAUSE(RX_RAM_DED_ERR, "ded error in rx buffer"),
291 DED_ERROR_CAUSE(PCIE2AXI_RAM_DED_ERR, "ded error in pcie2axi buffer"),
292 DED_ERROR_CAUSE(AXI2PCIE_RAM_DED_ERR, "ded error in axi2pcie buffer"),
293 LOCAL_EVENT_CAUSE(DMA_ERROR_ENGINE_0, "dma engine 0 error"),
294 LOCAL_EVENT_CAUSE(DMA_ERROR_ENGINE_1, "dma engine 1 error"),
295 LOCAL_EVENT_CAUSE(A_ATR_EVT_POST_ERR, "axi write request error"),
296 LOCAL_EVENT_CAUSE(A_ATR_EVT_FETCH_ERR, "axi read request error"),
297 LOCAL_EVENT_CAUSE(A_ATR_EVT_DISCARD_ERR, "axi read timeout"),
298 LOCAL_EVENT_CAUSE(P_ATR_EVT_POST_ERR, "pcie write request error"),
299 LOCAL_EVENT_CAUSE(P_ATR_EVT_FETCH_ERR, "pcie read request error"),
300 LOCAL_EVENT_CAUSE(P_ATR_EVT_DISCARD_ERR, "pcie read timeout"),
301 LOCAL_EVENT_CAUSE(PM_MSI_INT_AER_EVT, "aer event"),
302 LOCAL_EVENT_CAUSE(PM_MSI_INT_EVENTS, "pm/ltr/hotplug event"),
303 LOCAL_EVENT_CAUSE(PM_MSI_INT_SYS_ERR, "system error"),
304};
305
306static struct event_map pcie_event_to_event[] = {
307 PCIE_EVENT_TO_EVENT_MAP(L2_EXIT),
308 PCIE_EVENT_TO_EVENT_MAP(HOTRST_EXIT),
309 PCIE_EVENT_TO_EVENT_MAP(DLUP_EXIT),
310};
311
312static struct event_map sec_error_to_event[] = {
313 SEC_ERROR_TO_EVENT_MAP(TX_RAM_SEC_ERR),
314 SEC_ERROR_TO_EVENT_MAP(RX_RAM_SEC_ERR),
315 SEC_ERROR_TO_EVENT_MAP(PCIE2AXI_RAM_SEC_ERR),
316 SEC_ERROR_TO_EVENT_MAP(AXI2PCIE_RAM_SEC_ERR),
317};
318
319static struct event_map ded_error_to_event[] = {
320 DED_ERROR_TO_EVENT_MAP(TX_RAM_DED_ERR),
321 DED_ERROR_TO_EVENT_MAP(RX_RAM_DED_ERR),
322 DED_ERROR_TO_EVENT_MAP(PCIE2AXI_RAM_DED_ERR),
323 DED_ERROR_TO_EVENT_MAP(AXI2PCIE_RAM_DED_ERR),
324};
325
326static struct event_map local_status_to_event[] = {
327 LOCAL_STATUS_TO_EVENT_MAP(DMA_END_ENGINE_0),
328 LOCAL_STATUS_TO_EVENT_MAP(DMA_END_ENGINE_1),
329 LOCAL_STATUS_TO_EVENT_MAP(DMA_ERROR_ENGINE_0),
330 LOCAL_STATUS_TO_EVENT_MAP(DMA_ERROR_ENGINE_1),
331 LOCAL_STATUS_TO_EVENT_MAP(A_ATR_EVT_POST_ERR),
332 LOCAL_STATUS_TO_EVENT_MAP(A_ATR_EVT_FETCH_ERR),
333 LOCAL_STATUS_TO_EVENT_MAP(A_ATR_EVT_DISCARD_ERR),
334 LOCAL_STATUS_TO_EVENT_MAP(A_ATR_EVT_DOORBELL),
335 LOCAL_STATUS_TO_EVENT_MAP(P_ATR_EVT_POST_ERR),
336 LOCAL_STATUS_TO_EVENT_MAP(P_ATR_EVT_FETCH_ERR),
337 LOCAL_STATUS_TO_EVENT_MAP(P_ATR_EVT_DISCARD_ERR),
338 LOCAL_STATUS_TO_EVENT_MAP(P_ATR_EVT_DOORBELL),
339 LOCAL_STATUS_TO_EVENT_MAP(PM_MSI_INT_INTX),
340 LOCAL_STATUS_TO_EVENT_MAP(PM_MSI_INT_MSI),
341 LOCAL_STATUS_TO_EVENT_MAP(PM_MSI_INT_AER_EVT),
342 LOCAL_STATUS_TO_EVENT_MAP(PM_MSI_INT_EVENTS),
343 LOCAL_STATUS_TO_EVENT_MAP(PM_MSI_INT_SYS_ERR),
344};
345
346static struct {
347 u32 base;
348 u32 offset;
349 u32 mask;
350 u32 shift;
351 u32 enb_mask;
352 u32 mask_high;
353 u32 mask_offset;
354} event_descs[] = {
355 { PCIE_EVENT(L2_EXIT) },
356 { PCIE_EVENT(HOTRST_EXIT) },
357 { PCIE_EVENT(DLUP_EXIT) },
358 { SEC_EVENT(TX_RAM_SEC_ERR) },
359 { SEC_EVENT(RX_RAM_SEC_ERR) },
360 { SEC_EVENT(PCIE2AXI_RAM_SEC_ERR) },
361 { SEC_EVENT(AXI2PCIE_RAM_SEC_ERR) },
362 { DED_EVENT(TX_RAM_DED_ERR) },
363 { DED_EVENT(RX_RAM_DED_ERR) },
364 { DED_EVENT(PCIE2AXI_RAM_DED_ERR) },
365 { DED_EVENT(AXI2PCIE_RAM_DED_ERR) },
366 { LOCAL_EVENT(DMA_END_ENGINE_0) },
367 { LOCAL_EVENT(DMA_END_ENGINE_1) },
368 { LOCAL_EVENT(DMA_ERROR_ENGINE_0) },
369 { LOCAL_EVENT(DMA_ERROR_ENGINE_1) },
370 { LOCAL_EVENT(A_ATR_EVT_POST_ERR) },
371 { LOCAL_EVENT(A_ATR_EVT_FETCH_ERR) },
372 { LOCAL_EVENT(A_ATR_EVT_DISCARD_ERR) },
373 { LOCAL_EVENT(A_ATR_EVT_DOORBELL) },
374 { LOCAL_EVENT(P_ATR_EVT_POST_ERR) },
375 { LOCAL_EVENT(P_ATR_EVT_FETCH_ERR) },
376 { LOCAL_EVENT(P_ATR_EVT_DISCARD_ERR) },
377 { LOCAL_EVENT(P_ATR_EVT_DOORBELL) },
378 { LOCAL_EVENT(PM_MSI_INT_INTX) },
379 { LOCAL_EVENT(PM_MSI_INT_MSI) },
380 { LOCAL_EVENT(PM_MSI_INT_AER_EVT) },
381 { LOCAL_EVENT(PM_MSI_INT_EVENTS) },
382 { LOCAL_EVENT(PM_MSI_INT_SYS_ERR) },
383};
384
385static char poss_clks[][5] = { "fic0", "fic1", "fic2", "fic3" };
386
387static struct mc_pcie *port;
388
389static void mc_pcie_enable_msi(struct mc_pcie *port, void __iomem *ecam)
390{
391 struct mc_msi *msi = &port->msi;
392 u16 reg;
393 u8 queue_size;
394
395 /* Fixup MSI enable flag */
396 reg = readw_relaxed(ecam + MC_MSI_CAP_CTRL_OFFSET + PCI_MSI_FLAGS);
397 reg |= PCI_MSI_FLAGS_ENABLE;
398 writew_relaxed(reg, ecam + MC_MSI_CAP_CTRL_OFFSET + PCI_MSI_FLAGS);
399
400 /* Fixup PCI MSI queue flags */
401 queue_size = FIELD_GET(PCI_MSI_FLAGS_QMASK, reg);
402 reg |= FIELD_PREP(PCI_MSI_FLAGS_QSIZE, queue_size);
403 writew_relaxed(reg, ecam + MC_MSI_CAP_CTRL_OFFSET + PCI_MSI_FLAGS);
404
405 /* Fixup MSI addr fields */
406 writel_relaxed(lower_32_bits(msi->vector_phy),
407 ecam + MC_MSI_CAP_CTRL_OFFSET + PCI_MSI_ADDRESS_LO);
408 writel_relaxed(upper_32_bits(msi->vector_phy),
409 ecam + MC_MSI_CAP_CTRL_OFFSET + PCI_MSI_ADDRESS_HI);
410}
411
412static void mc_handle_msi(struct irq_desc *desc)
413{
414 struct mc_pcie *port = irq_desc_get_handler_data(desc);
415 struct irq_chip *chip = irq_desc_get_chip(desc);
416 struct device *dev = port->dev;
417 struct mc_msi *msi = &port->msi;
418 void __iomem *bridge_base_addr =
419 port->axi_base_addr + MC_PCIE_BRIDGE_ADDR;
420 unsigned long status;
421 u32 bit;
422 int ret;
423
424 chained_irq_enter(chip, desc);
425
426 status = readl_relaxed(bridge_base_addr + ISTATUS_LOCAL);
427 if (status & PM_MSI_INT_MSI_MASK) {
428 writel_relaxed(status & PM_MSI_INT_MSI_MASK, bridge_base_addr + ISTATUS_LOCAL);
429 status = readl_relaxed(bridge_base_addr + ISTATUS_MSI);
430 for_each_set_bit(bit, &status, msi->num_vectors) {
431 ret = generic_handle_domain_irq(msi->dev_domain, bit);
432 if (ret)
433 dev_err_ratelimited(dev, "bad MSI IRQ %d\n",
434 bit);
435 }
436 }
437
438 chained_irq_exit(chip, desc);
439}
440
441static void mc_msi_bottom_irq_ack(struct irq_data *data)
442{
443 struct mc_pcie *port = irq_data_get_irq_chip_data(data);
444 void __iomem *bridge_base_addr =
445 port->axi_base_addr + MC_PCIE_BRIDGE_ADDR;
446 u32 bitpos = data->hwirq;
447
448 writel_relaxed(BIT(bitpos), bridge_base_addr + ISTATUS_MSI);
449}
450
451static void mc_compose_msi_msg(struct irq_data *data, struct msi_msg *msg)
452{
453 struct mc_pcie *port = irq_data_get_irq_chip_data(data);
454 phys_addr_t addr = port->msi.vector_phy;
455
456 msg->address_lo = lower_32_bits(addr);
457 msg->address_hi = upper_32_bits(addr);
458 msg->data = data->hwirq;
459
460 dev_dbg(port->dev, "msi#%x address_hi %#x address_lo %#x\n",
461 (int)data->hwirq, msg->address_hi, msg->address_lo);
462}
463
464static int mc_msi_set_affinity(struct irq_data *irq_data,
465 const struct cpumask *mask, bool force)
466{
467 return -EINVAL;
468}
469
470static struct irq_chip mc_msi_bottom_irq_chip = {
471 .name = "Microchip MSI",
472 .irq_ack = mc_msi_bottom_irq_ack,
473 .irq_compose_msi_msg = mc_compose_msi_msg,
474 .irq_set_affinity = mc_msi_set_affinity,
475};
476
477static int mc_irq_msi_domain_alloc(struct irq_domain *domain, unsigned int virq,
478 unsigned int nr_irqs, void *args)
479{
480 struct mc_pcie *port = domain->host_data;
481 struct mc_msi *msi = &port->msi;
482 unsigned long bit;
483
484 mutex_lock(&msi->lock);
485 bit = find_first_zero_bit(msi->used, msi->num_vectors);
486 if (bit >= msi->num_vectors) {
487 mutex_unlock(&msi->lock);
488 return -ENOSPC;
489 }
490
491 set_bit(bit, msi->used);
492
493 irq_domain_set_info(domain, virq, bit, &mc_msi_bottom_irq_chip,
494 domain->host_data, handle_edge_irq, NULL, NULL);
495
496 mutex_unlock(&msi->lock);
497
498 return 0;
499}
500
501static void mc_irq_msi_domain_free(struct irq_domain *domain, unsigned int virq,
502 unsigned int nr_irqs)
503{
504 struct irq_data *d = irq_domain_get_irq_data(domain, virq);
505 struct mc_pcie *port = irq_data_get_irq_chip_data(d);
506 struct mc_msi *msi = &port->msi;
507
508 mutex_lock(&msi->lock);
509
510 if (test_bit(d->hwirq, msi->used))
511 __clear_bit(d->hwirq, msi->used);
512 else
513 dev_err(port->dev, "trying to free unused MSI%lu\n", d->hwirq);
514
515 mutex_unlock(&msi->lock);
516}
517
518static const struct irq_domain_ops msi_domain_ops = {
519 .alloc = mc_irq_msi_domain_alloc,
520 .free = mc_irq_msi_domain_free,
521};
522
523static struct irq_chip mc_msi_irq_chip = {
524 .name = "Microchip PCIe MSI",
525 .irq_ack = irq_chip_ack_parent,
526 .irq_mask = pci_msi_mask_irq,
527 .irq_unmask = pci_msi_unmask_irq,
528};
529
530static struct msi_domain_info mc_msi_domain_info = {
531 .flags = (MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS |
532 MSI_FLAG_PCI_MSIX),
533 .chip = &mc_msi_irq_chip,
534};
535
536static int mc_allocate_msi_domains(struct mc_pcie *port)
537{
538 struct device *dev = port->dev;
539 struct fwnode_handle *fwnode = of_node_to_fwnode(dev->of_node);
540 struct mc_msi *msi = &port->msi;
541
542 mutex_init(&port->msi.lock);
543
544 msi->dev_domain = irq_domain_add_linear(NULL, msi->num_vectors,
545 &msi_domain_ops, port);
546 if (!msi->dev_domain) {
547 dev_err(dev, "failed to create IRQ domain\n");
548 return -ENOMEM;
549 }
550
551 msi->msi_domain = pci_msi_create_irq_domain(fwnode, &mc_msi_domain_info,
552 msi->dev_domain);
553 if (!msi->msi_domain) {
554 dev_err(dev, "failed to create MSI domain\n");
555 irq_domain_remove(msi->dev_domain);
556 return -ENOMEM;
557 }
558
559 return 0;
560}
561
562static void mc_handle_intx(struct irq_desc *desc)
563{
564 struct mc_pcie *port = irq_desc_get_handler_data(desc);
565 struct irq_chip *chip = irq_desc_get_chip(desc);
566 struct device *dev = port->dev;
567 void __iomem *bridge_base_addr =
568 port->axi_base_addr + MC_PCIE_BRIDGE_ADDR;
569 unsigned long status;
570 u32 bit;
571 int ret;
572
573 chained_irq_enter(chip, desc);
574
575 status = readl_relaxed(bridge_base_addr + ISTATUS_LOCAL);
576 if (status & PM_MSI_INT_INTX_MASK) {
577 status &= PM_MSI_INT_INTX_MASK;
578 status >>= PM_MSI_INT_INTX_SHIFT;
579 for_each_set_bit(bit, &status, PCI_NUM_INTX) {
580 ret = generic_handle_domain_irq(port->intx_domain, bit);
581 if (ret)
582 dev_err_ratelimited(dev, "bad INTx IRQ %d\n",
583 bit);
584 }
585 }
586
587 chained_irq_exit(chip, desc);
588}
589
590static void mc_ack_intx_irq(struct irq_data *data)
591{
592 struct mc_pcie *port = irq_data_get_irq_chip_data(data);
593 void __iomem *bridge_base_addr =
594 port->axi_base_addr + MC_PCIE_BRIDGE_ADDR;
595 u32 mask = BIT(data->hwirq + PM_MSI_INT_INTX_SHIFT);
596
597 writel_relaxed(mask, bridge_base_addr + ISTATUS_LOCAL);
598}
599
600static void mc_mask_intx_irq(struct irq_data *data)
601{
602 struct mc_pcie *port = irq_data_get_irq_chip_data(data);
603 void __iomem *bridge_base_addr =
604 port->axi_base_addr + MC_PCIE_BRIDGE_ADDR;
605 unsigned long flags;
606 u32 mask = BIT(data->hwirq + PM_MSI_INT_INTX_SHIFT);
607 u32 val;
608
609 raw_spin_lock_irqsave(&port->lock, flags);
610 val = readl_relaxed(bridge_base_addr + IMASK_LOCAL);
611 val &= ~mask;
612 writel_relaxed(val, bridge_base_addr + IMASK_LOCAL);
613 raw_spin_unlock_irqrestore(&port->lock, flags);
614}
615
616static void mc_unmask_intx_irq(struct irq_data *data)
617{
618 struct mc_pcie *port = irq_data_get_irq_chip_data(data);
619 void __iomem *bridge_base_addr =
620 port->axi_base_addr + MC_PCIE_BRIDGE_ADDR;
621 unsigned long flags;
622 u32 mask = BIT(data->hwirq + PM_MSI_INT_INTX_SHIFT);
623 u32 val;
624
625 raw_spin_lock_irqsave(&port->lock, flags);
626 val = readl_relaxed(bridge_base_addr + IMASK_LOCAL);
627 val |= mask;
628 writel_relaxed(val, bridge_base_addr + IMASK_LOCAL);
629 raw_spin_unlock_irqrestore(&port->lock, flags);
630}
631
632static struct irq_chip mc_intx_irq_chip = {
633 .name = "Microchip PCIe INTx",
634 .irq_ack = mc_ack_intx_irq,
635 .irq_mask = mc_mask_intx_irq,
636 .irq_unmask = mc_unmask_intx_irq,
637};
638
639static int mc_pcie_intx_map(struct irq_domain *domain, unsigned int irq,
640 irq_hw_number_t hwirq)
641{
642 irq_set_chip_and_handler(irq, &mc_intx_irq_chip, handle_level_irq);
643 irq_set_chip_data(irq, domain->host_data);
644
645 return 0;
646}
647
648static const struct irq_domain_ops intx_domain_ops = {
649 .map = mc_pcie_intx_map,
650};
651
652static inline u32 reg_to_event(u32 reg, struct event_map field)
653{
654 return (reg & field.reg_mask) ? BIT(field.event_bit) : 0;
655}
656
657static u32 pcie_events(struct mc_pcie *port)
658{
659 void __iomem *ctrl_base_addr = port->axi_base_addr + MC_PCIE_CTRL_ADDR;
660 u32 reg = readl_relaxed(ctrl_base_addr + PCIE_EVENT_INT);
661 u32 val = 0;
662 int i;
663
664 for (i = 0; i < ARRAY_SIZE(pcie_event_to_event); i++)
665 val |= reg_to_event(reg, pcie_event_to_event[i]);
666
667 return val;
668}
669
670static u32 sec_errors(struct mc_pcie *port)
671{
672 void __iomem *ctrl_base_addr = port->axi_base_addr + MC_PCIE_CTRL_ADDR;
673 u32 reg = readl_relaxed(ctrl_base_addr + SEC_ERROR_INT);
674 u32 val = 0;
675 int i;
676
677 for (i = 0; i < ARRAY_SIZE(sec_error_to_event); i++)
678 val |= reg_to_event(reg, sec_error_to_event[i]);
679
680 return val;
681}
682
683static u32 ded_errors(struct mc_pcie *port)
684{
685 void __iomem *ctrl_base_addr = port->axi_base_addr + MC_PCIE_CTRL_ADDR;
686 u32 reg = readl_relaxed(ctrl_base_addr + DED_ERROR_INT);
687 u32 val = 0;
688 int i;
689
690 for (i = 0; i < ARRAY_SIZE(ded_error_to_event); i++)
691 val |= reg_to_event(reg, ded_error_to_event[i]);
692
693 return val;
694}
695
696static u32 local_events(struct mc_pcie *port)
697{
698 void __iomem *bridge_base_addr = port->axi_base_addr + MC_PCIE_BRIDGE_ADDR;
699 u32 reg = readl_relaxed(bridge_base_addr + ISTATUS_LOCAL);
700 u32 val = 0;
701 int i;
702
703 for (i = 0; i < ARRAY_SIZE(local_status_to_event); i++)
704 val |= reg_to_event(reg, local_status_to_event[i]);
705
706 return val;
707}
708
709static u32 get_events(struct mc_pcie *port)
710{
711 u32 events = 0;
712
713 events |= pcie_events(port);
714 events |= sec_errors(port);
715 events |= ded_errors(port);
716 events |= local_events(port);
717
718 return events;
719}
720
721static irqreturn_t mc_event_handler(int irq, void *dev_id)
722{
723 struct mc_pcie *port = dev_id;
724 struct device *dev = port->dev;
725 struct irq_data *data;
726
727 data = irq_domain_get_irq_data(port->event_domain, irq);
728
729 if (event_cause[data->hwirq].str)
730 dev_err_ratelimited(dev, "%s\n", event_cause[data->hwirq].str);
731 else
732 dev_err_ratelimited(dev, "bad event IRQ %ld\n", data->hwirq);
733
734 return IRQ_HANDLED;
735}
736
737static void mc_handle_event(struct irq_desc *desc)
738{
739 struct mc_pcie *port = irq_desc_get_handler_data(desc);
740 unsigned long events;
741 u32 bit;
742 struct irq_chip *chip = irq_desc_get_chip(desc);
743
744 chained_irq_enter(chip, desc);
745
746 events = get_events(port);
747
748 for_each_set_bit(bit, &events, NUM_EVENTS)
749 generic_handle_domain_irq(port->event_domain, bit);
750
751 chained_irq_exit(chip, desc);
752}
753
754static void mc_ack_event_irq(struct irq_data *data)
755{
756 struct mc_pcie *port = irq_data_get_irq_chip_data(data);
757 u32 event = data->hwirq;
758 void __iomem *addr;
759 u32 mask;
760
761 addr = port->axi_base_addr + event_descs[event].base +
762 event_descs[event].offset;
763 mask = event_descs[event].mask;
764 mask |= event_descs[event].enb_mask;
765
766 writel_relaxed(mask, addr);
767}
768
769static void mc_mask_event_irq(struct irq_data *data)
770{
771 struct mc_pcie *port = irq_data_get_irq_chip_data(data);
772 u32 event = data->hwirq;
773 void __iomem *addr;
774 u32 mask;
775 u32 val;
776
777 addr = port->axi_base_addr + event_descs[event].base +
778 event_descs[event].mask_offset;
779 mask = event_descs[event].mask;
780 if (event_descs[event].enb_mask) {
781 mask <<= PCIE_EVENT_INT_ENB_SHIFT;
782 mask &= PCIE_EVENT_INT_ENB_MASK;
783 }
784
785 if (!event_descs[event].mask_high)
786 mask = ~mask;
787
788 raw_spin_lock(&port->lock);
789 val = readl_relaxed(addr);
790 if (event_descs[event].mask_high)
791 val |= mask;
792 else
793 val &= mask;
794
795 writel_relaxed(val, addr);
796 raw_spin_unlock(&port->lock);
797}
798
799static void mc_unmask_event_irq(struct irq_data *data)
800{
801 struct mc_pcie *port = irq_data_get_irq_chip_data(data);
802 u32 event = data->hwirq;
803 void __iomem *addr;
804 u32 mask;
805 u32 val;
806
807 addr = port->axi_base_addr + event_descs[event].base +
808 event_descs[event].mask_offset;
809 mask = event_descs[event].mask;
810
811 if (event_descs[event].enb_mask)
812 mask <<= PCIE_EVENT_INT_ENB_SHIFT;
813
814 if (event_descs[event].mask_high)
815 mask = ~mask;
816
817 if (event_descs[event].enb_mask)
818 mask &= PCIE_EVENT_INT_ENB_MASK;
819
820 raw_spin_lock(&port->lock);
821 val = readl_relaxed(addr);
822 if (event_descs[event].mask_high)
823 val &= mask;
824 else
825 val |= mask;
826 writel_relaxed(val, addr);
827 raw_spin_unlock(&port->lock);
828}
829
830static struct irq_chip mc_event_irq_chip = {
831 .name = "Microchip PCIe EVENT",
832 .irq_ack = mc_ack_event_irq,
833 .irq_mask = mc_mask_event_irq,
834 .irq_unmask = mc_unmask_event_irq,
835};
836
837static int mc_pcie_event_map(struct irq_domain *domain, unsigned int irq,
838 irq_hw_number_t hwirq)
839{
840 irq_set_chip_and_handler(irq, &mc_event_irq_chip, handle_level_irq);
841 irq_set_chip_data(irq, domain->host_data);
842
843 return 0;
844}
845
846static const struct irq_domain_ops event_domain_ops = {
847 .map = mc_pcie_event_map,
848};
849
850static inline void mc_pcie_deinit_clk(void *data)
851{
852 struct clk *clk = data;
853
854 clk_disable_unprepare(clk);
855}
856
857static inline struct clk *mc_pcie_init_clk(struct device *dev, const char *id)
858{
859 struct clk *clk;
860 int ret;
861
862 clk = devm_clk_get_optional(dev, id);
863 if (IS_ERR(clk))
864 return clk;
865 if (!clk)
866 return clk;
867
868 ret = clk_prepare_enable(clk);
869 if (ret)
870 return ERR_PTR(ret);
871
872 devm_add_action_or_reset(dev, mc_pcie_deinit_clk, clk);
873
874 return clk;
875}
876
877static int mc_pcie_init_clks(struct device *dev)
878{
879 int i;
880 struct clk *fic;
881
882 /*
883 * PCIe may be clocked via Fabric Interface using between 1 and 4
884 * clocks. Scan DT for clocks and enable them if present
885 */
886 for (i = 0; i < ARRAY_SIZE(poss_clks); i++) {
887 fic = mc_pcie_init_clk(dev, poss_clks[i]);
888 if (IS_ERR(fic))
889 return PTR_ERR(fic);
890 }
891
892 return 0;
893}
894
895static int mc_pcie_init_irq_domains(struct mc_pcie *port)
896{
897 struct device *dev = port->dev;
898 struct device_node *node = dev->of_node;
899 struct device_node *pcie_intc_node;
900
901 /* Setup INTx */
902 pcie_intc_node = of_get_next_child(node, NULL);
903 if (!pcie_intc_node) {
904 dev_err(dev, "failed to find PCIe Intc node\n");
905 return -EINVAL;
906 }
907
908 port->event_domain = irq_domain_add_linear(pcie_intc_node, NUM_EVENTS,
909 &event_domain_ops, port);
910 if (!port->event_domain) {
911 dev_err(dev, "failed to get event domain\n");
912 of_node_put(pcie_intc_node);
913 return -ENOMEM;
914 }
915
916 irq_domain_update_bus_token(port->event_domain, DOMAIN_BUS_NEXUS);
917
918 port->intx_domain = irq_domain_add_linear(pcie_intc_node, PCI_NUM_INTX,
919 &intx_domain_ops, port);
920 if (!port->intx_domain) {
921 dev_err(dev, "failed to get an INTx IRQ domain\n");
922 of_node_put(pcie_intc_node);
923 return -ENOMEM;
924 }
925
926 irq_domain_update_bus_token(port->intx_domain, DOMAIN_BUS_WIRED);
927
928 of_node_put(pcie_intc_node);
929 raw_spin_lock_init(&port->lock);
930
931 return mc_allocate_msi_domains(port);
932}
933
934static void mc_pcie_setup_window(void __iomem *bridge_base_addr, u32 index,
935 phys_addr_t axi_addr, phys_addr_t pci_addr,
936 size_t size)
937{
938 u32 atr_sz = ilog2(size) - 1;
939 u32 val;
940
941 if (index == 0)
942 val = PCIE_CONFIG_INTERFACE;
943 else
944 val = PCIE_TX_RX_INTERFACE;
945
946 writel(val, bridge_base_addr + (index * ATR_ENTRY_SIZE) +
947 ATR0_AXI4_SLV0_TRSL_PARAM);
948
949 val = lower_32_bits(axi_addr) | (atr_sz << ATR_SIZE_SHIFT) |
950 ATR_IMPL_ENABLE;
951 writel(val, bridge_base_addr + (index * ATR_ENTRY_SIZE) +
952 ATR0_AXI4_SLV0_SRCADDR_PARAM);
953
954 val = upper_32_bits(axi_addr);
955 writel(val, bridge_base_addr + (index * ATR_ENTRY_SIZE) +
956 ATR0_AXI4_SLV0_SRC_ADDR);
957
958 val = lower_32_bits(pci_addr);
959 writel(val, bridge_base_addr + (index * ATR_ENTRY_SIZE) +
960 ATR0_AXI4_SLV0_TRSL_ADDR_LSB);
961
962 val = upper_32_bits(pci_addr);
963 writel(val, bridge_base_addr + (index * ATR_ENTRY_SIZE) +
964 ATR0_AXI4_SLV0_TRSL_ADDR_UDW);
965
966 val = readl(bridge_base_addr + ATR0_PCIE_WIN0_SRCADDR_PARAM);
967 val |= (ATR0_PCIE_ATR_SIZE << ATR0_PCIE_ATR_SIZE_SHIFT);
968 writel(val, bridge_base_addr + ATR0_PCIE_WIN0_SRCADDR_PARAM);
969 writel(0, bridge_base_addr + ATR0_PCIE_WIN0_SRC_ADDR);
970}
971
972static int mc_pcie_setup_windows(struct platform_device *pdev,
973 struct mc_pcie *port)
974{
975 void __iomem *bridge_base_addr =
976 port->axi_base_addr + MC_PCIE_BRIDGE_ADDR;
977 struct pci_host_bridge *bridge = platform_get_drvdata(pdev);
978 struct resource_entry *entry;
979 u64 pci_addr;
980 u32 index = 1;
981
982 resource_list_for_each_entry(entry, &bridge->windows) {
983 if (resource_type(entry->res) == IORESOURCE_MEM) {
984 pci_addr = entry->res->start - entry->offset;
985 mc_pcie_setup_window(bridge_base_addr, index,
986 entry->res->start, pci_addr,
987 resource_size(entry->res));
988 index++;
989 }
990 }
991
992 return 0;
993}
994
995static inline void mc_clear_secs(struct mc_pcie *port)
996{
997 void __iomem *ctrl_base_addr = port->axi_base_addr + MC_PCIE_CTRL_ADDR;
998
999 writel_relaxed(SEC_ERROR_INT_ALL_RAM_SEC_ERR_INT, ctrl_base_addr +
1000 SEC_ERROR_INT);
1001 writel_relaxed(0, ctrl_base_addr + SEC_ERROR_EVENT_CNT);
1002}
1003
1004static inline void mc_clear_deds(struct mc_pcie *port)
1005{
1006 void __iomem *ctrl_base_addr = port->axi_base_addr + MC_PCIE_CTRL_ADDR;
1007
1008 writel_relaxed(DED_ERROR_INT_ALL_RAM_DED_ERR_INT, ctrl_base_addr +
1009 DED_ERROR_INT);
1010 writel_relaxed(0, ctrl_base_addr + DED_ERROR_EVENT_CNT);
1011}
1012
1013static void mc_disable_interrupts(struct mc_pcie *port)
1014{
1015 void __iomem *bridge_base_addr = port->axi_base_addr + MC_PCIE_BRIDGE_ADDR;
1016 void __iomem *ctrl_base_addr = port->axi_base_addr + MC_PCIE_CTRL_ADDR;
1017 u32 val;
1018
1019 /* Ensure ECC bypass is enabled */
1020 val = ECC_CONTROL_TX_RAM_ECC_BYPASS |
1021 ECC_CONTROL_RX_RAM_ECC_BYPASS |
1022 ECC_CONTROL_PCIE2AXI_RAM_ECC_BYPASS |
1023 ECC_CONTROL_AXI2PCIE_RAM_ECC_BYPASS;
1024 writel_relaxed(val, ctrl_base_addr + ECC_CONTROL);
1025
1026 /* Disable SEC errors and clear any outstanding */
1027 writel_relaxed(SEC_ERROR_INT_ALL_RAM_SEC_ERR_INT, ctrl_base_addr +
1028 SEC_ERROR_INT_MASK);
1029 mc_clear_secs(port);
1030
1031 /* Disable DED errors and clear any outstanding */
1032 writel_relaxed(DED_ERROR_INT_ALL_RAM_DED_ERR_INT, ctrl_base_addr +
1033 DED_ERROR_INT_MASK);
1034 mc_clear_deds(port);
1035
1036 /* Disable local interrupts and clear any outstanding */
1037 writel_relaxed(0, bridge_base_addr + IMASK_LOCAL);
1038 writel_relaxed(GENMASK(31, 0), bridge_base_addr + ISTATUS_LOCAL);
1039 writel_relaxed(GENMASK(31, 0), bridge_base_addr + ISTATUS_MSI);
1040
1041 /* Disable PCIe events and clear any outstanding */
1042 val = PCIE_EVENT_INT_L2_EXIT_INT |
1043 PCIE_EVENT_INT_HOTRST_EXIT_INT |
1044 PCIE_EVENT_INT_DLUP_EXIT_INT |
1045 PCIE_EVENT_INT_L2_EXIT_INT_MASK |
1046 PCIE_EVENT_INT_HOTRST_EXIT_INT_MASK |
1047 PCIE_EVENT_INT_DLUP_EXIT_INT_MASK;
1048 writel_relaxed(val, ctrl_base_addr + PCIE_EVENT_INT);
1049
1050 /* Disable host interrupts and clear any outstanding */
1051 writel_relaxed(0, bridge_base_addr + IMASK_HOST);
1052 writel_relaxed(GENMASK(31, 0), bridge_base_addr + ISTATUS_HOST);
1053}
1054
1055static int mc_init_interrupts(struct platform_device *pdev, struct mc_pcie *port)
1056{
1057 struct device *dev = &pdev->dev;
1058 int irq;
1059 int i, intx_irq, msi_irq, event_irq;
1060 int ret;
1061
1062 ret = mc_pcie_init_irq_domains(port);
1063 if (ret) {
1064 dev_err(dev, "failed creating IRQ domains\n");
1065 return ret;
1066 }
1067
1068 irq = platform_get_irq(pdev, 0);
1069 if (irq < 0)
1070 return -ENODEV;
1071
1072 for (i = 0; i < NUM_EVENTS; i++) {
1073 event_irq = irq_create_mapping(port->event_domain, i);
1074 if (!event_irq) {
1075 dev_err(dev, "failed to map hwirq %d\n", i);
1076 return -ENXIO;
1077 }
1078
1079 ret = devm_request_irq(dev, event_irq, mc_event_handler,
1080 0, event_cause[i].sym, port);
1081 if (ret) {
1082 dev_err(dev, "failed to request IRQ %d\n", event_irq);
1083 return ret;
1084 }
1085 }
1086
1087 intx_irq = irq_create_mapping(port->event_domain,
1088 EVENT_LOCAL_PM_MSI_INT_INTX);
1089 if (!intx_irq) {
1090 dev_err(dev, "failed to map INTx interrupt\n");
1091 return -ENXIO;
1092 }
1093
1094 /* Plug the INTx chained handler */
1095 irq_set_chained_handler_and_data(intx_irq, mc_handle_intx, port);
1096
1097 msi_irq = irq_create_mapping(port->event_domain,
1098 EVENT_LOCAL_PM_MSI_INT_MSI);
1099 if (!msi_irq)
1100 return -ENXIO;
1101
1102 /* Plug the MSI chained handler */
1103 irq_set_chained_handler_and_data(msi_irq, mc_handle_msi, port);
1104
1105 /* Plug the main event chained handler */
1106 irq_set_chained_handler_and_data(irq, mc_handle_event, port);
1107
1108 return 0;
1109}
1110
1111static int mc_platform_init(struct pci_config_window *cfg)
1112{
1113 struct device *dev = cfg->parent;
1114 struct platform_device *pdev = to_platform_device(dev);
1115 void __iomem *bridge_base_addr =
1116 port->axi_base_addr + MC_PCIE_BRIDGE_ADDR;
1117 int ret;
1118
1119 /* Configure address translation table 0 for PCIe config space */
1120 mc_pcie_setup_window(bridge_base_addr, 0, cfg->res.start,
1121 cfg->res.start,
1122 resource_size(&cfg->res));
1123
1124 /* Need some fixups in config space */
1125 mc_pcie_enable_msi(port, cfg->win);
1126
1127 /* Configure non-config space outbound ranges */
1128 ret = mc_pcie_setup_windows(pdev, port);
1129 if (ret)
1130 return ret;
1131
1132 /* Address translation is up; safe to enable interrupts */
1133 ret = mc_init_interrupts(pdev, port);
1134 if (ret)
1135 return ret;
1136
1137 return 0;
1138}
1139
1140static int mc_host_probe(struct platform_device *pdev)
1141{
1142 struct device *dev = &pdev->dev;
1143 void __iomem *bridge_base_addr;
1144 int ret;
1145 u32 val;
1146
1147 port = devm_kzalloc(dev, sizeof(*port), GFP_KERNEL);
1148 if (!port)
1149 return -ENOMEM;
1150
1151 port->dev = dev;
1152
1153 port->axi_base_addr = devm_platform_ioremap_resource(pdev, 1);
1154 if (IS_ERR(port->axi_base_addr))
1155 return PTR_ERR(port->axi_base_addr);
1156
1157 mc_disable_interrupts(port);
1158
1159 bridge_base_addr = port->axi_base_addr + MC_PCIE_BRIDGE_ADDR;
1160
1161 /* Allow enabling MSI by disabling MSI-X */
1162 val = readl(bridge_base_addr + PCIE_PCI_IRQ_DW0);
1163 val &= ~MSIX_CAP_MASK;
1164 writel(val, bridge_base_addr + PCIE_PCI_IRQ_DW0);
1165
1166 /* Pick num vectors from bitfile programmed onto FPGA fabric */
1167 val = readl(bridge_base_addr + PCIE_PCI_IRQ_DW0);
1168 val &= NUM_MSI_MSGS_MASK;
1169 val >>= NUM_MSI_MSGS_SHIFT;
1170
1171 port->msi.num_vectors = 1 << val;
1172
1173 /* Pick vector address from design */
1174 port->msi.vector_phy = readl_relaxed(bridge_base_addr + IMSI_ADDR);
1175
1176 ret = mc_pcie_init_clks(dev);
1177 if (ret) {
1178 dev_err(dev, "failed to get clock resources, error %d\n", ret);
1179 return -ENODEV;
1180 }
1181
1182 return pci_host_common_probe(pdev);
1183}
1184
1185static const struct pci_ecam_ops mc_ecam_ops = {
1186 .init = mc_platform_init,
1187 .pci_ops = {
1188 .map_bus = pci_ecam_map_bus,
1189 .read = pci_generic_config_read,
1190 .write = pci_generic_config_write,
1191 }
1192};
1193
1194static const struct of_device_id mc_pcie_of_match[] = {
1195 {
1196 .compatible = "microchip,pcie-host-1.0",
1197 .data = &mc_ecam_ops,
1198 },
1199 {},
1200};
1201
1202MODULE_DEVICE_TABLE(of, mc_pcie_of_match);
1203
1204static struct platform_driver mc_pcie_driver = {
1205 .probe = mc_host_probe,
1206 .driver = {
1207 .name = "microchip-pcie",
1208 .of_match_table = mc_pcie_of_match,
1209 .suppress_bind_attrs = true,
1210 },
1211};
1212
1213builtin_platform_driver(mc_pcie_driver);
1214MODULE_LICENSE("GPL");
1215MODULE_DESCRIPTION("Microchip PCIe host controller driver");
1216MODULE_AUTHOR("Daire McNamara <daire.mcnamara@microchip.com>");
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * Microchip AXI PCIe Bridge host controller driver
4 *
5 * Copyright (c) 2018 - 2020 Microchip Corporation. All rights reserved.
6 *
7 * Author: Daire McNamara <daire.mcnamara@microchip.com>
8 */
9
10#include <linux/clk.h>
11#include <linux/irqchip/chained_irq.h>
12#include <linux/irqdomain.h>
13#include <linux/module.h>
14#include <linux/msi.h>
15#include <linux/of_address.h>
16#include <linux/of_pci.h>
17#include <linux/pci-ecam.h>
18#include <linux/platform_device.h>
19
20#include "../pci.h"
21
22/* Number of MSI IRQs */
23#define MC_NUM_MSI_IRQS 32
24#define MC_NUM_MSI_IRQS_CODED 5
25
26/* PCIe Bridge Phy and Controller Phy offsets */
27#define MC_PCIE1_BRIDGE_ADDR 0x00008000u
28#define MC_PCIE1_CTRL_ADDR 0x0000a000u
29
30#define MC_PCIE_BRIDGE_ADDR (MC_PCIE1_BRIDGE_ADDR)
31#define MC_PCIE_CTRL_ADDR (MC_PCIE1_CTRL_ADDR)
32
33/* PCIe Controller Phy Regs */
34#define SEC_ERROR_CNT 0x20
35#define DED_ERROR_CNT 0x24
36#define SEC_ERROR_INT 0x28
37#define SEC_ERROR_INT_TX_RAM_SEC_ERR_INT GENMASK(3, 0)
38#define SEC_ERROR_INT_RX_RAM_SEC_ERR_INT GENMASK(7, 4)
39#define SEC_ERROR_INT_PCIE2AXI_RAM_SEC_ERR_INT GENMASK(11, 8)
40#define SEC_ERROR_INT_AXI2PCIE_RAM_SEC_ERR_INT GENMASK(15, 12)
41#define NUM_SEC_ERROR_INTS (4)
42#define SEC_ERROR_INT_MASK 0x2c
43#define DED_ERROR_INT 0x30
44#define DED_ERROR_INT_TX_RAM_DED_ERR_INT GENMASK(3, 0)
45#define DED_ERROR_INT_RX_RAM_DED_ERR_INT GENMASK(7, 4)
46#define DED_ERROR_INT_PCIE2AXI_RAM_DED_ERR_INT GENMASK(11, 8)
47#define DED_ERROR_INT_AXI2PCIE_RAM_DED_ERR_INT GENMASK(15, 12)
48#define NUM_DED_ERROR_INTS (4)
49#define DED_ERROR_INT_MASK 0x34
50#define ECC_CONTROL 0x38
51#define ECC_CONTROL_TX_RAM_INJ_ERROR_0 BIT(0)
52#define ECC_CONTROL_TX_RAM_INJ_ERROR_1 BIT(1)
53#define ECC_CONTROL_TX_RAM_INJ_ERROR_2 BIT(2)
54#define ECC_CONTROL_TX_RAM_INJ_ERROR_3 BIT(3)
55#define ECC_CONTROL_RX_RAM_INJ_ERROR_0 BIT(4)
56#define ECC_CONTROL_RX_RAM_INJ_ERROR_1 BIT(5)
57#define ECC_CONTROL_RX_RAM_INJ_ERROR_2 BIT(6)
58#define ECC_CONTROL_RX_RAM_INJ_ERROR_3 BIT(7)
59#define ECC_CONTROL_PCIE2AXI_RAM_INJ_ERROR_0 BIT(8)
60#define ECC_CONTROL_PCIE2AXI_RAM_INJ_ERROR_1 BIT(9)
61#define ECC_CONTROL_PCIE2AXI_RAM_INJ_ERROR_2 BIT(10)
62#define ECC_CONTROL_PCIE2AXI_RAM_INJ_ERROR_3 BIT(11)
63#define ECC_CONTROL_AXI2PCIE_RAM_INJ_ERROR_0 BIT(12)
64#define ECC_CONTROL_AXI2PCIE_RAM_INJ_ERROR_1 BIT(13)
65#define ECC_CONTROL_AXI2PCIE_RAM_INJ_ERROR_2 BIT(14)
66#define ECC_CONTROL_AXI2PCIE_RAM_INJ_ERROR_3 BIT(15)
67#define ECC_CONTROL_TX_RAM_ECC_BYPASS BIT(24)
68#define ECC_CONTROL_RX_RAM_ECC_BYPASS BIT(25)
69#define ECC_CONTROL_PCIE2AXI_RAM_ECC_BYPASS BIT(26)
70#define ECC_CONTROL_AXI2PCIE_RAM_ECC_BYPASS BIT(27)
71#define LTSSM_STATE 0x5c
72#define LTSSM_L0_STATE 0x10
73#define PCIE_EVENT_INT 0x14c
74#define PCIE_EVENT_INT_L2_EXIT_INT BIT(0)
75#define PCIE_EVENT_INT_HOTRST_EXIT_INT BIT(1)
76#define PCIE_EVENT_INT_DLUP_EXIT_INT BIT(2)
77#define PCIE_EVENT_INT_MASK GENMASK(2, 0)
78#define PCIE_EVENT_INT_L2_EXIT_INT_MASK BIT(16)
79#define PCIE_EVENT_INT_HOTRST_EXIT_INT_MASK BIT(17)
80#define PCIE_EVENT_INT_DLUP_EXIT_INT_MASK BIT(18)
81#define PCIE_EVENT_INT_ENB_MASK GENMASK(18, 16)
82#define PCIE_EVENT_INT_ENB_SHIFT 16
83#define NUM_PCIE_EVENTS (3)
84
85/* PCIe Bridge Phy Regs */
86#define PCIE_PCI_IDS_DW1 0x9c
87
88/* PCIe Config space MSI capability structure */
89#define MC_MSI_CAP_CTRL_OFFSET 0xe0u
90#define MC_MSI_MAX_Q_AVAIL (MC_NUM_MSI_IRQS_CODED << 1)
91#define MC_MSI_Q_SIZE (MC_NUM_MSI_IRQS_CODED << 4)
92
93#define IMASK_LOCAL 0x180
94#define DMA_END_ENGINE_0_MASK 0x00000000u
95#define DMA_END_ENGINE_0_SHIFT 0
96#define DMA_END_ENGINE_1_MASK 0x00000000u
97#define DMA_END_ENGINE_1_SHIFT 1
98#define DMA_ERROR_ENGINE_0_MASK 0x00000100u
99#define DMA_ERROR_ENGINE_0_SHIFT 8
100#define DMA_ERROR_ENGINE_1_MASK 0x00000200u
101#define DMA_ERROR_ENGINE_1_SHIFT 9
102#define A_ATR_EVT_POST_ERR_MASK 0x00010000u
103#define A_ATR_EVT_POST_ERR_SHIFT 16
104#define A_ATR_EVT_FETCH_ERR_MASK 0x00020000u
105#define A_ATR_EVT_FETCH_ERR_SHIFT 17
106#define A_ATR_EVT_DISCARD_ERR_MASK 0x00040000u
107#define A_ATR_EVT_DISCARD_ERR_SHIFT 18
108#define A_ATR_EVT_DOORBELL_MASK 0x00000000u
109#define A_ATR_EVT_DOORBELL_SHIFT 19
110#define P_ATR_EVT_POST_ERR_MASK 0x00100000u
111#define P_ATR_EVT_POST_ERR_SHIFT 20
112#define P_ATR_EVT_FETCH_ERR_MASK 0x00200000u
113#define P_ATR_EVT_FETCH_ERR_SHIFT 21
114#define P_ATR_EVT_DISCARD_ERR_MASK 0x00400000u
115#define P_ATR_EVT_DISCARD_ERR_SHIFT 22
116#define P_ATR_EVT_DOORBELL_MASK 0x00000000u
117#define P_ATR_EVT_DOORBELL_SHIFT 23
118#define PM_MSI_INT_INTA_MASK 0x01000000u
119#define PM_MSI_INT_INTA_SHIFT 24
120#define PM_MSI_INT_INTB_MASK 0x02000000u
121#define PM_MSI_INT_INTB_SHIFT 25
122#define PM_MSI_INT_INTC_MASK 0x04000000u
123#define PM_MSI_INT_INTC_SHIFT 26
124#define PM_MSI_INT_INTD_MASK 0x08000000u
125#define PM_MSI_INT_INTD_SHIFT 27
126#define PM_MSI_INT_INTX_MASK 0x0f000000u
127#define PM_MSI_INT_INTX_SHIFT 24
128#define PM_MSI_INT_MSI_MASK 0x10000000u
129#define PM_MSI_INT_MSI_SHIFT 28
130#define PM_MSI_INT_AER_EVT_MASK 0x20000000u
131#define PM_MSI_INT_AER_EVT_SHIFT 29
132#define PM_MSI_INT_EVENTS_MASK 0x40000000u
133#define PM_MSI_INT_EVENTS_SHIFT 30
134#define PM_MSI_INT_SYS_ERR_MASK 0x80000000u
135#define PM_MSI_INT_SYS_ERR_SHIFT 31
136#define NUM_LOCAL_EVENTS 15
137#define ISTATUS_LOCAL 0x184
138#define IMASK_HOST 0x188
139#define ISTATUS_HOST 0x18c
140#define MSI_ADDR 0x190
141#define ISTATUS_MSI 0x194
142
143/* PCIe Master table init defines */
144#define ATR0_PCIE_WIN0_SRCADDR_PARAM 0x600u
145#define ATR0_PCIE_ATR_SIZE 0x25
146#define ATR0_PCIE_ATR_SIZE_SHIFT 1
147#define ATR0_PCIE_WIN0_SRC_ADDR 0x604u
148#define ATR0_PCIE_WIN0_TRSL_ADDR_LSB 0x608u
149#define ATR0_PCIE_WIN0_TRSL_ADDR_UDW 0x60cu
150#define ATR0_PCIE_WIN0_TRSL_PARAM 0x610u
151
152/* PCIe AXI slave table init defines */
153#define ATR0_AXI4_SLV0_SRCADDR_PARAM 0x800u
154#define ATR_SIZE_SHIFT 1
155#define ATR_IMPL_ENABLE 1
156#define ATR0_AXI4_SLV0_SRC_ADDR 0x804u
157#define ATR0_AXI4_SLV0_TRSL_ADDR_LSB 0x808u
158#define ATR0_AXI4_SLV0_TRSL_ADDR_UDW 0x80cu
159#define ATR0_AXI4_SLV0_TRSL_PARAM 0x810u
160#define PCIE_TX_RX_INTERFACE 0x00000000u
161#define PCIE_CONFIG_INTERFACE 0x00000001u
162
163#define ATR_ENTRY_SIZE 32
164
165#define EVENT_PCIE_L2_EXIT 0
166#define EVENT_PCIE_HOTRST_EXIT 1
167#define EVENT_PCIE_DLUP_EXIT 2
168#define EVENT_SEC_TX_RAM_SEC_ERR 3
169#define EVENT_SEC_RX_RAM_SEC_ERR 4
170#define EVENT_SEC_AXI2PCIE_RAM_SEC_ERR 5
171#define EVENT_SEC_PCIE2AXI_RAM_SEC_ERR 6
172#define EVENT_DED_TX_RAM_DED_ERR 7
173#define EVENT_DED_RX_RAM_DED_ERR 8
174#define EVENT_DED_AXI2PCIE_RAM_DED_ERR 9
175#define EVENT_DED_PCIE2AXI_RAM_DED_ERR 10
176#define EVENT_LOCAL_DMA_END_ENGINE_0 11
177#define EVENT_LOCAL_DMA_END_ENGINE_1 12
178#define EVENT_LOCAL_DMA_ERROR_ENGINE_0 13
179#define EVENT_LOCAL_DMA_ERROR_ENGINE_1 14
180#define EVENT_LOCAL_A_ATR_EVT_POST_ERR 15
181#define EVENT_LOCAL_A_ATR_EVT_FETCH_ERR 16
182#define EVENT_LOCAL_A_ATR_EVT_DISCARD_ERR 17
183#define EVENT_LOCAL_A_ATR_EVT_DOORBELL 18
184#define EVENT_LOCAL_P_ATR_EVT_POST_ERR 19
185#define EVENT_LOCAL_P_ATR_EVT_FETCH_ERR 20
186#define EVENT_LOCAL_P_ATR_EVT_DISCARD_ERR 21
187#define EVENT_LOCAL_P_ATR_EVT_DOORBELL 22
188#define EVENT_LOCAL_PM_MSI_INT_INTX 23
189#define EVENT_LOCAL_PM_MSI_INT_MSI 24
190#define EVENT_LOCAL_PM_MSI_INT_AER_EVT 25
191#define EVENT_LOCAL_PM_MSI_INT_EVENTS 26
192#define EVENT_LOCAL_PM_MSI_INT_SYS_ERR 27
193#define NUM_EVENTS 28
194
195#define PCIE_EVENT_CAUSE(x, s) \
196 [EVENT_PCIE_ ## x] = { __stringify(x), s }
197
198#define SEC_ERROR_CAUSE(x, s) \
199 [EVENT_SEC_ ## x] = { __stringify(x), s }
200
201#define DED_ERROR_CAUSE(x, s) \
202 [EVENT_DED_ ## x] = { __stringify(x), s }
203
204#define LOCAL_EVENT_CAUSE(x, s) \
205 [EVENT_LOCAL_ ## x] = { __stringify(x), s }
206
207#define PCIE_EVENT(x) \
208 .base = MC_PCIE_CTRL_ADDR, \
209 .offset = PCIE_EVENT_INT, \
210 .mask_offset = PCIE_EVENT_INT, \
211 .mask_high = 1, \
212 .mask = PCIE_EVENT_INT_ ## x ## _INT, \
213 .enb_mask = PCIE_EVENT_INT_ENB_MASK
214
215#define SEC_EVENT(x) \
216 .base = MC_PCIE_CTRL_ADDR, \
217 .offset = SEC_ERROR_INT, \
218 .mask_offset = SEC_ERROR_INT_MASK, \
219 .mask = SEC_ERROR_INT_ ## x ## _INT, \
220 .mask_high = 1, \
221 .enb_mask = 0
222
223#define DED_EVENT(x) \
224 .base = MC_PCIE_CTRL_ADDR, \
225 .offset = DED_ERROR_INT, \
226 .mask_offset = DED_ERROR_INT_MASK, \
227 .mask_high = 1, \
228 .mask = DED_ERROR_INT_ ## x ## _INT, \
229 .enb_mask = 0
230
231#define LOCAL_EVENT(x) \
232 .base = MC_PCIE_BRIDGE_ADDR, \
233 .offset = ISTATUS_LOCAL, \
234 .mask_offset = IMASK_LOCAL, \
235 .mask_high = 0, \
236 .mask = x ## _MASK, \
237 .enb_mask = 0
238
239#define PCIE_EVENT_TO_EVENT_MAP(x) \
240 { PCIE_EVENT_INT_ ## x ## _INT, EVENT_PCIE_ ## x }
241
242#define SEC_ERROR_TO_EVENT_MAP(x) \
243 { SEC_ERROR_INT_ ## x ## _INT, EVENT_SEC_ ## x }
244
245#define DED_ERROR_TO_EVENT_MAP(x) \
246 { DED_ERROR_INT_ ## x ## _INT, EVENT_DED_ ## x }
247
248#define LOCAL_STATUS_TO_EVENT_MAP(x) \
249 { x ## _MASK, EVENT_LOCAL_ ## x }
250
251struct event_map {
252 u32 reg_mask;
253 u32 event_bit;
254};
255
256struct mc_msi {
257 struct mutex lock; /* Protect used bitmap */
258 struct irq_domain *msi_domain;
259 struct irq_domain *dev_domain;
260 u32 num_vectors;
261 u64 vector_phy;
262 DECLARE_BITMAP(used, MC_NUM_MSI_IRQS);
263};
264
265struct mc_pcie {
266 void __iomem *axi_base_addr;
267 struct device *dev;
268 struct irq_domain *intx_domain;
269 struct irq_domain *event_domain;
270 raw_spinlock_t lock;
271 struct mc_msi msi;
272};
273
274struct cause {
275 const char *sym;
276 const char *str;
277};
278
279static const struct cause event_cause[NUM_EVENTS] = {
280 PCIE_EVENT_CAUSE(L2_EXIT, "L2 exit event"),
281 PCIE_EVENT_CAUSE(HOTRST_EXIT, "Hot reset exit event"),
282 PCIE_EVENT_CAUSE(DLUP_EXIT, "DLUP exit event"),
283 SEC_ERROR_CAUSE(TX_RAM_SEC_ERR, "sec error in tx buffer"),
284 SEC_ERROR_CAUSE(RX_RAM_SEC_ERR, "sec error in rx buffer"),
285 SEC_ERROR_CAUSE(PCIE2AXI_RAM_SEC_ERR, "sec error in pcie2axi buffer"),
286 SEC_ERROR_CAUSE(AXI2PCIE_RAM_SEC_ERR, "sec error in axi2pcie buffer"),
287 DED_ERROR_CAUSE(TX_RAM_DED_ERR, "ded error in tx buffer"),
288 DED_ERROR_CAUSE(RX_RAM_DED_ERR, "ded error in rx buffer"),
289 DED_ERROR_CAUSE(PCIE2AXI_RAM_DED_ERR, "ded error in pcie2axi buffer"),
290 DED_ERROR_CAUSE(AXI2PCIE_RAM_DED_ERR, "ded error in axi2pcie buffer"),
291 LOCAL_EVENT_CAUSE(DMA_ERROR_ENGINE_0, "dma engine 0 error"),
292 LOCAL_EVENT_CAUSE(DMA_ERROR_ENGINE_1, "dma engine 1 error"),
293 LOCAL_EVENT_CAUSE(A_ATR_EVT_POST_ERR, "axi write request error"),
294 LOCAL_EVENT_CAUSE(A_ATR_EVT_FETCH_ERR, "axi read request error"),
295 LOCAL_EVENT_CAUSE(A_ATR_EVT_DISCARD_ERR, "axi read timeout"),
296 LOCAL_EVENT_CAUSE(P_ATR_EVT_POST_ERR, "pcie write request error"),
297 LOCAL_EVENT_CAUSE(P_ATR_EVT_FETCH_ERR, "pcie read request error"),
298 LOCAL_EVENT_CAUSE(P_ATR_EVT_DISCARD_ERR, "pcie read timeout"),
299 LOCAL_EVENT_CAUSE(PM_MSI_INT_AER_EVT, "aer event"),
300 LOCAL_EVENT_CAUSE(PM_MSI_INT_EVENTS, "pm/ltr/hotplug event"),
301 LOCAL_EVENT_CAUSE(PM_MSI_INT_SYS_ERR, "system error"),
302};
303
304static struct event_map pcie_event_to_event[] = {
305 PCIE_EVENT_TO_EVENT_MAP(L2_EXIT),
306 PCIE_EVENT_TO_EVENT_MAP(HOTRST_EXIT),
307 PCIE_EVENT_TO_EVENT_MAP(DLUP_EXIT),
308};
309
310static struct event_map sec_error_to_event[] = {
311 SEC_ERROR_TO_EVENT_MAP(TX_RAM_SEC_ERR),
312 SEC_ERROR_TO_EVENT_MAP(RX_RAM_SEC_ERR),
313 SEC_ERROR_TO_EVENT_MAP(PCIE2AXI_RAM_SEC_ERR),
314 SEC_ERROR_TO_EVENT_MAP(AXI2PCIE_RAM_SEC_ERR),
315};
316
317static struct event_map ded_error_to_event[] = {
318 DED_ERROR_TO_EVENT_MAP(TX_RAM_DED_ERR),
319 DED_ERROR_TO_EVENT_MAP(RX_RAM_DED_ERR),
320 DED_ERROR_TO_EVENT_MAP(PCIE2AXI_RAM_DED_ERR),
321 DED_ERROR_TO_EVENT_MAP(AXI2PCIE_RAM_DED_ERR),
322};
323
324static struct event_map local_status_to_event[] = {
325 LOCAL_STATUS_TO_EVENT_MAP(DMA_END_ENGINE_0),
326 LOCAL_STATUS_TO_EVENT_MAP(DMA_END_ENGINE_1),
327 LOCAL_STATUS_TO_EVENT_MAP(DMA_ERROR_ENGINE_0),
328 LOCAL_STATUS_TO_EVENT_MAP(DMA_ERROR_ENGINE_1),
329 LOCAL_STATUS_TO_EVENT_MAP(A_ATR_EVT_POST_ERR),
330 LOCAL_STATUS_TO_EVENT_MAP(A_ATR_EVT_FETCH_ERR),
331 LOCAL_STATUS_TO_EVENT_MAP(A_ATR_EVT_DISCARD_ERR),
332 LOCAL_STATUS_TO_EVENT_MAP(A_ATR_EVT_DOORBELL),
333 LOCAL_STATUS_TO_EVENT_MAP(P_ATR_EVT_POST_ERR),
334 LOCAL_STATUS_TO_EVENT_MAP(P_ATR_EVT_FETCH_ERR),
335 LOCAL_STATUS_TO_EVENT_MAP(P_ATR_EVT_DISCARD_ERR),
336 LOCAL_STATUS_TO_EVENT_MAP(P_ATR_EVT_DOORBELL),
337 LOCAL_STATUS_TO_EVENT_MAP(PM_MSI_INT_INTX),
338 LOCAL_STATUS_TO_EVENT_MAP(PM_MSI_INT_MSI),
339 LOCAL_STATUS_TO_EVENT_MAP(PM_MSI_INT_AER_EVT),
340 LOCAL_STATUS_TO_EVENT_MAP(PM_MSI_INT_EVENTS),
341 LOCAL_STATUS_TO_EVENT_MAP(PM_MSI_INT_SYS_ERR),
342};
343
344static struct {
345 u32 base;
346 u32 offset;
347 u32 mask;
348 u32 shift;
349 u32 enb_mask;
350 u32 mask_high;
351 u32 mask_offset;
352} event_descs[] = {
353 { PCIE_EVENT(L2_EXIT) },
354 { PCIE_EVENT(HOTRST_EXIT) },
355 { PCIE_EVENT(DLUP_EXIT) },
356 { SEC_EVENT(TX_RAM_SEC_ERR) },
357 { SEC_EVENT(RX_RAM_SEC_ERR) },
358 { SEC_EVENT(PCIE2AXI_RAM_SEC_ERR) },
359 { SEC_EVENT(AXI2PCIE_RAM_SEC_ERR) },
360 { DED_EVENT(TX_RAM_DED_ERR) },
361 { DED_EVENT(RX_RAM_DED_ERR) },
362 { DED_EVENT(PCIE2AXI_RAM_DED_ERR) },
363 { DED_EVENT(AXI2PCIE_RAM_DED_ERR) },
364 { LOCAL_EVENT(DMA_END_ENGINE_0) },
365 { LOCAL_EVENT(DMA_END_ENGINE_1) },
366 { LOCAL_EVENT(DMA_ERROR_ENGINE_0) },
367 { LOCAL_EVENT(DMA_ERROR_ENGINE_1) },
368 { LOCAL_EVENT(A_ATR_EVT_POST_ERR) },
369 { LOCAL_EVENT(A_ATR_EVT_FETCH_ERR) },
370 { LOCAL_EVENT(A_ATR_EVT_DISCARD_ERR) },
371 { LOCAL_EVENT(A_ATR_EVT_DOORBELL) },
372 { LOCAL_EVENT(P_ATR_EVT_POST_ERR) },
373 { LOCAL_EVENT(P_ATR_EVT_FETCH_ERR) },
374 { LOCAL_EVENT(P_ATR_EVT_DISCARD_ERR) },
375 { LOCAL_EVENT(P_ATR_EVT_DOORBELL) },
376 { LOCAL_EVENT(PM_MSI_INT_INTX) },
377 { LOCAL_EVENT(PM_MSI_INT_MSI) },
378 { LOCAL_EVENT(PM_MSI_INT_AER_EVT) },
379 { LOCAL_EVENT(PM_MSI_INT_EVENTS) },
380 { LOCAL_EVENT(PM_MSI_INT_SYS_ERR) },
381};
382
383static char poss_clks[][5] = { "fic0", "fic1", "fic2", "fic3" };
384
385static void mc_pcie_enable_msi(struct mc_pcie *port, void __iomem *base)
386{
387 struct mc_msi *msi = &port->msi;
388 u32 cap_offset = MC_MSI_CAP_CTRL_OFFSET;
389 u16 msg_ctrl = readw_relaxed(base + cap_offset + PCI_MSI_FLAGS);
390
391 msg_ctrl |= PCI_MSI_FLAGS_ENABLE;
392 msg_ctrl &= ~PCI_MSI_FLAGS_QMASK;
393 msg_ctrl |= MC_MSI_MAX_Q_AVAIL;
394 msg_ctrl &= ~PCI_MSI_FLAGS_QSIZE;
395 msg_ctrl |= MC_MSI_Q_SIZE;
396 msg_ctrl |= PCI_MSI_FLAGS_64BIT;
397
398 writew_relaxed(msg_ctrl, base + cap_offset + PCI_MSI_FLAGS);
399
400 writel_relaxed(lower_32_bits(msi->vector_phy),
401 base + cap_offset + PCI_MSI_ADDRESS_LO);
402 writel_relaxed(upper_32_bits(msi->vector_phy),
403 base + cap_offset + PCI_MSI_ADDRESS_HI);
404}
405
406static void mc_handle_msi(struct irq_desc *desc)
407{
408 struct mc_pcie *port = irq_desc_get_handler_data(desc);
409 struct irq_chip *chip = irq_desc_get_chip(desc);
410 struct device *dev = port->dev;
411 struct mc_msi *msi = &port->msi;
412 void __iomem *bridge_base_addr =
413 port->axi_base_addr + MC_PCIE_BRIDGE_ADDR;
414 unsigned long status;
415 u32 bit;
416 int ret;
417
418 chained_irq_enter(chip, desc);
419
420 status = readl_relaxed(bridge_base_addr + ISTATUS_LOCAL);
421 if (status & PM_MSI_INT_MSI_MASK) {
422 writel_relaxed(status & PM_MSI_INT_MSI_MASK, bridge_base_addr + ISTATUS_LOCAL);
423 status = readl_relaxed(bridge_base_addr + ISTATUS_MSI);
424 for_each_set_bit(bit, &status, msi->num_vectors) {
425 ret = generic_handle_domain_irq(msi->dev_domain, bit);
426 if (ret)
427 dev_err_ratelimited(dev, "bad MSI IRQ %d\n",
428 bit);
429 }
430 }
431
432 chained_irq_exit(chip, desc);
433}
434
435static void mc_msi_bottom_irq_ack(struct irq_data *data)
436{
437 struct mc_pcie *port = irq_data_get_irq_chip_data(data);
438 void __iomem *bridge_base_addr =
439 port->axi_base_addr + MC_PCIE_BRIDGE_ADDR;
440 u32 bitpos = data->hwirq;
441
442 writel_relaxed(BIT(bitpos), bridge_base_addr + ISTATUS_MSI);
443}
444
445static void mc_compose_msi_msg(struct irq_data *data, struct msi_msg *msg)
446{
447 struct mc_pcie *port = irq_data_get_irq_chip_data(data);
448 phys_addr_t addr = port->msi.vector_phy;
449
450 msg->address_lo = lower_32_bits(addr);
451 msg->address_hi = upper_32_bits(addr);
452 msg->data = data->hwirq;
453
454 dev_dbg(port->dev, "msi#%x address_hi %#x address_lo %#x\n",
455 (int)data->hwirq, msg->address_hi, msg->address_lo);
456}
457
458static int mc_msi_set_affinity(struct irq_data *irq_data,
459 const struct cpumask *mask, bool force)
460{
461 return -EINVAL;
462}
463
464static struct irq_chip mc_msi_bottom_irq_chip = {
465 .name = "Microchip MSI",
466 .irq_ack = mc_msi_bottom_irq_ack,
467 .irq_compose_msi_msg = mc_compose_msi_msg,
468 .irq_set_affinity = mc_msi_set_affinity,
469};
470
471static int mc_irq_msi_domain_alloc(struct irq_domain *domain, unsigned int virq,
472 unsigned int nr_irqs, void *args)
473{
474 struct mc_pcie *port = domain->host_data;
475 struct mc_msi *msi = &port->msi;
476 void __iomem *bridge_base_addr =
477 port->axi_base_addr + MC_PCIE_BRIDGE_ADDR;
478 unsigned long bit;
479 u32 val;
480
481 mutex_lock(&msi->lock);
482 bit = find_first_zero_bit(msi->used, msi->num_vectors);
483 if (bit >= msi->num_vectors) {
484 mutex_unlock(&msi->lock);
485 return -ENOSPC;
486 }
487
488 set_bit(bit, msi->used);
489
490 irq_domain_set_info(domain, virq, bit, &mc_msi_bottom_irq_chip,
491 domain->host_data, handle_edge_irq, NULL, NULL);
492
493 /* Enable MSI interrupts */
494 val = readl_relaxed(bridge_base_addr + IMASK_LOCAL);
495 val |= PM_MSI_INT_MSI_MASK;
496 writel_relaxed(val, bridge_base_addr + IMASK_LOCAL);
497
498 mutex_unlock(&msi->lock);
499
500 return 0;
501}
502
503static void mc_irq_msi_domain_free(struct irq_domain *domain, unsigned int virq,
504 unsigned int nr_irqs)
505{
506 struct irq_data *d = irq_domain_get_irq_data(domain, virq);
507 struct mc_pcie *port = irq_data_get_irq_chip_data(d);
508 struct mc_msi *msi = &port->msi;
509
510 mutex_lock(&msi->lock);
511
512 if (test_bit(d->hwirq, msi->used))
513 __clear_bit(d->hwirq, msi->used);
514 else
515 dev_err(port->dev, "trying to free unused MSI%lu\n", d->hwirq);
516
517 mutex_unlock(&msi->lock);
518}
519
520static const struct irq_domain_ops msi_domain_ops = {
521 .alloc = mc_irq_msi_domain_alloc,
522 .free = mc_irq_msi_domain_free,
523};
524
525static struct irq_chip mc_msi_irq_chip = {
526 .name = "Microchip PCIe MSI",
527 .irq_ack = irq_chip_ack_parent,
528 .irq_mask = pci_msi_mask_irq,
529 .irq_unmask = pci_msi_unmask_irq,
530};
531
532static struct msi_domain_info mc_msi_domain_info = {
533 .flags = (MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS |
534 MSI_FLAG_PCI_MSIX),
535 .chip = &mc_msi_irq_chip,
536};
537
538static int mc_allocate_msi_domains(struct mc_pcie *port)
539{
540 struct device *dev = port->dev;
541 struct fwnode_handle *fwnode = of_node_to_fwnode(dev->of_node);
542 struct mc_msi *msi = &port->msi;
543
544 mutex_init(&port->msi.lock);
545
546 msi->dev_domain = irq_domain_add_linear(NULL, msi->num_vectors,
547 &msi_domain_ops, port);
548 if (!msi->dev_domain) {
549 dev_err(dev, "failed to create IRQ domain\n");
550 return -ENOMEM;
551 }
552
553 msi->msi_domain = pci_msi_create_irq_domain(fwnode, &mc_msi_domain_info,
554 msi->dev_domain);
555 if (!msi->msi_domain) {
556 dev_err(dev, "failed to create MSI domain\n");
557 irq_domain_remove(msi->dev_domain);
558 return -ENOMEM;
559 }
560
561 return 0;
562}
563
564static void mc_handle_intx(struct irq_desc *desc)
565{
566 struct mc_pcie *port = irq_desc_get_handler_data(desc);
567 struct irq_chip *chip = irq_desc_get_chip(desc);
568 struct device *dev = port->dev;
569 void __iomem *bridge_base_addr =
570 port->axi_base_addr + MC_PCIE_BRIDGE_ADDR;
571 unsigned long status;
572 u32 bit;
573 int ret;
574
575 chained_irq_enter(chip, desc);
576
577 status = readl_relaxed(bridge_base_addr + ISTATUS_LOCAL);
578 if (status & PM_MSI_INT_INTX_MASK) {
579 status &= PM_MSI_INT_INTX_MASK;
580 status >>= PM_MSI_INT_INTX_SHIFT;
581 for_each_set_bit(bit, &status, PCI_NUM_INTX) {
582 ret = generic_handle_domain_irq(port->intx_domain, bit);
583 if (ret)
584 dev_err_ratelimited(dev, "bad INTx IRQ %d\n",
585 bit);
586 }
587 }
588
589 chained_irq_exit(chip, desc);
590}
591
592static void mc_ack_intx_irq(struct irq_data *data)
593{
594 struct mc_pcie *port = irq_data_get_irq_chip_data(data);
595 void __iomem *bridge_base_addr =
596 port->axi_base_addr + MC_PCIE_BRIDGE_ADDR;
597 u32 mask = BIT(data->hwirq + PM_MSI_INT_INTX_SHIFT);
598
599 writel_relaxed(mask, bridge_base_addr + ISTATUS_LOCAL);
600}
601
602static void mc_mask_intx_irq(struct irq_data *data)
603{
604 struct mc_pcie *port = irq_data_get_irq_chip_data(data);
605 void __iomem *bridge_base_addr =
606 port->axi_base_addr + MC_PCIE_BRIDGE_ADDR;
607 unsigned long flags;
608 u32 mask = BIT(data->hwirq + PM_MSI_INT_INTX_SHIFT);
609 u32 val;
610
611 raw_spin_lock_irqsave(&port->lock, flags);
612 val = readl_relaxed(bridge_base_addr + IMASK_LOCAL);
613 val &= ~mask;
614 writel_relaxed(val, bridge_base_addr + IMASK_LOCAL);
615 raw_spin_unlock_irqrestore(&port->lock, flags);
616}
617
618static void mc_unmask_intx_irq(struct irq_data *data)
619{
620 struct mc_pcie *port = irq_data_get_irq_chip_data(data);
621 void __iomem *bridge_base_addr =
622 port->axi_base_addr + MC_PCIE_BRIDGE_ADDR;
623 unsigned long flags;
624 u32 mask = BIT(data->hwirq + PM_MSI_INT_INTX_SHIFT);
625 u32 val;
626
627 raw_spin_lock_irqsave(&port->lock, flags);
628 val = readl_relaxed(bridge_base_addr + IMASK_LOCAL);
629 val |= mask;
630 writel_relaxed(val, bridge_base_addr + IMASK_LOCAL);
631 raw_spin_unlock_irqrestore(&port->lock, flags);
632}
633
634static struct irq_chip mc_intx_irq_chip = {
635 .name = "Microchip PCIe INTx",
636 .irq_ack = mc_ack_intx_irq,
637 .irq_mask = mc_mask_intx_irq,
638 .irq_unmask = mc_unmask_intx_irq,
639};
640
641static int mc_pcie_intx_map(struct irq_domain *domain, unsigned int irq,
642 irq_hw_number_t hwirq)
643{
644 irq_set_chip_and_handler(irq, &mc_intx_irq_chip, handle_level_irq);
645 irq_set_chip_data(irq, domain->host_data);
646
647 return 0;
648}
649
650static const struct irq_domain_ops intx_domain_ops = {
651 .map = mc_pcie_intx_map,
652};
653
654static inline u32 reg_to_event(u32 reg, struct event_map field)
655{
656 return (reg & field.reg_mask) ? BIT(field.event_bit) : 0;
657}
658
659static u32 pcie_events(void __iomem *addr)
660{
661 u32 reg = readl_relaxed(addr);
662 u32 val = 0;
663 int i;
664
665 for (i = 0; i < ARRAY_SIZE(pcie_event_to_event); i++)
666 val |= reg_to_event(reg, pcie_event_to_event[i]);
667
668 return val;
669}
670
671static u32 sec_errors(void __iomem *addr)
672{
673 u32 reg = readl_relaxed(addr);
674 u32 val = 0;
675 int i;
676
677 for (i = 0; i < ARRAY_SIZE(sec_error_to_event); i++)
678 val |= reg_to_event(reg, sec_error_to_event[i]);
679
680 return val;
681}
682
683static u32 ded_errors(void __iomem *addr)
684{
685 u32 reg = readl_relaxed(addr);
686 u32 val = 0;
687 int i;
688
689 for (i = 0; i < ARRAY_SIZE(ded_error_to_event); i++)
690 val |= reg_to_event(reg, ded_error_to_event[i]);
691
692 return val;
693}
694
695static u32 local_events(void __iomem *addr)
696{
697 u32 reg = readl_relaxed(addr);
698 u32 val = 0;
699 int i;
700
701 for (i = 0; i < ARRAY_SIZE(local_status_to_event); i++)
702 val |= reg_to_event(reg, local_status_to_event[i]);
703
704 return val;
705}
706
707static u32 get_events(struct mc_pcie *port)
708{
709 void __iomem *bridge_base_addr =
710 port->axi_base_addr + MC_PCIE_BRIDGE_ADDR;
711 void __iomem *ctrl_base_addr = port->axi_base_addr + MC_PCIE_CTRL_ADDR;
712 u32 events = 0;
713
714 events |= pcie_events(ctrl_base_addr + PCIE_EVENT_INT);
715 events |= sec_errors(ctrl_base_addr + SEC_ERROR_INT);
716 events |= ded_errors(ctrl_base_addr + DED_ERROR_INT);
717 events |= local_events(bridge_base_addr + ISTATUS_LOCAL);
718
719 return events;
720}
721
722static irqreturn_t mc_event_handler(int irq, void *dev_id)
723{
724 struct mc_pcie *port = dev_id;
725 struct device *dev = port->dev;
726 struct irq_data *data;
727
728 data = irq_domain_get_irq_data(port->event_domain, irq);
729
730 if (event_cause[data->hwirq].str)
731 dev_err_ratelimited(dev, "%s\n", event_cause[data->hwirq].str);
732 else
733 dev_err_ratelimited(dev, "bad event IRQ %ld\n", data->hwirq);
734
735 return IRQ_HANDLED;
736}
737
738static void mc_handle_event(struct irq_desc *desc)
739{
740 struct mc_pcie *port = irq_desc_get_handler_data(desc);
741 unsigned long events;
742 u32 bit;
743 struct irq_chip *chip = irq_desc_get_chip(desc);
744
745 chained_irq_enter(chip, desc);
746
747 events = get_events(port);
748
749 for_each_set_bit(bit, &events, NUM_EVENTS)
750 generic_handle_domain_irq(port->event_domain, bit);
751
752 chained_irq_exit(chip, desc);
753}
754
755static void mc_ack_event_irq(struct irq_data *data)
756{
757 struct mc_pcie *port = irq_data_get_irq_chip_data(data);
758 u32 event = data->hwirq;
759 void __iomem *addr;
760 u32 mask;
761
762 addr = port->axi_base_addr + event_descs[event].base +
763 event_descs[event].offset;
764 mask = event_descs[event].mask;
765 mask |= event_descs[event].enb_mask;
766
767 writel_relaxed(mask, addr);
768}
769
770static void mc_mask_event_irq(struct irq_data *data)
771{
772 struct mc_pcie *port = irq_data_get_irq_chip_data(data);
773 u32 event = data->hwirq;
774 void __iomem *addr;
775 u32 mask;
776 u32 val;
777
778 addr = port->axi_base_addr + event_descs[event].base +
779 event_descs[event].mask_offset;
780 mask = event_descs[event].mask;
781 if (event_descs[event].enb_mask) {
782 mask <<= PCIE_EVENT_INT_ENB_SHIFT;
783 mask &= PCIE_EVENT_INT_ENB_MASK;
784 }
785
786 if (!event_descs[event].mask_high)
787 mask = ~mask;
788
789 raw_spin_lock(&port->lock);
790 val = readl_relaxed(addr);
791 if (event_descs[event].mask_high)
792 val |= mask;
793 else
794 val &= mask;
795
796 writel_relaxed(val, addr);
797 raw_spin_unlock(&port->lock);
798}
799
800static void mc_unmask_event_irq(struct irq_data *data)
801{
802 struct mc_pcie *port = irq_data_get_irq_chip_data(data);
803 u32 event = data->hwirq;
804 void __iomem *addr;
805 u32 mask;
806 u32 val;
807
808 addr = port->axi_base_addr + event_descs[event].base +
809 event_descs[event].mask_offset;
810 mask = event_descs[event].mask;
811
812 if (event_descs[event].enb_mask)
813 mask <<= PCIE_EVENT_INT_ENB_SHIFT;
814
815 if (event_descs[event].mask_high)
816 mask = ~mask;
817
818 if (event_descs[event].enb_mask)
819 mask &= PCIE_EVENT_INT_ENB_MASK;
820
821 raw_spin_lock(&port->lock);
822 val = readl_relaxed(addr);
823 if (event_descs[event].mask_high)
824 val &= mask;
825 else
826 val |= mask;
827 writel_relaxed(val, addr);
828 raw_spin_unlock(&port->lock);
829}
830
831static struct irq_chip mc_event_irq_chip = {
832 .name = "Microchip PCIe EVENT",
833 .irq_ack = mc_ack_event_irq,
834 .irq_mask = mc_mask_event_irq,
835 .irq_unmask = mc_unmask_event_irq,
836};
837
838static int mc_pcie_event_map(struct irq_domain *domain, unsigned int irq,
839 irq_hw_number_t hwirq)
840{
841 irq_set_chip_and_handler(irq, &mc_event_irq_chip, handle_level_irq);
842 irq_set_chip_data(irq, domain->host_data);
843
844 return 0;
845}
846
847static const struct irq_domain_ops event_domain_ops = {
848 .map = mc_pcie_event_map,
849};
850
851static inline struct clk *mc_pcie_init_clk(struct device *dev, const char *id)
852{
853 struct clk *clk;
854 int ret;
855
856 clk = devm_clk_get_optional(dev, id);
857 if (IS_ERR(clk))
858 return clk;
859 if (!clk)
860 return clk;
861
862 ret = clk_prepare_enable(clk);
863 if (ret)
864 return ERR_PTR(ret);
865
866 devm_add_action_or_reset(dev, (void (*) (void *))clk_disable_unprepare,
867 clk);
868
869 return clk;
870}
871
872static int mc_pcie_init_clks(struct device *dev)
873{
874 int i;
875 struct clk *fic;
876
877 /*
878 * PCIe may be clocked via Fabric Interface using between 1 and 4
879 * clocks. Scan DT for clocks and enable them if present
880 */
881 for (i = 0; i < ARRAY_SIZE(poss_clks); i++) {
882 fic = mc_pcie_init_clk(dev, poss_clks[i]);
883 if (IS_ERR(fic))
884 return PTR_ERR(fic);
885 }
886
887 return 0;
888}
889
890static int mc_pcie_init_irq_domains(struct mc_pcie *port)
891{
892 struct device *dev = port->dev;
893 struct device_node *node = dev->of_node;
894 struct device_node *pcie_intc_node;
895
896 /* Setup INTx */
897 pcie_intc_node = of_get_next_child(node, NULL);
898 if (!pcie_intc_node) {
899 dev_err(dev, "failed to find PCIe Intc node\n");
900 return -EINVAL;
901 }
902
903 port->event_domain = irq_domain_add_linear(pcie_intc_node, NUM_EVENTS,
904 &event_domain_ops, port);
905 if (!port->event_domain) {
906 dev_err(dev, "failed to get event domain\n");
907 of_node_put(pcie_intc_node);
908 return -ENOMEM;
909 }
910
911 irq_domain_update_bus_token(port->event_domain, DOMAIN_BUS_NEXUS);
912
913 port->intx_domain = irq_domain_add_linear(pcie_intc_node, PCI_NUM_INTX,
914 &intx_domain_ops, port);
915 if (!port->intx_domain) {
916 dev_err(dev, "failed to get an INTx IRQ domain\n");
917 of_node_put(pcie_intc_node);
918 return -ENOMEM;
919 }
920
921 irq_domain_update_bus_token(port->intx_domain, DOMAIN_BUS_WIRED);
922
923 of_node_put(pcie_intc_node);
924 raw_spin_lock_init(&port->lock);
925
926 return mc_allocate_msi_domains(port);
927}
928
929static void mc_pcie_setup_window(void __iomem *bridge_base_addr, u32 index,
930 phys_addr_t axi_addr, phys_addr_t pci_addr,
931 size_t size)
932{
933 u32 atr_sz = ilog2(size) - 1;
934 u32 val;
935
936 if (index == 0)
937 val = PCIE_CONFIG_INTERFACE;
938 else
939 val = PCIE_TX_RX_INTERFACE;
940
941 writel(val, bridge_base_addr + (index * ATR_ENTRY_SIZE) +
942 ATR0_AXI4_SLV0_TRSL_PARAM);
943
944 val = lower_32_bits(axi_addr) | (atr_sz << ATR_SIZE_SHIFT) |
945 ATR_IMPL_ENABLE;
946 writel(val, bridge_base_addr + (index * ATR_ENTRY_SIZE) +
947 ATR0_AXI4_SLV0_SRCADDR_PARAM);
948
949 val = upper_32_bits(axi_addr);
950 writel(val, bridge_base_addr + (index * ATR_ENTRY_SIZE) +
951 ATR0_AXI4_SLV0_SRC_ADDR);
952
953 val = lower_32_bits(pci_addr);
954 writel(val, bridge_base_addr + (index * ATR_ENTRY_SIZE) +
955 ATR0_AXI4_SLV0_TRSL_ADDR_LSB);
956
957 val = upper_32_bits(pci_addr);
958 writel(val, bridge_base_addr + (index * ATR_ENTRY_SIZE) +
959 ATR0_AXI4_SLV0_TRSL_ADDR_UDW);
960
961 val = readl(bridge_base_addr + ATR0_PCIE_WIN0_SRCADDR_PARAM);
962 val |= (ATR0_PCIE_ATR_SIZE << ATR0_PCIE_ATR_SIZE_SHIFT);
963 writel(val, bridge_base_addr + ATR0_PCIE_WIN0_SRCADDR_PARAM);
964 writel(0, bridge_base_addr + ATR0_PCIE_WIN0_SRC_ADDR);
965}
966
967static int mc_pcie_setup_windows(struct platform_device *pdev,
968 struct mc_pcie *port)
969{
970 void __iomem *bridge_base_addr =
971 port->axi_base_addr + MC_PCIE_BRIDGE_ADDR;
972 struct pci_host_bridge *bridge = platform_get_drvdata(pdev);
973 struct resource_entry *entry;
974 u64 pci_addr;
975 u32 index = 1;
976
977 resource_list_for_each_entry(entry, &bridge->windows) {
978 if (resource_type(entry->res) == IORESOURCE_MEM) {
979 pci_addr = entry->res->start - entry->offset;
980 mc_pcie_setup_window(bridge_base_addr, index,
981 entry->res->start, pci_addr,
982 resource_size(entry->res));
983 index++;
984 }
985 }
986
987 return 0;
988}
989
990static int mc_platform_init(struct pci_config_window *cfg)
991{
992 struct device *dev = cfg->parent;
993 struct platform_device *pdev = to_platform_device(dev);
994 struct mc_pcie *port;
995 void __iomem *bridge_base_addr;
996 void __iomem *ctrl_base_addr;
997 int ret;
998 int irq;
999 int i, intx_irq, msi_irq, event_irq;
1000 u32 val;
1001 int err;
1002
1003 port = devm_kzalloc(dev, sizeof(*port), GFP_KERNEL);
1004 if (!port)
1005 return -ENOMEM;
1006 port->dev = dev;
1007
1008 ret = mc_pcie_init_clks(dev);
1009 if (ret) {
1010 dev_err(dev, "failed to get clock resources, error %d\n", ret);
1011 return -ENODEV;
1012 }
1013
1014 port->axi_base_addr = devm_platform_ioremap_resource(pdev, 1);
1015 if (IS_ERR(port->axi_base_addr))
1016 return PTR_ERR(port->axi_base_addr);
1017
1018 bridge_base_addr = port->axi_base_addr + MC_PCIE_BRIDGE_ADDR;
1019 ctrl_base_addr = port->axi_base_addr + MC_PCIE_CTRL_ADDR;
1020
1021 port->msi.vector_phy = MSI_ADDR;
1022 port->msi.num_vectors = MC_NUM_MSI_IRQS;
1023 ret = mc_pcie_init_irq_domains(port);
1024 if (ret) {
1025 dev_err(dev, "failed creating IRQ domains\n");
1026 return ret;
1027 }
1028
1029 irq = platform_get_irq(pdev, 0);
1030 if (irq < 0)
1031 return -ENODEV;
1032
1033 for (i = 0; i < NUM_EVENTS; i++) {
1034 event_irq = irq_create_mapping(port->event_domain, i);
1035 if (!event_irq) {
1036 dev_err(dev, "failed to map hwirq %d\n", i);
1037 return -ENXIO;
1038 }
1039
1040 err = devm_request_irq(dev, event_irq, mc_event_handler,
1041 0, event_cause[i].sym, port);
1042 if (err) {
1043 dev_err(dev, "failed to request IRQ %d\n", event_irq);
1044 return err;
1045 }
1046 }
1047
1048 intx_irq = irq_create_mapping(port->event_domain,
1049 EVENT_LOCAL_PM_MSI_INT_INTX);
1050 if (!intx_irq) {
1051 dev_err(dev, "failed to map INTx interrupt\n");
1052 return -ENXIO;
1053 }
1054
1055 /* Plug the INTx chained handler */
1056 irq_set_chained_handler_and_data(intx_irq, mc_handle_intx, port);
1057
1058 msi_irq = irq_create_mapping(port->event_domain,
1059 EVENT_LOCAL_PM_MSI_INT_MSI);
1060 if (!msi_irq)
1061 return -ENXIO;
1062
1063 /* Plug the MSI chained handler */
1064 irq_set_chained_handler_and_data(msi_irq, mc_handle_msi, port);
1065
1066 /* Plug the main event chained handler */
1067 irq_set_chained_handler_and_data(irq, mc_handle_event, port);
1068
1069 /* Hardware doesn't setup MSI by default */
1070 mc_pcie_enable_msi(port, cfg->win);
1071
1072 val = readl_relaxed(bridge_base_addr + IMASK_LOCAL);
1073 val |= PM_MSI_INT_INTX_MASK;
1074 writel_relaxed(val, bridge_base_addr + IMASK_LOCAL);
1075
1076 writel_relaxed(val, ctrl_base_addr + ECC_CONTROL);
1077
1078 val = PCIE_EVENT_INT_L2_EXIT_INT |
1079 PCIE_EVENT_INT_HOTRST_EXIT_INT |
1080 PCIE_EVENT_INT_DLUP_EXIT_INT;
1081 writel_relaxed(val, ctrl_base_addr + PCIE_EVENT_INT);
1082
1083 val = SEC_ERROR_INT_TX_RAM_SEC_ERR_INT |
1084 SEC_ERROR_INT_RX_RAM_SEC_ERR_INT |
1085 SEC_ERROR_INT_PCIE2AXI_RAM_SEC_ERR_INT |
1086 SEC_ERROR_INT_AXI2PCIE_RAM_SEC_ERR_INT;
1087 writel_relaxed(val, ctrl_base_addr + SEC_ERROR_INT);
1088 writel_relaxed(0, ctrl_base_addr + SEC_ERROR_INT_MASK);
1089 writel_relaxed(0, ctrl_base_addr + SEC_ERROR_CNT);
1090
1091 val = DED_ERROR_INT_TX_RAM_DED_ERR_INT |
1092 DED_ERROR_INT_RX_RAM_DED_ERR_INT |
1093 DED_ERROR_INT_PCIE2AXI_RAM_DED_ERR_INT |
1094 DED_ERROR_INT_AXI2PCIE_RAM_DED_ERR_INT;
1095 writel_relaxed(val, ctrl_base_addr + DED_ERROR_INT);
1096 writel_relaxed(0, ctrl_base_addr + DED_ERROR_INT_MASK);
1097 writel_relaxed(0, ctrl_base_addr + DED_ERROR_CNT);
1098
1099 writel_relaxed(0, bridge_base_addr + IMASK_HOST);
1100 writel_relaxed(GENMASK(31, 0), bridge_base_addr + ISTATUS_HOST);
1101
1102 /* Configure Address Translation Table 0 for PCIe config space */
1103 mc_pcie_setup_window(bridge_base_addr, 0, cfg->res.start & 0xffffffff,
1104 cfg->res.start, resource_size(&cfg->res));
1105
1106 return mc_pcie_setup_windows(pdev, port);
1107}
1108
1109static const struct pci_ecam_ops mc_ecam_ops = {
1110 .init = mc_platform_init,
1111 .pci_ops = {
1112 .map_bus = pci_ecam_map_bus,
1113 .read = pci_generic_config_read,
1114 .write = pci_generic_config_write,
1115 }
1116};
1117
1118static const struct of_device_id mc_pcie_of_match[] = {
1119 {
1120 .compatible = "microchip,pcie-host-1.0",
1121 .data = &mc_ecam_ops,
1122 },
1123 {},
1124};
1125
1126MODULE_DEVICE_TABLE(of, mc_pcie_of_match);
1127
1128static struct platform_driver mc_pcie_driver = {
1129 .probe = pci_host_common_probe,
1130 .driver = {
1131 .name = "microchip-pcie",
1132 .of_match_table = mc_pcie_of_match,
1133 .suppress_bind_attrs = true,
1134 },
1135};
1136
1137builtin_platform_driver(mc_pcie_driver);
1138MODULE_LICENSE("GPL");
1139MODULE_DESCRIPTION("Microchip PCIe host controller driver");
1140MODULE_AUTHOR("Daire McNamara <daire.mcnamara@microchip.com>");