Loading...
1/* SPDX-License-Identifier: BSD-3-Clause-Clear */
2/*
3 * Copyright (c) 2018-2019 The Linux Foundation. All rights reserved.
4 * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
5 */
6
7#ifndef ATH11K_WMI_H
8#define ATH11K_WMI_H
9
10#include <net/mac80211.h>
11#include "htc.h"
12
13struct ath11k_base;
14struct ath11k;
15struct ath11k_fw_stats;
16struct ath11k_fw_dbglog;
17struct ath11k_vif;
18
19#define PSOC_HOST_MAX_NUM_SS (8)
20
21/* defines to set Packet extension values which can be 0 us, 8 usec or 16 usec */
22#define MAX_HE_NSS 8
23#define MAX_HE_MODULATION 8
24#define MAX_HE_RU 4
25#define HE_MODULATION_NONE 7
26#define HE_PET_0_USEC 0
27#define HE_PET_8_USEC 1
28#define HE_PET_16_USEC 2
29
30#define WMI_MAX_CHAINS 8
31
32#define WMI_MAX_NUM_SS MAX_HE_NSS
33#define WMI_MAX_NUM_RU MAX_HE_RU
34
35#define WMI_TLV_CMD(grp_id) (((grp_id) << 12) | 0x1)
36#define WMI_TLV_EV(grp_id) (((grp_id) << 12) | 0x1)
37#define WMI_TLV_CMD_UNSUPPORTED 0
38#define WMI_TLV_PDEV_PARAM_UNSUPPORTED 0
39#define WMI_TLV_VDEV_PARAM_UNSUPPORTED 0
40
41struct wmi_cmd_hdr {
42 u32 cmd_id;
43} __packed;
44
45struct wmi_tlv {
46 u32 header;
47 u8 value[];
48} __packed;
49
50#define WMI_TLV_LEN GENMASK(15, 0)
51#define WMI_TLV_TAG GENMASK(31, 16)
52#define TLV_HDR_SIZE sizeof_field(struct wmi_tlv, header)
53
54#define WMI_CMD_HDR_CMD_ID GENMASK(23, 0)
55#define WMI_MAX_MEM_REQS 32
56#define ATH11K_MAX_HW_LISTEN_INTERVAL 5
57
58#define WLAN_SCAN_MAX_HINT_S_SSID 10
59#define WLAN_SCAN_MAX_HINT_BSSID 10
60#define MAX_RNR_BSS 5
61
62#define WLAN_SCAN_MAX_HINT_S_SSID 10
63#define WLAN_SCAN_MAX_HINT_BSSID 10
64#define MAX_RNR_BSS 5
65
66#define WLAN_SCAN_PARAMS_MAX_SSID 16
67#define WLAN_SCAN_PARAMS_MAX_BSSID 4
68#define WLAN_SCAN_PARAMS_MAX_IE_LEN 256
69
70#define WMI_APPEND_TO_EXISTING_CHAN_LIST_FLAG 1
71
72#define MAX_WMI_UTF_LEN 252
73#define WMI_BA_MODE_BUFFER_SIZE_256 3
74/*
75 * HW mode config type replicated from FW header
76 * @WMI_HOST_HW_MODE_SINGLE: Only one PHY is active.
77 * @WMI_HOST_HW_MODE_DBS: Both PHYs are active in different bands,
78 * one in 2G and another in 5G.
79 * @WMI_HOST_HW_MODE_SBS_PASSIVE: Both PHYs are in passive mode (only rx) in
80 * same band; no tx allowed.
81 * @WMI_HOST_HW_MODE_SBS: Both PHYs are active in the same band.
82 * Support for both PHYs within one band is planned
83 * for 5G only(as indicated in WMI_MAC_PHY_CAPABILITIES),
84 * but could be extended to other bands in the future.
85 * The separation of the band between the two PHYs needs
86 * to be communicated separately.
87 * @WMI_HOST_HW_MODE_DBS_SBS: 3 PHYs, with 2 on the same band doing SBS
88 * as in WMI_HW_MODE_SBS, and 3rd on the other band
89 * @WMI_HOST_HW_MODE_DBS_OR_SBS: Two PHY with one PHY capabale of both 2G and
90 * 5G. It can support SBS (5G + 5G) OR DBS (5G + 2G).
91 * @WMI_HOST_HW_MODE_MAX: Max hw_mode_id. Used to indicate invalid mode.
92 */
93enum wmi_host_hw_mode_config_type {
94 WMI_HOST_HW_MODE_SINGLE = 0,
95 WMI_HOST_HW_MODE_DBS = 1,
96 WMI_HOST_HW_MODE_SBS_PASSIVE = 2,
97 WMI_HOST_HW_MODE_SBS = 3,
98 WMI_HOST_HW_MODE_DBS_SBS = 4,
99 WMI_HOST_HW_MODE_DBS_OR_SBS = 5,
100
101 /* keep last */
102 WMI_HOST_HW_MODE_MAX
103};
104
105/* HW mode priority values used to detect the preferred HW mode
106 * on the available modes.
107 */
108enum wmi_host_hw_mode_priority {
109 WMI_HOST_HW_MODE_DBS_SBS_PRI,
110 WMI_HOST_HW_MODE_DBS_PRI,
111 WMI_HOST_HW_MODE_DBS_OR_SBS_PRI,
112 WMI_HOST_HW_MODE_SBS_PRI,
113 WMI_HOST_HW_MODE_SBS_PASSIVE_PRI,
114 WMI_HOST_HW_MODE_SINGLE_PRI,
115
116 /* keep last the lowest priority */
117 WMI_HOST_HW_MODE_MAX_PRI
118};
119
120enum WMI_HOST_WLAN_BAND {
121 WMI_HOST_WLAN_2G_CAP = 0x1,
122 WMI_HOST_WLAN_5G_CAP = 0x2,
123 WMI_HOST_WLAN_2G_5G_CAP = WMI_HOST_WLAN_2G_CAP | WMI_HOST_WLAN_5G_CAP,
124};
125
126/* Parameters used for WMI_VDEV_PARAM_AUTORATE_MISC_CFG command.
127 * Used only for HE auto rate mode.
128 */
129enum {
130 /* HE LTF related configuration */
131 WMI_HE_AUTORATE_LTF_1X = BIT(0),
132 WMI_HE_AUTORATE_LTF_2X = BIT(1),
133 WMI_HE_AUTORATE_LTF_4X = BIT(2),
134
135 /* HE GI related configuration */
136 WMI_AUTORATE_400NS_GI = BIT(8),
137 WMI_AUTORATE_800NS_GI = BIT(9),
138 WMI_AUTORATE_1600NS_GI = BIT(10),
139 WMI_AUTORATE_3200NS_GI = BIT(11),
140};
141
142enum {
143 WMI_HOST_VDEV_FLAGS_NON_MBSSID_AP = 0x00000001,
144 WMI_HOST_VDEV_FLAGS_TRANSMIT_AP = 0x00000002,
145 WMI_HOST_VDEV_FLAGS_NON_TRANSMIT_AP = 0x00000004,
146 WMI_HOST_VDEV_FLAGS_EMA_MODE = 0x00000008,
147 WMI_HOST_VDEV_FLAGS_SCAN_MODE_VAP = 0x00000010,
148};
149
150/*
151 * wmi command groups.
152 */
153enum wmi_cmd_group {
154 /* 0 to 2 are reserved */
155 WMI_GRP_START = 0x3,
156 WMI_GRP_SCAN = WMI_GRP_START,
157 WMI_GRP_PDEV = 0x4,
158 WMI_GRP_VDEV = 0x5,
159 WMI_GRP_PEER = 0x6,
160 WMI_GRP_MGMT = 0x7,
161 WMI_GRP_BA_NEG = 0x8,
162 WMI_GRP_STA_PS = 0x9,
163 WMI_GRP_DFS = 0xa,
164 WMI_GRP_ROAM = 0xb,
165 WMI_GRP_OFL_SCAN = 0xc,
166 WMI_GRP_P2P = 0xd,
167 WMI_GRP_AP_PS = 0xe,
168 WMI_GRP_RATE_CTRL = 0xf,
169 WMI_GRP_PROFILE = 0x10,
170 WMI_GRP_SUSPEND = 0x11,
171 WMI_GRP_BCN_FILTER = 0x12,
172 WMI_GRP_WOW = 0x13,
173 WMI_GRP_RTT = 0x14,
174 WMI_GRP_SPECTRAL = 0x15,
175 WMI_GRP_STATS = 0x16,
176 WMI_GRP_ARP_NS_OFL = 0x17,
177 WMI_GRP_NLO_OFL = 0x18,
178 WMI_GRP_GTK_OFL = 0x19,
179 WMI_GRP_CSA_OFL = 0x1a,
180 WMI_GRP_CHATTER = 0x1b,
181 WMI_GRP_TID_ADDBA = 0x1c,
182 WMI_GRP_MISC = 0x1d,
183 WMI_GRP_GPIO = 0x1e,
184 WMI_GRP_FWTEST = 0x1f,
185 WMI_GRP_TDLS = 0x20,
186 WMI_GRP_RESMGR = 0x21,
187 WMI_GRP_STA_SMPS = 0x22,
188 WMI_GRP_WLAN_HB = 0x23,
189 WMI_GRP_RMC = 0x24,
190 WMI_GRP_MHF_OFL = 0x25,
191 WMI_GRP_LOCATION_SCAN = 0x26,
192 WMI_GRP_OEM = 0x27,
193 WMI_GRP_NAN = 0x28,
194 WMI_GRP_COEX = 0x29,
195 WMI_GRP_OBSS_OFL = 0x2a,
196 WMI_GRP_LPI = 0x2b,
197 WMI_GRP_EXTSCAN = 0x2c,
198 WMI_GRP_DHCP_OFL = 0x2d,
199 WMI_GRP_IPA = 0x2e,
200 WMI_GRP_MDNS_OFL = 0x2f,
201 WMI_GRP_SAP_OFL = 0x30,
202 WMI_GRP_OCB = 0x31,
203 WMI_GRP_SOC = 0x32,
204 WMI_GRP_PKT_FILTER = 0x33,
205 WMI_GRP_MAWC = 0x34,
206 WMI_GRP_PMF_OFFLOAD = 0x35,
207 WMI_GRP_BPF_OFFLOAD = 0x36,
208 WMI_GRP_NAN_DATA = 0x37,
209 WMI_GRP_PROTOTYPE = 0x38,
210 WMI_GRP_MONITOR = 0x39,
211 WMI_GRP_REGULATORY = 0x3a,
212 WMI_GRP_HW_DATA_FILTER = 0x3b,
213 WMI_GRP_WLM = 0x3c,
214 WMI_GRP_11K_OFFLOAD = 0x3d,
215 WMI_GRP_TWT = 0x3e,
216 WMI_GRP_MOTION_DET = 0x3f,
217 WMI_GRP_SPATIAL_REUSE = 0x40,
218};
219
220#define WMI_CMD_GRP(grp_id) (((grp_id) << 12) | 0x1)
221#define WMI_EVT_GRP_START_ID(grp_id) (((grp_id) << 12) | 0x1)
222
223#define WMI_CMD_UNSUPPORTED 0
224
225enum wmi_tlv_cmd_id {
226 WMI_INIT_CMDID = 0x1,
227 WMI_START_SCAN_CMDID = WMI_TLV_CMD(WMI_GRP_SCAN),
228 WMI_STOP_SCAN_CMDID,
229 WMI_SCAN_CHAN_LIST_CMDID,
230 WMI_SCAN_SCH_PRIO_TBL_CMDID,
231 WMI_SCAN_UPDATE_REQUEST_CMDID,
232 WMI_SCAN_PROB_REQ_OUI_CMDID,
233 WMI_SCAN_ADAPTIVE_DWELL_CONFIG_CMDID,
234 WMI_PDEV_SET_REGDOMAIN_CMDID = WMI_TLV_CMD(WMI_GRP_PDEV),
235 WMI_PDEV_SET_CHANNEL_CMDID,
236 WMI_PDEV_SET_PARAM_CMDID,
237 WMI_PDEV_PKTLOG_ENABLE_CMDID,
238 WMI_PDEV_PKTLOG_DISABLE_CMDID,
239 WMI_PDEV_SET_WMM_PARAMS_CMDID,
240 WMI_PDEV_SET_HT_CAP_IE_CMDID,
241 WMI_PDEV_SET_VHT_CAP_IE_CMDID,
242 WMI_PDEV_SET_DSCP_TID_MAP_CMDID,
243 WMI_PDEV_SET_QUIET_MODE_CMDID,
244 WMI_PDEV_GREEN_AP_PS_ENABLE_CMDID,
245 WMI_PDEV_GET_TPC_CONFIG_CMDID,
246 WMI_PDEV_SET_BASE_MACADDR_CMDID,
247 WMI_PDEV_DUMP_CMDID,
248 WMI_PDEV_SET_LED_CONFIG_CMDID,
249 WMI_PDEV_GET_TEMPERATURE_CMDID,
250 WMI_PDEV_SET_LED_FLASHING_CMDID,
251 WMI_PDEV_SMART_ANT_ENABLE_CMDID,
252 WMI_PDEV_SMART_ANT_SET_RX_ANTENNA_CMDID,
253 WMI_PDEV_SET_ANTENNA_SWITCH_TABLE_CMDID,
254 WMI_PDEV_SET_CTL_TABLE_CMDID,
255 WMI_PDEV_SET_MIMOGAIN_TABLE_CMDID,
256 WMI_PDEV_FIPS_CMDID,
257 WMI_PDEV_GET_ANI_CCK_CONFIG_CMDID,
258 WMI_PDEV_GET_ANI_OFDM_CONFIG_CMDID,
259 WMI_PDEV_GET_NFCAL_POWER_CMDID,
260 WMI_PDEV_GET_TPC_CMDID,
261 WMI_MIB_STATS_ENABLE_CMDID,
262 WMI_PDEV_SET_PCL_CMDID,
263 WMI_PDEV_SET_HW_MODE_CMDID,
264 WMI_PDEV_SET_MAC_CONFIG_CMDID,
265 WMI_PDEV_SET_ANTENNA_MODE_CMDID,
266 WMI_SET_PERIODIC_CHANNEL_STATS_CONFIG_CMDID,
267 WMI_PDEV_WAL_POWER_DEBUG_CMDID,
268 WMI_PDEV_SET_REORDER_TIMEOUT_VAL_CMDID,
269 WMI_PDEV_SET_WAKEUP_CONFIG_CMDID,
270 WMI_PDEV_GET_ANTDIV_STATUS_CMDID,
271 WMI_PDEV_GET_CHIP_POWER_STATS_CMDID,
272 WMI_PDEV_SET_STATS_THRESHOLD_CMDID,
273 WMI_PDEV_MULTIPLE_VDEV_RESTART_REQUEST_CMDID,
274 WMI_PDEV_UPDATE_PKT_ROUTING_CMDID,
275 WMI_PDEV_CHECK_CAL_VERSION_CMDID,
276 WMI_PDEV_SET_DIVERSITY_GAIN_CMDID,
277 WMI_PDEV_DIV_GET_RSSI_ANTID_CMDID,
278 WMI_PDEV_BSS_CHAN_INFO_REQUEST_CMDID,
279 WMI_PDEV_UPDATE_PMK_CACHE_CMDID,
280 WMI_PDEV_UPDATE_FILS_HLP_PKT_CMDID,
281 WMI_PDEV_UPDATE_CTLTABLE_REQUEST_CMDID,
282 WMI_PDEV_CONFIG_VENDOR_OUI_ACTION_CMDID,
283 WMI_PDEV_SET_AC_TX_QUEUE_OPTIMIZED_CMDID,
284 WMI_PDEV_SET_RX_FILTER_PROMISCUOUS_CMDID,
285 WMI_PDEV_DMA_RING_CFG_REQ_CMDID,
286 WMI_PDEV_HE_TB_ACTION_FRM_CMDID,
287 WMI_PDEV_PKTLOG_FILTER_CMDID,
288 WMI_PDEV_SET_RAP_CONFIG_CMDID,
289 WMI_PDEV_DSM_FILTER_CMDID,
290 WMI_PDEV_FRAME_INJECT_CMDID,
291 WMI_PDEV_TBTT_OFFSET_SYNC_CMDID,
292 WMI_PDEV_SET_SRG_BSS_COLOR_BITMAP_CMDID,
293 WMI_PDEV_SET_SRG_PARTIAL_BSSID_BITMAP_CMDID,
294 WMI_PDEV_SET_SRG_OBSS_COLOR_ENABLE_BITMAP_CMDID,
295 WMI_PDEV_SET_SRG_OBSS_BSSID_ENABLE_BITMAP_CMDID,
296 WMI_PDEV_SET_NON_SRG_OBSS_COLOR_ENABLE_BITMAP_CMDID,
297 WMI_PDEV_SET_NON_SRG_OBSS_BSSID_ENABLE_BITMAP_CMDID,
298 WMI_PDEV_GET_TPC_STATS_CMDID,
299 WMI_PDEV_ENABLE_DURATION_BASED_TX_MODE_SELECTION_CMDID,
300 WMI_PDEV_GET_DPD_STATUS_CMDID,
301 WMI_PDEV_SET_BIOS_SAR_TABLE_CMDID,
302 WMI_PDEV_SET_BIOS_GEO_TABLE_CMDID,
303 WMI_VDEV_CREATE_CMDID = WMI_TLV_CMD(WMI_GRP_VDEV),
304 WMI_VDEV_DELETE_CMDID,
305 WMI_VDEV_START_REQUEST_CMDID,
306 WMI_VDEV_RESTART_REQUEST_CMDID,
307 WMI_VDEV_UP_CMDID,
308 WMI_VDEV_STOP_CMDID,
309 WMI_VDEV_DOWN_CMDID,
310 WMI_VDEV_SET_PARAM_CMDID,
311 WMI_VDEV_INSTALL_KEY_CMDID,
312 WMI_VDEV_WNM_SLEEPMODE_CMDID,
313 WMI_VDEV_WMM_ADDTS_CMDID,
314 WMI_VDEV_WMM_DELTS_CMDID,
315 WMI_VDEV_SET_WMM_PARAMS_CMDID,
316 WMI_VDEV_SET_GTX_PARAMS_CMDID,
317 WMI_VDEV_IPSEC_NATKEEPALIVE_FILTER_CMDID,
318 WMI_VDEV_PLMREQ_START_CMDID,
319 WMI_VDEV_PLMREQ_STOP_CMDID,
320 WMI_VDEV_TSF_TSTAMP_ACTION_CMDID,
321 WMI_VDEV_SET_IE_CMDID,
322 WMI_VDEV_RATEMASK_CMDID,
323 WMI_VDEV_ATF_REQUEST_CMDID,
324 WMI_VDEV_SET_DSCP_TID_MAP_CMDID,
325 WMI_VDEV_FILTER_NEIGHBOR_RX_PACKETS_CMDID,
326 WMI_VDEV_SET_QUIET_MODE_CMDID,
327 WMI_VDEV_SET_CUSTOM_AGGR_SIZE_CMDID,
328 WMI_VDEV_ENCRYPT_DECRYPT_DATA_REQ_CMDID,
329 WMI_VDEV_ADD_MAC_ADDR_TO_RX_FILTER_CMDID,
330 WMI_PEER_CREATE_CMDID = WMI_TLV_CMD(WMI_GRP_PEER),
331 WMI_PEER_DELETE_CMDID,
332 WMI_PEER_FLUSH_TIDS_CMDID,
333 WMI_PEER_SET_PARAM_CMDID,
334 WMI_PEER_ASSOC_CMDID,
335 WMI_PEER_ADD_WDS_ENTRY_CMDID,
336 WMI_PEER_REMOVE_WDS_ENTRY_CMDID,
337 WMI_PEER_MCAST_GROUP_CMDID,
338 WMI_PEER_INFO_REQ_CMDID,
339 WMI_PEER_GET_ESTIMATED_LINKSPEED_CMDID,
340 WMI_PEER_SET_RATE_REPORT_CONDITION_CMDID,
341 WMI_PEER_UPDATE_WDS_ENTRY_CMDID,
342 WMI_PEER_ADD_PROXY_STA_ENTRY_CMDID,
343 WMI_PEER_SMART_ANT_SET_TX_ANTENNA_CMDID,
344 WMI_PEER_SMART_ANT_SET_TRAIN_INFO_CMDID,
345 WMI_PEER_SMART_ANT_SET_NODE_CONFIG_OPS_CMDID,
346 WMI_PEER_ATF_REQUEST_CMDID,
347 WMI_PEER_BWF_REQUEST_CMDID,
348 WMI_PEER_REORDER_QUEUE_SETUP_CMDID,
349 WMI_PEER_REORDER_QUEUE_REMOVE_CMDID,
350 WMI_PEER_SET_RX_BLOCKSIZE_CMDID,
351 WMI_PEER_ANTDIV_INFO_REQ_CMDID,
352 WMI_BCN_TX_CMDID = WMI_TLV_CMD(WMI_GRP_MGMT),
353 WMI_PDEV_SEND_BCN_CMDID,
354 WMI_BCN_TMPL_CMDID,
355 WMI_BCN_FILTER_RX_CMDID,
356 WMI_PRB_REQ_FILTER_RX_CMDID,
357 WMI_MGMT_TX_CMDID,
358 WMI_PRB_TMPL_CMDID,
359 WMI_MGMT_TX_SEND_CMDID,
360 WMI_OFFCHAN_DATA_TX_SEND_CMDID,
361 WMI_PDEV_SEND_FD_CMDID,
362 WMI_BCN_OFFLOAD_CTRL_CMDID,
363 WMI_BSS_COLOR_CHANGE_ENABLE_CMDID,
364 WMI_VDEV_BCN_OFFLOAD_QUIET_CONFIG_CMDID,
365 WMI_FILS_DISCOVERY_TMPL_CMDID,
366 WMI_ADDBA_CLEAR_RESP_CMDID = WMI_TLV_CMD(WMI_GRP_BA_NEG),
367 WMI_ADDBA_SEND_CMDID,
368 WMI_ADDBA_STATUS_CMDID,
369 WMI_DELBA_SEND_CMDID,
370 WMI_ADDBA_SET_RESP_CMDID,
371 WMI_SEND_SINGLEAMSDU_CMDID,
372 WMI_STA_POWERSAVE_MODE_CMDID = WMI_TLV_CMD(WMI_GRP_STA_PS),
373 WMI_STA_POWERSAVE_PARAM_CMDID,
374 WMI_STA_MIMO_PS_MODE_CMDID,
375 WMI_PDEV_DFS_ENABLE_CMDID = WMI_TLV_CMD(WMI_GRP_DFS),
376 WMI_PDEV_DFS_DISABLE_CMDID,
377 WMI_DFS_PHYERR_FILTER_ENA_CMDID,
378 WMI_DFS_PHYERR_FILTER_DIS_CMDID,
379 WMI_PDEV_DFS_PHYERR_OFFLOAD_ENABLE_CMDID,
380 WMI_PDEV_DFS_PHYERR_OFFLOAD_DISABLE_CMDID,
381 WMI_VDEV_ADFS_CH_CFG_CMDID,
382 WMI_VDEV_ADFS_OCAC_ABORT_CMDID,
383 WMI_ROAM_SCAN_MODE = WMI_TLV_CMD(WMI_GRP_ROAM),
384 WMI_ROAM_SCAN_RSSI_THRESHOLD,
385 WMI_ROAM_SCAN_PERIOD,
386 WMI_ROAM_SCAN_RSSI_CHANGE_THRESHOLD,
387 WMI_ROAM_AP_PROFILE,
388 WMI_ROAM_CHAN_LIST,
389 WMI_ROAM_SCAN_CMD,
390 WMI_ROAM_SYNCH_COMPLETE,
391 WMI_ROAM_SET_RIC_REQUEST_CMDID,
392 WMI_ROAM_INVOKE_CMDID,
393 WMI_ROAM_FILTER_CMDID,
394 WMI_ROAM_SUBNET_CHANGE_CONFIG_CMDID,
395 WMI_ROAM_CONFIGURE_MAWC_CMDID,
396 WMI_ROAM_SET_MBO_PARAM_CMDID,
397 WMI_ROAM_PER_CONFIG_CMDID,
398 WMI_ROAM_BTM_CONFIG_CMDID,
399 WMI_ENABLE_FILS_CMDID,
400 WMI_OFL_SCAN_ADD_AP_PROFILE = WMI_TLV_CMD(WMI_GRP_OFL_SCAN),
401 WMI_OFL_SCAN_REMOVE_AP_PROFILE,
402 WMI_OFL_SCAN_PERIOD,
403 WMI_P2P_DEV_SET_DEVICE_INFO = WMI_TLV_CMD(WMI_GRP_P2P),
404 WMI_P2P_DEV_SET_DISCOVERABILITY,
405 WMI_P2P_GO_SET_BEACON_IE,
406 WMI_P2P_GO_SET_PROBE_RESP_IE,
407 WMI_P2P_SET_VENDOR_IE_DATA_CMDID,
408 WMI_P2P_DISC_OFFLOAD_CONFIG_CMDID,
409 WMI_P2P_DISC_OFFLOAD_APPIE_CMDID,
410 WMI_P2P_DISC_OFFLOAD_PATTERN_CMDID,
411 WMI_P2P_SET_OPPPS_PARAM_CMDID,
412 WMI_P2P_LISTEN_OFFLOAD_START_CMDID,
413 WMI_P2P_LISTEN_OFFLOAD_STOP_CMDID,
414 WMI_AP_PS_PEER_PARAM_CMDID = WMI_TLV_CMD(WMI_GRP_AP_PS),
415 WMI_AP_PS_PEER_UAPSD_COEX_CMDID,
416 WMI_AP_PS_EGAP_PARAM_CMDID,
417 WMI_PEER_RATE_RETRY_SCHED_CMDID = WMI_TLV_CMD(WMI_GRP_RATE_CTRL),
418 WMI_WLAN_PROFILE_TRIGGER_CMDID = WMI_TLV_CMD(WMI_GRP_PROFILE),
419 WMI_WLAN_PROFILE_SET_HIST_INTVL_CMDID,
420 WMI_WLAN_PROFILE_GET_PROFILE_DATA_CMDID,
421 WMI_WLAN_PROFILE_ENABLE_PROFILE_ID_CMDID,
422 WMI_WLAN_PROFILE_LIST_PROFILE_ID_CMDID,
423 WMI_PDEV_SUSPEND_CMDID = WMI_TLV_CMD(WMI_GRP_SUSPEND),
424 WMI_PDEV_RESUME_CMDID,
425 WMI_ADD_BCN_FILTER_CMDID = WMI_TLV_CMD(WMI_GRP_BCN_FILTER),
426 WMI_RMV_BCN_FILTER_CMDID,
427 WMI_WOW_ADD_WAKE_PATTERN_CMDID = WMI_TLV_CMD(WMI_GRP_WOW),
428 WMI_WOW_DEL_WAKE_PATTERN_CMDID,
429 WMI_WOW_ENABLE_DISABLE_WAKE_EVENT_CMDID,
430 WMI_WOW_ENABLE_CMDID,
431 WMI_WOW_HOSTWAKEUP_FROM_SLEEP_CMDID,
432 WMI_WOW_IOAC_ADD_KEEPALIVE_CMDID,
433 WMI_WOW_IOAC_DEL_KEEPALIVE_CMDID,
434 WMI_WOW_IOAC_ADD_WAKE_PATTERN_CMDID,
435 WMI_WOW_IOAC_DEL_WAKE_PATTERN_CMDID,
436 WMI_D0_WOW_ENABLE_DISABLE_CMDID,
437 WMI_EXTWOW_ENABLE_CMDID,
438 WMI_EXTWOW_SET_APP_TYPE1_PARAMS_CMDID,
439 WMI_EXTWOW_SET_APP_TYPE2_PARAMS_CMDID,
440 WMI_WOW_ENABLE_ICMPV6_NA_FLT_CMDID,
441 WMI_WOW_UDP_SVC_OFLD_CMDID,
442 WMI_WOW_HOSTWAKEUP_GPIO_PIN_PATTERN_CONFIG_CMDID,
443 WMI_WOW_SET_ACTION_WAKE_UP_CMDID,
444 WMI_RTT_MEASREQ_CMDID = WMI_TLV_CMD(WMI_GRP_RTT),
445 WMI_RTT_TSF_CMDID,
446 WMI_VDEV_SPECTRAL_SCAN_CONFIGURE_CMDID = WMI_TLV_CMD(WMI_GRP_SPECTRAL),
447 WMI_VDEV_SPECTRAL_SCAN_ENABLE_CMDID,
448 WMI_REQUEST_STATS_CMDID = WMI_TLV_CMD(WMI_GRP_STATS),
449 WMI_MCC_SCHED_TRAFFIC_STATS_CMDID,
450 WMI_REQUEST_STATS_EXT_CMDID,
451 WMI_REQUEST_LINK_STATS_CMDID,
452 WMI_START_LINK_STATS_CMDID,
453 WMI_CLEAR_LINK_STATS_CMDID,
454 WMI_GET_FW_MEM_DUMP_CMDID,
455 WMI_DEBUG_MESG_FLUSH_CMDID,
456 WMI_DIAG_EVENT_LOG_CONFIG_CMDID,
457 WMI_REQUEST_WLAN_STATS_CMDID,
458 WMI_REQUEST_RCPI_CMDID,
459 WMI_REQUEST_PEER_STATS_INFO_CMDID,
460 WMI_REQUEST_RADIO_CHAN_STATS_CMDID,
461 WMI_SET_ARP_NS_OFFLOAD_CMDID = WMI_TLV_CMD(WMI_GRP_ARP_NS_OFL),
462 WMI_ADD_PROACTIVE_ARP_RSP_PATTERN_CMDID,
463 WMI_DEL_PROACTIVE_ARP_RSP_PATTERN_CMDID,
464 WMI_NETWORK_LIST_OFFLOAD_CONFIG_CMDID = WMI_TLV_CMD(WMI_GRP_NLO_OFL),
465 WMI_APFIND_CMDID,
466 WMI_PASSPOINT_LIST_CONFIG_CMDID,
467 WMI_NLO_CONFIGURE_MAWC_CMDID,
468 WMI_GTK_OFFLOAD_CMDID = WMI_TLV_CMD(WMI_GRP_GTK_OFL),
469 WMI_CSA_OFFLOAD_ENABLE_CMDID = WMI_TLV_CMD(WMI_GRP_CSA_OFL),
470 WMI_CSA_OFFLOAD_CHANSWITCH_CMDID,
471 WMI_CHATTER_SET_MODE_CMDID = WMI_TLV_CMD(WMI_GRP_CHATTER),
472 WMI_CHATTER_ADD_COALESCING_FILTER_CMDID,
473 WMI_CHATTER_DELETE_COALESCING_FILTER_CMDID,
474 WMI_CHATTER_COALESCING_QUERY_CMDID,
475 WMI_PEER_TID_ADDBA_CMDID = WMI_TLV_CMD(WMI_GRP_TID_ADDBA),
476 WMI_PEER_TID_DELBA_CMDID,
477 WMI_STA_DTIM_PS_METHOD_CMDID,
478 WMI_STA_UAPSD_AUTO_TRIG_CMDID,
479 WMI_STA_KEEPALIVE_CMDID,
480 WMI_BA_REQ_SSN_CMDID,
481 WMI_ECHO_CMDID = WMI_TLV_CMD(WMI_GRP_MISC),
482 WMI_PDEV_UTF_CMDID,
483 WMI_DBGLOG_CFG_CMDID,
484 WMI_PDEV_QVIT_CMDID,
485 WMI_PDEV_FTM_INTG_CMDID,
486 WMI_VDEV_SET_KEEPALIVE_CMDID,
487 WMI_VDEV_GET_KEEPALIVE_CMDID,
488 WMI_FORCE_FW_HANG_CMDID,
489 WMI_SET_MCASTBCAST_FILTER_CMDID,
490 WMI_THERMAL_MGMT_CMDID,
491 WMI_HOST_AUTO_SHUTDOWN_CFG_CMDID,
492 WMI_TPC_CHAINMASK_CONFIG_CMDID,
493 WMI_SET_ANTENNA_DIVERSITY_CMDID,
494 WMI_OCB_SET_SCHED_CMDID,
495 WMI_RSSI_BREACH_MONITOR_CONFIG_CMDID,
496 WMI_LRO_CONFIG_CMDID,
497 WMI_TRANSFER_DATA_TO_FLASH_CMDID,
498 WMI_CONFIG_ENHANCED_MCAST_FILTER_CMDID,
499 WMI_VDEV_WISA_CMDID,
500 WMI_DBGLOG_TIME_STAMP_SYNC_CMDID,
501 WMI_SET_MULTIPLE_MCAST_FILTER_CMDID,
502 WMI_READ_DATA_FROM_FLASH_CMDID,
503 WMI_THERM_THROT_SET_CONF_CMDID,
504 WMI_RUNTIME_DPD_RECAL_CMDID,
505 WMI_GET_TPC_POWER_CMDID,
506 WMI_IDLE_TRIGGER_MONITOR_CMDID,
507 WMI_GPIO_CONFIG_CMDID = WMI_TLV_CMD(WMI_GRP_GPIO),
508 WMI_GPIO_OUTPUT_CMDID,
509 WMI_TXBF_CMDID,
510 WMI_FWTEST_VDEV_MCC_SET_TBTT_MODE_CMDID = WMI_TLV_CMD(WMI_GRP_FWTEST),
511 WMI_FWTEST_P2P_SET_NOA_PARAM_CMDID,
512 WMI_UNIT_TEST_CMDID,
513 WMI_FWTEST_CMDID,
514 WMI_QBOOST_CFG_CMDID,
515 WMI_TDLS_SET_STATE_CMDID = WMI_TLV_CMD(WMI_GRP_TDLS),
516 WMI_TDLS_PEER_UPDATE_CMDID,
517 WMI_TDLS_SET_OFFCHAN_MODE_CMDID,
518 WMI_RESMGR_ADAPTIVE_OCS_EN_DIS_CMDID = WMI_TLV_CMD(WMI_GRP_RESMGR),
519 WMI_RESMGR_SET_CHAN_TIME_QUOTA_CMDID,
520 WMI_RESMGR_SET_CHAN_LATENCY_CMDID,
521 WMI_STA_SMPS_FORCE_MODE_CMDID = WMI_TLV_CMD(WMI_GRP_STA_SMPS),
522 WMI_STA_SMPS_PARAM_CMDID,
523 WMI_HB_SET_ENABLE_CMDID = WMI_TLV_CMD(WMI_GRP_WLAN_HB),
524 WMI_HB_SET_TCP_PARAMS_CMDID,
525 WMI_HB_SET_TCP_PKT_FILTER_CMDID,
526 WMI_HB_SET_UDP_PARAMS_CMDID,
527 WMI_HB_SET_UDP_PKT_FILTER_CMDID,
528 WMI_RMC_SET_MODE_CMDID = WMI_TLV_CMD(WMI_GRP_RMC),
529 WMI_RMC_SET_ACTION_PERIOD_CMDID,
530 WMI_RMC_CONFIG_CMDID,
531 WMI_RMC_SET_MANUAL_LEADER_CMDID,
532 WMI_MHF_OFFLOAD_SET_MODE_CMDID = WMI_TLV_CMD(WMI_GRP_MHF_OFL),
533 WMI_MHF_OFFLOAD_PLUMB_ROUTING_TBL_CMDID,
534 WMI_BATCH_SCAN_ENABLE_CMDID = WMI_TLV_CMD(WMI_GRP_LOCATION_SCAN),
535 WMI_BATCH_SCAN_DISABLE_CMDID,
536 WMI_BATCH_SCAN_TRIGGER_RESULT_CMDID,
537 WMI_OEM_REQ_CMDID = WMI_TLV_CMD(WMI_GRP_OEM),
538 WMI_OEM_REQUEST_CMDID,
539 WMI_LPI_OEM_REQ_CMDID,
540 WMI_NAN_CMDID = WMI_TLV_CMD(WMI_GRP_NAN),
541 WMI_MODEM_POWER_STATE_CMDID = WMI_TLV_CMD(WMI_GRP_COEX),
542 WMI_CHAN_AVOID_UPDATE_CMDID,
543 WMI_COEX_CONFIG_CMDID,
544 WMI_CHAN_AVOID_RPT_ALLOW_CMDID,
545 WMI_COEX_GET_ANTENNA_ISOLATION_CMDID,
546 WMI_SAR_LIMITS_CMDID,
547 WMI_OBSS_SCAN_ENABLE_CMDID = WMI_TLV_CMD(WMI_GRP_OBSS_OFL),
548 WMI_OBSS_SCAN_DISABLE_CMDID,
549 WMI_OBSS_COLOR_COLLISION_DET_CONFIG_CMDID,
550 WMI_LPI_MGMT_SNOOPING_CONFIG_CMDID = WMI_TLV_CMD(WMI_GRP_LPI),
551 WMI_LPI_START_SCAN_CMDID,
552 WMI_LPI_STOP_SCAN_CMDID,
553 WMI_EXTSCAN_START_CMDID = WMI_TLV_CMD(WMI_GRP_EXTSCAN),
554 WMI_EXTSCAN_STOP_CMDID,
555 WMI_EXTSCAN_CONFIGURE_WLAN_CHANGE_MONITOR_CMDID,
556 WMI_EXTSCAN_CONFIGURE_HOTLIST_MONITOR_CMDID,
557 WMI_EXTSCAN_GET_CACHED_RESULTS_CMDID,
558 WMI_EXTSCAN_GET_WLAN_CHANGE_RESULTS_CMDID,
559 WMI_EXTSCAN_SET_CAPABILITIES_CMDID,
560 WMI_EXTSCAN_GET_CAPABILITIES_CMDID,
561 WMI_EXTSCAN_CONFIGURE_HOTLIST_SSID_MONITOR_CMDID,
562 WMI_EXTSCAN_CONFIGURE_MAWC_CMDID,
563 WMI_SET_DHCP_SERVER_OFFLOAD_CMDID = WMI_TLV_CMD(WMI_GRP_DHCP_OFL),
564 WMI_IPA_OFFLOAD_ENABLE_DISABLE_CMDID = WMI_TLV_CMD(WMI_GRP_IPA),
565 WMI_MDNS_OFFLOAD_ENABLE_CMDID = WMI_TLV_CMD(WMI_GRP_MDNS_OFL),
566 WMI_MDNS_SET_FQDN_CMDID,
567 WMI_MDNS_SET_RESPONSE_CMDID,
568 WMI_MDNS_GET_STATS_CMDID,
569 WMI_SAP_OFL_ENABLE_CMDID = WMI_TLV_CMD(WMI_GRP_SAP_OFL),
570 WMI_SAP_SET_BLACKLIST_PARAM_CMDID,
571 WMI_OCB_SET_CONFIG_CMDID = WMI_TLV_CMD(WMI_GRP_OCB),
572 WMI_OCB_SET_UTC_TIME_CMDID,
573 WMI_OCB_START_TIMING_ADVERT_CMDID,
574 WMI_OCB_STOP_TIMING_ADVERT_CMDID,
575 WMI_OCB_GET_TSF_TIMER_CMDID,
576 WMI_DCC_GET_STATS_CMDID,
577 WMI_DCC_CLEAR_STATS_CMDID,
578 WMI_DCC_UPDATE_NDL_CMDID,
579 WMI_SOC_SET_PCL_CMDID = WMI_TLV_CMD(WMI_GRP_SOC),
580 WMI_SOC_SET_HW_MODE_CMDID,
581 WMI_SOC_SET_DUAL_MAC_CONFIG_CMDID,
582 WMI_SOC_SET_ANTENNA_MODE_CMDID,
583 WMI_PACKET_FILTER_CONFIG_CMDID = WMI_TLV_CMD(WMI_GRP_PKT_FILTER),
584 WMI_PACKET_FILTER_ENABLE_CMDID,
585 WMI_MAWC_SENSOR_REPORT_IND_CMDID = WMI_TLV_CMD(WMI_GRP_MAWC),
586 WMI_PMF_OFFLOAD_SET_SA_QUERY_CMDID = WMI_TLV_CMD(WMI_GRP_PMF_OFFLOAD),
587 WMI_BPF_GET_CAPABILITY_CMDID = WMI_TLV_CMD(WMI_GRP_BPF_OFFLOAD),
588 WMI_BPF_GET_VDEV_STATS_CMDID,
589 WMI_BPF_SET_VDEV_INSTRUCTIONS_CMDID,
590 WMI_BPF_DEL_VDEV_INSTRUCTIONS_CMDID,
591 WMI_BPF_SET_VDEV_ACTIVE_MODE_CMDID,
592 WMI_MNT_FILTER_CMDID = WMI_TLV_CMD(WMI_GRP_MONITOR),
593 WMI_SET_CURRENT_COUNTRY_CMDID = WMI_TLV_CMD(WMI_GRP_REGULATORY),
594 WMI_11D_SCAN_START_CMDID,
595 WMI_11D_SCAN_STOP_CMDID,
596 WMI_SET_INIT_COUNTRY_CMDID,
597 WMI_NDI_GET_CAP_REQ_CMDID = WMI_TLV_CMD(WMI_GRP_PROTOTYPE),
598 WMI_NDP_INITIATOR_REQ_CMDID,
599 WMI_NDP_RESPONDER_REQ_CMDID,
600 WMI_NDP_END_REQ_CMDID,
601 WMI_HW_DATA_FILTER_CMDID = WMI_TLV_CMD(WMI_GRP_HW_DATA_FILTER),
602 WMI_TWT_ENABLE_CMDID = WMI_TLV_CMD(WMI_GRP_TWT),
603 WMI_TWT_DISABLE_CMDID,
604 WMI_TWT_ADD_DIALOG_CMDID,
605 WMI_TWT_DEL_DIALOG_CMDID,
606 WMI_TWT_PAUSE_DIALOG_CMDID,
607 WMI_TWT_RESUME_DIALOG_CMDID,
608 WMI_PDEV_OBSS_PD_SPATIAL_REUSE_CMDID =
609 WMI_TLV_CMD(WMI_GRP_SPATIAL_REUSE),
610 WMI_PDEV_OBSS_PD_SPATIAL_REUSE_SET_DEF_OBSS_THRESH_CMDID,
611};
612
613enum wmi_tlv_event_id {
614 WMI_SERVICE_READY_EVENTID = 0x1,
615 WMI_READY_EVENTID,
616 WMI_SERVICE_AVAILABLE_EVENTID,
617 WMI_SCAN_EVENTID = WMI_EVT_GRP_START_ID(WMI_GRP_SCAN),
618 WMI_PDEV_TPC_CONFIG_EVENTID = WMI_TLV_CMD(WMI_GRP_PDEV),
619 WMI_CHAN_INFO_EVENTID,
620 WMI_PHYERR_EVENTID,
621 WMI_PDEV_DUMP_EVENTID,
622 WMI_TX_PAUSE_EVENTID,
623 WMI_DFS_RADAR_EVENTID,
624 WMI_PDEV_L1SS_TRACK_EVENTID,
625 WMI_PDEV_TEMPERATURE_EVENTID,
626 WMI_SERVICE_READY_EXT_EVENTID,
627 WMI_PDEV_FIPS_EVENTID,
628 WMI_PDEV_CHANNEL_HOPPING_EVENTID,
629 WMI_PDEV_ANI_CCK_LEVEL_EVENTID,
630 WMI_PDEV_ANI_OFDM_LEVEL_EVENTID,
631 WMI_PDEV_TPC_EVENTID,
632 WMI_PDEV_NFCAL_POWER_ALL_CHANNELS_EVENTID,
633 WMI_PDEV_SET_HW_MODE_RESP_EVENTID,
634 WMI_PDEV_HW_MODE_TRANSITION_EVENTID,
635 WMI_PDEV_SET_MAC_CONFIG_RESP_EVENTID,
636 WMI_PDEV_ANTDIV_STATUS_EVENTID,
637 WMI_PDEV_CHIP_POWER_STATS_EVENTID,
638 WMI_PDEV_CHIP_POWER_SAVE_FAILURE_DETECTED_EVENTID,
639 WMI_PDEV_CSA_SWITCH_COUNT_STATUS_EVENTID,
640 WMI_PDEV_CHECK_CAL_VERSION_EVENTID,
641 WMI_PDEV_DIV_RSSI_ANTID_EVENTID,
642 WMI_PDEV_BSS_CHAN_INFO_EVENTID,
643 WMI_PDEV_UPDATE_CTLTABLE_EVENTID,
644 WMI_PDEV_DMA_RING_CFG_RSP_EVENTID,
645 WMI_PDEV_DMA_RING_BUF_RELEASE_EVENTID,
646 WMI_PDEV_CTL_FAILSAFE_CHECK_EVENTID,
647 WMI_PDEV_CSC_SWITCH_COUNT_STATUS_EVENTID,
648 WMI_PDEV_COLD_BOOT_CAL_DATA_EVENTID,
649 WMI_PDEV_RAP_INFO_EVENTID,
650 WMI_CHAN_RF_CHARACTERIZATION_INFO_EVENTID,
651 WMI_SERVICE_READY_EXT2_EVENTID,
652 WMI_VDEV_START_RESP_EVENTID = WMI_TLV_CMD(WMI_GRP_VDEV),
653 WMI_VDEV_STOPPED_EVENTID,
654 WMI_VDEV_INSTALL_KEY_COMPLETE_EVENTID,
655 WMI_VDEV_MCC_BCN_INTERVAL_CHANGE_REQ_EVENTID,
656 WMI_VDEV_TSF_REPORT_EVENTID,
657 WMI_VDEV_DELETE_RESP_EVENTID,
658 WMI_VDEV_ENCRYPT_DECRYPT_DATA_RESP_EVENTID,
659 WMI_VDEV_ADD_MAC_ADDR_TO_RX_FILTER_STATUS_EVENTID,
660 WMI_PEER_STA_KICKOUT_EVENTID = WMI_TLV_CMD(WMI_GRP_PEER),
661 WMI_PEER_INFO_EVENTID,
662 WMI_PEER_TX_FAIL_CNT_THR_EVENTID,
663 WMI_PEER_ESTIMATED_LINKSPEED_EVENTID,
664 WMI_PEER_STATE_EVENTID,
665 WMI_PEER_ASSOC_CONF_EVENTID,
666 WMI_PEER_DELETE_RESP_EVENTID,
667 WMI_PEER_RATECODE_LIST_EVENTID,
668 WMI_WDS_PEER_EVENTID,
669 WMI_PEER_STA_PS_STATECHG_EVENTID,
670 WMI_PEER_ANTDIV_INFO_EVENTID,
671 WMI_PEER_RESERVED0_EVENTID,
672 WMI_PEER_RESERVED1_EVENTID,
673 WMI_PEER_RESERVED2_EVENTID,
674 WMI_PEER_RESERVED3_EVENTID,
675 WMI_PEER_RESERVED4_EVENTID,
676 WMI_PEER_RESERVED5_EVENTID,
677 WMI_PEER_RESERVED6_EVENTID,
678 WMI_PEER_RESERVED7_EVENTID,
679 WMI_PEER_RESERVED8_EVENTID,
680 WMI_PEER_RESERVED9_EVENTID,
681 WMI_PEER_RESERVED10_EVENTID,
682 WMI_PEER_OPER_MODE_CHANGE_EVENTID,
683 WMI_PEER_TX_PN_RESPONSE_EVENTID,
684 WMI_PEER_CFR_CAPTURE_EVENTID,
685 WMI_PEER_CREATE_CONF_EVENTID,
686 WMI_MGMT_RX_EVENTID = WMI_TLV_CMD(WMI_GRP_MGMT),
687 WMI_HOST_SWBA_EVENTID,
688 WMI_TBTTOFFSET_UPDATE_EVENTID,
689 WMI_OFFLOAD_BCN_TX_STATUS_EVENTID,
690 WMI_OFFLOAD_PROB_RESP_TX_STATUS_EVENTID,
691 WMI_MGMT_TX_COMPLETION_EVENTID,
692 WMI_MGMT_TX_BUNDLE_COMPLETION_EVENTID,
693 WMI_TBTTOFFSET_EXT_UPDATE_EVENTID,
694 WMI_OFFCHAN_DATA_TX_COMPLETION_EVENTID,
695 WMI_HOST_FILS_DISCOVERY_EVENTID,
696 WMI_TX_DELBA_COMPLETE_EVENTID = WMI_TLV_CMD(WMI_GRP_BA_NEG),
697 WMI_TX_ADDBA_COMPLETE_EVENTID,
698 WMI_BA_RSP_SSN_EVENTID,
699 WMI_AGGR_STATE_TRIG_EVENTID,
700 WMI_ROAM_EVENTID = WMI_TLV_CMD(WMI_GRP_ROAM),
701 WMI_PROFILE_MATCH,
702 WMI_ROAM_SYNCH_EVENTID,
703 WMI_P2P_DISC_EVENTID = WMI_TLV_CMD(WMI_GRP_P2P),
704 WMI_P2P_NOA_EVENTID,
705 WMI_P2P_LISTEN_OFFLOAD_STOPPED_EVENTID,
706 WMI_AP_PS_EGAP_INFO_EVENTID = WMI_TLV_CMD(WMI_GRP_AP_PS),
707 WMI_PDEV_RESUME_EVENTID = WMI_TLV_CMD(WMI_GRP_SUSPEND),
708 WMI_WOW_WAKEUP_HOST_EVENTID = WMI_TLV_CMD(WMI_GRP_WOW),
709 WMI_D0_WOW_DISABLE_ACK_EVENTID,
710 WMI_WOW_INITIAL_WAKEUP_EVENTID,
711 WMI_RTT_MEASUREMENT_REPORT_EVENTID = WMI_TLV_CMD(WMI_GRP_RTT),
712 WMI_TSF_MEASUREMENT_REPORT_EVENTID,
713 WMI_RTT_ERROR_REPORT_EVENTID,
714 WMI_STATS_EXT_EVENTID = WMI_TLV_CMD(WMI_GRP_STATS),
715 WMI_IFACE_LINK_STATS_EVENTID,
716 WMI_PEER_LINK_STATS_EVENTID,
717 WMI_RADIO_LINK_STATS_EVENTID,
718 WMI_UPDATE_FW_MEM_DUMP_EVENTID,
719 WMI_DIAG_EVENT_LOG_SUPPORTED_EVENTID,
720 WMI_INST_RSSI_STATS_EVENTID,
721 WMI_RADIO_TX_POWER_LEVEL_STATS_EVENTID,
722 WMI_REPORT_STATS_EVENTID,
723 WMI_UPDATE_RCPI_EVENTID,
724 WMI_PEER_STATS_INFO_EVENTID,
725 WMI_RADIO_CHAN_STATS_EVENTID,
726 WMI_NLO_MATCH_EVENTID = WMI_TLV_CMD(WMI_GRP_NLO_OFL),
727 WMI_NLO_SCAN_COMPLETE_EVENTID,
728 WMI_APFIND_EVENTID,
729 WMI_PASSPOINT_MATCH_EVENTID,
730 WMI_GTK_OFFLOAD_STATUS_EVENTID = WMI_TLV_CMD(WMI_GRP_GTK_OFL),
731 WMI_GTK_REKEY_FAIL_EVENTID,
732 WMI_CSA_HANDLING_EVENTID = WMI_TLV_CMD(WMI_GRP_CSA_OFL),
733 WMI_CHATTER_PC_QUERY_EVENTID = WMI_TLV_CMD(WMI_GRP_CHATTER),
734 WMI_PDEV_DFS_RADAR_DETECTION_EVENTID = WMI_TLV_CMD(WMI_GRP_DFS),
735 WMI_VDEV_DFS_CAC_COMPLETE_EVENTID,
736 WMI_VDEV_ADFS_OCAC_COMPLETE_EVENTID,
737 WMI_ECHO_EVENTID = WMI_TLV_CMD(WMI_GRP_MISC),
738 WMI_PDEV_UTF_EVENTID,
739 WMI_DEBUG_MESG_EVENTID,
740 WMI_UPDATE_STATS_EVENTID,
741 WMI_DEBUG_PRINT_EVENTID,
742 WMI_DCS_INTERFERENCE_EVENTID,
743 WMI_PDEV_QVIT_EVENTID,
744 WMI_WLAN_PROFILE_DATA_EVENTID,
745 WMI_PDEV_FTM_INTG_EVENTID,
746 WMI_WLAN_FREQ_AVOID_EVENTID,
747 WMI_VDEV_GET_KEEPALIVE_EVENTID,
748 WMI_THERMAL_MGMT_EVENTID,
749 WMI_DIAG_DATA_CONTAINER_EVENTID,
750 WMI_HOST_AUTO_SHUTDOWN_EVENTID,
751 WMI_UPDATE_WHAL_MIB_STATS_EVENTID,
752 WMI_UPDATE_VDEV_RATE_STATS_EVENTID,
753 WMI_DIAG_EVENTID,
754 WMI_OCB_SET_SCHED_EVENTID,
755 WMI_DEBUG_MESG_FLUSH_COMPLETE_EVENTID,
756 WMI_RSSI_BREACH_EVENTID,
757 WMI_TRANSFER_DATA_TO_FLASH_COMPLETE_EVENTID,
758 WMI_PDEV_UTF_SCPC_EVENTID,
759 WMI_READ_DATA_FROM_FLASH_EVENTID,
760 WMI_REPORT_RX_AGGR_FAILURE_EVENTID,
761 WMI_PKGID_EVENTID,
762 WMI_GPIO_INPUT_EVENTID = WMI_TLV_CMD(WMI_GRP_GPIO),
763 WMI_UPLOADH_EVENTID,
764 WMI_CAPTUREH_EVENTID,
765 WMI_RFKILL_STATE_CHANGE_EVENTID,
766 WMI_TDLS_PEER_EVENTID = WMI_TLV_CMD(WMI_GRP_TDLS),
767 WMI_STA_SMPS_FORCE_MODE_COMPL_EVENTID = WMI_TLV_CMD(WMI_GRP_STA_SMPS),
768 WMI_BATCH_SCAN_ENABLED_EVENTID = WMI_TLV_CMD(WMI_GRP_LOCATION_SCAN),
769 WMI_BATCH_SCAN_RESULT_EVENTID,
770 WMI_OEM_CAPABILITY_EVENTID = WMI_TLV_CMD(WMI_GRP_OEM),
771 WMI_OEM_MEASUREMENT_REPORT_EVENTID,
772 WMI_OEM_ERROR_REPORT_EVENTID,
773 WMI_OEM_RESPONSE_EVENTID,
774 WMI_NAN_EVENTID = WMI_TLV_CMD(WMI_GRP_NAN),
775 WMI_NAN_DISC_IFACE_CREATED_EVENTID,
776 WMI_NAN_DISC_IFACE_DELETED_EVENTID,
777 WMI_NAN_STARTED_CLUSTER_EVENTID,
778 WMI_NAN_JOINED_CLUSTER_EVENTID,
779 WMI_COEX_REPORT_ANTENNA_ISOLATION_EVENTID = WMI_TLV_CMD(WMI_GRP_COEX),
780 WMI_LPI_RESULT_EVENTID = WMI_TLV_CMD(WMI_GRP_LPI),
781 WMI_LPI_STATUS_EVENTID,
782 WMI_LPI_HANDOFF_EVENTID,
783 WMI_EXTSCAN_START_STOP_EVENTID = WMI_TLV_CMD(WMI_GRP_EXTSCAN),
784 WMI_EXTSCAN_OPERATION_EVENTID,
785 WMI_EXTSCAN_TABLE_USAGE_EVENTID,
786 WMI_EXTSCAN_CACHED_RESULTS_EVENTID,
787 WMI_EXTSCAN_WLAN_CHANGE_RESULTS_EVENTID,
788 WMI_EXTSCAN_HOTLIST_MATCH_EVENTID,
789 WMI_EXTSCAN_CAPABILITIES_EVENTID,
790 WMI_EXTSCAN_HOTLIST_SSID_MATCH_EVENTID,
791 WMI_MDNS_STATS_EVENTID = WMI_TLV_CMD(WMI_GRP_MDNS_OFL),
792 WMI_SAP_OFL_ADD_STA_EVENTID = WMI_TLV_CMD(WMI_GRP_SAP_OFL),
793 WMI_SAP_OFL_DEL_STA_EVENTID,
794 WMI_OBSS_COLOR_COLLISION_DETECTION_EVENTID =
795 WMI_EVT_GRP_START_ID(WMI_GRP_OBSS_OFL),
796 WMI_OCB_SET_CONFIG_RESP_EVENTID = WMI_TLV_CMD(WMI_GRP_OCB),
797 WMI_OCB_GET_TSF_TIMER_RESP_EVENTID,
798 WMI_DCC_GET_STATS_RESP_EVENTID,
799 WMI_DCC_UPDATE_NDL_RESP_EVENTID,
800 WMI_DCC_STATS_EVENTID,
801 WMI_SOC_SET_HW_MODE_RESP_EVENTID = WMI_TLV_CMD(WMI_GRP_SOC),
802 WMI_SOC_HW_MODE_TRANSITION_EVENTID,
803 WMI_SOC_SET_DUAL_MAC_CONFIG_RESP_EVENTID,
804 WMI_MAWC_ENABLE_SENSOR_EVENTID = WMI_TLV_CMD(WMI_GRP_MAWC),
805 WMI_BPF_CAPABILIY_INFO_EVENTID = WMI_TLV_CMD(WMI_GRP_BPF_OFFLOAD),
806 WMI_BPF_VDEV_STATS_INFO_EVENTID,
807 WMI_RMC_NEW_LEADER_EVENTID = WMI_TLV_CMD(WMI_GRP_RMC),
808 WMI_REG_CHAN_LIST_CC_EVENTID = WMI_TLV_CMD(WMI_GRP_REGULATORY),
809 WMI_11D_NEW_COUNTRY_EVENTID,
810 WMI_REG_CHAN_LIST_CC_EXT_EVENTID,
811 WMI_NDI_CAP_RSP_EVENTID = WMI_TLV_CMD(WMI_GRP_PROTOTYPE),
812 WMI_NDP_INITIATOR_RSP_EVENTID,
813 WMI_NDP_RESPONDER_RSP_EVENTID,
814 WMI_NDP_END_RSP_EVENTID,
815 WMI_NDP_INDICATION_EVENTID,
816 WMI_NDP_CONFIRM_EVENTID,
817 WMI_NDP_END_INDICATION_EVENTID,
818
819 WMI_TWT_ENABLE_EVENTID = WMI_TLV_CMD(WMI_GRP_TWT),
820 WMI_TWT_DISABLE_EVENTID,
821 WMI_TWT_ADD_DIALOG_EVENTID,
822 WMI_TWT_DEL_DIALOG_EVENTID,
823 WMI_TWT_PAUSE_DIALOG_EVENTID,
824 WMI_TWT_RESUME_DIALOG_EVENTID,
825};
826
827enum wmi_tlv_pdev_param {
828 WMI_PDEV_PARAM_TX_CHAIN_MASK = 0x1,
829 WMI_PDEV_PARAM_RX_CHAIN_MASK,
830 WMI_PDEV_PARAM_TXPOWER_LIMIT2G,
831 WMI_PDEV_PARAM_TXPOWER_LIMIT5G,
832 WMI_PDEV_PARAM_TXPOWER_SCALE,
833 WMI_PDEV_PARAM_BEACON_GEN_MODE,
834 WMI_PDEV_PARAM_BEACON_TX_MODE,
835 WMI_PDEV_PARAM_RESMGR_OFFCHAN_MODE,
836 WMI_PDEV_PARAM_PROTECTION_MODE,
837 WMI_PDEV_PARAM_DYNAMIC_BW,
838 WMI_PDEV_PARAM_NON_AGG_SW_RETRY_TH,
839 WMI_PDEV_PARAM_AGG_SW_RETRY_TH,
840 WMI_PDEV_PARAM_STA_KICKOUT_TH,
841 WMI_PDEV_PARAM_AC_AGGRSIZE_SCALING,
842 WMI_PDEV_PARAM_LTR_ENABLE,
843 WMI_PDEV_PARAM_LTR_AC_LATENCY_BE,
844 WMI_PDEV_PARAM_LTR_AC_LATENCY_BK,
845 WMI_PDEV_PARAM_LTR_AC_LATENCY_VI,
846 WMI_PDEV_PARAM_LTR_AC_LATENCY_VO,
847 WMI_PDEV_PARAM_LTR_AC_LATENCY_TIMEOUT,
848 WMI_PDEV_PARAM_LTR_SLEEP_OVERRIDE,
849 WMI_PDEV_PARAM_LTR_RX_OVERRIDE,
850 WMI_PDEV_PARAM_LTR_TX_ACTIVITY_TIMEOUT,
851 WMI_PDEV_PARAM_L1SS_ENABLE,
852 WMI_PDEV_PARAM_DSLEEP_ENABLE,
853 WMI_PDEV_PARAM_PCIELP_TXBUF_FLUSH,
854 WMI_PDEV_PARAM_PCIELP_TXBUF_WATERMARK,
855 WMI_PDEV_PARAM_PCIELP_TXBUF_TMO_EN,
856 WMI_PDEV_PARAM_PCIELP_TXBUF_TMO_VALUE,
857 WMI_PDEV_PARAM_PDEV_STATS_UPDATE_PERIOD,
858 WMI_PDEV_PARAM_VDEV_STATS_UPDATE_PERIOD,
859 WMI_PDEV_PARAM_PEER_STATS_UPDATE_PERIOD,
860 WMI_PDEV_PARAM_BCNFLT_STATS_UPDATE_PERIOD,
861 WMI_PDEV_PARAM_PMF_QOS,
862 WMI_PDEV_PARAM_ARP_AC_OVERRIDE,
863 WMI_PDEV_PARAM_DCS,
864 WMI_PDEV_PARAM_ANI_ENABLE,
865 WMI_PDEV_PARAM_ANI_POLL_PERIOD,
866 WMI_PDEV_PARAM_ANI_LISTEN_PERIOD,
867 WMI_PDEV_PARAM_ANI_OFDM_LEVEL,
868 WMI_PDEV_PARAM_ANI_CCK_LEVEL,
869 WMI_PDEV_PARAM_DYNTXCHAIN,
870 WMI_PDEV_PARAM_PROXY_STA,
871 WMI_PDEV_PARAM_IDLE_PS_CONFIG,
872 WMI_PDEV_PARAM_POWER_GATING_SLEEP,
873 WMI_PDEV_PARAM_RFKILL_ENABLE,
874 WMI_PDEV_PARAM_BURST_DUR,
875 WMI_PDEV_PARAM_BURST_ENABLE,
876 WMI_PDEV_PARAM_HW_RFKILL_CONFIG,
877 WMI_PDEV_PARAM_LOW_POWER_RF_ENABLE,
878 WMI_PDEV_PARAM_L1SS_TRACK,
879 WMI_PDEV_PARAM_HYST_EN,
880 WMI_PDEV_PARAM_POWER_COLLAPSE_ENABLE,
881 WMI_PDEV_PARAM_LED_SYS_STATE,
882 WMI_PDEV_PARAM_LED_ENABLE,
883 WMI_PDEV_PARAM_AUDIO_OVER_WLAN_LATENCY,
884 WMI_PDEV_PARAM_AUDIO_OVER_WLAN_ENABLE,
885 WMI_PDEV_PARAM_WHAL_MIB_STATS_UPDATE_ENABLE,
886 WMI_PDEV_PARAM_VDEV_RATE_STATS_UPDATE_PERIOD,
887 WMI_PDEV_PARAM_CTS_CBW,
888 WMI_PDEV_PARAM_WNTS_CONFIG,
889 WMI_PDEV_PARAM_ADAPTIVE_EARLY_RX_ENABLE,
890 WMI_PDEV_PARAM_ADAPTIVE_EARLY_RX_MIN_SLEEP_SLOP,
891 WMI_PDEV_PARAM_ADAPTIVE_EARLY_RX_INC_DEC_STEP,
892 WMI_PDEV_PARAM_EARLY_RX_FIX_SLEEP_SLOP,
893 WMI_PDEV_PARAM_BMISS_BASED_ADAPTIVE_BTO_ENABLE,
894 WMI_PDEV_PARAM_BMISS_BTO_MIN_BCN_TIMEOUT,
895 WMI_PDEV_PARAM_BMISS_BTO_INC_DEC_STEP,
896 WMI_PDEV_PARAM_BTO_FIX_BCN_TIMEOUT,
897 WMI_PDEV_PARAM_CE_BASED_ADAPTIVE_BTO_ENABLE,
898 WMI_PDEV_PARAM_CE_BTO_COMBO_CE_VALUE,
899 WMI_PDEV_PARAM_TX_CHAIN_MASK_2G,
900 WMI_PDEV_PARAM_RX_CHAIN_MASK_2G,
901 WMI_PDEV_PARAM_TX_CHAIN_MASK_5G,
902 WMI_PDEV_PARAM_RX_CHAIN_MASK_5G,
903 WMI_PDEV_PARAM_TX_CHAIN_MASK_CCK,
904 WMI_PDEV_PARAM_TX_CHAIN_MASK_1SS,
905 WMI_PDEV_PARAM_CTS2SELF_FOR_P2P_GO_CONFIG,
906 WMI_PDEV_PARAM_TXPOWER_DECR_DB,
907 WMI_PDEV_PARAM_AGGR_BURST,
908 WMI_PDEV_PARAM_RX_DECAP_MODE,
909 WMI_PDEV_PARAM_FAST_CHANNEL_RESET,
910 WMI_PDEV_PARAM_SMART_ANTENNA_DEFAULT_ANTENNA,
911 WMI_PDEV_PARAM_ANTENNA_GAIN,
912 WMI_PDEV_PARAM_RX_FILTER,
913 WMI_PDEV_SET_MCAST_TO_UCAST_TID,
914 WMI_PDEV_PARAM_PROXY_STA_MODE,
915 WMI_PDEV_PARAM_SET_MCAST2UCAST_MODE,
916 WMI_PDEV_PARAM_SET_MCAST2UCAST_BUFFER,
917 WMI_PDEV_PARAM_REMOVE_MCAST2UCAST_BUFFER,
918 WMI_PDEV_PEER_STA_PS_STATECHG_ENABLE,
919 WMI_PDEV_PARAM_IGMPMLD_AC_OVERRIDE,
920 WMI_PDEV_PARAM_BLOCK_INTERBSS,
921 WMI_PDEV_PARAM_SET_DISABLE_RESET_CMDID,
922 WMI_PDEV_PARAM_SET_MSDU_TTL_CMDID,
923 WMI_PDEV_PARAM_SET_PPDU_DURATION_CMDID,
924 WMI_PDEV_PARAM_TXBF_SOUND_PERIOD_CMDID,
925 WMI_PDEV_PARAM_SET_PROMISC_MODE_CMDID,
926 WMI_PDEV_PARAM_SET_BURST_MODE_CMDID,
927 WMI_PDEV_PARAM_EN_STATS,
928 WMI_PDEV_PARAM_MU_GROUP_POLICY,
929 WMI_PDEV_PARAM_NOISE_DETECTION,
930 WMI_PDEV_PARAM_NOISE_THRESHOLD,
931 WMI_PDEV_PARAM_DPD_ENABLE,
932 WMI_PDEV_PARAM_SET_MCAST_BCAST_ECHO,
933 WMI_PDEV_PARAM_ATF_STRICT_SCH,
934 WMI_PDEV_PARAM_ATF_SCHED_DURATION,
935 WMI_PDEV_PARAM_ANT_PLZN,
936 WMI_PDEV_PARAM_MGMT_RETRY_LIMIT,
937 WMI_PDEV_PARAM_SENSITIVITY_LEVEL,
938 WMI_PDEV_PARAM_SIGNED_TXPOWER_2G,
939 WMI_PDEV_PARAM_SIGNED_TXPOWER_5G,
940 WMI_PDEV_PARAM_ENABLE_PER_TID_AMSDU,
941 WMI_PDEV_PARAM_ENABLE_PER_TID_AMPDU,
942 WMI_PDEV_PARAM_CCA_THRESHOLD,
943 WMI_PDEV_PARAM_RTS_FIXED_RATE,
944 WMI_PDEV_PARAM_PDEV_RESET,
945 WMI_PDEV_PARAM_WAPI_MBSSID_OFFSET,
946 WMI_PDEV_PARAM_ARP_DBG_SRCADDR,
947 WMI_PDEV_PARAM_ARP_DBG_DSTADDR,
948 WMI_PDEV_PARAM_ATF_OBSS_NOISE_SCH,
949 WMI_PDEV_PARAM_ATF_OBSS_NOISE_SCALING_FACTOR,
950 WMI_PDEV_PARAM_CUST_TXPOWER_SCALE,
951 WMI_PDEV_PARAM_ATF_DYNAMIC_ENABLE,
952 WMI_PDEV_PARAM_CTRL_RETRY_LIMIT,
953 WMI_PDEV_PARAM_PROPAGATION_DELAY,
954 WMI_PDEV_PARAM_ENA_ANT_DIV,
955 WMI_PDEV_PARAM_FORCE_CHAIN_ANT,
956 WMI_PDEV_PARAM_ANT_DIV_SELFTEST,
957 WMI_PDEV_PARAM_ANT_DIV_SELFTEST_INTVL,
958 WMI_PDEV_PARAM_STATS_OBSERVATION_PERIOD,
959 WMI_PDEV_PARAM_TX_PPDU_DELAY_BIN_SIZE_MS,
960 WMI_PDEV_PARAM_TX_PPDU_DELAY_ARRAY_LEN,
961 WMI_PDEV_PARAM_TX_MPDU_AGGR_ARRAY_LEN,
962 WMI_PDEV_PARAM_RX_MPDU_AGGR_ARRAY_LEN,
963 WMI_PDEV_PARAM_TX_SCH_DELAY,
964 WMI_PDEV_PARAM_ENABLE_RTS_SIFS_BURSTING,
965 WMI_PDEV_PARAM_MAX_MPDUS_IN_AMPDU,
966 WMI_PDEV_PARAM_PEER_STATS_INFO_ENABLE,
967 WMI_PDEV_PARAM_FAST_PWR_TRANSITION,
968 WMI_PDEV_PARAM_RADIO_CHAN_STATS_ENABLE,
969 WMI_PDEV_PARAM_RADIO_DIAGNOSIS_ENABLE,
970 WMI_PDEV_PARAM_MESH_MCAST_ENABLE,
971 WMI_PDEV_PARAM_SET_CMD_OBSS_PD_THRESHOLD = 0xbc,
972 WMI_PDEV_PARAM_SET_CMD_OBSS_PD_PER_AC = 0xbe,
973 WMI_PDEV_PARAM_ENABLE_SR_PROHIBIT = 0xc6,
974};
975
976enum wmi_tlv_vdev_param {
977 WMI_VDEV_PARAM_RTS_THRESHOLD = 0x1,
978 WMI_VDEV_PARAM_FRAGMENTATION_THRESHOLD,
979 WMI_VDEV_PARAM_BEACON_INTERVAL,
980 WMI_VDEV_PARAM_LISTEN_INTERVAL,
981 WMI_VDEV_PARAM_MULTICAST_RATE,
982 WMI_VDEV_PARAM_MGMT_TX_RATE,
983 WMI_VDEV_PARAM_SLOT_TIME,
984 WMI_VDEV_PARAM_PREAMBLE,
985 WMI_VDEV_PARAM_SWBA_TIME,
986 WMI_VDEV_STATS_UPDATE_PERIOD,
987 WMI_VDEV_PWRSAVE_AGEOUT_TIME,
988 WMI_VDEV_HOST_SWBA_INTERVAL,
989 WMI_VDEV_PARAM_DTIM_PERIOD,
990 WMI_VDEV_OC_SCHEDULER_AIR_TIME_LIMIT,
991 WMI_VDEV_PARAM_WDS,
992 WMI_VDEV_PARAM_ATIM_WINDOW,
993 WMI_VDEV_PARAM_BMISS_COUNT_MAX,
994 WMI_VDEV_PARAM_BMISS_FIRST_BCNT,
995 WMI_VDEV_PARAM_BMISS_FINAL_BCNT,
996 WMI_VDEV_PARAM_FEATURE_WMM,
997 WMI_VDEV_PARAM_CHWIDTH,
998 WMI_VDEV_PARAM_CHEXTOFFSET,
999 WMI_VDEV_PARAM_DISABLE_HTPROTECTION,
1000 WMI_VDEV_PARAM_STA_QUICKKICKOUT,
1001 WMI_VDEV_PARAM_MGMT_RATE,
1002 WMI_VDEV_PARAM_PROTECTION_MODE,
1003 WMI_VDEV_PARAM_FIXED_RATE,
1004 WMI_VDEV_PARAM_SGI,
1005 WMI_VDEV_PARAM_LDPC,
1006 WMI_VDEV_PARAM_TX_STBC,
1007 WMI_VDEV_PARAM_RX_STBC,
1008 WMI_VDEV_PARAM_INTRA_BSS_FWD,
1009 WMI_VDEV_PARAM_DEF_KEYID,
1010 WMI_VDEV_PARAM_NSS,
1011 WMI_VDEV_PARAM_BCAST_DATA_RATE,
1012 WMI_VDEV_PARAM_MCAST_DATA_RATE,
1013 WMI_VDEV_PARAM_MCAST_INDICATE,
1014 WMI_VDEV_PARAM_DHCP_INDICATE,
1015 WMI_VDEV_PARAM_UNKNOWN_DEST_INDICATE,
1016 WMI_VDEV_PARAM_AP_KEEPALIVE_MIN_IDLE_INACTIVE_TIME_SECS,
1017 WMI_VDEV_PARAM_AP_KEEPALIVE_MAX_IDLE_INACTIVE_TIME_SECS,
1018 WMI_VDEV_PARAM_AP_KEEPALIVE_MAX_UNRESPONSIVE_TIME_SECS,
1019 WMI_VDEV_PARAM_AP_ENABLE_NAWDS,
1020 WMI_VDEV_PARAM_ENABLE_RTSCTS,
1021 WMI_VDEV_PARAM_TXBF,
1022 WMI_VDEV_PARAM_PACKET_POWERSAVE,
1023 WMI_VDEV_PARAM_DROP_UNENCRY,
1024 WMI_VDEV_PARAM_TX_ENCAP_TYPE,
1025 WMI_VDEV_PARAM_AP_DETECT_OUT_OF_SYNC_SLEEPING_STA_TIME_SECS,
1026 WMI_VDEV_PARAM_EARLY_RX_ADJUST_ENABLE,
1027 WMI_VDEV_PARAM_EARLY_RX_TGT_BMISS_NUM,
1028 WMI_VDEV_PARAM_EARLY_RX_BMISS_SAMPLE_CYCLE,
1029 WMI_VDEV_PARAM_EARLY_RX_SLOP_STEP,
1030 WMI_VDEV_PARAM_EARLY_RX_INIT_SLOP,
1031 WMI_VDEV_PARAM_EARLY_RX_ADJUST_PAUSE,
1032 WMI_VDEV_PARAM_TX_PWRLIMIT,
1033 WMI_VDEV_PARAM_SNR_NUM_FOR_CAL,
1034 WMI_VDEV_PARAM_ROAM_FW_OFFLOAD,
1035 WMI_VDEV_PARAM_ENABLE_RMC,
1036 WMI_VDEV_PARAM_IBSS_MAX_BCN_LOST_MS,
1037 WMI_VDEV_PARAM_MAX_RATE,
1038 WMI_VDEV_PARAM_EARLY_RX_DRIFT_SAMPLE,
1039 WMI_VDEV_PARAM_SET_IBSS_TX_FAIL_CNT_THR,
1040 WMI_VDEV_PARAM_EBT_RESYNC_TIMEOUT,
1041 WMI_VDEV_PARAM_AGGR_TRIG_EVENT_ENABLE,
1042 WMI_VDEV_PARAM_IS_IBSS_POWER_SAVE_ALLOWED,
1043 WMI_VDEV_PARAM_IS_POWER_COLLAPSE_ALLOWED,
1044 WMI_VDEV_PARAM_IS_AWAKE_ON_TXRX_ENABLED,
1045 WMI_VDEV_PARAM_INACTIVITY_CNT,
1046 WMI_VDEV_PARAM_TXSP_END_INACTIVITY_TIME_MS,
1047 WMI_VDEV_PARAM_DTIM_POLICY,
1048 WMI_VDEV_PARAM_IBSS_PS_WARMUP_TIME_SECS,
1049 WMI_VDEV_PARAM_IBSS_PS_1RX_CHAIN_IN_ATIM_WINDOW_ENABLE,
1050 WMI_VDEV_PARAM_RX_LEAK_WINDOW,
1051 WMI_VDEV_PARAM_STATS_AVG_FACTOR,
1052 WMI_VDEV_PARAM_DISCONNECT_TH,
1053 WMI_VDEV_PARAM_RTSCTS_RATE,
1054 WMI_VDEV_PARAM_MCC_RTSCTS_PROTECTION_ENABLE,
1055 WMI_VDEV_PARAM_MCC_BROADCAST_PROBE_ENABLE,
1056 WMI_VDEV_PARAM_TXPOWER_SCALE,
1057 WMI_VDEV_PARAM_TXPOWER_SCALE_DECR_DB,
1058 WMI_VDEV_PARAM_MCAST2UCAST_SET,
1059 WMI_VDEV_PARAM_RC_NUM_RETRIES,
1060 WMI_VDEV_PARAM_CABQ_MAXDUR,
1061 WMI_VDEV_PARAM_MFPTEST_SET,
1062 WMI_VDEV_PARAM_RTS_FIXED_RATE,
1063 WMI_VDEV_PARAM_VHT_SGIMASK,
1064 WMI_VDEV_PARAM_VHT80_RATEMASK,
1065 WMI_VDEV_PARAM_PROXY_STA,
1066 WMI_VDEV_PARAM_VIRTUAL_CELL_MODE,
1067 WMI_VDEV_PARAM_RX_DECAP_TYPE,
1068 WMI_VDEV_PARAM_BW_NSS_RATEMASK,
1069 WMI_VDEV_PARAM_SENSOR_AP,
1070 WMI_VDEV_PARAM_BEACON_RATE,
1071 WMI_VDEV_PARAM_DTIM_ENABLE_CTS,
1072 WMI_VDEV_PARAM_STA_KICKOUT,
1073 WMI_VDEV_PARAM_CAPABILITIES,
1074 WMI_VDEV_PARAM_TSF_INCREMENT,
1075 WMI_VDEV_PARAM_AMPDU_PER_AC,
1076 WMI_VDEV_PARAM_RX_FILTER,
1077 WMI_VDEV_PARAM_MGMT_TX_POWER,
1078 WMI_VDEV_PARAM_NON_AGG_SW_RETRY_TH,
1079 WMI_VDEV_PARAM_AGG_SW_RETRY_TH,
1080 WMI_VDEV_PARAM_DISABLE_DYN_BW_RTS,
1081 WMI_VDEV_PARAM_ATF_SSID_SCHED_POLICY,
1082 WMI_VDEV_PARAM_HE_DCM,
1083 WMI_VDEV_PARAM_HE_RANGE_EXT,
1084 WMI_VDEV_PARAM_ENABLE_BCAST_PROBE_RESPONSE,
1085 WMI_VDEV_PARAM_FILS_MAX_CHANNEL_GUARD_TIME,
1086 WMI_VDEV_PARAM_HE_LTF = 0x74,
1087 WMI_VDEV_PARAM_ENABLE_DISABLE_RTT_RESPONDER_ROLE = 0x7d,
1088 WMI_VDEV_PARAM_BA_MODE = 0x7e,
1089 WMI_VDEV_PARAM_AUTORATE_MISC_CFG = 0x80,
1090 WMI_VDEV_PARAM_SET_HE_SOUNDING_MODE = 0x87,
1091 WMI_VDEV_PARAM_6GHZ_PARAMS = 0x99,
1092 WMI_VDEV_PARAM_PROTOTYPE = 0x8000,
1093 WMI_VDEV_PARAM_BSS_COLOR,
1094 WMI_VDEV_PARAM_SET_HEMU_MODE,
1095 WMI_VDEV_PARAM_HEOPS_0_31 = 0x8003,
1096};
1097
1098enum wmi_tlv_peer_flags {
1099 WMI_PEER_AUTH = 0x00000001,
1100 WMI_PEER_QOS = 0x00000002,
1101 WMI_PEER_NEED_PTK_4_WAY = 0x00000004,
1102 WMI_PEER_NEED_GTK_2_WAY = 0x00000010,
1103 WMI_PEER_HE = 0x00000400,
1104 WMI_PEER_APSD = 0x00000800,
1105 WMI_PEER_HT = 0x00001000,
1106 WMI_PEER_40MHZ = 0x00002000,
1107 WMI_PEER_STBC = 0x00008000,
1108 WMI_PEER_LDPC = 0x00010000,
1109 WMI_PEER_DYN_MIMOPS = 0x00020000,
1110 WMI_PEER_STATIC_MIMOPS = 0x00040000,
1111 WMI_PEER_SPATIAL_MUX = 0x00200000,
1112 WMI_PEER_TWT_REQ = 0x00400000,
1113 WMI_PEER_TWT_RESP = 0x00800000,
1114 WMI_PEER_VHT = 0x02000000,
1115 WMI_PEER_80MHZ = 0x04000000,
1116 WMI_PEER_PMF = 0x08000000,
1117 WMI_PEER_IS_P2P_CAPABLE = 0x20000000,
1118 WMI_PEER_160MHZ = 0x40000000,
1119 WMI_PEER_SAFEMODE_EN = 0x80000000,
1120};
1121
1122/** Enum list of TLV Tags for each parameter structure type. */
1123enum wmi_tlv_tag {
1124 WMI_TAG_LAST_RESERVED = 15,
1125 WMI_TAG_FIRST_ARRAY_ENUM,
1126 WMI_TAG_ARRAY_UINT32 = WMI_TAG_FIRST_ARRAY_ENUM,
1127 WMI_TAG_ARRAY_BYTE,
1128 WMI_TAG_ARRAY_STRUCT,
1129 WMI_TAG_ARRAY_FIXED_STRUCT,
1130 WMI_TAG_LAST_ARRAY_ENUM = 31,
1131 WMI_TAG_SERVICE_READY_EVENT,
1132 WMI_TAG_HAL_REG_CAPABILITIES,
1133 WMI_TAG_WLAN_HOST_MEM_REQ,
1134 WMI_TAG_READY_EVENT,
1135 WMI_TAG_SCAN_EVENT,
1136 WMI_TAG_PDEV_TPC_CONFIG_EVENT,
1137 WMI_TAG_CHAN_INFO_EVENT,
1138 WMI_TAG_COMB_PHYERR_RX_HDR,
1139 WMI_TAG_VDEV_START_RESPONSE_EVENT,
1140 WMI_TAG_VDEV_STOPPED_EVENT,
1141 WMI_TAG_VDEV_INSTALL_KEY_COMPLETE_EVENT,
1142 WMI_TAG_PEER_STA_KICKOUT_EVENT,
1143 WMI_TAG_MGMT_RX_HDR,
1144 WMI_TAG_TBTT_OFFSET_EVENT,
1145 WMI_TAG_TX_DELBA_COMPLETE_EVENT,
1146 WMI_TAG_TX_ADDBA_COMPLETE_EVENT,
1147 WMI_TAG_ROAM_EVENT,
1148 WMI_TAG_WOW_EVENT_INFO,
1149 WMI_TAG_WOW_EVENT_INFO_SECTION_BITMAP,
1150 WMI_TAG_RTT_EVENT_HEADER,
1151 WMI_TAG_RTT_ERROR_REPORT_EVENT,
1152 WMI_TAG_RTT_MEAS_EVENT,
1153 WMI_TAG_ECHO_EVENT,
1154 WMI_TAG_FTM_INTG_EVENT,
1155 WMI_TAG_VDEV_GET_KEEPALIVE_EVENT,
1156 WMI_TAG_GPIO_INPUT_EVENT,
1157 WMI_TAG_CSA_EVENT,
1158 WMI_TAG_GTK_OFFLOAD_STATUS_EVENT,
1159 WMI_TAG_IGTK_INFO,
1160 WMI_TAG_DCS_INTERFERENCE_EVENT,
1161 WMI_TAG_ATH_DCS_CW_INT,
1162 WMI_TAG_WLAN_DCS_CW_INT = /* ALIAS */
1163 WMI_TAG_ATH_DCS_CW_INT,
1164 WMI_TAG_ATH_DCS_WLAN_INT_STAT,
1165 WMI_TAG_WLAN_DCS_IM_TGT_STATS_T = /* ALIAS */
1166 WMI_TAG_ATH_DCS_WLAN_INT_STAT,
1167 WMI_TAG_WLAN_PROFILE_CTX_T,
1168 WMI_TAG_WLAN_PROFILE_T,
1169 WMI_TAG_PDEV_QVIT_EVENT,
1170 WMI_TAG_HOST_SWBA_EVENT,
1171 WMI_TAG_TIM_INFO,
1172 WMI_TAG_P2P_NOA_INFO,
1173 WMI_TAG_STATS_EVENT,
1174 WMI_TAG_AVOID_FREQ_RANGES_EVENT,
1175 WMI_TAG_AVOID_FREQ_RANGE_DESC,
1176 WMI_TAG_GTK_REKEY_FAIL_EVENT,
1177 WMI_TAG_INIT_CMD,
1178 WMI_TAG_RESOURCE_CONFIG,
1179 WMI_TAG_WLAN_HOST_MEMORY_CHUNK,
1180 WMI_TAG_START_SCAN_CMD,
1181 WMI_TAG_STOP_SCAN_CMD,
1182 WMI_TAG_SCAN_CHAN_LIST_CMD,
1183 WMI_TAG_CHANNEL,
1184 WMI_TAG_PDEV_SET_REGDOMAIN_CMD,
1185 WMI_TAG_PDEV_SET_PARAM_CMD,
1186 WMI_TAG_PDEV_SET_WMM_PARAMS_CMD,
1187 WMI_TAG_WMM_PARAMS,
1188 WMI_TAG_PDEV_SET_QUIET_CMD,
1189 WMI_TAG_VDEV_CREATE_CMD,
1190 WMI_TAG_VDEV_DELETE_CMD,
1191 WMI_TAG_VDEV_START_REQUEST_CMD,
1192 WMI_TAG_P2P_NOA_DESCRIPTOR,
1193 WMI_TAG_P2P_GO_SET_BEACON_IE,
1194 WMI_TAG_GTK_OFFLOAD_CMD,
1195 WMI_TAG_VDEV_UP_CMD,
1196 WMI_TAG_VDEV_STOP_CMD,
1197 WMI_TAG_VDEV_DOWN_CMD,
1198 WMI_TAG_VDEV_SET_PARAM_CMD,
1199 WMI_TAG_VDEV_INSTALL_KEY_CMD,
1200 WMI_TAG_PEER_CREATE_CMD,
1201 WMI_TAG_PEER_DELETE_CMD,
1202 WMI_TAG_PEER_FLUSH_TIDS_CMD,
1203 WMI_TAG_PEER_SET_PARAM_CMD,
1204 WMI_TAG_PEER_ASSOC_COMPLETE_CMD,
1205 WMI_TAG_VHT_RATE_SET,
1206 WMI_TAG_BCN_TMPL_CMD,
1207 WMI_TAG_PRB_TMPL_CMD,
1208 WMI_TAG_BCN_PRB_INFO,
1209 WMI_TAG_PEER_TID_ADDBA_CMD,
1210 WMI_TAG_PEER_TID_DELBA_CMD,
1211 WMI_TAG_STA_POWERSAVE_MODE_CMD,
1212 WMI_TAG_STA_POWERSAVE_PARAM_CMD,
1213 WMI_TAG_STA_DTIM_PS_METHOD_CMD,
1214 WMI_TAG_ROAM_SCAN_MODE,
1215 WMI_TAG_ROAM_SCAN_RSSI_THRESHOLD,
1216 WMI_TAG_ROAM_SCAN_PERIOD,
1217 WMI_TAG_ROAM_SCAN_RSSI_CHANGE_THRESHOLD,
1218 WMI_TAG_PDEV_SUSPEND_CMD,
1219 WMI_TAG_PDEV_RESUME_CMD,
1220 WMI_TAG_ADD_BCN_FILTER_CMD,
1221 WMI_TAG_RMV_BCN_FILTER_CMD,
1222 WMI_TAG_WOW_ENABLE_CMD,
1223 WMI_TAG_WOW_HOSTWAKEUP_FROM_SLEEP_CMD,
1224 WMI_TAG_STA_UAPSD_AUTO_TRIG_CMD,
1225 WMI_TAG_STA_UAPSD_AUTO_TRIG_PARAM,
1226 WMI_TAG_SET_ARP_NS_OFFLOAD_CMD,
1227 WMI_TAG_ARP_OFFLOAD_TUPLE,
1228 WMI_TAG_NS_OFFLOAD_TUPLE,
1229 WMI_TAG_FTM_INTG_CMD,
1230 WMI_TAG_STA_KEEPALIVE_CMD,
1231 WMI_TAG_STA_KEEPALIVE_ARP_RESPONSE,
1232 WMI_TAG_P2P_SET_VENDOR_IE_DATA_CMD,
1233 WMI_TAG_AP_PS_PEER_CMD,
1234 WMI_TAG_PEER_RATE_RETRY_SCHED_CMD,
1235 WMI_TAG_WLAN_PROFILE_TRIGGER_CMD,
1236 WMI_TAG_WLAN_PROFILE_SET_HIST_INTVL_CMD,
1237 WMI_TAG_WLAN_PROFILE_GET_PROF_DATA_CMD,
1238 WMI_TAG_WLAN_PROFILE_ENABLE_PROFILE_ID_CMD,
1239 WMI_TAG_WOW_DEL_PATTERN_CMD,
1240 WMI_TAG_WOW_ADD_DEL_EVT_CMD,
1241 WMI_TAG_RTT_MEASREQ_HEAD,
1242 WMI_TAG_RTT_MEASREQ_BODY,
1243 WMI_TAG_RTT_TSF_CMD,
1244 WMI_TAG_VDEV_SPECTRAL_CONFIGURE_CMD,
1245 WMI_TAG_VDEV_SPECTRAL_ENABLE_CMD,
1246 WMI_TAG_REQUEST_STATS_CMD,
1247 WMI_TAG_NLO_CONFIG_CMD,
1248 WMI_TAG_NLO_CONFIGURED_PARAMETERS,
1249 WMI_TAG_CSA_OFFLOAD_ENABLE_CMD,
1250 WMI_TAG_CSA_OFFLOAD_CHANSWITCH_CMD,
1251 WMI_TAG_CHATTER_SET_MODE_CMD,
1252 WMI_TAG_ECHO_CMD,
1253 WMI_TAG_VDEV_SET_KEEPALIVE_CMD,
1254 WMI_TAG_VDEV_GET_KEEPALIVE_CMD,
1255 WMI_TAG_FORCE_FW_HANG_CMD,
1256 WMI_TAG_GPIO_CONFIG_CMD,
1257 WMI_TAG_GPIO_OUTPUT_CMD,
1258 WMI_TAG_PEER_ADD_WDS_ENTRY_CMD,
1259 WMI_TAG_PEER_REMOVE_WDS_ENTRY_CMD,
1260 WMI_TAG_BCN_TX_HDR,
1261 WMI_TAG_BCN_SEND_FROM_HOST_CMD,
1262 WMI_TAG_MGMT_TX_HDR,
1263 WMI_TAG_ADDBA_CLEAR_RESP_CMD,
1264 WMI_TAG_ADDBA_SEND_CMD,
1265 WMI_TAG_DELBA_SEND_CMD,
1266 WMI_TAG_ADDBA_SETRESPONSE_CMD,
1267 WMI_TAG_SEND_SINGLEAMSDU_CMD,
1268 WMI_TAG_PDEV_PKTLOG_ENABLE_CMD,
1269 WMI_TAG_PDEV_PKTLOG_DISABLE_CMD,
1270 WMI_TAG_PDEV_SET_HT_IE_CMD,
1271 WMI_TAG_PDEV_SET_VHT_IE_CMD,
1272 WMI_TAG_PDEV_SET_DSCP_TID_MAP_CMD,
1273 WMI_TAG_PDEV_GREEN_AP_PS_ENABLE_CMD,
1274 WMI_TAG_PDEV_GET_TPC_CONFIG_CMD,
1275 WMI_TAG_PDEV_SET_BASE_MACADDR_CMD,
1276 WMI_TAG_PEER_MCAST_GROUP_CMD,
1277 WMI_TAG_ROAM_AP_PROFILE,
1278 WMI_TAG_AP_PROFILE,
1279 WMI_TAG_SCAN_SCH_PRIORITY_TABLE_CMD,
1280 WMI_TAG_PDEV_DFS_ENABLE_CMD,
1281 WMI_TAG_PDEV_DFS_DISABLE_CMD,
1282 WMI_TAG_WOW_ADD_PATTERN_CMD,
1283 WMI_TAG_WOW_BITMAP_PATTERN_T,
1284 WMI_TAG_WOW_IPV4_SYNC_PATTERN_T,
1285 WMI_TAG_WOW_IPV6_SYNC_PATTERN_T,
1286 WMI_TAG_WOW_MAGIC_PATTERN_CMD,
1287 WMI_TAG_SCAN_UPDATE_REQUEST_CMD,
1288 WMI_TAG_CHATTER_PKT_COALESCING_FILTER,
1289 WMI_TAG_CHATTER_COALESCING_ADD_FILTER_CMD,
1290 WMI_TAG_CHATTER_COALESCING_DELETE_FILTER_CMD,
1291 WMI_TAG_CHATTER_COALESCING_QUERY_CMD,
1292 WMI_TAG_TXBF_CMD,
1293 WMI_TAG_DEBUG_LOG_CONFIG_CMD,
1294 WMI_TAG_NLO_EVENT,
1295 WMI_TAG_CHATTER_QUERY_REPLY_EVENT,
1296 WMI_TAG_UPLOAD_H_HDR,
1297 WMI_TAG_CAPTURE_H_EVENT_HDR,
1298 WMI_TAG_VDEV_WNM_SLEEPMODE_CMD,
1299 WMI_TAG_VDEV_IPSEC_NATKEEPALIVE_FILTER_CMD,
1300 WMI_TAG_VDEV_WMM_ADDTS_CMD,
1301 WMI_TAG_VDEV_WMM_DELTS_CMD,
1302 WMI_TAG_VDEV_SET_WMM_PARAMS_CMD,
1303 WMI_TAG_TDLS_SET_STATE_CMD,
1304 WMI_TAG_TDLS_PEER_UPDATE_CMD,
1305 WMI_TAG_TDLS_PEER_EVENT,
1306 WMI_TAG_TDLS_PEER_CAPABILITIES,
1307 WMI_TAG_VDEV_MCC_SET_TBTT_MODE_CMD,
1308 WMI_TAG_ROAM_CHAN_LIST,
1309 WMI_TAG_VDEV_MCC_BCN_INTVL_CHANGE_EVENT,
1310 WMI_TAG_RESMGR_ADAPTIVE_OCS_ENABLE_DISABLE_CMD,
1311 WMI_TAG_RESMGR_SET_CHAN_TIME_QUOTA_CMD,
1312 WMI_TAG_RESMGR_SET_CHAN_LATENCY_CMD,
1313 WMI_TAG_BA_REQ_SSN_CMD,
1314 WMI_TAG_BA_RSP_SSN_EVENT,
1315 WMI_TAG_STA_SMPS_FORCE_MODE_CMD,
1316 WMI_TAG_SET_MCASTBCAST_FILTER_CMD,
1317 WMI_TAG_P2P_SET_OPPPS_CMD,
1318 WMI_TAG_P2P_SET_NOA_CMD,
1319 WMI_TAG_BA_REQ_SSN_CMD_SUB_STRUCT_PARAM,
1320 WMI_TAG_BA_REQ_SSN_EVENT_SUB_STRUCT_PARAM,
1321 WMI_TAG_STA_SMPS_PARAM_CMD,
1322 WMI_TAG_VDEV_SET_GTX_PARAMS_CMD,
1323 WMI_TAG_MCC_SCHED_TRAFFIC_STATS_CMD,
1324 WMI_TAG_MCC_SCHED_STA_TRAFFIC_STATS,
1325 WMI_TAG_OFFLOAD_BCN_TX_STATUS_EVENT,
1326 WMI_TAG_P2P_NOA_EVENT,
1327 WMI_TAG_HB_SET_ENABLE_CMD,
1328 WMI_TAG_HB_SET_TCP_PARAMS_CMD,
1329 WMI_TAG_HB_SET_TCP_PKT_FILTER_CMD,
1330 WMI_TAG_HB_SET_UDP_PARAMS_CMD,
1331 WMI_TAG_HB_SET_UDP_PKT_FILTER_CMD,
1332 WMI_TAG_HB_IND_EVENT,
1333 WMI_TAG_TX_PAUSE_EVENT,
1334 WMI_TAG_RFKILL_EVENT,
1335 WMI_TAG_DFS_RADAR_EVENT,
1336 WMI_TAG_DFS_PHYERR_FILTER_ENA_CMD,
1337 WMI_TAG_DFS_PHYERR_FILTER_DIS_CMD,
1338 WMI_TAG_BATCH_SCAN_RESULT_SCAN_LIST,
1339 WMI_TAG_BATCH_SCAN_RESULT_NETWORK_INFO,
1340 WMI_TAG_BATCH_SCAN_ENABLE_CMD,
1341 WMI_TAG_BATCH_SCAN_DISABLE_CMD,
1342 WMI_TAG_BATCH_SCAN_TRIGGER_RESULT_CMD,
1343 WMI_TAG_BATCH_SCAN_ENABLED_EVENT,
1344 WMI_TAG_BATCH_SCAN_RESULT_EVENT,
1345 WMI_TAG_VDEV_PLMREQ_START_CMD,
1346 WMI_TAG_VDEV_PLMREQ_STOP_CMD,
1347 WMI_TAG_THERMAL_MGMT_CMD,
1348 WMI_TAG_THERMAL_MGMT_EVENT,
1349 WMI_TAG_PEER_INFO_REQ_CMD,
1350 WMI_TAG_PEER_INFO_EVENT,
1351 WMI_TAG_PEER_INFO,
1352 WMI_TAG_PEER_TX_FAIL_CNT_THR_EVENT,
1353 WMI_TAG_RMC_SET_MODE_CMD,
1354 WMI_TAG_RMC_SET_ACTION_PERIOD_CMD,
1355 WMI_TAG_RMC_CONFIG_CMD,
1356 WMI_TAG_MHF_OFFLOAD_SET_MODE_CMD,
1357 WMI_TAG_MHF_OFFLOAD_PLUMB_ROUTING_TABLE_CMD,
1358 WMI_TAG_ADD_PROACTIVE_ARP_RSP_PATTERN_CMD,
1359 WMI_TAG_DEL_PROACTIVE_ARP_RSP_PATTERN_CMD,
1360 WMI_TAG_NAN_CMD_PARAM,
1361 WMI_TAG_NAN_EVENT_HDR,
1362 WMI_TAG_PDEV_L1SS_TRACK_EVENT,
1363 WMI_TAG_DIAG_DATA_CONTAINER_EVENT,
1364 WMI_TAG_MODEM_POWER_STATE_CMD_PARAM,
1365 WMI_TAG_PEER_GET_ESTIMATED_LINKSPEED_CMD,
1366 WMI_TAG_PEER_ESTIMATED_LINKSPEED_EVENT,
1367 WMI_TAG_AGGR_STATE_TRIG_EVENT,
1368 WMI_TAG_MHF_OFFLOAD_ROUTING_TABLE_ENTRY,
1369 WMI_TAG_ROAM_SCAN_CMD,
1370 WMI_TAG_REQ_STATS_EXT_CMD,
1371 WMI_TAG_STATS_EXT_EVENT,
1372 WMI_TAG_OBSS_SCAN_ENABLE_CMD,
1373 WMI_TAG_OBSS_SCAN_DISABLE_CMD,
1374 WMI_TAG_OFFLOAD_PRB_RSP_TX_STATUS_EVENT,
1375 WMI_TAG_PDEV_SET_LED_CONFIG_CMD,
1376 WMI_TAG_HOST_AUTO_SHUTDOWN_CFG_CMD,
1377 WMI_TAG_HOST_AUTO_SHUTDOWN_EVENT,
1378 WMI_TAG_UPDATE_WHAL_MIB_STATS_EVENT,
1379 WMI_TAG_CHAN_AVOID_UPDATE_CMD_PARAM,
1380 WMI_TAG_WOW_IOAC_PKT_PATTERN_T,
1381 WMI_TAG_WOW_IOAC_TMR_PATTERN_T,
1382 WMI_TAG_WOW_IOAC_ADD_KEEPALIVE_CMD,
1383 WMI_TAG_WOW_IOAC_DEL_KEEPALIVE_CMD,
1384 WMI_TAG_WOW_IOAC_KEEPALIVE_T,
1385 WMI_TAG_WOW_IOAC_ADD_PATTERN_CMD,
1386 WMI_TAG_WOW_IOAC_DEL_PATTERN_CMD,
1387 WMI_TAG_START_LINK_STATS_CMD,
1388 WMI_TAG_CLEAR_LINK_STATS_CMD,
1389 WMI_TAG_REQUEST_LINK_STATS_CMD,
1390 WMI_TAG_IFACE_LINK_STATS_EVENT,
1391 WMI_TAG_RADIO_LINK_STATS_EVENT,
1392 WMI_TAG_PEER_STATS_EVENT,
1393 WMI_TAG_CHANNEL_STATS,
1394 WMI_TAG_RADIO_LINK_STATS,
1395 WMI_TAG_RATE_STATS,
1396 WMI_TAG_PEER_LINK_STATS,
1397 WMI_TAG_WMM_AC_STATS,
1398 WMI_TAG_IFACE_LINK_STATS,
1399 WMI_TAG_LPI_MGMT_SNOOPING_CONFIG_CMD,
1400 WMI_TAG_LPI_START_SCAN_CMD,
1401 WMI_TAG_LPI_STOP_SCAN_CMD,
1402 WMI_TAG_LPI_RESULT_EVENT,
1403 WMI_TAG_PEER_STATE_EVENT,
1404 WMI_TAG_EXTSCAN_BUCKET_CMD,
1405 WMI_TAG_EXTSCAN_BUCKET_CHANNEL_EVENT,
1406 WMI_TAG_EXTSCAN_START_CMD,
1407 WMI_TAG_EXTSCAN_STOP_CMD,
1408 WMI_TAG_EXTSCAN_CONFIGURE_WLAN_CHANGE_MONITOR_CMD,
1409 WMI_TAG_EXTSCAN_WLAN_CHANGE_BSSID_PARAM_CMD,
1410 WMI_TAG_EXTSCAN_CONFIGURE_HOTLIST_MONITOR_CMD,
1411 WMI_TAG_EXTSCAN_GET_CACHED_RESULTS_CMD,
1412 WMI_TAG_EXTSCAN_GET_WLAN_CHANGE_RESULTS_CMD,
1413 WMI_TAG_EXTSCAN_SET_CAPABILITIES_CMD,
1414 WMI_TAG_EXTSCAN_GET_CAPABILITIES_CMD,
1415 WMI_TAG_EXTSCAN_OPERATION_EVENT,
1416 WMI_TAG_EXTSCAN_START_STOP_EVENT,
1417 WMI_TAG_EXTSCAN_TABLE_USAGE_EVENT,
1418 WMI_TAG_EXTSCAN_WLAN_DESCRIPTOR_EVENT,
1419 WMI_TAG_EXTSCAN_RSSI_INFO_EVENT,
1420 WMI_TAG_EXTSCAN_CACHED_RESULTS_EVENT,
1421 WMI_TAG_EXTSCAN_WLAN_CHANGE_RESULTS_EVENT,
1422 WMI_TAG_EXTSCAN_WLAN_CHANGE_RESULT_BSSID_EVENT,
1423 WMI_TAG_EXTSCAN_HOTLIST_MATCH_EVENT,
1424 WMI_TAG_EXTSCAN_CAPABILITIES_EVENT,
1425 WMI_TAG_EXTSCAN_CACHE_CAPABILITIES_EVENT,
1426 WMI_TAG_EXTSCAN_WLAN_CHANGE_MONITOR_CAPABILITIES_EVENT,
1427 WMI_TAG_EXTSCAN_HOTLIST_MONITOR_CAPABILITIES_EVENT,
1428 WMI_TAG_D0_WOW_ENABLE_DISABLE_CMD,
1429 WMI_TAG_D0_WOW_DISABLE_ACK_EVENT,
1430 WMI_TAG_UNIT_TEST_CMD,
1431 WMI_TAG_ROAM_OFFLOAD_TLV_PARAM,
1432 WMI_TAG_ROAM_11I_OFFLOAD_TLV_PARAM,
1433 WMI_TAG_ROAM_11R_OFFLOAD_TLV_PARAM,
1434 WMI_TAG_ROAM_ESE_OFFLOAD_TLV_PARAM,
1435 WMI_TAG_ROAM_SYNCH_EVENT,
1436 WMI_TAG_ROAM_SYNCH_COMPLETE,
1437 WMI_TAG_EXTWOW_ENABLE_CMD,
1438 WMI_TAG_EXTWOW_SET_APP_TYPE1_PARAMS_CMD,
1439 WMI_TAG_EXTWOW_SET_APP_TYPE2_PARAMS_CMD,
1440 WMI_TAG_LPI_STATUS_EVENT,
1441 WMI_TAG_LPI_HANDOFF_EVENT,
1442 WMI_TAG_VDEV_RATE_STATS_EVENT,
1443 WMI_TAG_VDEV_RATE_HT_INFO,
1444 WMI_TAG_RIC_REQUEST,
1445 WMI_TAG_PDEV_GET_TEMPERATURE_CMD,
1446 WMI_TAG_PDEV_TEMPERATURE_EVENT,
1447 WMI_TAG_SET_DHCP_SERVER_OFFLOAD_CMD,
1448 WMI_TAG_TPC_CHAINMASK_CONFIG_CMD,
1449 WMI_TAG_RIC_TSPEC,
1450 WMI_TAG_TPC_CHAINMASK_CONFIG,
1451 WMI_TAG_IPA_OFFLOAD_ENABLE_DISABLE_CMD,
1452 WMI_TAG_SCAN_PROB_REQ_OUI_CMD,
1453 WMI_TAG_KEY_MATERIAL,
1454 WMI_TAG_TDLS_SET_OFFCHAN_MODE_CMD,
1455 WMI_TAG_SET_LED_FLASHING_CMD,
1456 WMI_TAG_MDNS_OFFLOAD_CMD,
1457 WMI_TAG_MDNS_SET_FQDN_CMD,
1458 WMI_TAG_MDNS_SET_RESP_CMD,
1459 WMI_TAG_MDNS_GET_STATS_CMD,
1460 WMI_TAG_MDNS_STATS_EVENT,
1461 WMI_TAG_ROAM_INVOKE_CMD,
1462 WMI_TAG_PDEV_RESUME_EVENT,
1463 WMI_TAG_PDEV_SET_ANTENNA_DIVERSITY_CMD,
1464 WMI_TAG_SAP_OFL_ENABLE_CMD,
1465 WMI_TAG_SAP_OFL_ADD_STA_EVENT,
1466 WMI_TAG_SAP_OFL_DEL_STA_EVENT,
1467 WMI_TAG_APFIND_CMD_PARAM,
1468 WMI_TAG_APFIND_EVENT_HDR,
1469 WMI_TAG_OCB_SET_SCHED_CMD,
1470 WMI_TAG_OCB_SET_SCHED_EVENT,
1471 WMI_TAG_OCB_SET_CONFIG_CMD,
1472 WMI_TAG_OCB_SET_CONFIG_RESP_EVENT,
1473 WMI_TAG_OCB_SET_UTC_TIME_CMD,
1474 WMI_TAG_OCB_START_TIMING_ADVERT_CMD,
1475 WMI_TAG_OCB_STOP_TIMING_ADVERT_CMD,
1476 WMI_TAG_OCB_GET_TSF_TIMER_CMD,
1477 WMI_TAG_OCB_GET_TSF_TIMER_RESP_EVENT,
1478 WMI_TAG_DCC_GET_STATS_CMD,
1479 WMI_TAG_DCC_CHANNEL_STATS_REQUEST,
1480 WMI_TAG_DCC_GET_STATS_RESP_EVENT,
1481 WMI_TAG_DCC_CLEAR_STATS_CMD,
1482 WMI_TAG_DCC_UPDATE_NDL_CMD,
1483 WMI_TAG_DCC_UPDATE_NDL_RESP_EVENT,
1484 WMI_TAG_DCC_STATS_EVENT,
1485 WMI_TAG_OCB_CHANNEL,
1486 WMI_TAG_OCB_SCHEDULE_ELEMENT,
1487 WMI_TAG_DCC_NDL_STATS_PER_CHANNEL,
1488 WMI_TAG_DCC_NDL_CHAN,
1489 WMI_TAG_QOS_PARAMETER,
1490 WMI_TAG_DCC_NDL_ACTIVE_STATE_CONFIG,
1491 WMI_TAG_ROAM_SCAN_EXTENDED_THRESHOLD_PARAM,
1492 WMI_TAG_ROAM_FILTER,
1493 WMI_TAG_PASSPOINT_CONFIG_CMD,
1494 WMI_TAG_PASSPOINT_EVENT_HDR,
1495 WMI_TAG_EXTSCAN_CONFIGURE_HOTLIST_SSID_MONITOR_CMD,
1496 WMI_TAG_EXTSCAN_HOTLIST_SSID_MATCH_EVENT,
1497 WMI_TAG_VDEV_TSF_TSTAMP_ACTION_CMD,
1498 WMI_TAG_VDEV_TSF_REPORT_EVENT,
1499 WMI_TAG_GET_FW_MEM_DUMP,
1500 WMI_TAG_UPDATE_FW_MEM_DUMP,
1501 WMI_TAG_FW_MEM_DUMP_PARAMS,
1502 WMI_TAG_DEBUG_MESG_FLUSH,
1503 WMI_TAG_DEBUG_MESG_FLUSH_COMPLETE,
1504 WMI_TAG_PEER_SET_RATE_REPORT_CONDITION,
1505 WMI_TAG_ROAM_SUBNET_CHANGE_CONFIG,
1506 WMI_TAG_VDEV_SET_IE_CMD,
1507 WMI_TAG_RSSI_BREACH_MONITOR_CONFIG,
1508 WMI_TAG_RSSI_BREACH_EVENT,
1509 WMI_TAG_WOW_EVENT_INITIAL_WAKEUP,
1510 WMI_TAG_SOC_SET_PCL_CMD,
1511 WMI_TAG_SOC_SET_HW_MODE_CMD,
1512 WMI_TAG_SOC_SET_HW_MODE_RESPONSE_EVENT,
1513 WMI_TAG_SOC_HW_MODE_TRANSITION_EVENT,
1514 WMI_TAG_VDEV_TXRX_STREAMS,
1515 WMI_TAG_SOC_SET_HW_MODE_RESPONSE_VDEV_MAC_ENTRY,
1516 WMI_TAG_SOC_SET_DUAL_MAC_CONFIG_CMD,
1517 WMI_TAG_SOC_SET_DUAL_MAC_CONFIG_RESPONSE_EVENT,
1518 WMI_TAG_WOW_IOAC_SOCK_PATTERN_T,
1519 WMI_TAG_WOW_ENABLE_ICMPV6_NA_FLT_CMD,
1520 WMI_TAG_DIAG_EVENT_LOG_CONFIG,
1521 WMI_TAG_DIAG_EVENT_LOG_SUPPORTED_EVENT_FIXED_PARAMS,
1522 WMI_TAG_PACKET_FILTER_CONFIG,
1523 WMI_TAG_PACKET_FILTER_ENABLE,
1524 WMI_TAG_SAP_SET_BLACKLIST_PARAM_CMD,
1525 WMI_TAG_MGMT_TX_SEND_CMD,
1526 WMI_TAG_MGMT_TX_COMPL_EVENT,
1527 WMI_TAG_SOC_SET_ANTENNA_MODE_CMD,
1528 WMI_TAG_WOW_UDP_SVC_OFLD_CMD,
1529 WMI_TAG_LRO_INFO_CMD,
1530 WMI_TAG_ROAM_EARLYSTOP_RSSI_THRES_PARAM,
1531 WMI_TAG_SERVICE_READY_EXT_EVENT,
1532 WMI_TAG_MAWC_SENSOR_REPORT_IND_CMD,
1533 WMI_TAG_MAWC_ENABLE_SENSOR_EVENT,
1534 WMI_TAG_ROAM_CONFIGURE_MAWC_CMD,
1535 WMI_TAG_NLO_CONFIGURE_MAWC_CMD,
1536 WMI_TAG_EXTSCAN_CONFIGURE_MAWC_CMD,
1537 WMI_TAG_PEER_ASSOC_CONF_EVENT,
1538 WMI_TAG_WOW_HOSTWAKEUP_GPIO_PIN_PATTERN_CONFIG_CMD,
1539 WMI_TAG_AP_PS_EGAP_PARAM_CMD,
1540 WMI_TAG_AP_PS_EGAP_INFO_EVENT,
1541 WMI_TAG_PMF_OFFLOAD_SET_SA_QUERY_CMD,
1542 WMI_TAG_TRANSFER_DATA_TO_FLASH_CMD,
1543 WMI_TAG_TRANSFER_DATA_TO_FLASH_COMPLETE_EVENT,
1544 WMI_TAG_SCPC_EVENT,
1545 WMI_TAG_AP_PS_EGAP_INFO_CHAINMASK_LIST,
1546 WMI_TAG_STA_SMPS_FORCE_MODE_COMPLETE_EVENT,
1547 WMI_TAG_BPF_GET_CAPABILITY_CMD,
1548 WMI_TAG_BPF_CAPABILITY_INFO_EVT,
1549 WMI_TAG_BPF_GET_VDEV_STATS_CMD,
1550 WMI_TAG_BPF_VDEV_STATS_INFO_EVT,
1551 WMI_TAG_BPF_SET_VDEV_INSTRUCTIONS_CMD,
1552 WMI_TAG_BPF_DEL_VDEV_INSTRUCTIONS_CMD,
1553 WMI_TAG_VDEV_DELETE_RESP_EVENT,
1554 WMI_TAG_PEER_DELETE_RESP_EVENT,
1555 WMI_TAG_ROAM_DENSE_THRES_PARAM,
1556 WMI_TAG_ENLO_CANDIDATE_SCORE_PARAM,
1557 WMI_TAG_PEER_UPDATE_WDS_ENTRY_CMD,
1558 WMI_TAG_VDEV_CONFIG_RATEMASK,
1559 WMI_TAG_PDEV_FIPS_CMD,
1560 WMI_TAG_PDEV_SMART_ANT_ENABLE_CMD,
1561 WMI_TAG_PDEV_SMART_ANT_SET_RX_ANTENNA_CMD,
1562 WMI_TAG_PEER_SMART_ANT_SET_TX_ANTENNA_CMD,
1563 WMI_TAG_PEER_SMART_ANT_SET_TRAIN_ANTENNA_CMD,
1564 WMI_TAG_PEER_SMART_ANT_SET_NODE_CONFIG_OPS_CMD,
1565 WMI_TAG_PDEV_SET_ANT_SWITCH_TBL_CMD,
1566 WMI_TAG_PDEV_SET_CTL_TABLE_CMD,
1567 WMI_TAG_PDEV_SET_MIMOGAIN_TABLE_CMD,
1568 WMI_TAG_FWTEST_SET_PARAM_CMD,
1569 WMI_TAG_PEER_ATF_REQUEST,
1570 WMI_TAG_VDEV_ATF_REQUEST,
1571 WMI_TAG_PDEV_GET_ANI_CCK_CONFIG_CMD,
1572 WMI_TAG_PDEV_GET_ANI_OFDM_CONFIG_CMD,
1573 WMI_TAG_INST_RSSI_STATS_RESP,
1574 WMI_TAG_MED_UTIL_REPORT_EVENT,
1575 WMI_TAG_PEER_STA_PS_STATECHANGE_EVENT,
1576 WMI_TAG_WDS_ADDR_EVENT,
1577 WMI_TAG_PEER_RATECODE_LIST_EVENT,
1578 WMI_TAG_PDEV_NFCAL_POWER_ALL_CHANNELS_EVENT,
1579 WMI_TAG_PDEV_TPC_EVENT,
1580 WMI_TAG_ANI_OFDM_EVENT,
1581 WMI_TAG_ANI_CCK_EVENT,
1582 WMI_TAG_PDEV_CHANNEL_HOPPING_EVENT,
1583 WMI_TAG_PDEV_FIPS_EVENT,
1584 WMI_TAG_ATF_PEER_INFO,
1585 WMI_TAG_PDEV_GET_TPC_CMD,
1586 WMI_TAG_VDEV_FILTER_NRP_CONFIG_CMD,
1587 WMI_TAG_QBOOST_CFG_CMD,
1588 WMI_TAG_PDEV_SMART_ANT_GPIO_HANDLE,
1589 WMI_TAG_PEER_SMART_ANT_SET_TX_ANTENNA_SERIES,
1590 WMI_TAG_PEER_SMART_ANT_SET_TRAIN_ANTENNA_PARAM,
1591 WMI_TAG_PDEV_SET_ANT_CTRL_CHAIN,
1592 WMI_TAG_PEER_CCK_OFDM_RATE_INFO,
1593 WMI_TAG_PEER_MCS_RATE_INFO,
1594 WMI_TAG_PDEV_NFCAL_POWER_ALL_CHANNELS_NFDBR,
1595 WMI_TAG_PDEV_NFCAL_POWER_ALL_CHANNELS_NFDBM,
1596 WMI_TAG_PDEV_NFCAL_POWER_ALL_CHANNELS_FREQNUM,
1597 WMI_TAG_MU_REPORT_TOTAL_MU,
1598 WMI_TAG_VDEV_SET_DSCP_TID_MAP_CMD,
1599 WMI_TAG_ROAM_SET_MBO,
1600 WMI_TAG_MIB_STATS_ENABLE_CMD,
1601 WMI_TAG_NAN_DISC_IFACE_CREATED_EVENT,
1602 WMI_TAG_NAN_DISC_IFACE_DELETED_EVENT,
1603 WMI_TAG_NAN_STARTED_CLUSTER_EVENT,
1604 WMI_TAG_NAN_JOINED_CLUSTER_EVENT,
1605 WMI_TAG_NDI_GET_CAP_REQ,
1606 WMI_TAG_NDP_INITIATOR_REQ,
1607 WMI_TAG_NDP_RESPONDER_REQ,
1608 WMI_TAG_NDP_END_REQ,
1609 WMI_TAG_NDI_CAP_RSP_EVENT,
1610 WMI_TAG_NDP_INITIATOR_RSP_EVENT,
1611 WMI_TAG_NDP_RESPONDER_RSP_EVENT,
1612 WMI_TAG_NDP_END_RSP_EVENT,
1613 WMI_TAG_NDP_INDICATION_EVENT,
1614 WMI_TAG_NDP_CONFIRM_EVENT,
1615 WMI_TAG_NDP_END_INDICATION_EVENT,
1616 WMI_TAG_VDEV_SET_QUIET_CMD,
1617 WMI_TAG_PDEV_SET_PCL_CMD,
1618 WMI_TAG_PDEV_SET_HW_MODE_CMD,
1619 WMI_TAG_PDEV_SET_MAC_CONFIG_CMD,
1620 WMI_TAG_PDEV_SET_ANTENNA_MODE_CMD,
1621 WMI_TAG_PDEV_SET_HW_MODE_RESPONSE_EVENT,
1622 WMI_TAG_PDEV_HW_MODE_TRANSITION_EVENT,
1623 WMI_TAG_PDEV_SET_HW_MODE_RESPONSE_VDEV_MAC_ENTRY,
1624 WMI_TAG_PDEV_SET_MAC_CONFIG_RESPONSE_EVENT,
1625 WMI_TAG_COEX_CONFIG_CMD,
1626 WMI_TAG_CONFIG_ENHANCED_MCAST_FILTER,
1627 WMI_TAG_CHAN_AVOID_RPT_ALLOW_CMD,
1628 WMI_TAG_SET_PERIODIC_CHANNEL_STATS_CONFIG,
1629 WMI_TAG_VDEV_SET_CUSTOM_AGGR_SIZE_CMD,
1630 WMI_TAG_PDEV_WAL_POWER_DEBUG_CMD,
1631 WMI_TAG_MAC_PHY_CAPABILITIES,
1632 WMI_TAG_HW_MODE_CAPABILITIES,
1633 WMI_TAG_SOC_MAC_PHY_HW_MODE_CAPS,
1634 WMI_TAG_HAL_REG_CAPABILITIES_EXT,
1635 WMI_TAG_SOC_HAL_REG_CAPABILITIES,
1636 WMI_TAG_VDEV_WISA_CMD,
1637 WMI_TAG_TX_POWER_LEVEL_STATS_EVT,
1638 WMI_TAG_SCAN_ADAPTIVE_DWELL_PARAMETERS_TLV,
1639 WMI_TAG_SCAN_ADAPTIVE_DWELL_CONFIG,
1640 WMI_TAG_WOW_SET_ACTION_WAKE_UP_CMD,
1641 WMI_TAG_NDP_END_RSP_PER_NDI,
1642 WMI_TAG_PEER_BWF_REQUEST,
1643 WMI_TAG_BWF_PEER_INFO,
1644 WMI_TAG_DBGLOG_TIME_STAMP_SYNC_CMD,
1645 WMI_TAG_RMC_SET_LEADER_CMD,
1646 WMI_TAG_RMC_MANUAL_LEADER_EVENT,
1647 WMI_TAG_PER_CHAIN_RSSI_STATS,
1648 WMI_TAG_RSSI_STATS,
1649 WMI_TAG_P2P_LO_START_CMD,
1650 WMI_TAG_P2P_LO_STOP_CMD,
1651 WMI_TAG_P2P_LO_STOPPED_EVENT,
1652 WMI_TAG_REORDER_QUEUE_SETUP_CMD,
1653 WMI_TAG_REORDER_QUEUE_REMOVE_CMD,
1654 WMI_TAG_SET_MULTIPLE_MCAST_FILTER_CMD,
1655 WMI_TAG_MGMT_TX_COMPL_BUNDLE_EVENT,
1656 WMI_TAG_READ_DATA_FROM_FLASH_CMD,
1657 WMI_TAG_READ_DATA_FROM_FLASH_EVENT,
1658 WMI_TAG_PDEV_SET_REORDER_TIMEOUT_VAL_CMD,
1659 WMI_TAG_PEER_SET_RX_BLOCKSIZE_CMD,
1660 WMI_TAG_PDEV_SET_WAKEUP_CONFIG_CMDID,
1661 WMI_TAG_TLV_BUF_LEN_PARAM,
1662 WMI_TAG_SERVICE_AVAILABLE_EVENT,
1663 WMI_TAG_PEER_ANTDIV_INFO_REQ_CMD,
1664 WMI_TAG_PEER_ANTDIV_INFO_EVENT,
1665 WMI_TAG_PEER_ANTDIV_INFO,
1666 WMI_TAG_PDEV_GET_ANTDIV_STATUS_CMD,
1667 WMI_TAG_PDEV_ANTDIV_STATUS_EVENT,
1668 WMI_TAG_MNT_FILTER_CMD,
1669 WMI_TAG_GET_CHIP_POWER_STATS_CMD,
1670 WMI_TAG_PDEV_CHIP_POWER_STATS_EVENT,
1671 WMI_TAG_COEX_GET_ANTENNA_ISOLATION_CMD,
1672 WMI_TAG_COEX_REPORT_ISOLATION_EVENT,
1673 WMI_TAG_CHAN_CCA_STATS,
1674 WMI_TAG_PEER_SIGNAL_STATS,
1675 WMI_TAG_TX_STATS,
1676 WMI_TAG_PEER_AC_TX_STATS,
1677 WMI_TAG_RX_STATS,
1678 WMI_TAG_PEER_AC_RX_STATS,
1679 WMI_TAG_REPORT_STATS_EVENT,
1680 WMI_TAG_CHAN_CCA_STATS_THRESH,
1681 WMI_TAG_PEER_SIGNAL_STATS_THRESH,
1682 WMI_TAG_TX_STATS_THRESH,
1683 WMI_TAG_RX_STATS_THRESH,
1684 WMI_TAG_PDEV_SET_STATS_THRESHOLD_CMD,
1685 WMI_TAG_REQUEST_WLAN_STATS_CMD,
1686 WMI_TAG_RX_AGGR_FAILURE_EVENT,
1687 WMI_TAG_RX_AGGR_FAILURE_INFO,
1688 WMI_TAG_VDEV_ENCRYPT_DECRYPT_DATA_REQ_CMD,
1689 WMI_TAG_VDEV_ENCRYPT_DECRYPT_DATA_RESP_EVENT,
1690 WMI_TAG_PDEV_BAND_TO_MAC,
1691 WMI_TAG_TBTT_OFFSET_INFO,
1692 WMI_TAG_TBTT_OFFSET_EXT_EVENT,
1693 WMI_TAG_SAR_LIMITS_CMD,
1694 WMI_TAG_SAR_LIMIT_CMD_ROW,
1695 WMI_TAG_PDEV_DFS_PHYERR_OFFLOAD_ENABLE_CMD,
1696 WMI_TAG_PDEV_DFS_PHYERR_OFFLOAD_DISABLE_CMD,
1697 WMI_TAG_VDEV_ADFS_CH_CFG_CMD,
1698 WMI_TAG_VDEV_ADFS_OCAC_ABORT_CMD,
1699 WMI_TAG_PDEV_DFS_RADAR_DETECTION_EVENT,
1700 WMI_TAG_VDEV_ADFS_OCAC_COMPLETE_EVENT,
1701 WMI_TAG_VDEV_DFS_CAC_COMPLETE_EVENT,
1702 WMI_TAG_VENDOR_OUI,
1703 WMI_TAG_REQUEST_RCPI_CMD,
1704 WMI_TAG_UPDATE_RCPI_EVENT,
1705 WMI_TAG_REQUEST_PEER_STATS_INFO_CMD,
1706 WMI_TAG_PEER_STATS_INFO,
1707 WMI_TAG_PEER_STATS_INFO_EVENT,
1708 WMI_TAG_PKGID_EVENT,
1709 WMI_TAG_CONNECTED_NLO_RSSI_PARAMS,
1710 WMI_TAG_SET_CURRENT_COUNTRY_CMD,
1711 WMI_TAG_REGULATORY_RULE_STRUCT,
1712 WMI_TAG_REG_CHAN_LIST_CC_EVENT,
1713 WMI_TAG_11D_SCAN_START_CMD,
1714 WMI_TAG_11D_SCAN_STOP_CMD,
1715 WMI_TAG_11D_NEW_COUNTRY_EVENT,
1716 WMI_TAG_REQUEST_RADIO_CHAN_STATS_CMD,
1717 WMI_TAG_RADIO_CHAN_STATS,
1718 WMI_TAG_RADIO_CHAN_STATS_EVENT,
1719 WMI_TAG_ROAM_PER_CONFIG,
1720 WMI_TAG_VDEV_ADD_MAC_ADDR_TO_RX_FILTER_CMD,
1721 WMI_TAG_VDEV_ADD_MAC_ADDR_TO_RX_FILTER_STATUS_EVENT,
1722 WMI_TAG_BPF_SET_VDEV_ACTIVE_MODE_CMD,
1723 WMI_TAG_HW_DATA_FILTER_CMD,
1724 WMI_TAG_CONNECTED_NLO_BSS_BAND_RSSI_PREF,
1725 WMI_TAG_PEER_OPER_MODE_CHANGE_EVENT,
1726 WMI_TAG_CHIP_POWER_SAVE_FAILURE_DETECTED,
1727 WMI_TAG_PDEV_MULTIPLE_VDEV_RESTART_REQUEST_CMD,
1728 WMI_TAG_PDEV_CSA_SWITCH_COUNT_STATUS_EVENT,
1729 WMI_TAG_PDEV_UPDATE_PKT_ROUTING_CMD,
1730 WMI_TAG_PDEV_CHECK_CAL_VERSION_CMD,
1731 WMI_TAG_PDEV_CHECK_CAL_VERSION_EVENT,
1732 WMI_TAG_PDEV_SET_DIVERSITY_GAIN_CMD,
1733 WMI_TAG_MAC_PHY_CHAINMASK_COMBO,
1734 WMI_TAG_MAC_PHY_CHAINMASK_CAPABILITY,
1735 WMI_TAG_VDEV_SET_ARP_STATS_CMD,
1736 WMI_TAG_VDEV_GET_ARP_STATS_CMD,
1737 WMI_TAG_VDEV_GET_ARP_STATS_EVENT,
1738 WMI_TAG_IFACE_OFFLOAD_STATS,
1739 WMI_TAG_REQUEST_STATS_CMD_SUB_STRUCT_PARAM,
1740 WMI_TAG_RSSI_CTL_EXT,
1741 WMI_TAG_SINGLE_PHYERR_EXT_RX_HDR,
1742 WMI_TAG_COEX_BT_ACTIVITY_EVENT,
1743 WMI_TAG_VDEV_GET_TX_POWER_CMD,
1744 WMI_TAG_VDEV_TX_POWER_EVENT,
1745 WMI_TAG_OFFCHAN_DATA_TX_COMPL_EVENT,
1746 WMI_TAG_OFFCHAN_DATA_TX_SEND_CMD,
1747 WMI_TAG_TX_SEND_PARAMS,
1748 WMI_TAG_HE_RATE_SET,
1749 WMI_TAG_CONGESTION_STATS,
1750 WMI_TAG_SET_INIT_COUNTRY_CMD,
1751 WMI_TAG_SCAN_DBS_DUTY_CYCLE,
1752 WMI_TAG_SCAN_DBS_DUTY_CYCLE_PARAM_TLV,
1753 WMI_TAG_PDEV_DIV_GET_RSSI_ANTID,
1754 WMI_TAG_THERM_THROT_CONFIG_REQUEST,
1755 WMI_TAG_THERM_THROT_LEVEL_CONFIG_INFO,
1756 WMI_TAG_THERM_THROT_STATS_EVENT,
1757 WMI_TAG_THERM_THROT_LEVEL_STATS_INFO,
1758 WMI_TAG_PDEV_DIV_RSSI_ANTID_EVENT,
1759 WMI_TAG_OEM_DMA_RING_CAPABILITIES,
1760 WMI_TAG_OEM_DMA_RING_CFG_REQ,
1761 WMI_TAG_OEM_DMA_RING_CFG_RSP,
1762 WMI_TAG_OEM_INDIRECT_DATA,
1763 WMI_TAG_OEM_DMA_BUF_RELEASE,
1764 WMI_TAG_OEM_DMA_BUF_RELEASE_ENTRY,
1765 WMI_TAG_PDEV_BSS_CHAN_INFO_REQUEST,
1766 WMI_TAG_PDEV_BSS_CHAN_INFO_EVENT,
1767 WMI_TAG_ROAM_LCA_DISALLOW_CONFIG,
1768 WMI_TAG_VDEV_LIMIT_OFFCHAN_CMD,
1769 WMI_TAG_ROAM_RSSI_REJECTION_OCE_CONFIG,
1770 WMI_TAG_UNIT_TEST_EVENT,
1771 WMI_TAG_ROAM_FILS_OFFLOAD,
1772 WMI_TAG_PDEV_UPDATE_PMK_CACHE_CMD,
1773 WMI_TAG_PMK_CACHE,
1774 WMI_TAG_PDEV_UPDATE_FILS_HLP_PKT_CMD,
1775 WMI_TAG_ROAM_FILS_SYNCH,
1776 WMI_TAG_GTK_OFFLOAD_EXTENDED,
1777 WMI_TAG_ROAM_BG_SCAN_ROAMING,
1778 WMI_TAG_OIC_PING_OFFLOAD_PARAMS_CMD,
1779 WMI_TAG_OIC_PING_OFFLOAD_SET_ENABLE_CMD,
1780 WMI_TAG_OIC_PING_HANDOFF_EVENT,
1781 WMI_TAG_DHCP_LEASE_RENEW_OFFLOAD_CMD,
1782 WMI_TAG_DHCP_LEASE_RENEW_EVENT,
1783 WMI_TAG_BTM_CONFIG,
1784 WMI_TAG_DEBUG_MESG_FW_DATA_STALL,
1785 WMI_TAG_WLM_CONFIG_CMD,
1786 WMI_TAG_PDEV_UPDATE_CTLTABLE_REQUEST,
1787 WMI_TAG_PDEV_UPDATE_CTLTABLE_EVENT,
1788 WMI_TAG_ROAM_CND_SCORING_PARAM,
1789 WMI_TAG_PDEV_CONFIG_VENDOR_OUI_ACTION,
1790 WMI_TAG_VENDOR_OUI_EXT,
1791 WMI_TAG_ROAM_SYNCH_FRAME_EVENT,
1792 WMI_TAG_FD_SEND_FROM_HOST_CMD,
1793 WMI_TAG_ENABLE_FILS_CMD,
1794 WMI_TAG_HOST_SWFDA_EVENT,
1795 WMI_TAG_BCN_OFFLOAD_CTRL_CMD,
1796 WMI_TAG_PDEV_SET_AC_TX_QUEUE_OPTIMIZED_CMD,
1797 WMI_TAG_STATS_PERIOD,
1798 WMI_TAG_NDL_SCHEDULE_UPDATE,
1799 WMI_TAG_PEER_TID_MSDUQ_QDEPTH_THRESH_UPDATE_CMD,
1800 WMI_TAG_MSDUQ_QDEPTH_THRESH_UPDATE,
1801 WMI_TAG_PDEV_SET_RX_FILTER_PROMISCUOUS_CMD,
1802 WMI_TAG_SAR2_RESULT_EVENT,
1803 WMI_TAG_SAR_CAPABILITIES,
1804 WMI_TAG_SAP_OBSS_DETECTION_CFG_CMD,
1805 WMI_TAG_SAP_OBSS_DETECTION_INFO_EVT,
1806 WMI_TAG_DMA_RING_CAPABILITIES,
1807 WMI_TAG_DMA_RING_CFG_REQ,
1808 WMI_TAG_DMA_RING_CFG_RSP,
1809 WMI_TAG_DMA_BUF_RELEASE,
1810 WMI_TAG_DMA_BUF_RELEASE_ENTRY,
1811 WMI_TAG_SAR_GET_LIMITS_CMD,
1812 WMI_TAG_SAR_GET_LIMITS_EVENT,
1813 WMI_TAG_SAR_GET_LIMITS_EVENT_ROW,
1814 WMI_TAG_OFFLOAD_11K_REPORT,
1815 WMI_TAG_INVOKE_NEIGHBOR_REPORT,
1816 WMI_TAG_NEIGHBOR_REPORT_OFFLOAD,
1817 WMI_TAG_VDEV_SET_CONNECTIVITY_CHECK_STATS,
1818 WMI_TAG_VDEV_GET_CONNECTIVITY_CHECK_STATS,
1819 WMI_TAG_BPF_SET_VDEV_ENABLE_CMD,
1820 WMI_TAG_BPF_SET_VDEV_WORK_MEMORY_CMD,
1821 WMI_TAG_BPF_GET_VDEV_WORK_MEMORY_CMD,
1822 WMI_TAG_BPF_GET_VDEV_WORK_MEMORY_RESP_EVT,
1823 WMI_TAG_PDEV_GET_NFCAL_POWER,
1824 WMI_TAG_BSS_COLOR_CHANGE_ENABLE,
1825 WMI_TAG_OBSS_COLOR_COLLISION_DET_CONFIG,
1826 WMI_TAG_OBSS_COLOR_COLLISION_EVT,
1827 WMI_TAG_RUNTIME_DPD_RECAL_CMD,
1828 WMI_TAG_TWT_ENABLE_CMD,
1829 WMI_TAG_TWT_DISABLE_CMD,
1830 WMI_TAG_TWT_ADD_DIALOG_CMD,
1831 WMI_TAG_TWT_DEL_DIALOG_CMD,
1832 WMI_TAG_TWT_PAUSE_DIALOG_CMD,
1833 WMI_TAG_TWT_RESUME_DIALOG_CMD,
1834 WMI_TAG_TWT_ENABLE_COMPLETE_EVENT,
1835 WMI_TAG_TWT_DISABLE_COMPLETE_EVENT,
1836 WMI_TAG_TWT_ADD_DIALOG_COMPLETE_EVENT,
1837 WMI_TAG_TWT_DEL_DIALOG_COMPLETE_EVENT,
1838 WMI_TAG_TWT_PAUSE_DIALOG_COMPLETE_EVENT,
1839 WMI_TAG_TWT_RESUME_DIALOG_COMPLETE_EVENT,
1840 WMI_TAG_REQUEST_ROAM_SCAN_STATS_CMD,
1841 WMI_TAG_ROAM_SCAN_STATS_EVENT,
1842 WMI_TAG_PEER_TID_CONFIGURATIONS_CMD,
1843 WMI_TAG_VDEV_SET_CUSTOM_SW_RETRY_TH_CMD,
1844 WMI_TAG_GET_TPC_POWER_CMD,
1845 WMI_TAG_GET_TPC_POWER_EVENT,
1846 WMI_TAG_DMA_BUF_RELEASE_SPECTRAL_META_DATA,
1847 WMI_TAG_MOTION_DET_CONFIG_PARAMS_CMD,
1848 WMI_TAG_MOTION_DET_BASE_LINE_CONFIG_PARAMS_CMD,
1849 WMI_TAG_MOTION_DET_START_STOP_CMD,
1850 WMI_TAG_MOTION_DET_BASE_LINE_START_STOP_CMD,
1851 WMI_TAG_MOTION_DET_EVENT,
1852 WMI_TAG_MOTION_DET_BASE_LINE_EVENT,
1853 WMI_TAG_NDP_TRANSPORT_IP,
1854 WMI_TAG_OBSS_SPATIAL_REUSE_SET_CMD,
1855 WMI_TAG_ESP_ESTIMATE_EVENT,
1856 WMI_TAG_NAN_HOST_CONFIG,
1857 WMI_TAG_SPECTRAL_BIN_SCALING_PARAMS,
1858 WMI_TAG_PEER_CFR_CAPTURE_CMD,
1859 WMI_TAG_PEER_CHAN_WIDTH_SWITCH_CMD,
1860 WMI_TAG_CHAN_WIDTH_PEER_LIST,
1861 WMI_TAG_OBSS_SPATIAL_REUSE_SET_DEF_OBSS_THRESH_CMD,
1862 WMI_TAG_PDEV_HE_TB_ACTION_FRM_CMD,
1863 WMI_TAG_PEER_EXTD2_STATS,
1864 WMI_TAG_HPCS_PULSE_START_CMD,
1865 WMI_TAG_PDEV_CTL_FAILSAFE_CHECK_EVENT,
1866 WMI_TAG_VDEV_CHAINMASK_CONFIG_CMD,
1867 WMI_TAG_VDEV_BCN_OFFLOAD_QUIET_CONFIG_CMD,
1868 WMI_TAG_NAN_EVENT_INFO,
1869 WMI_TAG_NDP_CHANNEL_INFO,
1870 WMI_TAG_NDP_CMD,
1871 WMI_TAG_NDP_EVENT,
1872 WMI_TAG_PDEV_PEER_PKTLOG_FILTER_CMD = 0x301,
1873 WMI_TAG_PDEV_PEER_PKTLOG_FILTER_INFO,
1874 WMI_TAG_FILS_DISCOVERY_TMPL_CMD = 0x344,
1875 WMI_TAG_PDEV_SRG_BSS_COLOR_BITMAP_CMD = 0x37b,
1876 WMI_TAG_PDEV_SRG_PARTIAL_BSSID_BITMAP_CMD,
1877 WMI_TAG_PDEV_SRG_OBSS_COLOR_ENABLE_BITMAP_CMD = 0x381,
1878 WMI_TAG_PDEV_SRG_OBSS_BSSID_ENABLE_BITMAP_CMD,
1879 WMI_TAG_PDEV_NON_SRG_OBSS_COLOR_ENABLE_BITMAP_CMD,
1880 WMI_TAG_PDEV_NON_SRG_OBSS_BSSID_ENABLE_BITMAP_CMD,
1881 WMI_TAG_REGULATORY_RULE_EXT_STRUCT = 0x3A9,
1882 WMI_TAG_REG_CHAN_LIST_CC_EXT_EVENT,
1883 WMI_TAG_PDEV_SET_BIOS_SAR_TABLE_CMD = 0x3D8,
1884 WMI_TAG_PDEV_SET_BIOS_GEO_TABLE_CMD,
1885 WMI_TAG_MAX
1886};
1887
1888enum wmi_tlv_service {
1889 WMI_TLV_SERVICE_BEACON_OFFLOAD = 0,
1890 WMI_TLV_SERVICE_SCAN_OFFLOAD = 1,
1891 WMI_TLV_SERVICE_ROAM_SCAN_OFFLOAD = 2,
1892 WMI_TLV_SERVICE_BCN_MISS_OFFLOAD = 3,
1893 WMI_TLV_SERVICE_STA_PWRSAVE = 4,
1894 WMI_TLV_SERVICE_STA_ADVANCED_PWRSAVE = 5,
1895 WMI_TLV_SERVICE_AP_UAPSD = 6,
1896 WMI_TLV_SERVICE_AP_DFS = 7,
1897 WMI_TLV_SERVICE_11AC = 8,
1898 WMI_TLV_SERVICE_BLOCKACK = 9,
1899 WMI_TLV_SERVICE_PHYERR = 10,
1900 WMI_TLV_SERVICE_BCN_FILTER = 11,
1901 WMI_TLV_SERVICE_RTT = 12,
1902 WMI_TLV_SERVICE_WOW = 13,
1903 WMI_TLV_SERVICE_RATECTRL_CACHE = 14,
1904 WMI_TLV_SERVICE_IRAM_TIDS = 15,
1905 WMI_TLV_SERVICE_ARPNS_OFFLOAD = 16,
1906 WMI_TLV_SERVICE_NLO = 17,
1907 WMI_TLV_SERVICE_GTK_OFFLOAD = 18,
1908 WMI_TLV_SERVICE_SCAN_SCH = 19,
1909 WMI_TLV_SERVICE_CSA_OFFLOAD = 20,
1910 WMI_TLV_SERVICE_CHATTER = 21,
1911 WMI_TLV_SERVICE_COEX_FREQAVOID = 22,
1912 WMI_TLV_SERVICE_PACKET_POWER_SAVE = 23,
1913 WMI_TLV_SERVICE_FORCE_FW_HANG = 24,
1914 WMI_TLV_SERVICE_GPIO = 25,
1915 WMI_TLV_SERVICE_STA_DTIM_PS_MODULATED_DTIM = 26,
1916 WMI_STA_UAPSD_BASIC_AUTO_TRIG = 27,
1917 WMI_STA_UAPSD_VAR_AUTO_TRIG = 28,
1918 WMI_TLV_SERVICE_STA_KEEP_ALIVE = 29,
1919 WMI_TLV_SERVICE_TX_ENCAP = 30,
1920 WMI_TLV_SERVICE_AP_PS_DETECT_OUT_OF_SYNC = 31,
1921 WMI_TLV_SERVICE_EARLY_RX = 32,
1922 WMI_TLV_SERVICE_STA_SMPS = 33,
1923 WMI_TLV_SERVICE_FWTEST = 34,
1924 WMI_TLV_SERVICE_STA_WMMAC = 35,
1925 WMI_TLV_SERVICE_TDLS = 36,
1926 WMI_TLV_SERVICE_BURST = 37,
1927 WMI_TLV_SERVICE_MCC_BCN_INTERVAL_CHANGE = 38,
1928 WMI_TLV_SERVICE_ADAPTIVE_OCS = 39,
1929 WMI_TLV_SERVICE_BA_SSN_SUPPORT = 40,
1930 WMI_TLV_SERVICE_FILTER_IPSEC_NATKEEPALIVE = 41,
1931 WMI_TLV_SERVICE_WLAN_HB = 42,
1932 WMI_TLV_SERVICE_LTE_ANT_SHARE_SUPPORT = 43,
1933 WMI_TLV_SERVICE_BATCH_SCAN = 44,
1934 WMI_TLV_SERVICE_QPOWER = 45,
1935 WMI_TLV_SERVICE_PLMREQ = 46,
1936 WMI_TLV_SERVICE_THERMAL_MGMT = 47,
1937 WMI_TLV_SERVICE_RMC = 48,
1938 WMI_TLV_SERVICE_MHF_OFFLOAD = 49,
1939 WMI_TLV_SERVICE_COEX_SAR = 50,
1940 WMI_TLV_SERVICE_BCN_TXRATE_OVERRIDE = 51,
1941 WMI_TLV_SERVICE_NAN = 52,
1942 WMI_TLV_SERVICE_L1SS_STAT = 53,
1943 WMI_TLV_SERVICE_ESTIMATE_LINKSPEED = 54,
1944 WMI_TLV_SERVICE_OBSS_SCAN = 55,
1945 WMI_TLV_SERVICE_TDLS_OFFCHAN = 56,
1946 WMI_TLV_SERVICE_TDLS_UAPSD_BUFFER_STA = 57,
1947 WMI_TLV_SERVICE_TDLS_UAPSD_SLEEP_STA = 58,
1948 WMI_TLV_SERVICE_IBSS_PWRSAVE = 59,
1949 WMI_TLV_SERVICE_LPASS = 60,
1950 WMI_TLV_SERVICE_EXTSCAN = 61,
1951 WMI_TLV_SERVICE_D0WOW = 62,
1952 WMI_TLV_SERVICE_HSOFFLOAD = 63,
1953 WMI_TLV_SERVICE_ROAM_HO_OFFLOAD = 64,
1954 WMI_TLV_SERVICE_RX_FULL_REORDER = 65,
1955 WMI_TLV_SERVICE_DHCP_OFFLOAD = 66,
1956 WMI_TLV_SERVICE_STA_RX_IPA_OFFLOAD_SUPPORT = 67,
1957 WMI_TLV_SERVICE_MDNS_OFFLOAD = 68,
1958 WMI_TLV_SERVICE_SAP_AUTH_OFFLOAD = 69,
1959 WMI_TLV_SERVICE_DUAL_BAND_SIMULTANEOUS_SUPPORT = 70,
1960 WMI_TLV_SERVICE_OCB = 71,
1961 WMI_TLV_SERVICE_AP_ARPNS_OFFLOAD = 72,
1962 WMI_TLV_SERVICE_PER_BAND_CHAINMASK_SUPPORT = 73,
1963 WMI_TLV_SERVICE_PACKET_FILTER_OFFLOAD = 74,
1964 WMI_TLV_SERVICE_MGMT_TX_HTT = 75,
1965 WMI_TLV_SERVICE_MGMT_TX_WMI = 76,
1966 WMI_TLV_SERVICE_EXT_MSG = 77,
1967 WMI_TLV_SERVICE_MAWC = 78,
1968 WMI_TLV_SERVICE_PEER_ASSOC_CONF = 79,
1969 WMI_TLV_SERVICE_EGAP = 80,
1970 WMI_TLV_SERVICE_STA_PMF_OFFLOAD = 81,
1971 WMI_TLV_SERVICE_UNIFIED_WOW_CAPABILITY = 82,
1972 WMI_TLV_SERVICE_ENHANCED_PROXY_STA = 83,
1973 WMI_TLV_SERVICE_ATF = 84,
1974 WMI_TLV_SERVICE_COEX_GPIO = 85,
1975 WMI_TLV_SERVICE_AUX_SPECTRAL_INTF = 86,
1976 WMI_TLV_SERVICE_AUX_CHAN_LOAD_INTF = 87,
1977 WMI_TLV_SERVICE_BSS_CHANNEL_INFO_64 = 88,
1978 WMI_TLV_SERVICE_ENTERPRISE_MESH = 89,
1979 WMI_TLV_SERVICE_RESTRT_CHNL_SUPPORT = 90,
1980 WMI_TLV_SERVICE_BPF_OFFLOAD = 91,
1981 WMI_TLV_SERVICE_SYNC_DELETE_CMDS = 92,
1982 WMI_TLV_SERVICE_SMART_ANTENNA_SW_SUPPORT = 93,
1983 WMI_TLV_SERVICE_SMART_ANTENNA_HW_SUPPORT = 94,
1984 WMI_TLV_SERVICE_RATECTRL_LIMIT_MAX_MIN_RATES = 95,
1985 WMI_TLV_SERVICE_NAN_DATA = 96,
1986 WMI_TLV_SERVICE_NAN_RTT = 97,
1987 WMI_TLV_SERVICE_11AX = 98,
1988 WMI_TLV_SERVICE_DEPRECATED_REPLACE = 99,
1989 WMI_TLV_SERVICE_TDLS_CONN_TRACKER_IN_HOST_MODE = 100,
1990 WMI_TLV_SERVICE_ENHANCED_MCAST_FILTER = 101,
1991 WMI_TLV_SERVICE_PERIODIC_CHAN_STAT_SUPPORT = 102,
1992 WMI_TLV_SERVICE_MESH_11S = 103,
1993 WMI_TLV_SERVICE_HALF_RATE_QUARTER_RATE_SUPPORT = 104,
1994 WMI_TLV_SERVICE_VDEV_RX_FILTER = 105,
1995 WMI_TLV_SERVICE_P2P_LISTEN_OFFLOAD_SUPPORT = 106,
1996 WMI_TLV_SERVICE_MARK_FIRST_WAKEUP_PACKET = 107,
1997 WMI_TLV_SERVICE_MULTIPLE_MCAST_FILTER_SET = 108,
1998 WMI_TLV_SERVICE_HOST_MANAGED_RX_REORDER = 109,
1999 WMI_TLV_SERVICE_FLASH_RDWR_SUPPORT = 110,
2000 WMI_TLV_SERVICE_WLAN_STATS_REPORT = 111,
2001 WMI_TLV_SERVICE_TX_MSDU_ID_NEW_PARTITION_SUPPORT = 112,
2002 WMI_TLV_SERVICE_DFS_PHYERR_OFFLOAD = 113,
2003 WMI_TLV_SERVICE_RCPI_SUPPORT = 114,
2004 WMI_TLV_SERVICE_FW_MEM_DUMP_SUPPORT = 115,
2005 WMI_TLV_SERVICE_PEER_STATS_INFO = 116,
2006 WMI_TLV_SERVICE_REGULATORY_DB = 117,
2007 WMI_TLV_SERVICE_11D_OFFLOAD = 118,
2008 WMI_TLV_SERVICE_HW_DATA_FILTERING = 119,
2009 WMI_TLV_SERVICE_MULTIPLE_VDEV_RESTART = 120,
2010 WMI_TLV_SERVICE_PKT_ROUTING = 121,
2011 WMI_TLV_SERVICE_CHECK_CAL_VERSION = 122,
2012 WMI_TLV_SERVICE_OFFCHAN_TX_WMI = 123,
2013 WMI_TLV_SERVICE_8SS_TX_BFEE = 124,
2014 WMI_TLV_SERVICE_EXTENDED_NSS_SUPPORT = 125,
2015 WMI_TLV_SERVICE_ACK_TIMEOUT = 126,
2016 WMI_TLV_SERVICE_PDEV_BSS_CHANNEL_INFO_64 = 127,
2017
2018 /* The first 128 bits */
2019 WMI_MAX_SERVICE = 128,
2020
2021 WMI_TLV_SERVICE_CHAN_LOAD_INFO = 128,
2022 WMI_TLV_SERVICE_TX_PPDU_INFO_STATS_SUPPORT = 129,
2023 WMI_TLV_SERVICE_VDEV_LIMIT_OFFCHAN_SUPPORT = 130,
2024 WMI_TLV_SERVICE_FILS_SUPPORT = 131,
2025 WMI_TLV_SERVICE_WLAN_OIC_PING_OFFLOAD = 132,
2026 WMI_TLV_SERVICE_WLAN_DHCP_RENEW = 133,
2027 WMI_TLV_SERVICE_MAWC_SUPPORT = 134,
2028 WMI_TLV_SERVICE_VDEV_LATENCY_CONFIG = 135,
2029 WMI_TLV_SERVICE_PDEV_UPDATE_CTLTABLE_SUPPORT = 136,
2030 WMI_TLV_SERVICE_PKTLOG_SUPPORT_OVER_HTT = 137,
2031 WMI_TLV_SERVICE_VDEV_MULTI_GROUP_KEY_SUPPORT = 138,
2032 WMI_TLV_SERVICE_SCAN_PHYMODE_SUPPORT = 139,
2033 WMI_TLV_SERVICE_THERM_THROT = 140,
2034 WMI_TLV_SERVICE_BCN_OFFLOAD_START_STOP_SUPPORT = 141,
2035 WMI_TLV_SERVICE_WOW_WAKEUP_BY_TIMER_PATTERN = 142,
2036 WMI_TLV_SERVICE_PEER_MAP_UNMAP_V2_SUPPORT = 143,
2037 WMI_TLV_SERVICE_OFFCHAN_DATA_TID_SUPPORT = 144,
2038 WMI_TLV_SERVICE_RX_PROMISC_ENABLE_SUPPORT = 145,
2039 WMI_TLV_SERVICE_SUPPORT_DIRECT_DMA = 146,
2040 WMI_TLV_SERVICE_AP_OBSS_DETECTION_OFFLOAD = 147,
2041 WMI_TLV_SERVICE_11K_NEIGHBOUR_REPORT_SUPPORT = 148,
2042 WMI_TLV_SERVICE_LISTEN_INTERVAL_OFFLOAD_SUPPORT = 149,
2043 WMI_TLV_SERVICE_BSS_COLOR_OFFLOAD = 150,
2044 WMI_TLV_SERVICE_RUNTIME_DPD_RECAL = 151,
2045 WMI_TLV_SERVICE_STA_TWT = 152,
2046 WMI_TLV_SERVICE_AP_TWT = 153,
2047 WMI_TLV_SERVICE_GMAC_OFFLOAD_SUPPORT = 154,
2048 WMI_TLV_SERVICE_SPOOF_MAC_SUPPORT = 155,
2049 WMI_TLV_SERVICE_PEER_TID_CONFIGS_SUPPORT = 156,
2050 WMI_TLV_SERVICE_VDEV_SWRETRY_PER_AC_CONFIG_SUPPORT = 157,
2051 WMI_TLV_SERVICE_DUAL_BEACON_ON_SINGLE_MAC_SCC_SUPPORT = 158,
2052 WMI_TLV_SERVICE_DUAL_BEACON_ON_SINGLE_MAC_MCC_SUPPORT = 159,
2053 WMI_TLV_SERVICE_MOTION_DET = 160,
2054 WMI_TLV_SERVICE_INFRA_MBSSID = 161,
2055 WMI_TLV_SERVICE_OBSS_SPATIAL_REUSE = 162,
2056 WMI_TLV_SERVICE_VDEV_DIFFERENT_BEACON_INTERVAL_SUPPORT = 163,
2057 WMI_TLV_SERVICE_NAN_DBS_SUPPORT = 164,
2058 WMI_TLV_SERVICE_NDI_DBS_SUPPORT = 165,
2059 WMI_TLV_SERVICE_NAN_SAP_SUPPORT = 166,
2060 WMI_TLV_SERVICE_NDI_SAP_SUPPORT = 167,
2061 WMI_TLV_SERVICE_CFR_CAPTURE_SUPPORT = 168,
2062 WMI_TLV_SERVICE_CFR_CAPTURE_IND_MSG_TYPE_1 = 169,
2063 WMI_TLV_SERVICE_ESP_SUPPORT = 170,
2064 WMI_TLV_SERVICE_PEER_CHWIDTH_CHANGE = 171,
2065 WMI_TLV_SERVICE_WLAN_HPCS_PULSE = 172,
2066 WMI_TLV_SERVICE_PER_VDEV_CHAINMASK_CONFIG_SUPPORT = 173,
2067 WMI_TLV_SERVICE_TX_DATA_MGMT_ACK_RSSI = 174,
2068 WMI_TLV_SERVICE_NAN_DISABLE_SUPPORT = 175,
2069 WMI_TLV_SERVICE_HTT_H2T_NO_HTC_HDR_LEN_IN_MSG_LEN = 176,
2070 WMI_TLV_SERVICE_COEX_SUPPORT_UNEQUAL_ISOLATION = 177,
2071 WMI_TLV_SERVICE_HW_DB2DBM_CONVERSION_SUPPORT = 178,
2072 WMI_TLV_SERVICE_SUPPORT_EXTEND_ADDRESS = 179,
2073 WMI_TLV_SERVICE_BEACON_RECEPTION_STATS = 180,
2074 WMI_TLV_SERVICE_FETCH_TX_PN = 181,
2075 WMI_TLV_SERVICE_PEER_UNMAP_RESPONSE_SUPPORT = 182,
2076 WMI_TLV_SERVICE_TX_PER_PEER_AMPDU_SIZE = 183,
2077 WMI_TLV_SERVICE_BSS_COLOR_SWITCH_COUNT = 184,
2078 WMI_TLV_SERVICE_HTT_PEER_STATS_SUPPORT = 185,
2079 WMI_TLV_SERVICE_UL_RU26_ALLOWED = 186,
2080 WMI_TLV_SERVICE_GET_MWS_COEX_STATE = 187,
2081 WMI_TLV_SERVICE_GET_MWS_DPWB_STATE = 188,
2082 WMI_TLV_SERVICE_GET_MWS_TDM_STATE = 189,
2083 WMI_TLV_SERVICE_GET_MWS_IDRX_STATE = 190,
2084 WMI_TLV_SERVICE_GET_MWS_ANTENNA_SHARING_STATE = 191,
2085 WMI_TLV_SERVICE_ENHANCED_TPC_CONFIG_EVENT = 192,
2086 WMI_TLV_SERVICE_WLM_STATS_REQUEST = 193,
2087 WMI_TLV_SERVICE_EXT_PEER_TID_CONFIGS_SUPPORT = 194,
2088 WMI_TLV_SERVICE_WPA3_FT_SAE_SUPPORT = 195,
2089 WMI_TLV_SERVICE_WPA3_FT_SUITE_B_SUPPORT = 196,
2090 WMI_TLV_SERVICE_VOW_ENABLE = 197,
2091 WMI_TLV_SERVICE_CFR_CAPTURE_IND_EVT_TYPE_1 = 198,
2092 WMI_TLV_SERVICE_BROADCAST_TWT = 199,
2093 WMI_TLV_SERVICE_RAP_DETECTION_SUPPORT = 200,
2094 WMI_TLV_SERVICE_PS_TDCC = 201,
2095 WMI_TLV_SERVICE_THREE_WAY_COEX_CONFIG_LEGACY = 202,
2096 WMI_TLV_SERVICE_THREE_WAY_COEX_CONFIG_OVERRIDE = 203,
2097 WMI_TLV_SERVICE_TX_PWR_PER_PEER = 204,
2098 WMI_TLV_SERVICE_STA_PLUS_STA_SUPPORT = 205,
2099 WMI_TLV_SERVICE_WPA3_FT_FILS = 206,
2100 WMI_TLV_SERVICE_ADAPTIVE_11R_ROAM = 207,
2101 WMI_TLV_SERVICE_CHAN_RF_CHARACTERIZATION_INFO = 208,
2102 WMI_TLV_SERVICE_FW_IFACE_COMBINATION_SUPPORT = 209,
2103 WMI_TLV_SERVICE_TX_COMPL_TSF64 = 210,
2104 WMI_TLV_SERVICE_DSM_ROAM_FILTER = 211,
2105 WMI_TLV_SERVICE_PACKET_CAPTURE_SUPPORT = 212,
2106 WMI_TLV_SERVICE_PER_PEER_HTT_STATS_RESET = 213,
2107 WMI_TLV_SERVICE_FREQINFO_IN_METADATA = 219,
2108 WMI_TLV_SERVICE_EXT2_MSG = 220,
2109 WMI_TLV_SERVICE_PEER_POWER_SAVE_DURATION_SUPPORT = 246,
2110 WMI_TLV_SERVICE_SRG_SRP_SPATIAL_REUSE_SUPPORT = 249,
2111 WMI_TLV_SERVICE_MBSS_PARAM_IN_VDEV_START_SUPPORT = 253,
2112 WMI_TLV_SERVICE_PASSIVE_SCAN_START_TIME_ENHANCE = 263,
2113
2114 /* The second 128 bits */
2115 WMI_MAX_EXT_SERVICE = 256,
2116 WMI_TLV_SERVICE_SCAN_CONFIG_PER_CHANNEL = 265,
2117 WMI_TLV_SERVICE_REG_CC_EXT_EVENT_SUPPORT = 281,
2118 WMI_TLV_SERVICE_BIOS_SAR_SUPPORT = 326,
2119 WMI_TLV_SERVICE_SUPPORT_11D_FOR_HOST_SCAN = 357,
2120
2121 /* The third 128 bits */
2122 WMI_MAX_EXT2_SERVICE = 384
2123};
2124
2125enum {
2126 WMI_SMPS_FORCED_MODE_NONE = 0,
2127 WMI_SMPS_FORCED_MODE_DISABLED,
2128 WMI_SMPS_FORCED_MODE_STATIC,
2129 WMI_SMPS_FORCED_MODE_DYNAMIC
2130};
2131
2132#define WMI_TPC_CHAINMASK_CONFIG_BAND_2G 0
2133#define WMI_TPC_CHAINMASK_CONFIG_BAND_5G 1
2134#define WMI_NUM_SUPPORTED_BAND_MAX 2
2135
2136#define WMI_PEER_MIMO_PS_STATE 0x1
2137#define WMI_PEER_AMPDU 0x2
2138#define WMI_PEER_AUTHORIZE 0x3
2139#define WMI_PEER_CHWIDTH 0x4
2140#define WMI_PEER_NSS 0x5
2141#define WMI_PEER_USE_4ADDR 0x6
2142#define WMI_PEER_MEMBERSHIP 0x7
2143#define WMI_PEER_USERPOS 0x8
2144#define WMI_PEER_CRIT_PROTO_HINT_ENABLED 0x9
2145#define WMI_PEER_TX_FAIL_CNT_THR 0xA
2146#define WMI_PEER_SET_HW_RETRY_CTS2S 0xB
2147#define WMI_PEER_IBSS_ATIM_WINDOW_LENGTH 0xC
2148#define WMI_PEER_PHYMODE 0xD
2149#define WMI_PEER_USE_FIXED_PWR 0xE
2150#define WMI_PEER_PARAM_FIXED_RATE 0xF
2151#define WMI_PEER_SET_MU_WHITELIST 0x10
2152#define WMI_PEER_SET_MAX_TX_RATE 0x11
2153#define WMI_PEER_SET_MIN_TX_RATE 0x12
2154#define WMI_PEER_SET_DEFAULT_ROUTING 0x13
2155
2156/* slot time long */
2157#define WMI_VDEV_SLOT_TIME_LONG 0x1
2158/* slot time short */
2159#define WMI_VDEV_SLOT_TIME_SHORT 0x2
2160/* preablbe long */
2161#define WMI_VDEV_PREAMBLE_LONG 0x1
2162/* preablbe short */
2163#define WMI_VDEV_PREAMBLE_SHORT 0x2
2164
2165enum wmi_peer_smps_state {
2166 WMI_PEER_SMPS_PS_NONE = 0x0,
2167 WMI_PEER_SMPS_STATIC = 0x1,
2168 WMI_PEER_SMPS_DYNAMIC = 0x2
2169};
2170
2171enum wmi_peer_chwidth {
2172 WMI_PEER_CHWIDTH_20MHZ = 0,
2173 WMI_PEER_CHWIDTH_40MHZ = 1,
2174 WMI_PEER_CHWIDTH_80MHZ = 2,
2175 WMI_PEER_CHWIDTH_160MHZ = 3,
2176};
2177
2178enum wmi_beacon_gen_mode {
2179 WMI_BEACON_STAGGERED_MODE = 0,
2180 WMI_BEACON_BURST_MODE = 1
2181};
2182
2183enum wmi_direct_buffer_module {
2184 WMI_DIRECT_BUF_SPECTRAL = 0,
2185 WMI_DIRECT_BUF_CFR = 1,
2186
2187 /* keep it last */
2188 WMI_DIRECT_BUF_MAX
2189};
2190
2191/* enum wmi_nss_ratio - NSS ratio received from FW during service ready ext
2192 * event
2193 * WMI_NSS_RATIO_1BY2_NSS -Max nss of 160MHz is equals to half of the max nss
2194 * of 80MHz
2195 * WMI_NSS_RATIO_3BY4_NSS - Max nss of 160MHz is equals to 3/4 of the max nss
2196 * of 80MHz
2197 * WMI_NSS_RATIO_1_NSS - Max nss of 160MHz is equals to the max nss of 80MHz
2198 * WMI_NSS_RATIO_2_NSS - Max nss of 160MHz is equals to two times the max
2199 * nss of 80MHz
2200 */
2201
2202enum wmi_nss_ratio {
2203 WMI_NSS_RATIO_1BY2_NSS = 0x0,
2204 WMI_NSS_RATIO_3BY4_NSS = 0x1,
2205 WMI_NSS_RATIO_1_NSS = 0x2,
2206 WMI_NSS_RATIO_2_NSS = 0x3,
2207};
2208
2209enum wmi_dtim_policy {
2210 WMI_DTIM_POLICY_IGNORE = 1,
2211 WMI_DTIM_POLICY_NORMAL = 2,
2212 WMI_DTIM_POLICY_STICK = 3,
2213 WMI_DTIM_POLICY_AUTO = 4,
2214};
2215
2216struct wmi_host_pdev_band_to_mac {
2217 u32 pdev_id;
2218 u32 start_freq;
2219 u32 end_freq;
2220};
2221
2222struct ath11k_ppe_threshold {
2223 u32 numss_m1;
2224 u32 ru_bit_mask;
2225 u32 ppet16_ppet8_ru3_ru0[PSOC_HOST_MAX_NUM_SS];
2226};
2227
2228struct ath11k_service_ext_param {
2229 u32 default_conc_scan_config_bits;
2230 u32 default_fw_config_bits;
2231 struct ath11k_ppe_threshold ppet;
2232 u32 he_cap_info;
2233 u32 mpdu_density;
2234 u32 max_bssid_rx_filters;
2235 u32 num_hw_modes;
2236 u32 num_phy;
2237};
2238
2239struct ath11k_hw_mode_caps {
2240 u32 hw_mode_id;
2241 u32 phy_id_map;
2242 u32 hw_mode_config_type;
2243};
2244
2245#define PSOC_HOST_MAX_PHY_SIZE (3)
2246#define ATH11K_11B_SUPPORT BIT(0)
2247#define ATH11K_11G_SUPPORT BIT(1)
2248#define ATH11K_11A_SUPPORT BIT(2)
2249#define ATH11K_11N_SUPPORT BIT(3)
2250#define ATH11K_11AC_SUPPORT BIT(4)
2251#define ATH11K_11AX_SUPPORT BIT(5)
2252
2253struct ath11k_hal_reg_capabilities_ext {
2254 u32 phy_id;
2255 u32 eeprom_reg_domain;
2256 u32 eeprom_reg_domain_ext;
2257 u32 regcap1;
2258 u32 regcap2;
2259 u32 wireless_modes;
2260 u32 low_2ghz_chan;
2261 u32 high_2ghz_chan;
2262 u32 low_5ghz_chan;
2263 u32 high_5ghz_chan;
2264};
2265
2266#define WMI_HOST_MAX_PDEV 3
2267
2268struct wlan_host_mem_chunk {
2269 u32 tlv_header;
2270 u32 req_id;
2271 u32 ptr;
2272 u32 size;
2273} __packed;
2274
2275struct wmi_host_mem_chunk {
2276 void *vaddr;
2277 dma_addr_t paddr;
2278 u32 len;
2279 u32 req_id;
2280};
2281
2282struct wmi_init_cmd_param {
2283 u32 tlv_header;
2284 struct target_resource_config *res_cfg;
2285 u8 num_mem_chunks;
2286 struct wmi_host_mem_chunk *mem_chunks;
2287 u32 hw_mode_id;
2288 u32 num_band_to_mac;
2289 struct wmi_host_pdev_band_to_mac band_to_mac[WMI_HOST_MAX_PDEV];
2290};
2291
2292struct wmi_pdev_band_to_mac {
2293 u32 tlv_header;
2294 u32 pdev_id;
2295 u32 start_freq;
2296 u32 end_freq;
2297} __packed;
2298
2299struct wmi_pdev_set_hw_mode_cmd_param {
2300 u32 tlv_header;
2301 u32 pdev_id;
2302 u32 hw_mode_index;
2303 u32 num_band_to_mac;
2304} __packed;
2305
2306struct wmi_ppe_threshold {
2307 u32 numss_m1; /** NSS - 1*/
2308 union {
2309 u32 ru_count;
2310 u32 ru_mask;
2311 } __packed;
2312 u32 ppet16_ppet8_ru3_ru0[WMI_MAX_NUM_SS];
2313} __packed;
2314
2315#define HW_BD_INFO_SIZE 5
2316
2317struct wmi_abi_version {
2318 u32 abi_version_0;
2319 u32 abi_version_1;
2320 u32 abi_version_ns_0;
2321 u32 abi_version_ns_1;
2322 u32 abi_version_ns_2;
2323 u32 abi_version_ns_3;
2324} __packed;
2325
2326struct wmi_init_cmd {
2327 u32 tlv_header;
2328 struct wmi_abi_version host_abi_vers;
2329 u32 num_host_mem_chunks;
2330} __packed;
2331
2332#define WMI_RSRC_CFG_FLAG1_BSS_CHANNEL_INFO_64 BIT(5)
2333#define WMI_RSRC_CFG_FLAG2_CALC_NEXT_DTIM_COUNT_SET BIT(9)
2334#define WMI_RSRC_CFG_FLAG1_ACK_RSSI BIT(18)
2335
2336#define WMI_CFG_HOST_SERVICE_FLAG_REG_CC_EXT 4
2337
2338struct wmi_resource_config {
2339 u32 tlv_header;
2340 u32 num_vdevs;
2341 u32 num_peers;
2342 u32 num_offload_peers;
2343 u32 num_offload_reorder_buffs;
2344 u32 num_peer_keys;
2345 u32 num_tids;
2346 u32 ast_skid_limit;
2347 u32 tx_chain_mask;
2348 u32 rx_chain_mask;
2349 u32 rx_timeout_pri[4];
2350 u32 rx_decap_mode;
2351 u32 scan_max_pending_req;
2352 u32 bmiss_offload_max_vdev;
2353 u32 roam_offload_max_vdev;
2354 u32 roam_offload_max_ap_profiles;
2355 u32 num_mcast_groups;
2356 u32 num_mcast_table_elems;
2357 u32 mcast2ucast_mode;
2358 u32 tx_dbg_log_size;
2359 u32 num_wds_entries;
2360 u32 dma_burst_size;
2361 u32 mac_aggr_delim;
2362 u32 rx_skip_defrag_timeout_dup_detection_check;
2363 u32 vow_config;
2364 u32 gtk_offload_max_vdev;
2365 u32 num_msdu_desc;
2366 u32 max_frag_entries;
2367 u32 num_tdls_vdevs;
2368 u32 num_tdls_conn_table_entries;
2369 u32 beacon_tx_offload_max_vdev;
2370 u32 num_multicast_filter_entries;
2371 u32 num_wow_filters;
2372 u32 num_keep_alive_pattern;
2373 u32 keep_alive_pattern_size;
2374 u32 max_tdls_concurrent_sleep_sta;
2375 u32 max_tdls_concurrent_buffer_sta;
2376 u32 wmi_send_separate;
2377 u32 num_ocb_vdevs;
2378 u32 num_ocb_channels;
2379 u32 num_ocb_schedules;
2380 u32 flag1;
2381 u32 smart_ant_cap;
2382 u32 bk_minfree;
2383 u32 be_minfree;
2384 u32 vi_minfree;
2385 u32 vo_minfree;
2386 u32 alloc_frag_desc_for_data_pkt;
2387 u32 num_ns_ext_tuples_cfg;
2388 u32 bpf_instruction_size;
2389 u32 max_bssid_rx_filters;
2390 u32 use_pdev_id;
2391 u32 max_num_dbs_scan_duty_cycle;
2392 u32 max_num_group_keys;
2393 u32 peer_map_unmap_v2_support;
2394 u32 sched_params;
2395 u32 twt_ap_pdev_count;
2396 u32 twt_ap_sta_count;
2397 u32 max_nlo_ssids;
2398 u32 num_pkt_filters;
2399 u32 num_max_sta_vdevs;
2400 u32 max_bssid_indicator;
2401 u32 ul_resp_config;
2402 u32 msdu_flow_override_config0;
2403 u32 msdu_flow_override_config1;
2404 u32 flags2;
2405 u32 host_service_flags;
2406 u32 max_rnr_neighbours;
2407 u32 ema_max_vap_cnt;
2408 u32 ema_max_profile_period;
2409} __packed;
2410
2411struct wmi_service_ready_event {
2412 u32 fw_build_vers;
2413 struct wmi_abi_version fw_abi_vers;
2414 u32 phy_capability;
2415 u32 max_frag_entry;
2416 u32 num_rf_chains;
2417 u32 ht_cap_info;
2418 u32 vht_cap_info;
2419 u32 vht_supp_mcs;
2420 u32 hw_min_tx_power;
2421 u32 hw_max_tx_power;
2422 u32 sys_cap_info;
2423 u32 min_pkt_size_enable;
2424 u32 max_bcn_ie_size;
2425 u32 num_mem_reqs;
2426 u32 max_num_scan_channels;
2427 u32 hw_bd_id;
2428 u32 hw_bd_info[HW_BD_INFO_SIZE];
2429 u32 max_supported_macs;
2430 u32 wmi_fw_sub_feat_caps;
2431 u32 num_dbs_hw_modes;
2432 /* txrx_chainmask
2433 * [7:0] - 2G band tx chain mask
2434 * [15:8] - 2G band rx chain mask
2435 * [23:16] - 5G band tx chain mask
2436 * [31:24] - 5G band rx chain mask
2437 */
2438 u32 txrx_chainmask;
2439 u32 default_dbs_hw_mode_index;
2440 u32 num_msdu_desc;
2441} __packed;
2442
2443#define WMI_SERVICE_BM_SIZE ((WMI_MAX_SERVICE + sizeof(u32) - 1) / sizeof(u32))
2444
2445#define WMI_SERVICE_SEGMENT_BM_SIZE32 4 /* 4x u32 = 128 bits */
2446#define WMI_SERVICE_EXT_BM_SIZE (WMI_SERVICE_SEGMENT_BM_SIZE32 * sizeof(u32))
2447#define WMI_AVAIL_SERVICE_BITS_IN_SIZE32 32
2448#define WMI_SERVICE_BITS_IN_SIZE32 4
2449
2450struct wmi_service_ready_ext_event {
2451 u32 default_conc_scan_config_bits;
2452 u32 default_fw_config_bits;
2453 struct wmi_ppe_threshold ppet;
2454 u32 he_cap_info;
2455 u32 mpdu_density;
2456 u32 max_bssid_rx_filters;
2457 u32 fw_build_vers_ext;
2458 u32 max_nlo_ssids;
2459 u32 max_bssid_indicator;
2460 u32 he_cap_info_ext;
2461} __packed;
2462
2463struct wmi_soc_mac_phy_hw_mode_caps {
2464 u32 num_hw_modes;
2465 u32 num_chainmask_tables;
2466} __packed;
2467
2468struct wmi_hw_mode_capabilities {
2469 u32 tlv_header;
2470 u32 hw_mode_id;
2471 u32 phy_id_map;
2472 u32 hw_mode_config_type;
2473} __packed;
2474
2475#define WMI_MAX_HECAP_PHY_SIZE (3)
2476#define WMI_NSS_RATIO_ENABLE_DISABLE_BITPOS BIT(0)
2477#define WMI_NSS_RATIO_ENABLE_DISABLE_GET(_val) \
2478 FIELD_GET(WMI_NSS_RATIO_ENABLE_DISABLE_BITPOS, _val)
2479#define WMI_NSS_RATIO_INFO_BITPOS GENMASK(4, 1)
2480#define WMI_NSS_RATIO_INFO_GET(_val) \
2481 FIELD_GET(WMI_NSS_RATIO_INFO_BITPOS, _val)
2482
2483struct wmi_mac_phy_capabilities {
2484 u32 hw_mode_id;
2485 u32 pdev_id;
2486 u32 phy_id;
2487 u32 supported_flags;
2488 u32 supported_bands;
2489 u32 ampdu_density;
2490 u32 max_bw_supported_2g;
2491 u32 ht_cap_info_2g;
2492 u32 vht_cap_info_2g;
2493 u32 vht_supp_mcs_2g;
2494 u32 he_cap_info_2g;
2495 u32 he_supp_mcs_2g;
2496 u32 tx_chain_mask_2g;
2497 u32 rx_chain_mask_2g;
2498 u32 max_bw_supported_5g;
2499 u32 ht_cap_info_5g;
2500 u32 vht_cap_info_5g;
2501 u32 vht_supp_mcs_5g;
2502 u32 he_cap_info_5g;
2503 u32 he_supp_mcs_5g;
2504 u32 tx_chain_mask_5g;
2505 u32 rx_chain_mask_5g;
2506 u32 he_cap_phy_info_2g[WMI_MAX_HECAP_PHY_SIZE];
2507 u32 he_cap_phy_info_5g[WMI_MAX_HECAP_PHY_SIZE];
2508 struct wmi_ppe_threshold he_ppet2g;
2509 struct wmi_ppe_threshold he_ppet5g;
2510 u32 chainmask_table_id;
2511 u32 lmac_id;
2512 u32 he_cap_info_2g_ext;
2513 u32 he_cap_info_5g_ext;
2514 u32 he_cap_info_internal;
2515 u32 wireless_modes;
2516 u32 low_2ghz_chan_freq;
2517 u32 high_2ghz_chan_freq;
2518 u32 low_5ghz_chan_freq;
2519 u32 high_5ghz_chan_freq;
2520 u32 nss_ratio;
2521} __packed;
2522
2523struct wmi_hal_reg_capabilities_ext {
2524 u32 tlv_header;
2525 u32 phy_id;
2526 u32 eeprom_reg_domain;
2527 u32 eeprom_reg_domain_ext;
2528 u32 regcap1;
2529 u32 regcap2;
2530 u32 wireless_modes;
2531 u32 low_2ghz_chan;
2532 u32 high_2ghz_chan;
2533 u32 low_5ghz_chan;
2534 u32 high_5ghz_chan;
2535} __packed;
2536
2537struct wmi_soc_hal_reg_capabilities {
2538 u32 num_phy;
2539} __packed;
2540
2541/* 2 word representation of MAC addr */
2542struct wmi_mac_addr {
2543 union {
2544 u8 addr[6];
2545 struct {
2546 u32 word0;
2547 u32 word1;
2548 } __packed;
2549 } __packed;
2550} __packed;
2551
2552struct wmi_dma_ring_capabilities {
2553 u32 tlv_header;
2554 u32 pdev_id;
2555 u32 module_id;
2556 u32 min_elem;
2557 u32 min_buf_sz;
2558 u32 min_buf_align;
2559} __packed;
2560
2561struct wmi_ready_event_min {
2562 struct wmi_abi_version fw_abi_vers;
2563 struct wmi_mac_addr mac_addr;
2564 u32 status;
2565 u32 num_dscp_table;
2566 u32 num_extra_mac_addr;
2567 u32 num_total_peers;
2568 u32 num_extra_peers;
2569} __packed;
2570
2571struct wmi_ready_event {
2572 struct wmi_ready_event_min ready_event_min;
2573 u32 max_ast_index;
2574 u32 pktlog_defs_checksum;
2575} __packed;
2576
2577struct wmi_service_available_event {
2578 u32 wmi_service_segment_offset;
2579 u32 wmi_service_segment_bitmap[WMI_SERVICE_SEGMENT_BM_SIZE32];
2580} __packed;
2581
2582struct ath11k_pdev_wmi {
2583 struct ath11k_wmi_base *wmi_ab;
2584 enum ath11k_htc_ep_id eid;
2585 u32 rx_decap_mode;
2586 wait_queue_head_t tx_ce_desc_wq;
2587};
2588
2589struct vdev_create_params {
2590 u8 if_id;
2591 u32 type;
2592 u32 subtype;
2593 struct {
2594 u8 tx;
2595 u8 rx;
2596 } chains[NUM_NL80211_BANDS];
2597 u32 pdev_id;
2598 u32 mbssid_flags;
2599 u32 mbssid_tx_vdev_id;
2600};
2601
2602struct wmi_vdev_create_cmd {
2603 u32 tlv_header;
2604 u32 vdev_id;
2605 u32 vdev_type;
2606 u32 vdev_subtype;
2607 struct wmi_mac_addr vdev_macaddr;
2608 u32 num_cfg_txrx_streams;
2609 u32 pdev_id;
2610 u32 mbssid_flags;
2611 u32 mbssid_tx_vdev_id;
2612} __packed;
2613
2614struct wmi_vdev_txrx_streams {
2615 u32 tlv_header;
2616 u32 band;
2617 u32 supported_tx_streams;
2618 u32 supported_rx_streams;
2619} __packed;
2620
2621struct wmi_vdev_delete_cmd {
2622 u32 tlv_header;
2623 u32 vdev_id;
2624} __packed;
2625
2626struct wmi_vdev_up_cmd {
2627 u32 tlv_header;
2628 u32 vdev_id;
2629 u32 vdev_assoc_id;
2630 struct wmi_mac_addr vdev_bssid;
2631 struct wmi_mac_addr tx_vdev_bssid;
2632 u32 nontx_profile_idx;
2633 u32 nontx_profile_cnt;
2634} __packed;
2635
2636struct wmi_vdev_stop_cmd {
2637 u32 tlv_header;
2638 u32 vdev_id;
2639} __packed;
2640
2641struct wmi_vdev_down_cmd {
2642 u32 tlv_header;
2643 u32 vdev_id;
2644} __packed;
2645
2646#define WMI_VDEV_START_HIDDEN_SSID BIT(0)
2647#define WMI_VDEV_START_PMF_ENABLED BIT(1)
2648#define WMI_VDEV_START_LDPC_RX_ENABLED BIT(3)
2649#define WMI_VDEV_START_HW_ENCRYPTION_DISABLED BIT(4)
2650
2651struct wmi_ssid {
2652 u32 ssid_len;
2653 u32 ssid[8];
2654} __packed;
2655
2656#define ATH11K_VDEV_SETUP_TIMEOUT_HZ (1 * HZ)
2657
2658struct wmi_vdev_start_request_cmd {
2659 u32 tlv_header;
2660 u32 vdev_id;
2661 u32 requestor_id;
2662 u32 beacon_interval;
2663 u32 dtim_period;
2664 u32 flags;
2665 struct wmi_ssid ssid;
2666 u32 bcn_tx_rate;
2667 u32 bcn_txpower;
2668 u32 num_noa_descriptors;
2669 u32 disable_hw_ack;
2670 u32 preferred_tx_streams;
2671 u32 preferred_rx_streams;
2672 u32 he_ops;
2673 u32 cac_duration_ms;
2674 u32 regdomain;
2675 u32 min_data_rate;
2676 u32 mbssid_flags;
2677 u32 mbssid_tx_vdev_id;
2678} __packed;
2679
2680#define MGMT_TX_DL_FRM_LEN 64
2681#define WMI_MAC_MAX_SSID_LENGTH 32
2682struct mac_ssid {
2683 u8 length;
2684 u8 mac_ssid[WMI_MAC_MAX_SSID_LENGTH];
2685} __packed;
2686
2687struct wmi_p2p_noa_descriptor {
2688 u32 type_count;
2689 u32 duration;
2690 u32 interval;
2691 u32 start_time;
2692};
2693
2694struct channel_param {
2695 u8 chan_id;
2696 u8 pwr;
2697 u32 mhz;
2698 u32 half_rate:1,
2699 quarter_rate:1,
2700 dfs_set:1,
2701 dfs_set_cfreq2:1,
2702 is_chan_passive:1,
2703 allow_ht:1,
2704 allow_vht:1,
2705 allow_he:1,
2706 set_agile:1,
2707 psc_channel:1;
2708 u32 phy_mode;
2709 u32 cfreq1;
2710 u32 cfreq2;
2711 char maxpower;
2712 char minpower;
2713 char maxregpower;
2714 u8 antennamax;
2715 u8 reg_class_id;
2716} __packed;
2717
2718enum wmi_phy_mode {
2719 MODE_11A = 0,
2720 MODE_11G = 1, /* 11b/g Mode */
2721 MODE_11B = 2, /* 11b Mode */
2722 MODE_11GONLY = 3, /* 11g only Mode */
2723 MODE_11NA_HT20 = 4,
2724 MODE_11NG_HT20 = 5,
2725 MODE_11NA_HT40 = 6,
2726 MODE_11NG_HT40 = 7,
2727 MODE_11AC_VHT20 = 8,
2728 MODE_11AC_VHT40 = 9,
2729 MODE_11AC_VHT80 = 10,
2730 MODE_11AC_VHT20_2G = 11,
2731 MODE_11AC_VHT40_2G = 12,
2732 MODE_11AC_VHT80_2G = 13,
2733 MODE_11AC_VHT80_80 = 14,
2734 MODE_11AC_VHT160 = 15,
2735 MODE_11AX_HE20 = 16,
2736 MODE_11AX_HE40 = 17,
2737 MODE_11AX_HE80 = 18,
2738 MODE_11AX_HE80_80 = 19,
2739 MODE_11AX_HE160 = 20,
2740 MODE_11AX_HE20_2G = 21,
2741 MODE_11AX_HE40_2G = 22,
2742 MODE_11AX_HE80_2G = 23,
2743 MODE_UNKNOWN = 24,
2744 MODE_MAX = 24
2745};
2746
2747static inline const char *ath11k_wmi_phymode_str(enum wmi_phy_mode mode)
2748{
2749 switch (mode) {
2750 case MODE_11A:
2751 return "11a";
2752 case MODE_11G:
2753 return "11g";
2754 case MODE_11B:
2755 return "11b";
2756 case MODE_11GONLY:
2757 return "11gonly";
2758 case MODE_11NA_HT20:
2759 return "11na-ht20";
2760 case MODE_11NG_HT20:
2761 return "11ng-ht20";
2762 case MODE_11NA_HT40:
2763 return "11na-ht40";
2764 case MODE_11NG_HT40:
2765 return "11ng-ht40";
2766 case MODE_11AC_VHT20:
2767 return "11ac-vht20";
2768 case MODE_11AC_VHT40:
2769 return "11ac-vht40";
2770 case MODE_11AC_VHT80:
2771 return "11ac-vht80";
2772 case MODE_11AC_VHT160:
2773 return "11ac-vht160";
2774 case MODE_11AC_VHT80_80:
2775 return "11ac-vht80+80";
2776 case MODE_11AC_VHT20_2G:
2777 return "11ac-vht20-2g";
2778 case MODE_11AC_VHT40_2G:
2779 return "11ac-vht40-2g";
2780 case MODE_11AC_VHT80_2G:
2781 return "11ac-vht80-2g";
2782 case MODE_11AX_HE20:
2783 return "11ax-he20";
2784 case MODE_11AX_HE40:
2785 return "11ax-he40";
2786 case MODE_11AX_HE80:
2787 return "11ax-he80";
2788 case MODE_11AX_HE80_80:
2789 return "11ax-he80+80";
2790 case MODE_11AX_HE160:
2791 return "11ax-he160";
2792 case MODE_11AX_HE20_2G:
2793 return "11ax-he20-2g";
2794 case MODE_11AX_HE40_2G:
2795 return "11ax-he40-2g";
2796 case MODE_11AX_HE80_2G:
2797 return "11ax-he80-2g";
2798 case MODE_UNKNOWN:
2799 /* skip */
2800 break;
2801
2802 /* no default handler to allow compiler to check that the
2803 * enum is fully handled
2804 */
2805 }
2806
2807 return "<unknown>";
2808}
2809
2810struct wmi_channel_arg {
2811 u32 freq;
2812 u32 band_center_freq1;
2813 u32 band_center_freq2;
2814 bool passive;
2815 bool allow_ibss;
2816 bool allow_ht;
2817 bool allow_vht;
2818 bool ht40plus;
2819 bool chan_radar;
2820 bool freq2_radar;
2821 bool allow_he;
2822 u32 min_power;
2823 u32 max_power;
2824 u32 max_reg_power;
2825 u32 max_antenna_gain;
2826 enum wmi_phy_mode mode;
2827};
2828
2829struct wmi_vdev_start_req_arg {
2830 u32 vdev_id;
2831 struct wmi_channel_arg channel;
2832 u32 bcn_intval;
2833 u32 dtim_period;
2834 u8 *ssid;
2835 u32 ssid_len;
2836 u32 bcn_tx_rate;
2837 u32 bcn_tx_power;
2838 bool disable_hw_ack;
2839 bool hidden_ssid;
2840 bool pmf_enabled;
2841 u32 he_ops;
2842 u32 cac_duration_ms;
2843 u32 regdomain;
2844 u32 pref_rx_streams;
2845 u32 pref_tx_streams;
2846 u32 num_noa_descriptors;
2847 u32 min_data_rate;
2848 u32 mbssid_flags;
2849 u32 mbssid_tx_vdev_id;
2850};
2851
2852struct peer_create_params {
2853 const u8 *peer_addr;
2854 u32 peer_type;
2855 u32 vdev_id;
2856};
2857
2858struct peer_delete_params {
2859 u8 vdev_id;
2860};
2861
2862struct peer_flush_params {
2863 u32 peer_tid_bitmap;
2864 u8 vdev_id;
2865};
2866
2867struct pdev_set_regdomain_params {
2868 u16 current_rd_in_use;
2869 u16 current_rd_2g;
2870 u16 current_rd_5g;
2871 u32 ctl_2g;
2872 u32 ctl_5g;
2873 u8 dfs_domain;
2874 u32 pdev_id;
2875};
2876
2877struct rx_reorder_queue_remove_params {
2878 u8 *peer_macaddr;
2879 u16 vdev_id;
2880 u32 peer_tid_bitmap;
2881};
2882
2883#define WMI_HOST_PDEV_ID_SOC 0xFF
2884#define WMI_HOST_PDEV_ID_0 0
2885#define WMI_HOST_PDEV_ID_1 1
2886#define WMI_HOST_PDEV_ID_2 2
2887
2888#define WMI_PDEV_ID_SOC 0
2889#define WMI_PDEV_ID_1ST 1
2890#define WMI_PDEV_ID_2ND 2
2891#define WMI_PDEV_ID_3RD 3
2892
2893/* Freq units in MHz */
2894#define REG_RULE_START_FREQ 0x0000ffff
2895#define REG_RULE_END_FREQ 0xffff0000
2896#define REG_RULE_FLAGS 0x0000ffff
2897#define REG_RULE_MAX_BW 0x0000ffff
2898#define REG_RULE_REG_PWR 0x00ff0000
2899#define REG_RULE_ANT_GAIN 0xff000000
2900#define REG_RULE_PSD_INFO BIT(0)
2901#define REG_RULE_PSD_EIRP 0xff0000
2902
2903#define WMI_VDEV_PARAM_TXBF_SU_TX_BFEE BIT(0)
2904#define WMI_VDEV_PARAM_TXBF_MU_TX_BFEE BIT(1)
2905#define WMI_VDEV_PARAM_TXBF_SU_TX_BFER BIT(2)
2906#define WMI_VDEV_PARAM_TXBF_MU_TX_BFER BIT(3)
2907
2908#define HE_PHYCAP_BYTE_0 0
2909#define HE_PHYCAP_BYTE_1 1
2910#define HE_PHYCAP_BYTE_2 2
2911#define HE_PHYCAP_BYTE_3 3
2912#define HE_PHYCAP_BYTE_4 4
2913
2914#define HECAP_PHY_SU_BFER BIT(7)
2915#define HECAP_PHY_SU_BFEE BIT(0)
2916#define HECAP_PHY_MU_BFER BIT(1)
2917#define HECAP_PHY_UL_MUMIMO BIT(6)
2918#define HECAP_PHY_UL_MUOFDMA BIT(7)
2919
2920#define HECAP_PHY_SUBFMR_GET(hecap_phy) \
2921 FIELD_GET(HECAP_PHY_SU_BFER, hecap_phy[HE_PHYCAP_BYTE_3])
2922
2923#define HECAP_PHY_SUBFME_GET(hecap_phy) \
2924 FIELD_GET(HECAP_PHY_SU_BFEE, hecap_phy[HE_PHYCAP_BYTE_4])
2925
2926#define HECAP_PHY_MUBFMR_GET(hecap_phy) \
2927 FIELD_GET(HECAP_PHY_MU_BFER, hecap_phy[HE_PHYCAP_BYTE_4])
2928
2929#define HECAP_PHY_ULMUMIMO_GET(hecap_phy) \
2930 FIELD_GET(HECAP_PHY_UL_MUMIMO, hecap_phy[HE_PHYCAP_BYTE_2])
2931
2932#define HECAP_PHY_ULOFDMA_GET(hecap_phy) \
2933 FIELD_GET(HECAP_PHY_UL_MUOFDMA, hecap_phy[HE_PHYCAP_BYTE_2])
2934
2935#define HE_MODE_SU_TX_BFEE BIT(0)
2936#define HE_MODE_SU_TX_BFER BIT(1)
2937#define HE_MODE_MU_TX_BFEE BIT(2)
2938#define HE_MODE_MU_TX_BFER BIT(3)
2939#define HE_MODE_DL_OFDMA BIT(4)
2940#define HE_MODE_UL_OFDMA BIT(5)
2941#define HE_MODE_UL_MUMIMO BIT(6)
2942
2943#define HE_DL_MUOFDMA_ENABLE 1
2944#define HE_UL_MUOFDMA_ENABLE 1
2945#define HE_DL_MUMIMO_ENABLE 1
2946#define HE_UL_MUMIMO_ENABLE 1
2947#define HE_MU_BFEE_ENABLE 1
2948#define HE_SU_BFEE_ENABLE 1
2949#define HE_MU_BFER_ENABLE 1
2950#define HE_SU_BFER_ENABLE 1
2951
2952#define HE_VHT_SOUNDING_MODE_ENABLE 1
2953#define HE_SU_MU_SOUNDING_MODE_ENABLE 1
2954#define HE_TRIG_NONTRIG_SOUNDING_MODE_ENABLE 1
2955
2956/* HE or VHT Sounding */
2957#define HE_VHT_SOUNDING_MODE BIT(0)
2958/* SU or MU Sounding */
2959#define HE_SU_MU_SOUNDING_MODE BIT(2)
2960/* Trig or Non-Trig Sounding */
2961#define HE_TRIG_NONTRIG_SOUNDING_MODE BIT(3)
2962
2963#define WMI_TXBF_STS_CAP_OFFSET_LSB 4
2964#define WMI_TXBF_STS_CAP_OFFSET_MASK 0x70
2965#define WMI_BF_SOUND_DIM_OFFSET_LSB 8
2966#define WMI_BF_SOUND_DIM_OFFSET_MASK 0x700
2967
2968struct pdev_params {
2969 u32 param_id;
2970 u32 param_value;
2971};
2972
2973enum wmi_peer_type {
2974 WMI_PEER_TYPE_DEFAULT = 0,
2975 WMI_PEER_TYPE_BSS = 1,
2976 WMI_PEER_TYPE_TDLS = 2,
2977};
2978
2979struct wmi_peer_create_cmd {
2980 u32 tlv_header;
2981 u32 vdev_id;
2982 struct wmi_mac_addr peer_macaddr;
2983 u32 peer_type;
2984} __packed;
2985
2986struct wmi_peer_delete_cmd {
2987 u32 tlv_header;
2988 u32 vdev_id;
2989 struct wmi_mac_addr peer_macaddr;
2990} __packed;
2991
2992struct wmi_peer_reorder_queue_setup_cmd {
2993 u32 tlv_header;
2994 u32 vdev_id;
2995 struct wmi_mac_addr peer_macaddr;
2996 u32 tid;
2997 u32 queue_ptr_lo;
2998 u32 queue_ptr_hi;
2999 u32 queue_no;
3000 u32 ba_window_size_valid;
3001 u32 ba_window_size;
3002} __packed;
3003
3004struct wmi_peer_reorder_queue_remove_cmd {
3005 u32 tlv_header;
3006 u32 vdev_id;
3007 struct wmi_mac_addr peer_macaddr;
3008 u32 tid_mask;
3009} __packed;
3010
3011struct gpio_config_params {
3012 u32 gpio_num;
3013 u32 input;
3014 u32 pull_type;
3015 u32 intr_mode;
3016};
3017
3018enum wmi_gpio_type {
3019 WMI_GPIO_PULL_NONE,
3020 WMI_GPIO_PULL_UP,
3021 WMI_GPIO_PULL_DOWN
3022};
3023
3024enum wmi_gpio_intr_type {
3025 WMI_GPIO_INTTYPE_DISABLE,
3026 WMI_GPIO_INTTYPE_RISING_EDGE,
3027 WMI_GPIO_INTTYPE_FALLING_EDGE,
3028 WMI_GPIO_INTTYPE_BOTH_EDGE,
3029 WMI_GPIO_INTTYPE_LEVEL_LOW,
3030 WMI_GPIO_INTTYPE_LEVEL_HIGH
3031};
3032
3033enum wmi_bss_chan_info_req_type {
3034 WMI_BSS_SURVEY_REQ_TYPE_READ = 1,
3035 WMI_BSS_SURVEY_REQ_TYPE_READ_CLEAR,
3036};
3037
3038struct wmi_gpio_config_cmd_param {
3039 u32 tlv_header;
3040 u32 gpio_num;
3041 u32 input;
3042 u32 pull_type;
3043 u32 intr_mode;
3044};
3045
3046struct gpio_output_params {
3047 u32 gpio_num;
3048 u32 set;
3049};
3050
3051struct wmi_gpio_output_cmd_param {
3052 u32 tlv_header;
3053 u32 gpio_num;
3054 u32 set;
3055};
3056
3057struct set_fwtest_params {
3058 u32 arg;
3059 u32 value;
3060};
3061
3062struct wmi_fwtest_set_param_cmd_param {
3063 u32 tlv_header;
3064 u32 param_id;
3065 u32 param_value;
3066};
3067
3068struct wmi_pdev_set_param_cmd {
3069 u32 tlv_header;
3070 u32 pdev_id;
3071 u32 param_id;
3072 u32 param_value;
3073} __packed;
3074
3075struct wmi_pdev_set_ps_mode_cmd {
3076 u32 tlv_header;
3077 u32 vdev_id;
3078 u32 sta_ps_mode;
3079} __packed;
3080
3081struct wmi_pdev_suspend_cmd {
3082 u32 tlv_header;
3083 u32 pdev_id;
3084 u32 suspend_opt;
3085} __packed;
3086
3087struct wmi_pdev_resume_cmd {
3088 u32 tlv_header;
3089 u32 pdev_id;
3090} __packed;
3091
3092struct wmi_pdev_bss_chan_info_req_cmd {
3093 u32 tlv_header;
3094 /* ref wmi_bss_chan_info_req_type */
3095 u32 req_type;
3096 u32 pdev_id;
3097} __packed;
3098
3099struct wmi_ap_ps_peer_cmd {
3100 u32 tlv_header;
3101 u32 vdev_id;
3102 struct wmi_mac_addr peer_macaddr;
3103 u32 param;
3104 u32 value;
3105} __packed;
3106
3107struct wmi_sta_powersave_param_cmd {
3108 u32 tlv_header;
3109 u32 vdev_id;
3110 u32 param;
3111 u32 value;
3112} __packed;
3113
3114struct wmi_pdev_set_regdomain_cmd {
3115 u32 tlv_header;
3116 u32 pdev_id;
3117 u32 reg_domain;
3118 u32 reg_domain_2g;
3119 u32 reg_domain_5g;
3120 u32 conformance_test_limit_2g;
3121 u32 conformance_test_limit_5g;
3122 u32 dfs_domain;
3123} __packed;
3124
3125struct wmi_peer_set_param_cmd {
3126 u32 tlv_header;
3127 u32 vdev_id;
3128 struct wmi_mac_addr peer_macaddr;
3129 u32 param_id;
3130 u32 param_value;
3131} __packed;
3132
3133struct wmi_peer_flush_tids_cmd {
3134 u32 tlv_header;
3135 u32 vdev_id;
3136 struct wmi_mac_addr peer_macaddr;
3137 u32 peer_tid_bitmap;
3138} __packed;
3139
3140struct wmi_dfs_phyerr_offload_cmd {
3141 u32 tlv_header;
3142 u32 pdev_id;
3143} __packed;
3144
3145struct wmi_bcn_offload_ctrl_cmd {
3146 u32 tlv_header;
3147 u32 vdev_id;
3148 u32 bcn_ctrl_op;
3149} __packed;
3150
3151enum scan_dwelltime_adaptive_mode {
3152 SCAN_DWELL_MODE_DEFAULT = 0,
3153 SCAN_DWELL_MODE_CONSERVATIVE = 1,
3154 SCAN_DWELL_MODE_MODERATE = 2,
3155 SCAN_DWELL_MODE_AGGRESSIVE = 3,
3156 SCAN_DWELL_MODE_STATIC = 4
3157};
3158
3159#define WLAN_SSID_MAX_LEN 32
3160
3161struct element_info {
3162 u32 len;
3163 u8 *ptr;
3164};
3165
3166struct wlan_ssid {
3167 u8 length;
3168 u8 ssid[WLAN_SSID_MAX_LEN];
3169};
3170
3171#define WMI_IE_BITMAP_SIZE 8
3172
3173/* prefix used by scan requestor ids on the host */
3174#define WMI_HOST_SCAN_REQUESTOR_ID_PREFIX 0xA000
3175
3176/* prefix used by scan request ids generated on the host */
3177/* host cycles through the lower 12 bits to generate ids */
3178#define WMI_HOST_SCAN_REQ_ID_PREFIX 0xA000
3179
3180/* Values lower than this may be refused by some firmware revisions with a scan
3181 * completion with a timedout reason.
3182 */
3183#define WMI_SCAN_CHAN_MIN_TIME_MSEC 40
3184
3185/* Scan priority numbers must be sequential, starting with 0 */
3186enum wmi_scan_priority {
3187 WMI_SCAN_PRIORITY_VERY_LOW = 0,
3188 WMI_SCAN_PRIORITY_LOW,
3189 WMI_SCAN_PRIORITY_MEDIUM,
3190 WMI_SCAN_PRIORITY_HIGH,
3191 WMI_SCAN_PRIORITY_VERY_HIGH,
3192 WMI_SCAN_PRIORITY_COUNT /* number of priorities supported */
3193};
3194
3195enum wmi_scan_event_type {
3196 WMI_SCAN_EVENT_STARTED = BIT(0),
3197 WMI_SCAN_EVENT_COMPLETED = BIT(1),
3198 WMI_SCAN_EVENT_BSS_CHANNEL = BIT(2),
3199 WMI_SCAN_EVENT_FOREIGN_CHAN = BIT(3),
3200 WMI_SCAN_EVENT_DEQUEUED = BIT(4),
3201 /* possibly by high-prio scan */
3202 WMI_SCAN_EVENT_PREEMPTED = BIT(5),
3203 WMI_SCAN_EVENT_START_FAILED = BIT(6),
3204 WMI_SCAN_EVENT_RESTARTED = BIT(7),
3205 WMI_SCAN_EVENT_FOREIGN_CHAN_EXIT = BIT(8),
3206 WMI_SCAN_EVENT_SUSPENDED = BIT(9),
3207 WMI_SCAN_EVENT_RESUMED = BIT(10),
3208 WMI_SCAN_EVENT_MAX = BIT(15),
3209};
3210
3211enum wmi_scan_completion_reason {
3212 WMI_SCAN_REASON_COMPLETED,
3213 WMI_SCAN_REASON_CANCELLED,
3214 WMI_SCAN_REASON_PREEMPTED,
3215 WMI_SCAN_REASON_TIMEDOUT,
3216 WMI_SCAN_REASON_INTERNAL_FAILURE,
3217 WMI_SCAN_REASON_MAX,
3218};
3219
3220struct wmi_start_scan_cmd {
3221 u32 tlv_header;
3222 u32 scan_id;
3223 u32 scan_req_id;
3224 u32 vdev_id;
3225 u32 scan_priority;
3226 u32 notify_scan_events;
3227 u32 dwell_time_active;
3228 u32 dwell_time_passive;
3229 u32 min_rest_time;
3230 u32 max_rest_time;
3231 u32 repeat_probe_time;
3232 u32 probe_spacing_time;
3233 u32 idle_time;
3234 u32 max_scan_time;
3235 u32 probe_delay;
3236 u32 scan_ctrl_flags;
3237 u32 burst_duration;
3238 u32 num_chan;
3239 u32 num_bssid;
3240 u32 num_ssids;
3241 u32 ie_len;
3242 u32 n_probes;
3243 struct wmi_mac_addr mac_addr;
3244 struct wmi_mac_addr mac_mask;
3245 u32 ie_bitmap[WMI_IE_BITMAP_SIZE];
3246 u32 num_vendor_oui;
3247 u32 scan_ctrl_flags_ext;
3248 u32 dwell_time_active_2g;
3249 u32 dwell_time_active_6g;
3250 u32 dwell_time_passive_6g;
3251 u32 scan_start_offset;
3252} __packed;
3253
3254#define WMI_SCAN_FLAG_PASSIVE 0x1
3255#define WMI_SCAN_ADD_BCAST_PROBE_REQ 0x2
3256#define WMI_SCAN_ADD_CCK_RATES 0x4
3257#define WMI_SCAN_ADD_OFDM_RATES 0x8
3258#define WMI_SCAN_CHAN_STAT_EVENT 0x10
3259#define WMI_SCAN_FILTER_PROBE_REQ 0x20
3260#define WMI_SCAN_BYPASS_DFS_CHN 0x40
3261#define WMI_SCAN_CONTINUE_ON_ERROR 0x80
3262#define WMI_SCAN_FILTER_PROMISCUOS 0x100
3263#define WMI_SCAN_FLAG_FORCE_ACTIVE_ON_DFS 0x200
3264#define WMI_SCAN_ADD_TPC_IE_IN_PROBE_REQ 0x400
3265#define WMI_SCAN_ADD_DS_IE_IN_PROBE_REQ 0x800
3266#define WMI_SCAN_ADD_SPOOF_MAC_IN_PROBE_REQ 0x1000
3267#define WMI_SCAN_OFFCHAN_MGMT_TX 0x2000
3268#define WMI_SCAN_OFFCHAN_DATA_TX 0x4000
3269#define WMI_SCAN_CAPTURE_PHY_ERROR 0x8000
3270#define WMI_SCAN_FLAG_STRICT_PASSIVE_ON_PCHN 0x10000
3271#define WMI_SCAN_FLAG_HALF_RATE_SUPPORT 0x20000
3272#define WMI_SCAN_FLAG_QUARTER_RATE_SUPPORT 0x40000
3273#define WMI_SCAN_RANDOM_SEQ_NO_IN_PROBE_REQ 0x80000
3274#define WMI_SCAN_ENABLE_IE_WHTELIST_IN_PROBE_REQ 0x100000
3275
3276#define WMI_SCAN_DWELL_MODE_MASK 0x00E00000
3277#define WMI_SCAN_DWELL_MODE_SHIFT 21
3278#define WMI_SCAN_FLAG_EXT_PASSIVE_SCAN_START_TIME_ENHANCE 0x00000800
3279
3280#define WMI_SCAN_CONFIG_PER_CHANNEL_MASK GENMASK(19, 0)
3281#define WMI_SCAN_CH_FLAG_SCAN_ONLY_IF_RNR_FOUND BIT(20)
3282
3283enum {
3284 WMI_SCAN_DWELL_MODE_DEFAULT = 0,
3285 WMI_SCAN_DWELL_MODE_CONSERVATIVE = 1,
3286 WMI_SCAN_DWELL_MODE_MODERATE = 2,
3287 WMI_SCAN_DWELL_MODE_AGGRESSIVE = 3,
3288 WMI_SCAN_DWELL_MODE_STATIC = 4,
3289};
3290
3291#define WMI_SCAN_SET_DWELL_MODE(flag, mode) \
3292 ((flag) |= (((mode) << WMI_SCAN_DWELL_MODE_SHIFT) & \
3293 WMI_SCAN_DWELL_MODE_MASK))
3294
3295struct hint_short_ssid {
3296 u32 freq_flags;
3297 u32 short_ssid;
3298};
3299
3300struct hint_bssid {
3301 u32 freq_flags;
3302 struct wmi_mac_addr bssid;
3303};
3304
3305struct scan_req_params {
3306 u32 scan_id;
3307 u32 scan_req_id;
3308 u32 vdev_id;
3309 u32 pdev_id;
3310 enum wmi_scan_priority scan_priority;
3311 union {
3312 struct {
3313 u32 scan_ev_started:1,
3314 scan_ev_completed:1,
3315 scan_ev_bss_chan:1,
3316 scan_ev_foreign_chan:1,
3317 scan_ev_dequeued:1,
3318 scan_ev_preempted:1,
3319 scan_ev_start_failed:1,
3320 scan_ev_restarted:1,
3321 scan_ev_foreign_chn_exit:1,
3322 scan_ev_invalid:1,
3323 scan_ev_gpio_timeout:1,
3324 scan_ev_suspended:1,
3325 scan_ev_resumed:1;
3326 };
3327 u32 scan_events;
3328 };
3329 u32 scan_ctrl_flags_ext;
3330 u32 dwell_time_active;
3331 u32 dwell_time_active_2g;
3332 u32 dwell_time_passive;
3333 u32 dwell_time_active_6g;
3334 u32 dwell_time_passive_6g;
3335 u32 min_rest_time;
3336 u32 max_rest_time;
3337 u32 repeat_probe_time;
3338 u32 probe_spacing_time;
3339 u32 idle_time;
3340 u32 max_scan_time;
3341 u32 probe_delay;
3342 union {
3343 struct {
3344 u32 scan_f_passive:1,
3345 scan_f_bcast_probe:1,
3346 scan_f_cck_rates:1,
3347 scan_f_ofdm_rates:1,
3348 scan_f_chan_stat_evnt:1,
3349 scan_f_filter_prb_req:1,
3350 scan_f_bypass_dfs_chn:1,
3351 scan_f_continue_on_err:1,
3352 scan_f_offchan_mgmt_tx:1,
3353 scan_f_offchan_data_tx:1,
3354 scan_f_promisc_mode:1,
3355 scan_f_capture_phy_err:1,
3356 scan_f_strict_passive_pch:1,
3357 scan_f_half_rate:1,
3358 scan_f_quarter_rate:1,
3359 scan_f_force_active_dfs_chn:1,
3360 scan_f_add_tpc_ie_in_probe:1,
3361 scan_f_add_ds_ie_in_probe:1,
3362 scan_f_add_spoofed_mac_in_probe:1,
3363 scan_f_add_rand_seq_in_probe:1,
3364 scan_f_en_ie_whitelist_in_probe:1,
3365 scan_f_forced:1,
3366 scan_f_2ghz:1,
3367 scan_f_5ghz:1,
3368 scan_f_80mhz:1;
3369 };
3370 u32 scan_flags;
3371 };
3372 enum scan_dwelltime_adaptive_mode adaptive_dwell_time_mode;
3373 u32 burst_duration;
3374 u32 num_chan;
3375 u32 num_bssid;
3376 u32 num_ssids;
3377 u32 n_probes;
3378 u32 *chan_list;
3379 u32 notify_scan_events;
3380 struct wlan_ssid ssid[WLAN_SCAN_PARAMS_MAX_SSID];
3381 struct wmi_mac_addr bssid_list[WLAN_SCAN_PARAMS_MAX_BSSID];
3382 struct element_info extraie;
3383 struct element_info htcap;
3384 struct element_info vhtcap;
3385 u32 num_hint_s_ssid;
3386 u32 num_hint_bssid;
3387 struct hint_short_ssid hint_s_ssid[WLAN_SCAN_MAX_HINT_S_SSID];
3388 struct hint_bssid hint_bssid[WLAN_SCAN_MAX_HINT_BSSID];
3389 struct wmi_mac_addr mac_addr;
3390 struct wmi_mac_addr mac_mask;
3391};
3392
3393struct wmi_ssid_arg {
3394 int len;
3395 const u8 *ssid;
3396};
3397
3398struct wmi_bssid_arg {
3399 const u8 *bssid;
3400};
3401
3402struct wmi_start_scan_arg {
3403 u32 scan_id;
3404 u32 scan_req_id;
3405 u32 vdev_id;
3406 u32 scan_priority;
3407 u32 notify_scan_events;
3408 u32 dwell_time_active;
3409 u32 dwell_time_passive;
3410 u32 min_rest_time;
3411 u32 max_rest_time;
3412 u32 repeat_probe_time;
3413 u32 probe_spacing_time;
3414 u32 idle_time;
3415 u32 max_scan_time;
3416 u32 probe_delay;
3417 u32 scan_ctrl_flags;
3418
3419 u32 ie_len;
3420 u32 n_channels;
3421 u32 n_ssids;
3422 u32 n_bssids;
3423
3424 u8 ie[WLAN_SCAN_PARAMS_MAX_IE_LEN];
3425 u32 channels[64];
3426 struct wmi_ssid_arg ssids[WLAN_SCAN_PARAMS_MAX_SSID];
3427 struct wmi_bssid_arg bssids[WLAN_SCAN_PARAMS_MAX_BSSID];
3428};
3429
3430#define WMI_SCAN_STOP_ONE 0x00000000
3431#define WMI_SCN_STOP_VAP_ALL 0x01000000
3432#define WMI_SCAN_STOP_ALL 0x04000000
3433
3434/* Prefix 0xA000 indicates that the scan request
3435 * is trigger by HOST
3436 */
3437#define ATH11K_SCAN_ID 0xA000
3438
3439enum scan_cancel_req_type {
3440 WLAN_SCAN_CANCEL_SINGLE = 1,
3441 WLAN_SCAN_CANCEL_VDEV_ALL,
3442 WLAN_SCAN_CANCEL_PDEV_ALL,
3443};
3444
3445struct scan_cancel_param {
3446 u32 requester;
3447 u32 scan_id;
3448 enum scan_cancel_req_type req_type;
3449 u32 vdev_id;
3450 u32 pdev_id;
3451};
3452
3453struct wmi_bcn_send_from_host_cmd {
3454 u32 tlv_header;
3455 u32 vdev_id;
3456 u32 data_len;
3457 union {
3458 u32 frag_ptr;
3459 u32 frag_ptr_lo;
3460 };
3461 u32 frame_ctrl;
3462 u32 dtim_flag;
3463 u32 bcn_antenna;
3464 u32 frag_ptr_hi;
3465};
3466
3467#define WMI_CHAN_INFO_MODE GENMASK(5, 0)
3468#define WMI_CHAN_INFO_HT40_PLUS BIT(6)
3469#define WMI_CHAN_INFO_PASSIVE BIT(7)
3470#define WMI_CHAN_INFO_ADHOC_ALLOWED BIT(8)
3471#define WMI_CHAN_INFO_AP_DISABLED BIT(9)
3472#define WMI_CHAN_INFO_DFS BIT(10)
3473#define WMI_CHAN_INFO_ALLOW_HT BIT(11)
3474#define WMI_CHAN_INFO_ALLOW_VHT BIT(12)
3475#define WMI_CHAN_INFO_CHAN_CHANGE_CAUSE_CSA BIT(13)
3476#define WMI_CHAN_INFO_HALF_RATE BIT(14)
3477#define WMI_CHAN_INFO_QUARTER_RATE BIT(15)
3478#define WMI_CHAN_INFO_DFS_FREQ2 BIT(16)
3479#define WMI_CHAN_INFO_ALLOW_HE BIT(17)
3480#define WMI_CHAN_INFO_PSC BIT(18)
3481
3482#define WMI_CHAN_REG_INFO1_MIN_PWR GENMASK(7, 0)
3483#define WMI_CHAN_REG_INFO1_MAX_PWR GENMASK(15, 8)
3484#define WMI_CHAN_REG_INFO1_MAX_REG_PWR GENMASK(23, 16)
3485#define WMI_CHAN_REG_INFO1_REG_CLS GENMASK(31, 24)
3486
3487#define WMI_CHAN_REG_INFO2_ANT_MAX GENMASK(7, 0)
3488#define WMI_CHAN_REG_INFO2_MAX_TX_PWR GENMASK(15, 8)
3489
3490struct wmi_channel {
3491 u32 tlv_header;
3492 u32 mhz;
3493 u32 band_center_freq1;
3494 u32 band_center_freq2;
3495 u32 info;
3496 u32 reg_info_1;
3497 u32 reg_info_2;
3498} __packed;
3499
3500struct wmi_mgmt_params {
3501 void *tx_frame;
3502 u16 frm_len;
3503 u8 vdev_id;
3504 u16 chanfreq;
3505 void *pdata;
3506 u16 desc_id;
3507 u8 *macaddr;
3508};
3509
3510enum wmi_sta_ps_mode {
3511 WMI_STA_PS_MODE_DISABLED = 0,
3512 WMI_STA_PS_MODE_ENABLED = 1,
3513};
3514
3515#define WMI_SMPS_MASK_LOWER_16BITS 0xFF
3516#define WMI_SMPS_MASK_UPPER_3BITS 0x7
3517#define WMI_SMPS_PARAM_VALUE_SHIFT 29
3518
3519#define ATH11K_WMI_FW_HANG_ASSERT_TYPE 1
3520#define ATH11K_WMI_FW_HANG_DELAY 0
3521
3522/* type, 0:unused 1: ASSERT 2: not respond detect command
3523 * delay_time_ms, the simulate will delay time
3524 */
3525
3526struct wmi_force_fw_hang_cmd {
3527 u32 tlv_header;
3528 u32 type;
3529 u32 delay_time_ms;
3530};
3531
3532struct wmi_vdev_set_param_cmd {
3533 u32 tlv_header;
3534 u32 vdev_id;
3535 u32 param_id;
3536 u32 param_value;
3537} __packed;
3538
3539enum wmi_stats_id {
3540 WMI_REQUEST_PEER_STAT = BIT(0),
3541 WMI_REQUEST_AP_STAT = BIT(1),
3542 WMI_REQUEST_PDEV_STAT = BIT(2),
3543 WMI_REQUEST_VDEV_STAT = BIT(3),
3544 WMI_REQUEST_BCNFLT_STAT = BIT(4),
3545 WMI_REQUEST_VDEV_RATE_STAT = BIT(5),
3546 WMI_REQUEST_INST_STAT = BIT(6),
3547 WMI_REQUEST_MIB_STAT = BIT(7),
3548 WMI_REQUEST_RSSI_PER_CHAIN_STAT = BIT(8),
3549 WMI_REQUEST_CONGESTION_STAT = BIT(9),
3550 WMI_REQUEST_PEER_EXTD_STAT = BIT(10),
3551 WMI_REQUEST_BCN_STAT = BIT(11),
3552 WMI_REQUEST_BCN_STAT_RESET = BIT(12),
3553 WMI_REQUEST_PEER_EXTD2_STAT = BIT(13),
3554};
3555
3556struct wmi_request_stats_cmd {
3557 u32 tlv_header;
3558 enum wmi_stats_id stats_id;
3559 u32 vdev_id;
3560 struct wmi_mac_addr peer_macaddr;
3561 u32 pdev_id;
3562} __packed;
3563
3564struct wmi_get_pdev_temperature_cmd {
3565 u32 tlv_header;
3566 u32 param;
3567 u32 pdev_id;
3568} __packed;
3569
3570struct wmi_ftm_seg_hdr {
3571 u32 len;
3572 u32 msgref;
3573 u32 segmentinfo;
3574 u32 pdev_id;
3575} __packed;
3576
3577struct wmi_ftm_cmd {
3578 u32 tlv_header;
3579 struct wmi_ftm_seg_hdr seg_hdr;
3580 u8 data[];
3581} __packed;
3582
3583struct wmi_ftm_event_msg {
3584 struct wmi_ftm_seg_hdr seg_hdr;
3585 u8 data[];
3586} __packed;
3587
3588#define WMI_BEACON_TX_BUFFER_SIZE 512
3589
3590#define WMI_EMA_TMPL_IDX_SHIFT 8
3591#define WMI_EMA_FIRST_TMPL_SHIFT 16
3592#define WMI_EMA_LAST_TMPL_SHIFT 24
3593
3594struct wmi_bcn_tmpl_cmd {
3595 u32 tlv_header;
3596 u32 vdev_id;
3597 u32 tim_ie_offset;
3598 u32 buf_len;
3599 u32 csa_switch_count_offset;
3600 u32 ext_csa_switch_count_offset;
3601 u32 csa_event_bitmap;
3602 u32 mbssid_ie_offset;
3603 u32 esp_ie_offset;
3604 u32 csc_switch_count_offset;
3605 u32 csc_event_bitmap;
3606 u32 mu_edca_ie_offset;
3607 u32 feature_enable_bitmap;
3608 u32 ema_params;
3609} __packed;
3610
3611struct wmi_key_seq_counter {
3612 u32 key_seq_counter_l;
3613 u32 key_seq_counter_h;
3614} __packed;
3615
3616struct wmi_vdev_install_key_cmd {
3617 u32 tlv_header;
3618 u32 vdev_id;
3619 struct wmi_mac_addr peer_macaddr;
3620 u32 key_idx;
3621 u32 key_flags;
3622 u32 key_cipher;
3623 struct wmi_key_seq_counter key_rsc_counter;
3624 struct wmi_key_seq_counter key_global_rsc_counter;
3625 struct wmi_key_seq_counter key_tsc_counter;
3626 u8 wpi_key_rsc_counter[16];
3627 u8 wpi_key_tsc_counter[16];
3628 u32 key_len;
3629 u32 key_txmic_len;
3630 u32 key_rxmic_len;
3631 u32 is_group_key_id_valid;
3632 u32 group_key_id;
3633
3634 /* Followed by key_data containing key followed by
3635 * tx mic and then rx mic
3636 */
3637} __packed;
3638
3639struct wmi_vdev_install_key_arg {
3640 u32 vdev_id;
3641 const u8 *macaddr;
3642 u32 key_idx;
3643 u32 key_flags;
3644 u32 key_cipher;
3645 u32 key_len;
3646 u32 key_txmic_len;
3647 u32 key_rxmic_len;
3648 u64 key_rsc_counter;
3649 const void *key_data;
3650};
3651
3652#define WMI_MAX_SUPPORTED_RATES 128
3653#define WMI_HOST_MAX_HECAP_PHY_SIZE 3
3654#define WMI_HOST_MAX_HE_RATE_SET 3
3655#define WMI_HECAP_TXRX_MCS_NSS_IDX_80 0
3656#define WMI_HECAP_TXRX_MCS_NSS_IDX_160 1
3657#define WMI_HECAP_TXRX_MCS_NSS_IDX_80_80 2
3658
3659struct wmi_rate_set_arg {
3660 u32 num_rates;
3661 u8 rates[WMI_MAX_SUPPORTED_RATES];
3662};
3663
3664struct peer_assoc_params {
3665 struct wmi_mac_addr peer_macaddr;
3666 u32 vdev_id;
3667 u32 peer_new_assoc;
3668 u32 peer_associd;
3669 u32 peer_flags;
3670 u32 peer_caps;
3671 u32 peer_listen_intval;
3672 u32 peer_ht_caps;
3673 u32 peer_max_mpdu;
3674 u32 peer_mpdu_density;
3675 u32 peer_rate_caps;
3676 u32 peer_nss;
3677 u32 peer_vht_caps;
3678 u32 peer_phymode;
3679 u32 peer_ht_info[2];
3680 struct wmi_rate_set_arg peer_legacy_rates;
3681 struct wmi_rate_set_arg peer_ht_rates;
3682 u32 rx_max_rate;
3683 u32 rx_mcs_set;
3684 u32 tx_max_rate;
3685 u32 tx_mcs_set;
3686 u8 vht_capable;
3687 u8 min_data_rate;
3688 u32 tx_max_mcs_nss;
3689 u32 peer_bw_rxnss_override;
3690 bool is_pmf_enabled;
3691 bool is_wme_set;
3692 bool qos_flag;
3693 bool apsd_flag;
3694 bool ht_flag;
3695 bool bw_40;
3696 bool bw_80;
3697 bool bw_160;
3698 bool stbc_flag;
3699 bool ldpc_flag;
3700 bool static_mimops_flag;
3701 bool dynamic_mimops_flag;
3702 bool spatial_mux_flag;
3703 bool vht_flag;
3704 bool vht_ng_flag;
3705 bool need_ptk_4_way;
3706 bool need_gtk_2_way;
3707 bool auth_flag;
3708 bool safe_mode_enabled;
3709 bool amsdu_disable;
3710 /* Use common structure */
3711 u8 peer_mac[ETH_ALEN];
3712
3713 bool he_flag;
3714 u32 peer_he_cap_macinfo[2];
3715 u32 peer_he_cap_macinfo_internal;
3716 u32 peer_he_caps_6ghz;
3717 u32 peer_he_ops;
3718 u32 peer_he_cap_phyinfo[WMI_HOST_MAX_HECAP_PHY_SIZE];
3719 u32 peer_he_mcs_count;
3720 u32 peer_he_rx_mcs_set[WMI_HOST_MAX_HE_RATE_SET];
3721 u32 peer_he_tx_mcs_set[WMI_HOST_MAX_HE_RATE_SET];
3722 bool twt_responder;
3723 bool twt_requester;
3724 bool is_assoc;
3725 struct ath11k_ppe_threshold peer_ppet;
3726};
3727
3728struct wmi_peer_assoc_complete_cmd {
3729 u32 tlv_header;
3730 struct wmi_mac_addr peer_macaddr;
3731 u32 vdev_id;
3732 u32 peer_new_assoc;
3733 u32 peer_associd;
3734 u32 peer_flags;
3735 u32 peer_caps;
3736 u32 peer_listen_intval;
3737 u32 peer_ht_caps;
3738 u32 peer_max_mpdu;
3739 u32 peer_mpdu_density;
3740 u32 peer_rate_caps;
3741 u32 peer_nss;
3742 u32 peer_vht_caps;
3743 u32 peer_phymode;
3744 u32 peer_ht_info[2];
3745 u32 num_peer_legacy_rates;
3746 u32 num_peer_ht_rates;
3747 u32 peer_bw_rxnss_override;
3748 struct wmi_ppe_threshold peer_ppet;
3749 u32 peer_he_cap_info;
3750 u32 peer_he_ops;
3751 u32 peer_he_cap_phy[WMI_MAX_HECAP_PHY_SIZE];
3752 u32 peer_he_mcs;
3753 u32 peer_he_cap_info_ext;
3754 u32 peer_he_cap_info_internal;
3755 u32 min_data_rate;
3756 u32 peer_he_caps_6ghz;
3757} __packed;
3758
3759struct wmi_stop_scan_cmd {
3760 u32 tlv_header;
3761 u32 requestor;
3762 u32 scan_id;
3763 u32 req_type;
3764 u32 vdev_id;
3765 u32 pdev_id;
3766};
3767
3768struct scan_chan_list_params {
3769 u32 pdev_id;
3770 u16 nallchans;
3771 struct channel_param ch_param[];
3772};
3773
3774struct wmi_scan_chan_list_cmd {
3775 u32 tlv_header;
3776 u32 num_scan_chans;
3777 u32 flags;
3778 u32 pdev_id;
3779} __packed;
3780
3781struct wmi_scan_prob_req_oui_cmd {
3782 u32 tlv_header;
3783 u32 prob_req_oui;
3784} __packed;
3785
3786#define WMI_MGMT_SEND_DOWNLD_LEN 64
3787
3788#define WMI_TX_PARAMS_DWORD0_POWER GENMASK(7, 0)
3789#define WMI_TX_PARAMS_DWORD0_MCS_MASK GENMASK(19, 8)
3790#define WMI_TX_PARAMS_DWORD0_NSS_MASK GENMASK(27, 20)
3791#define WMI_TX_PARAMS_DWORD0_RETRY_LIMIT GENMASK(31, 28)
3792
3793#define WMI_TX_PARAMS_DWORD1_CHAIN_MASK GENMASK(7, 0)
3794#define WMI_TX_PARAMS_DWORD1_BW_MASK GENMASK(14, 8)
3795#define WMI_TX_PARAMS_DWORD1_PREAMBLE_TYPE GENMASK(19, 15)
3796#define WMI_TX_PARAMS_DWORD1_FRAME_TYPE BIT(20)
3797#define WMI_TX_PARAMS_DWORD1_RSVD GENMASK(31, 21)
3798
3799struct wmi_mgmt_send_params {
3800 u32 tlv_header;
3801 u32 tx_params_dword0;
3802 u32 tx_params_dword1;
3803};
3804
3805struct wmi_mgmt_send_cmd {
3806 u32 tlv_header;
3807 u32 vdev_id;
3808 u32 desc_id;
3809 u32 chanfreq;
3810 u32 paddr_lo;
3811 u32 paddr_hi;
3812 u32 frame_len;
3813 u32 buf_len;
3814 u32 tx_params_valid;
3815
3816 /* This TLV is followed by struct wmi_mgmt_frame */
3817
3818 /* Followed by struct wmi_mgmt_send_params */
3819} __packed;
3820
3821struct wmi_sta_powersave_mode_cmd {
3822 u32 tlv_header;
3823 u32 vdev_id;
3824 u32 sta_ps_mode;
3825};
3826
3827struct wmi_sta_smps_force_mode_cmd {
3828 u32 tlv_header;
3829 u32 vdev_id;
3830 u32 forced_mode;
3831};
3832
3833struct wmi_sta_smps_param_cmd {
3834 u32 tlv_header;
3835 u32 vdev_id;
3836 u32 param;
3837 u32 value;
3838};
3839
3840struct wmi_bcn_prb_info {
3841 u32 tlv_header;
3842 u32 caps;
3843 u32 erp;
3844} __packed;
3845
3846enum {
3847 WMI_PDEV_SUSPEND,
3848 WMI_PDEV_SUSPEND_AND_DISABLE_INTR,
3849};
3850
3851struct green_ap_ps_params {
3852 u32 value;
3853};
3854
3855struct wmi_pdev_green_ap_ps_enable_cmd_param {
3856 u32 tlv_header;
3857 u32 pdev_id;
3858 u32 enable;
3859};
3860
3861struct ap_ps_params {
3862 u32 vdev_id;
3863 u32 param;
3864 u32 value;
3865};
3866
3867struct vdev_set_params {
3868 u32 if_id;
3869 u32 param_id;
3870 u32 param_value;
3871};
3872
3873struct stats_request_params {
3874 u32 stats_id;
3875 u32 vdev_id;
3876 u32 pdev_id;
3877};
3878
3879struct wmi_set_current_country_params {
3880 u8 alpha2[3];
3881};
3882
3883struct wmi_set_current_country_cmd {
3884 u32 tlv_header;
3885 u32 pdev_id;
3886 u32 new_alpha2;
3887} __packed;
3888
3889enum set_init_cc_type {
3890 WMI_COUNTRY_INFO_TYPE_ALPHA,
3891 WMI_COUNTRY_INFO_TYPE_COUNTRY_CODE,
3892 WMI_COUNTRY_INFO_TYPE_REGDOMAIN,
3893};
3894
3895enum set_init_cc_flags {
3896 INVALID_CC,
3897 CC_IS_SET,
3898 REGDMN_IS_SET,
3899 ALPHA_IS_SET,
3900};
3901
3902struct wmi_init_country_params {
3903 union {
3904 u16 country_code;
3905 u16 regdom_id;
3906 u8 alpha2[3];
3907 } cc_info;
3908 enum set_init_cc_flags flags;
3909};
3910
3911struct wmi_init_country_cmd {
3912 u32 tlv_header;
3913 u32 pdev_id;
3914 u32 init_cc_type;
3915 union {
3916 u32 country_code;
3917 u32 regdom_id;
3918 u32 alpha2;
3919 } cc_info;
3920} __packed;
3921
3922struct wmi_11d_scan_start_params {
3923 u32 vdev_id;
3924 u32 scan_period_msec;
3925 u32 start_interval_msec;
3926};
3927
3928struct wmi_11d_scan_start_cmd {
3929 u32 tlv_header;
3930 u32 vdev_id;
3931 u32 scan_period_msec;
3932 u32 start_interval_msec;
3933} __packed;
3934
3935struct wmi_11d_scan_stop_cmd {
3936 u32 tlv_header;
3937 u32 vdev_id;
3938} __packed;
3939
3940struct wmi_11d_new_cc_ev {
3941 u32 new_alpha2;
3942} __packed;
3943
3944#define THERMAL_LEVELS 1
3945struct tt_level_config {
3946 u32 tmplwm;
3947 u32 tmphwm;
3948 u32 dcoffpercent;
3949 u32 priority;
3950};
3951
3952struct thermal_mitigation_params {
3953 u32 pdev_id;
3954 u32 enable;
3955 u32 dc;
3956 u32 dc_per_event;
3957 struct tt_level_config levelconf[THERMAL_LEVELS];
3958};
3959
3960struct wmi_therm_throt_config_request_cmd {
3961 u32 tlv_header;
3962 u32 pdev_id;
3963 u32 enable;
3964 u32 dc;
3965 u32 dc_per_event;
3966 u32 therm_throt_levels;
3967} __packed;
3968
3969struct wmi_therm_throt_level_config_info {
3970 u32 tlv_header;
3971 u32 temp_lwm;
3972 u32 temp_hwm;
3973 u32 dc_off_percent;
3974 u32 prio;
3975} __packed;
3976
3977struct wmi_delba_send_cmd {
3978 u32 tlv_header;
3979 u32 vdev_id;
3980 struct wmi_mac_addr peer_macaddr;
3981 u32 tid;
3982 u32 initiator;
3983 u32 reasoncode;
3984} __packed;
3985
3986struct wmi_addba_setresponse_cmd {
3987 u32 tlv_header;
3988 u32 vdev_id;
3989 struct wmi_mac_addr peer_macaddr;
3990 u32 tid;
3991 u32 statuscode;
3992} __packed;
3993
3994struct wmi_addba_send_cmd {
3995 u32 tlv_header;
3996 u32 vdev_id;
3997 struct wmi_mac_addr peer_macaddr;
3998 u32 tid;
3999 u32 buffersize;
4000} __packed;
4001
4002struct wmi_addba_clear_resp_cmd {
4003 u32 tlv_header;
4004 u32 vdev_id;
4005 struct wmi_mac_addr peer_macaddr;
4006} __packed;
4007
4008struct wmi_pdev_pktlog_filter_info {
4009 u32 tlv_header;
4010 struct wmi_mac_addr peer_macaddr;
4011} __packed;
4012
4013struct wmi_pdev_pktlog_filter_cmd {
4014 u32 tlv_header;
4015 u32 pdev_id;
4016 u32 enable;
4017 u32 filter_type;
4018 u32 num_mac;
4019} __packed;
4020
4021enum ath11k_wmi_pktlog_enable {
4022 ATH11K_WMI_PKTLOG_ENABLE_AUTO = 0,
4023 ATH11K_WMI_PKTLOG_ENABLE_FORCE = 1,
4024};
4025
4026struct wmi_pktlog_enable_cmd {
4027 u32 tlv_header;
4028 u32 pdev_id;
4029 u32 evlist; /* WMI_PKTLOG_EVENT */
4030 u32 enable;
4031} __packed;
4032
4033struct wmi_pktlog_disable_cmd {
4034 u32 tlv_header;
4035 u32 pdev_id;
4036} __packed;
4037
4038#define DFS_PHYERR_UNIT_TEST_CMD 0
4039#define DFS_UNIT_TEST_MODULE 0x2b
4040#define DFS_UNIT_TEST_TOKEN 0xAA
4041
4042enum dfs_test_args_idx {
4043 DFS_TEST_CMDID = 0,
4044 DFS_TEST_PDEV_ID,
4045 DFS_TEST_RADAR_PARAM,
4046 DFS_MAX_TEST_ARGS,
4047};
4048
4049struct wmi_dfs_unit_test_arg {
4050 u32 cmd_id;
4051 u32 pdev_id;
4052 u32 radar_param;
4053};
4054
4055struct wmi_unit_test_cmd {
4056 u32 tlv_header;
4057 u32 vdev_id;
4058 u32 module_id;
4059 u32 num_args;
4060 u32 diag_token;
4061 /* Followed by test args*/
4062} __packed;
4063
4064#define MAX_SUPPORTED_RATES 128
4065
4066struct beacon_tmpl_params {
4067 u8 vdev_id;
4068 u32 tim_ie_offset;
4069 u32 tmpl_len;
4070 u32 tmpl_len_aligned;
4071 u32 csa_switch_count_offset;
4072 u32 ext_csa_switch_count_offset;
4073 u8 *frm;
4074};
4075
4076struct wmi_rate_set {
4077 u32 num_rates;
4078 u32 rates[(MAX_SUPPORTED_RATES / 4) + 1];
4079};
4080
4081struct wmi_vht_rate_set {
4082 u32 tlv_header;
4083 u32 rx_max_rate;
4084 u32 rx_mcs_set;
4085 u32 tx_max_rate;
4086 u32 tx_mcs_set;
4087 u32 tx_max_mcs_nss;
4088} __packed;
4089
4090struct wmi_he_rate_set {
4091 u32 tlv_header;
4092
4093 /* MCS at which the peer can receive */
4094 u32 rx_mcs_set;
4095
4096 /* MCS at which the peer can transmit */
4097 u32 tx_mcs_set;
4098} __packed;
4099
4100#define MAX_REG_RULES 10
4101#define REG_ALPHA2_LEN 2
4102#define MAX_6GHZ_REG_RULES 5
4103
4104enum wmi_start_event_param {
4105 WMI_VDEV_START_RESP_EVENT = 0,
4106 WMI_VDEV_RESTART_RESP_EVENT,
4107};
4108
4109struct wmi_vdev_start_resp_event {
4110 u32 vdev_id;
4111 u32 requestor_id;
4112 enum wmi_start_event_param resp_type;
4113 u32 status;
4114 u32 chain_mask;
4115 u32 smps_mode;
4116 union {
4117 u32 mac_id;
4118 u32 pdev_id;
4119 };
4120 u32 cfgd_tx_streams;
4121 u32 cfgd_rx_streams;
4122} __packed;
4123
4124/* VDEV start response status codes */
4125enum wmi_vdev_start_resp_status_code {
4126 WMI_VDEV_START_RESPONSE_STATUS_SUCCESS = 0,
4127 WMI_VDEV_START_RESPONSE_INVALID_VDEVID = 1,
4128 WMI_VDEV_START_RESPONSE_NOT_SUPPORTED = 2,
4129 WMI_VDEV_START_RESPONSE_DFS_VIOLATION = 3,
4130 WMI_VDEV_START_RESPONSE_INVALID_REGDOMAIN = 4,
4131};
4132
4133/* Regaulatory Rule Flags Passed by FW */
4134#define REGULATORY_CHAN_DISABLED BIT(0)
4135#define REGULATORY_CHAN_NO_IR BIT(1)
4136#define REGULATORY_CHAN_RADAR BIT(3)
4137#define REGULATORY_CHAN_NO_OFDM BIT(6)
4138#define REGULATORY_CHAN_INDOOR_ONLY BIT(9)
4139
4140#define REGULATORY_CHAN_NO_HT40 BIT(4)
4141#define REGULATORY_CHAN_NO_80MHZ BIT(7)
4142#define REGULATORY_CHAN_NO_160MHZ BIT(8)
4143#define REGULATORY_CHAN_NO_20MHZ BIT(11)
4144#define REGULATORY_CHAN_NO_10MHZ BIT(12)
4145
4146enum wmi_reg_chan_list_cmd_type {
4147 WMI_REG_CHAN_LIST_CC_ID = 0,
4148 WMI_REG_CHAN_LIST_CC_EXT_ID = 1,
4149};
4150
4151enum wmi_reg_cc_setting_code {
4152 WMI_REG_SET_CC_STATUS_PASS = 0,
4153 WMI_REG_CURRENT_ALPHA2_NOT_FOUND = 1,
4154 WMI_REG_INIT_ALPHA2_NOT_FOUND = 2,
4155 WMI_REG_SET_CC_CHANGE_NOT_ALLOWED = 3,
4156 WMI_REG_SET_CC_STATUS_NO_MEMORY = 4,
4157 WMI_REG_SET_CC_STATUS_FAIL = 5,
4158
4159 /* add new setting code above, update in
4160 * @enum cc_setting_code as well.
4161 * Also handle it in ath11k_wmi_cc_setting_code_to_reg()
4162 */
4163};
4164
4165enum cc_setting_code {
4166 REG_SET_CC_STATUS_PASS = 0,
4167 REG_CURRENT_ALPHA2_NOT_FOUND = 1,
4168 REG_INIT_ALPHA2_NOT_FOUND = 2,
4169 REG_SET_CC_CHANGE_NOT_ALLOWED = 3,
4170 REG_SET_CC_STATUS_NO_MEMORY = 4,
4171 REG_SET_CC_STATUS_FAIL = 5,
4172
4173 /* add new setting code above, update in
4174 * @enum wmi_reg_cc_setting_code as well.
4175 * Also handle it in ath11k_cc_status_to_str()
4176 */
4177};
4178
4179static inline enum cc_setting_code
4180ath11k_wmi_cc_setting_code_to_reg(enum wmi_reg_cc_setting_code status_code)
4181{
4182 switch (status_code) {
4183 case WMI_REG_SET_CC_STATUS_PASS:
4184 return REG_SET_CC_STATUS_PASS;
4185 case WMI_REG_CURRENT_ALPHA2_NOT_FOUND:
4186 return REG_CURRENT_ALPHA2_NOT_FOUND;
4187 case WMI_REG_INIT_ALPHA2_NOT_FOUND:
4188 return REG_INIT_ALPHA2_NOT_FOUND;
4189 case WMI_REG_SET_CC_CHANGE_NOT_ALLOWED:
4190 return REG_SET_CC_CHANGE_NOT_ALLOWED;
4191 case WMI_REG_SET_CC_STATUS_NO_MEMORY:
4192 return REG_SET_CC_STATUS_NO_MEMORY;
4193 case WMI_REG_SET_CC_STATUS_FAIL:
4194 return REG_SET_CC_STATUS_FAIL;
4195 }
4196
4197 return REG_SET_CC_STATUS_FAIL;
4198}
4199
4200static inline const char *ath11k_cc_status_to_str(enum cc_setting_code code)
4201{
4202 switch (code) {
4203 case REG_SET_CC_STATUS_PASS:
4204 return "REG_SET_CC_STATUS_PASS";
4205 case REG_CURRENT_ALPHA2_NOT_FOUND:
4206 return "REG_CURRENT_ALPHA2_NOT_FOUND";
4207 case REG_INIT_ALPHA2_NOT_FOUND:
4208 return "REG_INIT_ALPHA2_NOT_FOUND";
4209 case REG_SET_CC_CHANGE_NOT_ALLOWED:
4210 return "REG_SET_CC_CHANGE_NOT_ALLOWED";
4211 case REG_SET_CC_STATUS_NO_MEMORY:
4212 return "REG_SET_CC_STATUS_NO_MEMORY";
4213 case REG_SET_CC_STATUS_FAIL:
4214 return "REG_SET_CC_STATUS_FAIL";
4215 }
4216
4217 return "Unknown CC status";
4218}
4219
4220enum wmi_reg_6ghz_ap_type {
4221 WMI_REG_INDOOR_AP = 0,
4222 WMI_REG_STANDARD_POWER_AP = 1,
4223 WMI_REG_VERY_LOW_POWER_AP = 2,
4224
4225 /* add AP type above, handle in ath11k_6ghz_ap_type_to_str()
4226 */
4227 WMI_REG_CURRENT_MAX_AP_TYPE,
4228 WMI_REG_MAX_AP_TYPE = 7,
4229};
4230
4231static inline const char *
4232ath11k_6ghz_ap_type_to_str(enum wmi_reg_6ghz_ap_type type)
4233{
4234 switch (type) {
4235 case WMI_REG_INDOOR_AP:
4236 return "INDOOR AP";
4237 case WMI_REG_STANDARD_POWER_AP:
4238 return "STANDARD POWER AP";
4239 case WMI_REG_VERY_LOW_POWER_AP:
4240 return "VERY LOW POWER AP";
4241 case WMI_REG_CURRENT_MAX_AP_TYPE:
4242 return "CURRENT_MAX_AP_TYPE";
4243 case WMI_REG_MAX_AP_TYPE:
4244 return "MAX_AP_TYPE";
4245 }
4246
4247 return "unknown 6 GHz AP type";
4248}
4249
4250enum wmi_reg_6ghz_client_type {
4251 WMI_REG_DEFAULT_CLIENT = 0,
4252 WMI_REG_SUBORDINATE_CLIENT = 1,
4253 WMI_REG_MAX_CLIENT_TYPE = 2,
4254
4255 /* add client type above, handle it in
4256 * ath11k_6ghz_client_type_to_str()
4257 */
4258};
4259
4260static inline const char *
4261ath11k_6ghz_client_type_to_str(enum wmi_reg_6ghz_client_type type)
4262{
4263 switch (type) {
4264 case WMI_REG_DEFAULT_CLIENT:
4265 return "DEFAULT CLIENT";
4266 case WMI_REG_SUBORDINATE_CLIENT:
4267 return "SUBORDINATE CLIENT";
4268 case WMI_REG_MAX_CLIENT_TYPE:
4269 return "MAX_CLIENT_TYPE";
4270 }
4271
4272 return "unknown 6 GHz client type";
4273}
4274
4275enum reg_subdomains_6ghz {
4276 EMPTY_6GHZ = 0x0,
4277 FCC1_CLIENT_LPI_REGULAR_6GHZ = 0x01,
4278 FCC1_CLIENT_SP_6GHZ = 0x02,
4279 FCC1_AP_LPI_6GHZ = 0x03,
4280 FCC1_CLIENT_LPI_SUBORDINATE = FCC1_AP_LPI_6GHZ,
4281 FCC1_AP_SP_6GHZ = 0x04,
4282 ETSI1_LPI_6GHZ = 0x10,
4283 ETSI1_VLP_6GHZ = 0x11,
4284 ETSI2_LPI_6GHZ = 0x12,
4285 ETSI2_VLP_6GHZ = 0x13,
4286 APL1_LPI_6GHZ = 0x20,
4287 APL1_VLP_6GHZ = 0x21,
4288
4289 /* add sub-domain above, handle it in
4290 * ath11k_sub_reg_6ghz_to_str()
4291 */
4292};
4293
4294static inline const char *
4295ath11k_sub_reg_6ghz_to_str(enum reg_subdomains_6ghz sub_id)
4296{
4297 switch (sub_id) {
4298 case EMPTY_6GHZ:
4299 return "N/A";
4300 case FCC1_CLIENT_LPI_REGULAR_6GHZ:
4301 return "FCC1_CLIENT_LPI_REGULAR_6GHZ";
4302 case FCC1_CLIENT_SP_6GHZ:
4303 return "FCC1_CLIENT_SP_6GHZ";
4304 case FCC1_AP_LPI_6GHZ:
4305 return "FCC1_AP_LPI_6GHZ/FCC1_CLIENT_LPI_SUBORDINATE";
4306 case FCC1_AP_SP_6GHZ:
4307 return "FCC1_AP_SP_6GHZ";
4308 case ETSI1_LPI_6GHZ:
4309 return "ETSI1_LPI_6GHZ";
4310 case ETSI1_VLP_6GHZ:
4311 return "ETSI1_VLP_6GHZ";
4312 case ETSI2_LPI_6GHZ:
4313 return "ETSI2_LPI_6GHZ";
4314 case ETSI2_VLP_6GHZ:
4315 return "ETSI2_VLP_6GHZ";
4316 case APL1_LPI_6GHZ:
4317 return "APL1_LPI_6GHZ";
4318 case APL1_VLP_6GHZ:
4319 return "APL1_VLP_6GHZ";
4320 }
4321
4322 return "unknown sub reg id";
4323}
4324
4325enum reg_super_domain_6ghz {
4326 FCC1_6GHZ = 0x01,
4327 ETSI1_6GHZ = 0x02,
4328 ETSI2_6GHZ = 0x03,
4329 APL1_6GHZ = 0x04,
4330 FCC1_6GHZ_CL = 0x05,
4331
4332 /* add super domain above, handle it in
4333 * ath11k_super_reg_6ghz_to_str()
4334 */
4335};
4336
4337static inline const char *
4338ath11k_super_reg_6ghz_to_str(enum reg_super_domain_6ghz domain_id)
4339{
4340 switch (domain_id) {
4341 case FCC1_6GHZ:
4342 return "FCC1_6GHZ";
4343 case ETSI1_6GHZ:
4344 return "ETSI1_6GHZ";
4345 case ETSI2_6GHZ:
4346 return "ETSI2_6GHZ";
4347 case APL1_6GHZ:
4348 return "APL1_6GHZ";
4349 case FCC1_6GHZ_CL:
4350 return "FCC1_6GHZ_CL";
4351 }
4352
4353 return "unknown domain id";
4354}
4355
4356struct cur_reg_rule {
4357 u16 start_freq;
4358 u16 end_freq;
4359 u16 max_bw;
4360 u8 reg_power;
4361 u8 ant_gain;
4362 u16 flags;
4363 bool psd_flag;
4364 s8 psd_eirp;
4365};
4366
4367struct cur_regulatory_info {
4368 enum cc_setting_code status_code;
4369 u8 num_phy;
4370 u8 phy_id;
4371 u16 reg_dmn_pair;
4372 u16 ctry_code;
4373 u8 alpha2[REG_ALPHA2_LEN + 1];
4374 u32 dfs_region;
4375 u32 phybitmap;
4376 u32 min_bw_2ghz;
4377 u32 max_bw_2ghz;
4378 u32 min_bw_5ghz;
4379 u32 max_bw_5ghz;
4380 u32 num_2ghz_reg_rules;
4381 u32 num_5ghz_reg_rules;
4382 struct cur_reg_rule *reg_rules_2ghz_ptr;
4383 struct cur_reg_rule *reg_rules_5ghz_ptr;
4384 bool is_ext_reg_event;
4385 enum wmi_reg_6ghz_client_type client_type;
4386 bool rnr_tpe_usable;
4387 bool unspecified_ap_usable;
4388 u8 domain_code_6ghz_ap[WMI_REG_CURRENT_MAX_AP_TYPE];
4389 u8 domain_code_6ghz_client[WMI_REG_CURRENT_MAX_AP_TYPE][WMI_REG_MAX_CLIENT_TYPE];
4390 u32 domain_code_6ghz_super_id;
4391 u32 min_bw_6ghz_ap[WMI_REG_CURRENT_MAX_AP_TYPE];
4392 u32 max_bw_6ghz_ap[WMI_REG_CURRENT_MAX_AP_TYPE];
4393 u32 min_bw_6ghz_client[WMI_REG_CURRENT_MAX_AP_TYPE][WMI_REG_MAX_CLIENT_TYPE];
4394 u32 max_bw_6ghz_client[WMI_REG_CURRENT_MAX_AP_TYPE][WMI_REG_MAX_CLIENT_TYPE];
4395 u32 num_6ghz_rules_ap[WMI_REG_CURRENT_MAX_AP_TYPE];
4396 u32 num_6ghz_rules_client[WMI_REG_CURRENT_MAX_AP_TYPE][WMI_REG_MAX_CLIENT_TYPE];
4397 struct cur_reg_rule *reg_rules_6ghz_ap_ptr[WMI_REG_CURRENT_MAX_AP_TYPE];
4398 struct cur_reg_rule *reg_rules_6ghz_client_ptr
4399 [WMI_REG_CURRENT_MAX_AP_TYPE][WMI_REG_MAX_CLIENT_TYPE];
4400};
4401
4402struct wmi_reg_chan_list_cc_event {
4403 u32 status_code;
4404 u32 phy_id;
4405 u32 alpha2;
4406 u32 num_phy;
4407 u32 country_id;
4408 u32 domain_code;
4409 u32 dfs_region;
4410 u32 phybitmap;
4411 u32 min_bw_2ghz;
4412 u32 max_bw_2ghz;
4413 u32 min_bw_5ghz;
4414 u32 max_bw_5ghz;
4415 u32 num_2ghz_reg_rules;
4416 u32 num_5ghz_reg_rules;
4417} __packed;
4418
4419struct wmi_regulatory_rule_struct {
4420 u32 tlv_header;
4421 u32 freq_info;
4422 u32 bw_pwr_info;
4423 u32 flag_info;
4424};
4425
4426#define WMI_REG_CLIENT_MAX 4
4427
4428struct wmi_reg_chan_list_cc_ext_event {
4429 u32 status_code;
4430 u32 phy_id;
4431 u32 alpha2;
4432 u32 num_phy;
4433 u32 country_id;
4434 u32 domain_code;
4435 u32 dfs_region;
4436 u32 phybitmap;
4437 u32 min_bw_2ghz;
4438 u32 max_bw_2ghz;
4439 u32 min_bw_5ghz;
4440 u32 max_bw_5ghz;
4441 u32 num_2ghz_reg_rules;
4442 u32 num_5ghz_reg_rules;
4443 u32 client_type;
4444 u32 rnr_tpe_usable;
4445 u32 unspecified_ap_usable;
4446 u32 domain_code_6ghz_ap_lpi;
4447 u32 domain_code_6ghz_ap_sp;
4448 u32 domain_code_6ghz_ap_vlp;
4449 u32 domain_code_6ghz_client_lpi[WMI_REG_CLIENT_MAX];
4450 u32 domain_code_6ghz_client_sp[WMI_REG_CLIENT_MAX];
4451 u32 domain_code_6ghz_client_vlp[WMI_REG_CLIENT_MAX];
4452 u32 domain_code_6ghz_super_id;
4453 u32 min_bw_6ghz_ap_sp;
4454 u32 max_bw_6ghz_ap_sp;
4455 u32 min_bw_6ghz_ap_lpi;
4456 u32 max_bw_6ghz_ap_lpi;
4457 u32 min_bw_6ghz_ap_vlp;
4458 u32 max_bw_6ghz_ap_vlp;
4459 u32 min_bw_6ghz_client_sp[WMI_REG_CLIENT_MAX];
4460 u32 max_bw_6ghz_client_sp[WMI_REG_CLIENT_MAX];
4461 u32 min_bw_6ghz_client_lpi[WMI_REG_CLIENT_MAX];
4462 u32 max_bw_6ghz_client_lpi[WMI_REG_CLIENT_MAX];
4463 u32 min_bw_6ghz_client_vlp[WMI_REG_CLIENT_MAX];
4464 u32 max_bw_6ghz_client_vlp[WMI_REG_CLIENT_MAX];
4465 u32 num_6ghz_reg_rules_ap_sp;
4466 u32 num_6ghz_reg_rules_ap_lpi;
4467 u32 num_6ghz_reg_rules_ap_vlp;
4468 u32 num_6ghz_reg_rules_client_sp[WMI_REG_CLIENT_MAX];
4469 u32 num_6ghz_reg_rules_client_lpi[WMI_REG_CLIENT_MAX];
4470 u32 num_6ghz_reg_rules_client_vlp[WMI_REG_CLIENT_MAX];
4471} __packed;
4472
4473struct wmi_regulatory_ext_rule {
4474 u32 tlv_header;
4475 u32 freq_info;
4476 u32 bw_pwr_info;
4477 u32 flag_info;
4478 u32 psd_power_info;
4479} __packed;
4480
4481struct wmi_vdev_delete_resp_event {
4482 u32 vdev_id;
4483} __packed;
4484
4485struct wmi_peer_delete_resp_event {
4486 u32 vdev_id;
4487 struct wmi_mac_addr peer_macaddr;
4488} __packed;
4489
4490struct wmi_bcn_tx_status_event {
4491 u32 vdev_id;
4492 u32 tx_status;
4493} __packed;
4494
4495struct wmi_vdev_stopped_event {
4496 u32 vdev_id;
4497} __packed;
4498
4499struct wmi_pdev_bss_chan_info_event {
4500 u32 freq; /* Units in MHz */
4501 u32 noise_floor; /* units are dBm */
4502 /* rx clear - how often the channel was unused */
4503 u32 rx_clear_count_low;
4504 u32 rx_clear_count_high;
4505 /* cycle count - elapsed time during measured period, in clock ticks */
4506 u32 cycle_count_low;
4507 u32 cycle_count_high;
4508 /* tx cycle count - elapsed time spent in tx, in clock ticks */
4509 u32 tx_cycle_count_low;
4510 u32 tx_cycle_count_high;
4511 /* rx cycle count - elapsed time spent in rx, in clock ticks */
4512 u32 rx_cycle_count_low;
4513 u32 rx_cycle_count_high;
4514 /*rx_cycle cnt for my bss in 64bits format */
4515 u32 rx_bss_cycle_count_low;
4516 u32 rx_bss_cycle_count_high;
4517 u32 pdev_id;
4518} __packed;
4519
4520#define WMI_VDEV_INSTALL_KEY_COMPL_STATUS_SUCCESS 0
4521
4522struct wmi_vdev_install_key_compl_event {
4523 u32 vdev_id;
4524 struct wmi_mac_addr peer_macaddr;
4525 u32 key_idx;
4526 u32 key_flags;
4527 u32 status;
4528} __packed;
4529
4530struct wmi_vdev_install_key_complete_arg {
4531 u32 vdev_id;
4532 const u8 *macaddr;
4533 u32 key_idx;
4534 u32 key_flags;
4535 u32 status;
4536};
4537
4538struct wmi_peer_assoc_conf_event {
4539 u32 vdev_id;
4540 struct wmi_mac_addr peer_macaddr;
4541} __packed;
4542
4543struct wmi_peer_assoc_conf_arg {
4544 u32 vdev_id;
4545 const u8 *macaddr;
4546};
4547
4548struct wmi_fils_discovery_event {
4549 u32 vdev_id;
4550 u32 fils_tt;
4551 u32 tbtt;
4552} __packed;
4553
4554struct wmi_probe_resp_tx_status_event {
4555 u32 vdev_id;
4556 u32 tx_status;
4557} __packed;
4558
4559/*
4560 * PDEV statistics
4561 */
4562struct wmi_pdev_stats_base {
4563 s32 chan_nf;
4564 u32 tx_frame_count; /* Cycles spent transmitting frames */
4565 u32 rx_frame_count; /* Cycles spent receiving frames */
4566 u32 rx_clear_count; /* Total channel busy time, evidently */
4567 u32 cycle_count; /* Total on-channel time */
4568 u32 phy_err_count;
4569 u32 chan_tx_pwr;
4570} __packed;
4571
4572struct wmi_pdev_stats_extra {
4573 u32 ack_rx_bad;
4574 u32 rts_bad;
4575 u32 rts_good;
4576 u32 fcs_bad;
4577 u32 no_beacons;
4578 u32 mib_int_count;
4579} __packed;
4580
4581struct wmi_pdev_stats_tx {
4582 /* Num HTT cookies queued to dispatch list */
4583 s32 comp_queued;
4584
4585 /* Num HTT cookies dispatched */
4586 s32 comp_delivered;
4587
4588 /* Num MSDU queued to WAL */
4589 s32 msdu_enqued;
4590
4591 /* Num MPDU queue to WAL */
4592 s32 mpdu_enqued;
4593
4594 /* Num MSDUs dropped by WMM limit */
4595 s32 wmm_drop;
4596
4597 /* Num Local frames queued */
4598 s32 local_enqued;
4599
4600 /* Num Local frames done */
4601 s32 local_freed;
4602
4603 /* Num queued to HW */
4604 s32 hw_queued;
4605
4606 /* Num PPDU reaped from HW */
4607 s32 hw_reaped;
4608
4609 /* Num underruns */
4610 s32 underrun;
4611
4612 /* Num hw paused */
4613 u32 hw_paused;
4614
4615 /* Num PPDUs cleaned up in TX abort */
4616 s32 tx_abort;
4617
4618 /* Num MPDUs requeued by SW */
4619 s32 mpdus_requeued;
4620
4621 /* excessive retries */
4622 u32 tx_ko;
4623
4624 u32 tx_xretry;
4625
4626 /* data hw rate code */
4627 u32 data_rc;
4628
4629 /* Scheduler self triggers */
4630 u32 self_triggers;
4631
4632 /* frames dropped due to excessive sw retries */
4633 u32 sw_retry_failure;
4634
4635 /* illegal rate phy errors */
4636 u32 illgl_rate_phy_err;
4637
4638 /* wal pdev continuous xretry */
4639 u32 pdev_cont_xretry;
4640
4641 /* wal pdev tx timeouts */
4642 u32 pdev_tx_timeout;
4643
4644 /* wal pdev resets */
4645 u32 pdev_resets;
4646
4647 /* frames dropped due to non-availability of stateless TIDs */
4648 u32 stateless_tid_alloc_failure;
4649
4650 /* PhY/BB underrun */
4651 u32 phy_underrun;
4652
4653 /* MPDU is more than txop limit */
4654 u32 txop_ovf;
4655
4656 /* Num sequences posted */
4657 u32 seq_posted;
4658
4659 /* Num sequences failed in queueing */
4660 u32 seq_failed_queueing;
4661
4662 /* Num sequences completed */
4663 u32 seq_completed;
4664
4665 /* Num sequences restarted */
4666 u32 seq_restarted;
4667
4668 /* Num of MU sequences posted */
4669 u32 mu_seq_posted;
4670
4671 /* Num MPDUs flushed by SW, HWPAUSED, SW TXABORT
4672 * (Reset,channel change)
4673 */
4674 s32 mpdus_sw_flush;
4675
4676 /* Num MPDUs filtered by HW, all filter condition (TTL expired) */
4677 s32 mpdus_hw_filter;
4678
4679 /* Num MPDUs truncated by PDG (TXOP, TBTT,
4680 * PPDU_duration based on rate, dyn_bw)
4681 */
4682 s32 mpdus_truncated;
4683
4684 /* Num MPDUs that was tried but didn't receive ACK or BA */
4685 s32 mpdus_ack_failed;
4686
4687 /* Num MPDUs that was dropped du to expiry. */
4688 s32 mpdus_expired;
4689} __packed;
4690
4691struct wmi_pdev_stats_rx {
4692 /* Cnts any change in ring routing mid-ppdu */
4693 s32 mid_ppdu_route_change;
4694
4695 /* Total number of statuses processed */
4696 s32 status_rcvd;
4697
4698 /* Extra frags on rings 0-3 */
4699 s32 r0_frags;
4700 s32 r1_frags;
4701 s32 r2_frags;
4702 s32 r3_frags;
4703
4704 /* MSDUs / MPDUs delivered to HTT */
4705 s32 htt_msdus;
4706 s32 htt_mpdus;
4707
4708 /* MSDUs / MPDUs delivered to local stack */
4709 s32 loc_msdus;
4710 s32 loc_mpdus;
4711
4712 /* AMSDUs that have more MSDUs than the status ring size */
4713 s32 oversize_amsdu;
4714
4715 /* Number of PHY errors */
4716 s32 phy_errs;
4717
4718 /* Number of PHY errors drops */
4719 s32 phy_err_drop;
4720
4721 /* Number of mpdu errors - FCS, MIC, ENC etc. */
4722 s32 mpdu_errs;
4723
4724 /* Num overflow errors */
4725 s32 rx_ovfl_errs;
4726} __packed;
4727
4728struct wmi_pdev_stats {
4729 struct wmi_pdev_stats_base base;
4730 struct wmi_pdev_stats_tx tx;
4731 struct wmi_pdev_stats_rx rx;
4732} __packed;
4733
4734#define WLAN_MAX_AC 4
4735#define MAX_TX_RATE_VALUES 10
4736#define MAX_TX_RATE_VALUES 10
4737
4738struct wmi_vdev_stats {
4739 u32 vdev_id;
4740 u32 beacon_snr;
4741 u32 data_snr;
4742 u32 num_tx_frames[WLAN_MAX_AC];
4743 u32 num_rx_frames;
4744 u32 num_tx_frames_retries[WLAN_MAX_AC];
4745 u32 num_tx_frames_failures[WLAN_MAX_AC];
4746 u32 num_rts_fail;
4747 u32 num_rts_success;
4748 u32 num_rx_err;
4749 u32 num_rx_discard;
4750 u32 num_tx_not_acked;
4751 u32 tx_rate_history[MAX_TX_RATE_VALUES];
4752 u32 beacon_rssi_history[MAX_TX_RATE_VALUES];
4753} __packed;
4754
4755struct wmi_bcn_stats {
4756 u32 vdev_id;
4757 u32 tx_bcn_succ_cnt;
4758 u32 tx_bcn_outage_cnt;
4759} __packed;
4760
4761struct wmi_stats_event {
4762 u32 stats_id;
4763 u32 num_pdev_stats;
4764 u32 num_vdev_stats;
4765 u32 num_peer_stats;
4766 u32 num_bcnflt_stats;
4767 u32 num_chan_stats;
4768 u32 num_mib_stats;
4769 u32 pdev_id;
4770 u32 num_bcn_stats;
4771 u32 num_peer_extd_stats;
4772 u32 num_peer_extd2_stats;
4773} __packed;
4774
4775struct wmi_rssi_stats {
4776 u32 vdev_id;
4777 u32 rssi_avg_beacon[WMI_MAX_CHAINS];
4778 u32 rssi_avg_data[WMI_MAX_CHAINS];
4779 struct wmi_mac_addr peer_macaddr;
4780} __packed;
4781
4782struct wmi_per_chain_rssi_stats {
4783 u32 num_per_chain_rssi_stats;
4784} __packed;
4785
4786struct wmi_pdev_ctl_failsafe_chk_event {
4787 u32 pdev_id;
4788 u32 ctl_failsafe_status;
4789} __packed;
4790
4791struct wmi_pdev_csa_switch_ev {
4792 u32 pdev_id;
4793 u32 current_switch_count;
4794 u32 num_vdevs;
4795} __packed;
4796
4797struct wmi_pdev_radar_ev {
4798 u32 pdev_id;
4799 u32 detection_mode;
4800 u32 chan_freq;
4801 u32 chan_width;
4802 u32 detector_id;
4803 u32 segment_id;
4804 u32 timestamp;
4805 u32 is_chirp;
4806 s32 freq_offset;
4807 s32 sidx;
4808} __packed;
4809
4810struct wmi_pdev_temperature_event {
4811 /* temperature value in Celsius degree */
4812 s32 temp;
4813 u32 pdev_id;
4814} __packed;
4815
4816#define WMI_RX_STATUS_OK 0x00
4817#define WMI_RX_STATUS_ERR_CRC 0x01
4818#define WMI_RX_STATUS_ERR_DECRYPT 0x08
4819#define WMI_RX_STATUS_ERR_MIC 0x10
4820#define WMI_RX_STATUS_ERR_KEY_CACHE_MISS 0x20
4821
4822#define WLAN_MGMT_TXRX_HOST_MAX_ANTENNA 4
4823
4824struct mgmt_rx_event_params {
4825 u32 chan_freq;
4826 u32 channel;
4827 u32 snr;
4828 u8 rssi_ctl[WLAN_MGMT_TXRX_HOST_MAX_ANTENNA];
4829 u32 rate;
4830 enum wmi_phy_mode phy_mode;
4831 u32 buf_len;
4832 int status;
4833 u32 flags;
4834 int rssi;
4835 u32 tsf_delta;
4836 u8 pdev_id;
4837};
4838
4839#define ATH_MAX_ANTENNA 4
4840
4841struct wmi_mgmt_rx_hdr {
4842 u32 channel;
4843 u32 snr;
4844 u32 rate;
4845 u32 phy_mode;
4846 u32 buf_len;
4847 u32 status;
4848 u32 rssi_ctl[ATH_MAX_ANTENNA];
4849 u32 flags;
4850 int rssi;
4851 u32 tsf_delta;
4852 u32 rx_tsf_l32;
4853 u32 rx_tsf_u32;
4854 u32 pdev_id;
4855 u32 chan_freq;
4856} __packed;
4857
4858#define MAX_ANTENNA_EIGHT 8
4859
4860struct wmi_rssi_ctl_ext {
4861 u32 tlv_header;
4862 u32 rssi_ctl_ext[MAX_ANTENNA_EIGHT - ATH_MAX_ANTENNA];
4863};
4864
4865struct wmi_mgmt_tx_compl_event {
4866 u32 desc_id;
4867 u32 status;
4868 u32 pdev_id;
4869 u32 ppdu_id;
4870 u32 ack_rssi;
4871} __packed;
4872
4873struct wmi_scan_event {
4874 u32 event_type; /* %WMI_SCAN_EVENT_ */
4875 u32 reason; /* %WMI_SCAN_REASON_ */
4876 u32 channel_freq; /* only valid for WMI_SCAN_EVENT_FOREIGN_CHANNEL */
4877 u32 scan_req_id;
4878 u32 scan_id;
4879 u32 vdev_id;
4880 /* TSF Timestamp when the scan event (%WMI_SCAN_EVENT_) is completed
4881 * In case of AP it is TSF of the AP vdev
4882 * In case of STA connected state, this is the TSF of the AP
4883 * In case of STA not connected, it will be the free running HW timer
4884 */
4885 u32 tsf_timestamp;
4886} __packed;
4887
4888struct wmi_peer_sta_kickout_arg {
4889 const u8 *mac_addr;
4890};
4891
4892struct wmi_peer_sta_kickout_event {
4893 struct wmi_mac_addr peer_macaddr;
4894} __packed;
4895
4896enum wmi_roam_reason {
4897 WMI_ROAM_REASON_BETTER_AP = 1,
4898 WMI_ROAM_REASON_BEACON_MISS = 2,
4899 WMI_ROAM_REASON_LOW_RSSI = 3,
4900 WMI_ROAM_REASON_SUITABLE_AP_FOUND = 4,
4901 WMI_ROAM_REASON_HO_FAILED = 5,
4902
4903 /* keep last */
4904 WMI_ROAM_REASON_MAX,
4905};
4906
4907struct wmi_roam_event {
4908 u32 vdev_id;
4909 u32 reason;
4910 u32 rssi;
4911} __packed;
4912
4913#define WMI_CHAN_INFO_START_RESP 0
4914#define WMI_CHAN_INFO_END_RESP 1
4915
4916struct wmi_chan_info_event {
4917 u32 err_code;
4918 u32 freq;
4919 u32 cmd_flags;
4920 u32 noise_floor;
4921 u32 rx_clear_count;
4922 u32 cycle_count;
4923 u32 chan_tx_pwr_range;
4924 u32 chan_tx_pwr_tp;
4925 u32 rx_frame_count;
4926 u32 my_bss_rx_cycle_count;
4927 u32 rx_11b_mode_data_duration;
4928 u32 tx_frame_cnt;
4929 u32 mac_clk_mhz;
4930 u32 vdev_id;
4931} __packed;
4932
4933struct ath11k_targ_cap {
4934 u32 phy_capability;
4935 u32 max_frag_entry;
4936 u32 num_rf_chains;
4937 u32 ht_cap_info;
4938 u32 vht_cap_info;
4939 u32 vht_supp_mcs;
4940 u32 hw_min_tx_power;
4941 u32 hw_max_tx_power;
4942 u32 sys_cap_info;
4943 u32 min_pkt_size_enable;
4944 u32 max_bcn_ie_size;
4945 u32 max_num_scan_channels;
4946 u32 max_supported_macs;
4947 u32 wmi_fw_sub_feat_caps;
4948 u32 txrx_chainmask;
4949 u32 default_dbs_hw_mode_index;
4950 u32 num_msdu_desc;
4951};
4952
4953enum wmi_vdev_type {
4954 WMI_VDEV_TYPE_AP = 1,
4955 WMI_VDEV_TYPE_STA = 2,
4956 WMI_VDEV_TYPE_IBSS = 3,
4957 WMI_VDEV_TYPE_MONITOR = 4,
4958};
4959
4960enum wmi_vdev_subtype {
4961 WMI_VDEV_SUBTYPE_NONE,
4962 WMI_VDEV_SUBTYPE_P2P_DEVICE,
4963 WMI_VDEV_SUBTYPE_P2P_CLIENT,
4964 WMI_VDEV_SUBTYPE_P2P_GO,
4965 WMI_VDEV_SUBTYPE_PROXY_STA,
4966 WMI_VDEV_SUBTYPE_MESH_NON_11S,
4967 WMI_VDEV_SUBTYPE_MESH_11S,
4968};
4969
4970enum wmi_sta_powersave_param {
4971 WMI_STA_PS_PARAM_RX_WAKE_POLICY = 0,
4972 WMI_STA_PS_PARAM_TX_WAKE_THRESHOLD = 1,
4973 WMI_STA_PS_PARAM_PSPOLL_COUNT = 2,
4974 WMI_STA_PS_PARAM_INACTIVITY_TIME = 3,
4975 WMI_STA_PS_PARAM_UAPSD = 4,
4976};
4977
4978#define WMI_UAPSD_AC_TYPE_DELI 0
4979#define WMI_UAPSD_AC_TYPE_TRIG 1
4980
4981#define WMI_UAPSD_AC_BIT_MASK(ac, type) \
4982 ((type == WMI_UAPSD_AC_TYPE_DELI) ? \
4983 (1 << (ac << 1)) : (1 << ((ac << 1) + 1)))
4984
4985enum wmi_sta_ps_param_uapsd {
4986 WMI_STA_PS_UAPSD_AC0_DELIVERY_EN = (1 << 0),
4987 WMI_STA_PS_UAPSD_AC0_TRIGGER_EN = (1 << 1),
4988 WMI_STA_PS_UAPSD_AC1_DELIVERY_EN = (1 << 2),
4989 WMI_STA_PS_UAPSD_AC1_TRIGGER_EN = (1 << 3),
4990 WMI_STA_PS_UAPSD_AC2_DELIVERY_EN = (1 << 4),
4991 WMI_STA_PS_UAPSD_AC2_TRIGGER_EN = (1 << 5),
4992 WMI_STA_PS_UAPSD_AC3_DELIVERY_EN = (1 << 6),
4993 WMI_STA_PS_UAPSD_AC3_TRIGGER_EN = (1 << 7),
4994};
4995
4996#define WMI_STA_UAPSD_MAX_INTERVAL_MSEC UINT_MAX
4997
4998struct wmi_sta_uapsd_auto_trig_param {
4999 u32 wmm_ac;
5000 u32 user_priority;
5001 u32 service_interval;
5002 u32 suspend_interval;
5003 u32 delay_interval;
5004};
5005
5006struct wmi_sta_uapsd_auto_trig_cmd_fixed_param {
5007 u32 vdev_id;
5008 struct wmi_mac_addr peer_macaddr;
5009 u32 num_ac;
5010};
5011
5012struct wmi_sta_uapsd_auto_trig_arg {
5013 u32 wmm_ac;
5014 u32 user_priority;
5015 u32 service_interval;
5016 u32 suspend_interval;
5017 u32 delay_interval;
5018};
5019
5020enum wmi_sta_ps_param_tx_wake_threshold {
5021 WMI_STA_PS_TX_WAKE_THRESHOLD_NEVER = 0,
5022 WMI_STA_PS_TX_WAKE_THRESHOLD_ALWAYS = 1,
5023
5024 /* Values greater than one indicate that many TX attempts per beacon
5025 * interval before the STA will wake up
5026 */
5027};
5028
5029/* The maximum number of PS-Poll frames the FW will send in response to
5030 * traffic advertised in TIM before waking up (by sending a null frame with PS
5031 * = 0). Value 0 has a special meaning: there is no maximum count and the FW
5032 * will send as many PS-Poll as are necessary to retrieve buffered BU. This
5033 * parameter is used when the RX wake policy is
5034 * WMI_STA_PS_RX_WAKE_POLICY_POLL_UAPSD and ignored when the RX wake
5035 * policy is WMI_STA_PS_RX_WAKE_POLICY_WAKE.
5036 */
5037enum wmi_sta_ps_param_pspoll_count {
5038 WMI_STA_PS_PSPOLL_COUNT_NO_MAX = 0,
5039 /* Values greater than 0 indicate the maximum number of PS-Poll frames
5040 * FW will send before waking up.
5041 */
5042};
5043
5044/* U-APSD configuration of peer station from (re)assoc request and TSPECs */
5045enum wmi_ap_ps_param_uapsd {
5046 WMI_AP_PS_UAPSD_AC0_DELIVERY_EN = (1 << 0),
5047 WMI_AP_PS_UAPSD_AC0_TRIGGER_EN = (1 << 1),
5048 WMI_AP_PS_UAPSD_AC1_DELIVERY_EN = (1 << 2),
5049 WMI_AP_PS_UAPSD_AC1_TRIGGER_EN = (1 << 3),
5050 WMI_AP_PS_UAPSD_AC2_DELIVERY_EN = (1 << 4),
5051 WMI_AP_PS_UAPSD_AC2_TRIGGER_EN = (1 << 5),
5052 WMI_AP_PS_UAPSD_AC3_DELIVERY_EN = (1 << 6),
5053 WMI_AP_PS_UAPSD_AC3_TRIGGER_EN = (1 << 7),
5054};
5055
5056/* U-APSD maximum service period of peer station */
5057enum wmi_ap_ps_peer_param_max_sp {
5058 WMI_AP_PS_PEER_PARAM_MAX_SP_UNLIMITED = 0,
5059 WMI_AP_PS_PEER_PARAM_MAX_SP_2 = 1,
5060 WMI_AP_PS_PEER_PARAM_MAX_SP_4 = 2,
5061 WMI_AP_PS_PEER_PARAM_MAX_SP_6 = 3,
5062 MAX_WMI_AP_PS_PEER_PARAM_MAX_SP,
5063};
5064
5065enum wmi_ap_ps_peer_param {
5066 /** Set uapsd configuration for a given peer.
5067 *
5068 * This include the delivery and trigger enabled state for each AC.
5069 * The host MLME needs to set this based on AP capability and stations
5070 * request Set in the association request received from the station.
5071 *
5072 * Lower 8 bits of the value specify the UAPSD configuration.
5073 *
5074 * (see enum wmi_ap_ps_param_uapsd)
5075 * The default value is 0.
5076 */
5077 WMI_AP_PS_PEER_PARAM_UAPSD = 0,
5078
5079 /**
5080 * Set the service period for a UAPSD capable station
5081 *
5082 * The service period from wme ie in the (re)assoc request frame.
5083 *
5084 * (see enum wmi_ap_ps_peer_param_max_sp)
5085 */
5086 WMI_AP_PS_PEER_PARAM_MAX_SP = 1,
5087
5088 /** Time in seconds for aging out buffered frames
5089 * for STA in power save
5090 */
5091 WMI_AP_PS_PEER_PARAM_AGEOUT_TIME = 2,
5092
5093 /** Specify frame types that are considered SIFS
5094 * RESP trigger frame
5095 */
5096 WMI_AP_PS_PEER_PARAM_SIFS_RESP_FRMTYPE = 3,
5097
5098 /** Specifies the trigger state of TID.
5099 * Valid only for UAPSD frame type
5100 */
5101 WMI_AP_PS_PEER_PARAM_SIFS_RESP_UAPSD = 4,
5102
5103 /* Specifies the WNM sleep state of a STA */
5104 WMI_AP_PS_PEER_PARAM_WNM_SLEEP = 5,
5105};
5106
5107#define DISABLE_SIFS_RESPONSE_TRIGGER 0
5108
5109#define WMI_MAX_KEY_INDEX 3
5110#define WMI_MAX_KEY_LEN 32
5111
5112#define WMI_KEY_PAIRWISE 0x00
5113#define WMI_KEY_GROUP 0x01
5114
5115#define WMI_CIPHER_NONE 0x0 /* clear key */
5116#define WMI_CIPHER_WEP 0x1
5117#define WMI_CIPHER_TKIP 0x2
5118#define WMI_CIPHER_AES_OCB 0x3
5119#define WMI_CIPHER_AES_CCM 0x4
5120#define WMI_CIPHER_WAPI 0x5
5121#define WMI_CIPHER_CKIP 0x6
5122#define WMI_CIPHER_AES_CMAC 0x7
5123#define WMI_CIPHER_ANY 0x8
5124#define WMI_CIPHER_AES_GCM 0x9
5125#define WMI_CIPHER_AES_GMAC 0xa
5126
5127/* Value to disable fixed rate setting */
5128#define WMI_FIXED_RATE_NONE (0xffff)
5129
5130#define ATH11K_RC_VERSION_OFFSET 28
5131#define ATH11K_RC_PREAMBLE_OFFSET 8
5132#define ATH11K_RC_NSS_OFFSET 5
5133
5134#define ATH11K_HW_RATE_CODE(rate, nss, preamble) \
5135 ((1 << ATH11K_RC_VERSION_OFFSET) | \
5136 ((nss) << ATH11K_RC_NSS_OFFSET) | \
5137 ((preamble) << ATH11K_RC_PREAMBLE_OFFSET) | \
5138 (rate))
5139
5140/* Preamble types to be used with VDEV fixed rate configuration */
5141enum wmi_rate_preamble {
5142 WMI_RATE_PREAMBLE_OFDM,
5143 WMI_RATE_PREAMBLE_CCK,
5144 WMI_RATE_PREAMBLE_HT,
5145 WMI_RATE_PREAMBLE_VHT,
5146 WMI_RATE_PREAMBLE_HE,
5147};
5148
5149/**
5150 * enum wmi_rtscts_prot_mode - Enable/Disable RTS/CTS and CTS2Self Protection.
5151 * @WMI_RTS_CTS_DISABLED: RTS/CTS protection is disabled.
5152 * @WMI_USE_RTS_CTS: RTS/CTS Enabled.
5153 * @WMI_USE_CTS2SELF: CTS to self protection Enabled.
5154 */
5155enum wmi_rtscts_prot_mode {
5156 WMI_RTS_CTS_DISABLED = 0,
5157 WMI_USE_RTS_CTS = 1,
5158 WMI_USE_CTS2SELF = 2,
5159};
5160
5161/**
5162 * enum wmi_rtscts_profile - Selection of RTS CTS profile along with enabling
5163 * protection mode.
5164 * @WMI_RTSCTS_FOR_NO_RATESERIES: Neither of rate-series should use RTS-CTS
5165 * @WMI_RTSCTS_FOR_SECOND_RATESERIES: Only second rate-series will use RTS-CTS
5166 * @WMI_RTSCTS_ACROSS_SW_RETRIES: Only the second rate-series will use RTS-CTS,
5167 * but if there's a sw retry, both the rate
5168 * series will use RTS-CTS.
5169 * @WMI_RTSCTS_ERP: RTS/CTS used for ERP protection for every PPDU.
5170 * @WMI_RTSCTS_FOR_ALL_RATESERIES: Enable RTS-CTS for all rate series.
5171 */
5172enum wmi_rtscts_profile {
5173 WMI_RTSCTS_FOR_NO_RATESERIES = 0,
5174 WMI_RTSCTS_FOR_SECOND_RATESERIES = 1,
5175 WMI_RTSCTS_ACROSS_SW_RETRIES = 2,
5176 WMI_RTSCTS_ERP = 3,
5177 WMI_RTSCTS_FOR_ALL_RATESERIES = 4,
5178};
5179
5180struct ath11k_hal_reg_cap {
5181 u32 eeprom_rd;
5182 u32 eeprom_rd_ext;
5183 u32 regcap1;
5184 u32 regcap2;
5185 u32 wireless_modes;
5186 u32 low_2ghz_chan;
5187 u32 high_2ghz_chan;
5188 u32 low_5ghz_chan;
5189 u32 high_5ghz_chan;
5190};
5191
5192struct ath11k_mem_chunk {
5193 void *vaddr;
5194 dma_addr_t paddr;
5195 u32 len;
5196 u32 req_id;
5197};
5198
5199#define WMI_SKB_HEADROOM sizeof(struct wmi_cmd_hdr)
5200
5201enum wmi_sta_ps_param_rx_wake_policy {
5202 WMI_STA_PS_RX_WAKE_POLICY_WAKE = 0,
5203 WMI_STA_PS_RX_WAKE_POLICY_POLL_UAPSD = 1,
5204};
5205
5206/* Do not change existing values! Used by ath11k_frame_mode parameter
5207 * module parameter.
5208 */
5209enum ath11k_hw_txrx_mode {
5210 ATH11K_HW_TXRX_RAW = 0,
5211 ATH11K_HW_TXRX_NATIVE_WIFI = 1,
5212 ATH11K_HW_TXRX_ETHERNET = 2,
5213};
5214
5215struct wmi_wmm_params {
5216 u32 tlv_header;
5217 u32 cwmin;
5218 u32 cwmax;
5219 u32 aifs;
5220 u32 txoplimit;
5221 u32 acm;
5222 u32 no_ack;
5223} __packed;
5224
5225struct wmi_wmm_params_arg {
5226 u8 acm;
5227 u8 aifs;
5228 u16 cwmin;
5229 u16 cwmax;
5230 u16 txop;
5231 u8 no_ack;
5232};
5233
5234struct wmi_vdev_set_wmm_params_cmd {
5235 u32 tlv_header;
5236 u32 vdev_id;
5237 struct wmi_wmm_params wmm_params[4];
5238 u32 wmm_param_type;
5239} __packed;
5240
5241struct wmi_wmm_params_all_arg {
5242 struct wmi_wmm_params_arg ac_be;
5243 struct wmi_wmm_params_arg ac_bk;
5244 struct wmi_wmm_params_arg ac_vi;
5245 struct wmi_wmm_params_arg ac_vo;
5246};
5247
5248#define ATH11K_TWT_DEF_STA_CONG_TIMER_MS 5000
5249#define ATH11K_TWT_DEF_DEFAULT_SLOT_SIZE 10
5250#define ATH11K_TWT_DEF_CONGESTION_THRESH_SETUP 50
5251#define ATH11K_TWT_DEF_CONGESTION_THRESH_TEARDOWN 20
5252#define ATH11K_TWT_DEF_CONGESTION_THRESH_CRITICAL 100
5253#define ATH11K_TWT_DEF_INTERFERENCE_THRESH_TEARDOWN 80
5254#define ATH11K_TWT_DEF_INTERFERENCE_THRESH_SETUP 50
5255#define ATH11K_TWT_DEF_MIN_NO_STA_SETUP 10
5256#define ATH11K_TWT_DEF_MIN_NO_STA_TEARDOWN 2
5257#define ATH11K_TWT_DEF_NO_OF_BCAST_MCAST_SLOTS 2
5258#define ATH11K_TWT_DEF_MIN_NO_TWT_SLOTS 2
5259#define ATH11K_TWT_DEF_MAX_NO_STA_TWT 500
5260#define ATH11K_TWT_DEF_MODE_CHECK_INTERVAL 10000
5261#define ATH11K_TWT_DEF_ADD_STA_SLOT_INTERVAL 1000
5262#define ATH11K_TWT_DEF_REMOVE_STA_SLOT_INTERVAL 5000
5263
5264struct wmi_twt_enable_params {
5265 u32 sta_cong_timer_ms;
5266 u32 mbss_support;
5267 u32 default_slot_size;
5268 u32 congestion_thresh_setup;
5269 u32 congestion_thresh_teardown;
5270 u32 congestion_thresh_critical;
5271 u32 interference_thresh_teardown;
5272 u32 interference_thresh_setup;
5273 u32 min_no_sta_setup;
5274 u32 min_no_sta_teardown;
5275 u32 no_of_bcast_mcast_slots;
5276 u32 min_no_twt_slots;
5277 u32 max_no_sta_twt;
5278 u32 mode_check_interval;
5279 u32 add_sta_slot_interval;
5280 u32 remove_sta_slot_interval;
5281};
5282
5283struct wmi_twt_enable_params_cmd {
5284 u32 tlv_header;
5285 u32 pdev_id;
5286 u32 sta_cong_timer_ms;
5287 u32 mbss_support;
5288 u32 default_slot_size;
5289 u32 congestion_thresh_setup;
5290 u32 congestion_thresh_teardown;
5291 u32 congestion_thresh_critical;
5292 u32 interference_thresh_teardown;
5293 u32 interference_thresh_setup;
5294 u32 min_no_sta_setup;
5295 u32 min_no_sta_teardown;
5296 u32 no_of_bcast_mcast_slots;
5297 u32 min_no_twt_slots;
5298 u32 max_no_sta_twt;
5299 u32 mode_check_interval;
5300 u32 add_sta_slot_interval;
5301 u32 remove_sta_slot_interval;
5302} __packed;
5303
5304struct wmi_twt_disable_params_cmd {
5305 u32 tlv_header;
5306 u32 pdev_id;
5307} __packed;
5308
5309enum WMI_HOST_TWT_COMMAND {
5310 WMI_HOST_TWT_COMMAND_REQUEST_TWT = 0,
5311 WMI_HOST_TWT_COMMAND_SUGGEST_TWT,
5312 WMI_HOST_TWT_COMMAND_DEMAND_TWT,
5313 WMI_HOST_TWT_COMMAND_TWT_GROUPING,
5314 WMI_HOST_TWT_COMMAND_ACCEPT_TWT,
5315 WMI_HOST_TWT_COMMAND_ALTERNATE_TWT,
5316 WMI_HOST_TWT_COMMAND_DICTATE_TWT,
5317 WMI_HOST_TWT_COMMAND_REJECT_TWT,
5318};
5319
5320#define WMI_TWT_ADD_DIALOG_FLAG_BCAST BIT(8)
5321#define WMI_TWT_ADD_DIALOG_FLAG_TRIGGER BIT(9)
5322#define WMI_TWT_ADD_DIALOG_FLAG_FLOW_TYPE BIT(10)
5323#define WMI_TWT_ADD_DIALOG_FLAG_PROTECTION BIT(11)
5324
5325struct wmi_twt_add_dialog_params_cmd {
5326 u32 tlv_header;
5327 u32 vdev_id;
5328 struct wmi_mac_addr peer_macaddr;
5329 u32 dialog_id;
5330 u32 wake_intvl_us;
5331 u32 wake_intvl_mantis;
5332 u32 wake_dura_us;
5333 u32 sp_offset_us;
5334 u32 flags;
5335} __packed;
5336
5337struct wmi_twt_add_dialog_params {
5338 u32 vdev_id;
5339 u8 peer_macaddr[ETH_ALEN];
5340 u32 dialog_id;
5341 u32 wake_intvl_us;
5342 u32 wake_intvl_mantis;
5343 u32 wake_dura_us;
5344 u32 sp_offset_us;
5345 u8 twt_cmd;
5346 u8 flag_bcast;
5347 u8 flag_trigger;
5348 u8 flag_flow_type;
5349 u8 flag_protection;
5350} __packed;
5351
5352enum wmi_twt_add_dialog_status {
5353 WMI_ADD_TWT_STATUS_OK,
5354 WMI_ADD_TWT_STATUS_TWT_NOT_ENABLED,
5355 WMI_ADD_TWT_STATUS_USED_DIALOG_ID,
5356 WMI_ADD_TWT_STATUS_INVALID_PARAM,
5357 WMI_ADD_TWT_STATUS_NOT_READY,
5358 WMI_ADD_TWT_STATUS_NO_RESOURCE,
5359 WMI_ADD_TWT_STATUS_NO_ACK,
5360 WMI_ADD_TWT_STATUS_NO_RESPONSE,
5361 WMI_ADD_TWT_STATUS_DENIED,
5362 WMI_ADD_TWT_STATUS_UNKNOWN_ERROR,
5363};
5364
5365struct wmi_twt_add_dialog_event {
5366 u32 vdev_id;
5367 struct wmi_mac_addr peer_macaddr;
5368 u32 dialog_id;
5369 u32 status;
5370} __packed;
5371
5372struct wmi_twt_del_dialog_params {
5373 u32 vdev_id;
5374 u8 peer_macaddr[ETH_ALEN];
5375 u32 dialog_id;
5376} __packed;
5377
5378struct wmi_twt_del_dialog_params_cmd {
5379 u32 tlv_header;
5380 u32 vdev_id;
5381 struct wmi_mac_addr peer_macaddr;
5382 u32 dialog_id;
5383} __packed;
5384
5385struct wmi_twt_pause_dialog_params {
5386 u32 vdev_id;
5387 u8 peer_macaddr[ETH_ALEN];
5388 u32 dialog_id;
5389} __packed;
5390
5391struct wmi_twt_pause_dialog_params_cmd {
5392 u32 tlv_header;
5393 u32 vdev_id;
5394 struct wmi_mac_addr peer_macaddr;
5395 u32 dialog_id;
5396} __packed;
5397
5398struct wmi_twt_resume_dialog_params {
5399 u32 vdev_id;
5400 u8 peer_macaddr[ETH_ALEN];
5401 u32 dialog_id;
5402 u32 sp_offset_us;
5403 u32 next_twt_size;
5404} __packed;
5405
5406struct wmi_twt_resume_dialog_params_cmd {
5407 u32 tlv_header;
5408 u32 vdev_id;
5409 struct wmi_mac_addr peer_macaddr;
5410 u32 dialog_id;
5411 u32 sp_offset_us;
5412 u32 next_twt_size;
5413} __packed;
5414
5415struct wmi_obss_spatial_reuse_params_cmd {
5416 u32 tlv_header;
5417 u32 pdev_id;
5418 u32 enable;
5419 s32 obss_min;
5420 s32 obss_max;
5421 u32 vdev_id;
5422} __packed;
5423
5424struct wmi_pdev_obss_pd_bitmap_cmd {
5425 u32 tlv_header;
5426 u32 pdev_id;
5427 u32 bitmap[2];
5428} __packed;
5429
5430#define ATH11K_BSS_COLOR_COLLISION_SCAN_PERIOD_MS 200
5431#define ATH11K_OBSS_COLOR_COLLISION_DETECTION_DISABLE 0
5432#define ATH11K_OBSS_COLOR_COLLISION_DETECTION 1
5433
5434#define ATH11K_BSS_COLOR_COLLISION_DETECTION_STA_PERIOD_MS 10000
5435#define ATH11K_BSS_COLOR_COLLISION_DETECTION_AP_PERIOD_MS 5000
5436
5437enum wmi_bss_color_collision {
5438 WMI_BSS_COLOR_COLLISION_DISABLE = 0,
5439 WMI_BSS_COLOR_COLLISION_DETECTION,
5440 WMI_BSS_COLOR_FREE_SLOT_TIMER_EXPIRY,
5441 WMI_BSS_COLOR_FREE_SLOT_AVAILABLE,
5442};
5443
5444struct wmi_obss_color_collision_cfg_params_cmd {
5445 u32 tlv_header;
5446 u32 vdev_id;
5447 u32 flags;
5448 u32 evt_type;
5449 u32 current_bss_color;
5450 u32 detection_period_ms;
5451 u32 scan_period_ms;
5452 u32 free_slot_expiry_time_ms;
5453} __packed;
5454
5455struct wmi_bss_color_change_enable_params_cmd {
5456 u32 tlv_header;
5457 u32 vdev_id;
5458 u32 enable;
5459} __packed;
5460
5461struct wmi_obss_color_collision_event {
5462 u32 vdev_id;
5463 u32 evt_type;
5464 u64 obss_color_bitmap;
5465} __packed;
5466
5467#define ATH11K_IPV4_TH_SEED_SIZE 5
5468#define ATH11K_IPV6_TH_SEED_SIZE 11
5469
5470struct ath11k_wmi_pdev_lro_config_cmd {
5471 u32 tlv_header;
5472 u32 lro_enable;
5473 u32 res;
5474 u32 th_4[ATH11K_IPV4_TH_SEED_SIZE];
5475 u32 th_6[ATH11K_IPV6_TH_SEED_SIZE];
5476 u32 pdev_id;
5477} __packed;
5478
5479#define ATH11K_WMI_SPECTRAL_COUNT_DEFAULT 0
5480#define ATH11K_WMI_SPECTRAL_PERIOD_DEFAULT 224
5481#define ATH11K_WMI_SPECTRAL_PRIORITY_DEFAULT 1
5482#define ATH11K_WMI_SPECTRAL_FFT_SIZE_DEFAULT 7
5483#define ATH11K_WMI_SPECTRAL_GC_ENA_DEFAULT 1
5484#define ATH11K_WMI_SPECTRAL_RESTART_ENA_DEFAULT 0
5485#define ATH11K_WMI_SPECTRAL_NOISE_FLOOR_REF_DEFAULT -96
5486#define ATH11K_WMI_SPECTRAL_INIT_DELAY_DEFAULT 80
5487#define ATH11K_WMI_SPECTRAL_NB_TONE_THR_DEFAULT 12
5488#define ATH11K_WMI_SPECTRAL_STR_BIN_THR_DEFAULT 8
5489#define ATH11K_WMI_SPECTRAL_WB_RPT_MODE_DEFAULT 0
5490#define ATH11K_WMI_SPECTRAL_RSSI_RPT_MODE_DEFAULT 0
5491#define ATH11K_WMI_SPECTRAL_RSSI_THR_DEFAULT 0xf0
5492#define ATH11K_WMI_SPECTRAL_PWR_FORMAT_DEFAULT 0
5493#define ATH11K_WMI_SPECTRAL_RPT_MODE_DEFAULT 2
5494#define ATH11K_WMI_SPECTRAL_BIN_SCALE_DEFAULT 1
5495#define ATH11K_WMI_SPECTRAL_DBM_ADJ_DEFAULT 1
5496#define ATH11K_WMI_SPECTRAL_CHN_MASK_DEFAULT 1
5497
5498struct ath11k_wmi_vdev_spectral_conf_param {
5499 u32 vdev_id;
5500 u32 scan_count;
5501 u32 scan_period;
5502 u32 scan_priority;
5503 u32 scan_fft_size;
5504 u32 scan_gc_ena;
5505 u32 scan_restart_ena;
5506 u32 scan_noise_floor_ref;
5507 u32 scan_init_delay;
5508 u32 scan_nb_tone_thr;
5509 u32 scan_str_bin_thr;
5510 u32 scan_wb_rpt_mode;
5511 u32 scan_rssi_rpt_mode;
5512 u32 scan_rssi_thr;
5513 u32 scan_pwr_format;
5514 u32 scan_rpt_mode;
5515 u32 scan_bin_scale;
5516 u32 scan_dbm_adj;
5517 u32 scan_chn_mask;
5518} __packed;
5519
5520struct ath11k_wmi_vdev_spectral_conf_cmd {
5521 u32 tlv_header;
5522 struct ath11k_wmi_vdev_spectral_conf_param param;
5523} __packed;
5524
5525#define ATH11K_WMI_SPECTRAL_TRIGGER_CMD_TRIGGER 1
5526#define ATH11K_WMI_SPECTRAL_TRIGGER_CMD_CLEAR 2
5527#define ATH11K_WMI_SPECTRAL_ENABLE_CMD_ENABLE 1
5528#define ATH11K_WMI_SPECTRAL_ENABLE_CMD_DISABLE 2
5529
5530struct ath11k_wmi_vdev_spectral_enable_cmd {
5531 u32 tlv_header;
5532 u32 vdev_id;
5533 u32 trigger_cmd;
5534 u32 enable_cmd;
5535} __packed;
5536
5537struct ath11k_wmi_pdev_dma_ring_cfg_req_cmd {
5538 u32 tlv_header;
5539 u32 pdev_id;
5540 u32 module_id; /* see enum wmi_direct_buffer_module */
5541 u32 base_paddr_lo;
5542 u32 base_paddr_hi;
5543 u32 head_idx_paddr_lo;
5544 u32 head_idx_paddr_hi;
5545 u32 tail_idx_paddr_lo;
5546 u32 tail_idx_paddr_hi;
5547 u32 num_elems; /* Number of elems in the ring */
5548 u32 buf_size; /* size of allocated buffer in bytes */
5549
5550 /* Number of wmi_dma_buf_release_entry packed together */
5551 u32 num_resp_per_event;
5552
5553 /* Target should timeout and send whatever resp
5554 * it has if this time expires, units in milliseconds
5555 */
5556 u32 event_timeout_ms;
5557} __packed;
5558
5559struct ath11k_wmi_dma_buf_release_fixed_param {
5560 u32 pdev_id;
5561 u32 module_id;
5562 u32 num_buf_release_entry;
5563 u32 num_meta_data_entry;
5564} __packed;
5565
5566struct wmi_dma_buf_release_entry {
5567 u32 tlv_header;
5568 u32 paddr_lo;
5569
5570 /* Bits 11:0: address of data
5571 * Bits 31:12: host context data
5572 */
5573 u32 paddr_hi;
5574} __packed;
5575
5576#define WMI_SPECTRAL_META_INFO1_FREQ1 GENMASK(15, 0)
5577#define WMI_SPECTRAL_META_INFO1_FREQ2 GENMASK(31, 16)
5578
5579#define WMI_SPECTRAL_META_INFO2_CHN_WIDTH GENMASK(7, 0)
5580
5581struct wmi_dma_buf_release_meta_data {
5582 u32 tlv_header;
5583 s32 noise_floor[WMI_MAX_CHAINS];
5584 u32 reset_delay;
5585 u32 freq1;
5586 u32 freq2;
5587 u32 ch_width;
5588} __packed;
5589
5590enum wmi_fils_discovery_cmd_type {
5591 WMI_FILS_DISCOVERY_CMD,
5592 WMI_UNSOL_BCAST_PROBE_RESP,
5593};
5594
5595struct wmi_fils_discovery_cmd {
5596 u32 tlv_header;
5597 u32 vdev_id;
5598 u32 interval;
5599 u32 config; /* enum wmi_fils_discovery_cmd_type */
5600} __packed;
5601
5602struct wmi_fils_discovery_tmpl_cmd {
5603 u32 tlv_header;
5604 u32 vdev_id;
5605 u32 buf_len;
5606} __packed;
5607
5608struct wmi_probe_tmpl_cmd {
5609 u32 tlv_header;
5610 u32 vdev_id;
5611 u32 buf_len;
5612} __packed;
5613
5614struct target_resource_config {
5615 u32 num_vdevs;
5616 u32 num_peers;
5617 u32 num_active_peers;
5618 u32 num_offload_peers;
5619 u32 num_offload_reorder_buffs;
5620 u32 num_peer_keys;
5621 u32 num_tids;
5622 u32 ast_skid_limit;
5623 u32 tx_chain_mask;
5624 u32 rx_chain_mask;
5625 u32 rx_timeout_pri[4];
5626 u32 rx_decap_mode;
5627 u32 scan_max_pending_req;
5628 u32 bmiss_offload_max_vdev;
5629 u32 roam_offload_max_vdev;
5630 u32 roam_offload_max_ap_profiles;
5631 u32 num_mcast_groups;
5632 u32 num_mcast_table_elems;
5633 u32 mcast2ucast_mode;
5634 u32 tx_dbg_log_size;
5635 u32 num_wds_entries;
5636 u32 dma_burst_size;
5637 u32 mac_aggr_delim;
5638 u32 rx_skip_defrag_timeout_dup_detection_check;
5639 u32 vow_config;
5640 u32 gtk_offload_max_vdev;
5641 u32 num_msdu_desc;
5642 u32 max_frag_entries;
5643 u32 max_peer_ext_stats;
5644 u32 smart_ant_cap;
5645 u32 bk_minfree;
5646 u32 be_minfree;
5647 u32 vi_minfree;
5648 u32 vo_minfree;
5649 u32 rx_batchmode;
5650 u32 tt_support;
5651 u32 flag1;
5652 u32 iphdr_pad_config;
5653 u32 qwrap_config:16,
5654 alloc_frag_desc_for_data_pkt:16;
5655 u32 num_tdls_vdevs;
5656 u32 num_tdls_conn_table_entries;
5657 u32 beacon_tx_offload_max_vdev;
5658 u32 num_multicast_filter_entries;
5659 u32 num_wow_filters;
5660 u32 num_keep_alive_pattern;
5661 u32 keep_alive_pattern_size;
5662 u32 max_tdls_concurrent_sleep_sta;
5663 u32 max_tdls_concurrent_buffer_sta;
5664 u32 wmi_send_separate;
5665 u32 num_ocb_vdevs;
5666 u32 num_ocb_channels;
5667 u32 num_ocb_schedules;
5668 u32 num_ns_ext_tuples_cfg;
5669 u32 bpf_instruction_size;
5670 u32 max_bssid_rx_filters;
5671 u32 use_pdev_id;
5672 u32 peer_map_unmap_v2_support;
5673 u32 sched_params;
5674 u32 twt_ap_pdev_count;
5675 u32 twt_ap_sta_count;
5676 u8 is_reg_cc_ext_event_supported;
5677 u32 ema_max_vap_cnt;
5678 u32 ema_max_profile_period;
5679};
5680
5681enum wmi_debug_log_param {
5682 WMI_DEBUG_LOG_PARAM_LOG_LEVEL = 0x1,
5683 WMI_DEBUG_LOG_PARAM_VDEV_ENABLE,
5684 WMI_DEBUG_LOG_PARAM_VDEV_DISABLE,
5685 WMI_DEBUG_LOG_PARAM_VDEV_ENABLE_BITMAP,
5686 WMI_DEBUG_LOG_PARAM_MOD_ENABLE_BITMAP,
5687 WMI_DEBUG_LOG_PARAM_WOW_MOD_ENABLE_BITMAP,
5688};
5689
5690struct wmi_debug_log_config_cmd_fixed_param {
5691 u32 tlv_header;
5692 u32 dbg_log_param;
5693 u32 value;
5694} __packed;
5695
5696#define WMI_MAX_MEM_REQS 32
5697
5698#define MAX_RADIOS 3
5699
5700#define WMI_SERVICE_READY_TIMEOUT_HZ (5 * HZ)
5701#define WMI_SEND_TIMEOUT_HZ (3 * HZ)
5702
5703enum ath11k_wmi_peer_ps_state {
5704 WMI_PEER_PS_STATE_OFF,
5705 WMI_PEER_PS_STATE_ON,
5706 WMI_PEER_PS_STATE_DISABLED,
5707};
5708
5709enum wmi_peer_ps_supported_bitmap {
5710 /* Used to indicate that power save state change is valid */
5711 WMI_PEER_PS_VALID = 0x1,
5712 WMI_PEER_PS_STATE_TIMESTAMP = 0x2,
5713};
5714
5715struct wmi_peer_sta_ps_state_chg_event {
5716 struct wmi_mac_addr peer_macaddr;
5717 u32 peer_ps_state;
5718 u32 ps_supported_bitmap;
5719 u32 peer_ps_valid;
5720 u32 peer_ps_timestamp;
5721} __packed;
5722
5723struct ath11k_wmi_base {
5724 struct ath11k_base *ab;
5725 struct ath11k_pdev_wmi wmi[MAX_RADIOS];
5726 enum ath11k_htc_ep_id wmi_endpoint_id[MAX_RADIOS];
5727 u32 max_msg_len[MAX_RADIOS];
5728
5729 struct completion service_ready;
5730 struct completion unified_ready;
5731 DECLARE_BITMAP(svc_map, WMI_MAX_EXT2_SERVICE);
5732 wait_queue_head_t tx_credits_wq;
5733 u32 num_mem_chunks;
5734 u32 rx_decap_mode;
5735 struct wmi_host_mem_chunk mem_chunks[WMI_MAX_MEM_REQS];
5736
5737 enum wmi_host_hw_mode_config_type preferred_hw_mode;
5738 struct target_resource_config wlan_resource_config;
5739
5740 struct ath11k_targ_cap *targ_cap;
5741};
5742
5743/* Definition of HW data filtering */
5744enum hw_data_filter_type {
5745 WMI_HW_DATA_FILTER_DROP_NON_ARP_BC = BIT(0),
5746 WMI_HW_DATA_FILTER_DROP_NON_ICMPV6_MC = BIT(1),
5747};
5748
5749struct wmi_hw_data_filter_cmd {
5750 u32 tlv_header;
5751 u32 vdev_id;
5752 u32 enable;
5753 u32 hw_filter_bitmap;
5754} __packed;
5755
5756/* WOW structures */
5757enum wmi_wow_wakeup_event {
5758 WOW_BMISS_EVENT = 0,
5759 WOW_BETTER_AP_EVENT,
5760 WOW_DEAUTH_RECVD_EVENT,
5761 WOW_MAGIC_PKT_RECVD_EVENT,
5762 WOW_GTK_ERR_EVENT,
5763 WOW_FOURWAY_HSHAKE_EVENT,
5764 WOW_EAPOL_RECVD_EVENT,
5765 WOW_NLO_DETECTED_EVENT,
5766 WOW_DISASSOC_RECVD_EVENT,
5767 WOW_PATTERN_MATCH_EVENT,
5768 WOW_CSA_IE_EVENT,
5769 WOW_PROBE_REQ_WPS_IE_EVENT,
5770 WOW_AUTH_REQ_EVENT,
5771 WOW_ASSOC_REQ_EVENT,
5772 WOW_HTT_EVENT,
5773 WOW_RA_MATCH_EVENT,
5774 WOW_HOST_AUTO_SHUTDOWN_EVENT,
5775 WOW_IOAC_MAGIC_EVENT,
5776 WOW_IOAC_SHORT_EVENT,
5777 WOW_IOAC_EXTEND_EVENT,
5778 WOW_IOAC_TIMER_EVENT,
5779 WOW_DFS_PHYERR_RADAR_EVENT,
5780 WOW_BEACON_EVENT,
5781 WOW_CLIENT_KICKOUT_EVENT,
5782 WOW_EVENT_MAX,
5783};
5784
5785enum wmi_wow_interface_cfg {
5786 WOW_IFACE_PAUSE_ENABLED,
5787 WOW_IFACE_PAUSE_DISABLED
5788};
5789
5790#define C2S(x) case x: return #x
5791
5792static inline const char *wow_wakeup_event(enum wmi_wow_wakeup_event ev)
5793{
5794 switch (ev) {
5795 C2S(WOW_BMISS_EVENT);
5796 C2S(WOW_BETTER_AP_EVENT);
5797 C2S(WOW_DEAUTH_RECVD_EVENT);
5798 C2S(WOW_MAGIC_PKT_RECVD_EVENT);
5799 C2S(WOW_GTK_ERR_EVENT);
5800 C2S(WOW_FOURWAY_HSHAKE_EVENT);
5801 C2S(WOW_EAPOL_RECVD_EVENT);
5802 C2S(WOW_NLO_DETECTED_EVENT);
5803 C2S(WOW_DISASSOC_RECVD_EVENT);
5804 C2S(WOW_PATTERN_MATCH_EVENT);
5805 C2S(WOW_CSA_IE_EVENT);
5806 C2S(WOW_PROBE_REQ_WPS_IE_EVENT);
5807 C2S(WOW_AUTH_REQ_EVENT);
5808 C2S(WOW_ASSOC_REQ_EVENT);
5809 C2S(WOW_HTT_EVENT);
5810 C2S(WOW_RA_MATCH_EVENT);
5811 C2S(WOW_HOST_AUTO_SHUTDOWN_EVENT);
5812 C2S(WOW_IOAC_MAGIC_EVENT);
5813 C2S(WOW_IOAC_SHORT_EVENT);
5814 C2S(WOW_IOAC_EXTEND_EVENT);
5815 C2S(WOW_IOAC_TIMER_EVENT);
5816 C2S(WOW_DFS_PHYERR_RADAR_EVENT);
5817 C2S(WOW_BEACON_EVENT);
5818 C2S(WOW_CLIENT_KICKOUT_EVENT);
5819 C2S(WOW_EVENT_MAX);
5820 default:
5821 return NULL;
5822 }
5823}
5824
5825enum wmi_wow_wake_reason {
5826 WOW_REASON_UNSPECIFIED = -1,
5827 WOW_REASON_NLOD = 0,
5828 WOW_REASON_AP_ASSOC_LOST,
5829 WOW_REASON_LOW_RSSI,
5830 WOW_REASON_DEAUTH_RECVD,
5831 WOW_REASON_DISASSOC_RECVD,
5832 WOW_REASON_GTK_HS_ERR,
5833 WOW_REASON_EAP_REQ,
5834 WOW_REASON_FOURWAY_HS_RECV,
5835 WOW_REASON_TIMER_INTR_RECV,
5836 WOW_REASON_PATTERN_MATCH_FOUND,
5837 WOW_REASON_RECV_MAGIC_PATTERN,
5838 WOW_REASON_P2P_DISC,
5839 WOW_REASON_WLAN_HB,
5840 WOW_REASON_CSA_EVENT,
5841 WOW_REASON_PROBE_REQ_WPS_IE_RECV,
5842 WOW_REASON_AUTH_REQ_RECV,
5843 WOW_REASON_ASSOC_REQ_RECV,
5844 WOW_REASON_HTT_EVENT,
5845 WOW_REASON_RA_MATCH,
5846 WOW_REASON_HOST_AUTO_SHUTDOWN,
5847 WOW_REASON_IOAC_MAGIC_EVENT,
5848 WOW_REASON_IOAC_SHORT_EVENT,
5849 WOW_REASON_IOAC_EXTEND_EVENT,
5850 WOW_REASON_IOAC_TIMER_EVENT,
5851 WOW_REASON_ROAM_HO,
5852 WOW_REASON_DFS_PHYERR_RADADR_EVENT,
5853 WOW_REASON_BEACON_RECV,
5854 WOW_REASON_CLIENT_KICKOUT_EVENT,
5855 WOW_REASON_PAGE_FAULT = 0x3a,
5856 WOW_REASON_DEBUG_TEST = 0xFF,
5857};
5858
5859static inline const char *wow_reason(enum wmi_wow_wake_reason reason)
5860{
5861 switch (reason) {
5862 C2S(WOW_REASON_UNSPECIFIED);
5863 C2S(WOW_REASON_NLOD);
5864 C2S(WOW_REASON_AP_ASSOC_LOST);
5865 C2S(WOW_REASON_LOW_RSSI);
5866 C2S(WOW_REASON_DEAUTH_RECVD);
5867 C2S(WOW_REASON_DISASSOC_RECVD);
5868 C2S(WOW_REASON_GTK_HS_ERR);
5869 C2S(WOW_REASON_EAP_REQ);
5870 C2S(WOW_REASON_FOURWAY_HS_RECV);
5871 C2S(WOW_REASON_TIMER_INTR_RECV);
5872 C2S(WOW_REASON_PATTERN_MATCH_FOUND);
5873 C2S(WOW_REASON_RECV_MAGIC_PATTERN);
5874 C2S(WOW_REASON_P2P_DISC);
5875 C2S(WOW_REASON_WLAN_HB);
5876 C2S(WOW_REASON_CSA_EVENT);
5877 C2S(WOW_REASON_PROBE_REQ_WPS_IE_RECV);
5878 C2S(WOW_REASON_AUTH_REQ_RECV);
5879 C2S(WOW_REASON_ASSOC_REQ_RECV);
5880 C2S(WOW_REASON_HTT_EVENT);
5881 C2S(WOW_REASON_RA_MATCH);
5882 C2S(WOW_REASON_HOST_AUTO_SHUTDOWN);
5883 C2S(WOW_REASON_IOAC_MAGIC_EVENT);
5884 C2S(WOW_REASON_IOAC_SHORT_EVENT);
5885 C2S(WOW_REASON_IOAC_EXTEND_EVENT);
5886 C2S(WOW_REASON_IOAC_TIMER_EVENT);
5887 C2S(WOW_REASON_ROAM_HO);
5888 C2S(WOW_REASON_DFS_PHYERR_RADADR_EVENT);
5889 C2S(WOW_REASON_BEACON_RECV);
5890 C2S(WOW_REASON_CLIENT_KICKOUT_EVENT);
5891 C2S(WOW_REASON_PAGE_FAULT);
5892 C2S(WOW_REASON_DEBUG_TEST);
5893 default:
5894 return NULL;
5895 }
5896}
5897
5898#undef C2S
5899
5900struct wmi_wow_ev_arg {
5901 u32 vdev_id;
5902 u32 flag;
5903 enum wmi_wow_wake_reason wake_reason;
5904 u32 data_len;
5905};
5906
5907enum wmi_tlv_pattern_type {
5908 WOW_PATTERN_MIN = 0,
5909 WOW_BITMAP_PATTERN = WOW_PATTERN_MIN,
5910 WOW_IPV4_SYNC_PATTERN,
5911 WOW_IPV6_SYNC_PATTERN,
5912 WOW_WILD_CARD_PATTERN,
5913 WOW_TIMER_PATTERN,
5914 WOW_MAGIC_PATTERN,
5915 WOW_IPV6_RA_PATTERN,
5916 WOW_IOAC_PKT_PATTERN,
5917 WOW_IOAC_TMR_PATTERN,
5918 WOW_PATTERN_MAX
5919};
5920
5921#define WOW_DEFAULT_BITMAP_PATTERN_SIZE 148
5922#define WOW_DEFAULT_BITMASK_SIZE 148
5923
5924#define WOW_MIN_PATTERN_SIZE 1
5925#define WOW_MAX_PATTERN_SIZE 148
5926#define WOW_MAX_PKT_OFFSET 128
5927#define WOW_HDR_LEN (sizeof(struct ieee80211_hdr_3addr) + \
5928 sizeof(struct rfc1042_hdr))
5929#define WOW_MAX_REDUCE (WOW_HDR_LEN - sizeof(struct ethhdr) - \
5930 offsetof(struct ieee80211_hdr_3addr, addr1))
5931
5932struct wmi_wow_add_del_event_cmd {
5933 u32 tlv_header;
5934 u32 vdev_id;
5935 u32 is_add;
5936 u32 event_bitmap;
5937} __packed;
5938
5939struct wmi_wow_enable_cmd {
5940 u32 tlv_header;
5941 u32 enable;
5942 u32 pause_iface_config;
5943 u32 flags;
5944} __packed;
5945
5946struct wmi_wow_host_wakeup_ind {
5947 u32 tlv_header;
5948 u32 reserved;
5949} __packed;
5950
5951struct wmi_tlv_wow_event_info {
5952 u32 vdev_id;
5953 u32 flag;
5954 u32 wake_reason;
5955 u32 data_len;
5956} __packed;
5957
5958struct wmi_wow_bitmap_pattern {
5959 u32 tlv_header;
5960 u8 patternbuf[WOW_DEFAULT_BITMAP_PATTERN_SIZE];
5961 u8 bitmaskbuf[WOW_DEFAULT_BITMASK_SIZE];
5962 u32 pattern_offset;
5963 u32 pattern_len;
5964 u32 bitmask_len;
5965 u32 pattern_id;
5966} __packed;
5967
5968struct wmi_wow_add_pattern_cmd {
5969 u32 tlv_header;
5970 u32 vdev_id;
5971 u32 pattern_id;
5972 u32 pattern_type;
5973} __packed;
5974
5975struct wmi_wow_del_pattern_cmd {
5976 u32 tlv_header;
5977 u32 vdev_id;
5978 u32 pattern_id;
5979 u32 pattern_type;
5980} __packed;
5981
5982#define WMI_PNO_MAX_SCHED_SCAN_PLANS 2
5983#define WMI_PNO_MAX_SCHED_SCAN_PLAN_INT 7200
5984#define WMI_PNO_MAX_SCHED_SCAN_PLAN_ITRNS 100
5985#define WMI_PNO_MAX_NETW_CHANNELS 26
5986#define WMI_PNO_MAX_NETW_CHANNELS_EX 60
5987#define WMI_PNO_MAX_SUPP_NETWORKS WLAN_SCAN_PARAMS_MAX_SSID
5988#define WMI_PNO_MAX_IE_LENGTH WLAN_SCAN_PARAMS_MAX_IE_LEN
5989
5990/* size based of dot11 declaration without extra IEs as we will not carry those for PNO */
5991#define WMI_PNO_MAX_PB_REQ_SIZE 450
5992
5993#define WMI_PNO_24G_DEFAULT_CH 1
5994#define WMI_PNO_5G_DEFAULT_CH 36
5995
5996#define WMI_ACTIVE_MAX_CHANNEL_TIME 40
5997#define WMI_PASSIVE_MAX_CHANNEL_TIME 110
5998
5999/* SSID broadcast type */
6000enum wmi_ssid_bcast_type {
6001 BCAST_UNKNOWN = 0,
6002 BCAST_NORMAL = 1,
6003 BCAST_HIDDEN = 2,
6004};
6005
6006#define WMI_NLO_MAX_SSIDS 16
6007#define WMI_NLO_MAX_CHAN 48
6008
6009#define WMI_NLO_CONFIG_STOP BIT(0)
6010#define WMI_NLO_CONFIG_START BIT(1)
6011#define WMI_NLO_CONFIG_RESET BIT(2)
6012#define WMI_NLO_CONFIG_SLOW_SCAN BIT(4)
6013#define WMI_NLO_CONFIG_FAST_SCAN BIT(5)
6014#define WMI_NLO_CONFIG_SSID_HIDE_EN BIT(6)
6015
6016/* This bit is used to indicate if EPNO or supplicant PNO is enabled.
6017 * Only one of them can be enabled at a given time
6018 */
6019#define WMI_NLO_CONFIG_ENLO BIT(7)
6020#define WMI_NLO_CONFIG_SCAN_PASSIVE BIT(8)
6021#define WMI_NLO_CONFIG_ENLO_RESET BIT(9)
6022#define WMI_NLO_CONFIG_SPOOFED_MAC_IN_PROBE_REQ BIT(10)
6023#define WMI_NLO_CONFIG_RANDOM_SEQ_NO_IN_PROBE_REQ BIT(11)
6024#define WMI_NLO_CONFIG_ENABLE_IE_WHITELIST_IN_PROBE_REQ BIT(12)
6025#define WMI_NLO_CONFIG_ENABLE_CNLO_RSSI_CONFIG BIT(13)
6026
6027struct wmi_nlo_ssid_param {
6028 u32 valid;
6029 struct wmi_ssid ssid;
6030} __packed;
6031
6032struct wmi_nlo_enc_param {
6033 u32 valid;
6034 u32 enc_type;
6035} __packed;
6036
6037struct wmi_nlo_auth_param {
6038 u32 valid;
6039 u32 auth_type;
6040} __packed;
6041
6042struct wmi_nlo_bcast_nw_param {
6043 u32 valid;
6044 u32 bcast_nw_type;
6045} __packed;
6046
6047struct wmi_nlo_rssi_param {
6048 u32 valid;
6049 s32 rssi;
6050} __packed;
6051
6052struct nlo_configured_parameters {
6053 /* TLV tag and len;*/
6054 u32 tlv_header;
6055 struct wmi_nlo_ssid_param ssid;
6056 struct wmi_nlo_enc_param enc_type;
6057 struct wmi_nlo_auth_param auth_type;
6058 struct wmi_nlo_rssi_param rssi_cond;
6059
6060 /* indicates if the SSID is hidden or not */
6061 struct wmi_nlo_bcast_nw_param bcast_nw_type;
6062} __packed;
6063
6064struct wmi_network_type {
6065 struct wmi_ssid ssid;
6066 u32 authentication;
6067 u32 encryption;
6068 u32 bcast_nw_type;
6069 u8 channel_count;
6070 u16 channels[WMI_PNO_MAX_NETW_CHANNELS_EX];
6071 s32 rssi_threshold;
6072};
6073
6074struct wmi_pno_scan_req {
6075 u8 enable;
6076 u8 vdev_id;
6077 u8 uc_networks_count;
6078 struct wmi_network_type a_networks[WMI_PNO_MAX_SUPP_NETWORKS];
6079 u32 fast_scan_period;
6080 u32 slow_scan_period;
6081 u8 fast_scan_max_cycles;
6082
6083 bool do_passive_scan;
6084
6085 u32 delay_start_time;
6086 u32 active_min_time;
6087 u32 active_max_time;
6088 u32 passive_min_time;
6089 u32 passive_max_time;
6090
6091 /* mac address randomization attributes */
6092 u32 enable_pno_scan_randomization;
6093 u8 mac_addr[ETH_ALEN];
6094 u8 mac_addr_mask[ETH_ALEN];
6095};
6096
6097struct wmi_wow_nlo_config_cmd {
6098 u32 tlv_header;
6099 u32 flags;
6100 u32 vdev_id;
6101 u32 fast_scan_max_cycles;
6102 u32 active_dwell_time;
6103 u32 passive_dwell_time;
6104 u32 probe_bundle_size;
6105
6106 /* ART = IRT */
6107 u32 rest_time;
6108
6109 /* Max value that can be reached after SBM */
6110 u32 max_rest_time;
6111
6112 /* SBM */
6113 u32 scan_backoff_multiplier;
6114
6115 /* SCBM */
6116 u32 fast_scan_period;
6117
6118 /* specific to windows */
6119 u32 slow_scan_period;
6120
6121 u32 no_of_ssids;
6122
6123 u32 num_of_channels;
6124
6125 /* NLO scan start delay time in milliseconds */
6126 u32 delay_start_time;
6127
6128 /* MAC Address to use in Probe Req as SA */
6129 struct wmi_mac_addr mac_addr;
6130
6131 /* Mask on which MAC has to be randomized */
6132 struct wmi_mac_addr mac_mask;
6133
6134 /* IE bitmap to use in Probe Req */
6135 u32 ie_bitmap[8];
6136
6137 /* Number of vendor OUIs. In the TLV vendor_oui[] */
6138 u32 num_vendor_oui;
6139
6140 /* Number of connected NLO band preferences */
6141 u32 num_cnlo_band_pref;
6142
6143 /* The TLVs will follow.
6144 * nlo_configured_parameters nlo_list[];
6145 * u32 channel_list[num_of_channels];
6146 */
6147} __packed;
6148
6149#define WMI_MAX_NS_OFFLOADS 2
6150#define WMI_MAX_ARP_OFFLOADS 2
6151
6152#define WMI_ARPOL_FLAGS_VALID BIT(0)
6153#define WMI_ARPOL_FLAGS_MAC_VALID BIT(1)
6154#define WMI_ARPOL_FLAGS_REMOTE_IP_VALID BIT(2)
6155
6156struct wmi_arp_offload_tuple {
6157 u32 tlv_header;
6158 u32 flags;
6159 u8 target_ipaddr[4];
6160 u8 remote_ipaddr[4];
6161 struct wmi_mac_addr target_mac;
6162} __packed;
6163
6164#define WMI_NSOL_FLAGS_VALID BIT(0)
6165#define WMI_NSOL_FLAGS_MAC_VALID BIT(1)
6166#define WMI_NSOL_FLAGS_REMOTE_IP_VALID BIT(2)
6167#define WMI_NSOL_FLAGS_IS_IPV6_ANYCAST BIT(3)
6168
6169#define WMI_NSOL_MAX_TARGET_IPS 2
6170
6171struct wmi_ns_offload_tuple {
6172 u32 tlv_header;
6173 u32 flags;
6174 u8 target_ipaddr[WMI_NSOL_MAX_TARGET_IPS][16];
6175 u8 solicitation_ipaddr[16];
6176 u8 remote_ipaddr[16];
6177 struct wmi_mac_addr target_mac;
6178} __packed;
6179
6180struct wmi_set_arp_ns_offload_cmd {
6181 u32 tlv_header;
6182 u32 flags;
6183 u32 vdev_id;
6184 u32 num_ns_ext_tuples;
6185 /* The TLVs follow:
6186 * wmi_ns_offload_tuple ns_tuples[WMI_MAX_NS_OFFLOADS];
6187 * wmi_arp_offload_tuple arp_tuples[WMI_MAX_ARP_OFFLOADS];
6188 * wmi_ns_offload_tuple ns_ext_tuples[num_ns_ext_tuples];
6189 */
6190} __packed;
6191
6192#define GTK_OFFLOAD_OPCODE_MASK 0xFF000000
6193#define GTK_OFFLOAD_ENABLE_OPCODE 0x01000000
6194#define GTK_OFFLOAD_DISABLE_OPCODE 0x02000000
6195#define GTK_OFFLOAD_REQUEST_STATUS_OPCODE 0x04000000
6196
6197#define GTK_OFFLOAD_KEK_BYTES 16
6198#define GTK_OFFLOAD_KCK_BYTES 16
6199#define GTK_REPLAY_COUNTER_BYTES 8
6200#define WMI_MAX_KEY_LEN 32
6201#define IGTK_PN_SIZE 6
6202
6203struct wmi_replayc_cnt {
6204 union {
6205 u8 counter[GTK_REPLAY_COUNTER_BYTES];
6206 struct {
6207 u32 word0;
6208 u32 word1;
6209 } __packed;
6210 } __packed;
6211} __packed;
6212
6213struct wmi_gtk_offload_status_event {
6214 u32 vdev_id;
6215 u32 flags;
6216 u32 refresh_cnt;
6217 struct wmi_replayc_cnt replay_ctr;
6218 u8 igtk_key_index;
6219 u8 igtk_key_length;
6220 u8 igtk_key_rsc[IGTK_PN_SIZE];
6221 u8 igtk_key[WMI_MAX_KEY_LEN];
6222 u8 gtk_key_index;
6223 u8 gtk_key_length;
6224 u8 gtk_key_rsc[GTK_REPLAY_COUNTER_BYTES];
6225 u8 gtk_key[WMI_MAX_KEY_LEN];
6226} __packed;
6227
6228struct wmi_gtk_rekey_offload_cmd {
6229 u32 tlv_header;
6230 u32 vdev_id;
6231 u32 flags;
6232 u8 kek[GTK_OFFLOAD_KEK_BYTES];
6233 u8 kck[GTK_OFFLOAD_KCK_BYTES];
6234 u8 replay_ctr[GTK_REPLAY_COUNTER_BYTES];
6235} __packed;
6236
6237#define BIOS_SAR_TABLE_LEN (22)
6238#define BIOS_SAR_RSVD1_LEN (6)
6239#define BIOS_SAR_RSVD2_LEN (18)
6240
6241struct wmi_pdev_set_sar_table_cmd {
6242 u32 tlv_header;
6243 u32 pdev_id;
6244 u32 sar_len;
6245 u32 rsvd_len;
6246} __packed;
6247
6248struct wmi_pdev_set_geo_table_cmd {
6249 u32 tlv_header;
6250 u32 pdev_id;
6251 u32 rsvd_len;
6252} __packed;
6253
6254struct wmi_sta_keepalive_cmd {
6255 u32 tlv_header;
6256 u32 vdev_id;
6257 u32 enabled;
6258
6259 /* WMI_STA_KEEPALIVE_METHOD_ */
6260 u32 method;
6261
6262 /* in seconds */
6263 u32 interval;
6264
6265 /* following this structure is the TLV for struct
6266 * wmi_sta_keepalive_arp_resp
6267 */
6268} __packed;
6269
6270struct wmi_sta_keepalive_arp_resp {
6271 u32 tlv_header;
6272 u32 src_ip4_addr;
6273 u32 dest_ip4_addr;
6274 struct wmi_mac_addr dest_mac_addr;
6275} __packed;
6276
6277struct wmi_sta_keepalive_arg {
6278 u32 vdev_id;
6279 u32 enabled;
6280 u32 method;
6281 u32 interval;
6282 u32 src_ip4_addr;
6283 u32 dest_ip4_addr;
6284 const u8 dest_mac_addr[ETH_ALEN];
6285};
6286
6287enum wmi_sta_keepalive_method {
6288 WMI_STA_KEEPALIVE_METHOD_NULL_FRAME = 1,
6289 WMI_STA_KEEPALIVE_METHOD_UNSOLICITED_ARP_RESPONSE = 2,
6290 WMI_STA_KEEPALIVE_METHOD_ETHERNET_LOOPBACK = 3,
6291 WMI_STA_KEEPALIVE_METHOD_GRATUITOUS_ARP_REQUEST = 4,
6292 WMI_STA_KEEPALIVE_METHOD_MGMT_VENDOR_ACTION = 5,
6293};
6294
6295#define WMI_STA_KEEPALIVE_INTERVAL_DEFAULT 30
6296#define WMI_STA_KEEPALIVE_INTERVAL_DISABLE 0
6297
6298const void **ath11k_wmi_tlv_parse_alloc(struct ath11k_base *ab, const void *ptr,
6299 size_t len, gfp_t gfp);
6300int ath11k_wmi_cmd_send(struct ath11k_pdev_wmi *wmi, struct sk_buff *skb,
6301 u32 cmd_id);
6302struct sk_buff *ath11k_wmi_alloc_skb(struct ath11k_wmi_base *wmi_sc, u32 len);
6303int ath11k_wmi_mgmt_send(struct ath11k *ar, u32 vdev_id, u32 buf_id,
6304 struct sk_buff *frame);
6305int ath11k_wmi_bcn_tmpl(struct ath11k *ar, u32 vdev_id,
6306 struct ieee80211_mutable_offsets *offs,
6307 struct sk_buff *bcn, u32 ema_param);
6308int ath11k_wmi_vdev_down(struct ath11k *ar, u8 vdev_id);
6309int ath11k_wmi_vdev_up(struct ath11k *ar, u32 vdev_id, u32 aid,
6310 const u8 *bssid, u8 *tx_bssid, u32 nontx_profile_idx,
6311 u32 nontx_profile_cnt);
6312int ath11k_wmi_vdev_stop(struct ath11k *ar, u8 vdev_id);
6313int ath11k_wmi_vdev_start(struct ath11k *ar, struct wmi_vdev_start_req_arg *arg,
6314 bool restart);
6315int ath11k_wmi_set_peer_param(struct ath11k *ar, const u8 *peer_addr,
6316 u32 vdev_id, u32 param_id, u32 param_val);
6317int ath11k_wmi_pdev_set_param(struct ath11k *ar, u32 param_id,
6318 u32 param_value, u8 pdev_id);
6319int ath11k_wmi_pdev_set_ps_mode(struct ath11k *ar, int vdev_id,
6320 enum wmi_sta_ps_mode psmode);
6321int ath11k_wmi_wait_for_unified_ready(struct ath11k_base *ab);
6322int ath11k_wmi_cmd_init(struct ath11k_base *ab);
6323int ath11k_wmi_wait_for_service_ready(struct ath11k_base *ab);
6324int ath11k_wmi_connect(struct ath11k_base *ab);
6325int ath11k_wmi_pdev_attach(struct ath11k_base *ab,
6326 u8 pdev_id);
6327int ath11k_wmi_attach(struct ath11k_base *ab);
6328void ath11k_wmi_detach(struct ath11k_base *ab);
6329int ath11k_wmi_vdev_create(struct ath11k *ar, u8 *macaddr,
6330 struct vdev_create_params *param);
6331int ath11k_wmi_peer_rx_reorder_queue_setup(struct ath11k *ar, int vdev_id,
6332 const u8 *addr, dma_addr_t paddr,
6333 u8 tid, u8 ba_window_size_valid,
6334 u32 ba_window_size);
6335int ath11k_wmi_send_peer_create_cmd(struct ath11k *ar,
6336 struct peer_create_params *param);
6337int ath11k_wmi_vdev_set_param_cmd(struct ath11k *ar, u32 vdev_id,
6338 u32 param_id, u32 param_value);
6339
6340int ath11k_wmi_set_sta_ps_param(struct ath11k *ar, u32 vdev_id,
6341 u32 param, u32 param_value);
6342int ath11k_wmi_force_fw_hang_cmd(struct ath11k *ar, u32 type, u32 delay_time_ms);
6343int ath11k_wmi_send_peer_delete_cmd(struct ath11k *ar,
6344 const u8 *peer_addr, u8 vdev_id);
6345int ath11k_wmi_vdev_delete(struct ath11k *ar, u8 vdev_id);
6346void ath11k_wmi_start_scan_init(struct ath11k *ar, struct scan_req_params *arg);
6347int ath11k_wmi_send_scan_start_cmd(struct ath11k *ar,
6348 struct scan_req_params *params);
6349int ath11k_wmi_send_scan_stop_cmd(struct ath11k *ar,
6350 struct scan_cancel_param *param);
6351int ath11k_wmi_send_wmm_update_cmd_tlv(struct ath11k *ar, u32 vdev_id,
6352 struct wmi_wmm_params_all_arg *param);
6353int ath11k_wmi_pdev_suspend(struct ath11k *ar, u32 suspend_opt,
6354 u32 pdev_id);
6355int ath11k_wmi_pdev_resume(struct ath11k *ar, u32 pdev_id);
6356
6357int ath11k_wmi_send_peer_assoc_cmd(struct ath11k *ar,
6358 struct peer_assoc_params *param);
6359int ath11k_wmi_vdev_install_key(struct ath11k *ar,
6360 struct wmi_vdev_install_key_arg *arg);
6361int ath11k_wmi_pdev_bss_chan_info_request(struct ath11k *ar,
6362 enum wmi_bss_chan_info_req_type type);
6363int ath11k_wmi_send_stats_request_cmd(struct ath11k *ar,
6364 struct stats_request_params *param);
6365int ath11k_wmi_send_pdev_temperature_cmd(struct ath11k *ar);
6366int ath11k_wmi_send_peer_flush_tids_cmd(struct ath11k *ar,
6367 u8 peer_addr[ETH_ALEN],
6368 struct peer_flush_params *param);
6369int ath11k_wmi_send_set_ap_ps_param_cmd(struct ath11k *ar, u8 *peer_addr,
6370 struct ap_ps_params *param);
6371int ath11k_wmi_send_scan_chan_list_cmd(struct ath11k *ar,
6372 struct scan_chan_list_params *chan_list);
6373int ath11k_wmi_send_dfs_phyerr_offload_enable_cmd(struct ath11k *ar,
6374 u32 pdev_id);
6375int ath11k_wmi_addba_clear_resp(struct ath11k *ar, u32 vdev_id, const u8 *mac);
6376int ath11k_wmi_addba_send(struct ath11k *ar, u32 vdev_id, const u8 *mac,
6377 u32 tid, u32 buf_size);
6378int ath11k_wmi_addba_set_resp(struct ath11k *ar, u32 vdev_id, const u8 *mac,
6379 u32 tid, u32 status);
6380int ath11k_wmi_delba_send(struct ath11k *ar, u32 vdev_id, const u8 *mac,
6381 u32 tid, u32 initiator, u32 reason);
6382int ath11k_wmi_send_bcn_offload_control_cmd(struct ath11k *ar,
6383 u32 vdev_id, u32 bcn_ctrl_op);
6384int ath11k_wmi_send_set_current_country_cmd(struct ath11k *ar,
6385 struct wmi_set_current_country_params *param);
6386int
6387ath11k_wmi_send_init_country_cmd(struct ath11k *ar,
6388 struct wmi_init_country_params init_cc_param);
6389
6390int ath11k_wmi_send_11d_scan_start_cmd(struct ath11k *ar,
6391 struct wmi_11d_scan_start_params *param);
6392int ath11k_wmi_send_11d_scan_stop_cmd(struct ath11k *ar, u32 vdev_id);
6393
6394int
6395ath11k_wmi_send_thermal_mitigation_param_cmd(struct ath11k *ar,
6396 struct thermal_mitigation_params *param);
6397int ath11k_wmi_pdev_pktlog_enable(struct ath11k *ar, u32 pktlog_filter);
6398int ath11k_wmi_pdev_pktlog_disable(struct ath11k *ar);
6399int ath11k_wmi_pdev_peer_pktlog_filter(struct ath11k *ar, u8 *addr, u8 enable);
6400int
6401ath11k_wmi_rx_reord_queue_remove(struct ath11k *ar,
6402 struct rx_reorder_queue_remove_params *param);
6403int ath11k_wmi_send_pdev_set_regdomain(struct ath11k *ar,
6404 struct pdev_set_regdomain_params *param);
6405int ath11k_wmi_pull_fw_stats(struct ath11k_base *ab, struct sk_buff *skb,
6406 struct ath11k_fw_stats *stats);
6407void ath11k_wmi_fw_stats_fill(struct ath11k *ar,
6408 struct ath11k_fw_stats *fw_stats, u32 stats_id,
6409 char *buf);
6410int ath11k_wmi_simulate_radar(struct ath11k *ar);
6411void ath11k_wmi_fill_default_twt_params(struct wmi_twt_enable_params *twt_params);
6412int ath11k_wmi_send_twt_enable_cmd(struct ath11k *ar, u32 pdev_id,
6413 struct wmi_twt_enable_params *params);
6414int ath11k_wmi_send_twt_disable_cmd(struct ath11k *ar, u32 pdev_id);
6415int ath11k_wmi_send_twt_add_dialog_cmd(struct ath11k *ar,
6416 struct wmi_twt_add_dialog_params *params);
6417int ath11k_wmi_send_twt_del_dialog_cmd(struct ath11k *ar,
6418 struct wmi_twt_del_dialog_params *params);
6419int ath11k_wmi_send_twt_pause_dialog_cmd(struct ath11k *ar,
6420 struct wmi_twt_pause_dialog_params *params);
6421int ath11k_wmi_send_twt_resume_dialog_cmd(struct ath11k *ar,
6422 struct wmi_twt_resume_dialog_params *params);
6423int ath11k_wmi_send_obss_spr_cmd(struct ath11k *ar, u32 vdev_id,
6424 struct ieee80211_he_obss_pd *he_obss_pd);
6425int ath11k_wmi_pdev_set_srg_bss_color_bitmap(struct ath11k *ar, u32 *bitmap);
6426int ath11k_wmi_pdev_set_srg_patial_bssid_bitmap(struct ath11k *ar, u32 *bitmap);
6427int ath11k_wmi_pdev_srg_obss_color_enable_bitmap(struct ath11k *ar,
6428 u32 *bitmap);
6429int ath11k_wmi_pdev_srg_obss_bssid_enable_bitmap(struct ath11k *ar,
6430 u32 *bitmap);
6431int ath11k_wmi_pdev_non_srg_obss_color_enable_bitmap(struct ath11k *ar,
6432 u32 *bitmap);
6433int ath11k_wmi_pdev_non_srg_obss_bssid_enable_bitmap(struct ath11k *ar,
6434 u32 *bitmap);
6435int ath11k_wmi_send_obss_color_collision_cfg_cmd(struct ath11k *ar, u32 vdev_id,
6436 u8 bss_color, u32 period,
6437 bool enable);
6438int ath11k_wmi_send_bss_color_change_enable_cmd(struct ath11k *ar, u32 vdev_id,
6439 bool enable);
6440int ath11k_wmi_pdev_lro_cfg(struct ath11k *ar, int pdev_id);
6441int ath11k_wmi_pdev_dma_ring_cfg(struct ath11k *ar,
6442 struct ath11k_wmi_pdev_dma_ring_cfg_req_cmd *param);
6443int ath11k_wmi_vdev_spectral_enable(struct ath11k *ar, u32 vdev_id,
6444 u32 trigger, u32 enable);
6445int ath11k_wmi_vdev_spectral_conf(struct ath11k *ar,
6446 struct ath11k_wmi_vdev_spectral_conf_param *param);
6447int ath11k_wmi_fils_discovery_tmpl(struct ath11k *ar, u32 vdev_id,
6448 struct sk_buff *tmpl);
6449int ath11k_wmi_fils_discovery(struct ath11k *ar, u32 vdev_id, u32 interval,
6450 bool unsol_bcast_probe_resp_enabled);
6451int ath11k_wmi_probe_resp_tmpl(struct ath11k *ar, u32 vdev_id,
6452 struct sk_buff *tmpl);
6453int ath11k_wmi_set_hw_mode(struct ath11k_base *ab,
6454 enum wmi_host_hw_mode_config_type mode);
6455int ath11k_wmi_wow_host_wakeup_ind(struct ath11k *ar);
6456int ath11k_wmi_wow_enable(struct ath11k *ar);
6457int ath11k_wmi_scan_prob_req_oui(struct ath11k *ar,
6458 const u8 mac_addr[ETH_ALEN]);
6459int ath11k_wmi_fw_dbglog_cfg(struct ath11k *ar, u32 *module_id_bitmap,
6460 struct ath11k_fw_dbglog *dbglog);
6461int ath11k_wmi_wow_config_pno(struct ath11k *ar, u32 vdev_id,
6462 struct wmi_pno_scan_req *pno_scan);
6463int ath11k_wmi_wow_del_pattern(struct ath11k *ar, u32 vdev_id, u32 pattern_id);
6464int ath11k_wmi_wow_add_pattern(struct ath11k *ar, u32 vdev_id, u32 pattern_id,
6465 const u8 *pattern, const u8 *mask,
6466 int pattern_len, int pattern_offset);
6467int ath11k_wmi_wow_add_wakeup_event(struct ath11k *ar, u32 vdev_id,
6468 enum wmi_wow_wakeup_event event,
6469 u32 enable);
6470int ath11k_wmi_hw_data_filter_cmd(struct ath11k *ar, u32 vdev_id,
6471 u32 filter_bitmap, bool enable);
6472int ath11k_wmi_arp_ns_offload(struct ath11k *ar,
6473 struct ath11k_vif *arvif, bool enable);
6474int ath11k_wmi_gtk_rekey_offload(struct ath11k *ar,
6475 struct ath11k_vif *arvif, bool enable);
6476int ath11k_wmi_gtk_rekey_getinfo(struct ath11k *ar,
6477 struct ath11k_vif *arvif);
6478int ath11k_wmi_pdev_set_bios_sar_table_param(struct ath11k *ar, const u8 *sar_val);
6479int ath11k_wmi_pdev_set_bios_geo_table_param(struct ath11k *ar);
6480int ath11k_wmi_sta_keepalive(struct ath11k *ar,
6481 const struct wmi_sta_keepalive_arg *arg);
6482
6483#endif
1/* SPDX-License-Identifier: BSD-3-Clause-Clear */
2/*
3 * Copyright (c) 2018-2019 The Linux Foundation. All rights reserved.
4 */
5
6#ifndef ATH11K_WMI_H
7#define ATH11K_WMI_H
8
9#include <net/mac80211.h>
10#include "htc.h"
11
12struct ath11k_base;
13struct ath11k;
14struct ath11k_fw_stats;
15struct ath11k_fw_dbglog;
16struct ath11k_vif;
17
18#define PSOC_HOST_MAX_NUM_SS (8)
19
20/* defines to set Packet extension values which can be 0 us, 8 usec or 16 usec */
21#define MAX_HE_NSS 8
22#define MAX_HE_MODULATION 8
23#define MAX_HE_RU 4
24#define HE_MODULATION_NONE 7
25#define HE_PET_0_USEC 0
26#define HE_PET_8_USEC 1
27#define HE_PET_16_USEC 2
28
29#define WMI_MAX_CHAINS 8
30
31#define WMI_MAX_NUM_SS MAX_HE_NSS
32#define WMI_MAX_NUM_RU MAX_HE_RU
33
34#define WMI_TLV_CMD(grp_id) (((grp_id) << 12) | 0x1)
35#define WMI_TLV_EV(grp_id) (((grp_id) << 12) | 0x1)
36#define WMI_TLV_CMD_UNSUPPORTED 0
37#define WMI_TLV_PDEV_PARAM_UNSUPPORTED 0
38#define WMI_TLV_VDEV_PARAM_UNSUPPORTED 0
39
40struct wmi_cmd_hdr {
41 u32 cmd_id;
42} __packed;
43
44struct wmi_tlv {
45 u32 header;
46 u8 value[];
47} __packed;
48
49#define WMI_TLV_LEN GENMASK(15, 0)
50#define WMI_TLV_TAG GENMASK(31, 16)
51#define TLV_HDR_SIZE sizeof_field(struct wmi_tlv, header)
52
53#define WMI_CMD_HDR_CMD_ID GENMASK(23, 0)
54#define WMI_MAX_MEM_REQS 32
55#define ATH11K_MAX_HW_LISTEN_INTERVAL 5
56
57#define WLAN_SCAN_MAX_HINT_S_SSID 10
58#define WLAN_SCAN_MAX_HINT_BSSID 10
59#define MAX_RNR_BSS 5
60
61#define WLAN_SCAN_MAX_HINT_S_SSID 10
62#define WLAN_SCAN_MAX_HINT_BSSID 10
63#define MAX_RNR_BSS 5
64
65#define WLAN_SCAN_PARAMS_MAX_SSID 16
66#define WLAN_SCAN_PARAMS_MAX_BSSID 4
67#define WLAN_SCAN_PARAMS_MAX_IE_LEN 256
68
69#define WMI_APPEND_TO_EXISTING_CHAN_LIST_FLAG 1
70
71#define WMI_BA_MODE_BUFFER_SIZE_256 3
72/*
73 * HW mode config type replicated from FW header
74 * @WMI_HOST_HW_MODE_SINGLE: Only one PHY is active.
75 * @WMI_HOST_HW_MODE_DBS: Both PHYs are active in different bands,
76 * one in 2G and another in 5G.
77 * @WMI_HOST_HW_MODE_SBS_PASSIVE: Both PHYs are in passive mode (only rx) in
78 * same band; no tx allowed.
79 * @WMI_HOST_HW_MODE_SBS: Both PHYs are active in the same band.
80 * Support for both PHYs within one band is planned
81 * for 5G only(as indicated in WMI_MAC_PHY_CAPABILITIES),
82 * but could be extended to other bands in the future.
83 * The separation of the band between the two PHYs needs
84 * to be communicated separately.
85 * @WMI_HOST_HW_MODE_DBS_SBS: 3 PHYs, with 2 on the same band doing SBS
86 * as in WMI_HW_MODE_SBS, and 3rd on the other band
87 * @WMI_HOST_HW_MODE_DBS_OR_SBS: Two PHY with one PHY capabale of both 2G and
88 * 5G. It can support SBS (5G + 5G) OR DBS (5G + 2G).
89 * @WMI_HOST_HW_MODE_MAX: Max hw_mode_id. Used to indicate invalid mode.
90 */
91enum wmi_host_hw_mode_config_type {
92 WMI_HOST_HW_MODE_SINGLE = 0,
93 WMI_HOST_HW_MODE_DBS = 1,
94 WMI_HOST_HW_MODE_SBS_PASSIVE = 2,
95 WMI_HOST_HW_MODE_SBS = 3,
96 WMI_HOST_HW_MODE_DBS_SBS = 4,
97 WMI_HOST_HW_MODE_DBS_OR_SBS = 5,
98
99 /* keep last */
100 WMI_HOST_HW_MODE_MAX
101};
102
103/* HW mode priority values used to detect the preferred HW mode
104 * on the available modes.
105 */
106enum wmi_host_hw_mode_priority {
107 WMI_HOST_HW_MODE_DBS_SBS_PRI,
108 WMI_HOST_HW_MODE_DBS_PRI,
109 WMI_HOST_HW_MODE_DBS_OR_SBS_PRI,
110 WMI_HOST_HW_MODE_SBS_PRI,
111 WMI_HOST_HW_MODE_SBS_PASSIVE_PRI,
112 WMI_HOST_HW_MODE_SINGLE_PRI,
113
114 /* keep last the lowest priority */
115 WMI_HOST_HW_MODE_MAX_PRI
116};
117
118enum WMI_HOST_WLAN_BAND {
119 WMI_HOST_WLAN_2G_CAP = 0x1,
120 WMI_HOST_WLAN_5G_CAP = 0x2,
121 WMI_HOST_WLAN_2G_5G_CAP = WMI_HOST_WLAN_2G_CAP | WMI_HOST_WLAN_5G_CAP,
122};
123
124/* Parameters used for WMI_VDEV_PARAM_AUTORATE_MISC_CFG command.
125 * Used only for HE auto rate mode.
126 */
127enum {
128 /* HE LTF related configuration */
129 WMI_HE_AUTORATE_LTF_1X = BIT(0),
130 WMI_HE_AUTORATE_LTF_2X = BIT(1),
131 WMI_HE_AUTORATE_LTF_4X = BIT(2),
132
133 /* HE GI related configuration */
134 WMI_AUTORATE_400NS_GI = BIT(8),
135 WMI_AUTORATE_800NS_GI = BIT(9),
136 WMI_AUTORATE_1600NS_GI = BIT(10),
137 WMI_AUTORATE_3200NS_GI = BIT(11),
138};
139
140/*
141 * wmi command groups.
142 */
143enum wmi_cmd_group {
144 /* 0 to 2 are reserved */
145 WMI_GRP_START = 0x3,
146 WMI_GRP_SCAN = WMI_GRP_START,
147 WMI_GRP_PDEV = 0x4,
148 WMI_GRP_VDEV = 0x5,
149 WMI_GRP_PEER = 0x6,
150 WMI_GRP_MGMT = 0x7,
151 WMI_GRP_BA_NEG = 0x8,
152 WMI_GRP_STA_PS = 0x9,
153 WMI_GRP_DFS = 0xa,
154 WMI_GRP_ROAM = 0xb,
155 WMI_GRP_OFL_SCAN = 0xc,
156 WMI_GRP_P2P = 0xd,
157 WMI_GRP_AP_PS = 0xe,
158 WMI_GRP_RATE_CTRL = 0xf,
159 WMI_GRP_PROFILE = 0x10,
160 WMI_GRP_SUSPEND = 0x11,
161 WMI_GRP_BCN_FILTER = 0x12,
162 WMI_GRP_WOW = 0x13,
163 WMI_GRP_RTT = 0x14,
164 WMI_GRP_SPECTRAL = 0x15,
165 WMI_GRP_STATS = 0x16,
166 WMI_GRP_ARP_NS_OFL = 0x17,
167 WMI_GRP_NLO_OFL = 0x18,
168 WMI_GRP_GTK_OFL = 0x19,
169 WMI_GRP_CSA_OFL = 0x1a,
170 WMI_GRP_CHATTER = 0x1b,
171 WMI_GRP_TID_ADDBA = 0x1c,
172 WMI_GRP_MISC = 0x1d,
173 WMI_GRP_GPIO = 0x1e,
174 WMI_GRP_FWTEST = 0x1f,
175 WMI_GRP_TDLS = 0x20,
176 WMI_GRP_RESMGR = 0x21,
177 WMI_GRP_STA_SMPS = 0x22,
178 WMI_GRP_WLAN_HB = 0x23,
179 WMI_GRP_RMC = 0x24,
180 WMI_GRP_MHF_OFL = 0x25,
181 WMI_GRP_LOCATION_SCAN = 0x26,
182 WMI_GRP_OEM = 0x27,
183 WMI_GRP_NAN = 0x28,
184 WMI_GRP_COEX = 0x29,
185 WMI_GRP_OBSS_OFL = 0x2a,
186 WMI_GRP_LPI = 0x2b,
187 WMI_GRP_EXTSCAN = 0x2c,
188 WMI_GRP_DHCP_OFL = 0x2d,
189 WMI_GRP_IPA = 0x2e,
190 WMI_GRP_MDNS_OFL = 0x2f,
191 WMI_GRP_SAP_OFL = 0x30,
192 WMI_GRP_OCB = 0x31,
193 WMI_GRP_SOC = 0x32,
194 WMI_GRP_PKT_FILTER = 0x33,
195 WMI_GRP_MAWC = 0x34,
196 WMI_GRP_PMF_OFFLOAD = 0x35,
197 WMI_GRP_BPF_OFFLOAD = 0x36,
198 WMI_GRP_NAN_DATA = 0x37,
199 WMI_GRP_PROTOTYPE = 0x38,
200 WMI_GRP_MONITOR = 0x39,
201 WMI_GRP_REGULATORY = 0x3a,
202 WMI_GRP_HW_DATA_FILTER = 0x3b,
203 WMI_GRP_WLM = 0x3c,
204 WMI_GRP_11K_OFFLOAD = 0x3d,
205 WMI_GRP_TWT = 0x3e,
206 WMI_GRP_MOTION_DET = 0x3f,
207 WMI_GRP_SPATIAL_REUSE = 0x40,
208};
209
210#define WMI_CMD_GRP(grp_id) (((grp_id) << 12) | 0x1)
211#define WMI_EVT_GRP_START_ID(grp_id) (((grp_id) << 12) | 0x1)
212
213#define WMI_CMD_UNSUPPORTED 0
214
215enum wmi_tlv_cmd_id {
216 WMI_INIT_CMDID = 0x1,
217 WMI_START_SCAN_CMDID = WMI_TLV_CMD(WMI_GRP_SCAN),
218 WMI_STOP_SCAN_CMDID,
219 WMI_SCAN_CHAN_LIST_CMDID,
220 WMI_SCAN_SCH_PRIO_TBL_CMDID,
221 WMI_SCAN_UPDATE_REQUEST_CMDID,
222 WMI_SCAN_PROB_REQ_OUI_CMDID,
223 WMI_SCAN_ADAPTIVE_DWELL_CONFIG_CMDID,
224 WMI_PDEV_SET_REGDOMAIN_CMDID = WMI_TLV_CMD(WMI_GRP_PDEV),
225 WMI_PDEV_SET_CHANNEL_CMDID,
226 WMI_PDEV_SET_PARAM_CMDID,
227 WMI_PDEV_PKTLOG_ENABLE_CMDID,
228 WMI_PDEV_PKTLOG_DISABLE_CMDID,
229 WMI_PDEV_SET_WMM_PARAMS_CMDID,
230 WMI_PDEV_SET_HT_CAP_IE_CMDID,
231 WMI_PDEV_SET_VHT_CAP_IE_CMDID,
232 WMI_PDEV_SET_DSCP_TID_MAP_CMDID,
233 WMI_PDEV_SET_QUIET_MODE_CMDID,
234 WMI_PDEV_GREEN_AP_PS_ENABLE_CMDID,
235 WMI_PDEV_GET_TPC_CONFIG_CMDID,
236 WMI_PDEV_SET_BASE_MACADDR_CMDID,
237 WMI_PDEV_DUMP_CMDID,
238 WMI_PDEV_SET_LED_CONFIG_CMDID,
239 WMI_PDEV_GET_TEMPERATURE_CMDID,
240 WMI_PDEV_SET_LED_FLASHING_CMDID,
241 WMI_PDEV_SMART_ANT_ENABLE_CMDID,
242 WMI_PDEV_SMART_ANT_SET_RX_ANTENNA_CMDID,
243 WMI_PDEV_SET_ANTENNA_SWITCH_TABLE_CMDID,
244 WMI_PDEV_SET_CTL_TABLE_CMDID,
245 WMI_PDEV_SET_MIMOGAIN_TABLE_CMDID,
246 WMI_PDEV_FIPS_CMDID,
247 WMI_PDEV_GET_ANI_CCK_CONFIG_CMDID,
248 WMI_PDEV_GET_ANI_OFDM_CONFIG_CMDID,
249 WMI_PDEV_GET_NFCAL_POWER_CMDID,
250 WMI_PDEV_GET_TPC_CMDID,
251 WMI_MIB_STATS_ENABLE_CMDID,
252 WMI_PDEV_SET_PCL_CMDID,
253 WMI_PDEV_SET_HW_MODE_CMDID,
254 WMI_PDEV_SET_MAC_CONFIG_CMDID,
255 WMI_PDEV_SET_ANTENNA_MODE_CMDID,
256 WMI_SET_PERIODIC_CHANNEL_STATS_CONFIG_CMDID,
257 WMI_PDEV_WAL_POWER_DEBUG_CMDID,
258 WMI_PDEV_SET_REORDER_TIMEOUT_VAL_CMDID,
259 WMI_PDEV_SET_WAKEUP_CONFIG_CMDID,
260 WMI_PDEV_GET_ANTDIV_STATUS_CMDID,
261 WMI_PDEV_GET_CHIP_POWER_STATS_CMDID,
262 WMI_PDEV_SET_STATS_THRESHOLD_CMDID,
263 WMI_PDEV_MULTIPLE_VDEV_RESTART_REQUEST_CMDID,
264 WMI_PDEV_UPDATE_PKT_ROUTING_CMDID,
265 WMI_PDEV_CHECK_CAL_VERSION_CMDID,
266 WMI_PDEV_SET_DIVERSITY_GAIN_CMDID,
267 WMI_PDEV_DIV_GET_RSSI_ANTID_CMDID,
268 WMI_PDEV_BSS_CHAN_INFO_REQUEST_CMDID,
269 WMI_PDEV_UPDATE_PMK_CACHE_CMDID,
270 WMI_PDEV_UPDATE_FILS_HLP_PKT_CMDID,
271 WMI_PDEV_UPDATE_CTLTABLE_REQUEST_CMDID,
272 WMI_PDEV_CONFIG_VENDOR_OUI_ACTION_CMDID,
273 WMI_PDEV_SET_AC_TX_QUEUE_OPTIMIZED_CMDID,
274 WMI_PDEV_SET_RX_FILTER_PROMISCUOUS_CMDID,
275 WMI_PDEV_DMA_RING_CFG_REQ_CMDID,
276 WMI_PDEV_HE_TB_ACTION_FRM_CMDID,
277 WMI_PDEV_PKTLOG_FILTER_CMDID,
278 WMI_PDEV_SET_RAP_CONFIG_CMDID,
279 WMI_PDEV_DSM_FILTER_CMDID,
280 WMI_PDEV_FRAME_INJECT_CMDID,
281 WMI_PDEV_TBTT_OFFSET_SYNC_CMDID,
282 WMI_PDEV_SET_SRG_BSS_COLOR_BITMAP_CMDID,
283 WMI_PDEV_SET_SRG_PARTIAL_BSSID_BITMAP_CMDID,
284 WMI_PDEV_SET_SRG_OBSS_COLOR_ENABLE_BITMAP_CMDID,
285 WMI_PDEV_SET_SRG_OBSS_BSSID_ENABLE_BITMAP_CMDID,
286 WMI_PDEV_SET_NON_SRG_OBSS_COLOR_ENABLE_BITMAP_CMDID,
287 WMI_PDEV_SET_NON_SRG_OBSS_BSSID_ENABLE_BITMAP_CMDID,
288 WMI_PDEV_GET_TPC_STATS_CMDID,
289 WMI_PDEV_ENABLE_DURATION_BASED_TX_MODE_SELECTION_CMDID,
290 WMI_PDEV_GET_DPD_STATUS_CMDID,
291 WMI_PDEV_SET_BIOS_SAR_TABLE_CMDID,
292 WMI_PDEV_SET_BIOS_GEO_TABLE_CMDID,
293 WMI_VDEV_CREATE_CMDID = WMI_TLV_CMD(WMI_GRP_VDEV),
294 WMI_VDEV_DELETE_CMDID,
295 WMI_VDEV_START_REQUEST_CMDID,
296 WMI_VDEV_RESTART_REQUEST_CMDID,
297 WMI_VDEV_UP_CMDID,
298 WMI_VDEV_STOP_CMDID,
299 WMI_VDEV_DOWN_CMDID,
300 WMI_VDEV_SET_PARAM_CMDID,
301 WMI_VDEV_INSTALL_KEY_CMDID,
302 WMI_VDEV_WNM_SLEEPMODE_CMDID,
303 WMI_VDEV_WMM_ADDTS_CMDID,
304 WMI_VDEV_WMM_DELTS_CMDID,
305 WMI_VDEV_SET_WMM_PARAMS_CMDID,
306 WMI_VDEV_SET_GTX_PARAMS_CMDID,
307 WMI_VDEV_IPSEC_NATKEEPALIVE_FILTER_CMDID,
308 WMI_VDEV_PLMREQ_START_CMDID,
309 WMI_VDEV_PLMREQ_STOP_CMDID,
310 WMI_VDEV_TSF_TSTAMP_ACTION_CMDID,
311 WMI_VDEV_SET_IE_CMDID,
312 WMI_VDEV_RATEMASK_CMDID,
313 WMI_VDEV_ATF_REQUEST_CMDID,
314 WMI_VDEV_SET_DSCP_TID_MAP_CMDID,
315 WMI_VDEV_FILTER_NEIGHBOR_RX_PACKETS_CMDID,
316 WMI_VDEV_SET_QUIET_MODE_CMDID,
317 WMI_VDEV_SET_CUSTOM_AGGR_SIZE_CMDID,
318 WMI_VDEV_ENCRYPT_DECRYPT_DATA_REQ_CMDID,
319 WMI_VDEV_ADD_MAC_ADDR_TO_RX_FILTER_CMDID,
320 WMI_PEER_CREATE_CMDID = WMI_TLV_CMD(WMI_GRP_PEER),
321 WMI_PEER_DELETE_CMDID,
322 WMI_PEER_FLUSH_TIDS_CMDID,
323 WMI_PEER_SET_PARAM_CMDID,
324 WMI_PEER_ASSOC_CMDID,
325 WMI_PEER_ADD_WDS_ENTRY_CMDID,
326 WMI_PEER_REMOVE_WDS_ENTRY_CMDID,
327 WMI_PEER_MCAST_GROUP_CMDID,
328 WMI_PEER_INFO_REQ_CMDID,
329 WMI_PEER_GET_ESTIMATED_LINKSPEED_CMDID,
330 WMI_PEER_SET_RATE_REPORT_CONDITION_CMDID,
331 WMI_PEER_UPDATE_WDS_ENTRY_CMDID,
332 WMI_PEER_ADD_PROXY_STA_ENTRY_CMDID,
333 WMI_PEER_SMART_ANT_SET_TX_ANTENNA_CMDID,
334 WMI_PEER_SMART_ANT_SET_TRAIN_INFO_CMDID,
335 WMI_PEER_SMART_ANT_SET_NODE_CONFIG_OPS_CMDID,
336 WMI_PEER_ATF_REQUEST_CMDID,
337 WMI_PEER_BWF_REQUEST_CMDID,
338 WMI_PEER_REORDER_QUEUE_SETUP_CMDID,
339 WMI_PEER_REORDER_QUEUE_REMOVE_CMDID,
340 WMI_PEER_SET_RX_BLOCKSIZE_CMDID,
341 WMI_PEER_ANTDIV_INFO_REQ_CMDID,
342 WMI_BCN_TX_CMDID = WMI_TLV_CMD(WMI_GRP_MGMT),
343 WMI_PDEV_SEND_BCN_CMDID,
344 WMI_BCN_TMPL_CMDID,
345 WMI_BCN_FILTER_RX_CMDID,
346 WMI_PRB_REQ_FILTER_RX_CMDID,
347 WMI_MGMT_TX_CMDID,
348 WMI_PRB_TMPL_CMDID,
349 WMI_MGMT_TX_SEND_CMDID,
350 WMI_OFFCHAN_DATA_TX_SEND_CMDID,
351 WMI_PDEV_SEND_FD_CMDID,
352 WMI_BCN_OFFLOAD_CTRL_CMDID,
353 WMI_BSS_COLOR_CHANGE_ENABLE_CMDID,
354 WMI_VDEV_BCN_OFFLOAD_QUIET_CONFIG_CMDID,
355 WMI_FILS_DISCOVERY_TMPL_CMDID,
356 WMI_ADDBA_CLEAR_RESP_CMDID = WMI_TLV_CMD(WMI_GRP_BA_NEG),
357 WMI_ADDBA_SEND_CMDID,
358 WMI_ADDBA_STATUS_CMDID,
359 WMI_DELBA_SEND_CMDID,
360 WMI_ADDBA_SET_RESP_CMDID,
361 WMI_SEND_SINGLEAMSDU_CMDID,
362 WMI_STA_POWERSAVE_MODE_CMDID = WMI_TLV_CMD(WMI_GRP_STA_PS),
363 WMI_STA_POWERSAVE_PARAM_CMDID,
364 WMI_STA_MIMO_PS_MODE_CMDID,
365 WMI_PDEV_DFS_ENABLE_CMDID = WMI_TLV_CMD(WMI_GRP_DFS),
366 WMI_PDEV_DFS_DISABLE_CMDID,
367 WMI_DFS_PHYERR_FILTER_ENA_CMDID,
368 WMI_DFS_PHYERR_FILTER_DIS_CMDID,
369 WMI_PDEV_DFS_PHYERR_OFFLOAD_ENABLE_CMDID,
370 WMI_PDEV_DFS_PHYERR_OFFLOAD_DISABLE_CMDID,
371 WMI_VDEV_ADFS_CH_CFG_CMDID,
372 WMI_VDEV_ADFS_OCAC_ABORT_CMDID,
373 WMI_ROAM_SCAN_MODE = WMI_TLV_CMD(WMI_GRP_ROAM),
374 WMI_ROAM_SCAN_RSSI_THRESHOLD,
375 WMI_ROAM_SCAN_PERIOD,
376 WMI_ROAM_SCAN_RSSI_CHANGE_THRESHOLD,
377 WMI_ROAM_AP_PROFILE,
378 WMI_ROAM_CHAN_LIST,
379 WMI_ROAM_SCAN_CMD,
380 WMI_ROAM_SYNCH_COMPLETE,
381 WMI_ROAM_SET_RIC_REQUEST_CMDID,
382 WMI_ROAM_INVOKE_CMDID,
383 WMI_ROAM_FILTER_CMDID,
384 WMI_ROAM_SUBNET_CHANGE_CONFIG_CMDID,
385 WMI_ROAM_CONFIGURE_MAWC_CMDID,
386 WMI_ROAM_SET_MBO_PARAM_CMDID,
387 WMI_ROAM_PER_CONFIG_CMDID,
388 WMI_ROAM_BTM_CONFIG_CMDID,
389 WMI_ENABLE_FILS_CMDID,
390 WMI_OFL_SCAN_ADD_AP_PROFILE = WMI_TLV_CMD(WMI_GRP_OFL_SCAN),
391 WMI_OFL_SCAN_REMOVE_AP_PROFILE,
392 WMI_OFL_SCAN_PERIOD,
393 WMI_P2P_DEV_SET_DEVICE_INFO = WMI_TLV_CMD(WMI_GRP_P2P),
394 WMI_P2P_DEV_SET_DISCOVERABILITY,
395 WMI_P2P_GO_SET_BEACON_IE,
396 WMI_P2P_GO_SET_PROBE_RESP_IE,
397 WMI_P2P_SET_VENDOR_IE_DATA_CMDID,
398 WMI_P2P_DISC_OFFLOAD_CONFIG_CMDID,
399 WMI_P2P_DISC_OFFLOAD_APPIE_CMDID,
400 WMI_P2P_DISC_OFFLOAD_PATTERN_CMDID,
401 WMI_P2P_SET_OPPPS_PARAM_CMDID,
402 WMI_P2P_LISTEN_OFFLOAD_START_CMDID,
403 WMI_P2P_LISTEN_OFFLOAD_STOP_CMDID,
404 WMI_AP_PS_PEER_PARAM_CMDID = WMI_TLV_CMD(WMI_GRP_AP_PS),
405 WMI_AP_PS_PEER_UAPSD_COEX_CMDID,
406 WMI_AP_PS_EGAP_PARAM_CMDID,
407 WMI_PEER_RATE_RETRY_SCHED_CMDID = WMI_TLV_CMD(WMI_GRP_RATE_CTRL),
408 WMI_WLAN_PROFILE_TRIGGER_CMDID = WMI_TLV_CMD(WMI_GRP_PROFILE),
409 WMI_WLAN_PROFILE_SET_HIST_INTVL_CMDID,
410 WMI_WLAN_PROFILE_GET_PROFILE_DATA_CMDID,
411 WMI_WLAN_PROFILE_ENABLE_PROFILE_ID_CMDID,
412 WMI_WLAN_PROFILE_LIST_PROFILE_ID_CMDID,
413 WMI_PDEV_SUSPEND_CMDID = WMI_TLV_CMD(WMI_GRP_SUSPEND),
414 WMI_PDEV_RESUME_CMDID,
415 WMI_ADD_BCN_FILTER_CMDID = WMI_TLV_CMD(WMI_GRP_BCN_FILTER),
416 WMI_RMV_BCN_FILTER_CMDID,
417 WMI_WOW_ADD_WAKE_PATTERN_CMDID = WMI_TLV_CMD(WMI_GRP_WOW),
418 WMI_WOW_DEL_WAKE_PATTERN_CMDID,
419 WMI_WOW_ENABLE_DISABLE_WAKE_EVENT_CMDID,
420 WMI_WOW_ENABLE_CMDID,
421 WMI_WOW_HOSTWAKEUP_FROM_SLEEP_CMDID,
422 WMI_WOW_IOAC_ADD_KEEPALIVE_CMDID,
423 WMI_WOW_IOAC_DEL_KEEPALIVE_CMDID,
424 WMI_WOW_IOAC_ADD_WAKE_PATTERN_CMDID,
425 WMI_WOW_IOAC_DEL_WAKE_PATTERN_CMDID,
426 WMI_D0_WOW_ENABLE_DISABLE_CMDID,
427 WMI_EXTWOW_ENABLE_CMDID,
428 WMI_EXTWOW_SET_APP_TYPE1_PARAMS_CMDID,
429 WMI_EXTWOW_SET_APP_TYPE2_PARAMS_CMDID,
430 WMI_WOW_ENABLE_ICMPV6_NA_FLT_CMDID,
431 WMI_WOW_UDP_SVC_OFLD_CMDID,
432 WMI_WOW_HOSTWAKEUP_GPIO_PIN_PATTERN_CONFIG_CMDID,
433 WMI_WOW_SET_ACTION_WAKE_UP_CMDID,
434 WMI_RTT_MEASREQ_CMDID = WMI_TLV_CMD(WMI_GRP_RTT),
435 WMI_RTT_TSF_CMDID,
436 WMI_VDEV_SPECTRAL_SCAN_CONFIGURE_CMDID = WMI_TLV_CMD(WMI_GRP_SPECTRAL),
437 WMI_VDEV_SPECTRAL_SCAN_ENABLE_CMDID,
438 WMI_REQUEST_STATS_CMDID = WMI_TLV_CMD(WMI_GRP_STATS),
439 WMI_MCC_SCHED_TRAFFIC_STATS_CMDID,
440 WMI_REQUEST_STATS_EXT_CMDID,
441 WMI_REQUEST_LINK_STATS_CMDID,
442 WMI_START_LINK_STATS_CMDID,
443 WMI_CLEAR_LINK_STATS_CMDID,
444 WMI_GET_FW_MEM_DUMP_CMDID,
445 WMI_DEBUG_MESG_FLUSH_CMDID,
446 WMI_DIAG_EVENT_LOG_CONFIG_CMDID,
447 WMI_REQUEST_WLAN_STATS_CMDID,
448 WMI_REQUEST_RCPI_CMDID,
449 WMI_REQUEST_PEER_STATS_INFO_CMDID,
450 WMI_REQUEST_RADIO_CHAN_STATS_CMDID,
451 WMI_SET_ARP_NS_OFFLOAD_CMDID = WMI_TLV_CMD(WMI_GRP_ARP_NS_OFL),
452 WMI_ADD_PROACTIVE_ARP_RSP_PATTERN_CMDID,
453 WMI_DEL_PROACTIVE_ARP_RSP_PATTERN_CMDID,
454 WMI_NETWORK_LIST_OFFLOAD_CONFIG_CMDID = WMI_TLV_CMD(WMI_GRP_NLO_OFL),
455 WMI_APFIND_CMDID,
456 WMI_PASSPOINT_LIST_CONFIG_CMDID,
457 WMI_NLO_CONFIGURE_MAWC_CMDID,
458 WMI_GTK_OFFLOAD_CMDID = WMI_TLV_CMD(WMI_GRP_GTK_OFL),
459 WMI_CSA_OFFLOAD_ENABLE_CMDID = WMI_TLV_CMD(WMI_GRP_CSA_OFL),
460 WMI_CSA_OFFLOAD_CHANSWITCH_CMDID,
461 WMI_CHATTER_SET_MODE_CMDID = WMI_TLV_CMD(WMI_GRP_CHATTER),
462 WMI_CHATTER_ADD_COALESCING_FILTER_CMDID,
463 WMI_CHATTER_DELETE_COALESCING_FILTER_CMDID,
464 WMI_CHATTER_COALESCING_QUERY_CMDID,
465 WMI_PEER_TID_ADDBA_CMDID = WMI_TLV_CMD(WMI_GRP_TID_ADDBA),
466 WMI_PEER_TID_DELBA_CMDID,
467 WMI_STA_DTIM_PS_METHOD_CMDID,
468 WMI_STA_UAPSD_AUTO_TRIG_CMDID,
469 WMI_STA_KEEPALIVE_CMDID,
470 WMI_BA_REQ_SSN_CMDID,
471 WMI_ECHO_CMDID = WMI_TLV_CMD(WMI_GRP_MISC),
472 WMI_PDEV_UTF_CMDID,
473 WMI_DBGLOG_CFG_CMDID,
474 WMI_PDEV_QVIT_CMDID,
475 WMI_PDEV_FTM_INTG_CMDID,
476 WMI_VDEV_SET_KEEPALIVE_CMDID,
477 WMI_VDEV_GET_KEEPALIVE_CMDID,
478 WMI_FORCE_FW_HANG_CMDID,
479 WMI_SET_MCASTBCAST_FILTER_CMDID,
480 WMI_THERMAL_MGMT_CMDID,
481 WMI_HOST_AUTO_SHUTDOWN_CFG_CMDID,
482 WMI_TPC_CHAINMASK_CONFIG_CMDID,
483 WMI_SET_ANTENNA_DIVERSITY_CMDID,
484 WMI_OCB_SET_SCHED_CMDID,
485 WMI_RSSI_BREACH_MONITOR_CONFIG_CMDID,
486 WMI_LRO_CONFIG_CMDID,
487 WMI_TRANSFER_DATA_TO_FLASH_CMDID,
488 WMI_CONFIG_ENHANCED_MCAST_FILTER_CMDID,
489 WMI_VDEV_WISA_CMDID,
490 WMI_DBGLOG_TIME_STAMP_SYNC_CMDID,
491 WMI_SET_MULTIPLE_MCAST_FILTER_CMDID,
492 WMI_READ_DATA_FROM_FLASH_CMDID,
493 WMI_THERM_THROT_SET_CONF_CMDID,
494 WMI_RUNTIME_DPD_RECAL_CMDID,
495 WMI_GET_TPC_POWER_CMDID,
496 WMI_IDLE_TRIGGER_MONITOR_CMDID,
497 WMI_GPIO_CONFIG_CMDID = WMI_TLV_CMD(WMI_GRP_GPIO),
498 WMI_GPIO_OUTPUT_CMDID,
499 WMI_TXBF_CMDID,
500 WMI_FWTEST_VDEV_MCC_SET_TBTT_MODE_CMDID = WMI_TLV_CMD(WMI_GRP_FWTEST),
501 WMI_FWTEST_P2P_SET_NOA_PARAM_CMDID,
502 WMI_UNIT_TEST_CMDID,
503 WMI_FWTEST_CMDID,
504 WMI_QBOOST_CFG_CMDID,
505 WMI_TDLS_SET_STATE_CMDID = WMI_TLV_CMD(WMI_GRP_TDLS),
506 WMI_TDLS_PEER_UPDATE_CMDID,
507 WMI_TDLS_SET_OFFCHAN_MODE_CMDID,
508 WMI_RESMGR_ADAPTIVE_OCS_EN_DIS_CMDID = WMI_TLV_CMD(WMI_GRP_RESMGR),
509 WMI_RESMGR_SET_CHAN_TIME_QUOTA_CMDID,
510 WMI_RESMGR_SET_CHAN_LATENCY_CMDID,
511 WMI_STA_SMPS_FORCE_MODE_CMDID = WMI_TLV_CMD(WMI_GRP_STA_SMPS),
512 WMI_STA_SMPS_PARAM_CMDID,
513 WMI_HB_SET_ENABLE_CMDID = WMI_TLV_CMD(WMI_GRP_WLAN_HB),
514 WMI_HB_SET_TCP_PARAMS_CMDID,
515 WMI_HB_SET_TCP_PKT_FILTER_CMDID,
516 WMI_HB_SET_UDP_PARAMS_CMDID,
517 WMI_HB_SET_UDP_PKT_FILTER_CMDID,
518 WMI_RMC_SET_MODE_CMDID = WMI_TLV_CMD(WMI_GRP_RMC),
519 WMI_RMC_SET_ACTION_PERIOD_CMDID,
520 WMI_RMC_CONFIG_CMDID,
521 WMI_RMC_SET_MANUAL_LEADER_CMDID,
522 WMI_MHF_OFFLOAD_SET_MODE_CMDID = WMI_TLV_CMD(WMI_GRP_MHF_OFL),
523 WMI_MHF_OFFLOAD_PLUMB_ROUTING_TBL_CMDID,
524 WMI_BATCH_SCAN_ENABLE_CMDID = WMI_TLV_CMD(WMI_GRP_LOCATION_SCAN),
525 WMI_BATCH_SCAN_DISABLE_CMDID,
526 WMI_BATCH_SCAN_TRIGGER_RESULT_CMDID,
527 WMI_OEM_REQ_CMDID = WMI_TLV_CMD(WMI_GRP_OEM),
528 WMI_OEM_REQUEST_CMDID,
529 WMI_LPI_OEM_REQ_CMDID,
530 WMI_NAN_CMDID = WMI_TLV_CMD(WMI_GRP_NAN),
531 WMI_MODEM_POWER_STATE_CMDID = WMI_TLV_CMD(WMI_GRP_COEX),
532 WMI_CHAN_AVOID_UPDATE_CMDID,
533 WMI_COEX_CONFIG_CMDID,
534 WMI_CHAN_AVOID_RPT_ALLOW_CMDID,
535 WMI_COEX_GET_ANTENNA_ISOLATION_CMDID,
536 WMI_SAR_LIMITS_CMDID,
537 WMI_OBSS_SCAN_ENABLE_CMDID = WMI_TLV_CMD(WMI_GRP_OBSS_OFL),
538 WMI_OBSS_SCAN_DISABLE_CMDID,
539 WMI_OBSS_COLOR_COLLISION_DET_CONFIG_CMDID,
540 WMI_LPI_MGMT_SNOOPING_CONFIG_CMDID = WMI_TLV_CMD(WMI_GRP_LPI),
541 WMI_LPI_START_SCAN_CMDID,
542 WMI_LPI_STOP_SCAN_CMDID,
543 WMI_EXTSCAN_START_CMDID = WMI_TLV_CMD(WMI_GRP_EXTSCAN),
544 WMI_EXTSCAN_STOP_CMDID,
545 WMI_EXTSCAN_CONFIGURE_WLAN_CHANGE_MONITOR_CMDID,
546 WMI_EXTSCAN_CONFIGURE_HOTLIST_MONITOR_CMDID,
547 WMI_EXTSCAN_GET_CACHED_RESULTS_CMDID,
548 WMI_EXTSCAN_GET_WLAN_CHANGE_RESULTS_CMDID,
549 WMI_EXTSCAN_SET_CAPABILITIES_CMDID,
550 WMI_EXTSCAN_GET_CAPABILITIES_CMDID,
551 WMI_EXTSCAN_CONFIGURE_HOTLIST_SSID_MONITOR_CMDID,
552 WMI_EXTSCAN_CONFIGURE_MAWC_CMDID,
553 WMI_SET_DHCP_SERVER_OFFLOAD_CMDID = WMI_TLV_CMD(WMI_GRP_DHCP_OFL),
554 WMI_IPA_OFFLOAD_ENABLE_DISABLE_CMDID = WMI_TLV_CMD(WMI_GRP_IPA),
555 WMI_MDNS_OFFLOAD_ENABLE_CMDID = WMI_TLV_CMD(WMI_GRP_MDNS_OFL),
556 WMI_MDNS_SET_FQDN_CMDID,
557 WMI_MDNS_SET_RESPONSE_CMDID,
558 WMI_MDNS_GET_STATS_CMDID,
559 WMI_SAP_OFL_ENABLE_CMDID = WMI_TLV_CMD(WMI_GRP_SAP_OFL),
560 WMI_SAP_SET_BLACKLIST_PARAM_CMDID,
561 WMI_OCB_SET_CONFIG_CMDID = WMI_TLV_CMD(WMI_GRP_OCB),
562 WMI_OCB_SET_UTC_TIME_CMDID,
563 WMI_OCB_START_TIMING_ADVERT_CMDID,
564 WMI_OCB_STOP_TIMING_ADVERT_CMDID,
565 WMI_OCB_GET_TSF_TIMER_CMDID,
566 WMI_DCC_GET_STATS_CMDID,
567 WMI_DCC_CLEAR_STATS_CMDID,
568 WMI_DCC_UPDATE_NDL_CMDID,
569 WMI_SOC_SET_PCL_CMDID = WMI_TLV_CMD(WMI_GRP_SOC),
570 WMI_SOC_SET_HW_MODE_CMDID,
571 WMI_SOC_SET_DUAL_MAC_CONFIG_CMDID,
572 WMI_SOC_SET_ANTENNA_MODE_CMDID,
573 WMI_PACKET_FILTER_CONFIG_CMDID = WMI_TLV_CMD(WMI_GRP_PKT_FILTER),
574 WMI_PACKET_FILTER_ENABLE_CMDID,
575 WMI_MAWC_SENSOR_REPORT_IND_CMDID = WMI_TLV_CMD(WMI_GRP_MAWC),
576 WMI_PMF_OFFLOAD_SET_SA_QUERY_CMDID = WMI_TLV_CMD(WMI_GRP_PMF_OFFLOAD),
577 WMI_BPF_GET_CAPABILITY_CMDID = WMI_TLV_CMD(WMI_GRP_BPF_OFFLOAD),
578 WMI_BPF_GET_VDEV_STATS_CMDID,
579 WMI_BPF_SET_VDEV_INSTRUCTIONS_CMDID,
580 WMI_BPF_DEL_VDEV_INSTRUCTIONS_CMDID,
581 WMI_BPF_SET_VDEV_ACTIVE_MODE_CMDID,
582 WMI_MNT_FILTER_CMDID = WMI_TLV_CMD(WMI_GRP_MONITOR),
583 WMI_SET_CURRENT_COUNTRY_CMDID = WMI_TLV_CMD(WMI_GRP_REGULATORY),
584 WMI_11D_SCAN_START_CMDID,
585 WMI_11D_SCAN_STOP_CMDID,
586 WMI_SET_INIT_COUNTRY_CMDID,
587 WMI_NDI_GET_CAP_REQ_CMDID = WMI_TLV_CMD(WMI_GRP_PROTOTYPE),
588 WMI_NDP_INITIATOR_REQ_CMDID,
589 WMI_NDP_RESPONDER_REQ_CMDID,
590 WMI_NDP_END_REQ_CMDID,
591 WMI_HW_DATA_FILTER_CMDID = WMI_TLV_CMD(WMI_GRP_HW_DATA_FILTER),
592 WMI_TWT_ENABLE_CMDID = WMI_TLV_CMD(WMI_GRP_TWT),
593 WMI_TWT_DISABLE_CMDID,
594 WMI_TWT_ADD_DIALOG_CMDID,
595 WMI_TWT_DEL_DIALOG_CMDID,
596 WMI_TWT_PAUSE_DIALOG_CMDID,
597 WMI_TWT_RESUME_DIALOG_CMDID,
598 WMI_PDEV_OBSS_PD_SPATIAL_REUSE_CMDID =
599 WMI_TLV_CMD(WMI_GRP_SPATIAL_REUSE),
600 WMI_PDEV_OBSS_PD_SPATIAL_REUSE_SET_DEF_OBSS_THRESH_CMDID,
601};
602
603enum wmi_tlv_event_id {
604 WMI_SERVICE_READY_EVENTID = 0x1,
605 WMI_READY_EVENTID,
606 WMI_SERVICE_AVAILABLE_EVENTID,
607 WMI_SCAN_EVENTID = WMI_EVT_GRP_START_ID(WMI_GRP_SCAN),
608 WMI_PDEV_TPC_CONFIG_EVENTID = WMI_TLV_CMD(WMI_GRP_PDEV),
609 WMI_CHAN_INFO_EVENTID,
610 WMI_PHYERR_EVENTID,
611 WMI_PDEV_DUMP_EVENTID,
612 WMI_TX_PAUSE_EVENTID,
613 WMI_DFS_RADAR_EVENTID,
614 WMI_PDEV_L1SS_TRACK_EVENTID,
615 WMI_PDEV_TEMPERATURE_EVENTID,
616 WMI_SERVICE_READY_EXT_EVENTID,
617 WMI_PDEV_FIPS_EVENTID,
618 WMI_PDEV_CHANNEL_HOPPING_EVENTID,
619 WMI_PDEV_ANI_CCK_LEVEL_EVENTID,
620 WMI_PDEV_ANI_OFDM_LEVEL_EVENTID,
621 WMI_PDEV_TPC_EVENTID,
622 WMI_PDEV_NFCAL_POWER_ALL_CHANNELS_EVENTID,
623 WMI_PDEV_SET_HW_MODE_RESP_EVENTID,
624 WMI_PDEV_HW_MODE_TRANSITION_EVENTID,
625 WMI_PDEV_SET_MAC_CONFIG_RESP_EVENTID,
626 WMI_PDEV_ANTDIV_STATUS_EVENTID,
627 WMI_PDEV_CHIP_POWER_STATS_EVENTID,
628 WMI_PDEV_CHIP_POWER_SAVE_FAILURE_DETECTED_EVENTID,
629 WMI_PDEV_CSA_SWITCH_COUNT_STATUS_EVENTID,
630 WMI_PDEV_CHECK_CAL_VERSION_EVENTID,
631 WMI_PDEV_DIV_RSSI_ANTID_EVENTID,
632 WMI_PDEV_BSS_CHAN_INFO_EVENTID,
633 WMI_PDEV_UPDATE_CTLTABLE_EVENTID,
634 WMI_PDEV_DMA_RING_CFG_RSP_EVENTID,
635 WMI_PDEV_DMA_RING_BUF_RELEASE_EVENTID,
636 WMI_PDEV_CTL_FAILSAFE_CHECK_EVENTID,
637 WMI_PDEV_CSC_SWITCH_COUNT_STATUS_EVENTID,
638 WMI_PDEV_COLD_BOOT_CAL_DATA_EVENTID,
639 WMI_PDEV_RAP_INFO_EVENTID,
640 WMI_CHAN_RF_CHARACTERIZATION_INFO_EVENTID,
641 WMI_SERVICE_READY_EXT2_EVENTID,
642 WMI_VDEV_START_RESP_EVENTID = WMI_TLV_CMD(WMI_GRP_VDEV),
643 WMI_VDEV_STOPPED_EVENTID,
644 WMI_VDEV_INSTALL_KEY_COMPLETE_EVENTID,
645 WMI_VDEV_MCC_BCN_INTERVAL_CHANGE_REQ_EVENTID,
646 WMI_VDEV_TSF_REPORT_EVENTID,
647 WMI_VDEV_DELETE_RESP_EVENTID,
648 WMI_VDEV_ENCRYPT_DECRYPT_DATA_RESP_EVENTID,
649 WMI_VDEV_ADD_MAC_ADDR_TO_RX_FILTER_STATUS_EVENTID,
650 WMI_PEER_STA_KICKOUT_EVENTID = WMI_TLV_CMD(WMI_GRP_PEER),
651 WMI_PEER_INFO_EVENTID,
652 WMI_PEER_TX_FAIL_CNT_THR_EVENTID,
653 WMI_PEER_ESTIMATED_LINKSPEED_EVENTID,
654 WMI_PEER_STATE_EVENTID,
655 WMI_PEER_ASSOC_CONF_EVENTID,
656 WMI_PEER_DELETE_RESP_EVENTID,
657 WMI_PEER_RATECODE_LIST_EVENTID,
658 WMI_WDS_PEER_EVENTID,
659 WMI_PEER_STA_PS_STATECHG_EVENTID,
660 WMI_PEER_ANTDIV_INFO_EVENTID,
661 WMI_PEER_RESERVED0_EVENTID,
662 WMI_PEER_RESERVED1_EVENTID,
663 WMI_PEER_RESERVED2_EVENTID,
664 WMI_PEER_RESERVED3_EVENTID,
665 WMI_PEER_RESERVED4_EVENTID,
666 WMI_PEER_RESERVED5_EVENTID,
667 WMI_PEER_RESERVED6_EVENTID,
668 WMI_PEER_RESERVED7_EVENTID,
669 WMI_PEER_RESERVED8_EVENTID,
670 WMI_PEER_RESERVED9_EVENTID,
671 WMI_PEER_RESERVED10_EVENTID,
672 WMI_PEER_OPER_MODE_CHANGE_EVENTID,
673 WMI_PEER_TX_PN_RESPONSE_EVENTID,
674 WMI_PEER_CFR_CAPTURE_EVENTID,
675 WMI_PEER_CREATE_CONF_EVENTID,
676 WMI_MGMT_RX_EVENTID = WMI_TLV_CMD(WMI_GRP_MGMT),
677 WMI_HOST_SWBA_EVENTID,
678 WMI_TBTTOFFSET_UPDATE_EVENTID,
679 WMI_OFFLOAD_BCN_TX_STATUS_EVENTID,
680 WMI_OFFLOAD_PROB_RESP_TX_STATUS_EVENTID,
681 WMI_MGMT_TX_COMPLETION_EVENTID,
682 WMI_MGMT_TX_BUNDLE_COMPLETION_EVENTID,
683 WMI_TBTTOFFSET_EXT_UPDATE_EVENTID,
684 WMI_OFFCHAN_DATA_TX_COMPLETION_EVENTID,
685 WMI_HOST_FILS_DISCOVERY_EVENTID,
686 WMI_TX_DELBA_COMPLETE_EVENTID = WMI_TLV_CMD(WMI_GRP_BA_NEG),
687 WMI_TX_ADDBA_COMPLETE_EVENTID,
688 WMI_BA_RSP_SSN_EVENTID,
689 WMI_AGGR_STATE_TRIG_EVENTID,
690 WMI_ROAM_EVENTID = WMI_TLV_CMD(WMI_GRP_ROAM),
691 WMI_PROFILE_MATCH,
692 WMI_ROAM_SYNCH_EVENTID,
693 WMI_P2P_DISC_EVENTID = WMI_TLV_CMD(WMI_GRP_P2P),
694 WMI_P2P_NOA_EVENTID,
695 WMI_P2P_LISTEN_OFFLOAD_STOPPED_EVENTID,
696 WMI_AP_PS_EGAP_INFO_EVENTID = WMI_TLV_CMD(WMI_GRP_AP_PS),
697 WMI_PDEV_RESUME_EVENTID = WMI_TLV_CMD(WMI_GRP_SUSPEND),
698 WMI_WOW_WAKEUP_HOST_EVENTID = WMI_TLV_CMD(WMI_GRP_WOW),
699 WMI_D0_WOW_DISABLE_ACK_EVENTID,
700 WMI_WOW_INITIAL_WAKEUP_EVENTID,
701 WMI_RTT_MEASUREMENT_REPORT_EVENTID = WMI_TLV_CMD(WMI_GRP_RTT),
702 WMI_TSF_MEASUREMENT_REPORT_EVENTID,
703 WMI_RTT_ERROR_REPORT_EVENTID,
704 WMI_STATS_EXT_EVENTID = WMI_TLV_CMD(WMI_GRP_STATS),
705 WMI_IFACE_LINK_STATS_EVENTID,
706 WMI_PEER_LINK_STATS_EVENTID,
707 WMI_RADIO_LINK_STATS_EVENTID,
708 WMI_UPDATE_FW_MEM_DUMP_EVENTID,
709 WMI_DIAG_EVENT_LOG_SUPPORTED_EVENTID,
710 WMI_INST_RSSI_STATS_EVENTID,
711 WMI_RADIO_TX_POWER_LEVEL_STATS_EVENTID,
712 WMI_REPORT_STATS_EVENTID,
713 WMI_UPDATE_RCPI_EVENTID,
714 WMI_PEER_STATS_INFO_EVENTID,
715 WMI_RADIO_CHAN_STATS_EVENTID,
716 WMI_NLO_MATCH_EVENTID = WMI_TLV_CMD(WMI_GRP_NLO_OFL),
717 WMI_NLO_SCAN_COMPLETE_EVENTID,
718 WMI_APFIND_EVENTID,
719 WMI_PASSPOINT_MATCH_EVENTID,
720 WMI_GTK_OFFLOAD_STATUS_EVENTID = WMI_TLV_CMD(WMI_GRP_GTK_OFL),
721 WMI_GTK_REKEY_FAIL_EVENTID,
722 WMI_CSA_HANDLING_EVENTID = WMI_TLV_CMD(WMI_GRP_CSA_OFL),
723 WMI_CHATTER_PC_QUERY_EVENTID = WMI_TLV_CMD(WMI_GRP_CHATTER),
724 WMI_PDEV_DFS_RADAR_DETECTION_EVENTID = WMI_TLV_CMD(WMI_GRP_DFS),
725 WMI_VDEV_DFS_CAC_COMPLETE_EVENTID,
726 WMI_VDEV_ADFS_OCAC_COMPLETE_EVENTID,
727 WMI_ECHO_EVENTID = WMI_TLV_CMD(WMI_GRP_MISC),
728 WMI_PDEV_UTF_EVENTID,
729 WMI_DEBUG_MESG_EVENTID,
730 WMI_UPDATE_STATS_EVENTID,
731 WMI_DEBUG_PRINT_EVENTID,
732 WMI_DCS_INTERFERENCE_EVENTID,
733 WMI_PDEV_QVIT_EVENTID,
734 WMI_WLAN_PROFILE_DATA_EVENTID,
735 WMI_PDEV_FTM_INTG_EVENTID,
736 WMI_WLAN_FREQ_AVOID_EVENTID,
737 WMI_VDEV_GET_KEEPALIVE_EVENTID,
738 WMI_THERMAL_MGMT_EVENTID,
739 WMI_DIAG_DATA_CONTAINER_EVENTID,
740 WMI_HOST_AUTO_SHUTDOWN_EVENTID,
741 WMI_UPDATE_WHAL_MIB_STATS_EVENTID,
742 WMI_UPDATE_VDEV_RATE_STATS_EVENTID,
743 WMI_DIAG_EVENTID,
744 WMI_OCB_SET_SCHED_EVENTID,
745 WMI_DEBUG_MESG_FLUSH_COMPLETE_EVENTID,
746 WMI_RSSI_BREACH_EVENTID,
747 WMI_TRANSFER_DATA_TO_FLASH_COMPLETE_EVENTID,
748 WMI_PDEV_UTF_SCPC_EVENTID,
749 WMI_READ_DATA_FROM_FLASH_EVENTID,
750 WMI_REPORT_RX_AGGR_FAILURE_EVENTID,
751 WMI_PKGID_EVENTID,
752 WMI_GPIO_INPUT_EVENTID = WMI_TLV_CMD(WMI_GRP_GPIO),
753 WMI_UPLOADH_EVENTID,
754 WMI_CAPTUREH_EVENTID,
755 WMI_RFKILL_STATE_CHANGE_EVENTID,
756 WMI_TDLS_PEER_EVENTID = WMI_TLV_CMD(WMI_GRP_TDLS),
757 WMI_STA_SMPS_FORCE_MODE_COMPL_EVENTID = WMI_TLV_CMD(WMI_GRP_STA_SMPS),
758 WMI_BATCH_SCAN_ENABLED_EVENTID = WMI_TLV_CMD(WMI_GRP_LOCATION_SCAN),
759 WMI_BATCH_SCAN_RESULT_EVENTID,
760 WMI_OEM_CAPABILITY_EVENTID = WMI_TLV_CMD(WMI_GRP_OEM),
761 WMI_OEM_MEASUREMENT_REPORT_EVENTID,
762 WMI_OEM_ERROR_REPORT_EVENTID,
763 WMI_OEM_RESPONSE_EVENTID,
764 WMI_NAN_EVENTID = WMI_TLV_CMD(WMI_GRP_NAN),
765 WMI_NAN_DISC_IFACE_CREATED_EVENTID,
766 WMI_NAN_DISC_IFACE_DELETED_EVENTID,
767 WMI_NAN_STARTED_CLUSTER_EVENTID,
768 WMI_NAN_JOINED_CLUSTER_EVENTID,
769 WMI_COEX_REPORT_ANTENNA_ISOLATION_EVENTID = WMI_TLV_CMD(WMI_GRP_COEX),
770 WMI_LPI_RESULT_EVENTID = WMI_TLV_CMD(WMI_GRP_LPI),
771 WMI_LPI_STATUS_EVENTID,
772 WMI_LPI_HANDOFF_EVENTID,
773 WMI_EXTSCAN_START_STOP_EVENTID = WMI_TLV_CMD(WMI_GRP_EXTSCAN),
774 WMI_EXTSCAN_OPERATION_EVENTID,
775 WMI_EXTSCAN_TABLE_USAGE_EVENTID,
776 WMI_EXTSCAN_CACHED_RESULTS_EVENTID,
777 WMI_EXTSCAN_WLAN_CHANGE_RESULTS_EVENTID,
778 WMI_EXTSCAN_HOTLIST_MATCH_EVENTID,
779 WMI_EXTSCAN_CAPABILITIES_EVENTID,
780 WMI_EXTSCAN_HOTLIST_SSID_MATCH_EVENTID,
781 WMI_MDNS_STATS_EVENTID = WMI_TLV_CMD(WMI_GRP_MDNS_OFL),
782 WMI_SAP_OFL_ADD_STA_EVENTID = WMI_TLV_CMD(WMI_GRP_SAP_OFL),
783 WMI_SAP_OFL_DEL_STA_EVENTID,
784 WMI_OBSS_COLOR_COLLISION_DETECTION_EVENTID =
785 WMI_EVT_GRP_START_ID(WMI_GRP_OBSS_OFL),
786 WMI_OCB_SET_CONFIG_RESP_EVENTID = WMI_TLV_CMD(WMI_GRP_OCB),
787 WMI_OCB_GET_TSF_TIMER_RESP_EVENTID,
788 WMI_DCC_GET_STATS_RESP_EVENTID,
789 WMI_DCC_UPDATE_NDL_RESP_EVENTID,
790 WMI_DCC_STATS_EVENTID,
791 WMI_SOC_SET_HW_MODE_RESP_EVENTID = WMI_TLV_CMD(WMI_GRP_SOC),
792 WMI_SOC_HW_MODE_TRANSITION_EVENTID,
793 WMI_SOC_SET_DUAL_MAC_CONFIG_RESP_EVENTID,
794 WMI_MAWC_ENABLE_SENSOR_EVENTID = WMI_TLV_CMD(WMI_GRP_MAWC),
795 WMI_BPF_CAPABILIY_INFO_EVENTID = WMI_TLV_CMD(WMI_GRP_BPF_OFFLOAD),
796 WMI_BPF_VDEV_STATS_INFO_EVENTID,
797 WMI_RMC_NEW_LEADER_EVENTID = WMI_TLV_CMD(WMI_GRP_RMC),
798 WMI_REG_CHAN_LIST_CC_EVENTID = WMI_TLV_CMD(WMI_GRP_REGULATORY),
799 WMI_11D_NEW_COUNTRY_EVENTID,
800 WMI_NDI_CAP_RSP_EVENTID = WMI_TLV_CMD(WMI_GRP_PROTOTYPE),
801 WMI_NDP_INITIATOR_RSP_EVENTID,
802 WMI_NDP_RESPONDER_RSP_EVENTID,
803 WMI_NDP_END_RSP_EVENTID,
804 WMI_NDP_INDICATION_EVENTID,
805 WMI_NDP_CONFIRM_EVENTID,
806 WMI_NDP_END_INDICATION_EVENTID,
807
808 WMI_TWT_ENABLE_EVENTID = WMI_TLV_CMD(WMI_GRP_TWT),
809 WMI_TWT_DISABLE_EVENTID,
810 WMI_TWT_ADD_DIALOG_EVENTID,
811 WMI_TWT_DEL_DIALOG_EVENTID,
812 WMI_TWT_PAUSE_DIALOG_EVENTID,
813 WMI_TWT_RESUME_DIALOG_EVENTID,
814};
815
816enum wmi_tlv_pdev_param {
817 WMI_PDEV_PARAM_TX_CHAIN_MASK = 0x1,
818 WMI_PDEV_PARAM_RX_CHAIN_MASK,
819 WMI_PDEV_PARAM_TXPOWER_LIMIT2G,
820 WMI_PDEV_PARAM_TXPOWER_LIMIT5G,
821 WMI_PDEV_PARAM_TXPOWER_SCALE,
822 WMI_PDEV_PARAM_BEACON_GEN_MODE,
823 WMI_PDEV_PARAM_BEACON_TX_MODE,
824 WMI_PDEV_PARAM_RESMGR_OFFCHAN_MODE,
825 WMI_PDEV_PARAM_PROTECTION_MODE,
826 WMI_PDEV_PARAM_DYNAMIC_BW,
827 WMI_PDEV_PARAM_NON_AGG_SW_RETRY_TH,
828 WMI_PDEV_PARAM_AGG_SW_RETRY_TH,
829 WMI_PDEV_PARAM_STA_KICKOUT_TH,
830 WMI_PDEV_PARAM_AC_AGGRSIZE_SCALING,
831 WMI_PDEV_PARAM_LTR_ENABLE,
832 WMI_PDEV_PARAM_LTR_AC_LATENCY_BE,
833 WMI_PDEV_PARAM_LTR_AC_LATENCY_BK,
834 WMI_PDEV_PARAM_LTR_AC_LATENCY_VI,
835 WMI_PDEV_PARAM_LTR_AC_LATENCY_VO,
836 WMI_PDEV_PARAM_LTR_AC_LATENCY_TIMEOUT,
837 WMI_PDEV_PARAM_LTR_SLEEP_OVERRIDE,
838 WMI_PDEV_PARAM_LTR_RX_OVERRIDE,
839 WMI_PDEV_PARAM_LTR_TX_ACTIVITY_TIMEOUT,
840 WMI_PDEV_PARAM_L1SS_ENABLE,
841 WMI_PDEV_PARAM_DSLEEP_ENABLE,
842 WMI_PDEV_PARAM_PCIELP_TXBUF_FLUSH,
843 WMI_PDEV_PARAM_PCIELP_TXBUF_WATERMARK,
844 WMI_PDEV_PARAM_PCIELP_TXBUF_TMO_EN,
845 WMI_PDEV_PARAM_PCIELP_TXBUF_TMO_VALUE,
846 WMI_PDEV_PARAM_PDEV_STATS_UPDATE_PERIOD,
847 WMI_PDEV_PARAM_VDEV_STATS_UPDATE_PERIOD,
848 WMI_PDEV_PARAM_PEER_STATS_UPDATE_PERIOD,
849 WMI_PDEV_PARAM_BCNFLT_STATS_UPDATE_PERIOD,
850 WMI_PDEV_PARAM_PMF_QOS,
851 WMI_PDEV_PARAM_ARP_AC_OVERRIDE,
852 WMI_PDEV_PARAM_DCS,
853 WMI_PDEV_PARAM_ANI_ENABLE,
854 WMI_PDEV_PARAM_ANI_POLL_PERIOD,
855 WMI_PDEV_PARAM_ANI_LISTEN_PERIOD,
856 WMI_PDEV_PARAM_ANI_OFDM_LEVEL,
857 WMI_PDEV_PARAM_ANI_CCK_LEVEL,
858 WMI_PDEV_PARAM_DYNTXCHAIN,
859 WMI_PDEV_PARAM_PROXY_STA,
860 WMI_PDEV_PARAM_IDLE_PS_CONFIG,
861 WMI_PDEV_PARAM_POWER_GATING_SLEEP,
862 WMI_PDEV_PARAM_RFKILL_ENABLE,
863 WMI_PDEV_PARAM_BURST_DUR,
864 WMI_PDEV_PARAM_BURST_ENABLE,
865 WMI_PDEV_PARAM_HW_RFKILL_CONFIG,
866 WMI_PDEV_PARAM_LOW_POWER_RF_ENABLE,
867 WMI_PDEV_PARAM_L1SS_TRACK,
868 WMI_PDEV_PARAM_HYST_EN,
869 WMI_PDEV_PARAM_POWER_COLLAPSE_ENABLE,
870 WMI_PDEV_PARAM_LED_SYS_STATE,
871 WMI_PDEV_PARAM_LED_ENABLE,
872 WMI_PDEV_PARAM_AUDIO_OVER_WLAN_LATENCY,
873 WMI_PDEV_PARAM_AUDIO_OVER_WLAN_ENABLE,
874 WMI_PDEV_PARAM_WHAL_MIB_STATS_UPDATE_ENABLE,
875 WMI_PDEV_PARAM_VDEV_RATE_STATS_UPDATE_PERIOD,
876 WMI_PDEV_PARAM_CTS_CBW,
877 WMI_PDEV_PARAM_WNTS_CONFIG,
878 WMI_PDEV_PARAM_ADAPTIVE_EARLY_RX_ENABLE,
879 WMI_PDEV_PARAM_ADAPTIVE_EARLY_RX_MIN_SLEEP_SLOP,
880 WMI_PDEV_PARAM_ADAPTIVE_EARLY_RX_INC_DEC_STEP,
881 WMI_PDEV_PARAM_EARLY_RX_FIX_SLEEP_SLOP,
882 WMI_PDEV_PARAM_BMISS_BASED_ADAPTIVE_BTO_ENABLE,
883 WMI_PDEV_PARAM_BMISS_BTO_MIN_BCN_TIMEOUT,
884 WMI_PDEV_PARAM_BMISS_BTO_INC_DEC_STEP,
885 WMI_PDEV_PARAM_BTO_FIX_BCN_TIMEOUT,
886 WMI_PDEV_PARAM_CE_BASED_ADAPTIVE_BTO_ENABLE,
887 WMI_PDEV_PARAM_CE_BTO_COMBO_CE_VALUE,
888 WMI_PDEV_PARAM_TX_CHAIN_MASK_2G,
889 WMI_PDEV_PARAM_RX_CHAIN_MASK_2G,
890 WMI_PDEV_PARAM_TX_CHAIN_MASK_5G,
891 WMI_PDEV_PARAM_RX_CHAIN_MASK_5G,
892 WMI_PDEV_PARAM_TX_CHAIN_MASK_CCK,
893 WMI_PDEV_PARAM_TX_CHAIN_MASK_1SS,
894 WMI_PDEV_PARAM_CTS2SELF_FOR_P2P_GO_CONFIG,
895 WMI_PDEV_PARAM_TXPOWER_DECR_DB,
896 WMI_PDEV_PARAM_AGGR_BURST,
897 WMI_PDEV_PARAM_RX_DECAP_MODE,
898 WMI_PDEV_PARAM_FAST_CHANNEL_RESET,
899 WMI_PDEV_PARAM_SMART_ANTENNA_DEFAULT_ANTENNA,
900 WMI_PDEV_PARAM_ANTENNA_GAIN,
901 WMI_PDEV_PARAM_RX_FILTER,
902 WMI_PDEV_SET_MCAST_TO_UCAST_TID,
903 WMI_PDEV_PARAM_PROXY_STA_MODE,
904 WMI_PDEV_PARAM_SET_MCAST2UCAST_MODE,
905 WMI_PDEV_PARAM_SET_MCAST2UCAST_BUFFER,
906 WMI_PDEV_PARAM_REMOVE_MCAST2UCAST_BUFFER,
907 WMI_PDEV_PEER_STA_PS_STATECHG_ENABLE,
908 WMI_PDEV_PARAM_IGMPMLD_AC_OVERRIDE,
909 WMI_PDEV_PARAM_BLOCK_INTERBSS,
910 WMI_PDEV_PARAM_SET_DISABLE_RESET_CMDID,
911 WMI_PDEV_PARAM_SET_MSDU_TTL_CMDID,
912 WMI_PDEV_PARAM_SET_PPDU_DURATION_CMDID,
913 WMI_PDEV_PARAM_TXBF_SOUND_PERIOD_CMDID,
914 WMI_PDEV_PARAM_SET_PROMISC_MODE_CMDID,
915 WMI_PDEV_PARAM_SET_BURST_MODE_CMDID,
916 WMI_PDEV_PARAM_EN_STATS,
917 WMI_PDEV_PARAM_MU_GROUP_POLICY,
918 WMI_PDEV_PARAM_NOISE_DETECTION,
919 WMI_PDEV_PARAM_NOISE_THRESHOLD,
920 WMI_PDEV_PARAM_DPD_ENABLE,
921 WMI_PDEV_PARAM_SET_MCAST_BCAST_ECHO,
922 WMI_PDEV_PARAM_ATF_STRICT_SCH,
923 WMI_PDEV_PARAM_ATF_SCHED_DURATION,
924 WMI_PDEV_PARAM_ANT_PLZN,
925 WMI_PDEV_PARAM_MGMT_RETRY_LIMIT,
926 WMI_PDEV_PARAM_SENSITIVITY_LEVEL,
927 WMI_PDEV_PARAM_SIGNED_TXPOWER_2G,
928 WMI_PDEV_PARAM_SIGNED_TXPOWER_5G,
929 WMI_PDEV_PARAM_ENABLE_PER_TID_AMSDU,
930 WMI_PDEV_PARAM_ENABLE_PER_TID_AMPDU,
931 WMI_PDEV_PARAM_CCA_THRESHOLD,
932 WMI_PDEV_PARAM_RTS_FIXED_RATE,
933 WMI_PDEV_PARAM_PDEV_RESET,
934 WMI_PDEV_PARAM_WAPI_MBSSID_OFFSET,
935 WMI_PDEV_PARAM_ARP_DBG_SRCADDR,
936 WMI_PDEV_PARAM_ARP_DBG_DSTADDR,
937 WMI_PDEV_PARAM_ATF_OBSS_NOISE_SCH,
938 WMI_PDEV_PARAM_ATF_OBSS_NOISE_SCALING_FACTOR,
939 WMI_PDEV_PARAM_CUST_TXPOWER_SCALE,
940 WMI_PDEV_PARAM_ATF_DYNAMIC_ENABLE,
941 WMI_PDEV_PARAM_CTRL_RETRY_LIMIT,
942 WMI_PDEV_PARAM_PROPAGATION_DELAY,
943 WMI_PDEV_PARAM_ENA_ANT_DIV,
944 WMI_PDEV_PARAM_FORCE_CHAIN_ANT,
945 WMI_PDEV_PARAM_ANT_DIV_SELFTEST,
946 WMI_PDEV_PARAM_ANT_DIV_SELFTEST_INTVL,
947 WMI_PDEV_PARAM_STATS_OBSERVATION_PERIOD,
948 WMI_PDEV_PARAM_TX_PPDU_DELAY_BIN_SIZE_MS,
949 WMI_PDEV_PARAM_TX_PPDU_DELAY_ARRAY_LEN,
950 WMI_PDEV_PARAM_TX_MPDU_AGGR_ARRAY_LEN,
951 WMI_PDEV_PARAM_RX_MPDU_AGGR_ARRAY_LEN,
952 WMI_PDEV_PARAM_TX_SCH_DELAY,
953 WMI_PDEV_PARAM_ENABLE_RTS_SIFS_BURSTING,
954 WMI_PDEV_PARAM_MAX_MPDUS_IN_AMPDU,
955 WMI_PDEV_PARAM_PEER_STATS_INFO_ENABLE,
956 WMI_PDEV_PARAM_FAST_PWR_TRANSITION,
957 WMI_PDEV_PARAM_RADIO_CHAN_STATS_ENABLE,
958 WMI_PDEV_PARAM_RADIO_DIAGNOSIS_ENABLE,
959 WMI_PDEV_PARAM_MESH_MCAST_ENABLE,
960 WMI_PDEV_PARAM_SET_CMD_OBSS_PD_THRESHOLD = 0xbc,
961 WMI_PDEV_PARAM_SET_CMD_OBSS_PD_PER_AC = 0xbe,
962 WMI_PDEV_PARAM_ENABLE_SR_PROHIBIT = 0xc6,
963};
964
965enum wmi_tlv_vdev_param {
966 WMI_VDEV_PARAM_RTS_THRESHOLD = 0x1,
967 WMI_VDEV_PARAM_FRAGMENTATION_THRESHOLD,
968 WMI_VDEV_PARAM_BEACON_INTERVAL,
969 WMI_VDEV_PARAM_LISTEN_INTERVAL,
970 WMI_VDEV_PARAM_MULTICAST_RATE,
971 WMI_VDEV_PARAM_MGMT_TX_RATE,
972 WMI_VDEV_PARAM_SLOT_TIME,
973 WMI_VDEV_PARAM_PREAMBLE,
974 WMI_VDEV_PARAM_SWBA_TIME,
975 WMI_VDEV_STATS_UPDATE_PERIOD,
976 WMI_VDEV_PWRSAVE_AGEOUT_TIME,
977 WMI_VDEV_HOST_SWBA_INTERVAL,
978 WMI_VDEV_PARAM_DTIM_PERIOD,
979 WMI_VDEV_OC_SCHEDULER_AIR_TIME_LIMIT,
980 WMI_VDEV_PARAM_WDS,
981 WMI_VDEV_PARAM_ATIM_WINDOW,
982 WMI_VDEV_PARAM_BMISS_COUNT_MAX,
983 WMI_VDEV_PARAM_BMISS_FIRST_BCNT,
984 WMI_VDEV_PARAM_BMISS_FINAL_BCNT,
985 WMI_VDEV_PARAM_FEATURE_WMM,
986 WMI_VDEV_PARAM_CHWIDTH,
987 WMI_VDEV_PARAM_CHEXTOFFSET,
988 WMI_VDEV_PARAM_DISABLE_HTPROTECTION,
989 WMI_VDEV_PARAM_STA_QUICKKICKOUT,
990 WMI_VDEV_PARAM_MGMT_RATE,
991 WMI_VDEV_PARAM_PROTECTION_MODE,
992 WMI_VDEV_PARAM_FIXED_RATE,
993 WMI_VDEV_PARAM_SGI,
994 WMI_VDEV_PARAM_LDPC,
995 WMI_VDEV_PARAM_TX_STBC,
996 WMI_VDEV_PARAM_RX_STBC,
997 WMI_VDEV_PARAM_INTRA_BSS_FWD,
998 WMI_VDEV_PARAM_DEF_KEYID,
999 WMI_VDEV_PARAM_NSS,
1000 WMI_VDEV_PARAM_BCAST_DATA_RATE,
1001 WMI_VDEV_PARAM_MCAST_DATA_RATE,
1002 WMI_VDEV_PARAM_MCAST_INDICATE,
1003 WMI_VDEV_PARAM_DHCP_INDICATE,
1004 WMI_VDEV_PARAM_UNKNOWN_DEST_INDICATE,
1005 WMI_VDEV_PARAM_AP_KEEPALIVE_MIN_IDLE_INACTIVE_TIME_SECS,
1006 WMI_VDEV_PARAM_AP_KEEPALIVE_MAX_IDLE_INACTIVE_TIME_SECS,
1007 WMI_VDEV_PARAM_AP_KEEPALIVE_MAX_UNRESPONSIVE_TIME_SECS,
1008 WMI_VDEV_PARAM_AP_ENABLE_NAWDS,
1009 WMI_VDEV_PARAM_ENABLE_RTSCTS,
1010 WMI_VDEV_PARAM_TXBF,
1011 WMI_VDEV_PARAM_PACKET_POWERSAVE,
1012 WMI_VDEV_PARAM_DROP_UNENCRY,
1013 WMI_VDEV_PARAM_TX_ENCAP_TYPE,
1014 WMI_VDEV_PARAM_AP_DETECT_OUT_OF_SYNC_SLEEPING_STA_TIME_SECS,
1015 WMI_VDEV_PARAM_EARLY_RX_ADJUST_ENABLE,
1016 WMI_VDEV_PARAM_EARLY_RX_TGT_BMISS_NUM,
1017 WMI_VDEV_PARAM_EARLY_RX_BMISS_SAMPLE_CYCLE,
1018 WMI_VDEV_PARAM_EARLY_RX_SLOP_STEP,
1019 WMI_VDEV_PARAM_EARLY_RX_INIT_SLOP,
1020 WMI_VDEV_PARAM_EARLY_RX_ADJUST_PAUSE,
1021 WMI_VDEV_PARAM_TX_PWRLIMIT,
1022 WMI_VDEV_PARAM_SNR_NUM_FOR_CAL,
1023 WMI_VDEV_PARAM_ROAM_FW_OFFLOAD,
1024 WMI_VDEV_PARAM_ENABLE_RMC,
1025 WMI_VDEV_PARAM_IBSS_MAX_BCN_LOST_MS,
1026 WMI_VDEV_PARAM_MAX_RATE,
1027 WMI_VDEV_PARAM_EARLY_RX_DRIFT_SAMPLE,
1028 WMI_VDEV_PARAM_SET_IBSS_TX_FAIL_CNT_THR,
1029 WMI_VDEV_PARAM_EBT_RESYNC_TIMEOUT,
1030 WMI_VDEV_PARAM_AGGR_TRIG_EVENT_ENABLE,
1031 WMI_VDEV_PARAM_IS_IBSS_POWER_SAVE_ALLOWED,
1032 WMI_VDEV_PARAM_IS_POWER_COLLAPSE_ALLOWED,
1033 WMI_VDEV_PARAM_IS_AWAKE_ON_TXRX_ENABLED,
1034 WMI_VDEV_PARAM_INACTIVITY_CNT,
1035 WMI_VDEV_PARAM_TXSP_END_INACTIVITY_TIME_MS,
1036 WMI_VDEV_PARAM_DTIM_POLICY,
1037 WMI_VDEV_PARAM_IBSS_PS_WARMUP_TIME_SECS,
1038 WMI_VDEV_PARAM_IBSS_PS_1RX_CHAIN_IN_ATIM_WINDOW_ENABLE,
1039 WMI_VDEV_PARAM_RX_LEAK_WINDOW,
1040 WMI_VDEV_PARAM_STATS_AVG_FACTOR,
1041 WMI_VDEV_PARAM_DISCONNECT_TH,
1042 WMI_VDEV_PARAM_RTSCTS_RATE,
1043 WMI_VDEV_PARAM_MCC_RTSCTS_PROTECTION_ENABLE,
1044 WMI_VDEV_PARAM_MCC_BROADCAST_PROBE_ENABLE,
1045 WMI_VDEV_PARAM_TXPOWER_SCALE,
1046 WMI_VDEV_PARAM_TXPOWER_SCALE_DECR_DB,
1047 WMI_VDEV_PARAM_MCAST2UCAST_SET,
1048 WMI_VDEV_PARAM_RC_NUM_RETRIES,
1049 WMI_VDEV_PARAM_CABQ_MAXDUR,
1050 WMI_VDEV_PARAM_MFPTEST_SET,
1051 WMI_VDEV_PARAM_RTS_FIXED_RATE,
1052 WMI_VDEV_PARAM_VHT_SGIMASK,
1053 WMI_VDEV_PARAM_VHT80_RATEMASK,
1054 WMI_VDEV_PARAM_PROXY_STA,
1055 WMI_VDEV_PARAM_VIRTUAL_CELL_MODE,
1056 WMI_VDEV_PARAM_RX_DECAP_TYPE,
1057 WMI_VDEV_PARAM_BW_NSS_RATEMASK,
1058 WMI_VDEV_PARAM_SENSOR_AP,
1059 WMI_VDEV_PARAM_BEACON_RATE,
1060 WMI_VDEV_PARAM_DTIM_ENABLE_CTS,
1061 WMI_VDEV_PARAM_STA_KICKOUT,
1062 WMI_VDEV_PARAM_CAPABILITIES,
1063 WMI_VDEV_PARAM_TSF_INCREMENT,
1064 WMI_VDEV_PARAM_AMPDU_PER_AC,
1065 WMI_VDEV_PARAM_RX_FILTER,
1066 WMI_VDEV_PARAM_MGMT_TX_POWER,
1067 WMI_VDEV_PARAM_NON_AGG_SW_RETRY_TH,
1068 WMI_VDEV_PARAM_AGG_SW_RETRY_TH,
1069 WMI_VDEV_PARAM_DISABLE_DYN_BW_RTS,
1070 WMI_VDEV_PARAM_ATF_SSID_SCHED_POLICY,
1071 WMI_VDEV_PARAM_HE_DCM,
1072 WMI_VDEV_PARAM_HE_RANGE_EXT,
1073 WMI_VDEV_PARAM_ENABLE_BCAST_PROBE_RESPONSE,
1074 WMI_VDEV_PARAM_FILS_MAX_CHANNEL_GUARD_TIME,
1075 WMI_VDEV_PARAM_HE_LTF = 0x74,
1076 WMI_VDEV_PARAM_BA_MODE = 0x7e,
1077 WMI_VDEV_PARAM_AUTORATE_MISC_CFG = 0x80,
1078 WMI_VDEV_PARAM_SET_HE_SOUNDING_MODE = 0x87,
1079 WMI_VDEV_PARAM_6GHZ_PARAMS = 0x99,
1080 WMI_VDEV_PARAM_PROTOTYPE = 0x8000,
1081 WMI_VDEV_PARAM_BSS_COLOR,
1082 WMI_VDEV_PARAM_SET_HEMU_MODE,
1083 WMI_VDEV_PARAM_HEOPS_0_31 = 0x8003,
1084};
1085
1086enum wmi_tlv_peer_flags {
1087 WMI_TLV_PEER_AUTH = 0x00000001,
1088 WMI_TLV_PEER_QOS = 0x00000002,
1089 WMI_TLV_PEER_NEED_PTK_4_WAY = 0x00000004,
1090 WMI_TLV_PEER_NEED_GTK_2_WAY = 0x00000010,
1091 WMI_TLV_PEER_APSD = 0x00000800,
1092 WMI_TLV_PEER_HT = 0x00001000,
1093 WMI_TLV_PEER_40MHZ = 0x00002000,
1094 WMI_TLV_PEER_STBC = 0x00008000,
1095 WMI_TLV_PEER_LDPC = 0x00010000,
1096 WMI_TLV_PEER_DYN_MIMOPS = 0x00020000,
1097 WMI_TLV_PEER_STATIC_MIMOPS = 0x00040000,
1098 WMI_TLV_PEER_SPATIAL_MUX = 0x00200000,
1099 WMI_TLV_PEER_VHT = 0x02000000,
1100 WMI_TLV_PEER_80MHZ = 0x04000000,
1101 WMI_TLV_PEER_PMF = 0x08000000,
1102 WMI_PEER_IS_P2P_CAPABLE = 0x20000000,
1103 WMI_PEER_160MHZ = 0x40000000,
1104 WMI_PEER_SAFEMODE_EN = 0x80000000,
1105
1106};
1107
1108/** Enum list of TLV Tags for each parameter structure type. */
1109enum wmi_tlv_tag {
1110 WMI_TAG_LAST_RESERVED = 15,
1111 WMI_TAG_FIRST_ARRAY_ENUM,
1112 WMI_TAG_ARRAY_UINT32 = WMI_TAG_FIRST_ARRAY_ENUM,
1113 WMI_TAG_ARRAY_BYTE,
1114 WMI_TAG_ARRAY_STRUCT,
1115 WMI_TAG_ARRAY_FIXED_STRUCT,
1116 WMI_TAG_LAST_ARRAY_ENUM = 31,
1117 WMI_TAG_SERVICE_READY_EVENT,
1118 WMI_TAG_HAL_REG_CAPABILITIES,
1119 WMI_TAG_WLAN_HOST_MEM_REQ,
1120 WMI_TAG_READY_EVENT,
1121 WMI_TAG_SCAN_EVENT,
1122 WMI_TAG_PDEV_TPC_CONFIG_EVENT,
1123 WMI_TAG_CHAN_INFO_EVENT,
1124 WMI_TAG_COMB_PHYERR_RX_HDR,
1125 WMI_TAG_VDEV_START_RESPONSE_EVENT,
1126 WMI_TAG_VDEV_STOPPED_EVENT,
1127 WMI_TAG_VDEV_INSTALL_KEY_COMPLETE_EVENT,
1128 WMI_TAG_PEER_STA_KICKOUT_EVENT,
1129 WMI_TAG_MGMT_RX_HDR,
1130 WMI_TAG_TBTT_OFFSET_EVENT,
1131 WMI_TAG_TX_DELBA_COMPLETE_EVENT,
1132 WMI_TAG_TX_ADDBA_COMPLETE_EVENT,
1133 WMI_TAG_ROAM_EVENT,
1134 WMI_TAG_WOW_EVENT_INFO,
1135 WMI_TAG_WOW_EVENT_INFO_SECTION_BITMAP,
1136 WMI_TAG_RTT_EVENT_HEADER,
1137 WMI_TAG_RTT_ERROR_REPORT_EVENT,
1138 WMI_TAG_RTT_MEAS_EVENT,
1139 WMI_TAG_ECHO_EVENT,
1140 WMI_TAG_FTM_INTG_EVENT,
1141 WMI_TAG_VDEV_GET_KEEPALIVE_EVENT,
1142 WMI_TAG_GPIO_INPUT_EVENT,
1143 WMI_TAG_CSA_EVENT,
1144 WMI_TAG_GTK_OFFLOAD_STATUS_EVENT,
1145 WMI_TAG_IGTK_INFO,
1146 WMI_TAG_DCS_INTERFERENCE_EVENT,
1147 WMI_TAG_ATH_DCS_CW_INT,
1148 WMI_TAG_WLAN_DCS_CW_INT = /* ALIAS */
1149 WMI_TAG_ATH_DCS_CW_INT,
1150 WMI_TAG_ATH_DCS_WLAN_INT_STAT,
1151 WMI_TAG_WLAN_DCS_IM_TGT_STATS_T = /* ALIAS */
1152 WMI_TAG_ATH_DCS_WLAN_INT_STAT,
1153 WMI_TAG_WLAN_PROFILE_CTX_T,
1154 WMI_TAG_WLAN_PROFILE_T,
1155 WMI_TAG_PDEV_QVIT_EVENT,
1156 WMI_TAG_HOST_SWBA_EVENT,
1157 WMI_TAG_TIM_INFO,
1158 WMI_TAG_P2P_NOA_INFO,
1159 WMI_TAG_STATS_EVENT,
1160 WMI_TAG_AVOID_FREQ_RANGES_EVENT,
1161 WMI_TAG_AVOID_FREQ_RANGE_DESC,
1162 WMI_TAG_GTK_REKEY_FAIL_EVENT,
1163 WMI_TAG_INIT_CMD,
1164 WMI_TAG_RESOURCE_CONFIG,
1165 WMI_TAG_WLAN_HOST_MEMORY_CHUNK,
1166 WMI_TAG_START_SCAN_CMD,
1167 WMI_TAG_STOP_SCAN_CMD,
1168 WMI_TAG_SCAN_CHAN_LIST_CMD,
1169 WMI_TAG_CHANNEL,
1170 WMI_TAG_PDEV_SET_REGDOMAIN_CMD,
1171 WMI_TAG_PDEV_SET_PARAM_CMD,
1172 WMI_TAG_PDEV_SET_WMM_PARAMS_CMD,
1173 WMI_TAG_WMM_PARAMS,
1174 WMI_TAG_PDEV_SET_QUIET_CMD,
1175 WMI_TAG_VDEV_CREATE_CMD,
1176 WMI_TAG_VDEV_DELETE_CMD,
1177 WMI_TAG_VDEV_START_REQUEST_CMD,
1178 WMI_TAG_P2P_NOA_DESCRIPTOR,
1179 WMI_TAG_P2P_GO_SET_BEACON_IE,
1180 WMI_TAG_GTK_OFFLOAD_CMD,
1181 WMI_TAG_VDEV_UP_CMD,
1182 WMI_TAG_VDEV_STOP_CMD,
1183 WMI_TAG_VDEV_DOWN_CMD,
1184 WMI_TAG_VDEV_SET_PARAM_CMD,
1185 WMI_TAG_VDEV_INSTALL_KEY_CMD,
1186 WMI_TAG_PEER_CREATE_CMD,
1187 WMI_TAG_PEER_DELETE_CMD,
1188 WMI_TAG_PEER_FLUSH_TIDS_CMD,
1189 WMI_TAG_PEER_SET_PARAM_CMD,
1190 WMI_TAG_PEER_ASSOC_COMPLETE_CMD,
1191 WMI_TAG_VHT_RATE_SET,
1192 WMI_TAG_BCN_TMPL_CMD,
1193 WMI_TAG_PRB_TMPL_CMD,
1194 WMI_TAG_BCN_PRB_INFO,
1195 WMI_TAG_PEER_TID_ADDBA_CMD,
1196 WMI_TAG_PEER_TID_DELBA_CMD,
1197 WMI_TAG_STA_POWERSAVE_MODE_CMD,
1198 WMI_TAG_STA_POWERSAVE_PARAM_CMD,
1199 WMI_TAG_STA_DTIM_PS_METHOD_CMD,
1200 WMI_TAG_ROAM_SCAN_MODE,
1201 WMI_TAG_ROAM_SCAN_RSSI_THRESHOLD,
1202 WMI_TAG_ROAM_SCAN_PERIOD,
1203 WMI_TAG_ROAM_SCAN_RSSI_CHANGE_THRESHOLD,
1204 WMI_TAG_PDEV_SUSPEND_CMD,
1205 WMI_TAG_PDEV_RESUME_CMD,
1206 WMI_TAG_ADD_BCN_FILTER_CMD,
1207 WMI_TAG_RMV_BCN_FILTER_CMD,
1208 WMI_TAG_WOW_ENABLE_CMD,
1209 WMI_TAG_WOW_HOSTWAKEUP_FROM_SLEEP_CMD,
1210 WMI_TAG_STA_UAPSD_AUTO_TRIG_CMD,
1211 WMI_TAG_STA_UAPSD_AUTO_TRIG_PARAM,
1212 WMI_TAG_SET_ARP_NS_OFFLOAD_CMD,
1213 WMI_TAG_ARP_OFFLOAD_TUPLE,
1214 WMI_TAG_NS_OFFLOAD_TUPLE,
1215 WMI_TAG_FTM_INTG_CMD,
1216 WMI_TAG_STA_KEEPALIVE_CMD,
1217 WMI_TAG_STA_KEEPALIVE_ARP_RESPONSE,
1218 WMI_TAG_P2P_SET_VENDOR_IE_DATA_CMD,
1219 WMI_TAG_AP_PS_PEER_CMD,
1220 WMI_TAG_PEER_RATE_RETRY_SCHED_CMD,
1221 WMI_TAG_WLAN_PROFILE_TRIGGER_CMD,
1222 WMI_TAG_WLAN_PROFILE_SET_HIST_INTVL_CMD,
1223 WMI_TAG_WLAN_PROFILE_GET_PROF_DATA_CMD,
1224 WMI_TAG_WLAN_PROFILE_ENABLE_PROFILE_ID_CMD,
1225 WMI_TAG_WOW_DEL_PATTERN_CMD,
1226 WMI_TAG_WOW_ADD_DEL_EVT_CMD,
1227 WMI_TAG_RTT_MEASREQ_HEAD,
1228 WMI_TAG_RTT_MEASREQ_BODY,
1229 WMI_TAG_RTT_TSF_CMD,
1230 WMI_TAG_VDEV_SPECTRAL_CONFIGURE_CMD,
1231 WMI_TAG_VDEV_SPECTRAL_ENABLE_CMD,
1232 WMI_TAG_REQUEST_STATS_CMD,
1233 WMI_TAG_NLO_CONFIG_CMD,
1234 WMI_TAG_NLO_CONFIGURED_PARAMETERS,
1235 WMI_TAG_CSA_OFFLOAD_ENABLE_CMD,
1236 WMI_TAG_CSA_OFFLOAD_CHANSWITCH_CMD,
1237 WMI_TAG_CHATTER_SET_MODE_CMD,
1238 WMI_TAG_ECHO_CMD,
1239 WMI_TAG_VDEV_SET_KEEPALIVE_CMD,
1240 WMI_TAG_VDEV_GET_KEEPALIVE_CMD,
1241 WMI_TAG_FORCE_FW_HANG_CMD,
1242 WMI_TAG_GPIO_CONFIG_CMD,
1243 WMI_TAG_GPIO_OUTPUT_CMD,
1244 WMI_TAG_PEER_ADD_WDS_ENTRY_CMD,
1245 WMI_TAG_PEER_REMOVE_WDS_ENTRY_CMD,
1246 WMI_TAG_BCN_TX_HDR,
1247 WMI_TAG_BCN_SEND_FROM_HOST_CMD,
1248 WMI_TAG_MGMT_TX_HDR,
1249 WMI_TAG_ADDBA_CLEAR_RESP_CMD,
1250 WMI_TAG_ADDBA_SEND_CMD,
1251 WMI_TAG_DELBA_SEND_CMD,
1252 WMI_TAG_ADDBA_SETRESPONSE_CMD,
1253 WMI_TAG_SEND_SINGLEAMSDU_CMD,
1254 WMI_TAG_PDEV_PKTLOG_ENABLE_CMD,
1255 WMI_TAG_PDEV_PKTLOG_DISABLE_CMD,
1256 WMI_TAG_PDEV_SET_HT_IE_CMD,
1257 WMI_TAG_PDEV_SET_VHT_IE_CMD,
1258 WMI_TAG_PDEV_SET_DSCP_TID_MAP_CMD,
1259 WMI_TAG_PDEV_GREEN_AP_PS_ENABLE_CMD,
1260 WMI_TAG_PDEV_GET_TPC_CONFIG_CMD,
1261 WMI_TAG_PDEV_SET_BASE_MACADDR_CMD,
1262 WMI_TAG_PEER_MCAST_GROUP_CMD,
1263 WMI_TAG_ROAM_AP_PROFILE,
1264 WMI_TAG_AP_PROFILE,
1265 WMI_TAG_SCAN_SCH_PRIORITY_TABLE_CMD,
1266 WMI_TAG_PDEV_DFS_ENABLE_CMD,
1267 WMI_TAG_PDEV_DFS_DISABLE_CMD,
1268 WMI_TAG_WOW_ADD_PATTERN_CMD,
1269 WMI_TAG_WOW_BITMAP_PATTERN_T,
1270 WMI_TAG_WOW_IPV4_SYNC_PATTERN_T,
1271 WMI_TAG_WOW_IPV6_SYNC_PATTERN_T,
1272 WMI_TAG_WOW_MAGIC_PATTERN_CMD,
1273 WMI_TAG_SCAN_UPDATE_REQUEST_CMD,
1274 WMI_TAG_CHATTER_PKT_COALESCING_FILTER,
1275 WMI_TAG_CHATTER_COALESCING_ADD_FILTER_CMD,
1276 WMI_TAG_CHATTER_COALESCING_DELETE_FILTER_CMD,
1277 WMI_TAG_CHATTER_COALESCING_QUERY_CMD,
1278 WMI_TAG_TXBF_CMD,
1279 WMI_TAG_DEBUG_LOG_CONFIG_CMD,
1280 WMI_TAG_NLO_EVENT,
1281 WMI_TAG_CHATTER_QUERY_REPLY_EVENT,
1282 WMI_TAG_UPLOAD_H_HDR,
1283 WMI_TAG_CAPTURE_H_EVENT_HDR,
1284 WMI_TAG_VDEV_WNM_SLEEPMODE_CMD,
1285 WMI_TAG_VDEV_IPSEC_NATKEEPALIVE_FILTER_CMD,
1286 WMI_TAG_VDEV_WMM_ADDTS_CMD,
1287 WMI_TAG_VDEV_WMM_DELTS_CMD,
1288 WMI_TAG_VDEV_SET_WMM_PARAMS_CMD,
1289 WMI_TAG_TDLS_SET_STATE_CMD,
1290 WMI_TAG_TDLS_PEER_UPDATE_CMD,
1291 WMI_TAG_TDLS_PEER_EVENT,
1292 WMI_TAG_TDLS_PEER_CAPABILITIES,
1293 WMI_TAG_VDEV_MCC_SET_TBTT_MODE_CMD,
1294 WMI_TAG_ROAM_CHAN_LIST,
1295 WMI_TAG_VDEV_MCC_BCN_INTVL_CHANGE_EVENT,
1296 WMI_TAG_RESMGR_ADAPTIVE_OCS_ENABLE_DISABLE_CMD,
1297 WMI_TAG_RESMGR_SET_CHAN_TIME_QUOTA_CMD,
1298 WMI_TAG_RESMGR_SET_CHAN_LATENCY_CMD,
1299 WMI_TAG_BA_REQ_SSN_CMD,
1300 WMI_TAG_BA_RSP_SSN_EVENT,
1301 WMI_TAG_STA_SMPS_FORCE_MODE_CMD,
1302 WMI_TAG_SET_MCASTBCAST_FILTER_CMD,
1303 WMI_TAG_P2P_SET_OPPPS_CMD,
1304 WMI_TAG_P2P_SET_NOA_CMD,
1305 WMI_TAG_BA_REQ_SSN_CMD_SUB_STRUCT_PARAM,
1306 WMI_TAG_BA_REQ_SSN_EVENT_SUB_STRUCT_PARAM,
1307 WMI_TAG_STA_SMPS_PARAM_CMD,
1308 WMI_TAG_VDEV_SET_GTX_PARAMS_CMD,
1309 WMI_TAG_MCC_SCHED_TRAFFIC_STATS_CMD,
1310 WMI_TAG_MCC_SCHED_STA_TRAFFIC_STATS,
1311 WMI_TAG_OFFLOAD_BCN_TX_STATUS_EVENT,
1312 WMI_TAG_P2P_NOA_EVENT,
1313 WMI_TAG_HB_SET_ENABLE_CMD,
1314 WMI_TAG_HB_SET_TCP_PARAMS_CMD,
1315 WMI_TAG_HB_SET_TCP_PKT_FILTER_CMD,
1316 WMI_TAG_HB_SET_UDP_PARAMS_CMD,
1317 WMI_TAG_HB_SET_UDP_PKT_FILTER_CMD,
1318 WMI_TAG_HB_IND_EVENT,
1319 WMI_TAG_TX_PAUSE_EVENT,
1320 WMI_TAG_RFKILL_EVENT,
1321 WMI_TAG_DFS_RADAR_EVENT,
1322 WMI_TAG_DFS_PHYERR_FILTER_ENA_CMD,
1323 WMI_TAG_DFS_PHYERR_FILTER_DIS_CMD,
1324 WMI_TAG_BATCH_SCAN_RESULT_SCAN_LIST,
1325 WMI_TAG_BATCH_SCAN_RESULT_NETWORK_INFO,
1326 WMI_TAG_BATCH_SCAN_ENABLE_CMD,
1327 WMI_TAG_BATCH_SCAN_DISABLE_CMD,
1328 WMI_TAG_BATCH_SCAN_TRIGGER_RESULT_CMD,
1329 WMI_TAG_BATCH_SCAN_ENABLED_EVENT,
1330 WMI_TAG_BATCH_SCAN_RESULT_EVENT,
1331 WMI_TAG_VDEV_PLMREQ_START_CMD,
1332 WMI_TAG_VDEV_PLMREQ_STOP_CMD,
1333 WMI_TAG_THERMAL_MGMT_CMD,
1334 WMI_TAG_THERMAL_MGMT_EVENT,
1335 WMI_TAG_PEER_INFO_REQ_CMD,
1336 WMI_TAG_PEER_INFO_EVENT,
1337 WMI_TAG_PEER_INFO,
1338 WMI_TAG_PEER_TX_FAIL_CNT_THR_EVENT,
1339 WMI_TAG_RMC_SET_MODE_CMD,
1340 WMI_TAG_RMC_SET_ACTION_PERIOD_CMD,
1341 WMI_TAG_RMC_CONFIG_CMD,
1342 WMI_TAG_MHF_OFFLOAD_SET_MODE_CMD,
1343 WMI_TAG_MHF_OFFLOAD_PLUMB_ROUTING_TABLE_CMD,
1344 WMI_TAG_ADD_PROACTIVE_ARP_RSP_PATTERN_CMD,
1345 WMI_TAG_DEL_PROACTIVE_ARP_RSP_PATTERN_CMD,
1346 WMI_TAG_NAN_CMD_PARAM,
1347 WMI_TAG_NAN_EVENT_HDR,
1348 WMI_TAG_PDEV_L1SS_TRACK_EVENT,
1349 WMI_TAG_DIAG_DATA_CONTAINER_EVENT,
1350 WMI_TAG_MODEM_POWER_STATE_CMD_PARAM,
1351 WMI_TAG_PEER_GET_ESTIMATED_LINKSPEED_CMD,
1352 WMI_TAG_PEER_ESTIMATED_LINKSPEED_EVENT,
1353 WMI_TAG_AGGR_STATE_TRIG_EVENT,
1354 WMI_TAG_MHF_OFFLOAD_ROUTING_TABLE_ENTRY,
1355 WMI_TAG_ROAM_SCAN_CMD,
1356 WMI_TAG_REQ_STATS_EXT_CMD,
1357 WMI_TAG_STATS_EXT_EVENT,
1358 WMI_TAG_OBSS_SCAN_ENABLE_CMD,
1359 WMI_TAG_OBSS_SCAN_DISABLE_CMD,
1360 WMI_TAG_OFFLOAD_PRB_RSP_TX_STATUS_EVENT,
1361 WMI_TAG_PDEV_SET_LED_CONFIG_CMD,
1362 WMI_TAG_HOST_AUTO_SHUTDOWN_CFG_CMD,
1363 WMI_TAG_HOST_AUTO_SHUTDOWN_EVENT,
1364 WMI_TAG_UPDATE_WHAL_MIB_STATS_EVENT,
1365 WMI_TAG_CHAN_AVOID_UPDATE_CMD_PARAM,
1366 WMI_TAG_WOW_IOAC_PKT_PATTERN_T,
1367 WMI_TAG_WOW_IOAC_TMR_PATTERN_T,
1368 WMI_TAG_WOW_IOAC_ADD_KEEPALIVE_CMD,
1369 WMI_TAG_WOW_IOAC_DEL_KEEPALIVE_CMD,
1370 WMI_TAG_WOW_IOAC_KEEPALIVE_T,
1371 WMI_TAG_WOW_IOAC_ADD_PATTERN_CMD,
1372 WMI_TAG_WOW_IOAC_DEL_PATTERN_CMD,
1373 WMI_TAG_START_LINK_STATS_CMD,
1374 WMI_TAG_CLEAR_LINK_STATS_CMD,
1375 WMI_TAG_REQUEST_LINK_STATS_CMD,
1376 WMI_TAG_IFACE_LINK_STATS_EVENT,
1377 WMI_TAG_RADIO_LINK_STATS_EVENT,
1378 WMI_TAG_PEER_STATS_EVENT,
1379 WMI_TAG_CHANNEL_STATS,
1380 WMI_TAG_RADIO_LINK_STATS,
1381 WMI_TAG_RATE_STATS,
1382 WMI_TAG_PEER_LINK_STATS,
1383 WMI_TAG_WMM_AC_STATS,
1384 WMI_TAG_IFACE_LINK_STATS,
1385 WMI_TAG_LPI_MGMT_SNOOPING_CONFIG_CMD,
1386 WMI_TAG_LPI_START_SCAN_CMD,
1387 WMI_TAG_LPI_STOP_SCAN_CMD,
1388 WMI_TAG_LPI_RESULT_EVENT,
1389 WMI_TAG_PEER_STATE_EVENT,
1390 WMI_TAG_EXTSCAN_BUCKET_CMD,
1391 WMI_TAG_EXTSCAN_BUCKET_CHANNEL_EVENT,
1392 WMI_TAG_EXTSCAN_START_CMD,
1393 WMI_TAG_EXTSCAN_STOP_CMD,
1394 WMI_TAG_EXTSCAN_CONFIGURE_WLAN_CHANGE_MONITOR_CMD,
1395 WMI_TAG_EXTSCAN_WLAN_CHANGE_BSSID_PARAM_CMD,
1396 WMI_TAG_EXTSCAN_CONFIGURE_HOTLIST_MONITOR_CMD,
1397 WMI_TAG_EXTSCAN_GET_CACHED_RESULTS_CMD,
1398 WMI_TAG_EXTSCAN_GET_WLAN_CHANGE_RESULTS_CMD,
1399 WMI_TAG_EXTSCAN_SET_CAPABILITIES_CMD,
1400 WMI_TAG_EXTSCAN_GET_CAPABILITIES_CMD,
1401 WMI_TAG_EXTSCAN_OPERATION_EVENT,
1402 WMI_TAG_EXTSCAN_START_STOP_EVENT,
1403 WMI_TAG_EXTSCAN_TABLE_USAGE_EVENT,
1404 WMI_TAG_EXTSCAN_WLAN_DESCRIPTOR_EVENT,
1405 WMI_TAG_EXTSCAN_RSSI_INFO_EVENT,
1406 WMI_TAG_EXTSCAN_CACHED_RESULTS_EVENT,
1407 WMI_TAG_EXTSCAN_WLAN_CHANGE_RESULTS_EVENT,
1408 WMI_TAG_EXTSCAN_WLAN_CHANGE_RESULT_BSSID_EVENT,
1409 WMI_TAG_EXTSCAN_HOTLIST_MATCH_EVENT,
1410 WMI_TAG_EXTSCAN_CAPABILITIES_EVENT,
1411 WMI_TAG_EXTSCAN_CACHE_CAPABILITIES_EVENT,
1412 WMI_TAG_EXTSCAN_WLAN_CHANGE_MONITOR_CAPABILITIES_EVENT,
1413 WMI_TAG_EXTSCAN_HOTLIST_MONITOR_CAPABILITIES_EVENT,
1414 WMI_TAG_D0_WOW_ENABLE_DISABLE_CMD,
1415 WMI_TAG_D0_WOW_DISABLE_ACK_EVENT,
1416 WMI_TAG_UNIT_TEST_CMD,
1417 WMI_TAG_ROAM_OFFLOAD_TLV_PARAM,
1418 WMI_TAG_ROAM_11I_OFFLOAD_TLV_PARAM,
1419 WMI_TAG_ROAM_11R_OFFLOAD_TLV_PARAM,
1420 WMI_TAG_ROAM_ESE_OFFLOAD_TLV_PARAM,
1421 WMI_TAG_ROAM_SYNCH_EVENT,
1422 WMI_TAG_ROAM_SYNCH_COMPLETE,
1423 WMI_TAG_EXTWOW_ENABLE_CMD,
1424 WMI_TAG_EXTWOW_SET_APP_TYPE1_PARAMS_CMD,
1425 WMI_TAG_EXTWOW_SET_APP_TYPE2_PARAMS_CMD,
1426 WMI_TAG_LPI_STATUS_EVENT,
1427 WMI_TAG_LPI_HANDOFF_EVENT,
1428 WMI_TAG_VDEV_RATE_STATS_EVENT,
1429 WMI_TAG_VDEV_RATE_HT_INFO,
1430 WMI_TAG_RIC_REQUEST,
1431 WMI_TAG_PDEV_GET_TEMPERATURE_CMD,
1432 WMI_TAG_PDEV_TEMPERATURE_EVENT,
1433 WMI_TAG_SET_DHCP_SERVER_OFFLOAD_CMD,
1434 WMI_TAG_TPC_CHAINMASK_CONFIG_CMD,
1435 WMI_TAG_RIC_TSPEC,
1436 WMI_TAG_TPC_CHAINMASK_CONFIG,
1437 WMI_TAG_IPA_OFFLOAD_ENABLE_DISABLE_CMD,
1438 WMI_TAG_SCAN_PROB_REQ_OUI_CMD,
1439 WMI_TAG_KEY_MATERIAL,
1440 WMI_TAG_TDLS_SET_OFFCHAN_MODE_CMD,
1441 WMI_TAG_SET_LED_FLASHING_CMD,
1442 WMI_TAG_MDNS_OFFLOAD_CMD,
1443 WMI_TAG_MDNS_SET_FQDN_CMD,
1444 WMI_TAG_MDNS_SET_RESP_CMD,
1445 WMI_TAG_MDNS_GET_STATS_CMD,
1446 WMI_TAG_MDNS_STATS_EVENT,
1447 WMI_TAG_ROAM_INVOKE_CMD,
1448 WMI_TAG_PDEV_RESUME_EVENT,
1449 WMI_TAG_PDEV_SET_ANTENNA_DIVERSITY_CMD,
1450 WMI_TAG_SAP_OFL_ENABLE_CMD,
1451 WMI_TAG_SAP_OFL_ADD_STA_EVENT,
1452 WMI_TAG_SAP_OFL_DEL_STA_EVENT,
1453 WMI_TAG_APFIND_CMD_PARAM,
1454 WMI_TAG_APFIND_EVENT_HDR,
1455 WMI_TAG_OCB_SET_SCHED_CMD,
1456 WMI_TAG_OCB_SET_SCHED_EVENT,
1457 WMI_TAG_OCB_SET_CONFIG_CMD,
1458 WMI_TAG_OCB_SET_CONFIG_RESP_EVENT,
1459 WMI_TAG_OCB_SET_UTC_TIME_CMD,
1460 WMI_TAG_OCB_START_TIMING_ADVERT_CMD,
1461 WMI_TAG_OCB_STOP_TIMING_ADVERT_CMD,
1462 WMI_TAG_OCB_GET_TSF_TIMER_CMD,
1463 WMI_TAG_OCB_GET_TSF_TIMER_RESP_EVENT,
1464 WMI_TAG_DCC_GET_STATS_CMD,
1465 WMI_TAG_DCC_CHANNEL_STATS_REQUEST,
1466 WMI_TAG_DCC_GET_STATS_RESP_EVENT,
1467 WMI_TAG_DCC_CLEAR_STATS_CMD,
1468 WMI_TAG_DCC_UPDATE_NDL_CMD,
1469 WMI_TAG_DCC_UPDATE_NDL_RESP_EVENT,
1470 WMI_TAG_DCC_STATS_EVENT,
1471 WMI_TAG_OCB_CHANNEL,
1472 WMI_TAG_OCB_SCHEDULE_ELEMENT,
1473 WMI_TAG_DCC_NDL_STATS_PER_CHANNEL,
1474 WMI_TAG_DCC_NDL_CHAN,
1475 WMI_TAG_QOS_PARAMETER,
1476 WMI_TAG_DCC_NDL_ACTIVE_STATE_CONFIG,
1477 WMI_TAG_ROAM_SCAN_EXTENDED_THRESHOLD_PARAM,
1478 WMI_TAG_ROAM_FILTER,
1479 WMI_TAG_PASSPOINT_CONFIG_CMD,
1480 WMI_TAG_PASSPOINT_EVENT_HDR,
1481 WMI_TAG_EXTSCAN_CONFIGURE_HOTLIST_SSID_MONITOR_CMD,
1482 WMI_TAG_EXTSCAN_HOTLIST_SSID_MATCH_EVENT,
1483 WMI_TAG_VDEV_TSF_TSTAMP_ACTION_CMD,
1484 WMI_TAG_VDEV_TSF_REPORT_EVENT,
1485 WMI_TAG_GET_FW_MEM_DUMP,
1486 WMI_TAG_UPDATE_FW_MEM_DUMP,
1487 WMI_TAG_FW_MEM_DUMP_PARAMS,
1488 WMI_TAG_DEBUG_MESG_FLUSH,
1489 WMI_TAG_DEBUG_MESG_FLUSH_COMPLETE,
1490 WMI_TAG_PEER_SET_RATE_REPORT_CONDITION,
1491 WMI_TAG_ROAM_SUBNET_CHANGE_CONFIG,
1492 WMI_TAG_VDEV_SET_IE_CMD,
1493 WMI_TAG_RSSI_BREACH_MONITOR_CONFIG,
1494 WMI_TAG_RSSI_BREACH_EVENT,
1495 WMI_TAG_WOW_EVENT_INITIAL_WAKEUP,
1496 WMI_TAG_SOC_SET_PCL_CMD,
1497 WMI_TAG_SOC_SET_HW_MODE_CMD,
1498 WMI_TAG_SOC_SET_HW_MODE_RESPONSE_EVENT,
1499 WMI_TAG_SOC_HW_MODE_TRANSITION_EVENT,
1500 WMI_TAG_VDEV_TXRX_STREAMS,
1501 WMI_TAG_SOC_SET_HW_MODE_RESPONSE_VDEV_MAC_ENTRY,
1502 WMI_TAG_SOC_SET_DUAL_MAC_CONFIG_CMD,
1503 WMI_TAG_SOC_SET_DUAL_MAC_CONFIG_RESPONSE_EVENT,
1504 WMI_TAG_WOW_IOAC_SOCK_PATTERN_T,
1505 WMI_TAG_WOW_ENABLE_ICMPV6_NA_FLT_CMD,
1506 WMI_TAG_DIAG_EVENT_LOG_CONFIG,
1507 WMI_TAG_DIAG_EVENT_LOG_SUPPORTED_EVENT_FIXED_PARAMS,
1508 WMI_TAG_PACKET_FILTER_CONFIG,
1509 WMI_TAG_PACKET_FILTER_ENABLE,
1510 WMI_TAG_SAP_SET_BLACKLIST_PARAM_CMD,
1511 WMI_TAG_MGMT_TX_SEND_CMD,
1512 WMI_TAG_MGMT_TX_COMPL_EVENT,
1513 WMI_TAG_SOC_SET_ANTENNA_MODE_CMD,
1514 WMI_TAG_WOW_UDP_SVC_OFLD_CMD,
1515 WMI_TAG_LRO_INFO_CMD,
1516 WMI_TAG_ROAM_EARLYSTOP_RSSI_THRES_PARAM,
1517 WMI_TAG_SERVICE_READY_EXT_EVENT,
1518 WMI_TAG_MAWC_SENSOR_REPORT_IND_CMD,
1519 WMI_TAG_MAWC_ENABLE_SENSOR_EVENT,
1520 WMI_TAG_ROAM_CONFIGURE_MAWC_CMD,
1521 WMI_TAG_NLO_CONFIGURE_MAWC_CMD,
1522 WMI_TAG_EXTSCAN_CONFIGURE_MAWC_CMD,
1523 WMI_TAG_PEER_ASSOC_CONF_EVENT,
1524 WMI_TAG_WOW_HOSTWAKEUP_GPIO_PIN_PATTERN_CONFIG_CMD,
1525 WMI_TAG_AP_PS_EGAP_PARAM_CMD,
1526 WMI_TAG_AP_PS_EGAP_INFO_EVENT,
1527 WMI_TAG_PMF_OFFLOAD_SET_SA_QUERY_CMD,
1528 WMI_TAG_TRANSFER_DATA_TO_FLASH_CMD,
1529 WMI_TAG_TRANSFER_DATA_TO_FLASH_COMPLETE_EVENT,
1530 WMI_TAG_SCPC_EVENT,
1531 WMI_TAG_AP_PS_EGAP_INFO_CHAINMASK_LIST,
1532 WMI_TAG_STA_SMPS_FORCE_MODE_COMPLETE_EVENT,
1533 WMI_TAG_BPF_GET_CAPABILITY_CMD,
1534 WMI_TAG_BPF_CAPABILITY_INFO_EVT,
1535 WMI_TAG_BPF_GET_VDEV_STATS_CMD,
1536 WMI_TAG_BPF_VDEV_STATS_INFO_EVT,
1537 WMI_TAG_BPF_SET_VDEV_INSTRUCTIONS_CMD,
1538 WMI_TAG_BPF_DEL_VDEV_INSTRUCTIONS_CMD,
1539 WMI_TAG_VDEV_DELETE_RESP_EVENT,
1540 WMI_TAG_PEER_DELETE_RESP_EVENT,
1541 WMI_TAG_ROAM_DENSE_THRES_PARAM,
1542 WMI_TAG_ENLO_CANDIDATE_SCORE_PARAM,
1543 WMI_TAG_PEER_UPDATE_WDS_ENTRY_CMD,
1544 WMI_TAG_VDEV_CONFIG_RATEMASK,
1545 WMI_TAG_PDEV_FIPS_CMD,
1546 WMI_TAG_PDEV_SMART_ANT_ENABLE_CMD,
1547 WMI_TAG_PDEV_SMART_ANT_SET_RX_ANTENNA_CMD,
1548 WMI_TAG_PEER_SMART_ANT_SET_TX_ANTENNA_CMD,
1549 WMI_TAG_PEER_SMART_ANT_SET_TRAIN_ANTENNA_CMD,
1550 WMI_TAG_PEER_SMART_ANT_SET_NODE_CONFIG_OPS_CMD,
1551 WMI_TAG_PDEV_SET_ANT_SWITCH_TBL_CMD,
1552 WMI_TAG_PDEV_SET_CTL_TABLE_CMD,
1553 WMI_TAG_PDEV_SET_MIMOGAIN_TABLE_CMD,
1554 WMI_TAG_FWTEST_SET_PARAM_CMD,
1555 WMI_TAG_PEER_ATF_REQUEST,
1556 WMI_TAG_VDEV_ATF_REQUEST,
1557 WMI_TAG_PDEV_GET_ANI_CCK_CONFIG_CMD,
1558 WMI_TAG_PDEV_GET_ANI_OFDM_CONFIG_CMD,
1559 WMI_TAG_INST_RSSI_STATS_RESP,
1560 WMI_TAG_MED_UTIL_REPORT_EVENT,
1561 WMI_TAG_PEER_STA_PS_STATECHANGE_EVENT,
1562 WMI_TAG_WDS_ADDR_EVENT,
1563 WMI_TAG_PEER_RATECODE_LIST_EVENT,
1564 WMI_TAG_PDEV_NFCAL_POWER_ALL_CHANNELS_EVENT,
1565 WMI_TAG_PDEV_TPC_EVENT,
1566 WMI_TAG_ANI_OFDM_EVENT,
1567 WMI_TAG_ANI_CCK_EVENT,
1568 WMI_TAG_PDEV_CHANNEL_HOPPING_EVENT,
1569 WMI_TAG_PDEV_FIPS_EVENT,
1570 WMI_TAG_ATF_PEER_INFO,
1571 WMI_TAG_PDEV_GET_TPC_CMD,
1572 WMI_TAG_VDEV_FILTER_NRP_CONFIG_CMD,
1573 WMI_TAG_QBOOST_CFG_CMD,
1574 WMI_TAG_PDEV_SMART_ANT_GPIO_HANDLE,
1575 WMI_TAG_PEER_SMART_ANT_SET_TX_ANTENNA_SERIES,
1576 WMI_TAG_PEER_SMART_ANT_SET_TRAIN_ANTENNA_PARAM,
1577 WMI_TAG_PDEV_SET_ANT_CTRL_CHAIN,
1578 WMI_TAG_PEER_CCK_OFDM_RATE_INFO,
1579 WMI_TAG_PEER_MCS_RATE_INFO,
1580 WMI_TAG_PDEV_NFCAL_POWER_ALL_CHANNELS_NFDBR,
1581 WMI_TAG_PDEV_NFCAL_POWER_ALL_CHANNELS_NFDBM,
1582 WMI_TAG_PDEV_NFCAL_POWER_ALL_CHANNELS_FREQNUM,
1583 WMI_TAG_MU_REPORT_TOTAL_MU,
1584 WMI_TAG_VDEV_SET_DSCP_TID_MAP_CMD,
1585 WMI_TAG_ROAM_SET_MBO,
1586 WMI_TAG_MIB_STATS_ENABLE_CMD,
1587 WMI_TAG_NAN_DISC_IFACE_CREATED_EVENT,
1588 WMI_TAG_NAN_DISC_IFACE_DELETED_EVENT,
1589 WMI_TAG_NAN_STARTED_CLUSTER_EVENT,
1590 WMI_TAG_NAN_JOINED_CLUSTER_EVENT,
1591 WMI_TAG_NDI_GET_CAP_REQ,
1592 WMI_TAG_NDP_INITIATOR_REQ,
1593 WMI_TAG_NDP_RESPONDER_REQ,
1594 WMI_TAG_NDP_END_REQ,
1595 WMI_TAG_NDI_CAP_RSP_EVENT,
1596 WMI_TAG_NDP_INITIATOR_RSP_EVENT,
1597 WMI_TAG_NDP_RESPONDER_RSP_EVENT,
1598 WMI_TAG_NDP_END_RSP_EVENT,
1599 WMI_TAG_NDP_INDICATION_EVENT,
1600 WMI_TAG_NDP_CONFIRM_EVENT,
1601 WMI_TAG_NDP_END_INDICATION_EVENT,
1602 WMI_TAG_VDEV_SET_QUIET_CMD,
1603 WMI_TAG_PDEV_SET_PCL_CMD,
1604 WMI_TAG_PDEV_SET_HW_MODE_CMD,
1605 WMI_TAG_PDEV_SET_MAC_CONFIG_CMD,
1606 WMI_TAG_PDEV_SET_ANTENNA_MODE_CMD,
1607 WMI_TAG_PDEV_SET_HW_MODE_RESPONSE_EVENT,
1608 WMI_TAG_PDEV_HW_MODE_TRANSITION_EVENT,
1609 WMI_TAG_PDEV_SET_HW_MODE_RESPONSE_VDEV_MAC_ENTRY,
1610 WMI_TAG_PDEV_SET_MAC_CONFIG_RESPONSE_EVENT,
1611 WMI_TAG_COEX_CONFIG_CMD,
1612 WMI_TAG_CONFIG_ENHANCED_MCAST_FILTER,
1613 WMI_TAG_CHAN_AVOID_RPT_ALLOW_CMD,
1614 WMI_TAG_SET_PERIODIC_CHANNEL_STATS_CONFIG,
1615 WMI_TAG_VDEV_SET_CUSTOM_AGGR_SIZE_CMD,
1616 WMI_TAG_PDEV_WAL_POWER_DEBUG_CMD,
1617 WMI_TAG_MAC_PHY_CAPABILITIES,
1618 WMI_TAG_HW_MODE_CAPABILITIES,
1619 WMI_TAG_SOC_MAC_PHY_HW_MODE_CAPS,
1620 WMI_TAG_HAL_REG_CAPABILITIES_EXT,
1621 WMI_TAG_SOC_HAL_REG_CAPABILITIES,
1622 WMI_TAG_VDEV_WISA_CMD,
1623 WMI_TAG_TX_POWER_LEVEL_STATS_EVT,
1624 WMI_TAG_SCAN_ADAPTIVE_DWELL_PARAMETERS_TLV,
1625 WMI_TAG_SCAN_ADAPTIVE_DWELL_CONFIG,
1626 WMI_TAG_WOW_SET_ACTION_WAKE_UP_CMD,
1627 WMI_TAG_NDP_END_RSP_PER_NDI,
1628 WMI_TAG_PEER_BWF_REQUEST,
1629 WMI_TAG_BWF_PEER_INFO,
1630 WMI_TAG_DBGLOG_TIME_STAMP_SYNC_CMD,
1631 WMI_TAG_RMC_SET_LEADER_CMD,
1632 WMI_TAG_RMC_MANUAL_LEADER_EVENT,
1633 WMI_TAG_PER_CHAIN_RSSI_STATS,
1634 WMI_TAG_RSSI_STATS,
1635 WMI_TAG_P2P_LO_START_CMD,
1636 WMI_TAG_P2P_LO_STOP_CMD,
1637 WMI_TAG_P2P_LO_STOPPED_EVENT,
1638 WMI_TAG_REORDER_QUEUE_SETUP_CMD,
1639 WMI_TAG_REORDER_QUEUE_REMOVE_CMD,
1640 WMI_TAG_SET_MULTIPLE_MCAST_FILTER_CMD,
1641 WMI_TAG_MGMT_TX_COMPL_BUNDLE_EVENT,
1642 WMI_TAG_READ_DATA_FROM_FLASH_CMD,
1643 WMI_TAG_READ_DATA_FROM_FLASH_EVENT,
1644 WMI_TAG_PDEV_SET_REORDER_TIMEOUT_VAL_CMD,
1645 WMI_TAG_PEER_SET_RX_BLOCKSIZE_CMD,
1646 WMI_TAG_PDEV_SET_WAKEUP_CONFIG_CMDID,
1647 WMI_TAG_TLV_BUF_LEN_PARAM,
1648 WMI_TAG_SERVICE_AVAILABLE_EVENT,
1649 WMI_TAG_PEER_ANTDIV_INFO_REQ_CMD,
1650 WMI_TAG_PEER_ANTDIV_INFO_EVENT,
1651 WMI_TAG_PEER_ANTDIV_INFO,
1652 WMI_TAG_PDEV_GET_ANTDIV_STATUS_CMD,
1653 WMI_TAG_PDEV_ANTDIV_STATUS_EVENT,
1654 WMI_TAG_MNT_FILTER_CMD,
1655 WMI_TAG_GET_CHIP_POWER_STATS_CMD,
1656 WMI_TAG_PDEV_CHIP_POWER_STATS_EVENT,
1657 WMI_TAG_COEX_GET_ANTENNA_ISOLATION_CMD,
1658 WMI_TAG_COEX_REPORT_ISOLATION_EVENT,
1659 WMI_TAG_CHAN_CCA_STATS,
1660 WMI_TAG_PEER_SIGNAL_STATS,
1661 WMI_TAG_TX_STATS,
1662 WMI_TAG_PEER_AC_TX_STATS,
1663 WMI_TAG_RX_STATS,
1664 WMI_TAG_PEER_AC_RX_STATS,
1665 WMI_TAG_REPORT_STATS_EVENT,
1666 WMI_TAG_CHAN_CCA_STATS_THRESH,
1667 WMI_TAG_PEER_SIGNAL_STATS_THRESH,
1668 WMI_TAG_TX_STATS_THRESH,
1669 WMI_TAG_RX_STATS_THRESH,
1670 WMI_TAG_PDEV_SET_STATS_THRESHOLD_CMD,
1671 WMI_TAG_REQUEST_WLAN_STATS_CMD,
1672 WMI_TAG_RX_AGGR_FAILURE_EVENT,
1673 WMI_TAG_RX_AGGR_FAILURE_INFO,
1674 WMI_TAG_VDEV_ENCRYPT_DECRYPT_DATA_REQ_CMD,
1675 WMI_TAG_VDEV_ENCRYPT_DECRYPT_DATA_RESP_EVENT,
1676 WMI_TAG_PDEV_BAND_TO_MAC,
1677 WMI_TAG_TBTT_OFFSET_INFO,
1678 WMI_TAG_TBTT_OFFSET_EXT_EVENT,
1679 WMI_TAG_SAR_LIMITS_CMD,
1680 WMI_TAG_SAR_LIMIT_CMD_ROW,
1681 WMI_TAG_PDEV_DFS_PHYERR_OFFLOAD_ENABLE_CMD,
1682 WMI_TAG_PDEV_DFS_PHYERR_OFFLOAD_DISABLE_CMD,
1683 WMI_TAG_VDEV_ADFS_CH_CFG_CMD,
1684 WMI_TAG_VDEV_ADFS_OCAC_ABORT_CMD,
1685 WMI_TAG_PDEV_DFS_RADAR_DETECTION_EVENT,
1686 WMI_TAG_VDEV_ADFS_OCAC_COMPLETE_EVENT,
1687 WMI_TAG_VDEV_DFS_CAC_COMPLETE_EVENT,
1688 WMI_TAG_VENDOR_OUI,
1689 WMI_TAG_REQUEST_RCPI_CMD,
1690 WMI_TAG_UPDATE_RCPI_EVENT,
1691 WMI_TAG_REQUEST_PEER_STATS_INFO_CMD,
1692 WMI_TAG_PEER_STATS_INFO,
1693 WMI_TAG_PEER_STATS_INFO_EVENT,
1694 WMI_TAG_PKGID_EVENT,
1695 WMI_TAG_CONNECTED_NLO_RSSI_PARAMS,
1696 WMI_TAG_SET_CURRENT_COUNTRY_CMD,
1697 WMI_TAG_REGULATORY_RULE_STRUCT,
1698 WMI_TAG_REG_CHAN_LIST_CC_EVENT,
1699 WMI_TAG_11D_SCAN_START_CMD,
1700 WMI_TAG_11D_SCAN_STOP_CMD,
1701 WMI_TAG_11D_NEW_COUNTRY_EVENT,
1702 WMI_TAG_REQUEST_RADIO_CHAN_STATS_CMD,
1703 WMI_TAG_RADIO_CHAN_STATS,
1704 WMI_TAG_RADIO_CHAN_STATS_EVENT,
1705 WMI_TAG_ROAM_PER_CONFIG,
1706 WMI_TAG_VDEV_ADD_MAC_ADDR_TO_RX_FILTER_CMD,
1707 WMI_TAG_VDEV_ADD_MAC_ADDR_TO_RX_FILTER_STATUS_EVENT,
1708 WMI_TAG_BPF_SET_VDEV_ACTIVE_MODE_CMD,
1709 WMI_TAG_HW_DATA_FILTER_CMD,
1710 WMI_TAG_CONNECTED_NLO_BSS_BAND_RSSI_PREF,
1711 WMI_TAG_PEER_OPER_MODE_CHANGE_EVENT,
1712 WMI_TAG_CHIP_POWER_SAVE_FAILURE_DETECTED,
1713 WMI_TAG_PDEV_MULTIPLE_VDEV_RESTART_REQUEST_CMD,
1714 WMI_TAG_PDEV_CSA_SWITCH_COUNT_STATUS_EVENT,
1715 WMI_TAG_PDEV_UPDATE_PKT_ROUTING_CMD,
1716 WMI_TAG_PDEV_CHECK_CAL_VERSION_CMD,
1717 WMI_TAG_PDEV_CHECK_CAL_VERSION_EVENT,
1718 WMI_TAG_PDEV_SET_DIVERSITY_GAIN_CMD,
1719 WMI_TAG_MAC_PHY_CHAINMASK_COMBO,
1720 WMI_TAG_MAC_PHY_CHAINMASK_CAPABILITY,
1721 WMI_TAG_VDEV_SET_ARP_STATS_CMD,
1722 WMI_TAG_VDEV_GET_ARP_STATS_CMD,
1723 WMI_TAG_VDEV_GET_ARP_STATS_EVENT,
1724 WMI_TAG_IFACE_OFFLOAD_STATS,
1725 WMI_TAG_REQUEST_STATS_CMD_SUB_STRUCT_PARAM,
1726 WMI_TAG_RSSI_CTL_EXT,
1727 WMI_TAG_SINGLE_PHYERR_EXT_RX_HDR,
1728 WMI_TAG_COEX_BT_ACTIVITY_EVENT,
1729 WMI_TAG_VDEV_GET_TX_POWER_CMD,
1730 WMI_TAG_VDEV_TX_POWER_EVENT,
1731 WMI_TAG_OFFCHAN_DATA_TX_COMPL_EVENT,
1732 WMI_TAG_OFFCHAN_DATA_TX_SEND_CMD,
1733 WMI_TAG_TX_SEND_PARAMS,
1734 WMI_TAG_HE_RATE_SET,
1735 WMI_TAG_CONGESTION_STATS,
1736 WMI_TAG_SET_INIT_COUNTRY_CMD,
1737 WMI_TAG_SCAN_DBS_DUTY_CYCLE,
1738 WMI_TAG_SCAN_DBS_DUTY_CYCLE_PARAM_TLV,
1739 WMI_TAG_PDEV_DIV_GET_RSSI_ANTID,
1740 WMI_TAG_THERM_THROT_CONFIG_REQUEST,
1741 WMI_TAG_THERM_THROT_LEVEL_CONFIG_INFO,
1742 WMI_TAG_THERM_THROT_STATS_EVENT,
1743 WMI_TAG_THERM_THROT_LEVEL_STATS_INFO,
1744 WMI_TAG_PDEV_DIV_RSSI_ANTID_EVENT,
1745 WMI_TAG_OEM_DMA_RING_CAPABILITIES,
1746 WMI_TAG_OEM_DMA_RING_CFG_REQ,
1747 WMI_TAG_OEM_DMA_RING_CFG_RSP,
1748 WMI_TAG_OEM_INDIRECT_DATA,
1749 WMI_TAG_OEM_DMA_BUF_RELEASE,
1750 WMI_TAG_OEM_DMA_BUF_RELEASE_ENTRY,
1751 WMI_TAG_PDEV_BSS_CHAN_INFO_REQUEST,
1752 WMI_TAG_PDEV_BSS_CHAN_INFO_EVENT,
1753 WMI_TAG_ROAM_LCA_DISALLOW_CONFIG,
1754 WMI_TAG_VDEV_LIMIT_OFFCHAN_CMD,
1755 WMI_TAG_ROAM_RSSI_REJECTION_OCE_CONFIG,
1756 WMI_TAG_UNIT_TEST_EVENT,
1757 WMI_TAG_ROAM_FILS_OFFLOAD,
1758 WMI_TAG_PDEV_UPDATE_PMK_CACHE_CMD,
1759 WMI_TAG_PMK_CACHE,
1760 WMI_TAG_PDEV_UPDATE_FILS_HLP_PKT_CMD,
1761 WMI_TAG_ROAM_FILS_SYNCH,
1762 WMI_TAG_GTK_OFFLOAD_EXTENDED,
1763 WMI_TAG_ROAM_BG_SCAN_ROAMING,
1764 WMI_TAG_OIC_PING_OFFLOAD_PARAMS_CMD,
1765 WMI_TAG_OIC_PING_OFFLOAD_SET_ENABLE_CMD,
1766 WMI_TAG_OIC_PING_HANDOFF_EVENT,
1767 WMI_TAG_DHCP_LEASE_RENEW_OFFLOAD_CMD,
1768 WMI_TAG_DHCP_LEASE_RENEW_EVENT,
1769 WMI_TAG_BTM_CONFIG,
1770 WMI_TAG_DEBUG_MESG_FW_DATA_STALL,
1771 WMI_TAG_WLM_CONFIG_CMD,
1772 WMI_TAG_PDEV_UPDATE_CTLTABLE_REQUEST,
1773 WMI_TAG_PDEV_UPDATE_CTLTABLE_EVENT,
1774 WMI_TAG_ROAM_CND_SCORING_PARAM,
1775 WMI_TAG_PDEV_CONFIG_VENDOR_OUI_ACTION,
1776 WMI_TAG_VENDOR_OUI_EXT,
1777 WMI_TAG_ROAM_SYNCH_FRAME_EVENT,
1778 WMI_TAG_FD_SEND_FROM_HOST_CMD,
1779 WMI_TAG_ENABLE_FILS_CMD,
1780 WMI_TAG_HOST_SWFDA_EVENT,
1781 WMI_TAG_BCN_OFFLOAD_CTRL_CMD,
1782 WMI_TAG_PDEV_SET_AC_TX_QUEUE_OPTIMIZED_CMD,
1783 WMI_TAG_STATS_PERIOD,
1784 WMI_TAG_NDL_SCHEDULE_UPDATE,
1785 WMI_TAG_PEER_TID_MSDUQ_QDEPTH_THRESH_UPDATE_CMD,
1786 WMI_TAG_MSDUQ_QDEPTH_THRESH_UPDATE,
1787 WMI_TAG_PDEV_SET_RX_FILTER_PROMISCUOUS_CMD,
1788 WMI_TAG_SAR2_RESULT_EVENT,
1789 WMI_TAG_SAR_CAPABILITIES,
1790 WMI_TAG_SAP_OBSS_DETECTION_CFG_CMD,
1791 WMI_TAG_SAP_OBSS_DETECTION_INFO_EVT,
1792 WMI_TAG_DMA_RING_CAPABILITIES,
1793 WMI_TAG_DMA_RING_CFG_REQ,
1794 WMI_TAG_DMA_RING_CFG_RSP,
1795 WMI_TAG_DMA_BUF_RELEASE,
1796 WMI_TAG_DMA_BUF_RELEASE_ENTRY,
1797 WMI_TAG_SAR_GET_LIMITS_CMD,
1798 WMI_TAG_SAR_GET_LIMITS_EVENT,
1799 WMI_TAG_SAR_GET_LIMITS_EVENT_ROW,
1800 WMI_TAG_OFFLOAD_11K_REPORT,
1801 WMI_TAG_INVOKE_NEIGHBOR_REPORT,
1802 WMI_TAG_NEIGHBOR_REPORT_OFFLOAD,
1803 WMI_TAG_VDEV_SET_CONNECTIVITY_CHECK_STATS,
1804 WMI_TAG_VDEV_GET_CONNECTIVITY_CHECK_STATS,
1805 WMI_TAG_BPF_SET_VDEV_ENABLE_CMD,
1806 WMI_TAG_BPF_SET_VDEV_WORK_MEMORY_CMD,
1807 WMI_TAG_BPF_GET_VDEV_WORK_MEMORY_CMD,
1808 WMI_TAG_BPF_GET_VDEV_WORK_MEMORY_RESP_EVT,
1809 WMI_TAG_PDEV_GET_NFCAL_POWER,
1810 WMI_TAG_BSS_COLOR_CHANGE_ENABLE,
1811 WMI_TAG_OBSS_COLOR_COLLISION_DET_CONFIG,
1812 WMI_TAG_OBSS_COLOR_COLLISION_EVT,
1813 WMI_TAG_RUNTIME_DPD_RECAL_CMD,
1814 WMI_TAG_TWT_ENABLE_CMD,
1815 WMI_TAG_TWT_DISABLE_CMD,
1816 WMI_TAG_TWT_ADD_DIALOG_CMD,
1817 WMI_TAG_TWT_DEL_DIALOG_CMD,
1818 WMI_TAG_TWT_PAUSE_DIALOG_CMD,
1819 WMI_TAG_TWT_RESUME_DIALOG_CMD,
1820 WMI_TAG_TWT_ENABLE_COMPLETE_EVENT,
1821 WMI_TAG_TWT_DISABLE_COMPLETE_EVENT,
1822 WMI_TAG_TWT_ADD_DIALOG_COMPLETE_EVENT,
1823 WMI_TAG_TWT_DEL_DIALOG_COMPLETE_EVENT,
1824 WMI_TAG_TWT_PAUSE_DIALOG_COMPLETE_EVENT,
1825 WMI_TAG_TWT_RESUME_DIALOG_COMPLETE_EVENT,
1826 WMI_TAG_REQUEST_ROAM_SCAN_STATS_CMD,
1827 WMI_TAG_ROAM_SCAN_STATS_EVENT,
1828 WMI_TAG_PEER_TID_CONFIGURATIONS_CMD,
1829 WMI_TAG_VDEV_SET_CUSTOM_SW_RETRY_TH_CMD,
1830 WMI_TAG_GET_TPC_POWER_CMD,
1831 WMI_TAG_GET_TPC_POWER_EVENT,
1832 WMI_TAG_DMA_BUF_RELEASE_SPECTRAL_META_DATA,
1833 WMI_TAG_MOTION_DET_CONFIG_PARAMS_CMD,
1834 WMI_TAG_MOTION_DET_BASE_LINE_CONFIG_PARAMS_CMD,
1835 WMI_TAG_MOTION_DET_START_STOP_CMD,
1836 WMI_TAG_MOTION_DET_BASE_LINE_START_STOP_CMD,
1837 WMI_TAG_MOTION_DET_EVENT,
1838 WMI_TAG_MOTION_DET_BASE_LINE_EVENT,
1839 WMI_TAG_NDP_TRANSPORT_IP,
1840 WMI_TAG_OBSS_SPATIAL_REUSE_SET_CMD,
1841 WMI_TAG_ESP_ESTIMATE_EVENT,
1842 WMI_TAG_NAN_HOST_CONFIG,
1843 WMI_TAG_SPECTRAL_BIN_SCALING_PARAMS,
1844 WMI_TAG_PEER_CFR_CAPTURE_CMD,
1845 WMI_TAG_PEER_CHAN_WIDTH_SWITCH_CMD,
1846 WMI_TAG_CHAN_WIDTH_PEER_LIST,
1847 WMI_TAG_OBSS_SPATIAL_REUSE_SET_DEF_OBSS_THRESH_CMD,
1848 WMI_TAG_PDEV_HE_TB_ACTION_FRM_CMD,
1849 WMI_TAG_PEER_EXTD2_STATS,
1850 WMI_TAG_HPCS_PULSE_START_CMD,
1851 WMI_TAG_PDEV_CTL_FAILSAFE_CHECK_EVENT,
1852 WMI_TAG_VDEV_CHAINMASK_CONFIG_CMD,
1853 WMI_TAG_VDEV_BCN_OFFLOAD_QUIET_CONFIG_CMD,
1854 WMI_TAG_NAN_EVENT_INFO,
1855 WMI_TAG_NDP_CHANNEL_INFO,
1856 WMI_TAG_NDP_CMD,
1857 WMI_TAG_NDP_EVENT,
1858 WMI_TAG_PDEV_PEER_PKTLOG_FILTER_CMD = 0x301,
1859 WMI_TAG_PDEV_PEER_PKTLOG_FILTER_INFO,
1860 WMI_TAG_FILS_DISCOVERY_TMPL_CMD = 0x344,
1861 WMI_TAG_PDEV_SRG_BSS_COLOR_BITMAP_CMD = 0x37b,
1862 WMI_TAG_PDEV_SRG_PARTIAL_BSSID_BITMAP_CMD,
1863 WMI_TAG_PDEV_SRG_OBSS_COLOR_ENABLE_BITMAP_CMD = 0x381,
1864 WMI_TAG_PDEV_SRG_OBSS_BSSID_ENABLE_BITMAP_CMD,
1865 WMI_TAG_PDEV_NON_SRG_OBSS_COLOR_ENABLE_BITMAP_CMD,
1866 WMI_TAG_PDEV_NON_SRG_OBSS_BSSID_ENABLE_BITMAP_CMD,
1867 WMI_TAG_PDEV_SET_BIOS_SAR_TABLE_CMD = 0x3D8,
1868 WMI_TAG_PDEV_SET_BIOS_GEO_TABLE_CMD,
1869 WMI_TAG_MAX
1870};
1871
1872enum wmi_tlv_service {
1873 WMI_TLV_SERVICE_BEACON_OFFLOAD = 0,
1874 WMI_TLV_SERVICE_SCAN_OFFLOAD = 1,
1875 WMI_TLV_SERVICE_ROAM_SCAN_OFFLOAD = 2,
1876 WMI_TLV_SERVICE_BCN_MISS_OFFLOAD = 3,
1877 WMI_TLV_SERVICE_STA_PWRSAVE = 4,
1878 WMI_TLV_SERVICE_STA_ADVANCED_PWRSAVE = 5,
1879 WMI_TLV_SERVICE_AP_UAPSD = 6,
1880 WMI_TLV_SERVICE_AP_DFS = 7,
1881 WMI_TLV_SERVICE_11AC = 8,
1882 WMI_TLV_SERVICE_BLOCKACK = 9,
1883 WMI_TLV_SERVICE_PHYERR = 10,
1884 WMI_TLV_SERVICE_BCN_FILTER = 11,
1885 WMI_TLV_SERVICE_RTT = 12,
1886 WMI_TLV_SERVICE_WOW = 13,
1887 WMI_TLV_SERVICE_RATECTRL_CACHE = 14,
1888 WMI_TLV_SERVICE_IRAM_TIDS = 15,
1889 WMI_TLV_SERVICE_ARPNS_OFFLOAD = 16,
1890 WMI_TLV_SERVICE_NLO = 17,
1891 WMI_TLV_SERVICE_GTK_OFFLOAD = 18,
1892 WMI_TLV_SERVICE_SCAN_SCH = 19,
1893 WMI_TLV_SERVICE_CSA_OFFLOAD = 20,
1894 WMI_TLV_SERVICE_CHATTER = 21,
1895 WMI_TLV_SERVICE_COEX_FREQAVOID = 22,
1896 WMI_TLV_SERVICE_PACKET_POWER_SAVE = 23,
1897 WMI_TLV_SERVICE_FORCE_FW_HANG = 24,
1898 WMI_TLV_SERVICE_GPIO = 25,
1899 WMI_TLV_SERVICE_STA_DTIM_PS_MODULATED_DTIM = 26,
1900 WMI_STA_UAPSD_BASIC_AUTO_TRIG = 27,
1901 WMI_STA_UAPSD_VAR_AUTO_TRIG = 28,
1902 WMI_TLV_SERVICE_STA_KEEP_ALIVE = 29,
1903 WMI_TLV_SERVICE_TX_ENCAP = 30,
1904 WMI_TLV_SERVICE_AP_PS_DETECT_OUT_OF_SYNC = 31,
1905 WMI_TLV_SERVICE_EARLY_RX = 32,
1906 WMI_TLV_SERVICE_STA_SMPS = 33,
1907 WMI_TLV_SERVICE_FWTEST = 34,
1908 WMI_TLV_SERVICE_STA_WMMAC = 35,
1909 WMI_TLV_SERVICE_TDLS = 36,
1910 WMI_TLV_SERVICE_BURST = 37,
1911 WMI_TLV_SERVICE_MCC_BCN_INTERVAL_CHANGE = 38,
1912 WMI_TLV_SERVICE_ADAPTIVE_OCS = 39,
1913 WMI_TLV_SERVICE_BA_SSN_SUPPORT = 40,
1914 WMI_TLV_SERVICE_FILTER_IPSEC_NATKEEPALIVE = 41,
1915 WMI_TLV_SERVICE_WLAN_HB = 42,
1916 WMI_TLV_SERVICE_LTE_ANT_SHARE_SUPPORT = 43,
1917 WMI_TLV_SERVICE_BATCH_SCAN = 44,
1918 WMI_TLV_SERVICE_QPOWER = 45,
1919 WMI_TLV_SERVICE_PLMREQ = 46,
1920 WMI_TLV_SERVICE_THERMAL_MGMT = 47,
1921 WMI_TLV_SERVICE_RMC = 48,
1922 WMI_TLV_SERVICE_MHF_OFFLOAD = 49,
1923 WMI_TLV_SERVICE_COEX_SAR = 50,
1924 WMI_TLV_SERVICE_BCN_TXRATE_OVERRIDE = 51,
1925 WMI_TLV_SERVICE_NAN = 52,
1926 WMI_TLV_SERVICE_L1SS_STAT = 53,
1927 WMI_TLV_SERVICE_ESTIMATE_LINKSPEED = 54,
1928 WMI_TLV_SERVICE_OBSS_SCAN = 55,
1929 WMI_TLV_SERVICE_TDLS_OFFCHAN = 56,
1930 WMI_TLV_SERVICE_TDLS_UAPSD_BUFFER_STA = 57,
1931 WMI_TLV_SERVICE_TDLS_UAPSD_SLEEP_STA = 58,
1932 WMI_TLV_SERVICE_IBSS_PWRSAVE = 59,
1933 WMI_TLV_SERVICE_LPASS = 60,
1934 WMI_TLV_SERVICE_EXTSCAN = 61,
1935 WMI_TLV_SERVICE_D0WOW = 62,
1936 WMI_TLV_SERVICE_HSOFFLOAD = 63,
1937 WMI_TLV_SERVICE_ROAM_HO_OFFLOAD = 64,
1938 WMI_TLV_SERVICE_RX_FULL_REORDER = 65,
1939 WMI_TLV_SERVICE_DHCP_OFFLOAD = 66,
1940 WMI_TLV_SERVICE_STA_RX_IPA_OFFLOAD_SUPPORT = 67,
1941 WMI_TLV_SERVICE_MDNS_OFFLOAD = 68,
1942 WMI_TLV_SERVICE_SAP_AUTH_OFFLOAD = 69,
1943 WMI_TLV_SERVICE_DUAL_BAND_SIMULTANEOUS_SUPPORT = 70,
1944 WMI_TLV_SERVICE_OCB = 71,
1945 WMI_TLV_SERVICE_AP_ARPNS_OFFLOAD = 72,
1946 WMI_TLV_SERVICE_PER_BAND_CHAINMASK_SUPPORT = 73,
1947 WMI_TLV_SERVICE_PACKET_FILTER_OFFLOAD = 74,
1948 WMI_TLV_SERVICE_MGMT_TX_HTT = 75,
1949 WMI_TLV_SERVICE_MGMT_TX_WMI = 76,
1950 WMI_TLV_SERVICE_EXT_MSG = 77,
1951 WMI_TLV_SERVICE_MAWC = 78,
1952 WMI_TLV_SERVICE_PEER_ASSOC_CONF = 79,
1953 WMI_TLV_SERVICE_EGAP = 80,
1954 WMI_TLV_SERVICE_STA_PMF_OFFLOAD = 81,
1955 WMI_TLV_SERVICE_UNIFIED_WOW_CAPABILITY = 82,
1956 WMI_TLV_SERVICE_ENHANCED_PROXY_STA = 83,
1957 WMI_TLV_SERVICE_ATF = 84,
1958 WMI_TLV_SERVICE_COEX_GPIO = 85,
1959 WMI_TLV_SERVICE_AUX_SPECTRAL_INTF = 86,
1960 WMI_TLV_SERVICE_AUX_CHAN_LOAD_INTF = 87,
1961 WMI_TLV_SERVICE_BSS_CHANNEL_INFO_64 = 88,
1962 WMI_TLV_SERVICE_ENTERPRISE_MESH = 89,
1963 WMI_TLV_SERVICE_RESTRT_CHNL_SUPPORT = 90,
1964 WMI_TLV_SERVICE_BPF_OFFLOAD = 91,
1965 WMI_TLV_SERVICE_SYNC_DELETE_CMDS = 92,
1966 WMI_TLV_SERVICE_SMART_ANTENNA_SW_SUPPORT = 93,
1967 WMI_TLV_SERVICE_SMART_ANTENNA_HW_SUPPORT = 94,
1968 WMI_TLV_SERVICE_RATECTRL_LIMIT_MAX_MIN_RATES = 95,
1969 WMI_TLV_SERVICE_NAN_DATA = 96,
1970 WMI_TLV_SERVICE_NAN_RTT = 97,
1971 WMI_TLV_SERVICE_11AX = 98,
1972 WMI_TLV_SERVICE_DEPRECATED_REPLACE = 99,
1973 WMI_TLV_SERVICE_TDLS_CONN_TRACKER_IN_HOST_MODE = 100,
1974 WMI_TLV_SERVICE_ENHANCED_MCAST_FILTER = 101,
1975 WMI_TLV_SERVICE_PERIODIC_CHAN_STAT_SUPPORT = 102,
1976 WMI_TLV_SERVICE_MESH_11S = 103,
1977 WMI_TLV_SERVICE_HALF_RATE_QUARTER_RATE_SUPPORT = 104,
1978 WMI_TLV_SERVICE_VDEV_RX_FILTER = 105,
1979 WMI_TLV_SERVICE_P2P_LISTEN_OFFLOAD_SUPPORT = 106,
1980 WMI_TLV_SERVICE_MARK_FIRST_WAKEUP_PACKET = 107,
1981 WMI_TLV_SERVICE_MULTIPLE_MCAST_FILTER_SET = 108,
1982 WMI_TLV_SERVICE_HOST_MANAGED_RX_REORDER = 109,
1983 WMI_TLV_SERVICE_FLASH_RDWR_SUPPORT = 110,
1984 WMI_TLV_SERVICE_WLAN_STATS_REPORT = 111,
1985 WMI_TLV_SERVICE_TX_MSDU_ID_NEW_PARTITION_SUPPORT = 112,
1986 WMI_TLV_SERVICE_DFS_PHYERR_OFFLOAD = 113,
1987 WMI_TLV_SERVICE_RCPI_SUPPORT = 114,
1988 WMI_TLV_SERVICE_FW_MEM_DUMP_SUPPORT = 115,
1989 WMI_TLV_SERVICE_PEER_STATS_INFO = 116,
1990 WMI_TLV_SERVICE_REGULATORY_DB = 117,
1991 WMI_TLV_SERVICE_11D_OFFLOAD = 118,
1992 WMI_TLV_SERVICE_HW_DATA_FILTERING = 119,
1993 WMI_TLV_SERVICE_MULTIPLE_VDEV_RESTART = 120,
1994 WMI_TLV_SERVICE_PKT_ROUTING = 121,
1995 WMI_TLV_SERVICE_CHECK_CAL_VERSION = 122,
1996 WMI_TLV_SERVICE_OFFCHAN_TX_WMI = 123,
1997 WMI_TLV_SERVICE_8SS_TX_BFEE = 124,
1998 WMI_TLV_SERVICE_EXTENDED_NSS_SUPPORT = 125,
1999 WMI_TLV_SERVICE_ACK_TIMEOUT = 126,
2000 WMI_TLV_SERVICE_PDEV_BSS_CHANNEL_INFO_64 = 127,
2001
2002 /* The first 128 bits */
2003 WMI_MAX_SERVICE = 128,
2004
2005 WMI_TLV_SERVICE_CHAN_LOAD_INFO = 128,
2006 WMI_TLV_SERVICE_TX_PPDU_INFO_STATS_SUPPORT = 129,
2007 WMI_TLV_SERVICE_VDEV_LIMIT_OFFCHAN_SUPPORT = 130,
2008 WMI_TLV_SERVICE_FILS_SUPPORT = 131,
2009 WMI_TLV_SERVICE_WLAN_OIC_PING_OFFLOAD = 132,
2010 WMI_TLV_SERVICE_WLAN_DHCP_RENEW = 133,
2011 WMI_TLV_SERVICE_MAWC_SUPPORT = 134,
2012 WMI_TLV_SERVICE_VDEV_LATENCY_CONFIG = 135,
2013 WMI_TLV_SERVICE_PDEV_UPDATE_CTLTABLE_SUPPORT = 136,
2014 WMI_TLV_SERVICE_PKTLOG_SUPPORT_OVER_HTT = 137,
2015 WMI_TLV_SERVICE_VDEV_MULTI_GROUP_KEY_SUPPORT = 138,
2016 WMI_TLV_SERVICE_SCAN_PHYMODE_SUPPORT = 139,
2017 WMI_TLV_SERVICE_THERM_THROT = 140,
2018 WMI_TLV_SERVICE_BCN_OFFLOAD_START_STOP_SUPPORT = 141,
2019 WMI_TLV_SERVICE_WOW_WAKEUP_BY_TIMER_PATTERN = 142,
2020 WMI_TLV_SERVICE_PEER_MAP_UNMAP_V2_SUPPORT = 143,
2021 WMI_TLV_SERVICE_OFFCHAN_DATA_TID_SUPPORT = 144,
2022 WMI_TLV_SERVICE_RX_PROMISC_ENABLE_SUPPORT = 145,
2023 WMI_TLV_SERVICE_SUPPORT_DIRECT_DMA = 146,
2024 WMI_TLV_SERVICE_AP_OBSS_DETECTION_OFFLOAD = 147,
2025 WMI_TLV_SERVICE_11K_NEIGHBOUR_REPORT_SUPPORT = 148,
2026 WMI_TLV_SERVICE_LISTEN_INTERVAL_OFFLOAD_SUPPORT = 149,
2027 WMI_TLV_SERVICE_BSS_COLOR_OFFLOAD = 150,
2028 WMI_TLV_SERVICE_RUNTIME_DPD_RECAL = 151,
2029 WMI_TLV_SERVICE_STA_TWT = 152,
2030 WMI_TLV_SERVICE_AP_TWT = 153,
2031 WMI_TLV_SERVICE_GMAC_OFFLOAD_SUPPORT = 154,
2032 WMI_TLV_SERVICE_SPOOF_MAC_SUPPORT = 155,
2033 WMI_TLV_SERVICE_PEER_TID_CONFIGS_SUPPORT = 156,
2034 WMI_TLV_SERVICE_VDEV_SWRETRY_PER_AC_CONFIG_SUPPORT = 157,
2035 WMI_TLV_SERVICE_DUAL_BEACON_ON_SINGLE_MAC_SCC_SUPPORT = 158,
2036 WMI_TLV_SERVICE_DUAL_BEACON_ON_SINGLE_MAC_MCC_SUPPORT = 159,
2037 WMI_TLV_SERVICE_MOTION_DET = 160,
2038 WMI_TLV_SERVICE_INFRA_MBSSID = 161,
2039 WMI_TLV_SERVICE_OBSS_SPATIAL_REUSE = 162,
2040 WMI_TLV_SERVICE_VDEV_DIFFERENT_BEACON_INTERVAL_SUPPORT = 163,
2041 WMI_TLV_SERVICE_NAN_DBS_SUPPORT = 164,
2042 WMI_TLV_SERVICE_NDI_DBS_SUPPORT = 165,
2043 WMI_TLV_SERVICE_NAN_SAP_SUPPORT = 166,
2044 WMI_TLV_SERVICE_NDI_SAP_SUPPORT = 167,
2045 WMI_TLV_SERVICE_CFR_CAPTURE_SUPPORT = 168,
2046 WMI_TLV_SERVICE_CFR_CAPTURE_IND_MSG_TYPE_1 = 169,
2047 WMI_TLV_SERVICE_ESP_SUPPORT = 170,
2048 WMI_TLV_SERVICE_PEER_CHWIDTH_CHANGE = 171,
2049 WMI_TLV_SERVICE_WLAN_HPCS_PULSE = 172,
2050 WMI_TLV_SERVICE_PER_VDEV_CHAINMASK_CONFIG_SUPPORT = 173,
2051 WMI_TLV_SERVICE_TX_DATA_MGMT_ACK_RSSI = 174,
2052 WMI_TLV_SERVICE_NAN_DISABLE_SUPPORT = 175,
2053 WMI_TLV_SERVICE_HTT_H2T_NO_HTC_HDR_LEN_IN_MSG_LEN = 176,
2054 WMI_TLV_SERVICE_COEX_SUPPORT_UNEQUAL_ISOLATION = 177,
2055 WMI_TLV_SERVICE_HW_DB2DBM_CONVERSION_SUPPORT = 178,
2056 WMI_TLV_SERVICE_SUPPORT_EXTEND_ADDRESS = 179,
2057 WMI_TLV_SERVICE_BEACON_RECEPTION_STATS = 180,
2058 WMI_TLV_SERVICE_FETCH_TX_PN = 181,
2059 WMI_TLV_SERVICE_PEER_UNMAP_RESPONSE_SUPPORT = 182,
2060 WMI_TLV_SERVICE_TX_PER_PEER_AMPDU_SIZE = 183,
2061 WMI_TLV_SERVICE_BSS_COLOR_SWITCH_COUNT = 184,
2062 WMI_TLV_SERVICE_HTT_PEER_STATS_SUPPORT = 185,
2063 WMI_TLV_SERVICE_UL_RU26_ALLOWED = 186,
2064 WMI_TLV_SERVICE_GET_MWS_COEX_STATE = 187,
2065 WMI_TLV_SERVICE_GET_MWS_DPWB_STATE = 188,
2066 WMI_TLV_SERVICE_GET_MWS_TDM_STATE = 189,
2067 WMI_TLV_SERVICE_GET_MWS_IDRX_STATE = 190,
2068 WMI_TLV_SERVICE_GET_MWS_ANTENNA_SHARING_STATE = 191,
2069 WMI_TLV_SERVICE_ENHANCED_TPC_CONFIG_EVENT = 192,
2070 WMI_TLV_SERVICE_WLM_STATS_REQUEST = 193,
2071 WMI_TLV_SERVICE_EXT_PEER_TID_CONFIGS_SUPPORT = 194,
2072 WMI_TLV_SERVICE_WPA3_FT_SAE_SUPPORT = 195,
2073 WMI_TLV_SERVICE_WPA3_FT_SUITE_B_SUPPORT = 196,
2074 WMI_TLV_SERVICE_VOW_ENABLE = 197,
2075 WMI_TLV_SERVICE_CFR_CAPTURE_IND_EVT_TYPE_1 = 198,
2076 WMI_TLV_SERVICE_BROADCAST_TWT = 199,
2077 WMI_TLV_SERVICE_RAP_DETECTION_SUPPORT = 200,
2078 WMI_TLV_SERVICE_PS_TDCC = 201,
2079 WMI_TLV_SERVICE_THREE_WAY_COEX_CONFIG_LEGACY = 202,
2080 WMI_TLV_SERVICE_THREE_WAY_COEX_CONFIG_OVERRIDE = 203,
2081 WMI_TLV_SERVICE_TX_PWR_PER_PEER = 204,
2082 WMI_TLV_SERVICE_STA_PLUS_STA_SUPPORT = 205,
2083 WMI_TLV_SERVICE_WPA3_FT_FILS = 206,
2084 WMI_TLV_SERVICE_ADAPTIVE_11R_ROAM = 207,
2085 WMI_TLV_SERVICE_CHAN_RF_CHARACTERIZATION_INFO = 208,
2086 WMI_TLV_SERVICE_FW_IFACE_COMBINATION_SUPPORT = 209,
2087 WMI_TLV_SERVICE_TX_COMPL_TSF64 = 210,
2088 WMI_TLV_SERVICE_DSM_ROAM_FILTER = 211,
2089 WMI_TLV_SERVICE_PACKET_CAPTURE_SUPPORT = 212,
2090 WMI_TLV_SERVICE_PER_PEER_HTT_STATS_RESET = 213,
2091 WMI_TLV_SERVICE_FREQINFO_IN_METADATA = 219,
2092 WMI_TLV_SERVICE_EXT2_MSG = 220,
2093 WMI_TLV_SERVICE_PEER_POWER_SAVE_DURATION_SUPPORT = 246,
2094 WMI_TLV_SERVICE_SRG_SRP_SPATIAL_REUSE_SUPPORT = 249,
2095
2096 /* The second 128 bits */
2097 WMI_MAX_EXT_SERVICE = 256,
2098 WMI_TLV_SERVICE_BIOS_SAR_SUPPORT = 326,
2099
2100 /* The third 128 bits */
2101 WMI_MAX_EXT2_SERVICE = 384
2102};
2103
2104enum {
2105 WMI_SMPS_FORCED_MODE_NONE = 0,
2106 WMI_SMPS_FORCED_MODE_DISABLED,
2107 WMI_SMPS_FORCED_MODE_STATIC,
2108 WMI_SMPS_FORCED_MODE_DYNAMIC
2109};
2110
2111#define WMI_TPC_CHAINMASK_CONFIG_BAND_2G 0
2112#define WMI_TPC_CHAINMASK_CONFIG_BAND_5G 1
2113#define WMI_NUM_SUPPORTED_BAND_MAX 2
2114
2115#define WMI_PEER_MIMO_PS_STATE 0x1
2116#define WMI_PEER_AMPDU 0x2
2117#define WMI_PEER_AUTHORIZE 0x3
2118#define WMI_PEER_CHWIDTH 0x4
2119#define WMI_PEER_NSS 0x5
2120#define WMI_PEER_USE_4ADDR 0x6
2121#define WMI_PEER_MEMBERSHIP 0x7
2122#define WMI_PEER_USERPOS 0x8
2123#define WMI_PEER_CRIT_PROTO_HINT_ENABLED 0x9
2124#define WMI_PEER_TX_FAIL_CNT_THR 0xA
2125#define WMI_PEER_SET_HW_RETRY_CTS2S 0xB
2126#define WMI_PEER_IBSS_ATIM_WINDOW_LENGTH 0xC
2127#define WMI_PEER_PHYMODE 0xD
2128#define WMI_PEER_USE_FIXED_PWR 0xE
2129#define WMI_PEER_PARAM_FIXED_RATE 0xF
2130#define WMI_PEER_SET_MU_WHITELIST 0x10
2131#define WMI_PEER_SET_MAX_TX_RATE 0x11
2132#define WMI_PEER_SET_MIN_TX_RATE 0x12
2133#define WMI_PEER_SET_DEFAULT_ROUTING 0x13
2134
2135/* slot time long */
2136#define WMI_VDEV_SLOT_TIME_LONG 0x1
2137/* slot time short */
2138#define WMI_VDEV_SLOT_TIME_SHORT 0x2
2139/* preablbe long */
2140#define WMI_VDEV_PREAMBLE_LONG 0x1
2141/* preablbe short */
2142#define WMI_VDEV_PREAMBLE_SHORT 0x2
2143
2144enum wmi_peer_smps_state {
2145 WMI_PEER_SMPS_PS_NONE = 0x0,
2146 WMI_PEER_SMPS_STATIC = 0x1,
2147 WMI_PEER_SMPS_DYNAMIC = 0x2
2148};
2149
2150enum wmi_peer_chwidth {
2151 WMI_PEER_CHWIDTH_20MHZ = 0,
2152 WMI_PEER_CHWIDTH_40MHZ = 1,
2153 WMI_PEER_CHWIDTH_80MHZ = 2,
2154 WMI_PEER_CHWIDTH_160MHZ = 3,
2155};
2156
2157enum wmi_beacon_gen_mode {
2158 WMI_BEACON_STAGGERED_MODE = 0,
2159 WMI_BEACON_BURST_MODE = 1
2160};
2161
2162enum wmi_direct_buffer_module {
2163 WMI_DIRECT_BUF_SPECTRAL = 0,
2164 WMI_DIRECT_BUF_CFR = 1,
2165
2166 /* keep it last */
2167 WMI_DIRECT_BUF_MAX
2168};
2169
2170/* enum wmi_nss_ratio - NSS ratio received from FW during service ready ext
2171 * event
2172 * WMI_NSS_RATIO_1BY2_NSS -Max nss of 160MHz is equals to half of the max nss
2173 * of 80MHz
2174 * WMI_NSS_RATIO_3BY4_NSS - Max nss of 160MHz is equals to 3/4 of the max nss
2175 * of 80MHz
2176 * WMI_NSS_RATIO_1_NSS - Max nss of 160MHz is equals to the max nss of 80MHz
2177 * WMI_NSS_RATIO_2_NSS - Max nss of 160MHz is equals to two times the max
2178 * nss of 80MHz
2179 */
2180
2181enum wmi_nss_ratio {
2182 WMI_NSS_RATIO_1BY2_NSS = 0x0,
2183 WMI_NSS_RATIO_3BY4_NSS = 0x1,
2184 WMI_NSS_RATIO_1_NSS = 0x2,
2185 WMI_NSS_RATIO_2_NSS = 0x3,
2186};
2187
2188enum wmi_dtim_policy {
2189 WMI_DTIM_POLICY_IGNORE = 1,
2190 WMI_DTIM_POLICY_NORMAL = 2,
2191 WMI_DTIM_POLICY_STICK = 3,
2192 WMI_DTIM_POLICY_AUTO = 4,
2193};
2194
2195struct wmi_host_pdev_band_to_mac {
2196 u32 pdev_id;
2197 u32 start_freq;
2198 u32 end_freq;
2199};
2200
2201struct ath11k_ppe_threshold {
2202 u32 numss_m1;
2203 u32 ru_bit_mask;
2204 u32 ppet16_ppet8_ru3_ru0[PSOC_HOST_MAX_NUM_SS];
2205};
2206
2207struct ath11k_service_ext_param {
2208 u32 default_conc_scan_config_bits;
2209 u32 default_fw_config_bits;
2210 struct ath11k_ppe_threshold ppet;
2211 u32 he_cap_info;
2212 u32 mpdu_density;
2213 u32 max_bssid_rx_filters;
2214 u32 num_hw_modes;
2215 u32 num_phy;
2216};
2217
2218struct ath11k_hw_mode_caps {
2219 u32 hw_mode_id;
2220 u32 phy_id_map;
2221 u32 hw_mode_config_type;
2222};
2223
2224#define PSOC_HOST_MAX_PHY_SIZE (3)
2225#define ATH11K_11B_SUPPORT BIT(0)
2226#define ATH11K_11G_SUPPORT BIT(1)
2227#define ATH11K_11A_SUPPORT BIT(2)
2228#define ATH11K_11N_SUPPORT BIT(3)
2229#define ATH11K_11AC_SUPPORT BIT(4)
2230#define ATH11K_11AX_SUPPORT BIT(5)
2231
2232struct ath11k_hal_reg_capabilities_ext {
2233 u32 phy_id;
2234 u32 eeprom_reg_domain;
2235 u32 eeprom_reg_domain_ext;
2236 u32 regcap1;
2237 u32 regcap2;
2238 u32 wireless_modes;
2239 u32 low_2ghz_chan;
2240 u32 high_2ghz_chan;
2241 u32 low_5ghz_chan;
2242 u32 high_5ghz_chan;
2243};
2244
2245#define WMI_HOST_MAX_PDEV 3
2246
2247struct wlan_host_mem_chunk {
2248 u32 tlv_header;
2249 u32 req_id;
2250 u32 ptr;
2251 u32 size;
2252} __packed;
2253
2254struct wmi_host_mem_chunk {
2255 void *vaddr;
2256 dma_addr_t paddr;
2257 u32 len;
2258 u32 req_id;
2259};
2260
2261struct wmi_init_cmd_param {
2262 u32 tlv_header;
2263 struct target_resource_config *res_cfg;
2264 u8 num_mem_chunks;
2265 struct wmi_host_mem_chunk *mem_chunks;
2266 u32 hw_mode_id;
2267 u32 num_band_to_mac;
2268 struct wmi_host_pdev_band_to_mac band_to_mac[WMI_HOST_MAX_PDEV];
2269};
2270
2271struct wmi_pdev_band_to_mac {
2272 u32 tlv_header;
2273 u32 pdev_id;
2274 u32 start_freq;
2275 u32 end_freq;
2276} __packed;
2277
2278struct wmi_pdev_set_hw_mode_cmd_param {
2279 u32 tlv_header;
2280 u32 pdev_id;
2281 u32 hw_mode_index;
2282 u32 num_band_to_mac;
2283} __packed;
2284
2285struct wmi_ppe_threshold {
2286 u32 numss_m1; /** NSS - 1*/
2287 union {
2288 u32 ru_count;
2289 u32 ru_mask;
2290 } __packed;
2291 u32 ppet16_ppet8_ru3_ru0[WMI_MAX_NUM_SS];
2292} __packed;
2293
2294#define HW_BD_INFO_SIZE 5
2295
2296struct wmi_abi_version {
2297 u32 abi_version_0;
2298 u32 abi_version_1;
2299 u32 abi_version_ns_0;
2300 u32 abi_version_ns_1;
2301 u32 abi_version_ns_2;
2302 u32 abi_version_ns_3;
2303} __packed;
2304
2305struct wmi_init_cmd {
2306 u32 tlv_header;
2307 struct wmi_abi_version host_abi_vers;
2308 u32 num_host_mem_chunks;
2309} __packed;
2310
2311#define WMI_RSRC_CFG_FLAG1_BSS_CHANNEL_INFO_64 BIT(5)
2312
2313struct wmi_resource_config {
2314 u32 tlv_header;
2315 u32 num_vdevs;
2316 u32 num_peers;
2317 u32 num_offload_peers;
2318 u32 num_offload_reorder_buffs;
2319 u32 num_peer_keys;
2320 u32 num_tids;
2321 u32 ast_skid_limit;
2322 u32 tx_chain_mask;
2323 u32 rx_chain_mask;
2324 u32 rx_timeout_pri[4];
2325 u32 rx_decap_mode;
2326 u32 scan_max_pending_req;
2327 u32 bmiss_offload_max_vdev;
2328 u32 roam_offload_max_vdev;
2329 u32 roam_offload_max_ap_profiles;
2330 u32 num_mcast_groups;
2331 u32 num_mcast_table_elems;
2332 u32 mcast2ucast_mode;
2333 u32 tx_dbg_log_size;
2334 u32 num_wds_entries;
2335 u32 dma_burst_size;
2336 u32 mac_aggr_delim;
2337 u32 rx_skip_defrag_timeout_dup_detection_check;
2338 u32 vow_config;
2339 u32 gtk_offload_max_vdev;
2340 u32 num_msdu_desc;
2341 u32 max_frag_entries;
2342 u32 num_tdls_vdevs;
2343 u32 num_tdls_conn_table_entries;
2344 u32 beacon_tx_offload_max_vdev;
2345 u32 num_multicast_filter_entries;
2346 u32 num_wow_filters;
2347 u32 num_keep_alive_pattern;
2348 u32 keep_alive_pattern_size;
2349 u32 max_tdls_concurrent_sleep_sta;
2350 u32 max_tdls_concurrent_buffer_sta;
2351 u32 wmi_send_separate;
2352 u32 num_ocb_vdevs;
2353 u32 num_ocb_channels;
2354 u32 num_ocb_schedules;
2355 u32 flag1;
2356 u32 smart_ant_cap;
2357 u32 bk_minfree;
2358 u32 be_minfree;
2359 u32 vi_minfree;
2360 u32 vo_minfree;
2361 u32 alloc_frag_desc_for_data_pkt;
2362 u32 num_ns_ext_tuples_cfg;
2363 u32 bpf_instruction_size;
2364 u32 max_bssid_rx_filters;
2365 u32 use_pdev_id;
2366 u32 max_num_dbs_scan_duty_cycle;
2367 u32 max_num_group_keys;
2368 u32 peer_map_unmap_v2_support;
2369 u32 sched_params;
2370 u32 twt_ap_pdev_count;
2371 u32 twt_ap_sta_count;
2372} __packed;
2373
2374struct wmi_service_ready_event {
2375 u32 fw_build_vers;
2376 struct wmi_abi_version fw_abi_vers;
2377 u32 phy_capability;
2378 u32 max_frag_entry;
2379 u32 num_rf_chains;
2380 u32 ht_cap_info;
2381 u32 vht_cap_info;
2382 u32 vht_supp_mcs;
2383 u32 hw_min_tx_power;
2384 u32 hw_max_tx_power;
2385 u32 sys_cap_info;
2386 u32 min_pkt_size_enable;
2387 u32 max_bcn_ie_size;
2388 u32 num_mem_reqs;
2389 u32 max_num_scan_channels;
2390 u32 hw_bd_id;
2391 u32 hw_bd_info[HW_BD_INFO_SIZE];
2392 u32 max_supported_macs;
2393 u32 wmi_fw_sub_feat_caps;
2394 u32 num_dbs_hw_modes;
2395 /* txrx_chainmask
2396 * [7:0] - 2G band tx chain mask
2397 * [15:8] - 2G band rx chain mask
2398 * [23:16] - 5G band tx chain mask
2399 * [31:24] - 5G band rx chain mask
2400 */
2401 u32 txrx_chainmask;
2402 u32 default_dbs_hw_mode_index;
2403 u32 num_msdu_desc;
2404} __packed;
2405
2406#define WMI_SERVICE_BM_SIZE ((WMI_MAX_SERVICE + sizeof(u32) - 1) / sizeof(u32))
2407
2408#define WMI_SERVICE_SEGMENT_BM_SIZE32 4 /* 4x u32 = 128 bits */
2409#define WMI_SERVICE_EXT_BM_SIZE (WMI_SERVICE_SEGMENT_BM_SIZE32 * sizeof(u32))
2410#define WMI_AVAIL_SERVICE_BITS_IN_SIZE32 32
2411#define WMI_SERVICE_BITS_IN_SIZE32 4
2412
2413struct wmi_service_ready_ext_event {
2414 u32 default_conc_scan_config_bits;
2415 u32 default_fw_config_bits;
2416 struct wmi_ppe_threshold ppet;
2417 u32 he_cap_info;
2418 u32 mpdu_density;
2419 u32 max_bssid_rx_filters;
2420 u32 fw_build_vers_ext;
2421 u32 max_nlo_ssids;
2422 u32 max_bssid_indicator;
2423 u32 he_cap_info_ext;
2424} __packed;
2425
2426struct wmi_soc_mac_phy_hw_mode_caps {
2427 u32 num_hw_modes;
2428 u32 num_chainmask_tables;
2429} __packed;
2430
2431struct wmi_hw_mode_capabilities {
2432 u32 tlv_header;
2433 u32 hw_mode_id;
2434 u32 phy_id_map;
2435 u32 hw_mode_config_type;
2436} __packed;
2437
2438#define WMI_MAX_HECAP_PHY_SIZE (3)
2439#define WMI_NSS_RATIO_ENABLE_DISABLE_BITPOS BIT(0)
2440#define WMI_NSS_RATIO_ENABLE_DISABLE_GET(_val) \
2441 FIELD_GET(WMI_NSS_RATIO_ENABLE_DISABLE_BITPOS, _val)
2442#define WMI_NSS_RATIO_INFO_BITPOS GENMASK(4, 1)
2443#define WMI_NSS_RATIO_INFO_GET(_val) \
2444 FIELD_GET(WMI_NSS_RATIO_INFO_BITPOS, _val)
2445
2446struct wmi_mac_phy_capabilities {
2447 u32 hw_mode_id;
2448 u32 pdev_id;
2449 u32 phy_id;
2450 u32 supported_flags;
2451 u32 supported_bands;
2452 u32 ampdu_density;
2453 u32 max_bw_supported_2g;
2454 u32 ht_cap_info_2g;
2455 u32 vht_cap_info_2g;
2456 u32 vht_supp_mcs_2g;
2457 u32 he_cap_info_2g;
2458 u32 he_supp_mcs_2g;
2459 u32 tx_chain_mask_2g;
2460 u32 rx_chain_mask_2g;
2461 u32 max_bw_supported_5g;
2462 u32 ht_cap_info_5g;
2463 u32 vht_cap_info_5g;
2464 u32 vht_supp_mcs_5g;
2465 u32 he_cap_info_5g;
2466 u32 he_supp_mcs_5g;
2467 u32 tx_chain_mask_5g;
2468 u32 rx_chain_mask_5g;
2469 u32 he_cap_phy_info_2g[WMI_MAX_HECAP_PHY_SIZE];
2470 u32 he_cap_phy_info_5g[WMI_MAX_HECAP_PHY_SIZE];
2471 struct wmi_ppe_threshold he_ppet2g;
2472 struct wmi_ppe_threshold he_ppet5g;
2473 u32 chainmask_table_id;
2474 u32 lmac_id;
2475 u32 he_cap_info_2g_ext;
2476 u32 he_cap_info_5g_ext;
2477 u32 he_cap_info_internal;
2478 u32 wireless_modes;
2479 u32 low_2ghz_chan_freq;
2480 u32 high_2ghz_chan_freq;
2481 u32 low_5ghz_chan_freq;
2482 u32 high_5ghz_chan_freq;
2483 u32 nss_ratio;
2484} __packed;
2485
2486struct wmi_hal_reg_capabilities_ext {
2487 u32 tlv_header;
2488 u32 phy_id;
2489 u32 eeprom_reg_domain;
2490 u32 eeprom_reg_domain_ext;
2491 u32 regcap1;
2492 u32 regcap2;
2493 u32 wireless_modes;
2494 u32 low_2ghz_chan;
2495 u32 high_2ghz_chan;
2496 u32 low_5ghz_chan;
2497 u32 high_5ghz_chan;
2498} __packed;
2499
2500struct wmi_soc_hal_reg_capabilities {
2501 u32 num_phy;
2502} __packed;
2503
2504/* 2 word representation of MAC addr */
2505struct wmi_mac_addr {
2506 union {
2507 u8 addr[6];
2508 struct {
2509 u32 word0;
2510 u32 word1;
2511 } __packed;
2512 } __packed;
2513} __packed;
2514
2515struct wmi_dma_ring_capabilities {
2516 u32 tlv_header;
2517 u32 pdev_id;
2518 u32 module_id;
2519 u32 min_elem;
2520 u32 min_buf_sz;
2521 u32 min_buf_align;
2522} __packed;
2523
2524struct wmi_ready_event_min {
2525 struct wmi_abi_version fw_abi_vers;
2526 struct wmi_mac_addr mac_addr;
2527 u32 status;
2528 u32 num_dscp_table;
2529 u32 num_extra_mac_addr;
2530 u32 num_total_peers;
2531 u32 num_extra_peers;
2532} __packed;
2533
2534struct wmi_ready_event {
2535 struct wmi_ready_event_min ready_event_min;
2536 u32 max_ast_index;
2537 u32 pktlog_defs_checksum;
2538} __packed;
2539
2540struct wmi_service_available_event {
2541 u32 wmi_service_segment_offset;
2542 u32 wmi_service_segment_bitmap[WMI_SERVICE_SEGMENT_BM_SIZE32];
2543} __packed;
2544
2545struct ath11k_pdev_wmi {
2546 struct ath11k_wmi_base *wmi_ab;
2547 enum ath11k_htc_ep_id eid;
2548 const struct wmi_peer_flags_map *peer_flags;
2549 u32 rx_decap_mode;
2550 wait_queue_head_t tx_ce_desc_wq;
2551};
2552
2553struct vdev_create_params {
2554 u8 if_id;
2555 u32 type;
2556 u32 subtype;
2557 struct {
2558 u8 tx;
2559 u8 rx;
2560 } chains[NUM_NL80211_BANDS];
2561 u32 pdev_id;
2562};
2563
2564struct wmi_vdev_create_cmd {
2565 u32 tlv_header;
2566 u32 vdev_id;
2567 u32 vdev_type;
2568 u32 vdev_subtype;
2569 struct wmi_mac_addr vdev_macaddr;
2570 u32 num_cfg_txrx_streams;
2571 u32 pdev_id;
2572} __packed;
2573
2574struct wmi_vdev_txrx_streams {
2575 u32 tlv_header;
2576 u32 band;
2577 u32 supported_tx_streams;
2578 u32 supported_rx_streams;
2579} __packed;
2580
2581struct wmi_vdev_delete_cmd {
2582 u32 tlv_header;
2583 u32 vdev_id;
2584} __packed;
2585
2586struct wmi_vdev_up_cmd {
2587 u32 tlv_header;
2588 u32 vdev_id;
2589 u32 vdev_assoc_id;
2590 struct wmi_mac_addr vdev_bssid;
2591 struct wmi_mac_addr trans_bssid;
2592 u32 profile_idx;
2593 u32 profile_num;
2594} __packed;
2595
2596struct wmi_vdev_stop_cmd {
2597 u32 tlv_header;
2598 u32 vdev_id;
2599} __packed;
2600
2601struct wmi_vdev_down_cmd {
2602 u32 tlv_header;
2603 u32 vdev_id;
2604} __packed;
2605
2606#define WMI_VDEV_START_HIDDEN_SSID BIT(0)
2607#define WMI_VDEV_START_PMF_ENABLED BIT(1)
2608#define WMI_VDEV_START_LDPC_RX_ENABLED BIT(3)
2609#define WMI_VDEV_START_HW_ENCRYPTION_DISABLED BIT(4)
2610
2611struct wmi_ssid {
2612 u32 ssid_len;
2613 u32 ssid[8];
2614} __packed;
2615
2616#define ATH11K_VDEV_SETUP_TIMEOUT_HZ (1 * HZ)
2617
2618struct wmi_vdev_start_request_cmd {
2619 u32 tlv_header;
2620 u32 vdev_id;
2621 u32 requestor_id;
2622 u32 beacon_interval;
2623 u32 dtim_period;
2624 u32 flags;
2625 struct wmi_ssid ssid;
2626 u32 bcn_tx_rate;
2627 u32 bcn_txpower;
2628 u32 num_noa_descriptors;
2629 u32 disable_hw_ack;
2630 u32 preferred_tx_streams;
2631 u32 preferred_rx_streams;
2632 u32 he_ops;
2633 u32 cac_duration_ms;
2634 u32 regdomain;
2635} __packed;
2636
2637#define MGMT_TX_DL_FRM_LEN 64
2638#define WMI_MAC_MAX_SSID_LENGTH 32
2639struct mac_ssid {
2640 u8 length;
2641 u8 mac_ssid[WMI_MAC_MAX_SSID_LENGTH];
2642} __packed;
2643
2644struct wmi_p2p_noa_descriptor {
2645 u32 type_count;
2646 u32 duration;
2647 u32 interval;
2648 u32 start_time;
2649};
2650
2651struct channel_param {
2652 u8 chan_id;
2653 u8 pwr;
2654 u32 mhz;
2655 u32 half_rate:1,
2656 quarter_rate:1,
2657 dfs_set:1,
2658 dfs_set_cfreq2:1,
2659 is_chan_passive:1,
2660 allow_ht:1,
2661 allow_vht:1,
2662 allow_he:1,
2663 set_agile:1,
2664 psc_channel:1;
2665 u32 phy_mode;
2666 u32 cfreq1;
2667 u32 cfreq2;
2668 char maxpower;
2669 char minpower;
2670 char maxregpower;
2671 u8 antennamax;
2672 u8 reg_class_id;
2673} __packed;
2674
2675enum wmi_phy_mode {
2676 MODE_11A = 0,
2677 MODE_11G = 1, /* 11b/g Mode */
2678 MODE_11B = 2, /* 11b Mode */
2679 MODE_11GONLY = 3, /* 11g only Mode */
2680 MODE_11NA_HT20 = 4,
2681 MODE_11NG_HT20 = 5,
2682 MODE_11NA_HT40 = 6,
2683 MODE_11NG_HT40 = 7,
2684 MODE_11AC_VHT20 = 8,
2685 MODE_11AC_VHT40 = 9,
2686 MODE_11AC_VHT80 = 10,
2687 MODE_11AC_VHT20_2G = 11,
2688 MODE_11AC_VHT40_2G = 12,
2689 MODE_11AC_VHT80_2G = 13,
2690 MODE_11AC_VHT80_80 = 14,
2691 MODE_11AC_VHT160 = 15,
2692 MODE_11AX_HE20 = 16,
2693 MODE_11AX_HE40 = 17,
2694 MODE_11AX_HE80 = 18,
2695 MODE_11AX_HE80_80 = 19,
2696 MODE_11AX_HE160 = 20,
2697 MODE_11AX_HE20_2G = 21,
2698 MODE_11AX_HE40_2G = 22,
2699 MODE_11AX_HE80_2G = 23,
2700 MODE_UNKNOWN = 24,
2701 MODE_MAX = 24
2702};
2703
2704static inline const char *ath11k_wmi_phymode_str(enum wmi_phy_mode mode)
2705{
2706 switch (mode) {
2707 case MODE_11A:
2708 return "11a";
2709 case MODE_11G:
2710 return "11g";
2711 case MODE_11B:
2712 return "11b";
2713 case MODE_11GONLY:
2714 return "11gonly";
2715 case MODE_11NA_HT20:
2716 return "11na-ht20";
2717 case MODE_11NG_HT20:
2718 return "11ng-ht20";
2719 case MODE_11NA_HT40:
2720 return "11na-ht40";
2721 case MODE_11NG_HT40:
2722 return "11ng-ht40";
2723 case MODE_11AC_VHT20:
2724 return "11ac-vht20";
2725 case MODE_11AC_VHT40:
2726 return "11ac-vht40";
2727 case MODE_11AC_VHT80:
2728 return "11ac-vht80";
2729 case MODE_11AC_VHT160:
2730 return "11ac-vht160";
2731 case MODE_11AC_VHT80_80:
2732 return "11ac-vht80+80";
2733 case MODE_11AC_VHT20_2G:
2734 return "11ac-vht20-2g";
2735 case MODE_11AC_VHT40_2G:
2736 return "11ac-vht40-2g";
2737 case MODE_11AC_VHT80_2G:
2738 return "11ac-vht80-2g";
2739 case MODE_11AX_HE20:
2740 return "11ax-he20";
2741 case MODE_11AX_HE40:
2742 return "11ax-he40";
2743 case MODE_11AX_HE80:
2744 return "11ax-he80";
2745 case MODE_11AX_HE80_80:
2746 return "11ax-he80+80";
2747 case MODE_11AX_HE160:
2748 return "11ax-he160";
2749 case MODE_11AX_HE20_2G:
2750 return "11ax-he20-2g";
2751 case MODE_11AX_HE40_2G:
2752 return "11ax-he40-2g";
2753 case MODE_11AX_HE80_2G:
2754 return "11ax-he80-2g";
2755 case MODE_UNKNOWN:
2756 /* skip */
2757 break;
2758
2759 /* no default handler to allow compiler to check that the
2760 * enum is fully handled
2761 */
2762 }
2763
2764 return "<unknown>";
2765}
2766
2767struct wmi_channel_arg {
2768 u32 freq;
2769 u32 band_center_freq1;
2770 u32 band_center_freq2;
2771 bool passive;
2772 bool allow_ibss;
2773 bool allow_ht;
2774 bool allow_vht;
2775 bool ht40plus;
2776 bool chan_radar;
2777 bool freq2_radar;
2778 bool allow_he;
2779 u32 min_power;
2780 u32 max_power;
2781 u32 max_reg_power;
2782 u32 max_antenna_gain;
2783 enum wmi_phy_mode mode;
2784};
2785
2786struct wmi_vdev_start_req_arg {
2787 u32 vdev_id;
2788 struct wmi_channel_arg channel;
2789 u32 bcn_intval;
2790 u32 dtim_period;
2791 u8 *ssid;
2792 u32 ssid_len;
2793 u32 bcn_tx_rate;
2794 u32 bcn_tx_power;
2795 bool disable_hw_ack;
2796 bool hidden_ssid;
2797 bool pmf_enabled;
2798 u32 he_ops;
2799 u32 cac_duration_ms;
2800 u32 regdomain;
2801 u32 pref_rx_streams;
2802 u32 pref_tx_streams;
2803 u32 num_noa_descriptors;
2804};
2805
2806struct peer_create_params {
2807 const u8 *peer_addr;
2808 u32 peer_type;
2809 u32 vdev_id;
2810};
2811
2812struct peer_delete_params {
2813 u8 vdev_id;
2814};
2815
2816struct peer_flush_params {
2817 u32 peer_tid_bitmap;
2818 u8 vdev_id;
2819};
2820
2821struct pdev_set_regdomain_params {
2822 u16 current_rd_in_use;
2823 u16 current_rd_2g;
2824 u16 current_rd_5g;
2825 u32 ctl_2g;
2826 u32 ctl_5g;
2827 u8 dfs_domain;
2828 u32 pdev_id;
2829};
2830
2831struct rx_reorder_queue_remove_params {
2832 u8 *peer_macaddr;
2833 u16 vdev_id;
2834 u32 peer_tid_bitmap;
2835};
2836
2837#define WMI_HOST_PDEV_ID_SOC 0xFF
2838#define WMI_HOST_PDEV_ID_0 0
2839#define WMI_HOST_PDEV_ID_1 1
2840#define WMI_HOST_PDEV_ID_2 2
2841
2842#define WMI_PDEV_ID_SOC 0
2843#define WMI_PDEV_ID_1ST 1
2844#define WMI_PDEV_ID_2ND 2
2845#define WMI_PDEV_ID_3RD 3
2846
2847/* Freq units in MHz */
2848#define REG_RULE_START_FREQ 0x0000ffff
2849#define REG_RULE_END_FREQ 0xffff0000
2850#define REG_RULE_FLAGS 0x0000ffff
2851#define REG_RULE_MAX_BW 0x0000ffff
2852#define REG_RULE_REG_PWR 0x00ff0000
2853#define REG_RULE_ANT_GAIN 0xff000000
2854
2855#define WMI_VDEV_PARAM_TXBF_SU_TX_BFEE BIT(0)
2856#define WMI_VDEV_PARAM_TXBF_MU_TX_BFEE BIT(1)
2857#define WMI_VDEV_PARAM_TXBF_SU_TX_BFER BIT(2)
2858#define WMI_VDEV_PARAM_TXBF_MU_TX_BFER BIT(3)
2859
2860#define HECAP_PHYDWORD_0 0
2861#define HECAP_PHYDWORD_1 1
2862#define HECAP_PHYDWORD_2 2
2863
2864#define HECAP_PHY_SU_BFER BIT(31)
2865#define HECAP_PHY_SU_BFEE BIT(0)
2866#define HECAP_PHY_MU_BFER BIT(1)
2867#define HECAP_PHY_UL_MUMIMO BIT(22)
2868#define HECAP_PHY_UL_MUOFDMA BIT(23)
2869
2870#define HECAP_PHY_SUBFMR_GET(hecap_phy) \
2871 FIELD_GET(HECAP_PHY_SU_BFER, hecap_phy[HECAP_PHYDWORD_0])
2872
2873#define HECAP_PHY_SUBFME_GET(hecap_phy) \
2874 FIELD_GET(HECAP_PHY_SU_BFEE, hecap_phy[HECAP_PHYDWORD_1])
2875
2876#define HECAP_PHY_MUBFMR_GET(hecap_phy) \
2877 FIELD_GET(HECAP_PHY_MU_BFER, hecap_phy[HECAP_PHYDWORD_1])
2878
2879#define HECAP_PHY_ULMUMIMO_GET(hecap_phy) \
2880 FIELD_GET(HECAP_PHY_UL_MUMIMO, hecap_phy[HECAP_PHYDWORD_0])
2881
2882#define HECAP_PHY_ULOFDMA_GET(hecap_phy) \
2883 FIELD_GET(HECAP_PHY_UL_MUOFDMA, hecap_phy[HECAP_PHYDWORD_0])
2884
2885#define HE_MODE_SU_TX_BFEE BIT(0)
2886#define HE_MODE_SU_TX_BFER BIT(1)
2887#define HE_MODE_MU_TX_BFEE BIT(2)
2888#define HE_MODE_MU_TX_BFER BIT(3)
2889#define HE_MODE_DL_OFDMA BIT(4)
2890#define HE_MODE_UL_OFDMA BIT(5)
2891#define HE_MODE_UL_MUMIMO BIT(6)
2892
2893#define HE_DL_MUOFDMA_ENABLE 1
2894#define HE_UL_MUOFDMA_ENABLE 1
2895#define HE_DL_MUMIMO_ENABLE 1
2896#define HE_MU_BFEE_ENABLE 1
2897#define HE_SU_BFEE_ENABLE 1
2898
2899#define HE_VHT_SOUNDING_MODE_ENABLE 1
2900#define HE_SU_MU_SOUNDING_MODE_ENABLE 1
2901#define HE_TRIG_NONTRIG_SOUNDING_MODE_ENABLE 1
2902
2903/* HE or VHT Sounding */
2904#define HE_VHT_SOUNDING_MODE BIT(0)
2905/* SU or MU Sounding */
2906#define HE_SU_MU_SOUNDING_MODE BIT(2)
2907/* Trig or Non-Trig Sounding */
2908#define HE_TRIG_NONTRIG_SOUNDING_MODE BIT(3)
2909
2910#define WMI_TXBF_STS_CAP_OFFSET_LSB 4
2911#define WMI_TXBF_STS_CAP_OFFSET_MASK 0x70
2912#define WMI_BF_SOUND_DIM_OFFSET_LSB 8
2913#define WMI_BF_SOUND_DIM_OFFSET_MASK 0x700
2914
2915struct pdev_params {
2916 u32 param_id;
2917 u32 param_value;
2918};
2919
2920enum wmi_peer_type {
2921 WMI_PEER_TYPE_DEFAULT = 0,
2922 WMI_PEER_TYPE_BSS = 1,
2923 WMI_PEER_TYPE_TDLS = 2,
2924};
2925
2926struct wmi_peer_create_cmd {
2927 u32 tlv_header;
2928 u32 vdev_id;
2929 struct wmi_mac_addr peer_macaddr;
2930 u32 peer_type;
2931} __packed;
2932
2933struct wmi_peer_delete_cmd {
2934 u32 tlv_header;
2935 u32 vdev_id;
2936 struct wmi_mac_addr peer_macaddr;
2937} __packed;
2938
2939struct wmi_peer_reorder_queue_setup_cmd {
2940 u32 tlv_header;
2941 u32 vdev_id;
2942 struct wmi_mac_addr peer_macaddr;
2943 u32 tid;
2944 u32 queue_ptr_lo;
2945 u32 queue_ptr_hi;
2946 u32 queue_no;
2947 u32 ba_window_size_valid;
2948 u32 ba_window_size;
2949} __packed;
2950
2951struct wmi_peer_reorder_queue_remove_cmd {
2952 u32 tlv_header;
2953 u32 vdev_id;
2954 struct wmi_mac_addr peer_macaddr;
2955 u32 tid_mask;
2956} __packed;
2957
2958struct gpio_config_params {
2959 u32 gpio_num;
2960 u32 input;
2961 u32 pull_type;
2962 u32 intr_mode;
2963};
2964
2965enum wmi_gpio_type {
2966 WMI_GPIO_PULL_NONE,
2967 WMI_GPIO_PULL_UP,
2968 WMI_GPIO_PULL_DOWN
2969};
2970
2971enum wmi_gpio_intr_type {
2972 WMI_GPIO_INTTYPE_DISABLE,
2973 WMI_GPIO_INTTYPE_RISING_EDGE,
2974 WMI_GPIO_INTTYPE_FALLING_EDGE,
2975 WMI_GPIO_INTTYPE_BOTH_EDGE,
2976 WMI_GPIO_INTTYPE_LEVEL_LOW,
2977 WMI_GPIO_INTTYPE_LEVEL_HIGH
2978};
2979
2980enum wmi_bss_chan_info_req_type {
2981 WMI_BSS_SURVEY_REQ_TYPE_READ = 1,
2982 WMI_BSS_SURVEY_REQ_TYPE_READ_CLEAR,
2983};
2984
2985struct wmi_gpio_config_cmd_param {
2986 u32 tlv_header;
2987 u32 gpio_num;
2988 u32 input;
2989 u32 pull_type;
2990 u32 intr_mode;
2991};
2992
2993struct gpio_output_params {
2994 u32 gpio_num;
2995 u32 set;
2996};
2997
2998struct wmi_gpio_output_cmd_param {
2999 u32 tlv_header;
3000 u32 gpio_num;
3001 u32 set;
3002};
3003
3004struct set_fwtest_params {
3005 u32 arg;
3006 u32 value;
3007};
3008
3009struct wmi_fwtest_set_param_cmd_param {
3010 u32 tlv_header;
3011 u32 param_id;
3012 u32 param_value;
3013};
3014
3015struct wmi_pdev_set_param_cmd {
3016 u32 tlv_header;
3017 u32 pdev_id;
3018 u32 param_id;
3019 u32 param_value;
3020} __packed;
3021
3022struct wmi_pdev_set_ps_mode_cmd {
3023 u32 tlv_header;
3024 u32 vdev_id;
3025 u32 sta_ps_mode;
3026} __packed;
3027
3028struct wmi_pdev_suspend_cmd {
3029 u32 tlv_header;
3030 u32 pdev_id;
3031 u32 suspend_opt;
3032} __packed;
3033
3034struct wmi_pdev_resume_cmd {
3035 u32 tlv_header;
3036 u32 pdev_id;
3037} __packed;
3038
3039struct wmi_pdev_bss_chan_info_req_cmd {
3040 u32 tlv_header;
3041 /* ref wmi_bss_chan_info_req_type */
3042 u32 req_type;
3043 u32 pdev_id;
3044} __packed;
3045
3046struct wmi_ap_ps_peer_cmd {
3047 u32 tlv_header;
3048 u32 vdev_id;
3049 struct wmi_mac_addr peer_macaddr;
3050 u32 param;
3051 u32 value;
3052} __packed;
3053
3054struct wmi_sta_powersave_param_cmd {
3055 u32 tlv_header;
3056 u32 vdev_id;
3057 u32 param;
3058 u32 value;
3059} __packed;
3060
3061struct wmi_pdev_set_regdomain_cmd {
3062 u32 tlv_header;
3063 u32 pdev_id;
3064 u32 reg_domain;
3065 u32 reg_domain_2g;
3066 u32 reg_domain_5g;
3067 u32 conformance_test_limit_2g;
3068 u32 conformance_test_limit_5g;
3069 u32 dfs_domain;
3070} __packed;
3071
3072struct wmi_peer_set_param_cmd {
3073 u32 tlv_header;
3074 u32 vdev_id;
3075 struct wmi_mac_addr peer_macaddr;
3076 u32 param_id;
3077 u32 param_value;
3078} __packed;
3079
3080struct wmi_peer_flush_tids_cmd {
3081 u32 tlv_header;
3082 u32 vdev_id;
3083 struct wmi_mac_addr peer_macaddr;
3084 u32 peer_tid_bitmap;
3085} __packed;
3086
3087struct wmi_dfs_phyerr_offload_cmd {
3088 u32 tlv_header;
3089 u32 pdev_id;
3090} __packed;
3091
3092struct wmi_bcn_offload_ctrl_cmd {
3093 u32 tlv_header;
3094 u32 vdev_id;
3095 u32 bcn_ctrl_op;
3096} __packed;
3097
3098enum scan_dwelltime_adaptive_mode {
3099 SCAN_DWELL_MODE_DEFAULT = 0,
3100 SCAN_DWELL_MODE_CONSERVATIVE = 1,
3101 SCAN_DWELL_MODE_MODERATE = 2,
3102 SCAN_DWELL_MODE_AGGRESSIVE = 3,
3103 SCAN_DWELL_MODE_STATIC = 4
3104};
3105
3106#define WLAN_SSID_MAX_LEN 32
3107
3108struct element_info {
3109 u32 len;
3110 u8 *ptr;
3111};
3112
3113struct wlan_ssid {
3114 u8 length;
3115 u8 ssid[WLAN_SSID_MAX_LEN];
3116};
3117
3118#define WMI_IE_BITMAP_SIZE 8
3119
3120/* prefix used by scan requestor ids on the host */
3121#define WMI_HOST_SCAN_REQUESTOR_ID_PREFIX 0xA000
3122
3123/* prefix used by scan request ids generated on the host */
3124/* host cycles through the lower 12 bits to generate ids */
3125#define WMI_HOST_SCAN_REQ_ID_PREFIX 0xA000
3126
3127/* Values lower than this may be refused by some firmware revisions with a scan
3128 * completion with a timedout reason.
3129 */
3130#define WMI_SCAN_CHAN_MIN_TIME_MSEC 40
3131
3132/* Scan priority numbers must be sequential, starting with 0 */
3133enum wmi_scan_priority {
3134 WMI_SCAN_PRIORITY_VERY_LOW = 0,
3135 WMI_SCAN_PRIORITY_LOW,
3136 WMI_SCAN_PRIORITY_MEDIUM,
3137 WMI_SCAN_PRIORITY_HIGH,
3138 WMI_SCAN_PRIORITY_VERY_HIGH,
3139 WMI_SCAN_PRIORITY_COUNT /* number of priorities supported */
3140};
3141
3142enum wmi_scan_event_type {
3143 WMI_SCAN_EVENT_STARTED = BIT(0),
3144 WMI_SCAN_EVENT_COMPLETED = BIT(1),
3145 WMI_SCAN_EVENT_BSS_CHANNEL = BIT(2),
3146 WMI_SCAN_EVENT_FOREIGN_CHAN = BIT(3),
3147 WMI_SCAN_EVENT_DEQUEUED = BIT(4),
3148 /* possibly by high-prio scan */
3149 WMI_SCAN_EVENT_PREEMPTED = BIT(5),
3150 WMI_SCAN_EVENT_START_FAILED = BIT(6),
3151 WMI_SCAN_EVENT_RESTARTED = BIT(7),
3152 WMI_SCAN_EVENT_FOREIGN_CHAN_EXIT = BIT(8),
3153 WMI_SCAN_EVENT_SUSPENDED = BIT(9),
3154 WMI_SCAN_EVENT_RESUMED = BIT(10),
3155 WMI_SCAN_EVENT_MAX = BIT(15),
3156};
3157
3158enum wmi_scan_completion_reason {
3159 WMI_SCAN_REASON_COMPLETED,
3160 WMI_SCAN_REASON_CANCELLED,
3161 WMI_SCAN_REASON_PREEMPTED,
3162 WMI_SCAN_REASON_TIMEDOUT,
3163 WMI_SCAN_REASON_INTERNAL_FAILURE,
3164 WMI_SCAN_REASON_MAX,
3165};
3166
3167struct wmi_start_scan_cmd {
3168 u32 tlv_header;
3169 u32 scan_id;
3170 u32 scan_req_id;
3171 u32 vdev_id;
3172 u32 scan_priority;
3173 u32 notify_scan_events;
3174 u32 dwell_time_active;
3175 u32 dwell_time_passive;
3176 u32 min_rest_time;
3177 u32 max_rest_time;
3178 u32 repeat_probe_time;
3179 u32 probe_spacing_time;
3180 u32 idle_time;
3181 u32 max_scan_time;
3182 u32 probe_delay;
3183 u32 scan_ctrl_flags;
3184 u32 burst_duration;
3185 u32 num_chan;
3186 u32 num_bssid;
3187 u32 num_ssids;
3188 u32 ie_len;
3189 u32 n_probes;
3190 struct wmi_mac_addr mac_addr;
3191 struct wmi_mac_addr mac_mask;
3192 u32 ie_bitmap[WMI_IE_BITMAP_SIZE];
3193 u32 num_vendor_oui;
3194 u32 scan_ctrl_flags_ext;
3195 u32 dwell_time_active_2g;
3196 u32 dwell_time_active_6g;
3197 u32 dwell_time_passive_6g;
3198 u32 scan_start_offset;
3199} __packed;
3200
3201#define WMI_SCAN_FLAG_PASSIVE 0x1
3202#define WMI_SCAN_ADD_BCAST_PROBE_REQ 0x2
3203#define WMI_SCAN_ADD_CCK_RATES 0x4
3204#define WMI_SCAN_ADD_OFDM_RATES 0x8
3205#define WMI_SCAN_CHAN_STAT_EVENT 0x10
3206#define WMI_SCAN_FILTER_PROBE_REQ 0x20
3207#define WMI_SCAN_BYPASS_DFS_CHN 0x40
3208#define WMI_SCAN_CONTINUE_ON_ERROR 0x80
3209#define WMI_SCAN_FILTER_PROMISCUOS 0x100
3210#define WMI_SCAN_FLAG_FORCE_ACTIVE_ON_DFS 0x200
3211#define WMI_SCAN_ADD_TPC_IE_IN_PROBE_REQ 0x400
3212#define WMI_SCAN_ADD_DS_IE_IN_PROBE_REQ 0x800
3213#define WMI_SCAN_ADD_SPOOF_MAC_IN_PROBE_REQ 0x1000
3214#define WMI_SCAN_OFFCHAN_MGMT_TX 0x2000
3215#define WMI_SCAN_OFFCHAN_DATA_TX 0x4000
3216#define WMI_SCAN_CAPTURE_PHY_ERROR 0x8000
3217#define WMI_SCAN_FLAG_STRICT_PASSIVE_ON_PCHN 0x10000
3218#define WMI_SCAN_FLAG_HALF_RATE_SUPPORT 0x20000
3219#define WMI_SCAN_FLAG_QUARTER_RATE_SUPPORT 0x40000
3220#define WMI_SCAN_RANDOM_SEQ_NO_IN_PROBE_REQ 0x80000
3221#define WMI_SCAN_ENABLE_IE_WHTELIST_IN_PROBE_REQ 0x100000
3222
3223#define WMI_SCAN_DWELL_MODE_MASK 0x00E00000
3224#define WMI_SCAN_DWELL_MODE_SHIFT 21
3225
3226enum {
3227 WMI_SCAN_DWELL_MODE_DEFAULT = 0,
3228 WMI_SCAN_DWELL_MODE_CONSERVATIVE = 1,
3229 WMI_SCAN_DWELL_MODE_MODERATE = 2,
3230 WMI_SCAN_DWELL_MODE_AGGRESSIVE = 3,
3231 WMI_SCAN_DWELL_MODE_STATIC = 4,
3232};
3233
3234#define WMI_SCAN_SET_DWELL_MODE(flag, mode) \
3235 ((flag) |= (((mode) << WMI_SCAN_DWELL_MODE_SHIFT) & \
3236 WMI_SCAN_DWELL_MODE_MASK))
3237
3238struct hint_short_ssid {
3239 u32 freq_flags;
3240 u32 short_ssid;
3241};
3242
3243struct hint_bssid {
3244 u32 freq_flags;
3245 struct wmi_mac_addr bssid;
3246};
3247
3248struct scan_req_params {
3249 u32 scan_id;
3250 u32 scan_req_id;
3251 u32 vdev_id;
3252 u32 pdev_id;
3253 enum wmi_scan_priority scan_priority;
3254 union {
3255 struct {
3256 u32 scan_ev_started:1,
3257 scan_ev_completed:1,
3258 scan_ev_bss_chan:1,
3259 scan_ev_foreign_chan:1,
3260 scan_ev_dequeued:1,
3261 scan_ev_preempted:1,
3262 scan_ev_start_failed:1,
3263 scan_ev_restarted:1,
3264 scan_ev_foreign_chn_exit:1,
3265 scan_ev_invalid:1,
3266 scan_ev_gpio_timeout:1,
3267 scan_ev_suspended:1,
3268 scan_ev_resumed:1;
3269 };
3270 u32 scan_events;
3271 };
3272 u32 dwell_time_active;
3273 u32 dwell_time_active_2g;
3274 u32 dwell_time_passive;
3275 u32 dwell_time_active_6g;
3276 u32 dwell_time_passive_6g;
3277 u32 min_rest_time;
3278 u32 max_rest_time;
3279 u32 repeat_probe_time;
3280 u32 probe_spacing_time;
3281 u32 idle_time;
3282 u32 max_scan_time;
3283 u32 probe_delay;
3284 union {
3285 struct {
3286 u32 scan_f_passive:1,
3287 scan_f_bcast_probe:1,
3288 scan_f_cck_rates:1,
3289 scan_f_ofdm_rates:1,
3290 scan_f_chan_stat_evnt:1,
3291 scan_f_filter_prb_req:1,
3292 scan_f_bypass_dfs_chn:1,
3293 scan_f_continue_on_err:1,
3294 scan_f_offchan_mgmt_tx:1,
3295 scan_f_offchan_data_tx:1,
3296 scan_f_promisc_mode:1,
3297 scan_f_capture_phy_err:1,
3298 scan_f_strict_passive_pch:1,
3299 scan_f_half_rate:1,
3300 scan_f_quarter_rate:1,
3301 scan_f_force_active_dfs_chn:1,
3302 scan_f_add_tpc_ie_in_probe:1,
3303 scan_f_add_ds_ie_in_probe:1,
3304 scan_f_add_spoofed_mac_in_probe:1,
3305 scan_f_add_rand_seq_in_probe:1,
3306 scan_f_en_ie_whitelist_in_probe:1,
3307 scan_f_forced:1,
3308 scan_f_2ghz:1,
3309 scan_f_5ghz:1,
3310 scan_f_80mhz:1;
3311 };
3312 u32 scan_flags;
3313 };
3314 enum scan_dwelltime_adaptive_mode adaptive_dwell_time_mode;
3315 u32 burst_duration;
3316 u32 num_chan;
3317 u32 num_bssid;
3318 u32 num_ssids;
3319 u32 n_probes;
3320 u32 *chan_list;
3321 u32 notify_scan_events;
3322 struct wlan_ssid ssid[WLAN_SCAN_PARAMS_MAX_SSID];
3323 struct wmi_mac_addr bssid_list[WLAN_SCAN_PARAMS_MAX_BSSID];
3324 struct element_info extraie;
3325 struct element_info htcap;
3326 struct element_info vhtcap;
3327 u32 num_hint_s_ssid;
3328 u32 num_hint_bssid;
3329 struct hint_short_ssid hint_s_ssid[WLAN_SCAN_MAX_HINT_S_SSID];
3330 struct hint_bssid hint_bssid[WLAN_SCAN_MAX_HINT_BSSID];
3331 struct wmi_mac_addr mac_addr;
3332 struct wmi_mac_addr mac_mask;
3333};
3334
3335struct wmi_ssid_arg {
3336 int len;
3337 const u8 *ssid;
3338};
3339
3340struct wmi_bssid_arg {
3341 const u8 *bssid;
3342};
3343
3344struct wmi_start_scan_arg {
3345 u32 scan_id;
3346 u32 scan_req_id;
3347 u32 vdev_id;
3348 u32 scan_priority;
3349 u32 notify_scan_events;
3350 u32 dwell_time_active;
3351 u32 dwell_time_passive;
3352 u32 min_rest_time;
3353 u32 max_rest_time;
3354 u32 repeat_probe_time;
3355 u32 probe_spacing_time;
3356 u32 idle_time;
3357 u32 max_scan_time;
3358 u32 probe_delay;
3359 u32 scan_ctrl_flags;
3360
3361 u32 ie_len;
3362 u32 n_channels;
3363 u32 n_ssids;
3364 u32 n_bssids;
3365
3366 u8 ie[WLAN_SCAN_PARAMS_MAX_IE_LEN];
3367 u32 channels[64];
3368 struct wmi_ssid_arg ssids[WLAN_SCAN_PARAMS_MAX_SSID];
3369 struct wmi_bssid_arg bssids[WLAN_SCAN_PARAMS_MAX_BSSID];
3370};
3371
3372#define WMI_SCAN_STOP_ONE 0x00000000
3373#define WMI_SCN_STOP_VAP_ALL 0x01000000
3374#define WMI_SCAN_STOP_ALL 0x04000000
3375
3376/* Prefix 0xA000 indicates that the scan request
3377 * is trigger by HOST
3378 */
3379#define ATH11K_SCAN_ID 0xA000
3380
3381enum scan_cancel_req_type {
3382 WLAN_SCAN_CANCEL_SINGLE = 1,
3383 WLAN_SCAN_CANCEL_VDEV_ALL,
3384 WLAN_SCAN_CANCEL_PDEV_ALL,
3385};
3386
3387struct scan_cancel_param {
3388 u32 requester;
3389 u32 scan_id;
3390 enum scan_cancel_req_type req_type;
3391 u32 vdev_id;
3392 u32 pdev_id;
3393};
3394
3395struct wmi_bcn_send_from_host_cmd {
3396 u32 tlv_header;
3397 u32 vdev_id;
3398 u32 data_len;
3399 union {
3400 u32 frag_ptr;
3401 u32 frag_ptr_lo;
3402 };
3403 u32 frame_ctrl;
3404 u32 dtim_flag;
3405 u32 bcn_antenna;
3406 u32 frag_ptr_hi;
3407};
3408
3409#define WMI_CHAN_INFO_MODE GENMASK(5, 0)
3410#define WMI_CHAN_INFO_HT40_PLUS BIT(6)
3411#define WMI_CHAN_INFO_PASSIVE BIT(7)
3412#define WMI_CHAN_INFO_ADHOC_ALLOWED BIT(8)
3413#define WMI_CHAN_INFO_AP_DISABLED BIT(9)
3414#define WMI_CHAN_INFO_DFS BIT(10)
3415#define WMI_CHAN_INFO_ALLOW_HT BIT(11)
3416#define WMI_CHAN_INFO_ALLOW_VHT BIT(12)
3417#define WMI_CHAN_INFO_CHAN_CHANGE_CAUSE_CSA BIT(13)
3418#define WMI_CHAN_INFO_HALF_RATE BIT(14)
3419#define WMI_CHAN_INFO_QUARTER_RATE BIT(15)
3420#define WMI_CHAN_INFO_DFS_FREQ2 BIT(16)
3421#define WMI_CHAN_INFO_ALLOW_HE BIT(17)
3422#define WMI_CHAN_INFO_PSC BIT(18)
3423
3424#define WMI_CHAN_REG_INFO1_MIN_PWR GENMASK(7, 0)
3425#define WMI_CHAN_REG_INFO1_MAX_PWR GENMASK(15, 8)
3426#define WMI_CHAN_REG_INFO1_MAX_REG_PWR GENMASK(23, 16)
3427#define WMI_CHAN_REG_INFO1_REG_CLS GENMASK(31, 24)
3428
3429#define WMI_CHAN_REG_INFO2_ANT_MAX GENMASK(7, 0)
3430#define WMI_CHAN_REG_INFO2_MAX_TX_PWR GENMASK(15, 8)
3431
3432struct wmi_channel {
3433 u32 tlv_header;
3434 u32 mhz;
3435 u32 band_center_freq1;
3436 u32 band_center_freq2;
3437 u32 info;
3438 u32 reg_info_1;
3439 u32 reg_info_2;
3440} __packed;
3441
3442struct wmi_mgmt_params {
3443 void *tx_frame;
3444 u16 frm_len;
3445 u8 vdev_id;
3446 u16 chanfreq;
3447 void *pdata;
3448 u16 desc_id;
3449 u8 *macaddr;
3450};
3451
3452enum wmi_sta_ps_mode {
3453 WMI_STA_PS_MODE_DISABLED = 0,
3454 WMI_STA_PS_MODE_ENABLED = 1,
3455};
3456
3457#define WMI_SMPS_MASK_LOWER_16BITS 0xFF
3458#define WMI_SMPS_MASK_UPPER_3BITS 0x7
3459#define WMI_SMPS_PARAM_VALUE_SHIFT 29
3460
3461#define ATH11K_WMI_FW_HANG_ASSERT_TYPE 1
3462#define ATH11K_WMI_FW_HANG_DELAY 0
3463
3464/* type, 0:unused 1: ASSERT 2: not respond detect command
3465 * delay_time_ms, the simulate will delay time
3466 */
3467
3468struct wmi_force_fw_hang_cmd {
3469 u32 tlv_header;
3470 u32 type;
3471 u32 delay_time_ms;
3472};
3473
3474struct wmi_vdev_set_param_cmd {
3475 u32 tlv_header;
3476 u32 vdev_id;
3477 u32 param_id;
3478 u32 param_value;
3479} __packed;
3480
3481enum wmi_stats_id {
3482 WMI_REQUEST_PEER_STAT = BIT(0),
3483 WMI_REQUEST_AP_STAT = BIT(1),
3484 WMI_REQUEST_PDEV_STAT = BIT(2),
3485 WMI_REQUEST_VDEV_STAT = BIT(3),
3486 WMI_REQUEST_BCNFLT_STAT = BIT(4),
3487 WMI_REQUEST_VDEV_RATE_STAT = BIT(5),
3488 WMI_REQUEST_INST_STAT = BIT(6),
3489 WMI_REQUEST_MIB_STAT = BIT(7),
3490 WMI_REQUEST_RSSI_PER_CHAIN_STAT = BIT(8),
3491 WMI_REQUEST_CONGESTION_STAT = BIT(9),
3492 WMI_REQUEST_PEER_EXTD_STAT = BIT(10),
3493 WMI_REQUEST_BCN_STAT = BIT(11),
3494 WMI_REQUEST_BCN_STAT_RESET = BIT(12),
3495 WMI_REQUEST_PEER_EXTD2_STAT = BIT(13),
3496};
3497
3498struct wmi_request_stats_cmd {
3499 u32 tlv_header;
3500 enum wmi_stats_id stats_id;
3501 u32 vdev_id;
3502 struct wmi_mac_addr peer_macaddr;
3503 u32 pdev_id;
3504} __packed;
3505
3506struct wmi_get_pdev_temperature_cmd {
3507 u32 tlv_header;
3508 u32 param;
3509 u32 pdev_id;
3510} __packed;
3511
3512#define WMI_BEACON_TX_BUFFER_SIZE 512
3513
3514struct wmi_bcn_tmpl_cmd {
3515 u32 tlv_header;
3516 u32 vdev_id;
3517 u32 tim_ie_offset;
3518 u32 buf_len;
3519 u32 csa_switch_count_offset;
3520 u32 ext_csa_switch_count_offset;
3521 u32 csa_event_bitmap;
3522 u32 mbssid_ie_offset;
3523 u32 esp_ie_offset;
3524} __packed;
3525
3526struct wmi_key_seq_counter {
3527 u32 key_seq_counter_l;
3528 u32 key_seq_counter_h;
3529} __packed;
3530
3531struct wmi_vdev_install_key_cmd {
3532 u32 tlv_header;
3533 u32 vdev_id;
3534 struct wmi_mac_addr peer_macaddr;
3535 u32 key_idx;
3536 u32 key_flags;
3537 u32 key_cipher;
3538 struct wmi_key_seq_counter key_rsc_counter;
3539 struct wmi_key_seq_counter key_global_rsc_counter;
3540 struct wmi_key_seq_counter key_tsc_counter;
3541 u8 wpi_key_rsc_counter[16];
3542 u8 wpi_key_tsc_counter[16];
3543 u32 key_len;
3544 u32 key_txmic_len;
3545 u32 key_rxmic_len;
3546 u32 is_group_key_id_valid;
3547 u32 group_key_id;
3548
3549 /* Followed by key_data containing key followed by
3550 * tx mic and then rx mic
3551 */
3552} __packed;
3553
3554struct wmi_vdev_install_key_arg {
3555 u32 vdev_id;
3556 const u8 *macaddr;
3557 u32 key_idx;
3558 u32 key_flags;
3559 u32 key_cipher;
3560 u32 key_len;
3561 u32 key_txmic_len;
3562 u32 key_rxmic_len;
3563 u64 key_rsc_counter;
3564 const void *key_data;
3565};
3566
3567#define WMI_MAX_SUPPORTED_RATES 128
3568#define WMI_HOST_MAX_HECAP_PHY_SIZE 3
3569#define WMI_HOST_MAX_HE_RATE_SET 3
3570#define WMI_HECAP_TXRX_MCS_NSS_IDX_80 0
3571#define WMI_HECAP_TXRX_MCS_NSS_IDX_160 1
3572#define WMI_HECAP_TXRX_MCS_NSS_IDX_80_80 2
3573
3574struct wmi_rate_set_arg {
3575 u32 num_rates;
3576 u8 rates[WMI_MAX_SUPPORTED_RATES];
3577};
3578
3579struct peer_assoc_params {
3580 struct wmi_mac_addr peer_macaddr;
3581 u32 vdev_id;
3582 u32 peer_new_assoc;
3583 u32 peer_associd;
3584 u32 peer_flags;
3585 u32 peer_caps;
3586 u32 peer_listen_intval;
3587 u32 peer_ht_caps;
3588 u32 peer_max_mpdu;
3589 u32 peer_mpdu_density;
3590 u32 peer_rate_caps;
3591 u32 peer_nss;
3592 u32 peer_vht_caps;
3593 u32 peer_phymode;
3594 u32 peer_ht_info[2];
3595 struct wmi_rate_set_arg peer_legacy_rates;
3596 struct wmi_rate_set_arg peer_ht_rates;
3597 u32 rx_max_rate;
3598 u32 rx_mcs_set;
3599 u32 tx_max_rate;
3600 u32 tx_mcs_set;
3601 u8 vht_capable;
3602 u8 min_data_rate;
3603 u32 tx_max_mcs_nss;
3604 u32 peer_bw_rxnss_override;
3605 bool is_pmf_enabled;
3606 bool is_wme_set;
3607 bool qos_flag;
3608 bool apsd_flag;
3609 bool ht_flag;
3610 bool bw_40;
3611 bool bw_80;
3612 bool bw_160;
3613 bool stbc_flag;
3614 bool ldpc_flag;
3615 bool static_mimops_flag;
3616 bool dynamic_mimops_flag;
3617 bool spatial_mux_flag;
3618 bool vht_flag;
3619 bool vht_ng_flag;
3620 bool need_ptk_4_way;
3621 bool need_gtk_2_way;
3622 bool auth_flag;
3623 bool safe_mode_enabled;
3624 bool amsdu_disable;
3625 /* Use common structure */
3626 u8 peer_mac[ETH_ALEN];
3627
3628 bool he_flag;
3629 u32 peer_he_cap_macinfo[2];
3630 u32 peer_he_cap_macinfo_internal;
3631 u32 peer_he_caps_6ghz;
3632 u32 peer_he_ops;
3633 u32 peer_he_cap_phyinfo[WMI_HOST_MAX_HECAP_PHY_SIZE];
3634 u32 peer_he_mcs_count;
3635 u32 peer_he_rx_mcs_set[WMI_HOST_MAX_HE_RATE_SET];
3636 u32 peer_he_tx_mcs_set[WMI_HOST_MAX_HE_RATE_SET];
3637 bool twt_responder;
3638 bool twt_requester;
3639 bool is_assoc;
3640 struct ath11k_ppe_threshold peer_ppet;
3641};
3642
3643struct wmi_peer_assoc_complete_cmd {
3644 u32 tlv_header;
3645 struct wmi_mac_addr peer_macaddr;
3646 u32 vdev_id;
3647 u32 peer_new_assoc;
3648 u32 peer_associd;
3649 u32 peer_flags;
3650 u32 peer_caps;
3651 u32 peer_listen_intval;
3652 u32 peer_ht_caps;
3653 u32 peer_max_mpdu;
3654 u32 peer_mpdu_density;
3655 u32 peer_rate_caps;
3656 u32 peer_nss;
3657 u32 peer_vht_caps;
3658 u32 peer_phymode;
3659 u32 peer_ht_info[2];
3660 u32 num_peer_legacy_rates;
3661 u32 num_peer_ht_rates;
3662 u32 peer_bw_rxnss_override;
3663 struct wmi_ppe_threshold peer_ppet;
3664 u32 peer_he_cap_info;
3665 u32 peer_he_ops;
3666 u32 peer_he_cap_phy[WMI_MAX_HECAP_PHY_SIZE];
3667 u32 peer_he_mcs;
3668 u32 peer_he_cap_info_ext;
3669 u32 peer_he_cap_info_internal;
3670 u32 min_data_rate;
3671 u32 peer_he_caps_6ghz;
3672} __packed;
3673
3674struct wmi_stop_scan_cmd {
3675 u32 tlv_header;
3676 u32 requestor;
3677 u32 scan_id;
3678 u32 req_type;
3679 u32 vdev_id;
3680 u32 pdev_id;
3681};
3682
3683struct scan_chan_list_params {
3684 u32 pdev_id;
3685 u16 nallchans;
3686 struct channel_param ch_param[];
3687};
3688
3689struct wmi_scan_chan_list_cmd {
3690 u32 tlv_header;
3691 u32 num_scan_chans;
3692 u32 flags;
3693 u32 pdev_id;
3694} __packed;
3695
3696struct wmi_scan_prob_req_oui_cmd {
3697 u32 tlv_header;
3698 u32 prob_req_oui;
3699} __packed;
3700
3701#define WMI_MGMT_SEND_DOWNLD_LEN 64
3702
3703#define WMI_TX_PARAMS_DWORD0_POWER GENMASK(7, 0)
3704#define WMI_TX_PARAMS_DWORD0_MCS_MASK GENMASK(19, 8)
3705#define WMI_TX_PARAMS_DWORD0_NSS_MASK GENMASK(27, 20)
3706#define WMI_TX_PARAMS_DWORD0_RETRY_LIMIT GENMASK(31, 28)
3707
3708#define WMI_TX_PARAMS_DWORD1_CHAIN_MASK GENMASK(7, 0)
3709#define WMI_TX_PARAMS_DWORD1_BW_MASK GENMASK(14, 8)
3710#define WMI_TX_PARAMS_DWORD1_PREAMBLE_TYPE GENMASK(19, 15)
3711#define WMI_TX_PARAMS_DWORD1_FRAME_TYPE BIT(20)
3712#define WMI_TX_PARAMS_DWORD1_RSVD GENMASK(31, 21)
3713
3714struct wmi_mgmt_send_params {
3715 u32 tlv_header;
3716 u32 tx_params_dword0;
3717 u32 tx_params_dword1;
3718};
3719
3720struct wmi_mgmt_send_cmd {
3721 u32 tlv_header;
3722 u32 vdev_id;
3723 u32 desc_id;
3724 u32 chanfreq;
3725 u32 paddr_lo;
3726 u32 paddr_hi;
3727 u32 frame_len;
3728 u32 buf_len;
3729 u32 tx_params_valid;
3730
3731 /* This TLV is followed by struct wmi_mgmt_frame */
3732
3733 /* Followed by struct wmi_mgmt_send_params */
3734} __packed;
3735
3736struct wmi_sta_powersave_mode_cmd {
3737 u32 tlv_header;
3738 u32 vdev_id;
3739 u32 sta_ps_mode;
3740};
3741
3742struct wmi_sta_smps_force_mode_cmd {
3743 u32 tlv_header;
3744 u32 vdev_id;
3745 u32 forced_mode;
3746};
3747
3748struct wmi_sta_smps_param_cmd {
3749 u32 tlv_header;
3750 u32 vdev_id;
3751 u32 param;
3752 u32 value;
3753};
3754
3755struct wmi_bcn_prb_info {
3756 u32 tlv_header;
3757 u32 caps;
3758 u32 erp;
3759} __packed;
3760
3761enum {
3762 WMI_PDEV_SUSPEND,
3763 WMI_PDEV_SUSPEND_AND_DISABLE_INTR,
3764};
3765
3766struct green_ap_ps_params {
3767 u32 value;
3768};
3769
3770struct wmi_pdev_green_ap_ps_enable_cmd_param {
3771 u32 tlv_header;
3772 u32 pdev_id;
3773 u32 enable;
3774};
3775
3776struct ap_ps_params {
3777 u32 vdev_id;
3778 u32 param;
3779 u32 value;
3780};
3781
3782struct vdev_set_params {
3783 u32 if_id;
3784 u32 param_id;
3785 u32 param_value;
3786};
3787
3788struct stats_request_params {
3789 u32 stats_id;
3790 u32 vdev_id;
3791 u32 pdev_id;
3792};
3793
3794struct wmi_set_current_country_params {
3795 u8 alpha2[3];
3796};
3797
3798struct wmi_set_current_country_cmd {
3799 u32 tlv_header;
3800 u32 pdev_id;
3801 u32 new_alpha2;
3802} __packed;
3803
3804enum set_init_cc_type {
3805 WMI_COUNTRY_INFO_TYPE_ALPHA,
3806 WMI_COUNTRY_INFO_TYPE_COUNTRY_CODE,
3807 WMI_COUNTRY_INFO_TYPE_REGDOMAIN,
3808};
3809
3810enum set_init_cc_flags {
3811 INVALID_CC,
3812 CC_IS_SET,
3813 REGDMN_IS_SET,
3814 ALPHA_IS_SET,
3815};
3816
3817struct wmi_init_country_params {
3818 union {
3819 u16 country_code;
3820 u16 regdom_id;
3821 u8 alpha2[3];
3822 } cc_info;
3823 enum set_init_cc_flags flags;
3824};
3825
3826struct wmi_init_country_cmd {
3827 u32 tlv_header;
3828 u32 pdev_id;
3829 u32 init_cc_type;
3830 union {
3831 u32 country_code;
3832 u32 regdom_id;
3833 u32 alpha2;
3834 } cc_info;
3835} __packed;
3836
3837struct wmi_11d_scan_start_params {
3838 u32 vdev_id;
3839 u32 scan_period_msec;
3840 u32 start_interval_msec;
3841};
3842
3843struct wmi_11d_scan_start_cmd {
3844 u32 tlv_header;
3845 u32 vdev_id;
3846 u32 scan_period_msec;
3847 u32 start_interval_msec;
3848} __packed;
3849
3850struct wmi_11d_scan_stop_cmd {
3851 u32 tlv_header;
3852 u32 vdev_id;
3853} __packed;
3854
3855struct wmi_11d_new_cc_ev {
3856 u32 new_alpha2;
3857} __packed;
3858
3859#define THERMAL_LEVELS 1
3860struct tt_level_config {
3861 u32 tmplwm;
3862 u32 tmphwm;
3863 u32 dcoffpercent;
3864 u32 priority;
3865};
3866
3867struct thermal_mitigation_params {
3868 u32 pdev_id;
3869 u32 enable;
3870 u32 dc;
3871 u32 dc_per_event;
3872 struct tt_level_config levelconf[THERMAL_LEVELS];
3873};
3874
3875struct wmi_therm_throt_config_request_cmd {
3876 u32 tlv_header;
3877 u32 pdev_id;
3878 u32 enable;
3879 u32 dc;
3880 u32 dc_per_event;
3881 u32 therm_throt_levels;
3882} __packed;
3883
3884struct wmi_therm_throt_level_config_info {
3885 u32 tlv_header;
3886 u32 temp_lwm;
3887 u32 temp_hwm;
3888 u32 dc_off_percent;
3889 u32 prio;
3890} __packed;
3891
3892struct wmi_delba_send_cmd {
3893 u32 tlv_header;
3894 u32 vdev_id;
3895 struct wmi_mac_addr peer_macaddr;
3896 u32 tid;
3897 u32 initiator;
3898 u32 reasoncode;
3899} __packed;
3900
3901struct wmi_addba_setresponse_cmd {
3902 u32 tlv_header;
3903 u32 vdev_id;
3904 struct wmi_mac_addr peer_macaddr;
3905 u32 tid;
3906 u32 statuscode;
3907} __packed;
3908
3909struct wmi_addba_send_cmd {
3910 u32 tlv_header;
3911 u32 vdev_id;
3912 struct wmi_mac_addr peer_macaddr;
3913 u32 tid;
3914 u32 buffersize;
3915} __packed;
3916
3917struct wmi_addba_clear_resp_cmd {
3918 u32 tlv_header;
3919 u32 vdev_id;
3920 struct wmi_mac_addr peer_macaddr;
3921} __packed;
3922
3923struct wmi_pdev_pktlog_filter_info {
3924 u32 tlv_header;
3925 struct wmi_mac_addr peer_macaddr;
3926} __packed;
3927
3928struct wmi_pdev_pktlog_filter_cmd {
3929 u32 tlv_header;
3930 u32 pdev_id;
3931 u32 enable;
3932 u32 filter_type;
3933 u32 num_mac;
3934} __packed;
3935
3936enum ath11k_wmi_pktlog_enable {
3937 ATH11K_WMI_PKTLOG_ENABLE_AUTO = 0,
3938 ATH11K_WMI_PKTLOG_ENABLE_FORCE = 1,
3939};
3940
3941struct wmi_pktlog_enable_cmd {
3942 u32 tlv_header;
3943 u32 pdev_id;
3944 u32 evlist; /* WMI_PKTLOG_EVENT */
3945 u32 enable;
3946} __packed;
3947
3948struct wmi_pktlog_disable_cmd {
3949 u32 tlv_header;
3950 u32 pdev_id;
3951} __packed;
3952
3953#define DFS_PHYERR_UNIT_TEST_CMD 0
3954#define DFS_UNIT_TEST_MODULE 0x2b
3955#define DFS_UNIT_TEST_TOKEN 0xAA
3956
3957enum dfs_test_args_idx {
3958 DFS_TEST_CMDID = 0,
3959 DFS_TEST_PDEV_ID,
3960 DFS_TEST_RADAR_PARAM,
3961 DFS_MAX_TEST_ARGS,
3962};
3963
3964struct wmi_dfs_unit_test_arg {
3965 u32 cmd_id;
3966 u32 pdev_id;
3967 u32 radar_param;
3968};
3969
3970struct wmi_unit_test_cmd {
3971 u32 tlv_header;
3972 u32 vdev_id;
3973 u32 module_id;
3974 u32 num_args;
3975 u32 diag_token;
3976 /* Followed by test args*/
3977} __packed;
3978
3979#define MAX_SUPPORTED_RATES 128
3980
3981#define WMI_PEER_AUTH 0x00000001
3982#define WMI_PEER_QOS 0x00000002
3983#define WMI_PEER_NEED_PTK_4_WAY 0x00000004
3984#define WMI_PEER_NEED_GTK_2_WAY 0x00000010
3985#define WMI_PEER_HE 0x00000400
3986#define WMI_PEER_APSD 0x00000800
3987#define WMI_PEER_HT 0x00001000
3988#define WMI_PEER_40MHZ 0x00002000
3989#define WMI_PEER_STBC 0x00008000
3990#define WMI_PEER_LDPC 0x00010000
3991#define WMI_PEER_DYN_MIMOPS 0x00020000
3992#define WMI_PEER_STATIC_MIMOPS 0x00040000
3993#define WMI_PEER_SPATIAL_MUX 0x00200000
3994#define WMI_PEER_TWT_REQ 0x00400000
3995#define WMI_PEER_TWT_RESP 0x00800000
3996#define WMI_PEER_VHT 0x02000000
3997#define WMI_PEER_80MHZ 0x04000000
3998#define WMI_PEER_PMF 0x08000000
3999/* TODO: Place holder for WLAN_PEER_F_PS_PRESEND_REQUIRED = 0x10000000.
4000 * Need to be cleaned up
4001 */
4002#define WMI_PEER_IS_P2P_CAPABLE 0x20000000
4003#define WMI_PEER_160MHZ 0x40000000
4004#define WMI_PEER_SAFEMODE_EN 0x80000000
4005
4006struct beacon_tmpl_params {
4007 u8 vdev_id;
4008 u32 tim_ie_offset;
4009 u32 tmpl_len;
4010 u32 tmpl_len_aligned;
4011 u32 csa_switch_count_offset;
4012 u32 ext_csa_switch_count_offset;
4013 u8 *frm;
4014};
4015
4016struct wmi_rate_set {
4017 u32 num_rates;
4018 u32 rates[(MAX_SUPPORTED_RATES / 4) + 1];
4019};
4020
4021struct wmi_vht_rate_set {
4022 u32 tlv_header;
4023 u32 rx_max_rate;
4024 u32 rx_mcs_set;
4025 u32 tx_max_rate;
4026 u32 tx_mcs_set;
4027 u32 tx_max_mcs_nss;
4028} __packed;
4029
4030struct wmi_he_rate_set {
4031 u32 tlv_header;
4032
4033 /* MCS at which the peer can receive */
4034 u32 rx_mcs_set;
4035
4036 /* MCS at which the peer can transmit */
4037 u32 tx_mcs_set;
4038} __packed;
4039
4040#define MAX_REG_RULES 10
4041#define REG_ALPHA2_LEN 2
4042
4043enum wmi_start_event_param {
4044 WMI_VDEV_START_RESP_EVENT = 0,
4045 WMI_VDEV_RESTART_RESP_EVENT,
4046};
4047
4048struct wmi_vdev_start_resp_event {
4049 u32 vdev_id;
4050 u32 requestor_id;
4051 enum wmi_start_event_param resp_type;
4052 u32 status;
4053 u32 chain_mask;
4054 u32 smps_mode;
4055 union {
4056 u32 mac_id;
4057 u32 pdev_id;
4058 };
4059 u32 cfgd_tx_streams;
4060 u32 cfgd_rx_streams;
4061} __packed;
4062
4063/* VDEV start response status codes */
4064enum wmi_vdev_start_resp_status_code {
4065 WMI_VDEV_START_RESPONSE_STATUS_SUCCESS = 0,
4066 WMI_VDEV_START_RESPONSE_INVALID_VDEVID = 1,
4067 WMI_VDEV_START_RESPONSE_NOT_SUPPORTED = 2,
4068 WMI_VDEV_START_RESPONSE_DFS_VIOLATION = 3,
4069 WMI_VDEV_START_RESPONSE_INVALID_REGDOMAIN = 4,
4070};
4071
4072;
4073enum cc_setting_code {
4074 REG_SET_CC_STATUS_PASS = 0,
4075 REG_CURRENT_ALPHA2_NOT_FOUND = 1,
4076 REG_INIT_ALPHA2_NOT_FOUND = 2,
4077 REG_SET_CC_CHANGE_NOT_ALLOWED = 3,
4078 REG_SET_CC_STATUS_NO_MEMORY = 4,
4079 REG_SET_CC_STATUS_FAIL = 5,
4080};
4081
4082/* Regaulatory Rule Flags Passed by FW */
4083#define REGULATORY_CHAN_DISABLED BIT(0)
4084#define REGULATORY_CHAN_NO_IR BIT(1)
4085#define REGULATORY_CHAN_RADAR BIT(3)
4086#define REGULATORY_CHAN_NO_OFDM BIT(6)
4087#define REGULATORY_CHAN_INDOOR_ONLY BIT(9)
4088
4089#define REGULATORY_CHAN_NO_HT40 BIT(4)
4090#define REGULATORY_CHAN_NO_80MHZ BIT(7)
4091#define REGULATORY_CHAN_NO_160MHZ BIT(8)
4092#define REGULATORY_CHAN_NO_20MHZ BIT(11)
4093#define REGULATORY_CHAN_NO_10MHZ BIT(12)
4094
4095enum {
4096 WMI_REG_SET_CC_STATUS_PASS = 0,
4097 WMI_REG_CURRENT_ALPHA2_NOT_FOUND = 1,
4098 WMI_REG_INIT_ALPHA2_NOT_FOUND = 2,
4099 WMI_REG_SET_CC_CHANGE_NOT_ALLOWED = 3,
4100 WMI_REG_SET_CC_STATUS_NO_MEMORY = 4,
4101 WMI_REG_SET_CC_STATUS_FAIL = 5,
4102};
4103
4104struct cur_reg_rule {
4105 u16 start_freq;
4106 u16 end_freq;
4107 u16 max_bw;
4108 u8 reg_power;
4109 u8 ant_gain;
4110 u16 flags;
4111};
4112
4113struct cur_regulatory_info {
4114 enum cc_setting_code status_code;
4115 u8 num_phy;
4116 u8 phy_id;
4117 u16 reg_dmn_pair;
4118 u16 ctry_code;
4119 u8 alpha2[REG_ALPHA2_LEN + 1];
4120 u32 dfs_region;
4121 u32 phybitmap;
4122 u32 min_bw_2g;
4123 u32 max_bw_2g;
4124 u32 min_bw_5g;
4125 u32 max_bw_5g;
4126 u32 num_2g_reg_rules;
4127 u32 num_5g_reg_rules;
4128 struct cur_reg_rule *reg_rules_2g_ptr;
4129 struct cur_reg_rule *reg_rules_5g_ptr;
4130};
4131
4132struct wmi_reg_chan_list_cc_event {
4133 u32 status_code;
4134 u32 phy_id;
4135 u32 alpha2;
4136 u32 num_phy;
4137 u32 country_id;
4138 u32 domain_code;
4139 u32 dfs_region;
4140 u32 phybitmap;
4141 u32 min_bw_2g;
4142 u32 max_bw_2g;
4143 u32 min_bw_5g;
4144 u32 max_bw_5g;
4145 u32 num_2g_reg_rules;
4146 u32 num_5g_reg_rules;
4147} __packed;
4148
4149struct wmi_regulatory_rule_struct {
4150 u32 tlv_header;
4151 u32 freq_info;
4152 u32 bw_pwr_info;
4153 u32 flag_info;
4154};
4155
4156struct wmi_vdev_delete_resp_event {
4157 u32 vdev_id;
4158} __packed;
4159
4160struct wmi_peer_delete_resp_event {
4161 u32 vdev_id;
4162 struct wmi_mac_addr peer_macaddr;
4163} __packed;
4164
4165struct wmi_bcn_tx_status_event {
4166 u32 vdev_id;
4167 u32 tx_status;
4168} __packed;
4169
4170struct wmi_vdev_stopped_event {
4171 u32 vdev_id;
4172} __packed;
4173
4174struct wmi_pdev_bss_chan_info_event {
4175 u32 freq; /* Units in MHz */
4176 u32 noise_floor; /* units are dBm */
4177 /* rx clear - how often the channel was unused */
4178 u32 rx_clear_count_low;
4179 u32 rx_clear_count_high;
4180 /* cycle count - elapsed time during measured period, in clock ticks */
4181 u32 cycle_count_low;
4182 u32 cycle_count_high;
4183 /* tx cycle count - elapsed time spent in tx, in clock ticks */
4184 u32 tx_cycle_count_low;
4185 u32 tx_cycle_count_high;
4186 /* rx cycle count - elapsed time spent in rx, in clock ticks */
4187 u32 rx_cycle_count_low;
4188 u32 rx_cycle_count_high;
4189 /*rx_cycle cnt for my bss in 64bits format */
4190 u32 rx_bss_cycle_count_low;
4191 u32 rx_bss_cycle_count_high;
4192 u32 pdev_id;
4193} __packed;
4194
4195#define WMI_VDEV_INSTALL_KEY_COMPL_STATUS_SUCCESS 0
4196
4197struct wmi_vdev_install_key_compl_event {
4198 u32 vdev_id;
4199 struct wmi_mac_addr peer_macaddr;
4200 u32 key_idx;
4201 u32 key_flags;
4202 u32 status;
4203} __packed;
4204
4205struct wmi_vdev_install_key_complete_arg {
4206 u32 vdev_id;
4207 const u8 *macaddr;
4208 u32 key_idx;
4209 u32 key_flags;
4210 u32 status;
4211};
4212
4213struct wmi_peer_assoc_conf_event {
4214 u32 vdev_id;
4215 struct wmi_mac_addr peer_macaddr;
4216} __packed;
4217
4218struct wmi_peer_assoc_conf_arg {
4219 u32 vdev_id;
4220 const u8 *macaddr;
4221};
4222
4223struct wmi_fils_discovery_event {
4224 u32 vdev_id;
4225 u32 fils_tt;
4226 u32 tbtt;
4227} __packed;
4228
4229struct wmi_probe_resp_tx_status_event {
4230 u32 vdev_id;
4231 u32 tx_status;
4232} __packed;
4233
4234/*
4235 * PDEV statistics
4236 */
4237struct wmi_pdev_stats_base {
4238 s32 chan_nf;
4239 u32 tx_frame_count; /* Cycles spent transmitting frames */
4240 u32 rx_frame_count; /* Cycles spent receiving frames */
4241 u32 rx_clear_count; /* Total channel busy time, evidently */
4242 u32 cycle_count; /* Total on-channel time */
4243 u32 phy_err_count;
4244 u32 chan_tx_pwr;
4245} __packed;
4246
4247struct wmi_pdev_stats_extra {
4248 u32 ack_rx_bad;
4249 u32 rts_bad;
4250 u32 rts_good;
4251 u32 fcs_bad;
4252 u32 no_beacons;
4253 u32 mib_int_count;
4254} __packed;
4255
4256struct wmi_pdev_stats_tx {
4257 /* Num HTT cookies queued to dispatch list */
4258 s32 comp_queued;
4259
4260 /* Num HTT cookies dispatched */
4261 s32 comp_delivered;
4262
4263 /* Num MSDU queued to WAL */
4264 s32 msdu_enqued;
4265
4266 /* Num MPDU queue to WAL */
4267 s32 mpdu_enqued;
4268
4269 /* Num MSDUs dropped by WMM limit */
4270 s32 wmm_drop;
4271
4272 /* Num Local frames queued */
4273 s32 local_enqued;
4274
4275 /* Num Local frames done */
4276 s32 local_freed;
4277
4278 /* Num queued to HW */
4279 s32 hw_queued;
4280
4281 /* Num PPDU reaped from HW */
4282 s32 hw_reaped;
4283
4284 /* Num underruns */
4285 s32 underrun;
4286
4287 /* Num hw paused */
4288 u32 hw_paused;
4289
4290 /* Num PPDUs cleaned up in TX abort */
4291 s32 tx_abort;
4292
4293 /* Num MPDUs requeued by SW */
4294 s32 mpdus_requeued;
4295
4296 /* excessive retries */
4297 u32 tx_ko;
4298
4299 u32 tx_xretry;
4300
4301 /* data hw rate code */
4302 u32 data_rc;
4303
4304 /* Scheduler self triggers */
4305 u32 self_triggers;
4306
4307 /* frames dropped due to excessive sw retries */
4308 u32 sw_retry_failure;
4309
4310 /* illegal rate phy errors */
4311 u32 illgl_rate_phy_err;
4312
4313 /* wal pdev continuous xretry */
4314 u32 pdev_cont_xretry;
4315
4316 /* wal pdev tx timeouts */
4317 u32 pdev_tx_timeout;
4318
4319 /* wal pdev resets */
4320 u32 pdev_resets;
4321
4322 /* frames dropped due to non-availability of stateless TIDs */
4323 u32 stateless_tid_alloc_failure;
4324
4325 /* PhY/BB underrun */
4326 u32 phy_underrun;
4327
4328 /* MPDU is more than txop limit */
4329 u32 txop_ovf;
4330
4331 /* Num sequences posted */
4332 u32 seq_posted;
4333
4334 /* Num sequences failed in queueing */
4335 u32 seq_failed_queueing;
4336
4337 /* Num sequences completed */
4338 u32 seq_completed;
4339
4340 /* Num sequences restarted */
4341 u32 seq_restarted;
4342
4343 /* Num of MU sequences posted */
4344 u32 mu_seq_posted;
4345
4346 /* Num MPDUs flushed by SW, HWPAUSED, SW TXABORT
4347 * (Reset,channel change)
4348 */
4349 s32 mpdus_sw_flush;
4350
4351 /* Num MPDUs filtered by HW, all filter condition (TTL expired) */
4352 s32 mpdus_hw_filter;
4353
4354 /* Num MPDUs truncated by PDG (TXOP, TBTT,
4355 * PPDU_duration based on rate, dyn_bw)
4356 */
4357 s32 mpdus_truncated;
4358
4359 /* Num MPDUs that was tried but didn't receive ACK or BA */
4360 s32 mpdus_ack_failed;
4361
4362 /* Num MPDUs that was dropped du to expiry. */
4363 s32 mpdus_expired;
4364} __packed;
4365
4366struct wmi_pdev_stats_rx {
4367 /* Cnts any change in ring routing mid-ppdu */
4368 s32 mid_ppdu_route_change;
4369
4370 /* Total number of statuses processed */
4371 s32 status_rcvd;
4372
4373 /* Extra frags on rings 0-3 */
4374 s32 r0_frags;
4375 s32 r1_frags;
4376 s32 r2_frags;
4377 s32 r3_frags;
4378
4379 /* MSDUs / MPDUs delivered to HTT */
4380 s32 htt_msdus;
4381 s32 htt_mpdus;
4382
4383 /* MSDUs / MPDUs delivered to local stack */
4384 s32 loc_msdus;
4385 s32 loc_mpdus;
4386
4387 /* AMSDUs that have more MSDUs than the status ring size */
4388 s32 oversize_amsdu;
4389
4390 /* Number of PHY errors */
4391 s32 phy_errs;
4392
4393 /* Number of PHY errors drops */
4394 s32 phy_err_drop;
4395
4396 /* Number of mpdu errors - FCS, MIC, ENC etc. */
4397 s32 mpdu_errs;
4398
4399 /* Num overflow errors */
4400 s32 rx_ovfl_errs;
4401} __packed;
4402
4403struct wmi_pdev_stats {
4404 struct wmi_pdev_stats_base base;
4405 struct wmi_pdev_stats_tx tx;
4406 struct wmi_pdev_stats_rx rx;
4407} __packed;
4408
4409#define WLAN_MAX_AC 4
4410#define MAX_TX_RATE_VALUES 10
4411#define MAX_TX_RATE_VALUES 10
4412
4413struct wmi_vdev_stats {
4414 u32 vdev_id;
4415 u32 beacon_snr;
4416 u32 data_snr;
4417 u32 num_tx_frames[WLAN_MAX_AC];
4418 u32 num_rx_frames;
4419 u32 num_tx_frames_retries[WLAN_MAX_AC];
4420 u32 num_tx_frames_failures[WLAN_MAX_AC];
4421 u32 num_rts_fail;
4422 u32 num_rts_success;
4423 u32 num_rx_err;
4424 u32 num_rx_discard;
4425 u32 num_tx_not_acked;
4426 u32 tx_rate_history[MAX_TX_RATE_VALUES];
4427 u32 beacon_rssi_history[MAX_TX_RATE_VALUES];
4428} __packed;
4429
4430struct wmi_bcn_stats {
4431 u32 vdev_id;
4432 u32 tx_bcn_succ_cnt;
4433 u32 tx_bcn_outage_cnt;
4434} __packed;
4435
4436struct wmi_stats_event {
4437 u32 stats_id;
4438 u32 num_pdev_stats;
4439 u32 num_vdev_stats;
4440 u32 num_peer_stats;
4441 u32 num_bcnflt_stats;
4442 u32 num_chan_stats;
4443 u32 num_mib_stats;
4444 u32 pdev_id;
4445 u32 num_bcn_stats;
4446 u32 num_peer_extd_stats;
4447 u32 num_peer_extd2_stats;
4448} __packed;
4449
4450struct wmi_rssi_stats {
4451 u32 vdev_id;
4452 u32 rssi_avg_beacon[WMI_MAX_CHAINS];
4453 u32 rssi_avg_data[WMI_MAX_CHAINS];
4454 struct wmi_mac_addr peer_macaddr;
4455} __packed;
4456
4457struct wmi_per_chain_rssi_stats {
4458 u32 num_per_chain_rssi_stats;
4459} __packed;
4460
4461struct wmi_pdev_ctl_failsafe_chk_event {
4462 u32 pdev_id;
4463 u32 ctl_failsafe_status;
4464} __packed;
4465
4466struct wmi_pdev_csa_switch_ev {
4467 u32 pdev_id;
4468 u32 current_switch_count;
4469 u32 num_vdevs;
4470} __packed;
4471
4472struct wmi_pdev_radar_ev {
4473 u32 pdev_id;
4474 u32 detection_mode;
4475 u32 chan_freq;
4476 u32 chan_width;
4477 u32 detector_id;
4478 u32 segment_id;
4479 u32 timestamp;
4480 u32 is_chirp;
4481 s32 freq_offset;
4482 s32 sidx;
4483} __packed;
4484
4485struct wmi_pdev_temperature_event {
4486 /* temperature value in Celsius degree */
4487 s32 temp;
4488 u32 pdev_id;
4489} __packed;
4490
4491#define WMI_RX_STATUS_OK 0x00
4492#define WMI_RX_STATUS_ERR_CRC 0x01
4493#define WMI_RX_STATUS_ERR_DECRYPT 0x08
4494#define WMI_RX_STATUS_ERR_MIC 0x10
4495#define WMI_RX_STATUS_ERR_KEY_CACHE_MISS 0x20
4496
4497#define WLAN_MGMT_TXRX_HOST_MAX_ANTENNA 4
4498
4499struct mgmt_rx_event_params {
4500 u32 chan_freq;
4501 u32 channel;
4502 u32 snr;
4503 u8 rssi_ctl[WLAN_MGMT_TXRX_HOST_MAX_ANTENNA];
4504 u32 rate;
4505 enum wmi_phy_mode phy_mode;
4506 u32 buf_len;
4507 int status;
4508 u32 flags;
4509 int rssi;
4510 u32 tsf_delta;
4511 u8 pdev_id;
4512};
4513
4514#define ATH_MAX_ANTENNA 4
4515
4516struct wmi_mgmt_rx_hdr {
4517 u32 channel;
4518 u32 snr;
4519 u32 rate;
4520 u32 phy_mode;
4521 u32 buf_len;
4522 u32 status;
4523 u32 rssi_ctl[ATH_MAX_ANTENNA];
4524 u32 flags;
4525 int rssi;
4526 u32 tsf_delta;
4527 u32 rx_tsf_l32;
4528 u32 rx_tsf_u32;
4529 u32 pdev_id;
4530 u32 chan_freq;
4531} __packed;
4532
4533#define MAX_ANTENNA_EIGHT 8
4534
4535struct wmi_rssi_ctl_ext {
4536 u32 tlv_header;
4537 u32 rssi_ctl_ext[MAX_ANTENNA_EIGHT - ATH_MAX_ANTENNA];
4538};
4539
4540struct wmi_mgmt_tx_compl_event {
4541 u32 desc_id;
4542 u32 status;
4543 u32 pdev_id;
4544} __packed;
4545
4546struct wmi_scan_event {
4547 u32 event_type; /* %WMI_SCAN_EVENT_ */
4548 u32 reason; /* %WMI_SCAN_REASON_ */
4549 u32 channel_freq; /* only valid for WMI_SCAN_EVENT_FOREIGN_CHANNEL */
4550 u32 scan_req_id;
4551 u32 scan_id;
4552 u32 vdev_id;
4553 /* TSF Timestamp when the scan event (%WMI_SCAN_EVENT_) is completed
4554 * In case of AP it is TSF of the AP vdev
4555 * In case of STA connected state, this is the TSF of the AP
4556 * In case of STA not connected, it will be the free running HW timer
4557 */
4558 u32 tsf_timestamp;
4559} __packed;
4560
4561struct wmi_peer_sta_kickout_arg {
4562 const u8 *mac_addr;
4563};
4564
4565struct wmi_peer_sta_kickout_event {
4566 struct wmi_mac_addr peer_macaddr;
4567} __packed;
4568
4569enum wmi_roam_reason {
4570 WMI_ROAM_REASON_BETTER_AP = 1,
4571 WMI_ROAM_REASON_BEACON_MISS = 2,
4572 WMI_ROAM_REASON_LOW_RSSI = 3,
4573 WMI_ROAM_REASON_SUITABLE_AP_FOUND = 4,
4574 WMI_ROAM_REASON_HO_FAILED = 5,
4575
4576 /* keep last */
4577 WMI_ROAM_REASON_MAX,
4578};
4579
4580struct wmi_roam_event {
4581 u32 vdev_id;
4582 u32 reason;
4583 u32 rssi;
4584} __packed;
4585
4586#define WMI_CHAN_INFO_START_RESP 0
4587#define WMI_CHAN_INFO_END_RESP 1
4588
4589struct wmi_chan_info_event {
4590 u32 err_code;
4591 u32 freq;
4592 u32 cmd_flags;
4593 u32 noise_floor;
4594 u32 rx_clear_count;
4595 u32 cycle_count;
4596 u32 chan_tx_pwr_range;
4597 u32 chan_tx_pwr_tp;
4598 u32 rx_frame_count;
4599 u32 my_bss_rx_cycle_count;
4600 u32 rx_11b_mode_data_duration;
4601 u32 tx_frame_cnt;
4602 u32 mac_clk_mhz;
4603 u32 vdev_id;
4604} __packed;
4605
4606struct ath11k_targ_cap {
4607 u32 phy_capability;
4608 u32 max_frag_entry;
4609 u32 num_rf_chains;
4610 u32 ht_cap_info;
4611 u32 vht_cap_info;
4612 u32 vht_supp_mcs;
4613 u32 hw_min_tx_power;
4614 u32 hw_max_tx_power;
4615 u32 sys_cap_info;
4616 u32 min_pkt_size_enable;
4617 u32 max_bcn_ie_size;
4618 u32 max_num_scan_channels;
4619 u32 max_supported_macs;
4620 u32 wmi_fw_sub_feat_caps;
4621 u32 txrx_chainmask;
4622 u32 default_dbs_hw_mode_index;
4623 u32 num_msdu_desc;
4624};
4625
4626enum wmi_vdev_type {
4627 WMI_VDEV_TYPE_AP = 1,
4628 WMI_VDEV_TYPE_STA = 2,
4629 WMI_VDEV_TYPE_IBSS = 3,
4630 WMI_VDEV_TYPE_MONITOR = 4,
4631};
4632
4633enum wmi_vdev_subtype {
4634 WMI_VDEV_SUBTYPE_NONE,
4635 WMI_VDEV_SUBTYPE_P2P_DEVICE,
4636 WMI_VDEV_SUBTYPE_P2P_CLIENT,
4637 WMI_VDEV_SUBTYPE_P2P_GO,
4638 WMI_VDEV_SUBTYPE_PROXY_STA,
4639 WMI_VDEV_SUBTYPE_MESH_NON_11S,
4640 WMI_VDEV_SUBTYPE_MESH_11S,
4641};
4642
4643enum wmi_sta_powersave_param {
4644 WMI_STA_PS_PARAM_RX_WAKE_POLICY = 0,
4645 WMI_STA_PS_PARAM_TX_WAKE_THRESHOLD = 1,
4646 WMI_STA_PS_PARAM_PSPOLL_COUNT = 2,
4647 WMI_STA_PS_PARAM_INACTIVITY_TIME = 3,
4648 WMI_STA_PS_PARAM_UAPSD = 4,
4649};
4650
4651#define WMI_UAPSD_AC_TYPE_DELI 0
4652#define WMI_UAPSD_AC_TYPE_TRIG 1
4653
4654#define WMI_UAPSD_AC_BIT_MASK(ac, type) \
4655 ((type == WMI_UAPSD_AC_TYPE_DELI) ? \
4656 (1 << (ac << 1)) : (1 << ((ac << 1) + 1)))
4657
4658enum wmi_sta_ps_param_uapsd {
4659 WMI_STA_PS_UAPSD_AC0_DELIVERY_EN = (1 << 0),
4660 WMI_STA_PS_UAPSD_AC0_TRIGGER_EN = (1 << 1),
4661 WMI_STA_PS_UAPSD_AC1_DELIVERY_EN = (1 << 2),
4662 WMI_STA_PS_UAPSD_AC1_TRIGGER_EN = (1 << 3),
4663 WMI_STA_PS_UAPSD_AC2_DELIVERY_EN = (1 << 4),
4664 WMI_STA_PS_UAPSD_AC2_TRIGGER_EN = (1 << 5),
4665 WMI_STA_PS_UAPSD_AC3_DELIVERY_EN = (1 << 6),
4666 WMI_STA_PS_UAPSD_AC3_TRIGGER_EN = (1 << 7),
4667};
4668
4669#define WMI_STA_UAPSD_MAX_INTERVAL_MSEC UINT_MAX
4670
4671struct wmi_sta_uapsd_auto_trig_param {
4672 u32 wmm_ac;
4673 u32 user_priority;
4674 u32 service_interval;
4675 u32 suspend_interval;
4676 u32 delay_interval;
4677};
4678
4679struct wmi_sta_uapsd_auto_trig_cmd_fixed_param {
4680 u32 vdev_id;
4681 struct wmi_mac_addr peer_macaddr;
4682 u32 num_ac;
4683};
4684
4685struct wmi_sta_uapsd_auto_trig_arg {
4686 u32 wmm_ac;
4687 u32 user_priority;
4688 u32 service_interval;
4689 u32 suspend_interval;
4690 u32 delay_interval;
4691};
4692
4693enum wmi_sta_ps_param_tx_wake_threshold {
4694 WMI_STA_PS_TX_WAKE_THRESHOLD_NEVER = 0,
4695 WMI_STA_PS_TX_WAKE_THRESHOLD_ALWAYS = 1,
4696
4697 /* Values greater than one indicate that many TX attempts per beacon
4698 * interval before the STA will wake up
4699 */
4700};
4701
4702/* The maximum number of PS-Poll frames the FW will send in response to
4703 * traffic advertised in TIM before waking up (by sending a null frame with PS
4704 * = 0). Value 0 has a special meaning: there is no maximum count and the FW
4705 * will send as many PS-Poll as are necessary to retrieve buffered BU. This
4706 * parameter is used when the RX wake policy is
4707 * WMI_STA_PS_RX_WAKE_POLICY_POLL_UAPSD and ignored when the RX wake
4708 * policy is WMI_STA_PS_RX_WAKE_POLICY_WAKE.
4709 */
4710enum wmi_sta_ps_param_pspoll_count {
4711 WMI_STA_PS_PSPOLL_COUNT_NO_MAX = 0,
4712 /* Values greater than 0 indicate the maximum number of PS-Poll frames
4713 * FW will send before waking up.
4714 */
4715};
4716
4717/* U-APSD configuration of peer station from (re)assoc request and TSPECs */
4718enum wmi_ap_ps_param_uapsd {
4719 WMI_AP_PS_UAPSD_AC0_DELIVERY_EN = (1 << 0),
4720 WMI_AP_PS_UAPSD_AC0_TRIGGER_EN = (1 << 1),
4721 WMI_AP_PS_UAPSD_AC1_DELIVERY_EN = (1 << 2),
4722 WMI_AP_PS_UAPSD_AC1_TRIGGER_EN = (1 << 3),
4723 WMI_AP_PS_UAPSD_AC2_DELIVERY_EN = (1 << 4),
4724 WMI_AP_PS_UAPSD_AC2_TRIGGER_EN = (1 << 5),
4725 WMI_AP_PS_UAPSD_AC3_DELIVERY_EN = (1 << 6),
4726 WMI_AP_PS_UAPSD_AC3_TRIGGER_EN = (1 << 7),
4727};
4728
4729/* U-APSD maximum service period of peer station */
4730enum wmi_ap_ps_peer_param_max_sp {
4731 WMI_AP_PS_PEER_PARAM_MAX_SP_UNLIMITED = 0,
4732 WMI_AP_PS_PEER_PARAM_MAX_SP_2 = 1,
4733 WMI_AP_PS_PEER_PARAM_MAX_SP_4 = 2,
4734 WMI_AP_PS_PEER_PARAM_MAX_SP_6 = 3,
4735 MAX_WMI_AP_PS_PEER_PARAM_MAX_SP,
4736};
4737
4738enum wmi_ap_ps_peer_param {
4739 /** Set uapsd configuration for a given peer.
4740 *
4741 * This include the delivery and trigger enabled state for each AC.
4742 * The host MLME needs to set this based on AP capability and stations
4743 * request Set in the association request received from the station.
4744 *
4745 * Lower 8 bits of the value specify the UAPSD configuration.
4746 *
4747 * (see enum wmi_ap_ps_param_uapsd)
4748 * The default value is 0.
4749 */
4750 WMI_AP_PS_PEER_PARAM_UAPSD = 0,
4751
4752 /**
4753 * Set the service period for a UAPSD capable station
4754 *
4755 * The service period from wme ie in the (re)assoc request frame.
4756 *
4757 * (see enum wmi_ap_ps_peer_param_max_sp)
4758 */
4759 WMI_AP_PS_PEER_PARAM_MAX_SP = 1,
4760
4761 /** Time in seconds for aging out buffered frames
4762 * for STA in power save
4763 */
4764 WMI_AP_PS_PEER_PARAM_AGEOUT_TIME = 2,
4765
4766 /** Specify frame types that are considered SIFS
4767 * RESP trigger frame
4768 */
4769 WMI_AP_PS_PEER_PARAM_SIFS_RESP_FRMTYPE = 3,
4770
4771 /** Specifies the trigger state of TID.
4772 * Valid only for UAPSD frame type
4773 */
4774 WMI_AP_PS_PEER_PARAM_SIFS_RESP_UAPSD = 4,
4775
4776 /* Specifies the WNM sleep state of a STA */
4777 WMI_AP_PS_PEER_PARAM_WNM_SLEEP = 5,
4778};
4779
4780#define DISABLE_SIFS_RESPONSE_TRIGGER 0
4781
4782#define WMI_MAX_KEY_INDEX 3
4783#define WMI_MAX_KEY_LEN 32
4784
4785#define WMI_KEY_PAIRWISE 0x00
4786#define WMI_KEY_GROUP 0x01
4787
4788#define WMI_CIPHER_NONE 0x0 /* clear key */
4789#define WMI_CIPHER_WEP 0x1
4790#define WMI_CIPHER_TKIP 0x2
4791#define WMI_CIPHER_AES_OCB 0x3
4792#define WMI_CIPHER_AES_CCM 0x4
4793#define WMI_CIPHER_WAPI 0x5
4794#define WMI_CIPHER_CKIP 0x6
4795#define WMI_CIPHER_AES_CMAC 0x7
4796#define WMI_CIPHER_ANY 0x8
4797#define WMI_CIPHER_AES_GCM 0x9
4798#define WMI_CIPHER_AES_GMAC 0xa
4799
4800/* Value to disable fixed rate setting */
4801#define WMI_FIXED_RATE_NONE (0xffff)
4802
4803#define ATH11K_RC_VERSION_OFFSET 28
4804#define ATH11K_RC_PREAMBLE_OFFSET 8
4805#define ATH11K_RC_NSS_OFFSET 5
4806
4807#define ATH11K_HW_RATE_CODE(rate, nss, preamble) \
4808 ((1 << ATH11K_RC_VERSION_OFFSET) | \
4809 ((nss) << ATH11K_RC_NSS_OFFSET) | \
4810 ((preamble) << ATH11K_RC_PREAMBLE_OFFSET) | \
4811 (rate))
4812
4813/* Preamble types to be used with VDEV fixed rate configuration */
4814enum wmi_rate_preamble {
4815 WMI_RATE_PREAMBLE_OFDM,
4816 WMI_RATE_PREAMBLE_CCK,
4817 WMI_RATE_PREAMBLE_HT,
4818 WMI_RATE_PREAMBLE_VHT,
4819 WMI_RATE_PREAMBLE_HE,
4820};
4821
4822/**
4823 * enum wmi_rtscts_prot_mode - Enable/Disable RTS/CTS and CTS2Self Protection.
4824 * @WMI_RTS_CTS_DISABLED: RTS/CTS protection is disabled.
4825 * @WMI_USE_RTS_CTS: RTS/CTS Enabled.
4826 * @WMI_USE_CTS2SELF: CTS to self protection Enabled.
4827 */
4828enum wmi_rtscts_prot_mode {
4829 WMI_RTS_CTS_DISABLED = 0,
4830 WMI_USE_RTS_CTS = 1,
4831 WMI_USE_CTS2SELF = 2,
4832};
4833
4834/**
4835 * enum wmi_rtscts_profile - Selection of RTS CTS profile along with enabling
4836 * protection mode.
4837 * @WMI_RTSCTS_FOR_NO_RATESERIES: Neither of rate-series should use RTS-CTS
4838 * @WMI_RTSCTS_FOR_SECOND_RATESERIES: Only second rate-series will use RTS-CTS
4839 * @WMI_RTSCTS_ACROSS_SW_RETRIES: Only the second rate-series will use RTS-CTS,
4840 * but if there's a sw retry, both the rate
4841 * series will use RTS-CTS.
4842 * @WMI_RTSCTS_ERP: RTS/CTS used for ERP protection for every PPDU.
4843 * @WMI_RTSCTS_FOR_ALL_RATESERIES: Enable RTS-CTS for all rate series.
4844 */
4845enum wmi_rtscts_profile {
4846 WMI_RTSCTS_FOR_NO_RATESERIES = 0,
4847 WMI_RTSCTS_FOR_SECOND_RATESERIES = 1,
4848 WMI_RTSCTS_ACROSS_SW_RETRIES = 2,
4849 WMI_RTSCTS_ERP = 3,
4850 WMI_RTSCTS_FOR_ALL_RATESERIES = 4,
4851};
4852
4853struct ath11k_hal_reg_cap {
4854 u32 eeprom_rd;
4855 u32 eeprom_rd_ext;
4856 u32 regcap1;
4857 u32 regcap2;
4858 u32 wireless_modes;
4859 u32 low_2ghz_chan;
4860 u32 high_2ghz_chan;
4861 u32 low_5ghz_chan;
4862 u32 high_5ghz_chan;
4863};
4864
4865struct ath11k_mem_chunk {
4866 void *vaddr;
4867 dma_addr_t paddr;
4868 u32 len;
4869 u32 req_id;
4870};
4871
4872#define WMI_SKB_HEADROOM sizeof(struct wmi_cmd_hdr)
4873
4874enum wmi_sta_ps_param_rx_wake_policy {
4875 WMI_STA_PS_RX_WAKE_POLICY_WAKE = 0,
4876 WMI_STA_PS_RX_WAKE_POLICY_POLL_UAPSD = 1,
4877};
4878
4879/* Do not change existing values! Used by ath11k_frame_mode parameter
4880 * module parameter.
4881 */
4882enum ath11k_hw_txrx_mode {
4883 ATH11K_HW_TXRX_RAW = 0,
4884 ATH11K_HW_TXRX_NATIVE_WIFI = 1,
4885 ATH11K_HW_TXRX_ETHERNET = 2,
4886};
4887
4888struct wmi_wmm_params {
4889 u32 tlv_header;
4890 u32 cwmin;
4891 u32 cwmax;
4892 u32 aifs;
4893 u32 txoplimit;
4894 u32 acm;
4895 u32 no_ack;
4896} __packed;
4897
4898struct wmi_wmm_params_arg {
4899 u8 acm;
4900 u8 aifs;
4901 u16 cwmin;
4902 u16 cwmax;
4903 u16 txop;
4904 u8 no_ack;
4905};
4906
4907struct wmi_vdev_set_wmm_params_cmd {
4908 u32 tlv_header;
4909 u32 vdev_id;
4910 struct wmi_wmm_params wmm_params[4];
4911 u32 wmm_param_type;
4912} __packed;
4913
4914struct wmi_wmm_params_all_arg {
4915 struct wmi_wmm_params_arg ac_be;
4916 struct wmi_wmm_params_arg ac_bk;
4917 struct wmi_wmm_params_arg ac_vi;
4918 struct wmi_wmm_params_arg ac_vo;
4919};
4920
4921#define ATH11K_TWT_DEF_STA_CONG_TIMER_MS 5000
4922#define ATH11K_TWT_DEF_DEFAULT_SLOT_SIZE 10
4923#define ATH11K_TWT_DEF_CONGESTION_THRESH_SETUP 50
4924#define ATH11K_TWT_DEF_CONGESTION_THRESH_TEARDOWN 20
4925#define ATH11K_TWT_DEF_CONGESTION_THRESH_CRITICAL 100
4926#define ATH11K_TWT_DEF_INTERFERENCE_THRESH_TEARDOWN 80
4927#define ATH11K_TWT_DEF_INTERFERENCE_THRESH_SETUP 50
4928#define ATH11K_TWT_DEF_MIN_NO_STA_SETUP 10
4929#define ATH11K_TWT_DEF_MIN_NO_STA_TEARDOWN 2
4930#define ATH11K_TWT_DEF_NO_OF_BCAST_MCAST_SLOTS 2
4931#define ATH11K_TWT_DEF_MIN_NO_TWT_SLOTS 2
4932#define ATH11K_TWT_DEF_MAX_NO_STA_TWT 500
4933#define ATH11K_TWT_DEF_MODE_CHECK_INTERVAL 10000
4934#define ATH11K_TWT_DEF_ADD_STA_SLOT_INTERVAL 1000
4935#define ATH11K_TWT_DEF_REMOVE_STA_SLOT_INTERVAL 5000
4936
4937struct wmi_twt_enable_params {
4938 u32 sta_cong_timer_ms;
4939 u32 mbss_support;
4940 u32 default_slot_size;
4941 u32 congestion_thresh_setup;
4942 u32 congestion_thresh_teardown;
4943 u32 congestion_thresh_critical;
4944 u32 interference_thresh_teardown;
4945 u32 interference_thresh_setup;
4946 u32 min_no_sta_setup;
4947 u32 min_no_sta_teardown;
4948 u32 no_of_bcast_mcast_slots;
4949 u32 min_no_twt_slots;
4950 u32 max_no_sta_twt;
4951 u32 mode_check_interval;
4952 u32 add_sta_slot_interval;
4953 u32 remove_sta_slot_interval;
4954};
4955
4956struct wmi_twt_enable_params_cmd {
4957 u32 tlv_header;
4958 u32 pdev_id;
4959 u32 sta_cong_timer_ms;
4960 u32 mbss_support;
4961 u32 default_slot_size;
4962 u32 congestion_thresh_setup;
4963 u32 congestion_thresh_teardown;
4964 u32 congestion_thresh_critical;
4965 u32 interference_thresh_teardown;
4966 u32 interference_thresh_setup;
4967 u32 min_no_sta_setup;
4968 u32 min_no_sta_teardown;
4969 u32 no_of_bcast_mcast_slots;
4970 u32 min_no_twt_slots;
4971 u32 max_no_sta_twt;
4972 u32 mode_check_interval;
4973 u32 add_sta_slot_interval;
4974 u32 remove_sta_slot_interval;
4975} __packed;
4976
4977struct wmi_twt_disable_params_cmd {
4978 u32 tlv_header;
4979 u32 pdev_id;
4980} __packed;
4981
4982enum WMI_HOST_TWT_COMMAND {
4983 WMI_HOST_TWT_COMMAND_REQUEST_TWT = 0,
4984 WMI_HOST_TWT_COMMAND_SUGGEST_TWT,
4985 WMI_HOST_TWT_COMMAND_DEMAND_TWT,
4986 WMI_HOST_TWT_COMMAND_TWT_GROUPING,
4987 WMI_HOST_TWT_COMMAND_ACCEPT_TWT,
4988 WMI_HOST_TWT_COMMAND_ALTERNATE_TWT,
4989 WMI_HOST_TWT_COMMAND_DICTATE_TWT,
4990 WMI_HOST_TWT_COMMAND_REJECT_TWT,
4991};
4992
4993#define WMI_TWT_ADD_DIALOG_FLAG_BCAST BIT(8)
4994#define WMI_TWT_ADD_DIALOG_FLAG_TRIGGER BIT(9)
4995#define WMI_TWT_ADD_DIALOG_FLAG_FLOW_TYPE BIT(10)
4996#define WMI_TWT_ADD_DIALOG_FLAG_PROTECTION BIT(11)
4997
4998struct wmi_twt_add_dialog_params_cmd {
4999 u32 tlv_header;
5000 u32 vdev_id;
5001 struct wmi_mac_addr peer_macaddr;
5002 u32 dialog_id;
5003 u32 wake_intvl_us;
5004 u32 wake_intvl_mantis;
5005 u32 wake_dura_us;
5006 u32 sp_offset_us;
5007 u32 flags;
5008} __packed;
5009
5010struct wmi_twt_add_dialog_params {
5011 u32 vdev_id;
5012 u8 peer_macaddr[ETH_ALEN];
5013 u32 dialog_id;
5014 u32 wake_intvl_us;
5015 u32 wake_intvl_mantis;
5016 u32 wake_dura_us;
5017 u32 sp_offset_us;
5018 u8 twt_cmd;
5019 u8 flag_bcast;
5020 u8 flag_trigger;
5021 u8 flag_flow_type;
5022 u8 flag_protection;
5023} __packed;
5024
5025enum wmi_twt_add_dialog_status {
5026 WMI_ADD_TWT_STATUS_OK,
5027 WMI_ADD_TWT_STATUS_TWT_NOT_ENABLED,
5028 WMI_ADD_TWT_STATUS_USED_DIALOG_ID,
5029 WMI_ADD_TWT_STATUS_INVALID_PARAM,
5030 WMI_ADD_TWT_STATUS_NOT_READY,
5031 WMI_ADD_TWT_STATUS_NO_RESOURCE,
5032 WMI_ADD_TWT_STATUS_NO_ACK,
5033 WMI_ADD_TWT_STATUS_NO_RESPONSE,
5034 WMI_ADD_TWT_STATUS_DENIED,
5035 WMI_ADD_TWT_STATUS_UNKNOWN_ERROR,
5036};
5037
5038struct wmi_twt_add_dialog_event {
5039 u32 vdev_id;
5040 struct wmi_mac_addr peer_macaddr;
5041 u32 dialog_id;
5042 u32 status;
5043} __packed;
5044
5045struct wmi_twt_del_dialog_params {
5046 u32 vdev_id;
5047 u8 peer_macaddr[ETH_ALEN];
5048 u32 dialog_id;
5049} __packed;
5050
5051struct wmi_twt_del_dialog_params_cmd {
5052 u32 tlv_header;
5053 u32 vdev_id;
5054 struct wmi_mac_addr peer_macaddr;
5055 u32 dialog_id;
5056} __packed;
5057
5058struct wmi_twt_pause_dialog_params {
5059 u32 vdev_id;
5060 u8 peer_macaddr[ETH_ALEN];
5061 u32 dialog_id;
5062} __packed;
5063
5064struct wmi_twt_pause_dialog_params_cmd {
5065 u32 tlv_header;
5066 u32 vdev_id;
5067 struct wmi_mac_addr peer_macaddr;
5068 u32 dialog_id;
5069} __packed;
5070
5071struct wmi_twt_resume_dialog_params {
5072 u32 vdev_id;
5073 u8 peer_macaddr[ETH_ALEN];
5074 u32 dialog_id;
5075 u32 sp_offset_us;
5076 u32 next_twt_size;
5077} __packed;
5078
5079struct wmi_twt_resume_dialog_params_cmd {
5080 u32 tlv_header;
5081 u32 vdev_id;
5082 struct wmi_mac_addr peer_macaddr;
5083 u32 dialog_id;
5084 u32 sp_offset_us;
5085 u32 next_twt_size;
5086} __packed;
5087
5088struct wmi_obss_spatial_reuse_params_cmd {
5089 u32 tlv_header;
5090 u32 pdev_id;
5091 u32 enable;
5092 s32 obss_min;
5093 s32 obss_max;
5094 u32 vdev_id;
5095} __packed;
5096
5097struct wmi_pdev_obss_pd_bitmap_cmd {
5098 u32 tlv_header;
5099 u32 pdev_id;
5100 u32 bitmap[2];
5101} __packed;
5102
5103#define ATH11K_BSS_COLOR_COLLISION_SCAN_PERIOD_MS 200
5104#define ATH11K_OBSS_COLOR_COLLISION_DETECTION_DISABLE 0
5105#define ATH11K_OBSS_COLOR_COLLISION_DETECTION 1
5106
5107#define ATH11K_BSS_COLOR_COLLISION_DETECTION_STA_PERIOD_MS 10000
5108#define ATH11K_BSS_COLOR_COLLISION_DETECTION_AP_PERIOD_MS 5000
5109
5110enum wmi_bss_color_collision {
5111 WMI_BSS_COLOR_COLLISION_DISABLE = 0,
5112 WMI_BSS_COLOR_COLLISION_DETECTION,
5113 WMI_BSS_COLOR_FREE_SLOT_TIMER_EXPIRY,
5114 WMI_BSS_COLOR_FREE_SLOT_AVAILABLE,
5115};
5116
5117struct wmi_obss_color_collision_cfg_params_cmd {
5118 u32 tlv_header;
5119 u32 vdev_id;
5120 u32 flags;
5121 u32 evt_type;
5122 u32 current_bss_color;
5123 u32 detection_period_ms;
5124 u32 scan_period_ms;
5125 u32 free_slot_expiry_time_ms;
5126} __packed;
5127
5128struct wmi_bss_color_change_enable_params_cmd {
5129 u32 tlv_header;
5130 u32 vdev_id;
5131 u32 enable;
5132} __packed;
5133
5134struct wmi_obss_color_collision_event {
5135 u32 vdev_id;
5136 u32 evt_type;
5137 u64 obss_color_bitmap;
5138} __packed;
5139
5140#define ATH11K_IPV4_TH_SEED_SIZE 5
5141#define ATH11K_IPV6_TH_SEED_SIZE 11
5142
5143struct ath11k_wmi_pdev_lro_config_cmd {
5144 u32 tlv_header;
5145 u32 lro_enable;
5146 u32 res;
5147 u32 th_4[ATH11K_IPV4_TH_SEED_SIZE];
5148 u32 th_6[ATH11K_IPV6_TH_SEED_SIZE];
5149 u32 pdev_id;
5150} __packed;
5151
5152#define ATH11K_WMI_SPECTRAL_COUNT_DEFAULT 0
5153#define ATH11K_WMI_SPECTRAL_PERIOD_DEFAULT 224
5154#define ATH11K_WMI_SPECTRAL_PRIORITY_DEFAULT 1
5155#define ATH11K_WMI_SPECTRAL_FFT_SIZE_DEFAULT 7
5156#define ATH11K_WMI_SPECTRAL_GC_ENA_DEFAULT 1
5157#define ATH11K_WMI_SPECTRAL_RESTART_ENA_DEFAULT 0
5158#define ATH11K_WMI_SPECTRAL_NOISE_FLOOR_REF_DEFAULT -96
5159#define ATH11K_WMI_SPECTRAL_INIT_DELAY_DEFAULT 80
5160#define ATH11K_WMI_SPECTRAL_NB_TONE_THR_DEFAULT 12
5161#define ATH11K_WMI_SPECTRAL_STR_BIN_THR_DEFAULT 8
5162#define ATH11K_WMI_SPECTRAL_WB_RPT_MODE_DEFAULT 0
5163#define ATH11K_WMI_SPECTRAL_RSSI_RPT_MODE_DEFAULT 0
5164#define ATH11K_WMI_SPECTRAL_RSSI_THR_DEFAULT 0xf0
5165#define ATH11K_WMI_SPECTRAL_PWR_FORMAT_DEFAULT 0
5166#define ATH11K_WMI_SPECTRAL_RPT_MODE_DEFAULT 2
5167#define ATH11K_WMI_SPECTRAL_BIN_SCALE_DEFAULT 1
5168#define ATH11K_WMI_SPECTRAL_DBM_ADJ_DEFAULT 1
5169#define ATH11K_WMI_SPECTRAL_CHN_MASK_DEFAULT 1
5170
5171struct ath11k_wmi_vdev_spectral_conf_param {
5172 u32 vdev_id;
5173 u32 scan_count;
5174 u32 scan_period;
5175 u32 scan_priority;
5176 u32 scan_fft_size;
5177 u32 scan_gc_ena;
5178 u32 scan_restart_ena;
5179 u32 scan_noise_floor_ref;
5180 u32 scan_init_delay;
5181 u32 scan_nb_tone_thr;
5182 u32 scan_str_bin_thr;
5183 u32 scan_wb_rpt_mode;
5184 u32 scan_rssi_rpt_mode;
5185 u32 scan_rssi_thr;
5186 u32 scan_pwr_format;
5187 u32 scan_rpt_mode;
5188 u32 scan_bin_scale;
5189 u32 scan_dbm_adj;
5190 u32 scan_chn_mask;
5191} __packed;
5192
5193struct ath11k_wmi_vdev_spectral_conf_cmd {
5194 u32 tlv_header;
5195 struct ath11k_wmi_vdev_spectral_conf_param param;
5196} __packed;
5197
5198#define ATH11K_WMI_SPECTRAL_TRIGGER_CMD_TRIGGER 1
5199#define ATH11K_WMI_SPECTRAL_TRIGGER_CMD_CLEAR 2
5200#define ATH11K_WMI_SPECTRAL_ENABLE_CMD_ENABLE 1
5201#define ATH11K_WMI_SPECTRAL_ENABLE_CMD_DISABLE 2
5202
5203struct ath11k_wmi_vdev_spectral_enable_cmd {
5204 u32 tlv_header;
5205 u32 vdev_id;
5206 u32 trigger_cmd;
5207 u32 enable_cmd;
5208} __packed;
5209
5210struct ath11k_wmi_pdev_dma_ring_cfg_req_cmd {
5211 u32 tlv_header;
5212 u32 pdev_id;
5213 u32 module_id; /* see enum wmi_direct_buffer_module */
5214 u32 base_paddr_lo;
5215 u32 base_paddr_hi;
5216 u32 head_idx_paddr_lo;
5217 u32 head_idx_paddr_hi;
5218 u32 tail_idx_paddr_lo;
5219 u32 tail_idx_paddr_hi;
5220 u32 num_elems; /* Number of elems in the ring */
5221 u32 buf_size; /* size of allocated buffer in bytes */
5222
5223 /* Number of wmi_dma_buf_release_entry packed together */
5224 u32 num_resp_per_event;
5225
5226 /* Target should timeout and send whatever resp
5227 * it has if this time expires, units in milliseconds
5228 */
5229 u32 event_timeout_ms;
5230} __packed;
5231
5232struct ath11k_wmi_dma_buf_release_fixed_param {
5233 u32 pdev_id;
5234 u32 module_id;
5235 u32 num_buf_release_entry;
5236 u32 num_meta_data_entry;
5237} __packed;
5238
5239struct wmi_dma_buf_release_entry {
5240 u32 tlv_header;
5241 u32 paddr_lo;
5242
5243 /* Bits 11:0: address of data
5244 * Bits 31:12: host context data
5245 */
5246 u32 paddr_hi;
5247} __packed;
5248
5249#define WMI_SPECTRAL_META_INFO1_FREQ1 GENMASK(15, 0)
5250#define WMI_SPECTRAL_META_INFO1_FREQ2 GENMASK(31, 16)
5251
5252#define WMI_SPECTRAL_META_INFO2_CHN_WIDTH GENMASK(7, 0)
5253
5254struct wmi_dma_buf_release_meta_data {
5255 u32 tlv_header;
5256 s32 noise_floor[WMI_MAX_CHAINS];
5257 u32 reset_delay;
5258 u32 freq1;
5259 u32 freq2;
5260 u32 ch_width;
5261} __packed;
5262
5263enum wmi_fils_discovery_cmd_type {
5264 WMI_FILS_DISCOVERY_CMD,
5265 WMI_UNSOL_BCAST_PROBE_RESP,
5266};
5267
5268struct wmi_fils_discovery_cmd {
5269 u32 tlv_header;
5270 u32 vdev_id;
5271 u32 interval;
5272 u32 config; /* enum wmi_fils_discovery_cmd_type */
5273} __packed;
5274
5275struct wmi_fils_discovery_tmpl_cmd {
5276 u32 tlv_header;
5277 u32 vdev_id;
5278 u32 buf_len;
5279} __packed;
5280
5281struct wmi_probe_tmpl_cmd {
5282 u32 tlv_header;
5283 u32 vdev_id;
5284 u32 buf_len;
5285} __packed;
5286
5287struct target_resource_config {
5288 u32 num_vdevs;
5289 u32 num_peers;
5290 u32 num_active_peers;
5291 u32 num_offload_peers;
5292 u32 num_offload_reorder_buffs;
5293 u32 num_peer_keys;
5294 u32 num_tids;
5295 u32 ast_skid_limit;
5296 u32 tx_chain_mask;
5297 u32 rx_chain_mask;
5298 u32 rx_timeout_pri[4];
5299 u32 rx_decap_mode;
5300 u32 scan_max_pending_req;
5301 u32 bmiss_offload_max_vdev;
5302 u32 roam_offload_max_vdev;
5303 u32 roam_offload_max_ap_profiles;
5304 u32 num_mcast_groups;
5305 u32 num_mcast_table_elems;
5306 u32 mcast2ucast_mode;
5307 u32 tx_dbg_log_size;
5308 u32 num_wds_entries;
5309 u32 dma_burst_size;
5310 u32 mac_aggr_delim;
5311 u32 rx_skip_defrag_timeout_dup_detection_check;
5312 u32 vow_config;
5313 u32 gtk_offload_max_vdev;
5314 u32 num_msdu_desc;
5315 u32 max_frag_entries;
5316 u32 max_peer_ext_stats;
5317 u32 smart_ant_cap;
5318 u32 bk_minfree;
5319 u32 be_minfree;
5320 u32 vi_minfree;
5321 u32 vo_minfree;
5322 u32 rx_batchmode;
5323 u32 tt_support;
5324 u32 flag1;
5325 u32 iphdr_pad_config;
5326 u32 qwrap_config:16,
5327 alloc_frag_desc_for_data_pkt:16;
5328 u32 num_tdls_vdevs;
5329 u32 num_tdls_conn_table_entries;
5330 u32 beacon_tx_offload_max_vdev;
5331 u32 num_multicast_filter_entries;
5332 u32 num_wow_filters;
5333 u32 num_keep_alive_pattern;
5334 u32 keep_alive_pattern_size;
5335 u32 max_tdls_concurrent_sleep_sta;
5336 u32 max_tdls_concurrent_buffer_sta;
5337 u32 wmi_send_separate;
5338 u32 num_ocb_vdevs;
5339 u32 num_ocb_channels;
5340 u32 num_ocb_schedules;
5341 u32 num_ns_ext_tuples_cfg;
5342 u32 bpf_instruction_size;
5343 u32 max_bssid_rx_filters;
5344 u32 use_pdev_id;
5345 u32 peer_map_unmap_v2_support;
5346 u32 sched_params;
5347 u32 twt_ap_pdev_count;
5348 u32 twt_ap_sta_count;
5349};
5350
5351enum wmi_debug_log_param {
5352 WMI_DEBUG_LOG_PARAM_LOG_LEVEL = 0x1,
5353 WMI_DEBUG_LOG_PARAM_VDEV_ENABLE,
5354 WMI_DEBUG_LOG_PARAM_VDEV_DISABLE,
5355 WMI_DEBUG_LOG_PARAM_VDEV_ENABLE_BITMAP,
5356 WMI_DEBUG_LOG_PARAM_MOD_ENABLE_BITMAP,
5357 WMI_DEBUG_LOG_PARAM_WOW_MOD_ENABLE_BITMAP,
5358};
5359
5360struct wmi_debug_log_config_cmd_fixed_param {
5361 u32 tlv_header;
5362 u32 dbg_log_param;
5363 u32 value;
5364} __packed;
5365
5366#define WMI_MAX_MEM_REQS 32
5367
5368#define MAX_RADIOS 3
5369
5370#define WMI_SERVICE_READY_TIMEOUT_HZ (5 * HZ)
5371#define WMI_SEND_TIMEOUT_HZ (3 * HZ)
5372
5373enum ath11k_wmi_peer_ps_state {
5374 WMI_PEER_PS_STATE_OFF,
5375 WMI_PEER_PS_STATE_ON,
5376 WMI_PEER_PS_STATE_DISABLED,
5377};
5378
5379enum wmi_peer_ps_supported_bitmap {
5380 /* Used to indicate that power save state change is valid */
5381 WMI_PEER_PS_VALID = 0x1,
5382 WMI_PEER_PS_STATE_TIMESTAMP = 0x2,
5383};
5384
5385struct wmi_peer_sta_ps_state_chg_event {
5386 struct wmi_mac_addr peer_macaddr;
5387 u32 peer_ps_state;
5388 u32 ps_supported_bitmap;
5389 u32 peer_ps_valid;
5390 u32 peer_ps_timestamp;
5391} __packed;
5392
5393struct ath11k_wmi_base {
5394 struct ath11k_base *ab;
5395 struct ath11k_pdev_wmi wmi[MAX_RADIOS];
5396 enum ath11k_htc_ep_id wmi_endpoint_id[MAX_RADIOS];
5397 u32 max_msg_len[MAX_RADIOS];
5398
5399 struct completion service_ready;
5400 struct completion unified_ready;
5401 DECLARE_BITMAP(svc_map, WMI_MAX_EXT2_SERVICE);
5402 wait_queue_head_t tx_credits_wq;
5403 const struct wmi_peer_flags_map *peer_flags;
5404 u32 num_mem_chunks;
5405 u32 rx_decap_mode;
5406 struct wmi_host_mem_chunk mem_chunks[WMI_MAX_MEM_REQS];
5407
5408 enum wmi_host_hw_mode_config_type preferred_hw_mode;
5409 struct target_resource_config wlan_resource_config;
5410
5411 struct ath11k_targ_cap *targ_cap;
5412};
5413
5414/* Definition of HW data filtering */
5415enum hw_data_filter_type {
5416 WMI_HW_DATA_FILTER_DROP_NON_ARP_BC = BIT(0),
5417 WMI_HW_DATA_FILTER_DROP_NON_ICMPV6_MC = BIT(1),
5418};
5419
5420struct wmi_hw_data_filter_cmd {
5421 u32 tlv_header;
5422 u32 vdev_id;
5423 u32 enable;
5424 u32 hw_filter_bitmap;
5425} __packed;
5426
5427/* WOW structures */
5428enum wmi_wow_wakeup_event {
5429 WOW_BMISS_EVENT = 0,
5430 WOW_BETTER_AP_EVENT,
5431 WOW_DEAUTH_RECVD_EVENT,
5432 WOW_MAGIC_PKT_RECVD_EVENT,
5433 WOW_GTK_ERR_EVENT,
5434 WOW_FOURWAY_HSHAKE_EVENT,
5435 WOW_EAPOL_RECVD_EVENT,
5436 WOW_NLO_DETECTED_EVENT,
5437 WOW_DISASSOC_RECVD_EVENT,
5438 WOW_PATTERN_MATCH_EVENT,
5439 WOW_CSA_IE_EVENT,
5440 WOW_PROBE_REQ_WPS_IE_EVENT,
5441 WOW_AUTH_REQ_EVENT,
5442 WOW_ASSOC_REQ_EVENT,
5443 WOW_HTT_EVENT,
5444 WOW_RA_MATCH_EVENT,
5445 WOW_HOST_AUTO_SHUTDOWN_EVENT,
5446 WOW_IOAC_MAGIC_EVENT,
5447 WOW_IOAC_SHORT_EVENT,
5448 WOW_IOAC_EXTEND_EVENT,
5449 WOW_IOAC_TIMER_EVENT,
5450 WOW_DFS_PHYERR_RADAR_EVENT,
5451 WOW_BEACON_EVENT,
5452 WOW_CLIENT_KICKOUT_EVENT,
5453 WOW_EVENT_MAX,
5454};
5455
5456enum wmi_wow_interface_cfg {
5457 WOW_IFACE_PAUSE_ENABLED,
5458 WOW_IFACE_PAUSE_DISABLED
5459};
5460
5461#define C2S(x) case x: return #x
5462
5463static inline const char *wow_wakeup_event(enum wmi_wow_wakeup_event ev)
5464{
5465 switch (ev) {
5466 C2S(WOW_BMISS_EVENT);
5467 C2S(WOW_BETTER_AP_EVENT);
5468 C2S(WOW_DEAUTH_RECVD_EVENT);
5469 C2S(WOW_MAGIC_PKT_RECVD_EVENT);
5470 C2S(WOW_GTK_ERR_EVENT);
5471 C2S(WOW_FOURWAY_HSHAKE_EVENT);
5472 C2S(WOW_EAPOL_RECVD_EVENT);
5473 C2S(WOW_NLO_DETECTED_EVENT);
5474 C2S(WOW_DISASSOC_RECVD_EVENT);
5475 C2S(WOW_PATTERN_MATCH_EVENT);
5476 C2S(WOW_CSA_IE_EVENT);
5477 C2S(WOW_PROBE_REQ_WPS_IE_EVENT);
5478 C2S(WOW_AUTH_REQ_EVENT);
5479 C2S(WOW_ASSOC_REQ_EVENT);
5480 C2S(WOW_HTT_EVENT);
5481 C2S(WOW_RA_MATCH_EVENT);
5482 C2S(WOW_HOST_AUTO_SHUTDOWN_EVENT);
5483 C2S(WOW_IOAC_MAGIC_EVENT);
5484 C2S(WOW_IOAC_SHORT_EVENT);
5485 C2S(WOW_IOAC_EXTEND_EVENT);
5486 C2S(WOW_IOAC_TIMER_EVENT);
5487 C2S(WOW_DFS_PHYERR_RADAR_EVENT);
5488 C2S(WOW_BEACON_EVENT);
5489 C2S(WOW_CLIENT_KICKOUT_EVENT);
5490 C2S(WOW_EVENT_MAX);
5491 default:
5492 return NULL;
5493 }
5494}
5495
5496enum wmi_wow_wake_reason {
5497 WOW_REASON_UNSPECIFIED = -1,
5498 WOW_REASON_NLOD = 0,
5499 WOW_REASON_AP_ASSOC_LOST,
5500 WOW_REASON_LOW_RSSI,
5501 WOW_REASON_DEAUTH_RECVD,
5502 WOW_REASON_DISASSOC_RECVD,
5503 WOW_REASON_GTK_HS_ERR,
5504 WOW_REASON_EAP_REQ,
5505 WOW_REASON_FOURWAY_HS_RECV,
5506 WOW_REASON_TIMER_INTR_RECV,
5507 WOW_REASON_PATTERN_MATCH_FOUND,
5508 WOW_REASON_RECV_MAGIC_PATTERN,
5509 WOW_REASON_P2P_DISC,
5510 WOW_REASON_WLAN_HB,
5511 WOW_REASON_CSA_EVENT,
5512 WOW_REASON_PROBE_REQ_WPS_IE_RECV,
5513 WOW_REASON_AUTH_REQ_RECV,
5514 WOW_REASON_ASSOC_REQ_RECV,
5515 WOW_REASON_HTT_EVENT,
5516 WOW_REASON_RA_MATCH,
5517 WOW_REASON_HOST_AUTO_SHUTDOWN,
5518 WOW_REASON_IOAC_MAGIC_EVENT,
5519 WOW_REASON_IOAC_SHORT_EVENT,
5520 WOW_REASON_IOAC_EXTEND_EVENT,
5521 WOW_REASON_IOAC_TIMER_EVENT,
5522 WOW_REASON_ROAM_HO,
5523 WOW_REASON_DFS_PHYERR_RADADR_EVENT,
5524 WOW_REASON_BEACON_RECV,
5525 WOW_REASON_CLIENT_KICKOUT_EVENT,
5526 WOW_REASON_PAGE_FAULT = 0x3a,
5527 WOW_REASON_DEBUG_TEST = 0xFF,
5528};
5529
5530static inline const char *wow_reason(enum wmi_wow_wake_reason reason)
5531{
5532 switch (reason) {
5533 C2S(WOW_REASON_UNSPECIFIED);
5534 C2S(WOW_REASON_NLOD);
5535 C2S(WOW_REASON_AP_ASSOC_LOST);
5536 C2S(WOW_REASON_LOW_RSSI);
5537 C2S(WOW_REASON_DEAUTH_RECVD);
5538 C2S(WOW_REASON_DISASSOC_RECVD);
5539 C2S(WOW_REASON_GTK_HS_ERR);
5540 C2S(WOW_REASON_EAP_REQ);
5541 C2S(WOW_REASON_FOURWAY_HS_RECV);
5542 C2S(WOW_REASON_TIMER_INTR_RECV);
5543 C2S(WOW_REASON_PATTERN_MATCH_FOUND);
5544 C2S(WOW_REASON_RECV_MAGIC_PATTERN);
5545 C2S(WOW_REASON_P2P_DISC);
5546 C2S(WOW_REASON_WLAN_HB);
5547 C2S(WOW_REASON_CSA_EVENT);
5548 C2S(WOW_REASON_PROBE_REQ_WPS_IE_RECV);
5549 C2S(WOW_REASON_AUTH_REQ_RECV);
5550 C2S(WOW_REASON_ASSOC_REQ_RECV);
5551 C2S(WOW_REASON_HTT_EVENT);
5552 C2S(WOW_REASON_RA_MATCH);
5553 C2S(WOW_REASON_HOST_AUTO_SHUTDOWN);
5554 C2S(WOW_REASON_IOAC_MAGIC_EVENT);
5555 C2S(WOW_REASON_IOAC_SHORT_EVENT);
5556 C2S(WOW_REASON_IOAC_EXTEND_EVENT);
5557 C2S(WOW_REASON_IOAC_TIMER_EVENT);
5558 C2S(WOW_REASON_ROAM_HO);
5559 C2S(WOW_REASON_DFS_PHYERR_RADADR_EVENT);
5560 C2S(WOW_REASON_BEACON_RECV);
5561 C2S(WOW_REASON_CLIENT_KICKOUT_EVENT);
5562 C2S(WOW_REASON_PAGE_FAULT);
5563 C2S(WOW_REASON_DEBUG_TEST);
5564 default:
5565 return NULL;
5566 }
5567}
5568
5569#undef C2S
5570
5571struct wmi_wow_ev_arg {
5572 u32 vdev_id;
5573 u32 flag;
5574 enum wmi_wow_wake_reason wake_reason;
5575 u32 data_len;
5576};
5577
5578enum wmi_tlv_pattern_type {
5579 WOW_PATTERN_MIN = 0,
5580 WOW_BITMAP_PATTERN = WOW_PATTERN_MIN,
5581 WOW_IPV4_SYNC_PATTERN,
5582 WOW_IPV6_SYNC_PATTERN,
5583 WOW_WILD_CARD_PATTERN,
5584 WOW_TIMER_PATTERN,
5585 WOW_MAGIC_PATTERN,
5586 WOW_IPV6_RA_PATTERN,
5587 WOW_IOAC_PKT_PATTERN,
5588 WOW_IOAC_TMR_PATTERN,
5589 WOW_PATTERN_MAX
5590};
5591
5592#define WOW_DEFAULT_BITMAP_PATTERN_SIZE 148
5593#define WOW_DEFAULT_BITMASK_SIZE 148
5594
5595#define WOW_MIN_PATTERN_SIZE 1
5596#define WOW_MAX_PATTERN_SIZE 148
5597#define WOW_MAX_PKT_OFFSET 128
5598#define WOW_HDR_LEN (sizeof(struct ieee80211_hdr_3addr) + \
5599 sizeof(struct rfc1042_hdr))
5600#define WOW_MAX_REDUCE (WOW_HDR_LEN - sizeof(struct ethhdr) - \
5601 offsetof(struct ieee80211_hdr_3addr, addr1))
5602
5603struct wmi_wow_add_del_event_cmd {
5604 u32 tlv_header;
5605 u32 vdev_id;
5606 u32 is_add;
5607 u32 event_bitmap;
5608} __packed;
5609
5610struct wmi_wow_enable_cmd {
5611 u32 tlv_header;
5612 u32 enable;
5613 u32 pause_iface_config;
5614 u32 flags;
5615} __packed;
5616
5617struct wmi_wow_host_wakeup_ind {
5618 u32 tlv_header;
5619 u32 reserved;
5620} __packed;
5621
5622struct wmi_tlv_wow_event_info {
5623 u32 vdev_id;
5624 u32 flag;
5625 u32 wake_reason;
5626 u32 data_len;
5627} __packed;
5628
5629struct wmi_wow_bitmap_pattern {
5630 u32 tlv_header;
5631 u8 patternbuf[WOW_DEFAULT_BITMAP_PATTERN_SIZE];
5632 u8 bitmaskbuf[WOW_DEFAULT_BITMASK_SIZE];
5633 u32 pattern_offset;
5634 u32 pattern_len;
5635 u32 bitmask_len;
5636 u32 pattern_id;
5637} __packed;
5638
5639struct wmi_wow_add_pattern_cmd {
5640 u32 tlv_header;
5641 u32 vdev_id;
5642 u32 pattern_id;
5643 u32 pattern_type;
5644} __packed;
5645
5646struct wmi_wow_del_pattern_cmd {
5647 u32 tlv_header;
5648 u32 vdev_id;
5649 u32 pattern_id;
5650 u32 pattern_type;
5651} __packed;
5652
5653#define WMI_PNO_MAX_SCHED_SCAN_PLANS 2
5654#define WMI_PNO_MAX_SCHED_SCAN_PLAN_INT 7200
5655#define WMI_PNO_MAX_SCHED_SCAN_PLAN_ITRNS 100
5656#define WMI_PNO_MAX_NETW_CHANNELS 26
5657#define WMI_PNO_MAX_NETW_CHANNELS_EX 60
5658#define WMI_PNO_MAX_SUPP_NETWORKS WLAN_SCAN_PARAMS_MAX_SSID
5659#define WMI_PNO_MAX_IE_LENGTH WLAN_SCAN_PARAMS_MAX_IE_LEN
5660
5661/* size based of dot11 declaration without extra IEs as we will not carry those for PNO */
5662#define WMI_PNO_MAX_PB_REQ_SIZE 450
5663
5664#define WMI_PNO_24G_DEFAULT_CH 1
5665#define WMI_PNO_5G_DEFAULT_CH 36
5666
5667#define WMI_ACTIVE_MAX_CHANNEL_TIME 40
5668#define WMI_PASSIVE_MAX_CHANNEL_TIME 110
5669
5670/* SSID broadcast type */
5671enum wmi_ssid_bcast_type {
5672 BCAST_UNKNOWN = 0,
5673 BCAST_NORMAL = 1,
5674 BCAST_HIDDEN = 2,
5675};
5676
5677#define WMI_NLO_MAX_SSIDS 16
5678#define WMI_NLO_MAX_CHAN 48
5679
5680#define WMI_NLO_CONFIG_STOP BIT(0)
5681#define WMI_NLO_CONFIG_START BIT(1)
5682#define WMI_NLO_CONFIG_RESET BIT(2)
5683#define WMI_NLO_CONFIG_SLOW_SCAN BIT(4)
5684#define WMI_NLO_CONFIG_FAST_SCAN BIT(5)
5685#define WMI_NLO_CONFIG_SSID_HIDE_EN BIT(6)
5686
5687/* This bit is used to indicate if EPNO or supplicant PNO is enabled.
5688 * Only one of them can be enabled at a given time
5689 */
5690#define WMI_NLO_CONFIG_ENLO BIT(7)
5691#define WMI_NLO_CONFIG_SCAN_PASSIVE BIT(8)
5692#define WMI_NLO_CONFIG_ENLO_RESET BIT(9)
5693#define WMI_NLO_CONFIG_SPOOFED_MAC_IN_PROBE_REQ BIT(10)
5694#define WMI_NLO_CONFIG_RANDOM_SEQ_NO_IN_PROBE_REQ BIT(11)
5695#define WMI_NLO_CONFIG_ENABLE_IE_WHITELIST_IN_PROBE_REQ BIT(12)
5696#define WMI_NLO_CONFIG_ENABLE_CNLO_RSSI_CONFIG BIT(13)
5697
5698struct wmi_nlo_ssid_param {
5699 u32 valid;
5700 struct wmi_ssid ssid;
5701} __packed;
5702
5703struct wmi_nlo_enc_param {
5704 u32 valid;
5705 u32 enc_type;
5706} __packed;
5707
5708struct wmi_nlo_auth_param {
5709 u32 valid;
5710 u32 auth_type;
5711} __packed;
5712
5713struct wmi_nlo_bcast_nw_param {
5714 u32 valid;
5715 u32 bcast_nw_type;
5716} __packed;
5717
5718struct wmi_nlo_rssi_param {
5719 u32 valid;
5720 s32 rssi;
5721} __packed;
5722
5723struct nlo_configured_parameters {
5724 /* TLV tag and len;*/
5725 u32 tlv_header;
5726 struct wmi_nlo_ssid_param ssid;
5727 struct wmi_nlo_enc_param enc_type;
5728 struct wmi_nlo_auth_param auth_type;
5729 struct wmi_nlo_rssi_param rssi_cond;
5730
5731 /* indicates if the SSID is hidden or not */
5732 struct wmi_nlo_bcast_nw_param bcast_nw_type;
5733} __packed;
5734
5735struct wmi_network_type {
5736 struct wmi_ssid ssid;
5737 u32 authentication;
5738 u32 encryption;
5739 u32 bcast_nw_type;
5740 u8 channel_count;
5741 u16 channels[WMI_PNO_MAX_NETW_CHANNELS_EX];
5742 s32 rssi_threshold;
5743};
5744
5745struct wmi_pno_scan_req {
5746 u8 enable;
5747 u8 vdev_id;
5748 u8 uc_networks_count;
5749 struct wmi_network_type a_networks[WMI_PNO_MAX_SUPP_NETWORKS];
5750 u32 fast_scan_period;
5751 u32 slow_scan_period;
5752 u8 fast_scan_max_cycles;
5753
5754 bool do_passive_scan;
5755
5756 u32 delay_start_time;
5757 u32 active_min_time;
5758 u32 active_max_time;
5759 u32 passive_min_time;
5760 u32 passive_max_time;
5761
5762 /* mac address randomization attributes */
5763 u32 enable_pno_scan_randomization;
5764 u8 mac_addr[ETH_ALEN];
5765 u8 mac_addr_mask[ETH_ALEN];
5766};
5767
5768struct wmi_wow_nlo_config_cmd {
5769 u32 tlv_header;
5770 u32 flags;
5771 u32 vdev_id;
5772 u32 fast_scan_max_cycles;
5773 u32 active_dwell_time;
5774 u32 passive_dwell_time;
5775 u32 probe_bundle_size;
5776
5777 /* ART = IRT */
5778 u32 rest_time;
5779
5780 /* Max value that can be reached after SBM */
5781 u32 max_rest_time;
5782
5783 /* SBM */
5784 u32 scan_backoff_multiplier;
5785
5786 /* SCBM */
5787 u32 fast_scan_period;
5788
5789 /* specific to windows */
5790 u32 slow_scan_period;
5791
5792 u32 no_of_ssids;
5793
5794 u32 num_of_channels;
5795
5796 /* NLO scan start delay time in milliseconds */
5797 u32 delay_start_time;
5798
5799 /* MAC Address to use in Probe Req as SA */
5800 struct wmi_mac_addr mac_addr;
5801
5802 /* Mask on which MAC has to be randomized */
5803 struct wmi_mac_addr mac_mask;
5804
5805 /* IE bitmap to use in Probe Req */
5806 u32 ie_bitmap[8];
5807
5808 /* Number of vendor OUIs. In the TLV vendor_oui[] */
5809 u32 num_vendor_oui;
5810
5811 /* Number of connected NLO band preferences */
5812 u32 num_cnlo_band_pref;
5813
5814 /* The TLVs will follow.
5815 * nlo_configured_parameters nlo_list[];
5816 * u32 channel_list[num_of_channels];
5817 */
5818} __packed;
5819
5820#define WMI_MAX_NS_OFFLOADS 2
5821#define WMI_MAX_ARP_OFFLOADS 2
5822
5823#define WMI_ARPOL_FLAGS_VALID BIT(0)
5824#define WMI_ARPOL_FLAGS_MAC_VALID BIT(1)
5825#define WMI_ARPOL_FLAGS_REMOTE_IP_VALID BIT(2)
5826
5827struct wmi_arp_offload_tuple {
5828 u32 tlv_header;
5829 u32 flags;
5830 u8 target_ipaddr[4];
5831 u8 remote_ipaddr[4];
5832 struct wmi_mac_addr target_mac;
5833} __packed;
5834
5835#define WMI_NSOL_FLAGS_VALID BIT(0)
5836#define WMI_NSOL_FLAGS_MAC_VALID BIT(1)
5837#define WMI_NSOL_FLAGS_REMOTE_IP_VALID BIT(2)
5838#define WMI_NSOL_FLAGS_IS_IPV6_ANYCAST BIT(3)
5839
5840#define WMI_NSOL_MAX_TARGET_IPS 2
5841
5842struct wmi_ns_offload_tuple {
5843 u32 tlv_header;
5844 u32 flags;
5845 u8 target_ipaddr[WMI_NSOL_MAX_TARGET_IPS][16];
5846 u8 solicitation_ipaddr[16];
5847 u8 remote_ipaddr[16];
5848 struct wmi_mac_addr target_mac;
5849} __packed;
5850
5851struct wmi_set_arp_ns_offload_cmd {
5852 u32 tlv_header;
5853 u32 flags;
5854 u32 vdev_id;
5855 u32 num_ns_ext_tuples;
5856 /* The TLVs follow:
5857 * wmi_ns_offload_tuple ns_tuples[WMI_MAX_NS_OFFLOADS];
5858 * wmi_arp_offload_tuple arp_tuples[WMI_MAX_ARP_OFFLOADS];
5859 * wmi_ns_offload_tuple ns_ext_tuples[num_ns_ext_tuples];
5860 */
5861} __packed;
5862
5863#define GTK_OFFLOAD_OPCODE_MASK 0xFF000000
5864#define GTK_OFFLOAD_ENABLE_OPCODE 0x01000000
5865#define GTK_OFFLOAD_DISABLE_OPCODE 0x02000000
5866#define GTK_OFFLOAD_REQUEST_STATUS_OPCODE 0x04000000
5867
5868#define GTK_OFFLOAD_KEK_BYTES 16
5869#define GTK_OFFLOAD_KCK_BYTES 16
5870#define GTK_REPLAY_COUNTER_BYTES 8
5871#define WMI_MAX_KEY_LEN 32
5872#define IGTK_PN_SIZE 6
5873
5874struct wmi_replayc_cnt {
5875 union {
5876 u8 counter[GTK_REPLAY_COUNTER_BYTES];
5877 struct {
5878 u32 word0;
5879 u32 word1;
5880 } __packed;
5881 } __packed;
5882} __packed;
5883
5884struct wmi_gtk_offload_status_event {
5885 u32 vdev_id;
5886 u32 flags;
5887 u32 refresh_cnt;
5888 struct wmi_replayc_cnt replay_ctr;
5889 u8 igtk_key_index;
5890 u8 igtk_key_length;
5891 u8 igtk_key_rsc[IGTK_PN_SIZE];
5892 u8 igtk_key[WMI_MAX_KEY_LEN];
5893 u8 gtk_key_index;
5894 u8 gtk_key_length;
5895 u8 gtk_key_rsc[GTK_REPLAY_COUNTER_BYTES];
5896 u8 gtk_key[WMI_MAX_KEY_LEN];
5897} __packed;
5898
5899struct wmi_gtk_rekey_offload_cmd {
5900 u32 tlv_header;
5901 u32 vdev_id;
5902 u32 flags;
5903 u8 kek[GTK_OFFLOAD_KEK_BYTES];
5904 u8 kck[GTK_OFFLOAD_KCK_BYTES];
5905 u8 replay_ctr[GTK_REPLAY_COUNTER_BYTES];
5906} __packed;
5907
5908#define BIOS_SAR_TABLE_LEN (22)
5909#define BIOS_SAR_RSVD1_LEN (6)
5910#define BIOS_SAR_RSVD2_LEN (18)
5911
5912struct wmi_pdev_set_sar_table_cmd {
5913 u32 tlv_header;
5914 u32 pdev_id;
5915 u32 sar_len;
5916 u32 rsvd_len;
5917} __packed;
5918
5919struct wmi_pdev_set_geo_table_cmd {
5920 u32 tlv_header;
5921 u32 pdev_id;
5922 u32 rsvd_len;
5923} __packed;
5924
5925struct wmi_sta_keepalive_cmd {
5926 u32 tlv_header;
5927 u32 vdev_id;
5928 u32 enabled;
5929
5930 /* WMI_STA_KEEPALIVE_METHOD_ */
5931 u32 method;
5932
5933 /* in seconds */
5934 u32 interval;
5935
5936 /* following this structure is the TLV for struct
5937 * wmi_sta_keepalive_arp_resp
5938 */
5939} __packed;
5940
5941struct wmi_sta_keepalive_arp_resp {
5942 u32 tlv_header;
5943 u32 src_ip4_addr;
5944 u32 dest_ip4_addr;
5945 struct wmi_mac_addr dest_mac_addr;
5946} __packed;
5947
5948struct wmi_sta_keepalive_arg {
5949 u32 vdev_id;
5950 u32 enabled;
5951 u32 method;
5952 u32 interval;
5953 u32 src_ip4_addr;
5954 u32 dest_ip4_addr;
5955 const u8 dest_mac_addr[ETH_ALEN];
5956};
5957
5958enum wmi_sta_keepalive_method {
5959 WMI_STA_KEEPALIVE_METHOD_NULL_FRAME = 1,
5960 WMI_STA_KEEPALIVE_METHOD_UNSOLICITED_ARP_RESPONSE = 2,
5961 WMI_STA_KEEPALIVE_METHOD_ETHERNET_LOOPBACK = 3,
5962 WMI_STA_KEEPALIVE_METHOD_GRATUITOUS_ARP_REQUEST = 4,
5963 WMI_STA_KEEPALIVE_METHOD_MGMT_VENDOR_ACTION = 5,
5964};
5965
5966#define WMI_STA_KEEPALIVE_INTERVAL_DEFAULT 30
5967#define WMI_STA_KEEPALIVE_INTERVAL_DISABLE 0
5968
5969int ath11k_wmi_cmd_send(struct ath11k_pdev_wmi *wmi, struct sk_buff *skb,
5970 u32 cmd_id);
5971struct sk_buff *ath11k_wmi_alloc_skb(struct ath11k_wmi_base *wmi_sc, u32 len);
5972int ath11k_wmi_mgmt_send(struct ath11k *ar, u32 vdev_id, u32 buf_id,
5973 struct sk_buff *frame);
5974int ath11k_wmi_bcn_tmpl(struct ath11k *ar, u32 vdev_id,
5975 struct ieee80211_mutable_offsets *offs,
5976 struct sk_buff *bcn);
5977int ath11k_wmi_vdev_down(struct ath11k *ar, u8 vdev_id);
5978int ath11k_wmi_vdev_up(struct ath11k *ar, u32 vdev_id, u32 aid,
5979 const u8 *bssid);
5980int ath11k_wmi_vdev_stop(struct ath11k *ar, u8 vdev_id);
5981int ath11k_wmi_vdev_start(struct ath11k *ar, struct wmi_vdev_start_req_arg *arg,
5982 bool restart);
5983int ath11k_wmi_set_peer_param(struct ath11k *ar, const u8 *peer_addr,
5984 u32 vdev_id, u32 param_id, u32 param_val);
5985int ath11k_wmi_pdev_set_param(struct ath11k *ar, u32 param_id,
5986 u32 param_value, u8 pdev_id);
5987int ath11k_wmi_pdev_set_ps_mode(struct ath11k *ar, int vdev_id,
5988 enum wmi_sta_ps_mode psmode);
5989int ath11k_wmi_wait_for_unified_ready(struct ath11k_base *ab);
5990int ath11k_wmi_cmd_init(struct ath11k_base *ab);
5991int ath11k_wmi_wait_for_service_ready(struct ath11k_base *ab);
5992int ath11k_wmi_connect(struct ath11k_base *ab);
5993int ath11k_wmi_pdev_attach(struct ath11k_base *ab,
5994 u8 pdev_id);
5995int ath11k_wmi_attach(struct ath11k_base *ab);
5996void ath11k_wmi_detach(struct ath11k_base *ab);
5997int ath11k_wmi_vdev_create(struct ath11k *ar, u8 *macaddr,
5998 struct vdev_create_params *param);
5999int ath11k_wmi_peer_rx_reorder_queue_setup(struct ath11k *ar, int vdev_id,
6000 const u8 *addr, dma_addr_t paddr,
6001 u8 tid, u8 ba_window_size_valid,
6002 u32 ba_window_size);
6003int ath11k_wmi_send_peer_create_cmd(struct ath11k *ar,
6004 struct peer_create_params *param);
6005int ath11k_wmi_vdev_set_param_cmd(struct ath11k *ar, u32 vdev_id,
6006 u32 param_id, u32 param_value);
6007
6008int ath11k_wmi_set_sta_ps_param(struct ath11k *ar, u32 vdev_id,
6009 u32 param, u32 param_value);
6010int ath11k_wmi_force_fw_hang_cmd(struct ath11k *ar, u32 type, u32 delay_time_ms);
6011int ath11k_wmi_send_peer_delete_cmd(struct ath11k *ar,
6012 const u8 *peer_addr, u8 vdev_id);
6013int ath11k_wmi_vdev_delete(struct ath11k *ar, u8 vdev_id);
6014void ath11k_wmi_start_scan_init(struct ath11k *ar, struct scan_req_params *arg);
6015int ath11k_wmi_send_scan_start_cmd(struct ath11k *ar,
6016 struct scan_req_params *params);
6017int ath11k_wmi_send_scan_stop_cmd(struct ath11k *ar,
6018 struct scan_cancel_param *param);
6019int ath11k_wmi_send_wmm_update_cmd_tlv(struct ath11k *ar, u32 vdev_id,
6020 struct wmi_wmm_params_all_arg *param);
6021int ath11k_wmi_pdev_suspend(struct ath11k *ar, u32 suspend_opt,
6022 u32 pdev_id);
6023int ath11k_wmi_pdev_resume(struct ath11k *ar, u32 pdev_id);
6024
6025int ath11k_wmi_send_peer_assoc_cmd(struct ath11k *ar,
6026 struct peer_assoc_params *param);
6027int ath11k_wmi_vdev_install_key(struct ath11k *ar,
6028 struct wmi_vdev_install_key_arg *arg);
6029int ath11k_wmi_pdev_bss_chan_info_request(struct ath11k *ar,
6030 enum wmi_bss_chan_info_req_type type);
6031int ath11k_wmi_send_stats_request_cmd(struct ath11k *ar,
6032 struct stats_request_params *param);
6033int ath11k_wmi_send_pdev_temperature_cmd(struct ath11k *ar);
6034int ath11k_wmi_send_peer_flush_tids_cmd(struct ath11k *ar,
6035 u8 peer_addr[ETH_ALEN],
6036 struct peer_flush_params *param);
6037int ath11k_wmi_send_set_ap_ps_param_cmd(struct ath11k *ar, u8 *peer_addr,
6038 struct ap_ps_params *param);
6039int ath11k_wmi_send_scan_chan_list_cmd(struct ath11k *ar,
6040 struct scan_chan_list_params *chan_list);
6041int ath11k_wmi_send_dfs_phyerr_offload_enable_cmd(struct ath11k *ar,
6042 u32 pdev_id);
6043int ath11k_wmi_addba_clear_resp(struct ath11k *ar, u32 vdev_id, const u8 *mac);
6044int ath11k_wmi_addba_send(struct ath11k *ar, u32 vdev_id, const u8 *mac,
6045 u32 tid, u32 buf_size);
6046int ath11k_wmi_addba_set_resp(struct ath11k *ar, u32 vdev_id, const u8 *mac,
6047 u32 tid, u32 status);
6048int ath11k_wmi_delba_send(struct ath11k *ar, u32 vdev_id, const u8 *mac,
6049 u32 tid, u32 initiator, u32 reason);
6050int ath11k_wmi_send_bcn_offload_control_cmd(struct ath11k *ar,
6051 u32 vdev_id, u32 bcn_ctrl_op);
6052int ath11k_wmi_send_set_current_country_cmd(struct ath11k *ar,
6053 struct wmi_set_current_country_params *param);
6054int
6055ath11k_wmi_send_init_country_cmd(struct ath11k *ar,
6056 struct wmi_init_country_params init_cc_param);
6057
6058int ath11k_wmi_send_11d_scan_start_cmd(struct ath11k *ar,
6059 struct wmi_11d_scan_start_params *param);
6060int ath11k_wmi_send_11d_scan_stop_cmd(struct ath11k *ar, u32 vdev_id);
6061
6062int
6063ath11k_wmi_send_thermal_mitigation_param_cmd(struct ath11k *ar,
6064 struct thermal_mitigation_params *param);
6065int ath11k_wmi_pdev_pktlog_enable(struct ath11k *ar, u32 pktlog_filter);
6066int ath11k_wmi_pdev_pktlog_disable(struct ath11k *ar);
6067int ath11k_wmi_pdev_peer_pktlog_filter(struct ath11k *ar, u8 *addr, u8 enable);
6068int
6069ath11k_wmi_rx_reord_queue_remove(struct ath11k *ar,
6070 struct rx_reorder_queue_remove_params *param);
6071int ath11k_wmi_send_pdev_set_regdomain(struct ath11k *ar,
6072 struct pdev_set_regdomain_params *param);
6073int ath11k_wmi_pull_fw_stats(struct ath11k_base *ab, struct sk_buff *skb,
6074 struct ath11k_fw_stats *stats);
6075size_t ath11k_wmi_fw_stats_num_peers(struct list_head *head);
6076size_t ath11k_wmi_fw_stats_num_peers_extd(struct list_head *head);
6077size_t ath11k_wmi_fw_stats_num_vdevs(struct list_head *head);
6078void ath11k_wmi_fw_stats_fill(struct ath11k *ar,
6079 struct ath11k_fw_stats *fw_stats, u32 stats_id,
6080 char *buf);
6081int ath11k_wmi_simulate_radar(struct ath11k *ar);
6082void ath11k_wmi_fill_default_twt_params(struct wmi_twt_enable_params *twt_params);
6083int ath11k_wmi_send_twt_enable_cmd(struct ath11k *ar, u32 pdev_id,
6084 struct wmi_twt_enable_params *params);
6085int ath11k_wmi_send_twt_disable_cmd(struct ath11k *ar, u32 pdev_id);
6086int ath11k_wmi_send_twt_add_dialog_cmd(struct ath11k *ar,
6087 struct wmi_twt_add_dialog_params *params);
6088int ath11k_wmi_send_twt_del_dialog_cmd(struct ath11k *ar,
6089 struct wmi_twt_del_dialog_params *params);
6090int ath11k_wmi_send_twt_pause_dialog_cmd(struct ath11k *ar,
6091 struct wmi_twt_pause_dialog_params *params);
6092int ath11k_wmi_send_twt_resume_dialog_cmd(struct ath11k *ar,
6093 struct wmi_twt_resume_dialog_params *params);
6094int ath11k_wmi_send_obss_spr_cmd(struct ath11k *ar, u32 vdev_id,
6095 struct ieee80211_he_obss_pd *he_obss_pd);
6096int ath11k_wmi_pdev_set_srg_bss_color_bitmap(struct ath11k *ar, u32 *bitmap);
6097int ath11k_wmi_pdev_set_srg_patial_bssid_bitmap(struct ath11k *ar, u32 *bitmap);
6098int ath11k_wmi_pdev_srg_obss_color_enable_bitmap(struct ath11k *ar,
6099 u32 *bitmap);
6100int ath11k_wmi_pdev_srg_obss_bssid_enable_bitmap(struct ath11k *ar,
6101 u32 *bitmap);
6102int ath11k_wmi_pdev_non_srg_obss_color_enable_bitmap(struct ath11k *ar,
6103 u32 *bitmap);
6104int ath11k_wmi_pdev_non_srg_obss_bssid_enable_bitmap(struct ath11k *ar,
6105 u32 *bitmap);
6106int ath11k_wmi_send_obss_color_collision_cfg_cmd(struct ath11k *ar, u32 vdev_id,
6107 u8 bss_color, u32 period,
6108 bool enable);
6109int ath11k_wmi_send_bss_color_change_enable_cmd(struct ath11k *ar, u32 vdev_id,
6110 bool enable);
6111int ath11k_wmi_pdev_lro_cfg(struct ath11k *ar, int pdev_id);
6112int ath11k_wmi_pdev_dma_ring_cfg(struct ath11k *ar,
6113 struct ath11k_wmi_pdev_dma_ring_cfg_req_cmd *param);
6114int ath11k_wmi_vdev_spectral_enable(struct ath11k *ar, u32 vdev_id,
6115 u32 trigger, u32 enable);
6116int ath11k_wmi_vdev_spectral_conf(struct ath11k *ar,
6117 struct ath11k_wmi_vdev_spectral_conf_param *param);
6118int ath11k_wmi_fils_discovery_tmpl(struct ath11k *ar, u32 vdev_id,
6119 struct sk_buff *tmpl);
6120int ath11k_wmi_fils_discovery(struct ath11k *ar, u32 vdev_id, u32 interval,
6121 bool unsol_bcast_probe_resp_enabled);
6122int ath11k_wmi_probe_resp_tmpl(struct ath11k *ar, u32 vdev_id,
6123 struct sk_buff *tmpl);
6124int ath11k_wmi_set_hw_mode(struct ath11k_base *ab,
6125 enum wmi_host_hw_mode_config_type mode);
6126int ath11k_wmi_wow_host_wakeup_ind(struct ath11k *ar);
6127int ath11k_wmi_wow_enable(struct ath11k *ar);
6128int ath11k_wmi_scan_prob_req_oui(struct ath11k *ar,
6129 const u8 mac_addr[ETH_ALEN]);
6130int ath11k_wmi_fw_dbglog_cfg(struct ath11k *ar, u32 *module_id_bitmap,
6131 struct ath11k_fw_dbglog *dbglog);
6132int ath11k_wmi_wow_config_pno(struct ath11k *ar, u32 vdev_id,
6133 struct wmi_pno_scan_req *pno_scan);
6134int ath11k_wmi_wow_del_pattern(struct ath11k *ar, u32 vdev_id, u32 pattern_id);
6135int ath11k_wmi_wow_add_pattern(struct ath11k *ar, u32 vdev_id, u32 pattern_id,
6136 const u8 *pattern, const u8 *mask,
6137 int pattern_len, int pattern_offset);
6138int ath11k_wmi_wow_add_wakeup_event(struct ath11k *ar, u32 vdev_id,
6139 enum wmi_wow_wakeup_event event,
6140 u32 enable);
6141int ath11k_wmi_hw_data_filter_cmd(struct ath11k *ar, u32 vdev_id,
6142 u32 filter_bitmap, bool enable);
6143int ath11k_wmi_arp_ns_offload(struct ath11k *ar,
6144 struct ath11k_vif *arvif, bool enable);
6145int ath11k_wmi_gtk_rekey_offload(struct ath11k *ar,
6146 struct ath11k_vif *arvif, bool enable);
6147int ath11k_wmi_gtk_rekey_getinfo(struct ath11k *ar,
6148 struct ath11k_vif *arvif);
6149int ath11k_wmi_pdev_set_bios_sar_table_param(struct ath11k *ar, const u8 *sar_val);
6150int ath11k_wmi_pdev_set_bios_geo_table_param(struct ath11k *ar);
6151int ath11k_wmi_sta_keepalive(struct ath11k *ar,
6152 const struct wmi_sta_keepalive_arg *arg);
6153
6154#endif