Loading...
1// SPDX-License-Identifier: ISC
2/*
3 * Copyright (c) 2005-2011 Atheros Communications Inc.
4 * Copyright (c) 2011-2017 Qualcomm Atheros, Inc.
5 * Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
6 * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
7 */
8
9#include <linux/module.h>
10#include <linux/firmware.h>
11#include <linux/of.h>
12#include <linux/property.h>
13#include <linux/dmi.h>
14#include <linux/ctype.h>
15#include <linux/pm_qos.h>
16#include <linux/nvmem-consumer.h>
17#include <asm/byteorder.h>
18
19#include "core.h"
20#include "mac.h"
21#include "htc.h"
22#include "hif.h"
23#include "wmi.h"
24#include "bmi.h"
25#include "debug.h"
26#include "htt.h"
27#include "testmode.h"
28#include "wmi-ops.h"
29#include "coredump.h"
30
31unsigned int ath10k_debug_mask;
32EXPORT_SYMBOL(ath10k_debug_mask);
33
34static unsigned int ath10k_cryptmode_param;
35static bool uart_print;
36static bool skip_otp;
37static bool fw_diag_log;
38
39/* frame mode values are mapped as per enum ath10k_hw_txrx_mode */
40unsigned int ath10k_frame_mode = ATH10K_HW_TXRX_NATIVE_WIFI;
41
42unsigned long ath10k_coredump_mask = BIT(ATH10K_FW_CRASH_DUMP_REGISTERS) |
43 BIT(ATH10K_FW_CRASH_DUMP_CE_DATA);
44
45/* FIXME: most of these should be readonly */
46module_param_named(debug_mask, ath10k_debug_mask, uint, 0644);
47module_param_named(cryptmode, ath10k_cryptmode_param, uint, 0644);
48module_param(uart_print, bool, 0644);
49module_param(skip_otp, bool, 0644);
50module_param(fw_diag_log, bool, 0644);
51module_param_named(frame_mode, ath10k_frame_mode, uint, 0644);
52module_param_named(coredump_mask, ath10k_coredump_mask, ulong, 0444);
53
54MODULE_PARM_DESC(debug_mask, "Debugging mask");
55MODULE_PARM_DESC(uart_print, "Uart target debugging");
56MODULE_PARM_DESC(skip_otp, "Skip otp failure for calibration in testmode");
57MODULE_PARM_DESC(cryptmode, "Crypto mode: 0-hardware, 1-software");
58MODULE_PARM_DESC(frame_mode,
59 "Datapath frame mode (0: raw, 1: native wifi (default), 2: ethernet)");
60MODULE_PARM_DESC(coredump_mask, "Bitfield of what to include in firmware crash file");
61MODULE_PARM_DESC(fw_diag_log, "Diag based fw log debugging");
62
63static const struct ath10k_hw_params ath10k_hw_params_list[] = {
64 {
65 .id = QCA988X_HW_2_0_VERSION,
66 .dev_id = QCA988X_2_0_DEVICE_ID,
67 .bus = ATH10K_BUS_PCI,
68 .name = "qca988x hw2.0",
69 .patch_load_addr = QCA988X_HW_2_0_PATCH_LOAD_ADDR,
70 .uart_pin = 7,
71 .cc_wraparound_type = ATH10K_HW_CC_WRAP_SHIFTED_ALL,
72 .otp_exe_param = 0,
73 .channel_counters_freq_hz = 88000,
74 .max_probe_resp_desc_thres = 0,
75 .cal_data_len = 2116,
76 .fw = {
77 .dir = QCA988X_HW_2_0_FW_DIR,
78 .board = QCA988X_HW_2_0_BOARD_DATA_FILE,
79 .board_size = QCA988X_BOARD_DATA_SZ,
80 .board_ext_size = QCA988X_BOARD_EXT_DATA_SZ,
81 },
82 .rx_desc_ops = &qca988x_rx_desc_ops,
83 .hw_ops = &qca988x_ops,
84 .decap_align_bytes = 4,
85 .spectral_bin_discard = 0,
86 .spectral_bin_offset = 0,
87 .vht160_mcs_rx_highest = 0,
88 .vht160_mcs_tx_highest = 0,
89 .n_cipher_suites = 8,
90 .ast_skid_limit = 0x10,
91 .num_wds_entries = 0x20,
92 .target_64bit = false,
93 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
94 .shadow_reg_support = false,
95 .rri_on_ddr = false,
96 .hw_filter_reset_required = true,
97 .fw_diag_ce_download = false,
98 .credit_size_workaround = false,
99 .tx_stats_over_pktlog = true,
100 .dynamic_sar_support = false,
101 .hw_restart_disconnect = false,
102 .use_fw_tx_credits = true,
103 .delay_unmap_buffer = false,
104 .mcast_frame_registration = false,
105 },
106 {
107 .id = QCA988X_HW_2_0_VERSION,
108 .dev_id = QCA988X_2_0_DEVICE_ID_UBNT,
109 .name = "qca988x hw2.0 ubiquiti",
110 .patch_load_addr = QCA988X_HW_2_0_PATCH_LOAD_ADDR,
111 .uart_pin = 7,
112 .cc_wraparound_type = ATH10K_HW_CC_WRAP_SHIFTED_ALL,
113 .otp_exe_param = 0,
114 .channel_counters_freq_hz = 88000,
115 .max_probe_resp_desc_thres = 0,
116 .cal_data_len = 2116,
117 .fw = {
118 .dir = QCA988X_HW_2_0_FW_DIR,
119 .board = QCA988X_HW_2_0_BOARD_DATA_FILE,
120 .board_size = QCA988X_BOARD_DATA_SZ,
121 .board_ext_size = QCA988X_BOARD_EXT_DATA_SZ,
122 },
123 .rx_desc_ops = &qca988x_rx_desc_ops,
124 .hw_ops = &qca988x_ops,
125 .decap_align_bytes = 4,
126 .spectral_bin_discard = 0,
127 .spectral_bin_offset = 0,
128 .vht160_mcs_rx_highest = 0,
129 .vht160_mcs_tx_highest = 0,
130 .n_cipher_suites = 8,
131 .ast_skid_limit = 0x10,
132 .num_wds_entries = 0x20,
133 .target_64bit = false,
134 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
135 .shadow_reg_support = false,
136 .rri_on_ddr = false,
137 .hw_filter_reset_required = true,
138 .fw_diag_ce_download = false,
139 .credit_size_workaround = false,
140 .tx_stats_over_pktlog = true,
141 .dynamic_sar_support = false,
142 .hw_restart_disconnect = false,
143 .use_fw_tx_credits = true,
144 .delay_unmap_buffer = false,
145 .mcast_frame_registration = false,
146 },
147 {
148 .id = QCA9887_HW_1_0_VERSION,
149 .dev_id = QCA9887_1_0_DEVICE_ID,
150 .bus = ATH10K_BUS_PCI,
151 .name = "qca9887 hw1.0",
152 .patch_load_addr = QCA9887_HW_1_0_PATCH_LOAD_ADDR,
153 .uart_pin = 7,
154 .cc_wraparound_type = ATH10K_HW_CC_WRAP_SHIFTED_ALL,
155 .otp_exe_param = 0,
156 .channel_counters_freq_hz = 88000,
157 .max_probe_resp_desc_thres = 0,
158 .cal_data_len = 2116,
159 .fw = {
160 .dir = QCA9887_HW_1_0_FW_DIR,
161 .board = QCA9887_HW_1_0_BOARD_DATA_FILE,
162 .board_size = QCA9887_BOARD_DATA_SZ,
163 .board_ext_size = QCA9887_BOARD_EXT_DATA_SZ,
164 },
165 .rx_desc_ops = &qca988x_rx_desc_ops,
166 .hw_ops = &qca988x_ops,
167 .decap_align_bytes = 4,
168 .spectral_bin_discard = 0,
169 .spectral_bin_offset = 0,
170 .vht160_mcs_rx_highest = 0,
171 .vht160_mcs_tx_highest = 0,
172 .n_cipher_suites = 8,
173 .ast_skid_limit = 0x10,
174 .num_wds_entries = 0x20,
175 .target_64bit = false,
176 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
177 .shadow_reg_support = false,
178 .rri_on_ddr = false,
179 .hw_filter_reset_required = true,
180 .fw_diag_ce_download = false,
181 .credit_size_workaround = false,
182 .tx_stats_over_pktlog = false,
183 .dynamic_sar_support = false,
184 .hw_restart_disconnect = false,
185 .use_fw_tx_credits = true,
186 .delay_unmap_buffer = false,
187 .mcast_frame_registration = false,
188 },
189 {
190 .id = QCA6174_HW_3_2_VERSION,
191 .dev_id = QCA6174_3_2_DEVICE_ID,
192 .bus = ATH10K_BUS_SDIO,
193 .name = "qca6174 hw3.2 sdio",
194 .patch_load_addr = QCA6174_HW_3_0_PATCH_LOAD_ADDR,
195 .uart_pin = 19,
196 .otp_exe_param = 0,
197 .channel_counters_freq_hz = 88000,
198 .max_probe_resp_desc_thres = 0,
199 .cal_data_len = 0,
200 .fw = {
201 .dir = QCA6174_HW_3_0_FW_DIR,
202 .board = QCA6174_HW_3_0_BOARD_DATA_FILE,
203 .board_size = QCA6174_BOARD_DATA_SZ,
204 .board_ext_size = QCA6174_BOARD_EXT_DATA_SZ,
205 },
206 .rx_desc_ops = &qca988x_rx_desc_ops,
207 .hw_ops = &qca6174_sdio_ops,
208 .hw_clk = qca6174_clk,
209 .target_cpu_freq = 176000000,
210 .decap_align_bytes = 4,
211 .n_cipher_suites = 8,
212 .num_peers = 10,
213 .ast_skid_limit = 0x10,
214 .num_wds_entries = 0x20,
215 .uart_pin_workaround = true,
216 .tx_stats_over_pktlog = false,
217 .credit_size_workaround = false,
218 .bmi_large_size_download = true,
219 .supports_peer_stats_info = true,
220 .dynamic_sar_support = true,
221 .hw_restart_disconnect = false,
222 .use_fw_tx_credits = true,
223 .delay_unmap_buffer = false,
224 .mcast_frame_registration = false,
225 },
226 {
227 .id = QCA6174_HW_2_1_VERSION,
228 .dev_id = QCA6164_2_1_DEVICE_ID,
229 .bus = ATH10K_BUS_PCI,
230 .name = "qca6164 hw2.1",
231 .patch_load_addr = QCA6174_HW_2_1_PATCH_LOAD_ADDR,
232 .uart_pin = 6,
233 .otp_exe_param = 0,
234 .channel_counters_freq_hz = 88000,
235 .max_probe_resp_desc_thres = 0,
236 .cal_data_len = 8124,
237 .fw = {
238 .dir = QCA6174_HW_2_1_FW_DIR,
239 .board = QCA6174_HW_2_1_BOARD_DATA_FILE,
240 .board_size = QCA6174_BOARD_DATA_SZ,
241 .board_ext_size = QCA6174_BOARD_EXT_DATA_SZ,
242 },
243 .rx_desc_ops = &qca988x_rx_desc_ops,
244 .hw_ops = &qca988x_ops,
245 .decap_align_bytes = 4,
246 .spectral_bin_discard = 0,
247 .spectral_bin_offset = 0,
248 .vht160_mcs_rx_highest = 0,
249 .vht160_mcs_tx_highest = 0,
250 .n_cipher_suites = 8,
251 .ast_skid_limit = 0x10,
252 .num_wds_entries = 0x20,
253 .target_64bit = false,
254 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
255 .shadow_reg_support = false,
256 .rri_on_ddr = false,
257 .hw_filter_reset_required = true,
258 .fw_diag_ce_download = false,
259 .credit_size_workaround = false,
260 .tx_stats_over_pktlog = false,
261 .dynamic_sar_support = false,
262 .hw_restart_disconnect = false,
263 .use_fw_tx_credits = true,
264 .delay_unmap_buffer = false,
265 .mcast_frame_registration = false,
266 },
267 {
268 .id = QCA6174_HW_2_1_VERSION,
269 .dev_id = QCA6174_2_1_DEVICE_ID,
270 .bus = ATH10K_BUS_PCI,
271 .name = "qca6174 hw2.1",
272 .patch_load_addr = QCA6174_HW_2_1_PATCH_LOAD_ADDR,
273 .uart_pin = 6,
274 .otp_exe_param = 0,
275 .channel_counters_freq_hz = 88000,
276 .max_probe_resp_desc_thres = 0,
277 .cal_data_len = 8124,
278 .fw = {
279 .dir = QCA6174_HW_2_1_FW_DIR,
280 .board = QCA6174_HW_2_1_BOARD_DATA_FILE,
281 .board_size = QCA6174_BOARD_DATA_SZ,
282 .board_ext_size = QCA6174_BOARD_EXT_DATA_SZ,
283 },
284 .rx_desc_ops = &qca988x_rx_desc_ops,
285 .hw_ops = &qca988x_ops,
286 .decap_align_bytes = 4,
287 .spectral_bin_discard = 0,
288 .spectral_bin_offset = 0,
289 .vht160_mcs_rx_highest = 0,
290 .vht160_mcs_tx_highest = 0,
291 .n_cipher_suites = 8,
292 .ast_skid_limit = 0x10,
293 .num_wds_entries = 0x20,
294 .target_64bit = false,
295 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
296 .shadow_reg_support = false,
297 .rri_on_ddr = false,
298 .hw_filter_reset_required = true,
299 .fw_diag_ce_download = false,
300 .credit_size_workaround = false,
301 .tx_stats_over_pktlog = false,
302 .dynamic_sar_support = false,
303 .hw_restart_disconnect = false,
304 .use_fw_tx_credits = true,
305 .delay_unmap_buffer = false,
306 .mcast_frame_registration = false,
307 },
308 {
309 .id = QCA6174_HW_3_0_VERSION,
310 .dev_id = QCA6174_2_1_DEVICE_ID,
311 .bus = ATH10K_BUS_PCI,
312 .name = "qca6174 hw3.0",
313 .patch_load_addr = QCA6174_HW_3_0_PATCH_LOAD_ADDR,
314 .uart_pin = 6,
315 .otp_exe_param = 0,
316 .channel_counters_freq_hz = 88000,
317 .max_probe_resp_desc_thres = 0,
318 .cal_data_len = 8124,
319 .fw = {
320 .dir = QCA6174_HW_3_0_FW_DIR,
321 .board = QCA6174_HW_3_0_BOARD_DATA_FILE,
322 .board_size = QCA6174_BOARD_DATA_SZ,
323 .board_ext_size = QCA6174_BOARD_EXT_DATA_SZ,
324 },
325 .rx_desc_ops = &qca988x_rx_desc_ops,
326 .hw_ops = &qca988x_ops,
327 .decap_align_bytes = 4,
328 .spectral_bin_discard = 0,
329 .spectral_bin_offset = 0,
330 .vht160_mcs_rx_highest = 0,
331 .vht160_mcs_tx_highest = 0,
332 .n_cipher_suites = 8,
333 .ast_skid_limit = 0x10,
334 .num_wds_entries = 0x20,
335 .target_64bit = false,
336 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
337 .shadow_reg_support = false,
338 .rri_on_ddr = false,
339 .hw_filter_reset_required = true,
340 .fw_diag_ce_download = false,
341 .credit_size_workaround = false,
342 .tx_stats_over_pktlog = false,
343 .dynamic_sar_support = false,
344 .hw_restart_disconnect = false,
345 .use_fw_tx_credits = true,
346 .delay_unmap_buffer = false,
347 .mcast_frame_registration = false,
348 },
349 {
350 .id = QCA6174_HW_3_2_VERSION,
351 .dev_id = QCA6174_2_1_DEVICE_ID,
352 .bus = ATH10K_BUS_PCI,
353 .name = "qca6174 hw3.2",
354 .patch_load_addr = QCA6174_HW_3_0_PATCH_LOAD_ADDR,
355 .uart_pin = 6,
356 .otp_exe_param = 0,
357 .channel_counters_freq_hz = 88000,
358 .max_probe_resp_desc_thres = 0,
359 .cal_data_len = 8124,
360 .fw = {
361 /* uses same binaries as hw3.0 */
362 .dir = QCA6174_HW_3_0_FW_DIR,
363 .board = QCA6174_HW_3_0_BOARD_DATA_FILE,
364 .board_size = QCA6174_BOARD_DATA_SZ,
365 .board_ext_size = QCA6174_BOARD_EXT_DATA_SZ,
366 },
367 .rx_desc_ops = &qca988x_rx_desc_ops,
368 .hw_ops = &qca6174_ops,
369 .hw_clk = qca6174_clk,
370 .target_cpu_freq = 176000000,
371 .decap_align_bytes = 4,
372 .spectral_bin_discard = 0,
373 .spectral_bin_offset = 0,
374 .vht160_mcs_rx_highest = 0,
375 .vht160_mcs_tx_highest = 0,
376 .n_cipher_suites = 8,
377 .ast_skid_limit = 0x10,
378 .num_wds_entries = 0x20,
379 .target_64bit = false,
380 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
381 .shadow_reg_support = false,
382 .rri_on_ddr = false,
383 .hw_filter_reset_required = true,
384 .fw_diag_ce_download = true,
385 .credit_size_workaround = false,
386 .tx_stats_over_pktlog = false,
387 .supports_peer_stats_info = true,
388 .dynamic_sar_support = true,
389 .hw_restart_disconnect = false,
390 .use_fw_tx_credits = true,
391 .delay_unmap_buffer = false,
392 .mcast_frame_registration = true,
393 },
394 {
395 .id = QCA99X0_HW_2_0_DEV_VERSION,
396 .dev_id = QCA99X0_2_0_DEVICE_ID,
397 .bus = ATH10K_BUS_PCI,
398 .name = "qca99x0 hw2.0",
399 .patch_load_addr = QCA99X0_HW_2_0_PATCH_LOAD_ADDR,
400 .uart_pin = 7,
401 .otp_exe_param = 0x00000700,
402 .continuous_frag_desc = true,
403 .cck_rate_map_rev2 = true,
404 .channel_counters_freq_hz = 150000,
405 .max_probe_resp_desc_thres = 24,
406 .tx_chain_mask = 0xf,
407 .rx_chain_mask = 0xf,
408 .max_spatial_stream = 4,
409 .cal_data_len = 12064,
410 .fw = {
411 .dir = QCA99X0_HW_2_0_FW_DIR,
412 .board = QCA99X0_HW_2_0_BOARD_DATA_FILE,
413 .board_size = QCA99X0_BOARD_DATA_SZ,
414 .board_ext_size = QCA99X0_BOARD_EXT_DATA_SZ,
415 },
416 .sw_decrypt_mcast_mgmt = true,
417 .rx_desc_ops = &qca99x0_rx_desc_ops,
418 .hw_ops = &qca99x0_ops,
419 .decap_align_bytes = 1,
420 .spectral_bin_discard = 4,
421 .spectral_bin_offset = 0,
422 .vht160_mcs_rx_highest = 0,
423 .vht160_mcs_tx_highest = 0,
424 .n_cipher_suites = 11,
425 .ast_skid_limit = 0x10,
426 .num_wds_entries = 0x20,
427 .target_64bit = false,
428 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
429 .shadow_reg_support = false,
430 .rri_on_ddr = false,
431 .hw_filter_reset_required = true,
432 .fw_diag_ce_download = false,
433 .credit_size_workaround = false,
434 .tx_stats_over_pktlog = false,
435 .dynamic_sar_support = false,
436 .hw_restart_disconnect = false,
437 .use_fw_tx_credits = true,
438 .delay_unmap_buffer = false,
439 .mcast_frame_registration = false,
440 },
441 {
442 .id = QCA9984_HW_1_0_DEV_VERSION,
443 .dev_id = QCA9984_1_0_DEVICE_ID,
444 .bus = ATH10K_BUS_PCI,
445 .name = "qca9984/qca9994 hw1.0",
446 .patch_load_addr = QCA9984_HW_1_0_PATCH_LOAD_ADDR,
447 .uart_pin = 7,
448 .cc_wraparound_type = ATH10K_HW_CC_WRAP_SHIFTED_EACH,
449 .otp_exe_param = 0x00000700,
450 .continuous_frag_desc = true,
451 .cck_rate_map_rev2 = true,
452 .channel_counters_freq_hz = 150000,
453 .max_probe_resp_desc_thres = 24,
454 .tx_chain_mask = 0xf,
455 .rx_chain_mask = 0xf,
456 .max_spatial_stream = 4,
457 .cal_data_len = 12064,
458 .fw = {
459 .dir = QCA9984_HW_1_0_FW_DIR,
460 .board = QCA9984_HW_1_0_BOARD_DATA_FILE,
461 .eboard = QCA9984_HW_1_0_EBOARD_DATA_FILE,
462 .board_size = QCA99X0_BOARD_DATA_SZ,
463 .board_ext_size = QCA99X0_BOARD_EXT_DATA_SZ,
464 .ext_board_size = QCA99X0_EXT_BOARD_DATA_SZ,
465 },
466 .sw_decrypt_mcast_mgmt = true,
467 .rx_desc_ops = &qca99x0_rx_desc_ops,
468 .hw_ops = &qca99x0_ops,
469 .decap_align_bytes = 1,
470 .spectral_bin_discard = 12,
471 .spectral_bin_offset = 8,
472
473 /* Can do only 2x2 VHT160 or 80+80. 1560Mbps is 4x4 80Mhz
474 * or 2x2 160Mhz, long-guard-interval.
475 */
476 .vht160_mcs_rx_highest = 1560,
477 .vht160_mcs_tx_highest = 1560,
478 .n_cipher_suites = 11,
479 .ast_skid_limit = 0x10,
480 .num_wds_entries = 0x20,
481 .target_64bit = false,
482 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
483 .shadow_reg_support = false,
484 .rri_on_ddr = false,
485 .hw_filter_reset_required = true,
486 .fw_diag_ce_download = false,
487 .credit_size_workaround = false,
488 .tx_stats_over_pktlog = false,
489 .dynamic_sar_support = false,
490 .hw_restart_disconnect = false,
491 .use_fw_tx_credits = true,
492 .delay_unmap_buffer = false,
493 .mcast_frame_registration = false,
494 },
495 {
496 .id = QCA9888_HW_2_0_DEV_VERSION,
497 .dev_id = QCA9888_2_0_DEVICE_ID,
498 .bus = ATH10K_BUS_PCI,
499 .name = "qca9888 hw2.0",
500 .patch_load_addr = QCA9888_HW_2_0_PATCH_LOAD_ADDR,
501 .uart_pin = 7,
502 .cc_wraparound_type = ATH10K_HW_CC_WRAP_SHIFTED_EACH,
503 .otp_exe_param = 0x00000700,
504 .continuous_frag_desc = true,
505 .channel_counters_freq_hz = 150000,
506 .max_probe_resp_desc_thres = 24,
507 .tx_chain_mask = 3,
508 .rx_chain_mask = 3,
509 .max_spatial_stream = 2,
510 .cal_data_len = 12064,
511 .fw = {
512 .dir = QCA9888_HW_2_0_FW_DIR,
513 .board = QCA9888_HW_2_0_BOARD_DATA_FILE,
514 .board_size = QCA99X0_BOARD_DATA_SZ,
515 .board_ext_size = QCA99X0_BOARD_EXT_DATA_SZ,
516 },
517 .sw_decrypt_mcast_mgmt = true,
518 .rx_desc_ops = &qca99x0_rx_desc_ops,
519 .hw_ops = &qca99x0_ops,
520 .decap_align_bytes = 1,
521 .spectral_bin_discard = 12,
522 .spectral_bin_offset = 8,
523
524 /* Can do only 1x1 VHT160 or 80+80. 780Mbps is 2x2 80Mhz or
525 * 1x1 160Mhz, long-guard-interval.
526 */
527 .vht160_mcs_rx_highest = 780,
528 .vht160_mcs_tx_highest = 780,
529 .n_cipher_suites = 11,
530 .ast_skid_limit = 0x10,
531 .num_wds_entries = 0x20,
532 .target_64bit = false,
533 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
534 .shadow_reg_support = false,
535 .rri_on_ddr = false,
536 .hw_filter_reset_required = true,
537 .fw_diag_ce_download = false,
538 .credit_size_workaround = false,
539 .tx_stats_over_pktlog = false,
540 .dynamic_sar_support = false,
541 .hw_restart_disconnect = false,
542 .use_fw_tx_credits = true,
543 .delay_unmap_buffer = false,
544 .mcast_frame_registration = false,
545 },
546 {
547 .id = QCA9377_HW_1_0_DEV_VERSION,
548 .dev_id = QCA9377_1_0_DEVICE_ID,
549 .bus = ATH10K_BUS_PCI,
550 .name = "qca9377 hw1.0",
551 .patch_load_addr = QCA9377_HW_1_0_PATCH_LOAD_ADDR,
552 .uart_pin = 6,
553 .otp_exe_param = 0,
554 .channel_counters_freq_hz = 88000,
555 .max_probe_resp_desc_thres = 0,
556 .cal_data_len = 8124,
557 .fw = {
558 .dir = QCA9377_HW_1_0_FW_DIR,
559 .board = QCA9377_HW_1_0_BOARD_DATA_FILE,
560 .board_size = QCA9377_BOARD_DATA_SZ,
561 .board_ext_size = QCA9377_BOARD_EXT_DATA_SZ,
562 },
563 .rx_desc_ops = &qca988x_rx_desc_ops,
564 .hw_ops = &qca988x_ops,
565 .decap_align_bytes = 4,
566 .spectral_bin_discard = 0,
567 .spectral_bin_offset = 0,
568 .vht160_mcs_rx_highest = 0,
569 .vht160_mcs_tx_highest = 0,
570 .n_cipher_suites = 8,
571 .ast_skid_limit = 0x10,
572 .num_wds_entries = 0x20,
573 .target_64bit = false,
574 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
575 .shadow_reg_support = false,
576 .rri_on_ddr = false,
577 .hw_filter_reset_required = true,
578 .fw_diag_ce_download = false,
579 .credit_size_workaround = false,
580 .tx_stats_over_pktlog = false,
581 .dynamic_sar_support = false,
582 .hw_restart_disconnect = false,
583 .use_fw_tx_credits = true,
584 .delay_unmap_buffer = false,
585 .mcast_frame_registration = false,
586 },
587 {
588 .id = QCA9377_HW_1_1_DEV_VERSION,
589 .dev_id = QCA9377_1_0_DEVICE_ID,
590 .bus = ATH10K_BUS_PCI,
591 .name = "qca9377 hw1.1",
592 .patch_load_addr = QCA9377_HW_1_0_PATCH_LOAD_ADDR,
593 .uart_pin = 6,
594 .otp_exe_param = 0,
595 .channel_counters_freq_hz = 88000,
596 .max_probe_resp_desc_thres = 0,
597 .cal_data_len = 8124,
598 .fw = {
599 .dir = QCA9377_HW_1_0_FW_DIR,
600 .board = QCA9377_HW_1_0_BOARD_DATA_FILE,
601 .board_size = QCA9377_BOARD_DATA_SZ,
602 .board_ext_size = QCA9377_BOARD_EXT_DATA_SZ,
603 },
604 .rx_desc_ops = &qca988x_rx_desc_ops,
605 .hw_ops = &qca6174_ops,
606 .hw_clk = qca6174_clk,
607 .target_cpu_freq = 176000000,
608 .decap_align_bytes = 4,
609 .spectral_bin_discard = 0,
610 .spectral_bin_offset = 0,
611 .vht160_mcs_rx_highest = 0,
612 .vht160_mcs_tx_highest = 0,
613 .n_cipher_suites = 8,
614 .ast_skid_limit = 0x10,
615 .num_wds_entries = 0x20,
616 .target_64bit = false,
617 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
618 .shadow_reg_support = false,
619 .rri_on_ddr = false,
620 .hw_filter_reset_required = true,
621 .fw_diag_ce_download = true,
622 .credit_size_workaround = false,
623 .tx_stats_over_pktlog = false,
624 .dynamic_sar_support = false,
625 .hw_restart_disconnect = false,
626 .use_fw_tx_credits = true,
627 .delay_unmap_buffer = false,
628 .mcast_frame_registration = false,
629 },
630 {
631 .id = QCA9377_HW_1_1_DEV_VERSION,
632 .dev_id = QCA9377_1_0_DEVICE_ID,
633 .bus = ATH10K_BUS_SDIO,
634 .name = "qca9377 hw1.1 sdio",
635 .patch_load_addr = QCA9377_HW_1_0_PATCH_LOAD_ADDR,
636 .uart_pin = 19,
637 .otp_exe_param = 0,
638 .channel_counters_freq_hz = 88000,
639 .max_probe_resp_desc_thres = 0,
640 .cal_data_len = 8124,
641 .fw = {
642 .dir = QCA9377_HW_1_0_FW_DIR,
643 .board = QCA9377_HW_1_0_BOARD_DATA_FILE,
644 .board_size = QCA9377_BOARD_DATA_SZ,
645 .board_ext_size = QCA9377_BOARD_EXT_DATA_SZ,
646 },
647 .rx_desc_ops = &qca988x_rx_desc_ops,
648 .hw_ops = &qca6174_ops,
649 .hw_clk = qca6174_clk,
650 .target_cpu_freq = 176000000,
651 .decap_align_bytes = 4,
652 .n_cipher_suites = 8,
653 .num_peers = TARGET_QCA9377_HL_NUM_PEERS,
654 .ast_skid_limit = 0x10,
655 .num_wds_entries = 0x20,
656 .uart_pin_workaround = true,
657 .credit_size_workaround = true,
658 .dynamic_sar_support = false,
659 .hw_restart_disconnect = false,
660 .use_fw_tx_credits = true,
661 .delay_unmap_buffer = false,
662 .mcast_frame_registration = false,
663 },
664 {
665 .id = QCA4019_HW_1_0_DEV_VERSION,
666 .dev_id = 0,
667 .bus = ATH10K_BUS_AHB,
668 .name = "qca4019 hw1.0",
669 .patch_load_addr = QCA4019_HW_1_0_PATCH_LOAD_ADDR,
670 .uart_pin = 7,
671 .cc_wraparound_type = ATH10K_HW_CC_WRAP_SHIFTED_EACH,
672 .otp_exe_param = 0x0010000,
673 .continuous_frag_desc = true,
674 .cck_rate_map_rev2 = true,
675 .channel_counters_freq_hz = 125000,
676 .max_probe_resp_desc_thres = 24,
677 .tx_chain_mask = 0x3,
678 .rx_chain_mask = 0x3,
679 .max_spatial_stream = 2,
680 .cal_data_len = 12064,
681 .fw = {
682 .dir = QCA4019_HW_1_0_FW_DIR,
683 .board = QCA4019_HW_1_0_BOARD_DATA_FILE,
684 .board_size = QCA4019_BOARD_DATA_SZ,
685 .board_ext_size = QCA4019_BOARD_EXT_DATA_SZ,
686 },
687 .sw_decrypt_mcast_mgmt = true,
688 .rx_desc_ops = &qca99x0_rx_desc_ops,
689 .hw_ops = &qca99x0_ops,
690 .decap_align_bytes = 1,
691 .spectral_bin_discard = 4,
692 .spectral_bin_offset = 0,
693 .vht160_mcs_rx_highest = 0,
694 .vht160_mcs_tx_highest = 0,
695 .n_cipher_suites = 11,
696 .ast_skid_limit = 0x10,
697 .num_wds_entries = 0x20,
698 .target_64bit = false,
699 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
700 .shadow_reg_support = false,
701 .rri_on_ddr = false,
702 .hw_filter_reset_required = true,
703 .fw_diag_ce_download = false,
704 .credit_size_workaround = false,
705 .tx_stats_over_pktlog = false,
706 .dynamic_sar_support = false,
707 .hw_restart_disconnect = false,
708 .use_fw_tx_credits = true,
709 .delay_unmap_buffer = false,
710 .mcast_frame_registration = false,
711 },
712 {
713 .id = WCN3990_HW_1_0_DEV_VERSION,
714 .dev_id = 0,
715 .bus = ATH10K_BUS_SNOC,
716 .name = "wcn3990 hw1.0",
717 .continuous_frag_desc = true,
718 .tx_chain_mask = 0x7,
719 .rx_chain_mask = 0x7,
720 .max_spatial_stream = 4,
721 .fw = {
722 .dir = WCN3990_HW_1_0_FW_DIR,
723 },
724 .sw_decrypt_mcast_mgmt = true,
725 .rx_desc_ops = &wcn3990_rx_desc_ops,
726 .hw_ops = &wcn3990_ops,
727 .decap_align_bytes = 1,
728 .num_peers = TARGET_HL_TLV_NUM_PEERS,
729 .n_cipher_suites = 11,
730 .ast_skid_limit = TARGET_HL_TLV_AST_SKID_LIMIT,
731 .num_wds_entries = TARGET_HL_TLV_NUM_WDS_ENTRIES,
732 .target_64bit = true,
733 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL_DUAL_MAC,
734 .shadow_reg_support = true,
735 .rri_on_ddr = true,
736 .hw_filter_reset_required = false,
737 .fw_diag_ce_download = false,
738 .credit_size_workaround = false,
739 .tx_stats_over_pktlog = false,
740 .dynamic_sar_support = true,
741 .hw_restart_disconnect = true,
742 .use_fw_tx_credits = false,
743 .delay_unmap_buffer = true,
744 .mcast_frame_registration = false,
745 },
746};
747
748static const char *const ath10k_core_fw_feature_str[] = {
749 [ATH10K_FW_FEATURE_EXT_WMI_MGMT_RX] = "wmi-mgmt-rx",
750 [ATH10K_FW_FEATURE_WMI_10X] = "wmi-10.x",
751 [ATH10K_FW_FEATURE_HAS_WMI_MGMT_TX] = "has-wmi-mgmt-tx",
752 [ATH10K_FW_FEATURE_NO_P2P] = "no-p2p",
753 [ATH10K_FW_FEATURE_WMI_10_2] = "wmi-10.2",
754 [ATH10K_FW_FEATURE_MULTI_VIF_PS_SUPPORT] = "multi-vif-ps",
755 [ATH10K_FW_FEATURE_WOWLAN_SUPPORT] = "wowlan",
756 [ATH10K_FW_FEATURE_IGNORE_OTP_RESULT] = "ignore-otp",
757 [ATH10K_FW_FEATURE_NO_NWIFI_DECAP_4ADDR_PADDING] = "no-4addr-pad",
758 [ATH10K_FW_FEATURE_SUPPORTS_SKIP_CLOCK_INIT] = "skip-clock-init",
759 [ATH10K_FW_FEATURE_RAW_MODE_SUPPORT] = "raw-mode",
760 [ATH10K_FW_FEATURE_SUPPORTS_ADAPTIVE_CCA] = "adaptive-cca",
761 [ATH10K_FW_FEATURE_MFP_SUPPORT] = "mfp",
762 [ATH10K_FW_FEATURE_PEER_FLOW_CONTROL] = "peer-flow-ctrl",
763 [ATH10K_FW_FEATURE_BTCOEX_PARAM] = "btcoex-param",
764 [ATH10K_FW_FEATURE_SKIP_NULL_FUNC_WAR] = "skip-null-func-war",
765 [ATH10K_FW_FEATURE_ALLOWS_MESH_BCAST] = "allows-mesh-bcast",
766 [ATH10K_FW_FEATURE_NO_PS] = "no-ps",
767 [ATH10K_FW_FEATURE_MGMT_TX_BY_REF] = "mgmt-tx-by-reference",
768 [ATH10K_FW_FEATURE_NON_BMI] = "non-bmi",
769 [ATH10K_FW_FEATURE_SINGLE_CHAN_INFO_PER_CHANNEL] = "single-chan-info-per-channel",
770 [ATH10K_FW_FEATURE_PEER_FIXED_RATE] = "peer-fixed-rate",
771 [ATH10K_FW_FEATURE_IRAM_RECOVERY] = "iram-recovery",
772};
773
774static unsigned int ath10k_core_get_fw_feature_str(char *buf,
775 size_t buf_len,
776 enum ath10k_fw_features feat)
777{
778 /* make sure that ath10k_core_fw_feature_str[] gets updated */
779 BUILD_BUG_ON(ARRAY_SIZE(ath10k_core_fw_feature_str) !=
780 ATH10K_FW_FEATURE_COUNT);
781
782 if (feat >= ARRAY_SIZE(ath10k_core_fw_feature_str) ||
783 WARN_ON(!ath10k_core_fw_feature_str[feat])) {
784 return scnprintf(buf, buf_len, "bit%d", feat);
785 }
786
787 return scnprintf(buf, buf_len, "%s", ath10k_core_fw_feature_str[feat]);
788}
789
790void ath10k_core_get_fw_features_str(struct ath10k *ar,
791 char *buf,
792 size_t buf_len)
793{
794 size_t len = 0;
795 int i;
796
797 for (i = 0; i < ATH10K_FW_FEATURE_COUNT; i++) {
798 if (test_bit(i, ar->normal_mode_fw.fw_file.fw_features)) {
799 if (len > 0)
800 len += scnprintf(buf + len, buf_len - len, ",");
801
802 len += ath10k_core_get_fw_feature_str(buf + len,
803 buf_len - len,
804 i);
805 }
806 }
807}
808
809static void ath10k_send_suspend_complete(struct ath10k *ar)
810{
811 ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot suspend complete\n");
812
813 complete(&ar->target_suspend);
814}
815
816static int ath10k_init_sdio(struct ath10k *ar, enum ath10k_firmware_mode mode)
817{
818 bool mtu_workaround = ar->hw_params.credit_size_workaround;
819 int ret;
820 u32 param = 0;
821
822 ret = ath10k_bmi_write32(ar, hi_mbox_io_block_sz, 256);
823 if (ret)
824 return ret;
825
826 ret = ath10k_bmi_write32(ar, hi_mbox_isr_yield_limit, 99);
827 if (ret)
828 return ret;
829
830 ret = ath10k_bmi_read32(ar, hi_acs_flags, ¶m);
831 if (ret)
832 return ret;
833
834 param |= HI_ACS_FLAGS_SDIO_REDUCE_TX_COMPL_SET;
835
836 if (mode == ATH10K_FIRMWARE_MODE_NORMAL && !mtu_workaround)
837 param |= HI_ACS_FLAGS_ALT_DATA_CREDIT_SIZE;
838 else
839 param &= ~HI_ACS_FLAGS_ALT_DATA_CREDIT_SIZE;
840
841 if (mode == ATH10K_FIRMWARE_MODE_UTF)
842 param &= ~HI_ACS_FLAGS_SDIO_SWAP_MAILBOX_SET;
843 else
844 param |= HI_ACS_FLAGS_SDIO_SWAP_MAILBOX_SET;
845
846 ret = ath10k_bmi_write32(ar, hi_acs_flags, param);
847 if (ret)
848 return ret;
849
850 ret = ath10k_bmi_read32(ar, hi_option_flag2, ¶m);
851 if (ret)
852 return ret;
853
854 param |= HI_OPTION_SDIO_CRASH_DUMP_ENHANCEMENT_HOST;
855
856 ret = ath10k_bmi_write32(ar, hi_option_flag2, param);
857 if (ret)
858 return ret;
859
860 return 0;
861}
862
863static int ath10k_init_configure_target(struct ath10k *ar)
864{
865 u32 param_host;
866 int ret;
867
868 /* tell target which HTC version it is used*/
869 ret = ath10k_bmi_write32(ar, hi_app_host_interest,
870 HTC_PROTOCOL_VERSION);
871 if (ret) {
872 ath10k_err(ar, "settings HTC version failed\n");
873 return ret;
874 }
875
876 /* set the firmware mode to STA/IBSS/AP */
877 ret = ath10k_bmi_read32(ar, hi_option_flag, ¶m_host);
878 if (ret) {
879 ath10k_err(ar, "setting firmware mode (1/2) failed\n");
880 return ret;
881 }
882
883 /* TODO following parameters need to be re-visited. */
884 /* num_device */
885 param_host |= (1 << HI_OPTION_NUM_DEV_SHIFT);
886 /* Firmware mode */
887 /* FIXME: Why FW_MODE_AP ??.*/
888 param_host |= (HI_OPTION_FW_MODE_AP << HI_OPTION_FW_MODE_SHIFT);
889 /* mac_addr_method */
890 param_host |= (1 << HI_OPTION_MAC_ADDR_METHOD_SHIFT);
891 /* firmware_bridge */
892 param_host |= (0 << HI_OPTION_FW_BRIDGE_SHIFT);
893 /* fwsubmode */
894 param_host |= (0 << HI_OPTION_FW_SUBMODE_SHIFT);
895
896 ret = ath10k_bmi_write32(ar, hi_option_flag, param_host);
897 if (ret) {
898 ath10k_err(ar, "setting firmware mode (2/2) failed\n");
899 return ret;
900 }
901
902 /* We do all byte-swapping on the host */
903 ret = ath10k_bmi_write32(ar, hi_be, 0);
904 if (ret) {
905 ath10k_err(ar, "setting host CPU BE mode failed\n");
906 return ret;
907 }
908
909 /* FW descriptor/Data swap flags */
910 ret = ath10k_bmi_write32(ar, hi_fw_swap, 0);
911
912 if (ret) {
913 ath10k_err(ar, "setting FW data/desc swap flags failed\n");
914 return ret;
915 }
916
917 /* Some devices have a special sanity check that verifies the PCI
918 * Device ID is written to this host interest var. It is known to be
919 * required to boot QCA6164.
920 */
921 ret = ath10k_bmi_write32(ar, hi_hci_uart_pwr_mgmt_params_ext,
922 ar->dev_id);
923 if (ret) {
924 ath10k_err(ar, "failed to set pwr_mgmt_params: %d\n", ret);
925 return ret;
926 }
927
928 return 0;
929}
930
931static const struct firmware *ath10k_fetch_fw_file(struct ath10k *ar,
932 const char *dir,
933 const char *file)
934{
935 char filename[100];
936 const struct firmware *fw;
937 int ret;
938
939 if (file == NULL)
940 return ERR_PTR(-ENOENT);
941
942 if (dir == NULL)
943 dir = ".";
944
945 snprintf(filename, sizeof(filename), "%s/%s", dir, file);
946 ret = firmware_request_nowarn(&fw, filename, ar->dev);
947 ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot fw request '%s': %d\n",
948 filename, ret);
949
950 if (ret)
951 return ERR_PTR(ret);
952
953 return fw;
954}
955
956static int ath10k_push_board_ext_data(struct ath10k *ar, const void *data,
957 size_t data_len)
958{
959 u32 board_data_size = ar->hw_params.fw.board_size;
960 u32 board_ext_data_size = ar->hw_params.fw.board_ext_size;
961 u32 board_ext_data_addr;
962 int ret;
963
964 ret = ath10k_bmi_read32(ar, hi_board_ext_data, &board_ext_data_addr);
965 if (ret) {
966 ath10k_err(ar, "could not read board ext data addr (%d)\n",
967 ret);
968 return ret;
969 }
970
971 ath10k_dbg(ar, ATH10K_DBG_BOOT,
972 "boot push board extended data addr 0x%x\n",
973 board_ext_data_addr);
974
975 if (board_ext_data_addr == 0)
976 return 0;
977
978 if (data_len != (board_data_size + board_ext_data_size)) {
979 ath10k_err(ar, "invalid board (ext) data sizes %zu != %d+%d\n",
980 data_len, board_data_size, board_ext_data_size);
981 return -EINVAL;
982 }
983
984 ret = ath10k_bmi_write_memory(ar, board_ext_data_addr,
985 data + board_data_size,
986 board_ext_data_size);
987 if (ret) {
988 ath10k_err(ar, "could not write board ext data (%d)\n", ret);
989 return ret;
990 }
991
992 ret = ath10k_bmi_write32(ar, hi_board_ext_data_config,
993 (board_ext_data_size << 16) | 1);
994 if (ret) {
995 ath10k_err(ar, "could not write board ext data bit (%d)\n",
996 ret);
997 return ret;
998 }
999
1000 return 0;
1001}
1002
1003static int ath10k_core_get_board_id_from_otp(struct ath10k *ar)
1004{
1005 u32 result, address;
1006 u8 board_id, chip_id;
1007 bool ext_bid_support;
1008 int ret, bmi_board_id_param;
1009
1010 address = ar->hw_params.patch_load_addr;
1011
1012 if (!ar->normal_mode_fw.fw_file.otp_data ||
1013 !ar->normal_mode_fw.fw_file.otp_len) {
1014 ath10k_warn(ar,
1015 "failed to retrieve board id because of invalid otp\n");
1016 return -ENODATA;
1017 }
1018
1019 if (ar->id.bmi_ids_valid) {
1020 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1021 "boot already acquired valid otp board id,skip download, board_id %d chip_id %d\n",
1022 ar->id.bmi_board_id, ar->id.bmi_chip_id);
1023 goto skip_otp_download;
1024 }
1025
1026 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1027 "boot upload otp to 0x%x len %zd for board id\n",
1028 address, ar->normal_mode_fw.fw_file.otp_len);
1029
1030 ret = ath10k_bmi_fast_download(ar, address,
1031 ar->normal_mode_fw.fw_file.otp_data,
1032 ar->normal_mode_fw.fw_file.otp_len);
1033 if (ret) {
1034 ath10k_err(ar, "could not write otp for board id check: %d\n",
1035 ret);
1036 return ret;
1037 }
1038
1039 if (ar->cal_mode == ATH10K_PRE_CAL_MODE_DT ||
1040 ar->cal_mode == ATH10K_PRE_CAL_MODE_FILE ||
1041 ar->cal_mode == ATH10K_PRE_CAL_MODE_NVMEM)
1042 bmi_board_id_param = BMI_PARAM_GET_FLASH_BOARD_ID;
1043 else
1044 bmi_board_id_param = BMI_PARAM_GET_EEPROM_BOARD_ID;
1045
1046 ret = ath10k_bmi_execute(ar, address, bmi_board_id_param, &result);
1047 if (ret) {
1048 ath10k_err(ar, "could not execute otp for board id check: %d\n",
1049 ret);
1050 return ret;
1051 }
1052
1053 board_id = MS(result, ATH10K_BMI_BOARD_ID_FROM_OTP);
1054 chip_id = MS(result, ATH10K_BMI_CHIP_ID_FROM_OTP);
1055 ext_bid_support = (result & ATH10K_BMI_EXT_BOARD_ID_SUPPORT);
1056
1057 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1058 "boot get otp board id result 0x%08x board_id %d chip_id %d ext_bid_support %d\n",
1059 result, board_id, chip_id, ext_bid_support);
1060
1061 ar->id.ext_bid_supported = ext_bid_support;
1062
1063 if ((result & ATH10K_BMI_BOARD_ID_STATUS_MASK) != 0 ||
1064 (board_id == 0)) {
1065 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1066 "board id does not exist in otp, ignore it\n");
1067 return -EOPNOTSUPP;
1068 }
1069
1070 ar->id.bmi_ids_valid = true;
1071 ar->id.bmi_board_id = board_id;
1072 ar->id.bmi_chip_id = chip_id;
1073
1074skip_otp_download:
1075
1076 return 0;
1077}
1078
1079static void ath10k_core_check_bdfext(const struct dmi_header *hdr, void *data)
1080{
1081 struct ath10k *ar = data;
1082 const char *bdf_ext;
1083 const char *magic = ATH10K_SMBIOS_BDF_EXT_MAGIC;
1084 u8 bdf_enabled;
1085 int i;
1086
1087 if (hdr->type != ATH10K_SMBIOS_BDF_EXT_TYPE)
1088 return;
1089
1090 if (hdr->length != ATH10K_SMBIOS_BDF_EXT_LENGTH) {
1091 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1092 "wrong smbios bdf ext type length (%d).\n",
1093 hdr->length);
1094 return;
1095 }
1096
1097 bdf_enabled = *((u8 *)hdr + ATH10K_SMBIOS_BDF_EXT_OFFSET);
1098 if (!bdf_enabled) {
1099 ath10k_dbg(ar, ATH10K_DBG_BOOT, "bdf variant name not found.\n");
1100 return;
1101 }
1102
1103 /* Only one string exists (per spec) */
1104 bdf_ext = (char *)hdr + hdr->length;
1105
1106 if (memcmp(bdf_ext, magic, strlen(magic)) != 0) {
1107 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1108 "bdf variant magic does not match.\n");
1109 return;
1110 }
1111
1112 for (i = 0; i < strlen(bdf_ext); i++) {
1113 if (!isascii(bdf_ext[i]) || !isprint(bdf_ext[i])) {
1114 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1115 "bdf variant name contains non ascii chars.\n");
1116 return;
1117 }
1118 }
1119
1120 /* Copy extension name without magic suffix */
1121 if (strscpy(ar->id.bdf_ext, bdf_ext + strlen(magic),
1122 sizeof(ar->id.bdf_ext)) < 0) {
1123 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1124 "bdf variant string is longer than the buffer can accommodate (variant: %s)\n",
1125 bdf_ext);
1126 return;
1127 }
1128
1129 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1130 "found and validated bdf variant smbios_type 0x%x bdf %s\n",
1131 ATH10K_SMBIOS_BDF_EXT_TYPE, bdf_ext);
1132}
1133
1134static int ath10k_core_check_smbios(struct ath10k *ar)
1135{
1136 ar->id.bdf_ext[0] = '\0';
1137 dmi_walk(ath10k_core_check_bdfext, ar);
1138
1139 if (ar->id.bdf_ext[0] == '\0')
1140 return -ENODATA;
1141
1142 return 0;
1143}
1144
1145int ath10k_core_check_dt(struct ath10k *ar)
1146{
1147 struct device_node *node;
1148 const char *variant = NULL;
1149
1150 node = ar->dev->of_node;
1151 if (!node)
1152 return -ENOENT;
1153
1154 of_property_read_string(node, "qcom,ath10k-calibration-variant",
1155 &variant);
1156 if (!variant)
1157 return -ENODATA;
1158
1159 if (strscpy(ar->id.bdf_ext, variant, sizeof(ar->id.bdf_ext)) < 0)
1160 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1161 "bdf variant string is longer than the buffer can accommodate (variant: %s)\n",
1162 variant);
1163
1164 return 0;
1165}
1166EXPORT_SYMBOL(ath10k_core_check_dt);
1167
1168static int ath10k_download_fw(struct ath10k *ar)
1169{
1170 u32 address, data_len;
1171 const void *data;
1172 int ret;
1173 struct pm_qos_request latency_qos;
1174
1175 address = ar->hw_params.patch_load_addr;
1176
1177 data = ar->running_fw->fw_file.firmware_data;
1178 data_len = ar->running_fw->fw_file.firmware_len;
1179
1180 ret = ath10k_swap_code_seg_configure(ar, &ar->running_fw->fw_file);
1181 if (ret) {
1182 ath10k_err(ar, "failed to configure fw code swap: %d\n",
1183 ret);
1184 return ret;
1185 }
1186
1187 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1188 "boot uploading firmware image %pK len %d\n",
1189 data, data_len);
1190
1191 /* Check if device supports to download firmware via
1192 * diag copy engine. Downloading firmware via diag CE
1193 * greatly reduces the time to download firmware.
1194 */
1195 if (ar->hw_params.fw_diag_ce_download) {
1196 ret = ath10k_hw_diag_fast_download(ar, address,
1197 data, data_len);
1198 if (ret == 0)
1199 /* firmware upload via diag ce was successful */
1200 return 0;
1201
1202 ath10k_warn(ar,
1203 "failed to upload firmware via diag ce, trying BMI: %d",
1204 ret);
1205 }
1206
1207 memset(&latency_qos, 0, sizeof(latency_qos));
1208 cpu_latency_qos_add_request(&latency_qos, 0);
1209
1210 ret = ath10k_bmi_fast_download(ar, address, data, data_len);
1211
1212 cpu_latency_qos_remove_request(&latency_qos);
1213
1214 return ret;
1215}
1216
1217void ath10k_core_free_board_files(struct ath10k *ar)
1218{
1219 if (!IS_ERR(ar->normal_mode_fw.board))
1220 release_firmware(ar->normal_mode_fw.board);
1221
1222 if (!IS_ERR(ar->normal_mode_fw.ext_board))
1223 release_firmware(ar->normal_mode_fw.ext_board);
1224
1225 ar->normal_mode_fw.board = NULL;
1226 ar->normal_mode_fw.board_data = NULL;
1227 ar->normal_mode_fw.board_len = 0;
1228 ar->normal_mode_fw.ext_board = NULL;
1229 ar->normal_mode_fw.ext_board_data = NULL;
1230 ar->normal_mode_fw.ext_board_len = 0;
1231}
1232EXPORT_SYMBOL(ath10k_core_free_board_files);
1233
1234static void ath10k_core_free_firmware_files(struct ath10k *ar)
1235{
1236 if (!IS_ERR(ar->normal_mode_fw.fw_file.firmware))
1237 release_firmware(ar->normal_mode_fw.fw_file.firmware);
1238
1239 if (!IS_ERR(ar->cal_file))
1240 release_firmware(ar->cal_file);
1241
1242 if (!IS_ERR(ar->pre_cal_file))
1243 release_firmware(ar->pre_cal_file);
1244
1245 ath10k_swap_code_seg_release(ar, &ar->normal_mode_fw.fw_file);
1246
1247 ar->normal_mode_fw.fw_file.otp_data = NULL;
1248 ar->normal_mode_fw.fw_file.otp_len = 0;
1249
1250 ar->normal_mode_fw.fw_file.firmware = NULL;
1251 ar->normal_mode_fw.fw_file.firmware_data = NULL;
1252 ar->normal_mode_fw.fw_file.firmware_len = 0;
1253
1254 ar->cal_file = NULL;
1255 ar->pre_cal_file = NULL;
1256}
1257
1258static int ath10k_fetch_cal_file(struct ath10k *ar)
1259{
1260 char filename[100];
1261
1262 /* pre-cal-<bus>-<id>.bin */
1263 scnprintf(filename, sizeof(filename), "pre-cal-%s-%s.bin",
1264 ath10k_bus_str(ar->hif.bus), dev_name(ar->dev));
1265
1266 ar->pre_cal_file = ath10k_fetch_fw_file(ar, ATH10K_FW_DIR, filename);
1267 if (!IS_ERR(ar->pre_cal_file))
1268 goto success;
1269
1270 /* cal-<bus>-<id>.bin */
1271 scnprintf(filename, sizeof(filename), "cal-%s-%s.bin",
1272 ath10k_bus_str(ar->hif.bus), dev_name(ar->dev));
1273
1274 ar->cal_file = ath10k_fetch_fw_file(ar, ATH10K_FW_DIR, filename);
1275 if (IS_ERR(ar->cal_file))
1276 /* calibration file is optional, don't print any warnings */
1277 return PTR_ERR(ar->cal_file);
1278success:
1279 ath10k_dbg(ar, ATH10K_DBG_BOOT, "found calibration file %s/%s\n",
1280 ATH10K_FW_DIR, filename);
1281
1282 return 0;
1283}
1284
1285static int ath10k_core_fetch_board_data_api_1(struct ath10k *ar, int bd_ie_type)
1286{
1287 const struct firmware *fw;
1288 char boardname[100];
1289
1290 if (bd_ie_type == ATH10K_BD_IE_BOARD) {
1291 if (!ar->hw_params.fw.board) {
1292 ath10k_err(ar, "failed to find board file fw entry\n");
1293 return -EINVAL;
1294 }
1295
1296 scnprintf(boardname, sizeof(boardname), "board-%s-%s.bin",
1297 ath10k_bus_str(ar->hif.bus), dev_name(ar->dev));
1298
1299 ar->normal_mode_fw.board = ath10k_fetch_fw_file(ar,
1300 ar->hw_params.fw.dir,
1301 boardname);
1302 if (IS_ERR(ar->normal_mode_fw.board)) {
1303 fw = ath10k_fetch_fw_file(ar,
1304 ar->hw_params.fw.dir,
1305 ar->hw_params.fw.board);
1306 ar->normal_mode_fw.board = fw;
1307 }
1308
1309 if (IS_ERR(ar->normal_mode_fw.board))
1310 return PTR_ERR(ar->normal_mode_fw.board);
1311
1312 ar->normal_mode_fw.board_data = ar->normal_mode_fw.board->data;
1313 ar->normal_mode_fw.board_len = ar->normal_mode_fw.board->size;
1314 } else if (bd_ie_type == ATH10K_BD_IE_BOARD_EXT) {
1315 if (!ar->hw_params.fw.eboard) {
1316 ath10k_err(ar, "failed to find eboard file fw entry\n");
1317 return -EINVAL;
1318 }
1319
1320 fw = ath10k_fetch_fw_file(ar, ar->hw_params.fw.dir,
1321 ar->hw_params.fw.eboard);
1322 ar->normal_mode_fw.ext_board = fw;
1323 if (IS_ERR(ar->normal_mode_fw.ext_board))
1324 return PTR_ERR(ar->normal_mode_fw.ext_board);
1325
1326 ar->normal_mode_fw.ext_board_data = ar->normal_mode_fw.ext_board->data;
1327 ar->normal_mode_fw.ext_board_len = ar->normal_mode_fw.ext_board->size;
1328 }
1329
1330 return 0;
1331}
1332
1333static int ath10k_core_parse_bd_ie_board(struct ath10k *ar,
1334 const void *buf, size_t buf_len,
1335 const char *boardname,
1336 int bd_ie_type)
1337{
1338 const struct ath10k_fw_ie *hdr;
1339 bool name_match_found;
1340 int ret, board_ie_id;
1341 size_t board_ie_len;
1342 const void *board_ie_data;
1343
1344 name_match_found = false;
1345
1346 /* go through ATH10K_BD_IE_BOARD_ elements */
1347 while (buf_len > sizeof(struct ath10k_fw_ie)) {
1348 hdr = buf;
1349 board_ie_id = le32_to_cpu(hdr->id);
1350 board_ie_len = le32_to_cpu(hdr->len);
1351 board_ie_data = hdr->data;
1352
1353 buf_len -= sizeof(*hdr);
1354 buf += sizeof(*hdr);
1355
1356 if (buf_len < ALIGN(board_ie_len, 4)) {
1357 ath10k_err(ar, "invalid ATH10K_BD_IE_BOARD length: %zu < %zu\n",
1358 buf_len, ALIGN(board_ie_len, 4));
1359 ret = -EINVAL;
1360 goto out;
1361 }
1362
1363 switch (board_ie_id) {
1364 case ATH10K_BD_IE_BOARD_NAME:
1365 ath10k_dbg_dump(ar, ATH10K_DBG_BOOT, "board name", "",
1366 board_ie_data, board_ie_len);
1367
1368 if (board_ie_len != strlen(boardname))
1369 break;
1370
1371 ret = memcmp(board_ie_data, boardname, strlen(boardname));
1372 if (ret)
1373 break;
1374
1375 name_match_found = true;
1376 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1377 "boot found match for name '%s'",
1378 boardname);
1379 break;
1380 case ATH10K_BD_IE_BOARD_DATA:
1381 if (!name_match_found)
1382 /* no match found */
1383 break;
1384
1385 if (bd_ie_type == ATH10K_BD_IE_BOARD) {
1386 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1387 "boot found board data for '%s'",
1388 boardname);
1389
1390 ar->normal_mode_fw.board_data = board_ie_data;
1391 ar->normal_mode_fw.board_len = board_ie_len;
1392 } else if (bd_ie_type == ATH10K_BD_IE_BOARD_EXT) {
1393 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1394 "boot found eboard data for '%s'",
1395 boardname);
1396
1397 ar->normal_mode_fw.ext_board_data = board_ie_data;
1398 ar->normal_mode_fw.ext_board_len = board_ie_len;
1399 }
1400
1401 ret = 0;
1402 goto out;
1403 default:
1404 ath10k_warn(ar, "unknown ATH10K_BD_IE_BOARD found: %d\n",
1405 board_ie_id);
1406 break;
1407 }
1408
1409 /* jump over the padding */
1410 board_ie_len = ALIGN(board_ie_len, 4);
1411
1412 buf_len -= board_ie_len;
1413 buf += board_ie_len;
1414 }
1415
1416 /* no match found */
1417 ret = -ENOENT;
1418
1419out:
1420 return ret;
1421}
1422
1423static int ath10k_core_search_bd(struct ath10k *ar,
1424 const char *boardname,
1425 const u8 *data,
1426 size_t len)
1427{
1428 size_t ie_len;
1429 struct ath10k_fw_ie *hdr;
1430 int ret = -ENOENT, ie_id;
1431
1432 while (len > sizeof(struct ath10k_fw_ie)) {
1433 hdr = (struct ath10k_fw_ie *)data;
1434 ie_id = le32_to_cpu(hdr->id);
1435 ie_len = le32_to_cpu(hdr->len);
1436
1437 len -= sizeof(*hdr);
1438 data = hdr->data;
1439
1440 if (len < ALIGN(ie_len, 4)) {
1441 ath10k_err(ar, "invalid length for board ie_id %d ie_len %zu len %zu\n",
1442 ie_id, ie_len, len);
1443 return -EINVAL;
1444 }
1445
1446 switch (ie_id) {
1447 case ATH10K_BD_IE_BOARD:
1448 ret = ath10k_core_parse_bd_ie_board(ar, data, ie_len,
1449 boardname,
1450 ATH10K_BD_IE_BOARD);
1451 if (ret == -ENOENT)
1452 /* no match found, continue */
1453 break;
1454
1455 /* either found or error, so stop searching */
1456 goto out;
1457 case ATH10K_BD_IE_BOARD_EXT:
1458 ret = ath10k_core_parse_bd_ie_board(ar, data, ie_len,
1459 boardname,
1460 ATH10K_BD_IE_BOARD_EXT);
1461 if (ret == -ENOENT)
1462 /* no match found, continue */
1463 break;
1464
1465 /* either found or error, so stop searching */
1466 goto out;
1467 }
1468
1469 /* jump over the padding */
1470 ie_len = ALIGN(ie_len, 4);
1471
1472 len -= ie_len;
1473 data += ie_len;
1474 }
1475
1476out:
1477 /* return result of parse_bd_ie_board() or -ENOENT */
1478 return ret;
1479}
1480
1481static int ath10k_core_fetch_board_data_api_n(struct ath10k *ar,
1482 const char *boardname,
1483 const char *fallback_boardname1,
1484 const char *fallback_boardname2,
1485 const char *filename)
1486{
1487 size_t len, magic_len;
1488 const u8 *data;
1489 int ret;
1490
1491 /* Skip if already fetched during board data download */
1492 if (!ar->normal_mode_fw.board)
1493 ar->normal_mode_fw.board = ath10k_fetch_fw_file(ar,
1494 ar->hw_params.fw.dir,
1495 filename);
1496 if (IS_ERR(ar->normal_mode_fw.board))
1497 return PTR_ERR(ar->normal_mode_fw.board);
1498
1499 data = ar->normal_mode_fw.board->data;
1500 len = ar->normal_mode_fw.board->size;
1501
1502 /* magic has extra null byte padded */
1503 magic_len = strlen(ATH10K_BOARD_MAGIC) + 1;
1504 if (len < magic_len) {
1505 ath10k_err(ar, "failed to find magic value in %s/%s, file too short: %zu\n",
1506 ar->hw_params.fw.dir, filename, len);
1507 ret = -EINVAL;
1508 goto err;
1509 }
1510
1511 if (memcmp(data, ATH10K_BOARD_MAGIC, magic_len)) {
1512 ath10k_err(ar, "found invalid board magic\n");
1513 ret = -EINVAL;
1514 goto err;
1515 }
1516
1517 /* magic is padded to 4 bytes */
1518 magic_len = ALIGN(magic_len, 4);
1519 if (len < magic_len) {
1520 ath10k_err(ar, "failed: %s/%s too small to contain board data, len: %zu\n",
1521 ar->hw_params.fw.dir, filename, len);
1522 ret = -EINVAL;
1523 goto err;
1524 }
1525
1526 data += magic_len;
1527 len -= magic_len;
1528
1529 /* attempt to find boardname in the IE list */
1530 ret = ath10k_core_search_bd(ar, boardname, data, len);
1531
1532 /* if we didn't find it and have a fallback name, try that */
1533 if (ret == -ENOENT && fallback_boardname1)
1534 ret = ath10k_core_search_bd(ar, fallback_boardname1, data, len);
1535
1536 if (ret == -ENOENT && fallback_boardname2)
1537 ret = ath10k_core_search_bd(ar, fallback_boardname2, data, len);
1538
1539 if (ret == -ENOENT) {
1540 ath10k_err(ar,
1541 "failed to fetch board data for %s from %s/%s\n",
1542 boardname, ar->hw_params.fw.dir, filename);
1543 ret = -ENODATA;
1544 }
1545
1546 if (ret)
1547 goto err;
1548
1549 return 0;
1550
1551err:
1552 ath10k_core_free_board_files(ar);
1553 return ret;
1554}
1555
1556static int ath10k_core_create_board_name(struct ath10k *ar, char *name,
1557 size_t name_len, bool with_variant,
1558 bool with_chip_id)
1559{
1560 /* strlen(',variant=') + strlen(ar->id.bdf_ext) */
1561 char variant[9 + ATH10K_SMBIOS_BDF_EXT_STR_LENGTH] = { 0 };
1562
1563 if (with_variant && ar->id.bdf_ext[0] != '\0')
1564 scnprintf(variant, sizeof(variant), ",variant=%s",
1565 ar->id.bdf_ext);
1566
1567 if (ar->id.bmi_ids_valid) {
1568 scnprintf(name, name_len,
1569 "bus=%s,bmi-chip-id=%d,bmi-board-id=%d%s",
1570 ath10k_bus_str(ar->hif.bus),
1571 ar->id.bmi_chip_id,
1572 ar->id.bmi_board_id, variant);
1573 goto out;
1574 }
1575
1576 if (ar->id.qmi_ids_valid) {
1577 if (with_chip_id)
1578 scnprintf(name, name_len,
1579 "bus=%s,qmi-board-id=%x,qmi-chip-id=%x%s",
1580 ath10k_bus_str(ar->hif.bus),
1581 ar->id.qmi_board_id, ar->id.qmi_chip_id,
1582 variant);
1583 else
1584 scnprintf(name, name_len,
1585 "bus=%s,qmi-board-id=%x",
1586 ath10k_bus_str(ar->hif.bus),
1587 ar->id.qmi_board_id);
1588 goto out;
1589 }
1590
1591 scnprintf(name, name_len,
1592 "bus=%s,vendor=%04x,device=%04x,subsystem-vendor=%04x,subsystem-device=%04x%s",
1593 ath10k_bus_str(ar->hif.bus),
1594 ar->id.vendor, ar->id.device,
1595 ar->id.subsystem_vendor, ar->id.subsystem_device, variant);
1596out:
1597 ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot using board name '%s'\n", name);
1598
1599 return 0;
1600}
1601
1602static int ath10k_core_create_eboard_name(struct ath10k *ar, char *name,
1603 size_t name_len)
1604{
1605 if (ar->id.bmi_ids_valid) {
1606 scnprintf(name, name_len,
1607 "bus=%s,bmi-chip-id=%d,bmi-eboard-id=%d",
1608 ath10k_bus_str(ar->hif.bus),
1609 ar->id.bmi_chip_id,
1610 ar->id.bmi_eboard_id);
1611
1612 ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot using eboard name '%s'\n", name);
1613 return 0;
1614 }
1615 /* Fallback if returned board id is zero */
1616 return -1;
1617}
1618
1619int ath10k_core_fetch_board_file(struct ath10k *ar, int bd_ie_type)
1620{
1621 char boardname[100], fallback_boardname1[100], fallback_boardname2[100];
1622 int ret;
1623
1624 if (bd_ie_type == ATH10K_BD_IE_BOARD) {
1625 /* With variant and chip id */
1626 ret = ath10k_core_create_board_name(ar, boardname,
1627 sizeof(boardname), true,
1628 true);
1629 if (ret) {
1630 ath10k_err(ar, "failed to create board name: %d", ret);
1631 return ret;
1632 }
1633
1634 /* Without variant and only chip-id */
1635 ret = ath10k_core_create_board_name(ar, fallback_boardname1,
1636 sizeof(boardname), false,
1637 true);
1638 if (ret) {
1639 ath10k_err(ar, "failed to create 1st fallback board name: %d",
1640 ret);
1641 return ret;
1642 }
1643
1644 /* Without variant and without chip-id */
1645 ret = ath10k_core_create_board_name(ar, fallback_boardname2,
1646 sizeof(boardname), false,
1647 false);
1648 if (ret) {
1649 ath10k_err(ar, "failed to create 2nd fallback board name: %d",
1650 ret);
1651 return ret;
1652 }
1653 } else if (bd_ie_type == ATH10K_BD_IE_BOARD_EXT) {
1654 ret = ath10k_core_create_eboard_name(ar, boardname,
1655 sizeof(boardname));
1656 if (ret) {
1657 ath10k_err(ar, "fallback to eboard.bin since board id 0");
1658 goto fallback;
1659 }
1660 }
1661
1662 ar->bd_api = 2;
1663 ret = ath10k_core_fetch_board_data_api_n(ar, boardname,
1664 fallback_boardname1,
1665 fallback_boardname2,
1666 ATH10K_BOARD_API2_FILE);
1667 if (!ret)
1668 goto success;
1669
1670fallback:
1671 ar->bd_api = 1;
1672 ret = ath10k_core_fetch_board_data_api_1(ar, bd_ie_type);
1673 if (ret) {
1674 ath10k_err(ar, "failed to fetch board-2.bin or board.bin from %s\n",
1675 ar->hw_params.fw.dir);
1676 return ret;
1677 }
1678
1679success:
1680 ath10k_dbg(ar, ATH10K_DBG_BOOT, "using board api %d\n", ar->bd_api);
1681 return 0;
1682}
1683EXPORT_SYMBOL(ath10k_core_fetch_board_file);
1684
1685static int ath10k_core_get_ext_board_id_from_otp(struct ath10k *ar)
1686{
1687 u32 result, address;
1688 u8 ext_board_id;
1689 int ret;
1690
1691 address = ar->hw_params.patch_load_addr;
1692
1693 if (!ar->normal_mode_fw.fw_file.otp_data ||
1694 !ar->normal_mode_fw.fw_file.otp_len) {
1695 ath10k_warn(ar,
1696 "failed to retrieve extended board id due to otp binary missing\n");
1697 return -ENODATA;
1698 }
1699
1700 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1701 "boot upload otp to 0x%x len %zd for ext board id\n",
1702 address, ar->normal_mode_fw.fw_file.otp_len);
1703
1704 ret = ath10k_bmi_fast_download(ar, address,
1705 ar->normal_mode_fw.fw_file.otp_data,
1706 ar->normal_mode_fw.fw_file.otp_len);
1707 if (ret) {
1708 ath10k_err(ar, "could not write otp for ext board id check: %d\n",
1709 ret);
1710 return ret;
1711 }
1712
1713 ret = ath10k_bmi_execute(ar, address, BMI_PARAM_GET_EXT_BOARD_ID, &result);
1714 if (ret) {
1715 ath10k_err(ar, "could not execute otp for ext board id check: %d\n",
1716 ret);
1717 return ret;
1718 }
1719
1720 if (!result) {
1721 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1722 "ext board id does not exist in otp, ignore it\n");
1723 return -EOPNOTSUPP;
1724 }
1725
1726 ext_board_id = result & ATH10K_BMI_EBOARD_ID_STATUS_MASK;
1727
1728 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1729 "boot get otp ext board id result 0x%08x ext_board_id %d\n",
1730 result, ext_board_id);
1731
1732 ar->id.bmi_eboard_id = ext_board_id;
1733
1734 return 0;
1735}
1736
1737static int ath10k_download_board_data(struct ath10k *ar, const void *data,
1738 size_t data_len)
1739{
1740 u32 board_data_size = ar->hw_params.fw.board_size;
1741 u32 eboard_data_size = ar->hw_params.fw.ext_board_size;
1742 u32 board_address;
1743 u32 ext_board_address;
1744 int ret;
1745
1746 ret = ath10k_push_board_ext_data(ar, data, data_len);
1747 if (ret) {
1748 ath10k_err(ar, "could not push board ext data (%d)\n", ret);
1749 goto exit;
1750 }
1751
1752 ret = ath10k_bmi_read32(ar, hi_board_data, &board_address);
1753 if (ret) {
1754 ath10k_err(ar, "could not read board data addr (%d)\n", ret);
1755 goto exit;
1756 }
1757
1758 ret = ath10k_bmi_write_memory(ar, board_address, data,
1759 min_t(u32, board_data_size,
1760 data_len));
1761 if (ret) {
1762 ath10k_err(ar, "could not write board data (%d)\n", ret);
1763 goto exit;
1764 }
1765
1766 ret = ath10k_bmi_write32(ar, hi_board_data_initialized, 1);
1767 if (ret) {
1768 ath10k_err(ar, "could not write board data bit (%d)\n", ret);
1769 goto exit;
1770 }
1771
1772 if (!ar->id.ext_bid_supported)
1773 goto exit;
1774
1775 /* Extended board data download */
1776 ret = ath10k_core_get_ext_board_id_from_otp(ar);
1777 if (ret == -EOPNOTSUPP) {
1778 /* Not fetching ext_board_data if ext board id is 0 */
1779 ath10k_dbg(ar, ATH10K_DBG_BOOT, "otp returned ext board id 0\n");
1780 return 0;
1781 } else if (ret) {
1782 ath10k_err(ar, "failed to get extended board id: %d\n", ret);
1783 goto exit;
1784 }
1785
1786 ret = ath10k_core_fetch_board_file(ar, ATH10K_BD_IE_BOARD_EXT);
1787 if (ret)
1788 goto exit;
1789
1790 if (ar->normal_mode_fw.ext_board_data) {
1791 ext_board_address = board_address + EXT_BOARD_ADDRESS_OFFSET;
1792 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1793 "boot writing ext board data to addr 0x%x",
1794 ext_board_address);
1795 ret = ath10k_bmi_write_memory(ar, ext_board_address,
1796 ar->normal_mode_fw.ext_board_data,
1797 min_t(u32, eboard_data_size, data_len));
1798 if (ret)
1799 ath10k_err(ar, "failed to write ext board data: %d\n", ret);
1800 }
1801
1802exit:
1803 return ret;
1804}
1805
1806static int ath10k_download_and_run_otp(struct ath10k *ar)
1807{
1808 u32 result, address = ar->hw_params.patch_load_addr;
1809 u32 bmi_otp_exe_param = ar->hw_params.otp_exe_param;
1810 int ret;
1811
1812 ret = ath10k_download_board_data(ar,
1813 ar->running_fw->board_data,
1814 ar->running_fw->board_len);
1815 if (ret) {
1816 ath10k_err(ar, "failed to download board data: %d\n", ret);
1817 return ret;
1818 }
1819
1820 /* OTP is optional */
1821
1822 if (!ar->running_fw->fw_file.otp_data ||
1823 !ar->running_fw->fw_file.otp_len) {
1824 ath10k_warn(ar, "Not running otp, calibration will be incorrect (otp-data %pK otp_len %zd)!\n",
1825 ar->running_fw->fw_file.otp_data,
1826 ar->running_fw->fw_file.otp_len);
1827 return 0;
1828 }
1829
1830 ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot upload otp to 0x%x len %zd\n",
1831 address, ar->running_fw->fw_file.otp_len);
1832
1833 ret = ath10k_bmi_fast_download(ar, address,
1834 ar->running_fw->fw_file.otp_data,
1835 ar->running_fw->fw_file.otp_len);
1836 if (ret) {
1837 ath10k_err(ar, "could not write otp (%d)\n", ret);
1838 return ret;
1839 }
1840
1841 /* As of now pre-cal is valid for 10_4 variants */
1842 if (ar->cal_mode == ATH10K_PRE_CAL_MODE_DT ||
1843 ar->cal_mode == ATH10K_PRE_CAL_MODE_FILE ||
1844 ar->cal_mode == ATH10K_PRE_CAL_MODE_NVMEM)
1845 bmi_otp_exe_param = BMI_PARAM_FLASH_SECTION_ALL;
1846
1847 ret = ath10k_bmi_execute(ar, address, bmi_otp_exe_param, &result);
1848 if (ret) {
1849 ath10k_err(ar, "could not execute otp (%d)\n", ret);
1850 return ret;
1851 }
1852
1853 ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot otp execute result %d\n", result);
1854
1855 if (!(skip_otp || test_bit(ATH10K_FW_FEATURE_IGNORE_OTP_RESULT,
1856 ar->running_fw->fw_file.fw_features)) &&
1857 result != 0) {
1858 ath10k_err(ar, "otp calibration failed: %d", result);
1859 return -EINVAL;
1860 }
1861
1862 return 0;
1863}
1864
1865static int ath10k_download_cal_file(struct ath10k *ar,
1866 const struct firmware *file)
1867{
1868 int ret;
1869
1870 if (!file)
1871 return -ENOENT;
1872
1873 if (IS_ERR(file))
1874 return PTR_ERR(file);
1875
1876 ret = ath10k_download_board_data(ar, file->data, file->size);
1877 if (ret) {
1878 ath10k_err(ar, "failed to download cal_file data: %d\n", ret);
1879 return ret;
1880 }
1881
1882 ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot cal file downloaded\n");
1883
1884 return 0;
1885}
1886
1887static int ath10k_download_cal_dt(struct ath10k *ar, const char *dt_name)
1888{
1889 struct device_node *node;
1890 int data_len;
1891 void *data;
1892 int ret;
1893
1894 node = ar->dev->of_node;
1895 if (!node)
1896 /* Device Tree is optional, don't print any warnings if
1897 * there's no node for ath10k.
1898 */
1899 return -ENOENT;
1900
1901 if (!of_get_property(node, dt_name, &data_len)) {
1902 /* The calibration data node is optional */
1903 return -ENOENT;
1904 }
1905
1906 if (data_len != ar->hw_params.cal_data_len) {
1907 ath10k_warn(ar, "invalid calibration data length in DT: %d\n",
1908 data_len);
1909 ret = -EMSGSIZE;
1910 goto out;
1911 }
1912
1913 data = kmalloc(data_len, GFP_KERNEL);
1914 if (!data) {
1915 ret = -ENOMEM;
1916 goto out;
1917 }
1918
1919 ret = of_property_read_u8_array(node, dt_name, data, data_len);
1920 if (ret) {
1921 ath10k_warn(ar, "failed to read calibration data from DT: %d\n",
1922 ret);
1923 goto out_free;
1924 }
1925
1926 ret = ath10k_download_board_data(ar, data, data_len);
1927 if (ret) {
1928 ath10k_warn(ar, "failed to download calibration data from Device Tree: %d\n",
1929 ret);
1930 goto out_free;
1931 }
1932
1933 ret = 0;
1934
1935out_free:
1936 kfree(data);
1937
1938out:
1939 return ret;
1940}
1941
1942static int ath10k_download_cal_eeprom(struct ath10k *ar)
1943{
1944 size_t data_len;
1945 void *data = NULL;
1946 int ret;
1947
1948 ret = ath10k_hif_fetch_cal_eeprom(ar, &data, &data_len);
1949 if (ret) {
1950 if (ret != -EOPNOTSUPP)
1951 ath10k_warn(ar, "failed to read calibration data from EEPROM: %d\n",
1952 ret);
1953 goto out_free;
1954 }
1955
1956 ret = ath10k_download_board_data(ar, data, data_len);
1957 if (ret) {
1958 ath10k_warn(ar, "failed to download calibration data from EEPROM: %d\n",
1959 ret);
1960 goto out_free;
1961 }
1962
1963 ret = 0;
1964
1965out_free:
1966 kfree(data);
1967
1968 return ret;
1969}
1970
1971static int ath10k_download_cal_nvmem(struct ath10k *ar, const char *cell_name)
1972{
1973 struct nvmem_cell *cell;
1974 void *buf;
1975 size_t len;
1976 int ret;
1977
1978 cell = devm_nvmem_cell_get(ar->dev, cell_name);
1979 if (IS_ERR(cell)) {
1980 ret = PTR_ERR(cell);
1981 return ret;
1982 }
1983
1984 buf = nvmem_cell_read(cell, &len);
1985 if (IS_ERR(buf))
1986 return PTR_ERR(buf);
1987
1988 if (ar->hw_params.cal_data_len != len) {
1989 kfree(buf);
1990 ath10k_warn(ar, "invalid calibration data length in nvmem-cell '%s': %zu != %u\n",
1991 cell_name, len, ar->hw_params.cal_data_len);
1992 return -EMSGSIZE;
1993 }
1994
1995 ret = ath10k_download_board_data(ar, buf, len);
1996 kfree(buf);
1997 if (ret)
1998 ath10k_warn(ar, "failed to download calibration data from nvmem-cell '%s': %d\n",
1999 cell_name, ret);
2000
2001 return ret;
2002}
2003
2004int ath10k_core_fetch_firmware_api_n(struct ath10k *ar, const char *name,
2005 struct ath10k_fw_file *fw_file)
2006{
2007 size_t magic_len, len, ie_len;
2008 int ie_id, i, index, bit, ret;
2009 struct ath10k_fw_ie *hdr;
2010 const u8 *data;
2011 __le32 *timestamp, *version;
2012
2013 /* first fetch the firmware file (firmware-*.bin) */
2014 fw_file->firmware = ath10k_fetch_fw_file(ar, ar->hw_params.fw.dir,
2015 name);
2016 if (IS_ERR(fw_file->firmware))
2017 return PTR_ERR(fw_file->firmware);
2018
2019 data = fw_file->firmware->data;
2020 len = fw_file->firmware->size;
2021
2022 /* magic also includes the null byte, check that as well */
2023 magic_len = strlen(ATH10K_FIRMWARE_MAGIC) + 1;
2024
2025 if (len < magic_len) {
2026 ath10k_err(ar, "firmware file '%s/%s' too small to contain magic: %zu\n",
2027 ar->hw_params.fw.dir, name, len);
2028 ret = -EINVAL;
2029 goto err;
2030 }
2031
2032 if (memcmp(data, ATH10K_FIRMWARE_MAGIC, magic_len) != 0) {
2033 ath10k_err(ar, "invalid firmware magic\n");
2034 ret = -EINVAL;
2035 goto err;
2036 }
2037
2038 /* jump over the padding */
2039 magic_len = ALIGN(magic_len, 4);
2040
2041 len -= magic_len;
2042 data += magic_len;
2043
2044 /* loop elements */
2045 while (len > sizeof(struct ath10k_fw_ie)) {
2046 hdr = (struct ath10k_fw_ie *)data;
2047
2048 ie_id = le32_to_cpu(hdr->id);
2049 ie_len = le32_to_cpu(hdr->len);
2050
2051 len -= sizeof(*hdr);
2052 data += sizeof(*hdr);
2053
2054 if (len < ie_len) {
2055 ath10k_err(ar, "invalid length for FW IE %d (%zu < %zu)\n",
2056 ie_id, len, ie_len);
2057 ret = -EINVAL;
2058 goto err;
2059 }
2060
2061 switch (ie_id) {
2062 case ATH10K_FW_IE_FW_VERSION:
2063 if (ie_len > sizeof(fw_file->fw_version) - 1)
2064 break;
2065
2066 memcpy(fw_file->fw_version, data, ie_len);
2067 fw_file->fw_version[ie_len] = '\0';
2068
2069 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2070 "found fw version %s\n",
2071 fw_file->fw_version);
2072 break;
2073 case ATH10K_FW_IE_TIMESTAMP:
2074 if (ie_len != sizeof(u32))
2075 break;
2076
2077 timestamp = (__le32 *)data;
2078
2079 ath10k_dbg(ar, ATH10K_DBG_BOOT, "found fw timestamp %d\n",
2080 le32_to_cpup(timestamp));
2081 break;
2082 case ATH10K_FW_IE_FEATURES:
2083 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2084 "found firmware features ie (%zd B)\n",
2085 ie_len);
2086
2087 for (i = 0; i < ATH10K_FW_FEATURE_COUNT; i++) {
2088 index = i / 8;
2089 bit = i % 8;
2090
2091 if (index == ie_len)
2092 break;
2093
2094 if (data[index] & (1 << bit)) {
2095 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2096 "Enabling feature bit: %i\n",
2097 i);
2098 __set_bit(i, fw_file->fw_features);
2099 }
2100 }
2101
2102 ath10k_dbg_dump(ar, ATH10K_DBG_BOOT, "features", "",
2103 fw_file->fw_features,
2104 sizeof(fw_file->fw_features));
2105 break;
2106 case ATH10K_FW_IE_FW_IMAGE:
2107 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2108 "found fw image ie (%zd B)\n",
2109 ie_len);
2110
2111 fw_file->firmware_data = data;
2112 fw_file->firmware_len = ie_len;
2113
2114 break;
2115 case ATH10K_FW_IE_OTP_IMAGE:
2116 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2117 "found otp image ie (%zd B)\n",
2118 ie_len);
2119
2120 fw_file->otp_data = data;
2121 fw_file->otp_len = ie_len;
2122
2123 break;
2124 case ATH10K_FW_IE_WMI_OP_VERSION:
2125 if (ie_len != sizeof(u32))
2126 break;
2127
2128 version = (__le32 *)data;
2129
2130 fw_file->wmi_op_version = le32_to_cpup(version);
2131
2132 ath10k_dbg(ar, ATH10K_DBG_BOOT, "found fw ie wmi op version %d\n",
2133 fw_file->wmi_op_version);
2134 break;
2135 case ATH10K_FW_IE_HTT_OP_VERSION:
2136 if (ie_len != sizeof(u32))
2137 break;
2138
2139 version = (__le32 *)data;
2140
2141 fw_file->htt_op_version = le32_to_cpup(version);
2142
2143 ath10k_dbg(ar, ATH10K_DBG_BOOT, "found fw ie htt op version %d\n",
2144 fw_file->htt_op_version);
2145 break;
2146 case ATH10K_FW_IE_FW_CODE_SWAP_IMAGE:
2147 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2148 "found fw code swap image ie (%zd B)\n",
2149 ie_len);
2150 fw_file->codeswap_data = data;
2151 fw_file->codeswap_len = ie_len;
2152 break;
2153 default:
2154 ath10k_warn(ar, "Unknown FW IE: %u\n",
2155 le32_to_cpu(hdr->id));
2156 break;
2157 }
2158
2159 /* jump over the padding */
2160 ie_len = ALIGN(ie_len, 4);
2161
2162 len -= ie_len;
2163 data += ie_len;
2164 }
2165
2166 if (!test_bit(ATH10K_FW_FEATURE_NON_BMI, fw_file->fw_features) &&
2167 (!fw_file->firmware_data || !fw_file->firmware_len)) {
2168 ath10k_warn(ar, "No ATH10K_FW_IE_FW_IMAGE found from '%s/%s', skipping\n",
2169 ar->hw_params.fw.dir, name);
2170 ret = -ENOMEDIUM;
2171 goto err;
2172 }
2173
2174 return 0;
2175
2176err:
2177 ath10k_core_free_firmware_files(ar);
2178 return ret;
2179}
2180
2181static void ath10k_core_get_fw_name(struct ath10k *ar, char *fw_name,
2182 size_t fw_name_len, int fw_api)
2183{
2184 switch (ar->hif.bus) {
2185 case ATH10K_BUS_SDIO:
2186 case ATH10K_BUS_USB:
2187 scnprintf(fw_name, fw_name_len, "%s-%s-%d.bin",
2188 ATH10K_FW_FILE_BASE, ath10k_bus_str(ar->hif.bus),
2189 fw_api);
2190 break;
2191 case ATH10K_BUS_PCI:
2192 case ATH10K_BUS_AHB:
2193 case ATH10K_BUS_SNOC:
2194 scnprintf(fw_name, fw_name_len, "%s-%d.bin",
2195 ATH10K_FW_FILE_BASE, fw_api);
2196 break;
2197 }
2198}
2199
2200static int ath10k_core_fetch_firmware_files(struct ath10k *ar)
2201{
2202 int ret, i;
2203 char fw_name[100];
2204
2205 /* calibration file is optional, don't check for any errors */
2206 ath10k_fetch_cal_file(ar);
2207
2208 for (i = ATH10K_FW_API_MAX; i >= ATH10K_FW_API_MIN; i--) {
2209 ar->fw_api = i;
2210 ath10k_dbg(ar, ATH10K_DBG_BOOT, "trying fw api %d\n",
2211 ar->fw_api);
2212
2213 ath10k_core_get_fw_name(ar, fw_name, sizeof(fw_name), ar->fw_api);
2214 ret = ath10k_core_fetch_firmware_api_n(ar, fw_name,
2215 &ar->normal_mode_fw.fw_file);
2216 if (!ret)
2217 goto success;
2218 }
2219
2220 /* we end up here if we couldn't fetch any firmware */
2221
2222 ath10k_err(ar, "Failed to find firmware-N.bin (N between %d and %d) from %s: %d",
2223 ATH10K_FW_API_MIN, ATH10K_FW_API_MAX, ar->hw_params.fw.dir,
2224 ret);
2225
2226 return ret;
2227
2228success:
2229 ath10k_dbg(ar, ATH10K_DBG_BOOT, "using fw api %d\n", ar->fw_api);
2230
2231 return 0;
2232}
2233
2234static int ath10k_core_pre_cal_download(struct ath10k *ar)
2235{
2236 int ret;
2237
2238 ret = ath10k_download_cal_nvmem(ar, "pre-calibration");
2239 if (ret == 0) {
2240 ar->cal_mode = ATH10K_PRE_CAL_MODE_NVMEM;
2241 goto success;
2242 } else if (ret == -EPROBE_DEFER) {
2243 return ret;
2244 }
2245
2246 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2247 "boot did not find a pre-calibration nvmem-cell, try file next: %d\n",
2248 ret);
2249
2250 ret = ath10k_download_cal_file(ar, ar->pre_cal_file);
2251 if (ret == 0) {
2252 ar->cal_mode = ATH10K_PRE_CAL_MODE_FILE;
2253 goto success;
2254 }
2255
2256 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2257 "boot did not find a pre calibration file, try DT next: %d\n",
2258 ret);
2259
2260 ret = ath10k_download_cal_dt(ar, "qcom,ath10k-pre-calibration-data");
2261 if (ret) {
2262 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2263 "unable to load pre cal data from DT: %d\n", ret);
2264 return ret;
2265 }
2266 ar->cal_mode = ATH10K_PRE_CAL_MODE_DT;
2267
2268success:
2269 ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot using calibration mode %s\n",
2270 ath10k_cal_mode_str(ar->cal_mode));
2271
2272 return 0;
2273}
2274
2275static int ath10k_core_pre_cal_config(struct ath10k *ar)
2276{
2277 int ret;
2278
2279 ret = ath10k_core_pre_cal_download(ar);
2280 if (ret) {
2281 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2282 "failed to load pre cal data: %d\n", ret);
2283 return ret;
2284 }
2285
2286 ret = ath10k_core_get_board_id_from_otp(ar);
2287 if (ret) {
2288 ath10k_err(ar, "failed to get board id: %d\n", ret);
2289 return ret;
2290 }
2291
2292 ret = ath10k_download_and_run_otp(ar);
2293 if (ret) {
2294 ath10k_err(ar, "failed to run otp: %d\n", ret);
2295 return ret;
2296 }
2297
2298 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2299 "pre cal configuration done successfully\n");
2300
2301 return 0;
2302}
2303
2304static int ath10k_download_cal_data(struct ath10k *ar)
2305{
2306 int ret;
2307
2308 ret = ath10k_core_pre_cal_config(ar);
2309 if (ret == 0)
2310 return 0;
2311
2312 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2313 "pre cal download procedure failed, try cal file: %d\n",
2314 ret);
2315
2316 ret = ath10k_download_cal_nvmem(ar, "calibration");
2317 if (ret == 0) {
2318 ar->cal_mode = ATH10K_CAL_MODE_NVMEM;
2319 goto done;
2320 } else if (ret == -EPROBE_DEFER) {
2321 return ret;
2322 }
2323
2324 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2325 "boot did not find a calibration nvmem-cell, try file next: %d\n",
2326 ret);
2327
2328 ret = ath10k_download_cal_file(ar, ar->cal_file);
2329 if (ret == 0) {
2330 ar->cal_mode = ATH10K_CAL_MODE_FILE;
2331 goto done;
2332 }
2333
2334 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2335 "boot did not find a calibration file, try DT next: %d\n",
2336 ret);
2337
2338 ret = ath10k_download_cal_dt(ar, "qcom,ath10k-calibration-data");
2339 if (ret == 0) {
2340 ar->cal_mode = ATH10K_CAL_MODE_DT;
2341 goto done;
2342 }
2343
2344 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2345 "boot did not find DT entry, try target EEPROM next: %d\n",
2346 ret);
2347
2348 ret = ath10k_download_cal_eeprom(ar);
2349 if (ret == 0) {
2350 ar->cal_mode = ATH10K_CAL_MODE_EEPROM;
2351 goto done;
2352 }
2353
2354 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2355 "boot did not find target EEPROM entry, try OTP next: %d\n",
2356 ret);
2357
2358 ret = ath10k_download_and_run_otp(ar);
2359 if (ret) {
2360 ath10k_err(ar, "failed to run otp: %d\n", ret);
2361 return ret;
2362 }
2363
2364 ar->cal_mode = ATH10K_CAL_MODE_OTP;
2365
2366done:
2367 ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot using calibration mode %s\n",
2368 ath10k_cal_mode_str(ar->cal_mode));
2369 return 0;
2370}
2371
2372static void ath10k_core_fetch_btcoex_dt(struct ath10k *ar)
2373{
2374 struct device_node *node;
2375 u8 coex_support = 0;
2376 int ret;
2377
2378 node = ar->dev->of_node;
2379 if (!node)
2380 goto out;
2381
2382 ret = of_property_read_u8(node, "qcom,coexist-support", &coex_support);
2383 if (ret) {
2384 ar->coex_support = true;
2385 goto out;
2386 }
2387
2388 if (coex_support) {
2389 ar->coex_support = true;
2390 } else {
2391 ar->coex_support = false;
2392 ar->coex_gpio_pin = -1;
2393 goto out;
2394 }
2395
2396 ret = of_property_read_u32(node, "qcom,coexist-gpio-pin",
2397 &ar->coex_gpio_pin);
2398 if (ret)
2399 ar->coex_gpio_pin = -1;
2400
2401out:
2402 ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot coex_support %d coex_gpio_pin %d\n",
2403 ar->coex_support, ar->coex_gpio_pin);
2404}
2405
2406static int ath10k_init_uart(struct ath10k *ar)
2407{
2408 int ret;
2409
2410 /*
2411 * Explicitly setting UART prints to zero as target turns it on
2412 * based on scratch registers.
2413 */
2414 ret = ath10k_bmi_write32(ar, hi_serial_enable, 0);
2415 if (ret) {
2416 ath10k_warn(ar, "could not disable UART prints (%d)\n", ret);
2417 return ret;
2418 }
2419
2420 if (!uart_print) {
2421 if (ar->hw_params.uart_pin_workaround) {
2422 ret = ath10k_bmi_write32(ar, hi_dbg_uart_txpin,
2423 ar->hw_params.uart_pin);
2424 if (ret) {
2425 ath10k_warn(ar, "failed to set UART TX pin: %d",
2426 ret);
2427 return ret;
2428 }
2429 }
2430
2431 return 0;
2432 }
2433
2434 ret = ath10k_bmi_write32(ar, hi_dbg_uart_txpin, ar->hw_params.uart_pin);
2435 if (ret) {
2436 ath10k_warn(ar, "could not enable UART prints (%d)\n", ret);
2437 return ret;
2438 }
2439
2440 ret = ath10k_bmi_write32(ar, hi_serial_enable, 1);
2441 if (ret) {
2442 ath10k_warn(ar, "could not enable UART prints (%d)\n", ret);
2443 return ret;
2444 }
2445
2446 /* Set the UART baud rate to 19200. */
2447 ret = ath10k_bmi_write32(ar, hi_desired_baud_rate, 19200);
2448 if (ret) {
2449 ath10k_warn(ar, "could not set the baud rate (%d)\n", ret);
2450 return ret;
2451 }
2452
2453 ath10k_info(ar, "UART prints enabled\n");
2454 return 0;
2455}
2456
2457static int ath10k_init_hw_params(struct ath10k *ar)
2458{
2459 const struct ath10k_hw_params *hw_params;
2460 int i;
2461
2462 for (i = 0; i < ARRAY_SIZE(ath10k_hw_params_list); i++) {
2463 hw_params = &ath10k_hw_params_list[i];
2464
2465 if (hw_params->bus == ar->hif.bus &&
2466 hw_params->id == ar->target_version &&
2467 hw_params->dev_id == ar->dev_id)
2468 break;
2469 }
2470
2471 if (i == ARRAY_SIZE(ath10k_hw_params_list)) {
2472 ath10k_err(ar, "Unsupported hardware version: 0x%x\n",
2473 ar->target_version);
2474 return -EINVAL;
2475 }
2476
2477 ar->hw_params = *hw_params;
2478
2479 ath10k_dbg(ar, ATH10K_DBG_BOOT, "Hardware name %s version 0x%x\n",
2480 ar->hw_params.name, ar->target_version);
2481
2482 return 0;
2483}
2484
2485void ath10k_core_start_recovery(struct ath10k *ar)
2486{
2487 if (test_and_set_bit(ATH10K_FLAG_RESTARTING, &ar->dev_flags)) {
2488 ath10k_warn(ar, "already restarting\n");
2489 return;
2490 }
2491
2492 queue_work(ar->workqueue, &ar->restart_work);
2493}
2494EXPORT_SYMBOL(ath10k_core_start_recovery);
2495
2496void ath10k_core_napi_enable(struct ath10k *ar)
2497{
2498 lockdep_assert_held(&ar->conf_mutex);
2499
2500 if (test_bit(ATH10K_FLAG_NAPI_ENABLED, &ar->dev_flags))
2501 return;
2502
2503 napi_enable(&ar->napi);
2504 set_bit(ATH10K_FLAG_NAPI_ENABLED, &ar->dev_flags);
2505}
2506EXPORT_SYMBOL(ath10k_core_napi_enable);
2507
2508void ath10k_core_napi_sync_disable(struct ath10k *ar)
2509{
2510 lockdep_assert_held(&ar->conf_mutex);
2511
2512 if (!test_bit(ATH10K_FLAG_NAPI_ENABLED, &ar->dev_flags))
2513 return;
2514
2515 napi_synchronize(&ar->napi);
2516 napi_disable(&ar->napi);
2517 clear_bit(ATH10K_FLAG_NAPI_ENABLED, &ar->dev_flags);
2518}
2519EXPORT_SYMBOL(ath10k_core_napi_sync_disable);
2520
2521static void ath10k_core_restart(struct work_struct *work)
2522{
2523 struct ath10k *ar = container_of(work, struct ath10k, restart_work);
2524 int ret;
2525
2526 set_bit(ATH10K_FLAG_CRASH_FLUSH, &ar->dev_flags);
2527
2528 /* Place a barrier to make sure the compiler doesn't reorder
2529 * CRASH_FLUSH and calling other functions.
2530 */
2531 barrier();
2532
2533 ieee80211_stop_queues(ar->hw);
2534 ath10k_drain_tx(ar);
2535 complete(&ar->scan.started);
2536 complete(&ar->scan.completed);
2537 complete(&ar->scan.on_channel);
2538 complete(&ar->offchan_tx_completed);
2539 complete(&ar->install_key_done);
2540 complete(&ar->vdev_setup_done);
2541 complete(&ar->vdev_delete_done);
2542 complete(&ar->thermal.wmi_sync);
2543 complete(&ar->bss_survey_done);
2544 wake_up(&ar->htt.empty_tx_wq);
2545 wake_up(&ar->wmi.tx_credits_wq);
2546 wake_up(&ar->peer_mapping_wq);
2547
2548 /* TODO: We can have one instance of cancelling coverage_class_work by
2549 * moving it to ath10k_halt(), so that both stop() and restart() would
2550 * call that but it takes conf_mutex() and if we call cancel_work_sync()
2551 * with conf_mutex it will deadlock.
2552 */
2553 cancel_work_sync(&ar->set_coverage_class_work);
2554
2555 mutex_lock(&ar->conf_mutex);
2556
2557 switch (ar->state) {
2558 case ATH10K_STATE_ON:
2559 ar->state = ATH10K_STATE_RESTARTING;
2560 ath10k_halt(ar);
2561 ath10k_scan_finish(ar);
2562 ieee80211_restart_hw(ar->hw);
2563 break;
2564 case ATH10K_STATE_OFF:
2565 /* this can happen if driver is being unloaded
2566 * or if the crash happens during FW probing
2567 */
2568 ath10k_warn(ar, "cannot restart a device that hasn't been started\n");
2569 break;
2570 case ATH10K_STATE_RESTARTING:
2571 /* hw restart might be requested from multiple places */
2572 break;
2573 case ATH10K_STATE_RESTARTED:
2574 ar->state = ATH10K_STATE_WEDGED;
2575 fallthrough;
2576 case ATH10K_STATE_WEDGED:
2577 ath10k_warn(ar, "device is wedged, will not restart\n");
2578 break;
2579 case ATH10K_STATE_UTF:
2580 ath10k_warn(ar, "firmware restart in UTF mode not supported\n");
2581 break;
2582 }
2583
2584 mutex_unlock(&ar->conf_mutex);
2585
2586 ret = ath10k_coredump_submit(ar);
2587 if (ret)
2588 ath10k_warn(ar, "failed to send firmware crash dump via devcoredump: %d",
2589 ret);
2590
2591 complete(&ar->driver_recovery);
2592}
2593
2594static void ath10k_core_set_coverage_class_work(struct work_struct *work)
2595{
2596 struct ath10k *ar = container_of(work, struct ath10k,
2597 set_coverage_class_work);
2598
2599 if (ar->hw_params.hw_ops->set_coverage_class)
2600 ar->hw_params.hw_ops->set_coverage_class(ar, -1);
2601}
2602
2603static int ath10k_core_init_firmware_features(struct ath10k *ar)
2604{
2605 struct ath10k_fw_file *fw_file = &ar->normal_mode_fw.fw_file;
2606 int max_num_peers;
2607
2608 if (test_bit(ATH10K_FW_FEATURE_WMI_10_2, fw_file->fw_features) &&
2609 !test_bit(ATH10K_FW_FEATURE_WMI_10X, fw_file->fw_features)) {
2610 ath10k_err(ar, "feature bits corrupted: 10.2 feature requires 10.x feature to be set as well");
2611 return -EINVAL;
2612 }
2613
2614 if (fw_file->wmi_op_version >= ATH10K_FW_WMI_OP_VERSION_MAX) {
2615 ath10k_err(ar, "unsupported WMI OP version (max %d): %d\n",
2616 ATH10K_FW_WMI_OP_VERSION_MAX, fw_file->wmi_op_version);
2617 return -EINVAL;
2618 }
2619
2620 ar->wmi.rx_decap_mode = ATH10K_HW_TXRX_NATIVE_WIFI;
2621 switch (ath10k_cryptmode_param) {
2622 case ATH10K_CRYPT_MODE_HW:
2623 clear_bit(ATH10K_FLAG_RAW_MODE, &ar->dev_flags);
2624 clear_bit(ATH10K_FLAG_HW_CRYPTO_DISABLED, &ar->dev_flags);
2625 break;
2626 case ATH10K_CRYPT_MODE_SW:
2627 if (!test_bit(ATH10K_FW_FEATURE_RAW_MODE_SUPPORT,
2628 fw_file->fw_features)) {
2629 ath10k_err(ar, "cryptmode > 0 requires raw mode support from firmware");
2630 return -EINVAL;
2631 }
2632
2633 set_bit(ATH10K_FLAG_RAW_MODE, &ar->dev_flags);
2634 set_bit(ATH10K_FLAG_HW_CRYPTO_DISABLED, &ar->dev_flags);
2635 break;
2636 default:
2637 ath10k_info(ar, "invalid cryptmode: %d\n",
2638 ath10k_cryptmode_param);
2639 return -EINVAL;
2640 }
2641
2642 ar->htt.max_num_amsdu = ATH10K_HTT_MAX_NUM_AMSDU_DEFAULT;
2643 ar->htt.max_num_ampdu = ATH10K_HTT_MAX_NUM_AMPDU_DEFAULT;
2644
2645 if (ath10k_frame_mode == ATH10K_HW_TXRX_RAW) {
2646 if (!test_bit(ATH10K_FW_FEATURE_RAW_MODE_SUPPORT,
2647 fw_file->fw_features)) {
2648 ath10k_err(ar, "rawmode = 1 requires support from firmware");
2649 return -EINVAL;
2650 }
2651 set_bit(ATH10K_FLAG_RAW_MODE, &ar->dev_flags);
2652 }
2653
2654 if (test_bit(ATH10K_FLAG_RAW_MODE, &ar->dev_flags)) {
2655 ar->wmi.rx_decap_mode = ATH10K_HW_TXRX_RAW;
2656
2657 /* Workaround:
2658 *
2659 * Firmware A-MSDU aggregation breaks with RAW Tx encap mode
2660 * and causes enormous performance issues (malformed frames,
2661 * etc).
2662 *
2663 * Disabling A-MSDU makes RAW mode stable with heavy traffic
2664 * albeit a bit slower compared to regular operation.
2665 */
2666 ar->htt.max_num_amsdu = 1;
2667 }
2668
2669 /* Backwards compatibility for firmwares without
2670 * ATH10K_FW_IE_WMI_OP_VERSION.
2671 */
2672 if (fw_file->wmi_op_version == ATH10K_FW_WMI_OP_VERSION_UNSET) {
2673 if (test_bit(ATH10K_FW_FEATURE_WMI_10X, fw_file->fw_features)) {
2674 if (test_bit(ATH10K_FW_FEATURE_WMI_10_2,
2675 fw_file->fw_features))
2676 fw_file->wmi_op_version = ATH10K_FW_WMI_OP_VERSION_10_2;
2677 else
2678 fw_file->wmi_op_version = ATH10K_FW_WMI_OP_VERSION_10_1;
2679 } else {
2680 fw_file->wmi_op_version = ATH10K_FW_WMI_OP_VERSION_MAIN;
2681 }
2682 }
2683
2684 switch (fw_file->wmi_op_version) {
2685 case ATH10K_FW_WMI_OP_VERSION_MAIN:
2686 max_num_peers = TARGET_NUM_PEERS;
2687 ar->max_num_stations = TARGET_NUM_STATIONS;
2688 ar->max_num_vdevs = TARGET_NUM_VDEVS;
2689 ar->htt.max_num_pending_tx = TARGET_NUM_MSDU_DESC;
2690 ar->fw_stats_req_mask = WMI_STAT_PDEV | WMI_STAT_VDEV |
2691 WMI_STAT_PEER;
2692 ar->max_spatial_stream = WMI_MAX_SPATIAL_STREAM;
2693 break;
2694 case ATH10K_FW_WMI_OP_VERSION_10_1:
2695 case ATH10K_FW_WMI_OP_VERSION_10_2:
2696 case ATH10K_FW_WMI_OP_VERSION_10_2_4:
2697 if (ath10k_peer_stats_enabled(ar)) {
2698 max_num_peers = TARGET_10X_TX_STATS_NUM_PEERS;
2699 ar->max_num_stations = TARGET_10X_TX_STATS_NUM_STATIONS;
2700 } else {
2701 max_num_peers = TARGET_10X_NUM_PEERS;
2702 ar->max_num_stations = TARGET_10X_NUM_STATIONS;
2703 }
2704 ar->max_num_vdevs = TARGET_10X_NUM_VDEVS;
2705 ar->htt.max_num_pending_tx = TARGET_10X_NUM_MSDU_DESC;
2706 ar->fw_stats_req_mask = WMI_STAT_PEER;
2707 ar->max_spatial_stream = WMI_MAX_SPATIAL_STREAM;
2708 break;
2709 case ATH10K_FW_WMI_OP_VERSION_TLV:
2710 max_num_peers = TARGET_TLV_NUM_PEERS;
2711 ar->max_num_stations = TARGET_TLV_NUM_STATIONS;
2712 ar->max_num_vdevs = TARGET_TLV_NUM_VDEVS;
2713 ar->max_num_tdls_vdevs = TARGET_TLV_NUM_TDLS_VDEVS;
2714 if (ar->hif.bus == ATH10K_BUS_SDIO)
2715 ar->htt.max_num_pending_tx =
2716 TARGET_TLV_NUM_MSDU_DESC_HL;
2717 else
2718 ar->htt.max_num_pending_tx = TARGET_TLV_NUM_MSDU_DESC;
2719 ar->wow.max_num_patterns = TARGET_TLV_NUM_WOW_PATTERNS;
2720 ar->fw_stats_req_mask = WMI_TLV_STAT_PDEV | WMI_TLV_STAT_VDEV |
2721 WMI_TLV_STAT_PEER | WMI_TLV_STAT_PEER_EXTD;
2722 ar->max_spatial_stream = WMI_MAX_SPATIAL_STREAM;
2723 ar->wmi.mgmt_max_num_pending_tx = TARGET_TLV_MGMT_NUM_MSDU_DESC;
2724 break;
2725 case ATH10K_FW_WMI_OP_VERSION_10_4:
2726 max_num_peers = TARGET_10_4_NUM_PEERS;
2727 ar->max_num_stations = TARGET_10_4_NUM_STATIONS;
2728 ar->num_active_peers = TARGET_10_4_ACTIVE_PEERS;
2729 ar->max_num_vdevs = TARGET_10_4_NUM_VDEVS;
2730 ar->num_tids = TARGET_10_4_TGT_NUM_TIDS;
2731 ar->fw_stats_req_mask = WMI_10_4_STAT_PEER |
2732 WMI_10_4_STAT_PEER_EXTD |
2733 WMI_10_4_STAT_VDEV_EXTD;
2734 ar->max_spatial_stream = ar->hw_params.max_spatial_stream;
2735 ar->max_num_tdls_vdevs = TARGET_10_4_NUM_TDLS_VDEVS;
2736
2737 if (test_bit(ATH10K_FW_FEATURE_PEER_FLOW_CONTROL,
2738 fw_file->fw_features))
2739 ar->htt.max_num_pending_tx = TARGET_10_4_NUM_MSDU_DESC_PFC;
2740 else
2741 ar->htt.max_num_pending_tx = TARGET_10_4_NUM_MSDU_DESC;
2742 break;
2743 case ATH10K_FW_WMI_OP_VERSION_UNSET:
2744 case ATH10K_FW_WMI_OP_VERSION_MAX:
2745 default:
2746 WARN_ON(1);
2747 return -EINVAL;
2748 }
2749
2750 if (ar->hw_params.num_peers)
2751 ar->max_num_peers = ar->hw_params.num_peers;
2752 else
2753 ar->max_num_peers = max_num_peers;
2754
2755 /* Backwards compatibility for firmwares without
2756 * ATH10K_FW_IE_HTT_OP_VERSION.
2757 */
2758 if (fw_file->htt_op_version == ATH10K_FW_HTT_OP_VERSION_UNSET) {
2759 switch (fw_file->wmi_op_version) {
2760 case ATH10K_FW_WMI_OP_VERSION_MAIN:
2761 fw_file->htt_op_version = ATH10K_FW_HTT_OP_VERSION_MAIN;
2762 break;
2763 case ATH10K_FW_WMI_OP_VERSION_10_1:
2764 case ATH10K_FW_WMI_OP_VERSION_10_2:
2765 case ATH10K_FW_WMI_OP_VERSION_10_2_4:
2766 fw_file->htt_op_version = ATH10K_FW_HTT_OP_VERSION_10_1;
2767 break;
2768 case ATH10K_FW_WMI_OP_VERSION_TLV:
2769 fw_file->htt_op_version = ATH10K_FW_HTT_OP_VERSION_TLV;
2770 break;
2771 case ATH10K_FW_WMI_OP_VERSION_10_4:
2772 case ATH10K_FW_WMI_OP_VERSION_UNSET:
2773 case ATH10K_FW_WMI_OP_VERSION_MAX:
2774 ath10k_err(ar, "htt op version not found from fw meta data");
2775 return -EINVAL;
2776 }
2777 }
2778
2779 return 0;
2780}
2781
2782static int ath10k_core_reset_rx_filter(struct ath10k *ar)
2783{
2784 int ret;
2785 int vdev_id;
2786 int vdev_type;
2787 int vdev_subtype;
2788 const u8 *vdev_addr;
2789
2790 vdev_id = 0;
2791 vdev_type = WMI_VDEV_TYPE_STA;
2792 vdev_subtype = ath10k_wmi_get_vdev_subtype(ar, WMI_VDEV_SUBTYPE_NONE);
2793 vdev_addr = ar->mac_addr;
2794
2795 ret = ath10k_wmi_vdev_create(ar, vdev_id, vdev_type, vdev_subtype,
2796 vdev_addr);
2797 if (ret) {
2798 ath10k_err(ar, "failed to create dummy vdev: %d\n", ret);
2799 return ret;
2800 }
2801
2802 ret = ath10k_wmi_vdev_delete(ar, vdev_id);
2803 if (ret) {
2804 ath10k_err(ar, "failed to delete dummy vdev: %d\n", ret);
2805 return ret;
2806 }
2807
2808 /* WMI and HTT may use separate HIF pipes and are not guaranteed to be
2809 * serialized properly implicitly.
2810 *
2811 * Moreover (most) WMI commands have no explicit acknowledges. It is
2812 * possible to infer it implicitly by poking firmware with echo
2813 * command - getting a reply means all preceding comments have been
2814 * (mostly) processed.
2815 *
2816 * In case of vdev create/delete this is sufficient.
2817 *
2818 * Without this it's possible to end up with a race when HTT Rx ring is
2819 * started before vdev create/delete hack is complete allowing a short
2820 * window of opportunity to receive (and Tx ACK) a bunch of frames.
2821 */
2822 ret = ath10k_wmi_barrier(ar);
2823 if (ret) {
2824 ath10k_err(ar, "failed to ping firmware: %d\n", ret);
2825 return ret;
2826 }
2827
2828 return 0;
2829}
2830
2831static int ath10k_core_compat_services(struct ath10k *ar)
2832{
2833 struct ath10k_fw_file *fw_file = &ar->normal_mode_fw.fw_file;
2834
2835 /* all 10.x firmware versions support thermal throttling but don't
2836 * advertise the support via service flags so we have to hardcode
2837 * it here
2838 */
2839 switch (fw_file->wmi_op_version) {
2840 case ATH10K_FW_WMI_OP_VERSION_10_1:
2841 case ATH10K_FW_WMI_OP_VERSION_10_2:
2842 case ATH10K_FW_WMI_OP_VERSION_10_2_4:
2843 case ATH10K_FW_WMI_OP_VERSION_10_4:
2844 set_bit(WMI_SERVICE_THERM_THROT, ar->wmi.svc_map);
2845 break;
2846 default:
2847 break;
2848 }
2849
2850 return 0;
2851}
2852
2853#define TGT_IRAM_READ_PER_ITR (8 * 1024)
2854
2855static int ath10k_core_copy_target_iram(struct ath10k *ar)
2856{
2857 const struct ath10k_hw_mem_layout *hw_mem;
2858 const struct ath10k_mem_region *tmp, *mem_region = NULL;
2859 dma_addr_t paddr;
2860 void *vaddr = NULL;
2861 u8 num_read_itr;
2862 int i, ret;
2863 u32 len, remaining_len;
2864
2865 /* copy target iram feature must work also when
2866 * ATH10K_FW_CRASH_DUMP_RAM_DATA is disabled, so
2867 * _ath10k_coredump_get_mem_layout() to accomplist that
2868 */
2869 hw_mem = _ath10k_coredump_get_mem_layout(ar);
2870 if (!hw_mem)
2871 /* if CONFIG_DEV_COREDUMP is disabled we get NULL, then
2872 * just silently disable the feature by doing nothing
2873 */
2874 return 0;
2875
2876 for (i = 0; i < hw_mem->region_table.size; i++) {
2877 tmp = &hw_mem->region_table.regions[i];
2878 if (tmp->type == ATH10K_MEM_REGION_TYPE_REG) {
2879 mem_region = tmp;
2880 break;
2881 }
2882 }
2883
2884 if (!mem_region)
2885 return -ENOMEM;
2886
2887 for (i = 0; i < ar->wmi.num_mem_chunks; i++) {
2888 if (ar->wmi.mem_chunks[i].req_id ==
2889 WMI_IRAM_RECOVERY_HOST_MEM_REQ_ID) {
2890 vaddr = ar->wmi.mem_chunks[i].vaddr;
2891 len = ar->wmi.mem_chunks[i].len;
2892 break;
2893 }
2894 }
2895
2896 if (!vaddr || !len) {
2897 ath10k_warn(ar, "No allocated memory for IRAM back up");
2898 return -ENOMEM;
2899 }
2900
2901 len = (len < mem_region->len) ? len : mem_region->len;
2902 paddr = mem_region->start;
2903 num_read_itr = len / TGT_IRAM_READ_PER_ITR;
2904 remaining_len = len % TGT_IRAM_READ_PER_ITR;
2905 for (i = 0; i < num_read_itr; i++) {
2906 ret = ath10k_hif_diag_read(ar, paddr, vaddr,
2907 TGT_IRAM_READ_PER_ITR);
2908 if (ret) {
2909 ath10k_warn(ar, "failed to copy firmware IRAM contents: %d",
2910 ret);
2911 return ret;
2912 }
2913
2914 paddr += TGT_IRAM_READ_PER_ITR;
2915 vaddr += TGT_IRAM_READ_PER_ITR;
2916 }
2917
2918 if (remaining_len) {
2919 ret = ath10k_hif_diag_read(ar, paddr, vaddr, remaining_len);
2920 if (ret) {
2921 ath10k_warn(ar, "failed to copy firmware IRAM contents: %d",
2922 ret);
2923 return ret;
2924 }
2925 }
2926
2927 ath10k_dbg(ar, ATH10K_DBG_BOOT, "target IRAM back up completed\n");
2928
2929 return 0;
2930}
2931
2932int ath10k_core_start(struct ath10k *ar, enum ath10k_firmware_mode mode,
2933 const struct ath10k_fw_components *fw)
2934{
2935 int status;
2936 u32 val;
2937
2938 lockdep_assert_held(&ar->conf_mutex);
2939
2940 clear_bit(ATH10K_FLAG_CRASH_FLUSH, &ar->dev_flags);
2941
2942 ar->running_fw = fw;
2943
2944 if (!test_bit(ATH10K_FW_FEATURE_NON_BMI,
2945 ar->running_fw->fw_file.fw_features)) {
2946 ath10k_bmi_start(ar);
2947
2948 /* Enable hardware clock to speed up firmware download */
2949 if (ar->hw_params.hw_ops->enable_pll_clk) {
2950 status = ar->hw_params.hw_ops->enable_pll_clk(ar);
2951 ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot enable pll ret %d\n",
2952 status);
2953 }
2954
2955 if (ath10k_init_configure_target(ar)) {
2956 status = -EINVAL;
2957 goto err;
2958 }
2959
2960 status = ath10k_download_cal_data(ar);
2961 if (status)
2962 goto err;
2963
2964 /* Some of qca988x solutions are having global reset issue
2965 * during target initialization. Bypassing PLL setting before
2966 * downloading firmware and letting the SoC run on REF_CLK is
2967 * fixing the problem. Corresponding firmware change is also
2968 * needed to set the clock source once the target is
2969 * initialized.
2970 */
2971 if (test_bit(ATH10K_FW_FEATURE_SUPPORTS_SKIP_CLOCK_INIT,
2972 ar->running_fw->fw_file.fw_features)) {
2973 status = ath10k_bmi_write32(ar, hi_skip_clock_init, 1);
2974 if (status) {
2975 ath10k_err(ar, "could not write to skip_clock_init: %d\n",
2976 status);
2977 goto err;
2978 }
2979 }
2980
2981 status = ath10k_download_fw(ar);
2982 if (status)
2983 goto err;
2984
2985 status = ath10k_init_uart(ar);
2986 if (status)
2987 goto err;
2988
2989 if (ar->hif.bus == ATH10K_BUS_SDIO) {
2990 status = ath10k_init_sdio(ar, mode);
2991 if (status) {
2992 ath10k_err(ar, "failed to init SDIO: %d\n", status);
2993 goto err;
2994 }
2995 }
2996 }
2997
2998 ar->htc.htc_ops.target_send_suspend_complete =
2999 ath10k_send_suspend_complete;
3000
3001 status = ath10k_htc_init(ar);
3002 if (status) {
3003 ath10k_err(ar, "could not init HTC (%d)\n", status);
3004 goto err;
3005 }
3006
3007 if (!test_bit(ATH10K_FW_FEATURE_NON_BMI,
3008 ar->running_fw->fw_file.fw_features)) {
3009 status = ath10k_bmi_done(ar);
3010 if (status)
3011 goto err;
3012 }
3013
3014 status = ath10k_wmi_attach(ar);
3015 if (status) {
3016 ath10k_err(ar, "WMI attach failed: %d\n", status);
3017 goto err;
3018 }
3019
3020 status = ath10k_htt_init(ar);
3021 if (status) {
3022 ath10k_err(ar, "failed to init htt: %d\n", status);
3023 goto err_wmi_detach;
3024 }
3025
3026 status = ath10k_htt_tx_start(&ar->htt);
3027 if (status) {
3028 ath10k_err(ar, "failed to alloc htt tx: %d\n", status);
3029 goto err_wmi_detach;
3030 }
3031
3032 /* If firmware indicates Full Rx Reorder support it must be used in a
3033 * slightly different manner. Let HTT code know.
3034 */
3035 ar->htt.rx_ring.in_ord_rx = !!(test_bit(WMI_SERVICE_RX_FULL_REORDER,
3036 ar->wmi.svc_map));
3037
3038 status = ath10k_htt_rx_alloc(&ar->htt);
3039 if (status) {
3040 ath10k_err(ar, "failed to alloc htt rx: %d\n", status);
3041 goto err_htt_tx_detach;
3042 }
3043
3044 status = ath10k_hif_start(ar);
3045 if (status) {
3046 ath10k_err(ar, "could not start HIF: %d\n", status);
3047 goto err_htt_rx_detach;
3048 }
3049
3050 status = ath10k_htc_wait_target(&ar->htc);
3051 if (status) {
3052 ath10k_err(ar, "failed to connect to HTC: %d\n", status);
3053 goto err_hif_stop;
3054 }
3055
3056 status = ath10k_hif_start_post(ar);
3057 if (status) {
3058 ath10k_err(ar, "failed to swap mailbox: %d\n", status);
3059 goto err_hif_stop;
3060 }
3061
3062 if (mode == ATH10K_FIRMWARE_MODE_NORMAL) {
3063 status = ath10k_htt_connect(&ar->htt);
3064 if (status) {
3065 ath10k_err(ar, "failed to connect htt (%d)\n", status);
3066 goto err_hif_stop;
3067 }
3068 }
3069
3070 status = ath10k_wmi_connect(ar);
3071 if (status) {
3072 ath10k_err(ar, "could not connect wmi: %d\n", status);
3073 goto err_hif_stop;
3074 }
3075
3076 status = ath10k_htc_start(&ar->htc);
3077 if (status) {
3078 ath10k_err(ar, "failed to start htc: %d\n", status);
3079 goto err_hif_stop;
3080 }
3081
3082 if (mode == ATH10K_FIRMWARE_MODE_NORMAL) {
3083 status = ath10k_wmi_wait_for_service_ready(ar);
3084 if (status) {
3085 ath10k_warn(ar, "wmi service ready event not received");
3086 goto err_hif_stop;
3087 }
3088 }
3089
3090 ath10k_dbg(ar, ATH10K_DBG_BOOT, "firmware %s booted\n",
3091 ar->hw->wiphy->fw_version);
3092
3093 if (test_bit(ATH10K_FW_FEATURE_IRAM_RECOVERY,
3094 ar->running_fw->fw_file.fw_features)) {
3095 status = ath10k_core_copy_target_iram(ar);
3096 if (status) {
3097 ath10k_warn(ar, "failed to copy target iram contents: %d",
3098 status);
3099 goto err_hif_stop;
3100 }
3101 }
3102
3103 if (test_bit(WMI_SERVICE_EXT_RES_CFG_SUPPORT, ar->wmi.svc_map) &&
3104 mode == ATH10K_FIRMWARE_MODE_NORMAL) {
3105 val = 0;
3106 if (ath10k_peer_stats_enabled(ar))
3107 val = WMI_10_4_PEER_STATS;
3108
3109 /* Enable vdev stats by default */
3110 val |= WMI_10_4_VDEV_STATS;
3111
3112 if (test_bit(WMI_SERVICE_BSS_CHANNEL_INFO_64, ar->wmi.svc_map))
3113 val |= WMI_10_4_BSS_CHANNEL_INFO_64;
3114
3115 ath10k_core_fetch_btcoex_dt(ar);
3116
3117 /* 10.4 firmware supports BT-Coex without reloading firmware
3118 * via pdev param. To support Bluetooth coexistence pdev param,
3119 * WMI_COEX_GPIO_SUPPORT of extended resource config should be
3120 * enabled always.
3121 *
3122 * We can still enable BTCOEX if firmware has the support
3123 * even though btceox_support value is
3124 * ATH10K_DT_BTCOEX_NOT_FOUND
3125 */
3126
3127 if (test_bit(WMI_SERVICE_COEX_GPIO, ar->wmi.svc_map) &&
3128 test_bit(ATH10K_FW_FEATURE_BTCOEX_PARAM,
3129 ar->running_fw->fw_file.fw_features) &&
3130 ar->coex_support)
3131 val |= WMI_10_4_COEX_GPIO_SUPPORT;
3132
3133 if (test_bit(WMI_SERVICE_TDLS_EXPLICIT_MODE_ONLY,
3134 ar->wmi.svc_map))
3135 val |= WMI_10_4_TDLS_EXPLICIT_MODE_ONLY;
3136
3137 if (test_bit(WMI_SERVICE_TDLS_UAPSD_BUFFER_STA,
3138 ar->wmi.svc_map))
3139 val |= WMI_10_4_TDLS_UAPSD_BUFFER_STA;
3140
3141 if (test_bit(WMI_SERVICE_TX_DATA_ACK_RSSI,
3142 ar->wmi.svc_map))
3143 val |= WMI_10_4_TX_DATA_ACK_RSSI;
3144
3145 if (test_bit(WMI_SERVICE_REPORT_AIRTIME, ar->wmi.svc_map))
3146 val |= WMI_10_4_REPORT_AIRTIME;
3147
3148 if (test_bit(WMI_SERVICE_EXT_PEER_TID_CONFIGS_SUPPORT,
3149 ar->wmi.svc_map))
3150 val |= WMI_10_4_EXT_PEER_TID_CONFIGS_SUPPORT;
3151
3152 status = ath10k_mac_ext_resource_config(ar, val);
3153 if (status) {
3154 ath10k_err(ar,
3155 "failed to send ext resource cfg command : %d\n",
3156 status);
3157 goto err_hif_stop;
3158 }
3159 }
3160
3161 status = ath10k_wmi_cmd_init(ar);
3162 if (status) {
3163 ath10k_err(ar, "could not send WMI init command (%d)\n",
3164 status);
3165 goto err_hif_stop;
3166 }
3167
3168 status = ath10k_wmi_wait_for_unified_ready(ar);
3169 if (status) {
3170 ath10k_err(ar, "wmi unified ready event not received\n");
3171 goto err_hif_stop;
3172 }
3173
3174 status = ath10k_core_compat_services(ar);
3175 if (status) {
3176 ath10k_err(ar, "compat services failed: %d\n", status);
3177 goto err_hif_stop;
3178 }
3179
3180 status = ath10k_wmi_pdev_set_base_macaddr(ar, ar->mac_addr);
3181 if (status && status != -EOPNOTSUPP) {
3182 ath10k_err(ar,
3183 "failed to set base mac address: %d\n", status);
3184 goto err_hif_stop;
3185 }
3186
3187 /* Some firmware revisions do not properly set up hardware rx filter
3188 * registers.
3189 *
3190 * A known example from QCA9880 and 10.2.4 is that MAC_PCU_ADDR1_MASK
3191 * is filled with 0s instead of 1s allowing HW to respond with ACKs to
3192 * any frames that matches MAC_PCU_RX_FILTER which is also
3193 * misconfigured to accept anything.
3194 *
3195 * The ADDR1 is programmed using internal firmware structure field and
3196 * can't be (easily/sanely) reached from the driver explicitly. It is
3197 * possible to implicitly make it correct by creating a dummy vdev and
3198 * then deleting it.
3199 */
3200 if (ar->hw_params.hw_filter_reset_required &&
3201 mode == ATH10K_FIRMWARE_MODE_NORMAL) {
3202 status = ath10k_core_reset_rx_filter(ar);
3203 if (status) {
3204 ath10k_err(ar,
3205 "failed to reset rx filter: %d\n", status);
3206 goto err_hif_stop;
3207 }
3208 }
3209
3210 status = ath10k_htt_rx_ring_refill(ar);
3211 if (status) {
3212 ath10k_err(ar, "failed to refill htt rx ring: %d\n", status);
3213 goto err_hif_stop;
3214 }
3215
3216 if (ar->max_num_vdevs >= 64)
3217 ar->free_vdev_map = 0xFFFFFFFFFFFFFFFFLL;
3218 else
3219 ar->free_vdev_map = (1LL << ar->max_num_vdevs) - 1;
3220
3221 INIT_LIST_HEAD(&ar->arvifs);
3222
3223 /* we don't care about HTT in UTF mode */
3224 if (mode == ATH10K_FIRMWARE_MODE_NORMAL) {
3225 status = ath10k_htt_setup(&ar->htt);
3226 if (status) {
3227 ath10k_err(ar, "failed to setup htt: %d\n", status);
3228 goto err_hif_stop;
3229 }
3230 }
3231
3232 status = ath10k_debug_start(ar);
3233 if (status)
3234 goto err_hif_stop;
3235
3236 status = ath10k_hif_set_target_log_mode(ar, fw_diag_log);
3237 if (status && status != -EOPNOTSUPP) {
3238 ath10k_warn(ar, "set target log mode failed: %d\n", status);
3239 goto err_hif_stop;
3240 }
3241
3242 return 0;
3243
3244err_hif_stop:
3245 ath10k_hif_stop(ar);
3246err_htt_rx_detach:
3247 ath10k_htt_rx_free(&ar->htt);
3248err_htt_tx_detach:
3249 ath10k_htt_tx_free(&ar->htt);
3250err_wmi_detach:
3251 ath10k_wmi_detach(ar);
3252err:
3253 return status;
3254}
3255EXPORT_SYMBOL(ath10k_core_start);
3256
3257int ath10k_wait_for_suspend(struct ath10k *ar, u32 suspend_opt)
3258{
3259 int ret;
3260 unsigned long time_left;
3261
3262 reinit_completion(&ar->target_suspend);
3263
3264 ret = ath10k_wmi_pdev_suspend_target(ar, suspend_opt);
3265 if (ret) {
3266 ath10k_warn(ar, "could not suspend target (%d)\n", ret);
3267 return ret;
3268 }
3269
3270 time_left = wait_for_completion_timeout(&ar->target_suspend, 1 * HZ);
3271
3272 if (!time_left) {
3273 ath10k_warn(ar, "suspend timed out - target pause event never came\n");
3274 return -ETIMEDOUT;
3275 }
3276
3277 return 0;
3278}
3279
3280void ath10k_core_stop(struct ath10k *ar)
3281{
3282 lockdep_assert_held(&ar->conf_mutex);
3283 ath10k_debug_stop(ar);
3284
3285 /* try to suspend target */
3286 if (ar->state != ATH10K_STATE_RESTARTING &&
3287 ar->state != ATH10K_STATE_UTF)
3288 ath10k_wait_for_suspend(ar, WMI_PDEV_SUSPEND_AND_DISABLE_INTR);
3289
3290 ath10k_hif_stop(ar);
3291 ath10k_htt_tx_stop(&ar->htt);
3292 ath10k_htt_rx_free(&ar->htt);
3293 ath10k_wmi_detach(ar);
3294
3295 ar->id.bmi_ids_valid = false;
3296}
3297EXPORT_SYMBOL(ath10k_core_stop);
3298
3299/* mac80211 manages fw/hw initialization through start/stop hooks. However in
3300 * order to know what hw capabilities should be advertised to mac80211 it is
3301 * necessary to load the firmware (and tear it down immediately since start
3302 * hook will try to init it again) before registering
3303 */
3304static int ath10k_core_probe_fw(struct ath10k *ar)
3305{
3306 struct bmi_target_info target_info;
3307 int ret = 0;
3308
3309 ret = ath10k_hif_power_up(ar, ATH10K_FIRMWARE_MODE_NORMAL);
3310 if (ret) {
3311 ath10k_err(ar, "could not power on hif bus (%d)\n", ret);
3312 return ret;
3313 }
3314
3315 switch (ar->hif.bus) {
3316 case ATH10K_BUS_SDIO:
3317 memset(&target_info, 0, sizeof(target_info));
3318 ret = ath10k_bmi_get_target_info_sdio(ar, &target_info);
3319 if (ret) {
3320 ath10k_err(ar, "could not get target info (%d)\n", ret);
3321 goto err_power_down;
3322 }
3323 ar->target_version = target_info.version;
3324 ar->hw->wiphy->hw_version = target_info.version;
3325 break;
3326 case ATH10K_BUS_PCI:
3327 case ATH10K_BUS_AHB:
3328 case ATH10K_BUS_USB:
3329 memset(&target_info, 0, sizeof(target_info));
3330 ret = ath10k_bmi_get_target_info(ar, &target_info);
3331 if (ret) {
3332 ath10k_err(ar, "could not get target info (%d)\n", ret);
3333 goto err_power_down;
3334 }
3335 ar->target_version = target_info.version;
3336 ar->hw->wiphy->hw_version = target_info.version;
3337 break;
3338 case ATH10K_BUS_SNOC:
3339 memset(&target_info, 0, sizeof(target_info));
3340 ret = ath10k_hif_get_target_info(ar, &target_info);
3341 if (ret) {
3342 ath10k_err(ar, "could not get target info (%d)\n", ret);
3343 goto err_power_down;
3344 }
3345 ar->target_version = target_info.version;
3346 ar->hw->wiphy->hw_version = target_info.version;
3347 break;
3348 default:
3349 ath10k_err(ar, "incorrect hif bus type: %d\n", ar->hif.bus);
3350 }
3351
3352 ret = ath10k_init_hw_params(ar);
3353 if (ret) {
3354 ath10k_err(ar, "could not get hw params (%d)\n", ret);
3355 goto err_power_down;
3356 }
3357
3358 ret = ath10k_core_fetch_firmware_files(ar);
3359 if (ret) {
3360 ath10k_err(ar, "could not fetch firmware files (%d)\n", ret);
3361 goto err_power_down;
3362 }
3363
3364 BUILD_BUG_ON(sizeof(ar->hw->wiphy->fw_version) !=
3365 sizeof(ar->normal_mode_fw.fw_file.fw_version));
3366 memcpy(ar->hw->wiphy->fw_version, ar->normal_mode_fw.fw_file.fw_version,
3367 sizeof(ar->hw->wiphy->fw_version));
3368
3369 ath10k_debug_print_hwfw_info(ar);
3370
3371 if (!test_bit(ATH10K_FW_FEATURE_NON_BMI,
3372 ar->normal_mode_fw.fw_file.fw_features)) {
3373 ret = ath10k_core_pre_cal_download(ar);
3374 if (ret) {
3375 /* pre calibration data download is not necessary
3376 * for all the chipsets. Ignore failures and continue.
3377 */
3378 ath10k_dbg(ar, ATH10K_DBG_BOOT,
3379 "could not load pre cal data: %d\n", ret);
3380 }
3381
3382 ret = ath10k_core_get_board_id_from_otp(ar);
3383 if (ret && ret != -EOPNOTSUPP) {
3384 ath10k_err(ar, "failed to get board id from otp: %d\n",
3385 ret);
3386 goto err_free_firmware_files;
3387 }
3388
3389 ret = ath10k_core_check_smbios(ar);
3390 if (ret)
3391 ath10k_dbg(ar, ATH10K_DBG_BOOT, "SMBIOS bdf variant name not set.\n");
3392
3393 ret = ath10k_core_check_dt(ar);
3394 if (ret)
3395 ath10k_dbg(ar, ATH10K_DBG_BOOT, "DT bdf variant name not set.\n");
3396
3397 ret = ath10k_core_fetch_board_file(ar, ATH10K_BD_IE_BOARD);
3398 if (ret) {
3399 ath10k_err(ar, "failed to fetch board file: %d\n", ret);
3400 goto err_free_firmware_files;
3401 }
3402
3403 ath10k_debug_print_board_info(ar);
3404 }
3405
3406 device_get_mac_address(ar->dev, ar->mac_addr);
3407
3408 ret = ath10k_core_init_firmware_features(ar);
3409 if (ret) {
3410 ath10k_err(ar, "fatal problem with firmware features: %d\n",
3411 ret);
3412 goto err_free_firmware_files;
3413 }
3414
3415 if (!test_bit(ATH10K_FW_FEATURE_NON_BMI,
3416 ar->normal_mode_fw.fw_file.fw_features)) {
3417 ret = ath10k_swap_code_seg_init(ar,
3418 &ar->normal_mode_fw.fw_file);
3419 if (ret) {
3420 ath10k_err(ar, "failed to initialize code swap segment: %d\n",
3421 ret);
3422 goto err_free_firmware_files;
3423 }
3424 }
3425
3426 mutex_lock(&ar->conf_mutex);
3427
3428 ret = ath10k_core_start(ar, ATH10K_FIRMWARE_MODE_NORMAL,
3429 &ar->normal_mode_fw);
3430 if (ret) {
3431 ath10k_err(ar, "could not init core (%d)\n", ret);
3432 goto err_unlock;
3433 }
3434
3435 ath10k_debug_print_boot_info(ar);
3436 ath10k_core_stop(ar);
3437
3438 mutex_unlock(&ar->conf_mutex);
3439
3440 ath10k_hif_power_down(ar);
3441 return 0;
3442
3443err_unlock:
3444 mutex_unlock(&ar->conf_mutex);
3445
3446err_free_firmware_files:
3447 ath10k_core_free_firmware_files(ar);
3448
3449err_power_down:
3450 ath10k_hif_power_down(ar);
3451
3452 return ret;
3453}
3454
3455static void ath10k_core_register_work(struct work_struct *work)
3456{
3457 struct ath10k *ar = container_of(work, struct ath10k, register_work);
3458 int status;
3459
3460 /* peer stats are enabled by default */
3461 set_bit(ATH10K_FLAG_PEER_STATS, &ar->dev_flags);
3462
3463 status = ath10k_core_probe_fw(ar);
3464 if (status) {
3465 ath10k_err(ar, "could not probe fw (%d)\n", status);
3466 goto err;
3467 }
3468
3469 status = ath10k_mac_register(ar);
3470 if (status) {
3471 ath10k_err(ar, "could not register to mac80211 (%d)\n", status);
3472 goto err_release_fw;
3473 }
3474
3475 status = ath10k_coredump_register(ar);
3476 if (status) {
3477 ath10k_err(ar, "unable to register coredump\n");
3478 goto err_unregister_mac;
3479 }
3480
3481 status = ath10k_debug_register(ar);
3482 if (status) {
3483 ath10k_err(ar, "unable to initialize debugfs\n");
3484 goto err_unregister_coredump;
3485 }
3486
3487 status = ath10k_spectral_create(ar);
3488 if (status) {
3489 ath10k_err(ar, "failed to initialize spectral\n");
3490 goto err_debug_destroy;
3491 }
3492
3493 status = ath10k_thermal_register(ar);
3494 if (status) {
3495 ath10k_err(ar, "could not register thermal device: %d\n",
3496 status);
3497 goto err_spectral_destroy;
3498 }
3499
3500 set_bit(ATH10K_FLAG_CORE_REGISTERED, &ar->dev_flags);
3501 return;
3502
3503err_spectral_destroy:
3504 ath10k_spectral_destroy(ar);
3505err_debug_destroy:
3506 ath10k_debug_destroy(ar);
3507err_unregister_coredump:
3508 ath10k_coredump_unregister(ar);
3509err_unregister_mac:
3510 ath10k_mac_unregister(ar);
3511err_release_fw:
3512 ath10k_core_free_firmware_files(ar);
3513err:
3514 /* TODO: It's probably a good idea to release device from the driver
3515 * but calling device_release_driver() here will cause a deadlock.
3516 */
3517 return;
3518}
3519
3520int ath10k_core_register(struct ath10k *ar,
3521 const struct ath10k_bus_params *bus_params)
3522{
3523 ar->bus_param = *bus_params;
3524
3525 queue_work(ar->workqueue, &ar->register_work);
3526
3527 return 0;
3528}
3529EXPORT_SYMBOL(ath10k_core_register);
3530
3531void ath10k_core_unregister(struct ath10k *ar)
3532{
3533 cancel_work_sync(&ar->register_work);
3534
3535 if (!test_bit(ATH10K_FLAG_CORE_REGISTERED, &ar->dev_flags))
3536 return;
3537
3538 ath10k_thermal_unregister(ar);
3539 /* Stop spectral before unregistering from mac80211 to remove the
3540 * relayfs debugfs file cleanly. Otherwise the parent debugfs tree
3541 * would be already be free'd recursively, leading to a double free.
3542 */
3543 ath10k_spectral_destroy(ar);
3544
3545 /* We must unregister from mac80211 before we stop HTC and HIF.
3546 * Otherwise we will fail to submit commands to FW and mac80211 will be
3547 * unhappy about callback failures.
3548 */
3549 ath10k_mac_unregister(ar);
3550
3551 ath10k_testmode_destroy(ar);
3552
3553 ath10k_core_free_firmware_files(ar);
3554 ath10k_core_free_board_files(ar);
3555
3556 ath10k_debug_unregister(ar);
3557}
3558EXPORT_SYMBOL(ath10k_core_unregister);
3559
3560struct ath10k *ath10k_core_create(size_t priv_size, struct device *dev,
3561 enum ath10k_bus bus,
3562 enum ath10k_hw_rev hw_rev,
3563 const struct ath10k_hif_ops *hif_ops)
3564{
3565 struct ath10k *ar;
3566 int ret;
3567
3568 ar = ath10k_mac_create(priv_size);
3569 if (!ar)
3570 return NULL;
3571
3572 ar->ath_common.priv = ar;
3573 ar->ath_common.hw = ar->hw;
3574 ar->dev = dev;
3575 ar->hw_rev = hw_rev;
3576 ar->hif.ops = hif_ops;
3577 ar->hif.bus = bus;
3578
3579 switch (hw_rev) {
3580 case ATH10K_HW_QCA988X:
3581 case ATH10K_HW_QCA9887:
3582 ar->regs = &qca988x_regs;
3583 ar->hw_ce_regs = &qcax_ce_regs;
3584 ar->hw_values = &qca988x_values;
3585 break;
3586 case ATH10K_HW_QCA6174:
3587 case ATH10K_HW_QCA9377:
3588 ar->regs = &qca6174_regs;
3589 ar->hw_ce_regs = &qcax_ce_regs;
3590 ar->hw_values = &qca6174_values;
3591 break;
3592 case ATH10K_HW_QCA99X0:
3593 case ATH10K_HW_QCA9984:
3594 ar->regs = &qca99x0_regs;
3595 ar->hw_ce_regs = &qcax_ce_regs;
3596 ar->hw_values = &qca99x0_values;
3597 break;
3598 case ATH10K_HW_QCA9888:
3599 ar->regs = &qca99x0_regs;
3600 ar->hw_ce_regs = &qcax_ce_regs;
3601 ar->hw_values = &qca9888_values;
3602 break;
3603 case ATH10K_HW_QCA4019:
3604 ar->regs = &qca4019_regs;
3605 ar->hw_ce_regs = &qcax_ce_regs;
3606 ar->hw_values = &qca4019_values;
3607 break;
3608 case ATH10K_HW_WCN3990:
3609 ar->regs = &wcn3990_regs;
3610 ar->hw_ce_regs = &wcn3990_ce_regs;
3611 ar->hw_values = &wcn3990_values;
3612 break;
3613 default:
3614 ath10k_err(ar, "unsupported core hardware revision %d\n",
3615 hw_rev);
3616 ret = -ENOTSUPP;
3617 goto err_free_mac;
3618 }
3619
3620 init_completion(&ar->scan.started);
3621 init_completion(&ar->scan.completed);
3622 init_completion(&ar->scan.on_channel);
3623 init_completion(&ar->target_suspend);
3624 init_completion(&ar->driver_recovery);
3625 init_completion(&ar->wow.wakeup_completed);
3626
3627 init_completion(&ar->install_key_done);
3628 init_completion(&ar->vdev_setup_done);
3629 init_completion(&ar->vdev_delete_done);
3630 init_completion(&ar->thermal.wmi_sync);
3631 init_completion(&ar->bss_survey_done);
3632 init_completion(&ar->peer_delete_done);
3633 init_completion(&ar->peer_stats_info_complete);
3634
3635 INIT_DELAYED_WORK(&ar->scan.timeout, ath10k_scan_timeout_work);
3636
3637 ar->workqueue = create_singlethread_workqueue("ath10k_wq");
3638 if (!ar->workqueue)
3639 goto err_free_mac;
3640
3641 ar->workqueue_aux = create_singlethread_workqueue("ath10k_aux_wq");
3642 if (!ar->workqueue_aux)
3643 goto err_free_wq;
3644
3645 ar->workqueue_tx_complete =
3646 create_singlethread_workqueue("ath10k_tx_complete_wq");
3647 if (!ar->workqueue_tx_complete)
3648 goto err_free_aux_wq;
3649
3650 mutex_init(&ar->conf_mutex);
3651 mutex_init(&ar->dump_mutex);
3652 spin_lock_init(&ar->data_lock);
3653
3654 for (int ac = 0; ac < IEEE80211_NUM_ACS; ac++)
3655 spin_lock_init(&ar->queue_lock[ac]);
3656
3657 INIT_LIST_HEAD(&ar->peers);
3658 init_waitqueue_head(&ar->peer_mapping_wq);
3659 init_waitqueue_head(&ar->htt.empty_tx_wq);
3660 init_waitqueue_head(&ar->wmi.tx_credits_wq);
3661
3662 skb_queue_head_init(&ar->htt.rx_indication_head);
3663
3664 init_completion(&ar->offchan_tx_completed);
3665 INIT_WORK(&ar->offchan_tx_work, ath10k_offchan_tx_work);
3666 skb_queue_head_init(&ar->offchan_tx_queue);
3667
3668 INIT_WORK(&ar->wmi_mgmt_tx_work, ath10k_mgmt_over_wmi_tx_work);
3669 skb_queue_head_init(&ar->wmi_mgmt_tx_queue);
3670
3671 INIT_WORK(&ar->register_work, ath10k_core_register_work);
3672 INIT_WORK(&ar->restart_work, ath10k_core_restart);
3673 INIT_WORK(&ar->set_coverage_class_work,
3674 ath10k_core_set_coverage_class_work);
3675
3676 init_dummy_netdev(&ar->napi_dev);
3677
3678 ret = ath10k_coredump_create(ar);
3679 if (ret)
3680 goto err_free_tx_complete;
3681
3682 ret = ath10k_debug_create(ar);
3683 if (ret)
3684 goto err_free_coredump;
3685
3686 return ar;
3687
3688err_free_coredump:
3689 ath10k_coredump_destroy(ar);
3690err_free_tx_complete:
3691 destroy_workqueue(ar->workqueue_tx_complete);
3692err_free_aux_wq:
3693 destroy_workqueue(ar->workqueue_aux);
3694err_free_wq:
3695 destroy_workqueue(ar->workqueue);
3696err_free_mac:
3697 ath10k_mac_destroy(ar);
3698
3699 return NULL;
3700}
3701EXPORT_SYMBOL(ath10k_core_create);
3702
3703void ath10k_core_destroy(struct ath10k *ar)
3704{
3705 destroy_workqueue(ar->workqueue);
3706
3707 destroy_workqueue(ar->workqueue_aux);
3708
3709 destroy_workqueue(ar->workqueue_tx_complete);
3710
3711 ath10k_debug_destroy(ar);
3712 ath10k_coredump_destroy(ar);
3713 ath10k_htt_tx_destroy(&ar->htt);
3714 ath10k_wmi_free_host_mem(ar);
3715 ath10k_mac_destroy(ar);
3716}
3717EXPORT_SYMBOL(ath10k_core_destroy);
3718
3719MODULE_AUTHOR("Qualcomm Atheros");
3720MODULE_DESCRIPTION("Core module for Qualcomm Atheros 802.11ac wireless LAN cards.");
3721MODULE_LICENSE("Dual BSD/GPL");
1// SPDX-License-Identifier: ISC
2/*
3 * Copyright (c) 2005-2011 Atheros Communications Inc.
4 * Copyright (c) 2011-2017 Qualcomm Atheros, Inc.
5 * Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
6 */
7
8#include <linux/module.h>
9#include <linux/firmware.h>
10#include <linux/of.h>
11#include <linux/property.h>
12#include <linux/dmi.h>
13#include <linux/ctype.h>
14#include <linux/pm_qos.h>
15#include <linux/nvmem-consumer.h>
16#include <asm/byteorder.h>
17
18#include "core.h"
19#include "mac.h"
20#include "htc.h"
21#include "hif.h"
22#include "wmi.h"
23#include "bmi.h"
24#include "debug.h"
25#include "htt.h"
26#include "testmode.h"
27#include "wmi-ops.h"
28#include "coredump.h"
29
30unsigned int ath10k_debug_mask;
31EXPORT_SYMBOL(ath10k_debug_mask);
32
33static unsigned int ath10k_cryptmode_param;
34static bool uart_print;
35static bool skip_otp;
36static bool fw_diag_log;
37
38/* frame mode values are mapped as per enum ath10k_hw_txrx_mode */
39unsigned int ath10k_frame_mode = ATH10K_HW_TXRX_NATIVE_WIFI;
40
41unsigned long ath10k_coredump_mask = BIT(ATH10K_FW_CRASH_DUMP_REGISTERS) |
42 BIT(ATH10K_FW_CRASH_DUMP_CE_DATA);
43
44/* FIXME: most of these should be readonly */
45module_param_named(debug_mask, ath10k_debug_mask, uint, 0644);
46module_param_named(cryptmode, ath10k_cryptmode_param, uint, 0644);
47module_param(uart_print, bool, 0644);
48module_param(skip_otp, bool, 0644);
49module_param(fw_diag_log, bool, 0644);
50module_param_named(frame_mode, ath10k_frame_mode, uint, 0644);
51module_param_named(coredump_mask, ath10k_coredump_mask, ulong, 0444);
52
53MODULE_PARM_DESC(debug_mask, "Debugging mask");
54MODULE_PARM_DESC(uart_print, "Uart target debugging");
55MODULE_PARM_DESC(skip_otp, "Skip otp failure for calibration in testmode");
56MODULE_PARM_DESC(cryptmode, "Crypto mode: 0-hardware, 1-software");
57MODULE_PARM_DESC(frame_mode,
58 "Datapath frame mode (0: raw, 1: native wifi (default), 2: ethernet)");
59MODULE_PARM_DESC(coredump_mask, "Bitfield of what to include in firmware crash file");
60MODULE_PARM_DESC(fw_diag_log, "Diag based fw log debugging");
61
62static const struct ath10k_hw_params ath10k_hw_params_list[] = {
63 {
64 .id = QCA988X_HW_2_0_VERSION,
65 .dev_id = QCA988X_2_0_DEVICE_ID,
66 .bus = ATH10K_BUS_PCI,
67 .name = "qca988x hw2.0",
68 .patch_load_addr = QCA988X_HW_2_0_PATCH_LOAD_ADDR,
69 .uart_pin = 7,
70 .cc_wraparound_type = ATH10K_HW_CC_WRAP_SHIFTED_ALL,
71 .otp_exe_param = 0,
72 .channel_counters_freq_hz = 88000,
73 .max_probe_resp_desc_thres = 0,
74 .cal_data_len = 2116,
75 .fw = {
76 .dir = QCA988X_HW_2_0_FW_DIR,
77 .board = QCA988X_HW_2_0_BOARD_DATA_FILE,
78 .board_size = QCA988X_BOARD_DATA_SZ,
79 .board_ext_size = QCA988X_BOARD_EXT_DATA_SZ,
80 },
81 .rx_desc_ops = &qca988x_rx_desc_ops,
82 .hw_ops = &qca988x_ops,
83 .decap_align_bytes = 4,
84 .spectral_bin_discard = 0,
85 .spectral_bin_offset = 0,
86 .vht160_mcs_rx_highest = 0,
87 .vht160_mcs_tx_highest = 0,
88 .n_cipher_suites = 8,
89 .ast_skid_limit = 0x10,
90 .num_wds_entries = 0x20,
91 .target_64bit = false,
92 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
93 .shadow_reg_support = false,
94 .rri_on_ddr = false,
95 .hw_filter_reset_required = true,
96 .fw_diag_ce_download = false,
97 .credit_size_workaround = false,
98 .tx_stats_over_pktlog = true,
99 .dynamic_sar_support = false,
100 .hw_restart_disconnect = false,
101 .use_fw_tx_credits = true,
102 .delay_unmap_buffer = false,
103 },
104 {
105 .id = QCA988X_HW_2_0_VERSION,
106 .dev_id = QCA988X_2_0_DEVICE_ID_UBNT,
107 .name = "qca988x hw2.0 ubiquiti",
108 .patch_load_addr = QCA988X_HW_2_0_PATCH_LOAD_ADDR,
109 .uart_pin = 7,
110 .cc_wraparound_type = ATH10K_HW_CC_WRAP_SHIFTED_ALL,
111 .otp_exe_param = 0,
112 .channel_counters_freq_hz = 88000,
113 .max_probe_resp_desc_thres = 0,
114 .cal_data_len = 2116,
115 .fw = {
116 .dir = QCA988X_HW_2_0_FW_DIR,
117 .board = QCA988X_HW_2_0_BOARD_DATA_FILE,
118 .board_size = QCA988X_BOARD_DATA_SZ,
119 .board_ext_size = QCA988X_BOARD_EXT_DATA_SZ,
120 },
121 .rx_desc_ops = &qca988x_rx_desc_ops,
122 .hw_ops = &qca988x_ops,
123 .decap_align_bytes = 4,
124 .spectral_bin_discard = 0,
125 .spectral_bin_offset = 0,
126 .vht160_mcs_rx_highest = 0,
127 .vht160_mcs_tx_highest = 0,
128 .n_cipher_suites = 8,
129 .ast_skid_limit = 0x10,
130 .num_wds_entries = 0x20,
131 .target_64bit = false,
132 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
133 .shadow_reg_support = false,
134 .rri_on_ddr = false,
135 .hw_filter_reset_required = true,
136 .fw_diag_ce_download = false,
137 .credit_size_workaround = false,
138 .tx_stats_over_pktlog = true,
139 .dynamic_sar_support = false,
140 .hw_restart_disconnect = false,
141 .use_fw_tx_credits = true,
142 .delay_unmap_buffer = false,
143 },
144 {
145 .id = QCA9887_HW_1_0_VERSION,
146 .dev_id = QCA9887_1_0_DEVICE_ID,
147 .bus = ATH10K_BUS_PCI,
148 .name = "qca9887 hw1.0",
149 .patch_load_addr = QCA9887_HW_1_0_PATCH_LOAD_ADDR,
150 .uart_pin = 7,
151 .cc_wraparound_type = ATH10K_HW_CC_WRAP_SHIFTED_ALL,
152 .otp_exe_param = 0,
153 .channel_counters_freq_hz = 88000,
154 .max_probe_resp_desc_thres = 0,
155 .cal_data_len = 2116,
156 .fw = {
157 .dir = QCA9887_HW_1_0_FW_DIR,
158 .board = QCA9887_HW_1_0_BOARD_DATA_FILE,
159 .board_size = QCA9887_BOARD_DATA_SZ,
160 .board_ext_size = QCA9887_BOARD_EXT_DATA_SZ,
161 },
162 .rx_desc_ops = &qca988x_rx_desc_ops,
163 .hw_ops = &qca988x_ops,
164 .decap_align_bytes = 4,
165 .spectral_bin_discard = 0,
166 .spectral_bin_offset = 0,
167 .vht160_mcs_rx_highest = 0,
168 .vht160_mcs_tx_highest = 0,
169 .n_cipher_suites = 8,
170 .ast_skid_limit = 0x10,
171 .num_wds_entries = 0x20,
172 .target_64bit = false,
173 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
174 .shadow_reg_support = false,
175 .rri_on_ddr = false,
176 .hw_filter_reset_required = true,
177 .fw_diag_ce_download = false,
178 .credit_size_workaround = false,
179 .tx_stats_over_pktlog = false,
180 .dynamic_sar_support = false,
181 .hw_restart_disconnect = false,
182 .use_fw_tx_credits = true,
183 .delay_unmap_buffer = false,
184 },
185 {
186 .id = QCA6174_HW_3_2_VERSION,
187 .dev_id = QCA6174_3_2_DEVICE_ID,
188 .bus = ATH10K_BUS_SDIO,
189 .name = "qca6174 hw3.2 sdio",
190 .patch_load_addr = QCA6174_HW_3_0_PATCH_LOAD_ADDR,
191 .uart_pin = 19,
192 .otp_exe_param = 0,
193 .channel_counters_freq_hz = 88000,
194 .max_probe_resp_desc_thres = 0,
195 .cal_data_len = 0,
196 .fw = {
197 .dir = QCA6174_HW_3_0_FW_DIR,
198 .board = QCA6174_HW_3_0_BOARD_DATA_FILE,
199 .board_size = QCA6174_BOARD_DATA_SZ,
200 .board_ext_size = QCA6174_BOARD_EXT_DATA_SZ,
201 },
202 .rx_desc_ops = &qca988x_rx_desc_ops,
203 .hw_ops = &qca6174_sdio_ops,
204 .hw_clk = qca6174_clk,
205 .target_cpu_freq = 176000000,
206 .decap_align_bytes = 4,
207 .n_cipher_suites = 8,
208 .num_peers = 10,
209 .ast_skid_limit = 0x10,
210 .num_wds_entries = 0x20,
211 .uart_pin_workaround = true,
212 .tx_stats_over_pktlog = false,
213 .credit_size_workaround = false,
214 .bmi_large_size_download = true,
215 .supports_peer_stats_info = true,
216 .dynamic_sar_support = true,
217 .hw_restart_disconnect = false,
218 .use_fw_tx_credits = true,
219 .delay_unmap_buffer = false,
220 },
221 {
222 .id = QCA6174_HW_2_1_VERSION,
223 .dev_id = QCA6164_2_1_DEVICE_ID,
224 .bus = ATH10K_BUS_PCI,
225 .name = "qca6164 hw2.1",
226 .patch_load_addr = QCA6174_HW_2_1_PATCH_LOAD_ADDR,
227 .uart_pin = 6,
228 .otp_exe_param = 0,
229 .channel_counters_freq_hz = 88000,
230 .max_probe_resp_desc_thres = 0,
231 .cal_data_len = 8124,
232 .fw = {
233 .dir = QCA6174_HW_2_1_FW_DIR,
234 .board = QCA6174_HW_2_1_BOARD_DATA_FILE,
235 .board_size = QCA6174_BOARD_DATA_SZ,
236 .board_ext_size = QCA6174_BOARD_EXT_DATA_SZ,
237 },
238 .rx_desc_ops = &qca988x_rx_desc_ops,
239 .hw_ops = &qca988x_ops,
240 .decap_align_bytes = 4,
241 .spectral_bin_discard = 0,
242 .spectral_bin_offset = 0,
243 .vht160_mcs_rx_highest = 0,
244 .vht160_mcs_tx_highest = 0,
245 .n_cipher_suites = 8,
246 .ast_skid_limit = 0x10,
247 .num_wds_entries = 0x20,
248 .target_64bit = false,
249 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
250 .shadow_reg_support = false,
251 .rri_on_ddr = false,
252 .hw_filter_reset_required = true,
253 .fw_diag_ce_download = false,
254 .credit_size_workaround = false,
255 .tx_stats_over_pktlog = false,
256 .dynamic_sar_support = false,
257 .hw_restart_disconnect = false,
258 .use_fw_tx_credits = true,
259 .delay_unmap_buffer = false,
260 },
261 {
262 .id = QCA6174_HW_2_1_VERSION,
263 .dev_id = QCA6174_2_1_DEVICE_ID,
264 .bus = ATH10K_BUS_PCI,
265 .name = "qca6174 hw2.1",
266 .patch_load_addr = QCA6174_HW_2_1_PATCH_LOAD_ADDR,
267 .uart_pin = 6,
268 .otp_exe_param = 0,
269 .channel_counters_freq_hz = 88000,
270 .max_probe_resp_desc_thres = 0,
271 .cal_data_len = 8124,
272 .fw = {
273 .dir = QCA6174_HW_2_1_FW_DIR,
274 .board = QCA6174_HW_2_1_BOARD_DATA_FILE,
275 .board_size = QCA6174_BOARD_DATA_SZ,
276 .board_ext_size = QCA6174_BOARD_EXT_DATA_SZ,
277 },
278 .rx_desc_ops = &qca988x_rx_desc_ops,
279 .hw_ops = &qca988x_ops,
280 .decap_align_bytes = 4,
281 .spectral_bin_discard = 0,
282 .spectral_bin_offset = 0,
283 .vht160_mcs_rx_highest = 0,
284 .vht160_mcs_tx_highest = 0,
285 .n_cipher_suites = 8,
286 .ast_skid_limit = 0x10,
287 .num_wds_entries = 0x20,
288 .target_64bit = false,
289 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
290 .shadow_reg_support = false,
291 .rri_on_ddr = false,
292 .hw_filter_reset_required = true,
293 .fw_diag_ce_download = false,
294 .credit_size_workaround = false,
295 .tx_stats_over_pktlog = false,
296 .dynamic_sar_support = false,
297 .hw_restart_disconnect = false,
298 .use_fw_tx_credits = true,
299 .delay_unmap_buffer = false,
300 },
301 {
302 .id = QCA6174_HW_3_0_VERSION,
303 .dev_id = QCA6174_2_1_DEVICE_ID,
304 .bus = ATH10K_BUS_PCI,
305 .name = "qca6174 hw3.0",
306 .patch_load_addr = QCA6174_HW_3_0_PATCH_LOAD_ADDR,
307 .uart_pin = 6,
308 .otp_exe_param = 0,
309 .channel_counters_freq_hz = 88000,
310 .max_probe_resp_desc_thres = 0,
311 .cal_data_len = 8124,
312 .fw = {
313 .dir = QCA6174_HW_3_0_FW_DIR,
314 .board = QCA6174_HW_3_0_BOARD_DATA_FILE,
315 .board_size = QCA6174_BOARD_DATA_SZ,
316 .board_ext_size = QCA6174_BOARD_EXT_DATA_SZ,
317 },
318 .rx_desc_ops = &qca988x_rx_desc_ops,
319 .hw_ops = &qca988x_ops,
320 .decap_align_bytes = 4,
321 .spectral_bin_discard = 0,
322 .spectral_bin_offset = 0,
323 .vht160_mcs_rx_highest = 0,
324 .vht160_mcs_tx_highest = 0,
325 .n_cipher_suites = 8,
326 .ast_skid_limit = 0x10,
327 .num_wds_entries = 0x20,
328 .target_64bit = false,
329 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
330 .shadow_reg_support = false,
331 .rri_on_ddr = false,
332 .hw_filter_reset_required = true,
333 .fw_diag_ce_download = false,
334 .credit_size_workaround = false,
335 .tx_stats_over_pktlog = false,
336 .dynamic_sar_support = false,
337 .hw_restart_disconnect = false,
338 .use_fw_tx_credits = true,
339 .delay_unmap_buffer = false,
340 },
341 {
342 .id = QCA6174_HW_3_2_VERSION,
343 .dev_id = QCA6174_2_1_DEVICE_ID,
344 .bus = ATH10K_BUS_PCI,
345 .name = "qca6174 hw3.2",
346 .patch_load_addr = QCA6174_HW_3_0_PATCH_LOAD_ADDR,
347 .uart_pin = 6,
348 .otp_exe_param = 0,
349 .channel_counters_freq_hz = 88000,
350 .max_probe_resp_desc_thres = 0,
351 .cal_data_len = 8124,
352 .fw = {
353 /* uses same binaries as hw3.0 */
354 .dir = QCA6174_HW_3_0_FW_DIR,
355 .board = QCA6174_HW_3_0_BOARD_DATA_FILE,
356 .board_size = QCA6174_BOARD_DATA_SZ,
357 .board_ext_size = QCA6174_BOARD_EXT_DATA_SZ,
358 },
359 .rx_desc_ops = &qca988x_rx_desc_ops,
360 .hw_ops = &qca6174_ops,
361 .hw_clk = qca6174_clk,
362 .target_cpu_freq = 176000000,
363 .decap_align_bytes = 4,
364 .spectral_bin_discard = 0,
365 .spectral_bin_offset = 0,
366 .vht160_mcs_rx_highest = 0,
367 .vht160_mcs_tx_highest = 0,
368 .n_cipher_suites = 8,
369 .ast_skid_limit = 0x10,
370 .num_wds_entries = 0x20,
371 .target_64bit = false,
372 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
373 .shadow_reg_support = false,
374 .rri_on_ddr = false,
375 .hw_filter_reset_required = true,
376 .fw_diag_ce_download = true,
377 .credit_size_workaround = false,
378 .tx_stats_over_pktlog = false,
379 .supports_peer_stats_info = true,
380 .dynamic_sar_support = true,
381 .hw_restart_disconnect = false,
382 .use_fw_tx_credits = true,
383 .delay_unmap_buffer = false,
384 },
385 {
386 .id = QCA99X0_HW_2_0_DEV_VERSION,
387 .dev_id = QCA99X0_2_0_DEVICE_ID,
388 .bus = ATH10K_BUS_PCI,
389 .name = "qca99x0 hw2.0",
390 .patch_load_addr = QCA99X0_HW_2_0_PATCH_LOAD_ADDR,
391 .uart_pin = 7,
392 .otp_exe_param = 0x00000700,
393 .continuous_frag_desc = true,
394 .cck_rate_map_rev2 = true,
395 .channel_counters_freq_hz = 150000,
396 .max_probe_resp_desc_thres = 24,
397 .tx_chain_mask = 0xf,
398 .rx_chain_mask = 0xf,
399 .max_spatial_stream = 4,
400 .cal_data_len = 12064,
401 .fw = {
402 .dir = QCA99X0_HW_2_0_FW_DIR,
403 .board = QCA99X0_HW_2_0_BOARD_DATA_FILE,
404 .board_size = QCA99X0_BOARD_DATA_SZ,
405 .board_ext_size = QCA99X0_BOARD_EXT_DATA_SZ,
406 },
407 .sw_decrypt_mcast_mgmt = true,
408 .rx_desc_ops = &qca99x0_rx_desc_ops,
409 .hw_ops = &qca99x0_ops,
410 .decap_align_bytes = 1,
411 .spectral_bin_discard = 4,
412 .spectral_bin_offset = 0,
413 .vht160_mcs_rx_highest = 0,
414 .vht160_mcs_tx_highest = 0,
415 .n_cipher_suites = 11,
416 .ast_skid_limit = 0x10,
417 .num_wds_entries = 0x20,
418 .target_64bit = false,
419 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
420 .shadow_reg_support = false,
421 .rri_on_ddr = false,
422 .hw_filter_reset_required = true,
423 .fw_diag_ce_download = false,
424 .credit_size_workaround = false,
425 .tx_stats_over_pktlog = false,
426 .dynamic_sar_support = false,
427 .hw_restart_disconnect = false,
428 .use_fw_tx_credits = true,
429 .delay_unmap_buffer = false,
430 },
431 {
432 .id = QCA9984_HW_1_0_DEV_VERSION,
433 .dev_id = QCA9984_1_0_DEVICE_ID,
434 .bus = ATH10K_BUS_PCI,
435 .name = "qca9984/qca9994 hw1.0",
436 .patch_load_addr = QCA9984_HW_1_0_PATCH_LOAD_ADDR,
437 .uart_pin = 7,
438 .cc_wraparound_type = ATH10K_HW_CC_WRAP_SHIFTED_EACH,
439 .otp_exe_param = 0x00000700,
440 .continuous_frag_desc = true,
441 .cck_rate_map_rev2 = true,
442 .channel_counters_freq_hz = 150000,
443 .max_probe_resp_desc_thres = 24,
444 .tx_chain_mask = 0xf,
445 .rx_chain_mask = 0xf,
446 .max_spatial_stream = 4,
447 .cal_data_len = 12064,
448 .fw = {
449 .dir = QCA9984_HW_1_0_FW_DIR,
450 .board = QCA9984_HW_1_0_BOARD_DATA_FILE,
451 .eboard = QCA9984_HW_1_0_EBOARD_DATA_FILE,
452 .board_size = QCA99X0_BOARD_DATA_SZ,
453 .board_ext_size = QCA99X0_BOARD_EXT_DATA_SZ,
454 .ext_board_size = QCA99X0_EXT_BOARD_DATA_SZ,
455 },
456 .sw_decrypt_mcast_mgmt = true,
457 .rx_desc_ops = &qca99x0_rx_desc_ops,
458 .hw_ops = &qca99x0_ops,
459 .decap_align_bytes = 1,
460 .spectral_bin_discard = 12,
461 .spectral_bin_offset = 8,
462
463 /* Can do only 2x2 VHT160 or 80+80. 1560Mbps is 4x4 80Mhz
464 * or 2x2 160Mhz, long-guard-interval.
465 */
466 .vht160_mcs_rx_highest = 1560,
467 .vht160_mcs_tx_highest = 1560,
468 .n_cipher_suites = 11,
469 .ast_skid_limit = 0x10,
470 .num_wds_entries = 0x20,
471 .target_64bit = false,
472 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
473 .shadow_reg_support = false,
474 .rri_on_ddr = false,
475 .hw_filter_reset_required = true,
476 .fw_diag_ce_download = false,
477 .credit_size_workaround = false,
478 .tx_stats_over_pktlog = false,
479 .dynamic_sar_support = false,
480 .hw_restart_disconnect = false,
481 .use_fw_tx_credits = true,
482 .delay_unmap_buffer = false,
483 },
484 {
485 .id = QCA9888_HW_2_0_DEV_VERSION,
486 .dev_id = QCA9888_2_0_DEVICE_ID,
487 .bus = ATH10K_BUS_PCI,
488 .name = "qca9888 hw2.0",
489 .patch_load_addr = QCA9888_HW_2_0_PATCH_LOAD_ADDR,
490 .uart_pin = 7,
491 .cc_wraparound_type = ATH10K_HW_CC_WRAP_SHIFTED_EACH,
492 .otp_exe_param = 0x00000700,
493 .continuous_frag_desc = true,
494 .channel_counters_freq_hz = 150000,
495 .max_probe_resp_desc_thres = 24,
496 .tx_chain_mask = 3,
497 .rx_chain_mask = 3,
498 .max_spatial_stream = 2,
499 .cal_data_len = 12064,
500 .fw = {
501 .dir = QCA9888_HW_2_0_FW_DIR,
502 .board = QCA9888_HW_2_0_BOARD_DATA_FILE,
503 .board_size = QCA99X0_BOARD_DATA_SZ,
504 .board_ext_size = QCA99X0_BOARD_EXT_DATA_SZ,
505 },
506 .sw_decrypt_mcast_mgmt = true,
507 .rx_desc_ops = &qca99x0_rx_desc_ops,
508 .hw_ops = &qca99x0_ops,
509 .decap_align_bytes = 1,
510 .spectral_bin_discard = 12,
511 .spectral_bin_offset = 8,
512
513 /* Can do only 1x1 VHT160 or 80+80. 780Mbps is 2x2 80Mhz or
514 * 1x1 160Mhz, long-guard-interval.
515 */
516 .vht160_mcs_rx_highest = 780,
517 .vht160_mcs_tx_highest = 780,
518 .n_cipher_suites = 11,
519 .ast_skid_limit = 0x10,
520 .num_wds_entries = 0x20,
521 .target_64bit = false,
522 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
523 .shadow_reg_support = false,
524 .rri_on_ddr = false,
525 .hw_filter_reset_required = true,
526 .fw_diag_ce_download = false,
527 .credit_size_workaround = false,
528 .tx_stats_over_pktlog = false,
529 .dynamic_sar_support = false,
530 .hw_restart_disconnect = false,
531 .use_fw_tx_credits = true,
532 .delay_unmap_buffer = false,
533 },
534 {
535 .id = QCA9377_HW_1_0_DEV_VERSION,
536 .dev_id = QCA9377_1_0_DEVICE_ID,
537 .bus = ATH10K_BUS_PCI,
538 .name = "qca9377 hw1.0",
539 .patch_load_addr = QCA9377_HW_1_0_PATCH_LOAD_ADDR,
540 .uart_pin = 6,
541 .otp_exe_param = 0,
542 .channel_counters_freq_hz = 88000,
543 .max_probe_resp_desc_thres = 0,
544 .cal_data_len = 8124,
545 .fw = {
546 .dir = QCA9377_HW_1_0_FW_DIR,
547 .board = QCA9377_HW_1_0_BOARD_DATA_FILE,
548 .board_size = QCA9377_BOARD_DATA_SZ,
549 .board_ext_size = QCA9377_BOARD_EXT_DATA_SZ,
550 },
551 .rx_desc_ops = &qca988x_rx_desc_ops,
552 .hw_ops = &qca988x_ops,
553 .decap_align_bytes = 4,
554 .spectral_bin_discard = 0,
555 .spectral_bin_offset = 0,
556 .vht160_mcs_rx_highest = 0,
557 .vht160_mcs_tx_highest = 0,
558 .n_cipher_suites = 8,
559 .ast_skid_limit = 0x10,
560 .num_wds_entries = 0x20,
561 .target_64bit = false,
562 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
563 .shadow_reg_support = false,
564 .rri_on_ddr = false,
565 .hw_filter_reset_required = true,
566 .fw_diag_ce_download = false,
567 .credit_size_workaround = false,
568 .tx_stats_over_pktlog = false,
569 .dynamic_sar_support = false,
570 .hw_restart_disconnect = false,
571 .use_fw_tx_credits = true,
572 .delay_unmap_buffer = false,
573 },
574 {
575 .id = QCA9377_HW_1_1_DEV_VERSION,
576 .dev_id = QCA9377_1_0_DEVICE_ID,
577 .bus = ATH10K_BUS_PCI,
578 .name = "qca9377 hw1.1",
579 .patch_load_addr = QCA9377_HW_1_0_PATCH_LOAD_ADDR,
580 .uart_pin = 6,
581 .otp_exe_param = 0,
582 .channel_counters_freq_hz = 88000,
583 .max_probe_resp_desc_thres = 0,
584 .cal_data_len = 8124,
585 .fw = {
586 .dir = QCA9377_HW_1_0_FW_DIR,
587 .board = QCA9377_HW_1_0_BOARD_DATA_FILE,
588 .board_size = QCA9377_BOARD_DATA_SZ,
589 .board_ext_size = QCA9377_BOARD_EXT_DATA_SZ,
590 },
591 .rx_desc_ops = &qca988x_rx_desc_ops,
592 .hw_ops = &qca6174_ops,
593 .hw_clk = qca6174_clk,
594 .target_cpu_freq = 176000000,
595 .decap_align_bytes = 4,
596 .spectral_bin_discard = 0,
597 .spectral_bin_offset = 0,
598 .vht160_mcs_rx_highest = 0,
599 .vht160_mcs_tx_highest = 0,
600 .n_cipher_suites = 8,
601 .ast_skid_limit = 0x10,
602 .num_wds_entries = 0x20,
603 .target_64bit = false,
604 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
605 .shadow_reg_support = false,
606 .rri_on_ddr = false,
607 .hw_filter_reset_required = true,
608 .fw_diag_ce_download = true,
609 .credit_size_workaround = false,
610 .tx_stats_over_pktlog = false,
611 .dynamic_sar_support = false,
612 .hw_restart_disconnect = false,
613 .use_fw_tx_credits = true,
614 .delay_unmap_buffer = false,
615 },
616 {
617 .id = QCA9377_HW_1_1_DEV_VERSION,
618 .dev_id = QCA9377_1_0_DEVICE_ID,
619 .bus = ATH10K_BUS_SDIO,
620 .name = "qca9377 hw1.1 sdio",
621 .patch_load_addr = QCA9377_HW_1_0_PATCH_LOAD_ADDR,
622 .uart_pin = 19,
623 .otp_exe_param = 0,
624 .channel_counters_freq_hz = 88000,
625 .max_probe_resp_desc_thres = 0,
626 .cal_data_len = 8124,
627 .fw = {
628 .dir = QCA9377_HW_1_0_FW_DIR,
629 .board = QCA9377_HW_1_0_BOARD_DATA_FILE,
630 .board_size = QCA9377_BOARD_DATA_SZ,
631 .board_ext_size = QCA9377_BOARD_EXT_DATA_SZ,
632 },
633 .rx_desc_ops = &qca988x_rx_desc_ops,
634 .hw_ops = &qca6174_ops,
635 .hw_clk = qca6174_clk,
636 .target_cpu_freq = 176000000,
637 .decap_align_bytes = 4,
638 .n_cipher_suites = 8,
639 .num_peers = TARGET_QCA9377_HL_NUM_PEERS,
640 .ast_skid_limit = 0x10,
641 .num_wds_entries = 0x20,
642 .uart_pin_workaround = true,
643 .credit_size_workaround = true,
644 .dynamic_sar_support = false,
645 .hw_restart_disconnect = false,
646 .use_fw_tx_credits = true,
647 .delay_unmap_buffer = false,
648 },
649 {
650 .id = QCA4019_HW_1_0_DEV_VERSION,
651 .dev_id = 0,
652 .bus = ATH10K_BUS_AHB,
653 .name = "qca4019 hw1.0",
654 .patch_load_addr = QCA4019_HW_1_0_PATCH_LOAD_ADDR,
655 .uart_pin = 7,
656 .cc_wraparound_type = ATH10K_HW_CC_WRAP_SHIFTED_EACH,
657 .otp_exe_param = 0x0010000,
658 .continuous_frag_desc = true,
659 .cck_rate_map_rev2 = true,
660 .channel_counters_freq_hz = 125000,
661 .max_probe_resp_desc_thres = 24,
662 .tx_chain_mask = 0x3,
663 .rx_chain_mask = 0x3,
664 .max_spatial_stream = 2,
665 .cal_data_len = 12064,
666 .fw = {
667 .dir = QCA4019_HW_1_0_FW_DIR,
668 .board = QCA4019_HW_1_0_BOARD_DATA_FILE,
669 .board_size = QCA4019_BOARD_DATA_SZ,
670 .board_ext_size = QCA4019_BOARD_EXT_DATA_SZ,
671 },
672 .sw_decrypt_mcast_mgmt = true,
673 .rx_desc_ops = &qca99x0_rx_desc_ops,
674 .hw_ops = &qca99x0_ops,
675 .decap_align_bytes = 1,
676 .spectral_bin_discard = 4,
677 .spectral_bin_offset = 0,
678 .vht160_mcs_rx_highest = 0,
679 .vht160_mcs_tx_highest = 0,
680 .n_cipher_suites = 11,
681 .ast_skid_limit = 0x10,
682 .num_wds_entries = 0x20,
683 .target_64bit = false,
684 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
685 .shadow_reg_support = false,
686 .rri_on_ddr = false,
687 .hw_filter_reset_required = true,
688 .fw_diag_ce_download = false,
689 .credit_size_workaround = false,
690 .tx_stats_over_pktlog = false,
691 .dynamic_sar_support = false,
692 .hw_restart_disconnect = false,
693 .use_fw_tx_credits = true,
694 .delay_unmap_buffer = false,
695 },
696 {
697 .id = WCN3990_HW_1_0_DEV_VERSION,
698 .dev_id = 0,
699 .bus = ATH10K_BUS_SNOC,
700 .name = "wcn3990 hw1.0",
701 .continuous_frag_desc = true,
702 .tx_chain_mask = 0x7,
703 .rx_chain_mask = 0x7,
704 .max_spatial_stream = 4,
705 .fw = {
706 .dir = WCN3990_HW_1_0_FW_DIR,
707 },
708 .sw_decrypt_mcast_mgmt = true,
709 .rx_desc_ops = &wcn3990_rx_desc_ops,
710 .hw_ops = &wcn3990_ops,
711 .decap_align_bytes = 1,
712 .num_peers = TARGET_HL_TLV_NUM_PEERS,
713 .n_cipher_suites = 11,
714 .ast_skid_limit = TARGET_HL_TLV_AST_SKID_LIMIT,
715 .num_wds_entries = TARGET_HL_TLV_NUM_WDS_ENTRIES,
716 .target_64bit = true,
717 .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL_DUAL_MAC,
718 .shadow_reg_support = true,
719 .rri_on_ddr = true,
720 .hw_filter_reset_required = false,
721 .fw_diag_ce_download = false,
722 .credit_size_workaround = false,
723 .tx_stats_over_pktlog = false,
724 .dynamic_sar_support = true,
725 .hw_restart_disconnect = true,
726 .use_fw_tx_credits = false,
727 .delay_unmap_buffer = true,
728 },
729};
730
731static const char *const ath10k_core_fw_feature_str[] = {
732 [ATH10K_FW_FEATURE_EXT_WMI_MGMT_RX] = "wmi-mgmt-rx",
733 [ATH10K_FW_FEATURE_WMI_10X] = "wmi-10.x",
734 [ATH10K_FW_FEATURE_HAS_WMI_MGMT_TX] = "has-wmi-mgmt-tx",
735 [ATH10K_FW_FEATURE_NO_P2P] = "no-p2p",
736 [ATH10K_FW_FEATURE_WMI_10_2] = "wmi-10.2",
737 [ATH10K_FW_FEATURE_MULTI_VIF_PS_SUPPORT] = "multi-vif-ps",
738 [ATH10K_FW_FEATURE_WOWLAN_SUPPORT] = "wowlan",
739 [ATH10K_FW_FEATURE_IGNORE_OTP_RESULT] = "ignore-otp",
740 [ATH10K_FW_FEATURE_NO_NWIFI_DECAP_4ADDR_PADDING] = "no-4addr-pad",
741 [ATH10K_FW_FEATURE_SUPPORTS_SKIP_CLOCK_INIT] = "skip-clock-init",
742 [ATH10K_FW_FEATURE_RAW_MODE_SUPPORT] = "raw-mode",
743 [ATH10K_FW_FEATURE_SUPPORTS_ADAPTIVE_CCA] = "adaptive-cca",
744 [ATH10K_FW_FEATURE_MFP_SUPPORT] = "mfp",
745 [ATH10K_FW_FEATURE_PEER_FLOW_CONTROL] = "peer-flow-ctrl",
746 [ATH10K_FW_FEATURE_BTCOEX_PARAM] = "btcoex-param",
747 [ATH10K_FW_FEATURE_SKIP_NULL_FUNC_WAR] = "skip-null-func-war",
748 [ATH10K_FW_FEATURE_ALLOWS_MESH_BCAST] = "allows-mesh-bcast",
749 [ATH10K_FW_FEATURE_NO_PS] = "no-ps",
750 [ATH10K_FW_FEATURE_MGMT_TX_BY_REF] = "mgmt-tx-by-reference",
751 [ATH10K_FW_FEATURE_NON_BMI] = "non-bmi",
752 [ATH10K_FW_FEATURE_SINGLE_CHAN_INFO_PER_CHANNEL] = "single-chan-info-per-channel",
753 [ATH10K_FW_FEATURE_PEER_FIXED_RATE] = "peer-fixed-rate",
754 [ATH10K_FW_FEATURE_IRAM_RECOVERY] = "iram-recovery",
755};
756
757static unsigned int ath10k_core_get_fw_feature_str(char *buf,
758 size_t buf_len,
759 enum ath10k_fw_features feat)
760{
761 /* make sure that ath10k_core_fw_feature_str[] gets updated */
762 BUILD_BUG_ON(ARRAY_SIZE(ath10k_core_fw_feature_str) !=
763 ATH10K_FW_FEATURE_COUNT);
764
765 if (feat >= ARRAY_SIZE(ath10k_core_fw_feature_str) ||
766 WARN_ON(!ath10k_core_fw_feature_str[feat])) {
767 return scnprintf(buf, buf_len, "bit%d", feat);
768 }
769
770 return scnprintf(buf, buf_len, "%s", ath10k_core_fw_feature_str[feat]);
771}
772
773void ath10k_core_get_fw_features_str(struct ath10k *ar,
774 char *buf,
775 size_t buf_len)
776{
777 size_t len = 0;
778 int i;
779
780 for (i = 0; i < ATH10K_FW_FEATURE_COUNT; i++) {
781 if (test_bit(i, ar->normal_mode_fw.fw_file.fw_features)) {
782 if (len > 0)
783 len += scnprintf(buf + len, buf_len - len, ",");
784
785 len += ath10k_core_get_fw_feature_str(buf + len,
786 buf_len - len,
787 i);
788 }
789 }
790}
791
792static void ath10k_send_suspend_complete(struct ath10k *ar)
793{
794 ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot suspend complete\n");
795
796 complete(&ar->target_suspend);
797}
798
799static int ath10k_init_sdio(struct ath10k *ar, enum ath10k_firmware_mode mode)
800{
801 bool mtu_workaround = ar->hw_params.credit_size_workaround;
802 int ret;
803 u32 param = 0;
804
805 ret = ath10k_bmi_write32(ar, hi_mbox_io_block_sz, 256);
806 if (ret)
807 return ret;
808
809 ret = ath10k_bmi_write32(ar, hi_mbox_isr_yield_limit, 99);
810 if (ret)
811 return ret;
812
813 ret = ath10k_bmi_read32(ar, hi_acs_flags, ¶m);
814 if (ret)
815 return ret;
816
817 param |= HI_ACS_FLAGS_SDIO_REDUCE_TX_COMPL_SET;
818
819 if (mode == ATH10K_FIRMWARE_MODE_NORMAL && !mtu_workaround)
820 param |= HI_ACS_FLAGS_ALT_DATA_CREDIT_SIZE;
821 else
822 param &= ~HI_ACS_FLAGS_ALT_DATA_CREDIT_SIZE;
823
824 if (mode == ATH10K_FIRMWARE_MODE_UTF)
825 param &= ~HI_ACS_FLAGS_SDIO_SWAP_MAILBOX_SET;
826 else
827 param |= HI_ACS_FLAGS_SDIO_SWAP_MAILBOX_SET;
828
829 ret = ath10k_bmi_write32(ar, hi_acs_flags, param);
830 if (ret)
831 return ret;
832
833 ret = ath10k_bmi_read32(ar, hi_option_flag2, ¶m);
834 if (ret)
835 return ret;
836
837 param |= HI_OPTION_SDIO_CRASH_DUMP_ENHANCEMENT_HOST;
838
839 ret = ath10k_bmi_write32(ar, hi_option_flag2, param);
840 if (ret)
841 return ret;
842
843 return 0;
844}
845
846static int ath10k_init_configure_target(struct ath10k *ar)
847{
848 u32 param_host;
849 int ret;
850
851 /* tell target which HTC version it is used*/
852 ret = ath10k_bmi_write32(ar, hi_app_host_interest,
853 HTC_PROTOCOL_VERSION);
854 if (ret) {
855 ath10k_err(ar, "settings HTC version failed\n");
856 return ret;
857 }
858
859 /* set the firmware mode to STA/IBSS/AP */
860 ret = ath10k_bmi_read32(ar, hi_option_flag, ¶m_host);
861 if (ret) {
862 ath10k_err(ar, "setting firmware mode (1/2) failed\n");
863 return ret;
864 }
865
866 /* TODO following parameters need to be re-visited. */
867 /* num_device */
868 param_host |= (1 << HI_OPTION_NUM_DEV_SHIFT);
869 /* Firmware mode */
870 /* FIXME: Why FW_MODE_AP ??.*/
871 param_host |= (HI_OPTION_FW_MODE_AP << HI_OPTION_FW_MODE_SHIFT);
872 /* mac_addr_method */
873 param_host |= (1 << HI_OPTION_MAC_ADDR_METHOD_SHIFT);
874 /* firmware_bridge */
875 param_host |= (0 << HI_OPTION_FW_BRIDGE_SHIFT);
876 /* fwsubmode */
877 param_host |= (0 << HI_OPTION_FW_SUBMODE_SHIFT);
878
879 ret = ath10k_bmi_write32(ar, hi_option_flag, param_host);
880 if (ret) {
881 ath10k_err(ar, "setting firmware mode (2/2) failed\n");
882 return ret;
883 }
884
885 /* We do all byte-swapping on the host */
886 ret = ath10k_bmi_write32(ar, hi_be, 0);
887 if (ret) {
888 ath10k_err(ar, "setting host CPU BE mode failed\n");
889 return ret;
890 }
891
892 /* FW descriptor/Data swap flags */
893 ret = ath10k_bmi_write32(ar, hi_fw_swap, 0);
894
895 if (ret) {
896 ath10k_err(ar, "setting FW data/desc swap flags failed\n");
897 return ret;
898 }
899
900 /* Some devices have a special sanity check that verifies the PCI
901 * Device ID is written to this host interest var. It is known to be
902 * required to boot QCA6164.
903 */
904 ret = ath10k_bmi_write32(ar, hi_hci_uart_pwr_mgmt_params_ext,
905 ar->dev_id);
906 if (ret) {
907 ath10k_err(ar, "failed to set pwr_mgmt_params: %d\n", ret);
908 return ret;
909 }
910
911 return 0;
912}
913
914static const struct firmware *ath10k_fetch_fw_file(struct ath10k *ar,
915 const char *dir,
916 const char *file)
917{
918 char filename[100];
919 const struct firmware *fw;
920 int ret;
921
922 if (file == NULL)
923 return ERR_PTR(-ENOENT);
924
925 if (dir == NULL)
926 dir = ".";
927
928 snprintf(filename, sizeof(filename), "%s/%s", dir, file);
929 ret = firmware_request_nowarn(&fw, filename, ar->dev);
930 ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot fw request '%s': %d\n",
931 filename, ret);
932
933 if (ret)
934 return ERR_PTR(ret);
935
936 return fw;
937}
938
939static int ath10k_push_board_ext_data(struct ath10k *ar, const void *data,
940 size_t data_len)
941{
942 u32 board_data_size = ar->hw_params.fw.board_size;
943 u32 board_ext_data_size = ar->hw_params.fw.board_ext_size;
944 u32 board_ext_data_addr;
945 int ret;
946
947 ret = ath10k_bmi_read32(ar, hi_board_ext_data, &board_ext_data_addr);
948 if (ret) {
949 ath10k_err(ar, "could not read board ext data addr (%d)\n",
950 ret);
951 return ret;
952 }
953
954 ath10k_dbg(ar, ATH10K_DBG_BOOT,
955 "boot push board extended data addr 0x%x\n",
956 board_ext_data_addr);
957
958 if (board_ext_data_addr == 0)
959 return 0;
960
961 if (data_len != (board_data_size + board_ext_data_size)) {
962 ath10k_err(ar, "invalid board (ext) data sizes %zu != %d+%d\n",
963 data_len, board_data_size, board_ext_data_size);
964 return -EINVAL;
965 }
966
967 ret = ath10k_bmi_write_memory(ar, board_ext_data_addr,
968 data + board_data_size,
969 board_ext_data_size);
970 if (ret) {
971 ath10k_err(ar, "could not write board ext data (%d)\n", ret);
972 return ret;
973 }
974
975 ret = ath10k_bmi_write32(ar, hi_board_ext_data_config,
976 (board_ext_data_size << 16) | 1);
977 if (ret) {
978 ath10k_err(ar, "could not write board ext data bit (%d)\n",
979 ret);
980 return ret;
981 }
982
983 return 0;
984}
985
986static int ath10k_core_get_board_id_from_otp(struct ath10k *ar)
987{
988 u32 result, address;
989 u8 board_id, chip_id;
990 bool ext_bid_support;
991 int ret, bmi_board_id_param;
992
993 address = ar->hw_params.patch_load_addr;
994
995 if (!ar->normal_mode_fw.fw_file.otp_data ||
996 !ar->normal_mode_fw.fw_file.otp_len) {
997 ath10k_warn(ar,
998 "failed to retrieve board id because of invalid otp\n");
999 return -ENODATA;
1000 }
1001
1002 if (ar->id.bmi_ids_valid) {
1003 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1004 "boot already acquired valid otp board id,skip download, board_id %d chip_id %d\n",
1005 ar->id.bmi_board_id, ar->id.bmi_chip_id);
1006 goto skip_otp_download;
1007 }
1008
1009 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1010 "boot upload otp to 0x%x len %zd for board id\n",
1011 address, ar->normal_mode_fw.fw_file.otp_len);
1012
1013 ret = ath10k_bmi_fast_download(ar, address,
1014 ar->normal_mode_fw.fw_file.otp_data,
1015 ar->normal_mode_fw.fw_file.otp_len);
1016 if (ret) {
1017 ath10k_err(ar, "could not write otp for board id check: %d\n",
1018 ret);
1019 return ret;
1020 }
1021
1022 if (ar->cal_mode == ATH10K_PRE_CAL_MODE_DT ||
1023 ar->cal_mode == ATH10K_PRE_CAL_MODE_FILE ||
1024 ar->cal_mode == ATH10K_PRE_CAL_MODE_NVMEM)
1025 bmi_board_id_param = BMI_PARAM_GET_FLASH_BOARD_ID;
1026 else
1027 bmi_board_id_param = BMI_PARAM_GET_EEPROM_BOARD_ID;
1028
1029 ret = ath10k_bmi_execute(ar, address, bmi_board_id_param, &result);
1030 if (ret) {
1031 ath10k_err(ar, "could not execute otp for board id check: %d\n",
1032 ret);
1033 return ret;
1034 }
1035
1036 board_id = MS(result, ATH10K_BMI_BOARD_ID_FROM_OTP);
1037 chip_id = MS(result, ATH10K_BMI_CHIP_ID_FROM_OTP);
1038 ext_bid_support = (result & ATH10K_BMI_EXT_BOARD_ID_SUPPORT);
1039
1040 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1041 "boot get otp board id result 0x%08x board_id %d chip_id %d ext_bid_support %d\n",
1042 result, board_id, chip_id, ext_bid_support);
1043
1044 ar->id.ext_bid_supported = ext_bid_support;
1045
1046 if ((result & ATH10K_BMI_BOARD_ID_STATUS_MASK) != 0 ||
1047 (board_id == 0)) {
1048 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1049 "board id does not exist in otp, ignore it\n");
1050 return -EOPNOTSUPP;
1051 }
1052
1053 ar->id.bmi_ids_valid = true;
1054 ar->id.bmi_board_id = board_id;
1055 ar->id.bmi_chip_id = chip_id;
1056
1057skip_otp_download:
1058
1059 return 0;
1060}
1061
1062static void ath10k_core_check_bdfext(const struct dmi_header *hdr, void *data)
1063{
1064 struct ath10k *ar = data;
1065 const char *bdf_ext;
1066 const char *magic = ATH10K_SMBIOS_BDF_EXT_MAGIC;
1067 u8 bdf_enabled;
1068 int i;
1069
1070 if (hdr->type != ATH10K_SMBIOS_BDF_EXT_TYPE)
1071 return;
1072
1073 if (hdr->length != ATH10K_SMBIOS_BDF_EXT_LENGTH) {
1074 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1075 "wrong smbios bdf ext type length (%d).\n",
1076 hdr->length);
1077 return;
1078 }
1079
1080 bdf_enabled = *((u8 *)hdr + ATH10K_SMBIOS_BDF_EXT_OFFSET);
1081 if (!bdf_enabled) {
1082 ath10k_dbg(ar, ATH10K_DBG_BOOT, "bdf variant name not found.\n");
1083 return;
1084 }
1085
1086 /* Only one string exists (per spec) */
1087 bdf_ext = (char *)hdr + hdr->length;
1088
1089 if (memcmp(bdf_ext, magic, strlen(magic)) != 0) {
1090 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1091 "bdf variant magic does not match.\n");
1092 return;
1093 }
1094
1095 for (i = 0; i < strlen(bdf_ext); i++) {
1096 if (!isascii(bdf_ext[i]) || !isprint(bdf_ext[i])) {
1097 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1098 "bdf variant name contains non ascii chars.\n");
1099 return;
1100 }
1101 }
1102
1103 /* Copy extension name without magic suffix */
1104 if (strscpy(ar->id.bdf_ext, bdf_ext + strlen(magic),
1105 sizeof(ar->id.bdf_ext)) < 0) {
1106 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1107 "bdf variant string is longer than the buffer can accommodate (variant: %s)\n",
1108 bdf_ext);
1109 return;
1110 }
1111
1112 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1113 "found and validated bdf variant smbios_type 0x%x bdf %s\n",
1114 ATH10K_SMBIOS_BDF_EXT_TYPE, bdf_ext);
1115}
1116
1117static int ath10k_core_check_smbios(struct ath10k *ar)
1118{
1119 ar->id.bdf_ext[0] = '\0';
1120 dmi_walk(ath10k_core_check_bdfext, ar);
1121
1122 if (ar->id.bdf_ext[0] == '\0')
1123 return -ENODATA;
1124
1125 return 0;
1126}
1127
1128int ath10k_core_check_dt(struct ath10k *ar)
1129{
1130 struct device_node *node;
1131 const char *variant = NULL;
1132
1133 node = ar->dev->of_node;
1134 if (!node)
1135 return -ENOENT;
1136
1137 of_property_read_string(node, "qcom,ath10k-calibration-variant",
1138 &variant);
1139 if (!variant)
1140 return -ENODATA;
1141
1142 if (strscpy(ar->id.bdf_ext, variant, sizeof(ar->id.bdf_ext)) < 0)
1143 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1144 "bdf variant string is longer than the buffer can accommodate (variant: %s)\n",
1145 variant);
1146
1147 return 0;
1148}
1149EXPORT_SYMBOL(ath10k_core_check_dt);
1150
1151static int ath10k_download_fw(struct ath10k *ar)
1152{
1153 u32 address, data_len;
1154 const void *data;
1155 int ret;
1156 struct pm_qos_request latency_qos;
1157
1158 address = ar->hw_params.patch_load_addr;
1159
1160 data = ar->running_fw->fw_file.firmware_data;
1161 data_len = ar->running_fw->fw_file.firmware_len;
1162
1163 ret = ath10k_swap_code_seg_configure(ar, &ar->running_fw->fw_file);
1164 if (ret) {
1165 ath10k_err(ar, "failed to configure fw code swap: %d\n",
1166 ret);
1167 return ret;
1168 }
1169
1170 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1171 "boot uploading firmware image %pK len %d\n",
1172 data, data_len);
1173
1174 /* Check if device supports to download firmware via
1175 * diag copy engine. Downloading firmware via diag CE
1176 * greatly reduces the time to download firmware.
1177 */
1178 if (ar->hw_params.fw_diag_ce_download) {
1179 ret = ath10k_hw_diag_fast_download(ar, address,
1180 data, data_len);
1181 if (ret == 0)
1182 /* firmware upload via diag ce was successful */
1183 return 0;
1184
1185 ath10k_warn(ar,
1186 "failed to upload firmware via diag ce, trying BMI: %d",
1187 ret);
1188 }
1189
1190 memset(&latency_qos, 0, sizeof(latency_qos));
1191 cpu_latency_qos_add_request(&latency_qos, 0);
1192
1193 ret = ath10k_bmi_fast_download(ar, address, data, data_len);
1194
1195 cpu_latency_qos_remove_request(&latency_qos);
1196
1197 return ret;
1198}
1199
1200void ath10k_core_free_board_files(struct ath10k *ar)
1201{
1202 if (!IS_ERR(ar->normal_mode_fw.board))
1203 release_firmware(ar->normal_mode_fw.board);
1204
1205 if (!IS_ERR(ar->normal_mode_fw.ext_board))
1206 release_firmware(ar->normal_mode_fw.ext_board);
1207
1208 ar->normal_mode_fw.board = NULL;
1209 ar->normal_mode_fw.board_data = NULL;
1210 ar->normal_mode_fw.board_len = 0;
1211 ar->normal_mode_fw.ext_board = NULL;
1212 ar->normal_mode_fw.ext_board_data = NULL;
1213 ar->normal_mode_fw.ext_board_len = 0;
1214}
1215EXPORT_SYMBOL(ath10k_core_free_board_files);
1216
1217static void ath10k_core_free_firmware_files(struct ath10k *ar)
1218{
1219 if (!IS_ERR(ar->normal_mode_fw.fw_file.firmware))
1220 release_firmware(ar->normal_mode_fw.fw_file.firmware);
1221
1222 if (!IS_ERR(ar->cal_file))
1223 release_firmware(ar->cal_file);
1224
1225 if (!IS_ERR(ar->pre_cal_file))
1226 release_firmware(ar->pre_cal_file);
1227
1228 ath10k_swap_code_seg_release(ar, &ar->normal_mode_fw.fw_file);
1229
1230 ar->normal_mode_fw.fw_file.otp_data = NULL;
1231 ar->normal_mode_fw.fw_file.otp_len = 0;
1232
1233 ar->normal_mode_fw.fw_file.firmware = NULL;
1234 ar->normal_mode_fw.fw_file.firmware_data = NULL;
1235 ar->normal_mode_fw.fw_file.firmware_len = 0;
1236
1237 ar->cal_file = NULL;
1238 ar->pre_cal_file = NULL;
1239}
1240
1241static int ath10k_fetch_cal_file(struct ath10k *ar)
1242{
1243 char filename[100];
1244
1245 /* pre-cal-<bus>-<id>.bin */
1246 scnprintf(filename, sizeof(filename), "pre-cal-%s-%s.bin",
1247 ath10k_bus_str(ar->hif.bus), dev_name(ar->dev));
1248
1249 ar->pre_cal_file = ath10k_fetch_fw_file(ar, ATH10K_FW_DIR, filename);
1250 if (!IS_ERR(ar->pre_cal_file))
1251 goto success;
1252
1253 /* cal-<bus>-<id>.bin */
1254 scnprintf(filename, sizeof(filename), "cal-%s-%s.bin",
1255 ath10k_bus_str(ar->hif.bus), dev_name(ar->dev));
1256
1257 ar->cal_file = ath10k_fetch_fw_file(ar, ATH10K_FW_DIR, filename);
1258 if (IS_ERR(ar->cal_file))
1259 /* calibration file is optional, don't print any warnings */
1260 return PTR_ERR(ar->cal_file);
1261success:
1262 ath10k_dbg(ar, ATH10K_DBG_BOOT, "found calibration file %s/%s\n",
1263 ATH10K_FW_DIR, filename);
1264
1265 return 0;
1266}
1267
1268static int ath10k_core_fetch_board_data_api_1(struct ath10k *ar, int bd_ie_type)
1269{
1270 const struct firmware *fw;
1271 char boardname[100];
1272
1273 if (bd_ie_type == ATH10K_BD_IE_BOARD) {
1274 if (!ar->hw_params.fw.board) {
1275 ath10k_err(ar, "failed to find board file fw entry\n");
1276 return -EINVAL;
1277 }
1278
1279 scnprintf(boardname, sizeof(boardname), "board-%s-%s.bin",
1280 ath10k_bus_str(ar->hif.bus), dev_name(ar->dev));
1281
1282 ar->normal_mode_fw.board = ath10k_fetch_fw_file(ar,
1283 ar->hw_params.fw.dir,
1284 boardname);
1285 if (IS_ERR(ar->normal_mode_fw.board)) {
1286 fw = ath10k_fetch_fw_file(ar,
1287 ar->hw_params.fw.dir,
1288 ar->hw_params.fw.board);
1289 ar->normal_mode_fw.board = fw;
1290 }
1291
1292 if (IS_ERR(ar->normal_mode_fw.board))
1293 return PTR_ERR(ar->normal_mode_fw.board);
1294
1295 ar->normal_mode_fw.board_data = ar->normal_mode_fw.board->data;
1296 ar->normal_mode_fw.board_len = ar->normal_mode_fw.board->size;
1297 } else if (bd_ie_type == ATH10K_BD_IE_BOARD_EXT) {
1298 if (!ar->hw_params.fw.eboard) {
1299 ath10k_err(ar, "failed to find eboard file fw entry\n");
1300 return -EINVAL;
1301 }
1302
1303 fw = ath10k_fetch_fw_file(ar, ar->hw_params.fw.dir,
1304 ar->hw_params.fw.eboard);
1305 ar->normal_mode_fw.ext_board = fw;
1306 if (IS_ERR(ar->normal_mode_fw.ext_board))
1307 return PTR_ERR(ar->normal_mode_fw.ext_board);
1308
1309 ar->normal_mode_fw.ext_board_data = ar->normal_mode_fw.ext_board->data;
1310 ar->normal_mode_fw.ext_board_len = ar->normal_mode_fw.ext_board->size;
1311 }
1312
1313 return 0;
1314}
1315
1316static int ath10k_core_parse_bd_ie_board(struct ath10k *ar,
1317 const void *buf, size_t buf_len,
1318 const char *boardname,
1319 int bd_ie_type)
1320{
1321 const struct ath10k_fw_ie *hdr;
1322 bool name_match_found;
1323 int ret, board_ie_id;
1324 size_t board_ie_len;
1325 const void *board_ie_data;
1326
1327 name_match_found = false;
1328
1329 /* go through ATH10K_BD_IE_BOARD_ elements */
1330 while (buf_len > sizeof(struct ath10k_fw_ie)) {
1331 hdr = buf;
1332 board_ie_id = le32_to_cpu(hdr->id);
1333 board_ie_len = le32_to_cpu(hdr->len);
1334 board_ie_data = hdr->data;
1335
1336 buf_len -= sizeof(*hdr);
1337 buf += sizeof(*hdr);
1338
1339 if (buf_len < ALIGN(board_ie_len, 4)) {
1340 ath10k_err(ar, "invalid ATH10K_BD_IE_BOARD length: %zu < %zu\n",
1341 buf_len, ALIGN(board_ie_len, 4));
1342 ret = -EINVAL;
1343 goto out;
1344 }
1345
1346 switch (board_ie_id) {
1347 case ATH10K_BD_IE_BOARD_NAME:
1348 ath10k_dbg_dump(ar, ATH10K_DBG_BOOT, "board name", "",
1349 board_ie_data, board_ie_len);
1350
1351 if (board_ie_len != strlen(boardname))
1352 break;
1353
1354 ret = memcmp(board_ie_data, boardname, strlen(boardname));
1355 if (ret)
1356 break;
1357
1358 name_match_found = true;
1359 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1360 "boot found match for name '%s'",
1361 boardname);
1362 break;
1363 case ATH10K_BD_IE_BOARD_DATA:
1364 if (!name_match_found)
1365 /* no match found */
1366 break;
1367
1368 if (bd_ie_type == ATH10K_BD_IE_BOARD) {
1369 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1370 "boot found board data for '%s'",
1371 boardname);
1372
1373 ar->normal_mode_fw.board_data = board_ie_data;
1374 ar->normal_mode_fw.board_len = board_ie_len;
1375 } else if (bd_ie_type == ATH10K_BD_IE_BOARD_EXT) {
1376 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1377 "boot found eboard data for '%s'",
1378 boardname);
1379
1380 ar->normal_mode_fw.ext_board_data = board_ie_data;
1381 ar->normal_mode_fw.ext_board_len = board_ie_len;
1382 }
1383
1384 ret = 0;
1385 goto out;
1386 default:
1387 ath10k_warn(ar, "unknown ATH10K_BD_IE_BOARD found: %d\n",
1388 board_ie_id);
1389 break;
1390 }
1391
1392 /* jump over the padding */
1393 board_ie_len = ALIGN(board_ie_len, 4);
1394
1395 buf_len -= board_ie_len;
1396 buf += board_ie_len;
1397 }
1398
1399 /* no match found */
1400 ret = -ENOENT;
1401
1402out:
1403 return ret;
1404}
1405
1406static int ath10k_core_search_bd(struct ath10k *ar,
1407 const char *boardname,
1408 const u8 *data,
1409 size_t len)
1410{
1411 size_t ie_len;
1412 struct ath10k_fw_ie *hdr;
1413 int ret = -ENOENT, ie_id;
1414
1415 while (len > sizeof(struct ath10k_fw_ie)) {
1416 hdr = (struct ath10k_fw_ie *)data;
1417 ie_id = le32_to_cpu(hdr->id);
1418 ie_len = le32_to_cpu(hdr->len);
1419
1420 len -= sizeof(*hdr);
1421 data = hdr->data;
1422
1423 if (len < ALIGN(ie_len, 4)) {
1424 ath10k_err(ar, "invalid length for board ie_id %d ie_len %zu len %zu\n",
1425 ie_id, ie_len, len);
1426 return -EINVAL;
1427 }
1428
1429 switch (ie_id) {
1430 case ATH10K_BD_IE_BOARD:
1431 ret = ath10k_core_parse_bd_ie_board(ar, data, ie_len,
1432 boardname,
1433 ATH10K_BD_IE_BOARD);
1434 if (ret == -ENOENT)
1435 /* no match found, continue */
1436 break;
1437
1438 /* either found or error, so stop searching */
1439 goto out;
1440 case ATH10K_BD_IE_BOARD_EXT:
1441 ret = ath10k_core_parse_bd_ie_board(ar, data, ie_len,
1442 boardname,
1443 ATH10K_BD_IE_BOARD_EXT);
1444 if (ret == -ENOENT)
1445 /* no match found, continue */
1446 break;
1447
1448 /* either found or error, so stop searching */
1449 goto out;
1450 }
1451
1452 /* jump over the padding */
1453 ie_len = ALIGN(ie_len, 4);
1454
1455 len -= ie_len;
1456 data += ie_len;
1457 }
1458
1459out:
1460 /* return result of parse_bd_ie_board() or -ENOENT */
1461 return ret;
1462}
1463
1464static int ath10k_core_fetch_board_data_api_n(struct ath10k *ar,
1465 const char *boardname,
1466 const char *fallback_boardname1,
1467 const char *fallback_boardname2,
1468 const char *filename)
1469{
1470 size_t len, magic_len;
1471 const u8 *data;
1472 int ret;
1473
1474 /* Skip if already fetched during board data download */
1475 if (!ar->normal_mode_fw.board)
1476 ar->normal_mode_fw.board = ath10k_fetch_fw_file(ar,
1477 ar->hw_params.fw.dir,
1478 filename);
1479 if (IS_ERR(ar->normal_mode_fw.board))
1480 return PTR_ERR(ar->normal_mode_fw.board);
1481
1482 data = ar->normal_mode_fw.board->data;
1483 len = ar->normal_mode_fw.board->size;
1484
1485 /* magic has extra null byte padded */
1486 magic_len = strlen(ATH10K_BOARD_MAGIC) + 1;
1487 if (len < magic_len) {
1488 ath10k_err(ar, "failed to find magic value in %s/%s, file too short: %zu\n",
1489 ar->hw_params.fw.dir, filename, len);
1490 ret = -EINVAL;
1491 goto err;
1492 }
1493
1494 if (memcmp(data, ATH10K_BOARD_MAGIC, magic_len)) {
1495 ath10k_err(ar, "found invalid board magic\n");
1496 ret = -EINVAL;
1497 goto err;
1498 }
1499
1500 /* magic is padded to 4 bytes */
1501 magic_len = ALIGN(magic_len, 4);
1502 if (len < magic_len) {
1503 ath10k_err(ar, "failed: %s/%s too small to contain board data, len: %zu\n",
1504 ar->hw_params.fw.dir, filename, len);
1505 ret = -EINVAL;
1506 goto err;
1507 }
1508
1509 data += magic_len;
1510 len -= magic_len;
1511
1512 /* attempt to find boardname in the IE list */
1513 ret = ath10k_core_search_bd(ar, boardname, data, len);
1514
1515 /* if we didn't find it and have a fallback name, try that */
1516 if (ret == -ENOENT && fallback_boardname1)
1517 ret = ath10k_core_search_bd(ar, fallback_boardname1, data, len);
1518
1519 if (ret == -ENOENT && fallback_boardname2)
1520 ret = ath10k_core_search_bd(ar, fallback_boardname2, data, len);
1521
1522 if (ret == -ENOENT) {
1523 ath10k_err(ar,
1524 "failed to fetch board data for %s from %s/%s\n",
1525 boardname, ar->hw_params.fw.dir, filename);
1526 ret = -ENODATA;
1527 }
1528
1529 if (ret)
1530 goto err;
1531
1532 return 0;
1533
1534err:
1535 ath10k_core_free_board_files(ar);
1536 return ret;
1537}
1538
1539static int ath10k_core_create_board_name(struct ath10k *ar, char *name,
1540 size_t name_len, bool with_variant,
1541 bool with_chip_id)
1542{
1543 /* strlen(',variant=') + strlen(ar->id.bdf_ext) */
1544 char variant[9 + ATH10K_SMBIOS_BDF_EXT_STR_LENGTH] = { 0 };
1545
1546 if (with_variant && ar->id.bdf_ext[0] != '\0')
1547 scnprintf(variant, sizeof(variant), ",variant=%s",
1548 ar->id.bdf_ext);
1549
1550 if (ar->id.bmi_ids_valid) {
1551 scnprintf(name, name_len,
1552 "bus=%s,bmi-chip-id=%d,bmi-board-id=%d%s",
1553 ath10k_bus_str(ar->hif.bus),
1554 ar->id.bmi_chip_id,
1555 ar->id.bmi_board_id, variant);
1556 goto out;
1557 }
1558
1559 if (ar->id.qmi_ids_valid) {
1560 if (with_chip_id)
1561 scnprintf(name, name_len,
1562 "bus=%s,qmi-board-id=%x,qmi-chip-id=%x%s",
1563 ath10k_bus_str(ar->hif.bus),
1564 ar->id.qmi_board_id, ar->id.qmi_chip_id,
1565 variant);
1566 else
1567 scnprintf(name, name_len,
1568 "bus=%s,qmi-board-id=%x",
1569 ath10k_bus_str(ar->hif.bus),
1570 ar->id.qmi_board_id);
1571 goto out;
1572 }
1573
1574 scnprintf(name, name_len,
1575 "bus=%s,vendor=%04x,device=%04x,subsystem-vendor=%04x,subsystem-device=%04x%s",
1576 ath10k_bus_str(ar->hif.bus),
1577 ar->id.vendor, ar->id.device,
1578 ar->id.subsystem_vendor, ar->id.subsystem_device, variant);
1579out:
1580 ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot using board name '%s'\n", name);
1581
1582 return 0;
1583}
1584
1585static int ath10k_core_create_eboard_name(struct ath10k *ar, char *name,
1586 size_t name_len)
1587{
1588 if (ar->id.bmi_ids_valid) {
1589 scnprintf(name, name_len,
1590 "bus=%s,bmi-chip-id=%d,bmi-eboard-id=%d",
1591 ath10k_bus_str(ar->hif.bus),
1592 ar->id.bmi_chip_id,
1593 ar->id.bmi_eboard_id);
1594
1595 ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot using eboard name '%s'\n", name);
1596 return 0;
1597 }
1598 /* Fallback if returned board id is zero */
1599 return -1;
1600}
1601
1602int ath10k_core_fetch_board_file(struct ath10k *ar, int bd_ie_type)
1603{
1604 char boardname[100], fallback_boardname1[100], fallback_boardname2[100];
1605 int ret;
1606
1607 if (bd_ie_type == ATH10K_BD_IE_BOARD) {
1608 /* With variant and chip id */
1609 ret = ath10k_core_create_board_name(ar, boardname,
1610 sizeof(boardname), true,
1611 true);
1612 if (ret) {
1613 ath10k_err(ar, "failed to create board name: %d", ret);
1614 return ret;
1615 }
1616
1617 /* Without variant and only chip-id */
1618 ret = ath10k_core_create_board_name(ar, fallback_boardname1,
1619 sizeof(boardname), false,
1620 true);
1621 if (ret) {
1622 ath10k_err(ar, "failed to create 1st fallback board name: %d",
1623 ret);
1624 return ret;
1625 }
1626
1627 /* Without variant and without chip-id */
1628 ret = ath10k_core_create_board_name(ar, fallback_boardname2,
1629 sizeof(boardname), false,
1630 false);
1631 if (ret) {
1632 ath10k_err(ar, "failed to create 2nd fallback board name: %d",
1633 ret);
1634 return ret;
1635 }
1636 } else if (bd_ie_type == ATH10K_BD_IE_BOARD_EXT) {
1637 ret = ath10k_core_create_eboard_name(ar, boardname,
1638 sizeof(boardname));
1639 if (ret) {
1640 ath10k_err(ar, "fallback to eboard.bin since board id 0");
1641 goto fallback;
1642 }
1643 }
1644
1645 ar->bd_api = 2;
1646 ret = ath10k_core_fetch_board_data_api_n(ar, boardname,
1647 fallback_boardname1,
1648 fallback_boardname2,
1649 ATH10K_BOARD_API2_FILE);
1650 if (!ret)
1651 goto success;
1652
1653fallback:
1654 ar->bd_api = 1;
1655 ret = ath10k_core_fetch_board_data_api_1(ar, bd_ie_type);
1656 if (ret) {
1657 ath10k_err(ar, "failed to fetch board-2.bin or board.bin from %s\n",
1658 ar->hw_params.fw.dir);
1659 return ret;
1660 }
1661
1662success:
1663 ath10k_dbg(ar, ATH10K_DBG_BOOT, "using board api %d\n", ar->bd_api);
1664 return 0;
1665}
1666EXPORT_SYMBOL(ath10k_core_fetch_board_file);
1667
1668static int ath10k_core_get_ext_board_id_from_otp(struct ath10k *ar)
1669{
1670 u32 result, address;
1671 u8 ext_board_id;
1672 int ret;
1673
1674 address = ar->hw_params.patch_load_addr;
1675
1676 if (!ar->normal_mode_fw.fw_file.otp_data ||
1677 !ar->normal_mode_fw.fw_file.otp_len) {
1678 ath10k_warn(ar,
1679 "failed to retrieve extended board id due to otp binary missing\n");
1680 return -ENODATA;
1681 }
1682
1683 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1684 "boot upload otp to 0x%x len %zd for ext board id\n",
1685 address, ar->normal_mode_fw.fw_file.otp_len);
1686
1687 ret = ath10k_bmi_fast_download(ar, address,
1688 ar->normal_mode_fw.fw_file.otp_data,
1689 ar->normal_mode_fw.fw_file.otp_len);
1690 if (ret) {
1691 ath10k_err(ar, "could not write otp for ext board id check: %d\n",
1692 ret);
1693 return ret;
1694 }
1695
1696 ret = ath10k_bmi_execute(ar, address, BMI_PARAM_GET_EXT_BOARD_ID, &result);
1697 if (ret) {
1698 ath10k_err(ar, "could not execute otp for ext board id check: %d\n",
1699 ret);
1700 return ret;
1701 }
1702
1703 if (!result) {
1704 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1705 "ext board id does not exist in otp, ignore it\n");
1706 return -EOPNOTSUPP;
1707 }
1708
1709 ext_board_id = result & ATH10K_BMI_EBOARD_ID_STATUS_MASK;
1710
1711 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1712 "boot get otp ext board id result 0x%08x ext_board_id %d\n",
1713 result, ext_board_id);
1714
1715 ar->id.bmi_eboard_id = ext_board_id;
1716
1717 return 0;
1718}
1719
1720static int ath10k_download_board_data(struct ath10k *ar, const void *data,
1721 size_t data_len)
1722{
1723 u32 board_data_size = ar->hw_params.fw.board_size;
1724 u32 eboard_data_size = ar->hw_params.fw.ext_board_size;
1725 u32 board_address;
1726 u32 ext_board_address;
1727 int ret;
1728
1729 ret = ath10k_push_board_ext_data(ar, data, data_len);
1730 if (ret) {
1731 ath10k_err(ar, "could not push board ext data (%d)\n", ret);
1732 goto exit;
1733 }
1734
1735 ret = ath10k_bmi_read32(ar, hi_board_data, &board_address);
1736 if (ret) {
1737 ath10k_err(ar, "could not read board data addr (%d)\n", ret);
1738 goto exit;
1739 }
1740
1741 ret = ath10k_bmi_write_memory(ar, board_address, data,
1742 min_t(u32, board_data_size,
1743 data_len));
1744 if (ret) {
1745 ath10k_err(ar, "could not write board data (%d)\n", ret);
1746 goto exit;
1747 }
1748
1749 ret = ath10k_bmi_write32(ar, hi_board_data_initialized, 1);
1750 if (ret) {
1751 ath10k_err(ar, "could not write board data bit (%d)\n", ret);
1752 goto exit;
1753 }
1754
1755 if (!ar->id.ext_bid_supported)
1756 goto exit;
1757
1758 /* Extended board data download */
1759 ret = ath10k_core_get_ext_board_id_from_otp(ar);
1760 if (ret == -EOPNOTSUPP) {
1761 /* Not fetching ext_board_data if ext board id is 0 */
1762 ath10k_dbg(ar, ATH10K_DBG_BOOT, "otp returned ext board id 0\n");
1763 return 0;
1764 } else if (ret) {
1765 ath10k_err(ar, "failed to get extended board id: %d\n", ret);
1766 goto exit;
1767 }
1768
1769 ret = ath10k_core_fetch_board_file(ar, ATH10K_BD_IE_BOARD_EXT);
1770 if (ret)
1771 goto exit;
1772
1773 if (ar->normal_mode_fw.ext_board_data) {
1774 ext_board_address = board_address + EXT_BOARD_ADDRESS_OFFSET;
1775 ath10k_dbg(ar, ATH10K_DBG_BOOT,
1776 "boot writing ext board data to addr 0x%x",
1777 ext_board_address);
1778 ret = ath10k_bmi_write_memory(ar, ext_board_address,
1779 ar->normal_mode_fw.ext_board_data,
1780 min_t(u32, eboard_data_size, data_len));
1781 if (ret)
1782 ath10k_err(ar, "failed to write ext board data: %d\n", ret);
1783 }
1784
1785exit:
1786 return ret;
1787}
1788
1789static int ath10k_download_and_run_otp(struct ath10k *ar)
1790{
1791 u32 result, address = ar->hw_params.patch_load_addr;
1792 u32 bmi_otp_exe_param = ar->hw_params.otp_exe_param;
1793 int ret;
1794
1795 ret = ath10k_download_board_data(ar,
1796 ar->running_fw->board_data,
1797 ar->running_fw->board_len);
1798 if (ret) {
1799 ath10k_err(ar, "failed to download board data: %d\n", ret);
1800 return ret;
1801 }
1802
1803 /* OTP is optional */
1804
1805 if (!ar->running_fw->fw_file.otp_data ||
1806 !ar->running_fw->fw_file.otp_len) {
1807 ath10k_warn(ar, "Not running otp, calibration will be incorrect (otp-data %pK otp_len %zd)!\n",
1808 ar->running_fw->fw_file.otp_data,
1809 ar->running_fw->fw_file.otp_len);
1810 return 0;
1811 }
1812
1813 ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot upload otp to 0x%x len %zd\n",
1814 address, ar->running_fw->fw_file.otp_len);
1815
1816 ret = ath10k_bmi_fast_download(ar, address,
1817 ar->running_fw->fw_file.otp_data,
1818 ar->running_fw->fw_file.otp_len);
1819 if (ret) {
1820 ath10k_err(ar, "could not write otp (%d)\n", ret);
1821 return ret;
1822 }
1823
1824 /* As of now pre-cal is valid for 10_4 variants */
1825 if (ar->cal_mode == ATH10K_PRE_CAL_MODE_DT ||
1826 ar->cal_mode == ATH10K_PRE_CAL_MODE_FILE ||
1827 ar->cal_mode == ATH10K_PRE_CAL_MODE_NVMEM)
1828 bmi_otp_exe_param = BMI_PARAM_FLASH_SECTION_ALL;
1829
1830 ret = ath10k_bmi_execute(ar, address, bmi_otp_exe_param, &result);
1831 if (ret) {
1832 ath10k_err(ar, "could not execute otp (%d)\n", ret);
1833 return ret;
1834 }
1835
1836 ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot otp execute result %d\n", result);
1837
1838 if (!(skip_otp || test_bit(ATH10K_FW_FEATURE_IGNORE_OTP_RESULT,
1839 ar->running_fw->fw_file.fw_features)) &&
1840 result != 0) {
1841 ath10k_err(ar, "otp calibration failed: %d", result);
1842 return -EINVAL;
1843 }
1844
1845 return 0;
1846}
1847
1848static int ath10k_download_cal_file(struct ath10k *ar,
1849 const struct firmware *file)
1850{
1851 int ret;
1852
1853 if (!file)
1854 return -ENOENT;
1855
1856 if (IS_ERR(file))
1857 return PTR_ERR(file);
1858
1859 ret = ath10k_download_board_data(ar, file->data, file->size);
1860 if (ret) {
1861 ath10k_err(ar, "failed to download cal_file data: %d\n", ret);
1862 return ret;
1863 }
1864
1865 ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot cal file downloaded\n");
1866
1867 return 0;
1868}
1869
1870static int ath10k_download_cal_dt(struct ath10k *ar, const char *dt_name)
1871{
1872 struct device_node *node;
1873 int data_len;
1874 void *data;
1875 int ret;
1876
1877 node = ar->dev->of_node;
1878 if (!node)
1879 /* Device Tree is optional, don't print any warnings if
1880 * there's no node for ath10k.
1881 */
1882 return -ENOENT;
1883
1884 if (!of_get_property(node, dt_name, &data_len)) {
1885 /* The calibration data node is optional */
1886 return -ENOENT;
1887 }
1888
1889 if (data_len != ar->hw_params.cal_data_len) {
1890 ath10k_warn(ar, "invalid calibration data length in DT: %d\n",
1891 data_len);
1892 ret = -EMSGSIZE;
1893 goto out;
1894 }
1895
1896 data = kmalloc(data_len, GFP_KERNEL);
1897 if (!data) {
1898 ret = -ENOMEM;
1899 goto out;
1900 }
1901
1902 ret = of_property_read_u8_array(node, dt_name, data, data_len);
1903 if (ret) {
1904 ath10k_warn(ar, "failed to read calibration data from DT: %d\n",
1905 ret);
1906 goto out_free;
1907 }
1908
1909 ret = ath10k_download_board_data(ar, data, data_len);
1910 if (ret) {
1911 ath10k_warn(ar, "failed to download calibration data from Device Tree: %d\n",
1912 ret);
1913 goto out_free;
1914 }
1915
1916 ret = 0;
1917
1918out_free:
1919 kfree(data);
1920
1921out:
1922 return ret;
1923}
1924
1925static int ath10k_download_cal_eeprom(struct ath10k *ar)
1926{
1927 size_t data_len;
1928 void *data = NULL;
1929 int ret;
1930
1931 ret = ath10k_hif_fetch_cal_eeprom(ar, &data, &data_len);
1932 if (ret) {
1933 if (ret != -EOPNOTSUPP)
1934 ath10k_warn(ar, "failed to read calibration data from EEPROM: %d\n",
1935 ret);
1936 goto out_free;
1937 }
1938
1939 ret = ath10k_download_board_data(ar, data, data_len);
1940 if (ret) {
1941 ath10k_warn(ar, "failed to download calibration data from EEPROM: %d\n",
1942 ret);
1943 goto out_free;
1944 }
1945
1946 ret = 0;
1947
1948out_free:
1949 kfree(data);
1950
1951 return ret;
1952}
1953
1954static int ath10k_download_cal_nvmem(struct ath10k *ar, const char *cell_name)
1955{
1956 struct nvmem_cell *cell;
1957 void *buf;
1958 size_t len;
1959 int ret;
1960
1961 cell = devm_nvmem_cell_get(ar->dev, cell_name);
1962 if (IS_ERR(cell)) {
1963 ret = PTR_ERR(cell);
1964 return ret;
1965 }
1966
1967 buf = nvmem_cell_read(cell, &len);
1968 if (IS_ERR(buf))
1969 return PTR_ERR(buf);
1970
1971 if (ar->hw_params.cal_data_len != len) {
1972 kfree(buf);
1973 ath10k_warn(ar, "invalid calibration data length in nvmem-cell '%s': %zu != %u\n",
1974 cell_name, len, ar->hw_params.cal_data_len);
1975 return -EMSGSIZE;
1976 }
1977
1978 ret = ath10k_download_board_data(ar, buf, len);
1979 kfree(buf);
1980 if (ret)
1981 ath10k_warn(ar, "failed to download calibration data from nvmem-cell '%s': %d\n",
1982 cell_name, ret);
1983
1984 return ret;
1985}
1986
1987int ath10k_core_fetch_firmware_api_n(struct ath10k *ar, const char *name,
1988 struct ath10k_fw_file *fw_file)
1989{
1990 size_t magic_len, len, ie_len;
1991 int ie_id, i, index, bit, ret;
1992 struct ath10k_fw_ie *hdr;
1993 const u8 *data;
1994 __le32 *timestamp, *version;
1995
1996 /* first fetch the firmware file (firmware-*.bin) */
1997 fw_file->firmware = ath10k_fetch_fw_file(ar, ar->hw_params.fw.dir,
1998 name);
1999 if (IS_ERR(fw_file->firmware))
2000 return PTR_ERR(fw_file->firmware);
2001
2002 data = fw_file->firmware->data;
2003 len = fw_file->firmware->size;
2004
2005 /* magic also includes the null byte, check that as well */
2006 magic_len = strlen(ATH10K_FIRMWARE_MAGIC) + 1;
2007
2008 if (len < magic_len) {
2009 ath10k_err(ar, "firmware file '%s/%s' too small to contain magic: %zu\n",
2010 ar->hw_params.fw.dir, name, len);
2011 ret = -EINVAL;
2012 goto err;
2013 }
2014
2015 if (memcmp(data, ATH10K_FIRMWARE_MAGIC, magic_len) != 0) {
2016 ath10k_err(ar, "invalid firmware magic\n");
2017 ret = -EINVAL;
2018 goto err;
2019 }
2020
2021 /* jump over the padding */
2022 magic_len = ALIGN(magic_len, 4);
2023
2024 len -= magic_len;
2025 data += magic_len;
2026
2027 /* loop elements */
2028 while (len > sizeof(struct ath10k_fw_ie)) {
2029 hdr = (struct ath10k_fw_ie *)data;
2030
2031 ie_id = le32_to_cpu(hdr->id);
2032 ie_len = le32_to_cpu(hdr->len);
2033
2034 len -= sizeof(*hdr);
2035 data += sizeof(*hdr);
2036
2037 if (len < ie_len) {
2038 ath10k_err(ar, "invalid length for FW IE %d (%zu < %zu)\n",
2039 ie_id, len, ie_len);
2040 ret = -EINVAL;
2041 goto err;
2042 }
2043
2044 switch (ie_id) {
2045 case ATH10K_FW_IE_FW_VERSION:
2046 if (ie_len > sizeof(fw_file->fw_version) - 1)
2047 break;
2048
2049 memcpy(fw_file->fw_version, data, ie_len);
2050 fw_file->fw_version[ie_len] = '\0';
2051
2052 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2053 "found fw version %s\n",
2054 fw_file->fw_version);
2055 break;
2056 case ATH10K_FW_IE_TIMESTAMP:
2057 if (ie_len != sizeof(u32))
2058 break;
2059
2060 timestamp = (__le32 *)data;
2061
2062 ath10k_dbg(ar, ATH10K_DBG_BOOT, "found fw timestamp %d\n",
2063 le32_to_cpup(timestamp));
2064 break;
2065 case ATH10K_FW_IE_FEATURES:
2066 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2067 "found firmware features ie (%zd B)\n",
2068 ie_len);
2069
2070 for (i = 0; i < ATH10K_FW_FEATURE_COUNT; i++) {
2071 index = i / 8;
2072 bit = i % 8;
2073
2074 if (index == ie_len)
2075 break;
2076
2077 if (data[index] & (1 << bit)) {
2078 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2079 "Enabling feature bit: %i\n",
2080 i);
2081 __set_bit(i, fw_file->fw_features);
2082 }
2083 }
2084
2085 ath10k_dbg_dump(ar, ATH10K_DBG_BOOT, "features", "",
2086 fw_file->fw_features,
2087 sizeof(fw_file->fw_features));
2088 break;
2089 case ATH10K_FW_IE_FW_IMAGE:
2090 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2091 "found fw image ie (%zd B)\n",
2092 ie_len);
2093
2094 fw_file->firmware_data = data;
2095 fw_file->firmware_len = ie_len;
2096
2097 break;
2098 case ATH10K_FW_IE_OTP_IMAGE:
2099 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2100 "found otp image ie (%zd B)\n",
2101 ie_len);
2102
2103 fw_file->otp_data = data;
2104 fw_file->otp_len = ie_len;
2105
2106 break;
2107 case ATH10K_FW_IE_WMI_OP_VERSION:
2108 if (ie_len != sizeof(u32))
2109 break;
2110
2111 version = (__le32 *)data;
2112
2113 fw_file->wmi_op_version = le32_to_cpup(version);
2114
2115 ath10k_dbg(ar, ATH10K_DBG_BOOT, "found fw ie wmi op version %d\n",
2116 fw_file->wmi_op_version);
2117 break;
2118 case ATH10K_FW_IE_HTT_OP_VERSION:
2119 if (ie_len != sizeof(u32))
2120 break;
2121
2122 version = (__le32 *)data;
2123
2124 fw_file->htt_op_version = le32_to_cpup(version);
2125
2126 ath10k_dbg(ar, ATH10K_DBG_BOOT, "found fw ie htt op version %d\n",
2127 fw_file->htt_op_version);
2128 break;
2129 case ATH10K_FW_IE_FW_CODE_SWAP_IMAGE:
2130 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2131 "found fw code swap image ie (%zd B)\n",
2132 ie_len);
2133 fw_file->codeswap_data = data;
2134 fw_file->codeswap_len = ie_len;
2135 break;
2136 default:
2137 ath10k_warn(ar, "Unknown FW IE: %u\n",
2138 le32_to_cpu(hdr->id));
2139 break;
2140 }
2141
2142 /* jump over the padding */
2143 ie_len = ALIGN(ie_len, 4);
2144
2145 len -= ie_len;
2146 data += ie_len;
2147 }
2148
2149 if (!test_bit(ATH10K_FW_FEATURE_NON_BMI, fw_file->fw_features) &&
2150 (!fw_file->firmware_data || !fw_file->firmware_len)) {
2151 ath10k_warn(ar, "No ATH10K_FW_IE_FW_IMAGE found from '%s/%s', skipping\n",
2152 ar->hw_params.fw.dir, name);
2153 ret = -ENOMEDIUM;
2154 goto err;
2155 }
2156
2157 return 0;
2158
2159err:
2160 ath10k_core_free_firmware_files(ar);
2161 return ret;
2162}
2163
2164static void ath10k_core_get_fw_name(struct ath10k *ar, char *fw_name,
2165 size_t fw_name_len, int fw_api)
2166{
2167 switch (ar->hif.bus) {
2168 case ATH10K_BUS_SDIO:
2169 case ATH10K_BUS_USB:
2170 scnprintf(fw_name, fw_name_len, "%s-%s-%d.bin",
2171 ATH10K_FW_FILE_BASE, ath10k_bus_str(ar->hif.bus),
2172 fw_api);
2173 break;
2174 case ATH10K_BUS_PCI:
2175 case ATH10K_BUS_AHB:
2176 case ATH10K_BUS_SNOC:
2177 scnprintf(fw_name, fw_name_len, "%s-%d.bin",
2178 ATH10K_FW_FILE_BASE, fw_api);
2179 break;
2180 }
2181}
2182
2183static int ath10k_core_fetch_firmware_files(struct ath10k *ar)
2184{
2185 int ret, i;
2186 char fw_name[100];
2187
2188 /* calibration file is optional, don't check for any errors */
2189 ath10k_fetch_cal_file(ar);
2190
2191 for (i = ATH10K_FW_API_MAX; i >= ATH10K_FW_API_MIN; i--) {
2192 ar->fw_api = i;
2193 ath10k_dbg(ar, ATH10K_DBG_BOOT, "trying fw api %d\n",
2194 ar->fw_api);
2195
2196 ath10k_core_get_fw_name(ar, fw_name, sizeof(fw_name), ar->fw_api);
2197 ret = ath10k_core_fetch_firmware_api_n(ar, fw_name,
2198 &ar->normal_mode_fw.fw_file);
2199 if (!ret)
2200 goto success;
2201 }
2202
2203 /* we end up here if we couldn't fetch any firmware */
2204
2205 ath10k_err(ar, "Failed to find firmware-N.bin (N between %d and %d) from %s: %d",
2206 ATH10K_FW_API_MIN, ATH10K_FW_API_MAX, ar->hw_params.fw.dir,
2207 ret);
2208
2209 return ret;
2210
2211success:
2212 ath10k_dbg(ar, ATH10K_DBG_BOOT, "using fw api %d\n", ar->fw_api);
2213
2214 return 0;
2215}
2216
2217static int ath10k_core_pre_cal_download(struct ath10k *ar)
2218{
2219 int ret;
2220
2221 ret = ath10k_download_cal_nvmem(ar, "pre-calibration");
2222 if (ret == 0) {
2223 ar->cal_mode = ATH10K_PRE_CAL_MODE_NVMEM;
2224 goto success;
2225 } else if (ret == -EPROBE_DEFER) {
2226 return ret;
2227 }
2228
2229 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2230 "boot did not find a pre-calibration nvmem-cell, try file next: %d\n",
2231 ret);
2232
2233 ret = ath10k_download_cal_file(ar, ar->pre_cal_file);
2234 if (ret == 0) {
2235 ar->cal_mode = ATH10K_PRE_CAL_MODE_FILE;
2236 goto success;
2237 }
2238
2239 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2240 "boot did not find a pre calibration file, try DT next: %d\n",
2241 ret);
2242
2243 ret = ath10k_download_cal_dt(ar, "qcom,ath10k-pre-calibration-data");
2244 if (ret) {
2245 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2246 "unable to load pre cal data from DT: %d\n", ret);
2247 return ret;
2248 }
2249 ar->cal_mode = ATH10K_PRE_CAL_MODE_DT;
2250
2251success:
2252 ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot using calibration mode %s\n",
2253 ath10k_cal_mode_str(ar->cal_mode));
2254
2255 return 0;
2256}
2257
2258static int ath10k_core_pre_cal_config(struct ath10k *ar)
2259{
2260 int ret;
2261
2262 ret = ath10k_core_pre_cal_download(ar);
2263 if (ret) {
2264 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2265 "failed to load pre cal data: %d\n", ret);
2266 return ret;
2267 }
2268
2269 ret = ath10k_core_get_board_id_from_otp(ar);
2270 if (ret) {
2271 ath10k_err(ar, "failed to get board id: %d\n", ret);
2272 return ret;
2273 }
2274
2275 ret = ath10k_download_and_run_otp(ar);
2276 if (ret) {
2277 ath10k_err(ar, "failed to run otp: %d\n", ret);
2278 return ret;
2279 }
2280
2281 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2282 "pre cal configuration done successfully\n");
2283
2284 return 0;
2285}
2286
2287static int ath10k_download_cal_data(struct ath10k *ar)
2288{
2289 int ret;
2290
2291 ret = ath10k_core_pre_cal_config(ar);
2292 if (ret == 0)
2293 return 0;
2294
2295 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2296 "pre cal download procedure failed, try cal file: %d\n",
2297 ret);
2298
2299 ret = ath10k_download_cal_nvmem(ar, "calibration");
2300 if (ret == 0) {
2301 ar->cal_mode = ATH10K_CAL_MODE_NVMEM;
2302 goto done;
2303 } else if (ret == -EPROBE_DEFER) {
2304 return ret;
2305 }
2306
2307 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2308 "boot did not find a calibration nvmem-cell, try file next: %d\n",
2309 ret);
2310
2311 ret = ath10k_download_cal_file(ar, ar->cal_file);
2312 if (ret == 0) {
2313 ar->cal_mode = ATH10K_CAL_MODE_FILE;
2314 goto done;
2315 }
2316
2317 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2318 "boot did not find a calibration file, try DT next: %d\n",
2319 ret);
2320
2321 ret = ath10k_download_cal_dt(ar, "qcom,ath10k-calibration-data");
2322 if (ret == 0) {
2323 ar->cal_mode = ATH10K_CAL_MODE_DT;
2324 goto done;
2325 }
2326
2327 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2328 "boot did not find DT entry, try target EEPROM next: %d\n",
2329 ret);
2330
2331 ret = ath10k_download_cal_eeprom(ar);
2332 if (ret == 0) {
2333 ar->cal_mode = ATH10K_CAL_MODE_EEPROM;
2334 goto done;
2335 }
2336
2337 ath10k_dbg(ar, ATH10K_DBG_BOOT,
2338 "boot did not find target EEPROM entry, try OTP next: %d\n",
2339 ret);
2340
2341 ret = ath10k_download_and_run_otp(ar);
2342 if (ret) {
2343 ath10k_err(ar, "failed to run otp: %d\n", ret);
2344 return ret;
2345 }
2346
2347 ar->cal_mode = ATH10K_CAL_MODE_OTP;
2348
2349done:
2350 ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot using calibration mode %s\n",
2351 ath10k_cal_mode_str(ar->cal_mode));
2352 return 0;
2353}
2354
2355static void ath10k_core_fetch_btcoex_dt(struct ath10k *ar)
2356{
2357 struct device_node *node;
2358 u8 coex_support = 0;
2359 int ret;
2360
2361 node = ar->dev->of_node;
2362 if (!node)
2363 goto out;
2364
2365 ret = of_property_read_u8(node, "qcom,coexist-support", &coex_support);
2366 if (ret) {
2367 ar->coex_support = true;
2368 goto out;
2369 }
2370
2371 if (coex_support) {
2372 ar->coex_support = true;
2373 } else {
2374 ar->coex_support = false;
2375 ar->coex_gpio_pin = -1;
2376 goto out;
2377 }
2378
2379 ret = of_property_read_u32(node, "qcom,coexist-gpio-pin",
2380 &ar->coex_gpio_pin);
2381 if (ret)
2382 ar->coex_gpio_pin = -1;
2383
2384out:
2385 ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot coex_support %d coex_gpio_pin %d\n",
2386 ar->coex_support, ar->coex_gpio_pin);
2387}
2388
2389static int ath10k_init_uart(struct ath10k *ar)
2390{
2391 int ret;
2392
2393 /*
2394 * Explicitly setting UART prints to zero as target turns it on
2395 * based on scratch registers.
2396 */
2397 ret = ath10k_bmi_write32(ar, hi_serial_enable, 0);
2398 if (ret) {
2399 ath10k_warn(ar, "could not disable UART prints (%d)\n", ret);
2400 return ret;
2401 }
2402
2403 if (!uart_print) {
2404 if (ar->hw_params.uart_pin_workaround) {
2405 ret = ath10k_bmi_write32(ar, hi_dbg_uart_txpin,
2406 ar->hw_params.uart_pin);
2407 if (ret) {
2408 ath10k_warn(ar, "failed to set UART TX pin: %d",
2409 ret);
2410 return ret;
2411 }
2412 }
2413
2414 return 0;
2415 }
2416
2417 ret = ath10k_bmi_write32(ar, hi_dbg_uart_txpin, ar->hw_params.uart_pin);
2418 if (ret) {
2419 ath10k_warn(ar, "could not enable UART prints (%d)\n", ret);
2420 return ret;
2421 }
2422
2423 ret = ath10k_bmi_write32(ar, hi_serial_enable, 1);
2424 if (ret) {
2425 ath10k_warn(ar, "could not enable UART prints (%d)\n", ret);
2426 return ret;
2427 }
2428
2429 /* Set the UART baud rate to 19200. */
2430 ret = ath10k_bmi_write32(ar, hi_desired_baud_rate, 19200);
2431 if (ret) {
2432 ath10k_warn(ar, "could not set the baud rate (%d)\n", ret);
2433 return ret;
2434 }
2435
2436 ath10k_info(ar, "UART prints enabled\n");
2437 return 0;
2438}
2439
2440static int ath10k_init_hw_params(struct ath10k *ar)
2441{
2442 const struct ath10k_hw_params *hw_params;
2443 int i;
2444
2445 for (i = 0; i < ARRAY_SIZE(ath10k_hw_params_list); i++) {
2446 hw_params = &ath10k_hw_params_list[i];
2447
2448 if (hw_params->bus == ar->hif.bus &&
2449 hw_params->id == ar->target_version &&
2450 hw_params->dev_id == ar->dev_id)
2451 break;
2452 }
2453
2454 if (i == ARRAY_SIZE(ath10k_hw_params_list)) {
2455 ath10k_err(ar, "Unsupported hardware version: 0x%x\n",
2456 ar->target_version);
2457 return -EINVAL;
2458 }
2459
2460 ar->hw_params = *hw_params;
2461
2462 ath10k_dbg(ar, ATH10K_DBG_BOOT, "Hardware name %s version 0x%x\n",
2463 ar->hw_params.name, ar->target_version);
2464
2465 return 0;
2466}
2467
2468void ath10k_core_start_recovery(struct ath10k *ar)
2469{
2470 if (test_and_set_bit(ATH10K_FLAG_RESTARTING, &ar->dev_flags)) {
2471 ath10k_warn(ar, "already restarting\n");
2472 return;
2473 }
2474
2475 queue_work(ar->workqueue, &ar->restart_work);
2476}
2477EXPORT_SYMBOL(ath10k_core_start_recovery);
2478
2479void ath10k_core_napi_enable(struct ath10k *ar)
2480{
2481 lockdep_assert_held(&ar->conf_mutex);
2482
2483 if (test_bit(ATH10K_FLAG_NAPI_ENABLED, &ar->dev_flags))
2484 return;
2485
2486 napi_enable(&ar->napi);
2487 set_bit(ATH10K_FLAG_NAPI_ENABLED, &ar->dev_flags);
2488}
2489EXPORT_SYMBOL(ath10k_core_napi_enable);
2490
2491void ath10k_core_napi_sync_disable(struct ath10k *ar)
2492{
2493 lockdep_assert_held(&ar->conf_mutex);
2494
2495 if (!test_bit(ATH10K_FLAG_NAPI_ENABLED, &ar->dev_flags))
2496 return;
2497
2498 napi_synchronize(&ar->napi);
2499 napi_disable(&ar->napi);
2500 clear_bit(ATH10K_FLAG_NAPI_ENABLED, &ar->dev_flags);
2501}
2502EXPORT_SYMBOL(ath10k_core_napi_sync_disable);
2503
2504static void ath10k_core_restart(struct work_struct *work)
2505{
2506 struct ath10k *ar = container_of(work, struct ath10k, restart_work);
2507 struct ath10k_vif *arvif;
2508 int ret;
2509
2510 set_bit(ATH10K_FLAG_CRASH_FLUSH, &ar->dev_flags);
2511
2512 /* Place a barrier to make sure the compiler doesn't reorder
2513 * CRASH_FLUSH and calling other functions.
2514 */
2515 barrier();
2516
2517 ieee80211_stop_queues(ar->hw);
2518 ath10k_drain_tx(ar);
2519 complete(&ar->scan.started);
2520 complete(&ar->scan.completed);
2521 complete(&ar->scan.on_channel);
2522 complete(&ar->offchan_tx_completed);
2523 complete(&ar->install_key_done);
2524 complete(&ar->vdev_setup_done);
2525 complete(&ar->vdev_delete_done);
2526 complete(&ar->thermal.wmi_sync);
2527 complete(&ar->bss_survey_done);
2528 wake_up(&ar->htt.empty_tx_wq);
2529 wake_up(&ar->wmi.tx_credits_wq);
2530 wake_up(&ar->peer_mapping_wq);
2531
2532 /* TODO: We can have one instance of cancelling coverage_class_work by
2533 * moving it to ath10k_halt(), so that both stop() and restart() would
2534 * call that but it takes conf_mutex() and if we call cancel_work_sync()
2535 * with conf_mutex it will deadlock.
2536 */
2537 cancel_work_sync(&ar->set_coverage_class_work);
2538
2539 mutex_lock(&ar->conf_mutex);
2540
2541 switch (ar->state) {
2542 case ATH10K_STATE_ON:
2543 ar->state = ATH10K_STATE_RESTARTING;
2544 ath10k_halt(ar);
2545 ath10k_scan_finish(ar);
2546 if (ar->hw_params.hw_restart_disconnect) {
2547 list_for_each_entry(arvif, &ar->arvifs, list) {
2548 if (arvif->is_up &&
2549 arvif->vdev_type == WMI_VDEV_TYPE_STA)
2550 ieee80211_hw_restart_disconnect(arvif->vif);
2551 }
2552 }
2553
2554 ieee80211_restart_hw(ar->hw);
2555 break;
2556 case ATH10K_STATE_OFF:
2557 /* this can happen if driver is being unloaded
2558 * or if the crash happens during FW probing
2559 */
2560 ath10k_warn(ar, "cannot restart a device that hasn't been started\n");
2561 break;
2562 case ATH10K_STATE_RESTARTING:
2563 /* hw restart might be requested from multiple places */
2564 break;
2565 case ATH10K_STATE_RESTARTED:
2566 ar->state = ATH10K_STATE_WEDGED;
2567 fallthrough;
2568 case ATH10K_STATE_WEDGED:
2569 ath10k_warn(ar, "device is wedged, will not restart\n");
2570 break;
2571 case ATH10K_STATE_UTF:
2572 ath10k_warn(ar, "firmware restart in UTF mode not supported\n");
2573 break;
2574 }
2575
2576 mutex_unlock(&ar->conf_mutex);
2577
2578 ret = ath10k_coredump_submit(ar);
2579 if (ret)
2580 ath10k_warn(ar, "failed to send firmware crash dump via devcoredump: %d",
2581 ret);
2582
2583 complete(&ar->driver_recovery);
2584}
2585
2586static void ath10k_core_set_coverage_class_work(struct work_struct *work)
2587{
2588 struct ath10k *ar = container_of(work, struct ath10k,
2589 set_coverage_class_work);
2590
2591 if (ar->hw_params.hw_ops->set_coverage_class)
2592 ar->hw_params.hw_ops->set_coverage_class(ar, -1);
2593}
2594
2595static int ath10k_core_init_firmware_features(struct ath10k *ar)
2596{
2597 struct ath10k_fw_file *fw_file = &ar->normal_mode_fw.fw_file;
2598 int max_num_peers;
2599
2600 if (test_bit(ATH10K_FW_FEATURE_WMI_10_2, fw_file->fw_features) &&
2601 !test_bit(ATH10K_FW_FEATURE_WMI_10X, fw_file->fw_features)) {
2602 ath10k_err(ar, "feature bits corrupted: 10.2 feature requires 10.x feature to be set as well");
2603 return -EINVAL;
2604 }
2605
2606 if (fw_file->wmi_op_version >= ATH10K_FW_WMI_OP_VERSION_MAX) {
2607 ath10k_err(ar, "unsupported WMI OP version (max %d): %d\n",
2608 ATH10K_FW_WMI_OP_VERSION_MAX, fw_file->wmi_op_version);
2609 return -EINVAL;
2610 }
2611
2612 ar->wmi.rx_decap_mode = ATH10K_HW_TXRX_NATIVE_WIFI;
2613 switch (ath10k_cryptmode_param) {
2614 case ATH10K_CRYPT_MODE_HW:
2615 clear_bit(ATH10K_FLAG_RAW_MODE, &ar->dev_flags);
2616 clear_bit(ATH10K_FLAG_HW_CRYPTO_DISABLED, &ar->dev_flags);
2617 break;
2618 case ATH10K_CRYPT_MODE_SW:
2619 if (!test_bit(ATH10K_FW_FEATURE_RAW_MODE_SUPPORT,
2620 fw_file->fw_features)) {
2621 ath10k_err(ar, "cryptmode > 0 requires raw mode support from firmware");
2622 return -EINVAL;
2623 }
2624
2625 set_bit(ATH10K_FLAG_RAW_MODE, &ar->dev_flags);
2626 set_bit(ATH10K_FLAG_HW_CRYPTO_DISABLED, &ar->dev_flags);
2627 break;
2628 default:
2629 ath10k_info(ar, "invalid cryptmode: %d\n",
2630 ath10k_cryptmode_param);
2631 return -EINVAL;
2632 }
2633
2634 ar->htt.max_num_amsdu = ATH10K_HTT_MAX_NUM_AMSDU_DEFAULT;
2635 ar->htt.max_num_ampdu = ATH10K_HTT_MAX_NUM_AMPDU_DEFAULT;
2636
2637 if (ath10k_frame_mode == ATH10K_HW_TXRX_RAW) {
2638 if (!test_bit(ATH10K_FW_FEATURE_RAW_MODE_SUPPORT,
2639 fw_file->fw_features)) {
2640 ath10k_err(ar, "rawmode = 1 requires support from firmware");
2641 return -EINVAL;
2642 }
2643 set_bit(ATH10K_FLAG_RAW_MODE, &ar->dev_flags);
2644 }
2645
2646 if (test_bit(ATH10K_FLAG_RAW_MODE, &ar->dev_flags)) {
2647 ar->wmi.rx_decap_mode = ATH10K_HW_TXRX_RAW;
2648
2649 /* Workaround:
2650 *
2651 * Firmware A-MSDU aggregation breaks with RAW Tx encap mode
2652 * and causes enormous performance issues (malformed frames,
2653 * etc).
2654 *
2655 * Disabling A-MSDU makes RAW mode stable with heavy traffic
2656 * albeit a bit slower compared to regular operation.
2657 */
2658 ar->htt.max_num_amsdu = 1;
2659 }
2660
2661 /* Backwards compatibility for firmwares without
2662 * ATH10K_FW_IE_WMI_OP_VERSION.
2663 */
2664 if (fw_file->wmi_op_version == ATH10K_FW_WMI_OP_VERSION_UNSET) {
2665 if (test_bit(ATH10K_FW_FEATURE_WMI_10X, fw_file->fw_features)) {
2666 if (test_bit(ATH10K_FW_FEATURE_WMI_10_2,
2667 fw_file->fw_features))
2668 fw_file->wmi_op_version = ATH10K_FW_WMI_OP_VERSION_10_2;
2669 else
2670 fw_file->wmi_op_version = ATH10K_FW_WMI_OP_VERSION_10_1;
2671 } else {
2672 fw_file->wmi_op_version = ATH10K_FW_WMI_OP_VERSION_MAIN;
2673 }
2674 }
2675
2676 switch (fw_file->wmi_op_version) {
2677 case ATH10K_FW_WMI_OP_VERSION_MAIN:
2678 max_num_peers = TARGET_NUM_PEERS;
2679 ar->max_num_stations = TARGET_NUM_STATIONS;
2680 ar->max_num_vdevs = TARGET_NUM_VDEVS;
2681 ar->htt.max_num_pending_tx = TARGET_NUM_MSDU_DESC;
2682 ar->fw_stats_req_mask = WMI_STAT_PDEV | WMI_STAT_VDEV |
2683 WMI_STAT_PEER;
2684 ar->max_spatial_stream = WMI_MAX_SPATIAL_STREAM;
2685 break;
2686 case ATH10K_FW_WMI_OP_VERSION_10_1:
2687 case ATH10K_FW_WMI_OP_VERSION_10_2:
2688 case ATH10K_FW_WMI_OP_VERSION_10_2_4:
2689 if (ath10k_peer_stats_enabled(ar)) {
2690 max_num_peers = TARGET_10X_TX_STATS_NUM_PEERS;
2691 ar->max_num_stations = TARGET_10X_TX_STATS_NUM_STATIONS;
2692 } else {
2693 max_num_peers = TARGET_10X_NUM_PEERS;
2694 ar->max_num_stations = TARGET_10X_NUM_STATIONS;
2695 }
2696 ar->max_num_vdevs = TARGET_10X_NUM_VDEVS;
2697 ar->htt.max_num_pending_tx = TARGET_10X_NUM_MSDU_DESC;
2698 ar->fw_stats_req_mask = WMI_STAT_PEER;
2699 ar->max_spatial_stream = WMI_MAX_SPATIAL_STREAM;
2700 break;
2701 case ATH10K_FW_WMI_OP_VERSION_TLV:
2702 max_num_peers = TARGET_TLV_NUM_PEERS;
2703 ar->max_num_stations = TARGET_TLV_NUM_STATIONS;
2704 ar->max_num_vdevs = TARGET_TLV_NUM_VDEVS;
2705 ar->max_num_tdls_vdevs = TARGET_TLV_NUM_TDLS_VDEVS;
2706 if (ar->hif.bus == ATH10K_BUS_SDIO)
2707 ar->htt.max_num_pending_tx =
2708 TARGET_TLV_NUM_MSDU_DESC_HL;
2709 else
2710 ar->htt.max_num_pending_tx = TARGET_TLV_NUM_MSDU_DESC;
2711 ar->wow.max_num_patterns = TARGET_TLV_NUM_WOW_PATTERNS;
2712 ar->fw_stats_req_mask = WMI_TLV_STAT_PDEV | WMI_TLV_STAT_VDEV |
2713 WMI_TLV_STAT_PEER | WMI_TLV_STAT_PEER_EXTD;
2714 ar->max_spatial_stream = WMI_MAX_SPATIAL_STREAM;
2715 ar->wmi.mgmt_max_num_pending_tx = TARGET_TLV_MGMT_NUM_MSDU_DESC;
2716 break;
2717 case ATH10K_FW_WMI_OP_VERSION_10_4:
2718 max_num_peers = TARGET_10_4_NUM_PEERS;
2719 ar->max_num_stations = TARGET_10_4_NUM_STATIONS;
2720 ar->num_active_peers = TARGET_10_4_ACTIVE_PEERS;
2721 ar->max_num_vdevs = TARGET_10_4_NUM_VDEVS;
2722 ar->num_tids = TARGET_10_4_TGT_NUM_TIDS;
2723 ar->fw_stats_req_mask = WMI_10_4_STAT_PEER |
2724 WMI_10_4_STAT_PEER_EXTD |
2725 WMI_10_4_STAT_VDEV_EXTD;
2726 ar->max_spatial_stream = ar->hw_params.max_spatial_stream;
2727 ar->max_num_tdls_vdevs = TARGET_10_4_NUM_TDLS_VDEVS;
2728
2729 if (test_bit(ATH10K_FW_FEATURE_PEER_FLOW_CONTROL,
2730 fw_file->fw_features))
2731 ar->htt.max_num_pending_tx = TARGET_10_4_NUM_MSDU_DESC_PFC;
2732 else
2733 ar->htt.max_num_pending_tx = TARGET_10_4_NUM_MSDU_DESC;
2734 break;
2735 case ATH10K_FW_WMI_OP_VERSION_UNSET:
2736 case ATH10K_FW_WMI_OP_VERSION_MAX:
2737 default:
2738 WARN_ON(1);
2739 return -EINVAL;
2740 }
2741
2742 if (ar->hw_params.num_peers)
2743 ar->max_num_peers = ar->hw_params.num_peers;
2744 else
2745 ar->max_num_peers = max_num_peers;
2746
2747 /* Backwards compatibility for firmwares without
2748 * ATH10K_FW_IE_HTT_OP_VERSION.
2749 */
2750 if (fw_file->htt_op_version == ATH10K_FW_HTT_OP_VERSION_UNSET) {
2751 switch (fw_file->wmi_op_version) {
2752 case ATH10K_FW_WMI_OP_VERSION_MAIN:
2753 fw_file->htt_op_version = ATH10K_FW_HTT_OP_VERSION_MAIN;
2754 break;
2755 case ATH10K_FW_WMI_OP_VERSION_10_1:
2756 case ATH10K_FW_WMI_OP_VERSION_10_2:
2757 case ATH10K_FW_WMI_OP_VERSION_10_2_4:
2758 fw_file->htt_op_version = ATH10K_FW_HTT_OP_VERSION_10_1;
2759 break;
2760 case ATH10K_FW_WMI_OP_VERSION_TLV:
2761 fw_file->htt_op_version = ATH10K_FW_HTT_OP_VERSION_TLV;
2762 break;
2763 case ATH10K_FW_WMI_OP_VERSION_10_4:
2764 case ATH10K_FW_WMI_OP_VERSION_UNSET:
2765 case ATH10K_FW_WMI_OP_VERSION_MAX:
2766 ath10k_err(ar, "htt op version not found from fw meta data");
2767 return -EINVAL;
2768 }
2769 }
2770
2771 return 0;
2772}
2773
2774static int ath10k_core_reset_rx_filter(struct ath10k *ar)
2775{
2776 int ret;
2777 int vdev_id;
2778 int vdev_type;
2779 int vdev_subtype;
2780 const u8 *vdev_addr;
2781
2782 vdev_id = 0;
2783 vdev_type = WMI_VDEV_TYPE_STA;
2784 vdev_subtype = ath10k_wmi_get_vdev_subtype(ar, WMI_VDEV_SUBTYPE_NONE);
2785 vdev_addr = ar->mac_addr;
2786
2787 ret = ath10k_wmi_vdev_create(ar, vdev_id, vdev_type, vdev_subtype,
2788 vdev_addr);
2789 if (ret) {
2790 ath10k_err(ar, "failed to create dummy vdev: %d\n", ret);
2791 return ret;
2792 }
2793
2794 ret = ath10k_wmi_vdev_delete(ar, vdev_id);
2795 if (ret) {
2796 ath10k_err(ar, "failed to delete dummy vdev: %d\n", ret);
2797 return ret;
2798 }
2799
2800 /* WMI and HTT may use separate HIF pipes and are not guaranteed to be
2801 * serialized properly implicitly.
2802 *
2803 * Moreover (most) WMI commands have no explicit acknowledges. It is
2804 * possible to infer it implicitly by poking firmware with echo
2805 * command - getting a reply means all preceding comments have been
2806 * (mostly) processed.
2807 *
2808 * In case of vdev create/delete this is sufficient.
2809 *
2810 * Without this it's possible to end up with a race when HTT Rx ring is
2811 * started before vdev create/delete hack is complete allowing a short
2812 * window of opportunity to receive (and Tx ACK) a bunch of frames.
2813 */
2814 ret = ath10k_wmi_barrier(ar);
2815 if (ret) {
2816 ath10k_err(ar, "failed to ping firmware: %d\n", ret);
2817 return ret;
2818 }
2819
2820 return 0;
2821}
2822
2823static int ath10k_core_compat_services(struct ath10k *ar)
2824{
2825 struct ath10k_fw_file *fw_file = &ar->normal_mode_fw.fw_file;
2826
2827 /* all 10.x firmware versions support thermal throttling but don't
2828 * advertise the support via service flags so we have to hardcode
2829 * it here
2830 */
2831 switch (fw_file->wmi_op_version) {
2832 case ATH10K_FW_WMI_OP_VERSION_10_1:
2833 case ATH10K_FW_WMI_OP_VERSION_10_2:
2834 case ATH10K_FW_WMI_OP_VERSION_10_2_4:
2835 case ATH10K_FW_WMI_OP_VERSION_10_4:
2836 set_bit(WMI_SERVICE_THERM_THROT, ar->wmi.svc_map);
2837 break;
2838 default:
2839 break;
2840 }
2841
2842 return 0;
2843}
2844
2845#define TGT_IRAM_READ_PER_ITR (8 * 1024)
2846
2847static int ath10k_core_copy_target_iram(struct ath10k *ar)
2848{
2849 const struct ath10k_hw_mem_layout *hw_mem;
2850 const struct ath10k_mem_region *tmp, *mem_region = NULL;
2851 dma_addr_t paddr;
2852 void *vaddr = NULL;
2853 u8 num_read_itr;
2854 int i, ret;
2855 u32 len, remaining_len;
2856
2857 /* copy target iram feature must work also when
2858 * ATH10K_FW_CRASH_DUMP_RAM_DATA is disabled, so
2859 * _ath10k_coredump_get_mem_layout() to accomplist that
2860 */
2861 hw_mem = _ath10k_coredump_get_mem_layout(ar);
2862 if (!hw_mem)
2863 /* if CONFIG_DEV_COREDUMP is disabled we get NULL, then
2864 * just silently disable the feature by doing nothing
2865 */
2866 return 0;
2867
2868 for (i = 0; i < hw_mem->region_table.size; i++) {
2869 tmp = &hw_mem->region_table.regions[i];
2870 if (tmp->type == ATH10K_MEM_REGION_TYPE_REG) {
2871 mem_region = tmp;
2872 break;
2873 }
2874 }
2875
2876 if (!mem_region)
2877 return -ENOMEM;
2878
2879 for (i = 0; i < ar->wmi.num_mem_chunks; i++) {
2880 if (ar->wmi.mem_chunks[i].req_id ==
2881 WMI_IRAM_RECOVERY_HOST_MEM_REQ_ID) {
2882 vaddr = ar->wmi.mem_chunks[i].vaddr;
2883 len = ar->wmi.mem_chunks[i].len;
2884 break;
2885 }
2886 }
2887
2888 if (!vaddr || !len) {
2889 ath10k_warn(ar, "No allocated memory for IRAM back up");
2890 return -ENOMEM;
2891 }
2892
2893 len = (len < mem_region->len) ? len : mem_region->len;
2894 paddr = mem_region->start;
2895 num_read_itr = len / TGT_IRAM_READ_PER_ITR;
2896 remaining_len = len % TGT_IRAM_READ_PER_ITR;
2897 for (i = 0; i < num_read_itr; i++) {
2898 ret = ath10k_hif_diag_read(ar, paddr, vaddr,
2899 TGT_IRAM_READ_PER_ITR);
2900 if (ret) {
2901 ath10k_warn(ar, "failed to copy firmware IRAM contents: %d",
2902 ret);
2903 return ret;
2904 }
2905
2906 paddr += TGT_IRAM_READ_PER_ITR;
2907 vaddr += TGT_IRAM_READ_PER_ITR;
2908 }
2909
2910 if (remaining_len) {
2911 ret = ath10k_hif_diag_read(ar, paddr, vaddr, remaining_len);
2912 if (ret) {
2913 ath10k_warn(ar, "failed to copy firmware IRAM contents: %d",
2914 ret);
2915 return ret;
2916 }
2917 }
2918
2919 ath10k_dbg(ar, ATH10K_DBG_BOOT, "target IRAM back up completed\n");
2920
2921 return 0;
2922}
2923
2924int ath10k_core_start(struct ath10k *ar, enum ath10k_firmware_mode mode,
2925 const struct ath10k_fw_components *fw)
2926{
2927 int status;
2928 u32 val;
2929
2930 lockdep_assert_held(&ar->conf_mutex);
2931
2932 clear_bit(ATH10K_FLAG_CRASH_FLUSH, &ar->dev_flags);
2933
2934 ar->running_fw = fw;
2935
2936 if (!test_bit(ATH10K_FW_FEATURE_NON_BMI,
2937 ar->running_fw->fw_file.fw_features)) {
2938 ath10k_bmi_start(ar);
2939
2940 /* Enable hardware clock to speed up firmware download */
2941 if (ar->hw_params.hw_ops->enable_pll_clk) {
2942 status = ar->hw_params.hw_ops->enable_pll_clk(ar);
2943 ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot enable pll ret %d\n",
2944 status);
2945 }
2946
2947 if (ath10k_init_configure_target(ar)) {
2948 status = -EINVAL;
2949 goto err;
2950 }
2951
2952 status = ath10k_download_cal_data(ar);
2953 if (status)
2954 goto err;
2955
2956 /* Some of qca988x solutions are having global reset issue
2957 * during target initialization. Bypassing PLL setting before
2958 * downloading firmware and letting the SoC run on REF_CLK is
2959 * fixing the problem. Corresponding firmware change is also
2960 * needed to set the clock source once the target is
2961 * initialized.
2962 */
2963 if (test_bit(ATH10K_FW_FEATURE_SUPPORTS_SKIP_CLOCK_INIT,
2964 ar->running_fw->fw_file.fw_features)) {
2965 status = ath10k_bmi_write32(ar, hi_skip_clock_init, 1);
2966 if (status) {
2967 ath10k_err(ar, "could not write to skip_clock_init: %d\n",
2968 status);
2969 goto err;
2970 }
2971 }
2972
2973 status = ath10k_download_fw(ar);
2974 if (status)
2975 goto err;
2976
2977 status = ath10k_init_uart(ar);
2978 if (status)
2979 goto err;
2980
2981 if (ar->hif.bus == ATH10K_BUS_SDIO) {
2982 status = ath10k_init_sdio(ar, mode);
2983 if (status) {
2984 ath10k_err(ar, "failed to init SDIO: %d\n", status);
2985 goto err;
2986 }
2987 }
2988 }
2989
2990 ar->htc.htc_ops.target_send_suspend_complete =
2991 ath10k_send_suspend_complete;
2992
2993 status = ath10k_htc_init(ar);
2994 if (status) {
2995 ath10k_err(ar, "could not init HTC (%d)\n", status);
2996 goto err;
2997 }
2998
2999 if (!test_bit(ATH10K_FW_FEATURE_NON_BMI,
3000 ar->running_fw->fw_file.fw_features)) {
3001 status = ath10k_bmi_done(ar);
3002 if (status)
3003 goto err;
3004 }
3005
3006 status = ath10k_wmi_attach(ar);
3007 if (status) {
3008 ath10k_err(ar, "WMI attach failed: %d\n", status);
3009 goto err;
3010 }
3011
3012 status = ath10k_htt_init(ar);
3013 if (status) {
3014 ath10k_err(ar, "failed to init htt: %d\n", status);
3015 goto err_wmi_detach;
3016 }
3017
3018 status = ath10k_htt_tx_start(&ar->htt);
3019 if (status) {
3020 ath10k_err(ar, "failed to alloc htt tx: %d\n", status);
3021 goto err_wmi_detach;
3022 }
3023
3024 /* If firmware indicates Full Rx Reorder support it must be used in a
3025 * slightly different manner. Let HTT code know.
3026 */
3027 ar->htt.rx_ring.in_ord_rx = !!(test_bit(WMI_SERVICE_RX_FULL_REORDER,
3028 ar->wmi.svc_map));
3029
3030 status = ath10k_htt_rx_alloc(&ar->htt);
3031 if (status) {
3032 ath10k_err(ar, "failed to alloc htt rx: %d\n", status);
3033 goto err_htt_tx_detach;
3034 }
3035
3036 status = ath10k_hif_start(ar);
3037 if (status) {
3038 ath10k_err(ar, "could not start HIF: %d\n", status);
3039 goto err_htt_rx_detach;
3040 }
3041
3042 status = ath10k_htc_wait_target(&ar->htc);
3043 if (status) {
3044 ath10k_err(ar, "failed to connect to HTC: %d\n", status);
3045 goto err_hif_stop;
3046 }
3047
3048 status = ath10k_hif_start_post(ar);
3049 if (status) {
3050 ath10k_err(ar, "failed to swap mailbox: %d\n", status);
3051 goto err_hif_stop;
3052 }
3053
3054 if (mode == ATH10K_FIRMWARE_MODE_NORMAL) {
3055 status = ath10k_htt_connect(&ar->htt);
3056 if (status) {
3057 ath10k_err(ar, "failed to connect htt (%d)\n", status);
3058 goto err_hif_stop;
3059 }
3060 }
3061
3062 status = ath10k_wmi_connect(ar);
3063 if (status) {
3064 ath10k_err(ar, "could not connect wmi: %d\n", status);
3065 goto err_hif_stop;
3066 }
3067
3068 status = ath10k_htc_start(&ar->htc);
3069 if (status) {
3070 ath10k_err(ar, "failed to start htc: %d\n", status);
3071 goto err_hif_stop;
3072 }
3073
3074 if (mode == ATH10K_FIRMWARE_MODE_NORMAL) {
3075 status = ath10k_wmi_wait_for_service_ready(ar);
3076 if (status) {
3077 ath10k_warn(ar, "wmi service ready event not received");
3078 goto err_hif_stop;
3079 }
3080 }
3081
3082 ath10k_dbg(ar, ATH10K_DBG_BOOT, "firmware %s booted\n",
3083 ar->hw->wiphy->fw_version);
3084
3085 if (test_bit(ATH10K_FW_FEATURE_IRAM_RECOVERY,
3086 ar->running_fw->fw_file.fw_features)) {
3087 status = ath10k_core_copy_target_iram(ar);
3088 if (status) {
3089 ath10k_warn(ar, "failed to copy target iram contents: %d",
3090 status);
3091 goto err_hif_stop;
3092 }
3093 }
3094
3095 if (test_bit(WMI_SERVICE_EXT_RES_CFG_SUPPORT, ar->wmi.svc_map) &&
3096 mode == ATH10K_FIRMWARE_MODE_NORMAL) {
3097 val = 0;
3098 if (ath10k_peer_stats_enabled(ar))
3099 val = WMI_10_4_PEER_STATS;
3100
3101 /* Enable vdev stats by default */
3102 val |= WMI_10_4_VDEV_STATS;
3103
3104 if (test_bit(WMI_SERVICE_BSS_CHANNEL_INFO_64, ar->wmi.svc_map))
3105 val |= WMI_10_4_BSS_CHANNEL_INFO_64;
3106
3107 ath10k_core_fetch_btcoex_dt(ar);
3108
3109 /* 10.4 firmware supports BT-Coex without reloading firmware
3110 * via pdev param. To support Bluetooth coexistence pdev param,
3111 * WMI_COEX_GPIO_SUPPORT of extended resource config should be
3112 * enabled always.
3113 *
3114 * We can still enable BTCOEX if firmware has the support
3115 * even though btceox_support value is
3116 * ATH10K_DT_BTCOEX_NOT_FOUND
3117 */
3118
3119 if (test_bit(WMI_SERVICE_COEX_GPIO, ar->wmi.svc_map) &&
3120 test_bit(ATH10K_FW_FEATURE_BTCOEX_PARAM,
3121 ar->running_fw->fw_file.fw_features) &&
3122 ar->coex_support)
3123 val |= WMI_10_4_COEX_GPIO_SUPPORT;
3124
3125 if (test_bit(WMI_SERVICE_TDLS_EXPLICIT_MODE_ONLY,
3126 ar->wmi.svc_map))
3127 val |= WMI_10_4_TDLS_EXPLICIT_MODE_ONLY;
3128
3129 if (test_bit(WMI_SERVICE_TDLS_UAPSD_BUFFER_STA,
3130 ar->wmi.svc_map))
3131 val |= WMI_10_4_TDLS_UAPSD_BUFFER_STA;
3132
3133 if (test_bit(WMI_SERVICE_TX_DATA_ACK_RSSI,
3134 ar->wmi.svc_map))
3135 val |= WMI_10_4_TX_DATA_ACK_RSSI;
3136
3137 if (test_bit(WMI_SERVICE_REPORT_AIRTIME, ar->wmi.svc_map))
3138 val |= WMI_10_4_REPORT_AIRTIME;
3139
3140 if (test_bit(WMI_SERVICE_EXT_PEER_TID_CONFIGS_SUPPORT,
3141 ar->wmi.svc_map))
3142 val |= WMI_10_4_EXT_PEER_TID_CONFIGS_SUPPORT;
3143
3144 status = ath10k_mac_ext_resource_config(ar, val);
3145 if (status) {
3146 ath10k_err(ar,
3147 "failed to send ext resource cfg command : %d\n",
3148 status);
3149 goto err_hif_stop;
3150 }
3151 }
3152
3153 status = ath10k_wmi_cmd_init(ar);
3154 if (status) {
3155 ath10k_err(ar, "could not send WMI init command (%d)\n",
3156 status);
3157 goto err_hif_stop;
3158 }
3159
3160 status = ath10k_wmi_wait_for_unified_ready(ar);
3161 if (status) {
3162 ath10k_err(ar, "wmi unified ready event not received\n");
3163 goto err_hif_stop;
3164 }
3165
3166 status = ath10k_core_compat_services(ar);
3167 if (status) {
3168 ath10k_err(ar, "compat services failed: %d\n", status);
3169 goto err_hif_stop;
3170 }
3171
3172 status = ath10k_wmi_pdev_set_base_macaddr(ar, ar->mac_addr);
3173 if (status && status != -EOPNOTSUPP) {
3174 ath10k_err(ar,
3175 "failed to set base mac address: %d\n", status);
3176 goto err_hif_stop;
3177 }
3178
3179 /* Some firmware revisions do not properly set up hardware rx filter
3180 * registers.
3181 *
3182 * A known example from QCA9880 and 10.2.4 is that MAC_PCU_ADDR1_MASK
3183 * is filled with 0s instead of 1s allowing HW to respond with ACKs to
3184 * any frames that matches MAC_PCU_RX_FILTER which is also
3185 * misconfigured to accept anything.
3186 *
3187 * The ADDR1 is programmed using internal firmware structure field and
3188 * can't be (easily/sanely) reached from the driver explicitly. It is
3189 * possible to implicitly make it correct by creating a dummy vdev and
3190 * then deleting it.
3191 */
3192 if (ar->hw_params.hw_filter_reset_required &&
3193 mode == ATH10K_FIRMWARE_MODE_NORMAL) {
3194 status = ath10k_core_reset_rx_filter(ar);
3195 if (status) {
3196 ath10k_err(ar,
3197 "failed to reset rx filter: %d\n", status);
3198 goto err_hif_stop;
3199 }
3200 }
3201
3202 status = ath10k_htt_rx_ring_refill(ar);
3203 if (status) {
3204 ath10k_err(ar, "failed to refill htt rx ring: %d\n", status);
3205 goto err_hif_stop;
3206 }
3207
3208 if (ar->max_num_vdevs >= 64)
3209 ar->free_vdev_map = 0xFFFFFFFFFFFFFFFFLL;
3210 else
3211 ar->free_vdev_map = (1LL << ar->max_num_vdevs) - 1;
3212
3213 INIT_LIST_HEAD(&ar->arvifs);
3214
3215 /* we don't care about HTT in UTF mode */
3216 if (mode == ATH10K_FIRMWARE_MODE_NORMAL) {
3217 status = ath10k_htt_setup(&ar->htt);
3218 if (status) {
3219 ath10k_err(ar, "failed to setup htt: %d\n", status);
3220 goto err_hif_stop;
3221 }
3222 }
3223
3224 status = ath10k_debug_start(ar);
3225 if (status)
3226 goto err_hif_stop;
3227
3228 status = ath10k_hif_set_target_log_mode(ar, fw_diag_log);
3229 if (status && status != -EOPNOTSUPP) {
3230 ath10k_warn(ar, "set target log mode failed: %d\n", status);
3231 goto err_hif_stop;
3232 }
3233
3234 return 0;
3235
3236err_hif_stop:
3237 ath10k_hif_stop(ar);
3238err_htt_rx_detach:
3239 ath10k_htt_rx_free(&ar->htt);
3240err_htt_tx_detach:
3241 ath10k_htt_tx_free(&ar->htt);
3242err_wmi_detach:
3243 ath10k_wmi_detach(ar);
3244err:
3245 return status;
3246}
3247EXPORT_SYMBOL(ath10k_core_start);
3248
3249int ath10k_wait_for_suspend(struct ath10k *ar, u32 suspend_opt)
3250{
3251 int ret;
3252 unsigned long time_left;
3253
3254 reinit_completion(&ar->target_suspend);
3255
3256 ret = ath10k_wmi_pdev_suspend_target(ar, suspend_opt);
3257 if (ret) {
3258 ath10k_warn(ar, "could not suspend target (%d)\n", ret);
3259 return ret;
3260 }
3261
3262 time_left = wait_for_completion_timeout(&ar->target_suspend, 1 * HZ);
3263
3264 if (!time_left) {
3265 ath10k_warn(ar, "suspend timed out - target pause event never came\n");
3266 return -ETIMEDOUT;
3267 }
3268
3269 return 0;
3270}
3271
3272void ath10k_core_stop(struct ath10k *ar)
3273{
3274 lockdep_assert_held(&ar->conf_mutex);
3275 ath10k_debug_stop(ar);
3276
3277 /* try to suspend target */
3278 if (ar->state != ATH10K_STATE_RESTARTING &&
3279 ar->state != ATH10K_STATE_UTF)
3280 ath10k_wait_for_suspend(ar, WMI_PDEV_SUSPEND_AND_DISABLE_INTR);
3281
3282 ath10k_hif_stop(ar);
3283 ath10k_htt_tx_stop(&ar->htt);
3284 ath10k_htt_rx_free(&ar->htt);
3285 ath10k_wmi_detach(ar);
3286
3287 ar->id.bmi_ids_valid = false;
3288}
3289EXPORT_SYMBOL(ath10k_core_stop);
3290
3291/* mac80211 manages fw/hw initialization through start/stop hooks. However in
3292 * order to know what hw capabilities should be advertised to mac80211 it is
3293 * necessary to load the firmware (and tear it down immediately since start
3294 * hook will try to init it again) before registering
3295 */
3296static int ath10k_core_probe_fw(struct ath10k *ar)
3297{
3298 struct bmi_target_info target_info;
3299 int ret = 0;
3300
3301 ret = ath10k_hif_power_up(ar, ATH10K_FIRMWARE_MODE_NORMAL);
3302 if (ret) {
3303 ath10k_err(ar, "could not power on hif bus (%d)\n", ret);
3304 return ret;
3305 }
3306
3307 switch (ar->hif.bus) {
3308 case ATH10K_BUS_SDIO:
3309 memset(&target_info, 0, sizeof(target_info));
3310 ret = ath10k_bmi_get_target_info_sdio(ar, &target_info);
3311 if (ret) {
3312 ath10k_err(ar, "could not get target info (%d)\n", ret);
3313 goto err_power_down;
3314 }
3315 ar->target_version = target_info.version;
3316 ar->hw->wiphy->hw_version = target_info.version;
3317 break;
3318 case ATH10K_BUS_PCI:
3319 case ATH10K_BUS_AHB:
3320 case ATH10K_BUS_USB:
3321 memset(&target_info, 0, sizeof(target_info));
3322 ret = ath10k_bmi_get_target_info(ar, &target_info);
3323 if (ret) {
3324 ath10k_err(ar, "could not get target info (%d)\n", ret);
3325 goto err_power_down;
3326 }
3327 ar->target_version = target_info.version;
3328 ar->hw->wiphy->hw_version = target_info.version;
3329 break;
3330 case ATH10K_BUS_SNOC:
3331 memset(&target_info, 0, sizeof(target_info));
3332 ret = ath10k_hif_get_target_info(ar, &target_info);
3333 if (ret) {
3334 ath10k_err(ar, "could not get target info (%d)\n", ret);
3335 goto err_power_down;
3336 }
3337 ar->target_version = target_info.version;
3338 ar->hw->wiphy->hw_version = target_info.version;
3339 break;
3340 default:
3341 ath10k_err(ar, "incorrect hif bus type: %d\n", ar->hif.bus);
3342 }
3343
3344 ret = ath10k_init_hw_params(ar);
3345 if (ret) {
3346 ath10k_err(ar, "could not get hw params (%d)\n", ret);
3347 goto err_power_down;
3348 }
3349
3350 ret = ath10k_core_fetch_firmware_files(ar);
3351 if (ret) {
3352 ath10k_err(ar, "could not fetch firmware files (%d)\n", ret);
3353 goto err_power_down;
3354 }
3355
3356 BUILD_BUG_ON(sizeof(ar->hw->wiphy->fw_version) !=
3357 sizeof(ar->normal_mode_fw.fw_file.fw_version));
3358 memcpy(ar->hw->wiphy->fw_version, ar->normal_mode_fw.fw_file.fw_version,
3359 sizeof(ar->hw->wiphy->fw_version));
3360
3361 ath10k_debug_print_hwfw_info(ar);
3362
3363 if (!test_bit(ATH10K_FW_FEATURE_NON_BMI,
3364 ar->normal_mode_fw.fw_file.fw_features)) {
3365 ret = ath10k_core_pre_cal_download(ar);
3366 if (ret) {
3367 /* pre calibration data download is not necessary
3368 * for all the chipsets. Ignore failures and continue.
3369 */
3370 ath10k_dbg(ar, ATH10K_DBG_BOOT,
3371 "could not load pre cal data: %d\n", ret);
3372 }
3373
3374 ret = ath10k_core_get_board_id_from_otp(ar);
3375 if (ret && ret != -EOPNOTSUPP) {
3376 ath10k_err(ar, "failed to get board id from otp: %d\n",
3377 ret);
3378 goto err_free_firmware_files;
3379 }
3380
3381 ret = ath10k_core_check_smbios(ar);
3382 if (ret)
3383 ath10k_dbg(ar, ATH10K_DBG_BOOT, "SMBIOS bdf variant name not set.\n");
3384
3385 ret = ath10k_core_check_dt(ar);
3386 if (ret)
3387 ath10k_dbg(ar, ATH10K_DBG_BOOT, "DT bdf variant name not set.\n");
3388
3389 ret = ath10k_core_fetch_board_file(ar, ATH10K_BD_IE_BOARD);
3390 if (ret) {
3391 ath10k_err(ar, "failed to fetch board file: %d\n", ret);
3392 goto err_free_firmware_files;
3393 }
3394
3395 ath10k_debug_print_board_info(ar);
3396 }
3397
3398 device_get_mac_address(ar->dev, ar->mac_addr);
3399
3400 ret = ath10k_core_init_firmware_features(ar);
3401 if (ret) {
3402 ath10k_err(ar, "fatal problem with firmware features: %d\n",
3403 ret);
3404 goto err_free_firmware_files;
3405 }
3406
3407 if (!test_bit(ATH10K_FW_FEATURE_NON_BMI,
3408 ar->normal_mode_fw.fw_file.fw_features)) {
3409 ret = ath10k_swap_code_seg_init(ar,
3410 &ar->normal_mode_fw.fw_file);
3411 if (ret) {
3412 ath10k_err(ar, "failed to initialize code swap segment: %d\n",
3413 ret);
3414 goto err_free_firmware_files;
3415 }
3416 }
3417
3418 mutex_lock(&ar->conf_mutex);
3419
3420 ret = ath10k_core_start(ar, ATH10K_FIRMWARE_MODE_NORMAL,
3421 &ar->normal_mode_fw);
3422 if (ret) {
3423 ath10k_err(ar, "could not init core (%d)\n", ret);
3424 goto err_unlock;
3425 }
3426
3427 ath10k_debug_print_boot_info(ar);
3428 ath10k_core_stop(ar);
3429
3430 mutex_unlock(&ar->conf_mutex);
3431
3432 ath10k_hif_power_down(ar);
3433 return 0;
3434
3435err_unlock:
3436 mutex_unlock(&ar->conf_mutex);
3437
3438err_free_firmware_files:
3439 ath10k_core_free_firmware_files(ar);
3440
3441err_power_down:
3442 ath10k_hif_power_down(ar);
3443
3444 return ret;
3445}
3446
3447static void ath10k_core_register_work(struct work_struct *work)
3448{
3449 struct ath10k *ar = container_of(work, struct ath10k, register_work);
3450 int status;
3451
3452 /* peer stats are enabled by default */
3453 set_bit(ATH10K_FLAG_PEER_STATS, &ar->dev_flags);
3454
3455 status = ath10k_core_probe_fw(ar);
3456 if (status) {
3457 ath10k_err(ar, "could not probe fw (%d)\n", status);
3458 goto err;
3459 }
3460
3461 status = ath10k_mac_register(ar);
3462 if (status) {
3463 ath10k_err(ar, "could not register to mac80211 (%d)\n", status);
3464 goto err_release_fw;
3465 }
3466
3467 status = ath10k_coredump_register(ar);
3468 if (status) {
3469 ath10k_err(ar, "unable to register coredump\n");
3470 goto err_unregister_mac;
3471 }
3472
3473 status = ath10k_debug_register(ar);
3474 if (status) {
3475 ath10k_err(ar, "unable to initialize debugfs\n");
3476 goto err_unregister_coredump;
3477 }
3478
3479 status = ath10k_spectral_create(ar);
3480 if (status) {
3481 ath10k_err(ar, "failed to initialize spectral\n");
3482 goto err_debug_destroy;
3483 }
3484
3485 status = ath10k_thermal_register(ar);
3486 if (status) {
3487 ath10k_err(ar, "could not register thermal device: %d\n",
3488 status);
3489 goto err_spectral_destroy;
3490 }
3491
3492 set_bit(ATH10K_FLAG_CORE_REGISTERED, &ar->dev_flags);
3493 return;
3494
3495err_spectral_destroy:
3496 ath10k_spectral_destroy(ar);
3497err_debug_destroy:
3498 ath10k_debug_destroy(ar);
3499err_unregister_coredump:
3500 ath10k_coredump_unregister(ar);
3501err_unregister_mac:
3502 ath10k_mac_unregister(ar);
3503err_release_fw:
3504 ath10k_core_free_firmware_files(ar);
3505err:
3506 /* TODO: It's probably a good idea to release device from the driver
3507 * but calling device_release_driver() here will cause a deadlock.
3508 */
3509 return;
3510}
3511
3512int ath10k_core_register(struct ath10k *ar,
3513 const struct ath10k_bus_params *bus_params)
3514{
3515 ar->bus_param = *bus_params;
3516
3517 queue_work(ar->workqueue, &ar->register_work);
3518
3519 return 0;
3520}
3521EXPORT_SYMBOL(ath10k_core_register);
3522
3523void ath10k_core_unregister(struct ath10k *ar)
3524{
3525 cancel_work_sync(&ar->register_work);
3526
3527 if (!test_bit(ATH10K_FLAG_CORE_REGISTERED, &ar->dev_flags))
3528 return;
3529
3530 ath10k_thermal_unregister(ar);
3531 /* Stop spectral before unregistering from mac80211 to remove the
3532 * relayfs debugfs file cleanly. Otherwise the parent debugfs tree
3533 * would be already be free'd recursively, leading to a double free.
3534 */
3535 ath10k_spectral_destroy(ar);
3536
3537 /* We must unregister from mac80211 before we stop HTC and HIF.
3538 * Otherwise we will fail to submit commands to FW and mac80211 will be
3539 * unhappy about callback failures.
3540 */
3541 ath10k_mac_unregister(ar);
3542
3543 ath10k_testmode_destroy(ar);
3544
3545 ath10k_core_free_firmware_files(ar);
3546 ath10k_core_free_board_files(ar);
3547
3548 ath10k_debug_unregister(ar);
3549}
3550EXPORT_SYMBOL(ath10k_core_unregister);
3551
3552struct ath10k *ath10k_core_create(size_t priv_size, struct device *dev,
3553 enum ath10k_bus bus,
3554 enum ath10k_hw_rev hw_rev,
3555 const struct ath10k_hif_ops *hif_ops)
3556{
3557 struct ath10k *ar;
3558 int ret;
3559
3560 ar = ath10k_mac_create(priv_size);
3561 if (!ar)
3562 return NULL;
3563
3564 ar->ath_common.priv = ar;
3565 ar->ath_common.hw = ar->hw;
3566 ar->dev = dev;
3567 ar->hw_rev = hw_rev;
3568 ar->hif.ops = hif_ops;
3569 ar->hif.bus = bus;
3570
3571 switch (hw_rev) {
3572 case ATH10K_HW_QCA988X:
3573 case ATH10K_HW_QCA9887:
3574 ar->regs = &qca988x_regs;
3575 ar->hw_ce_regs = &qcax_ce_regs;
3576 ar->hw_values = &qca988x_values;
3577 break;
3578 case ATH10K_HW_QCA6174:
3579 case ATH10K_HW_QCA9377:
3580 ar->regs = &qca6174_regs;
3581 ar->hw_ce_regs = &qcax_ce_regs;
3582 ar->hw_values = &qca6174_values;
3583 break;
3584 case ATH10K_HW_QCA99X0:
3585 case ATH10K_HW_QCA9984:
3586 ar->regs = &qca99x0_regs;
3587 ar->hw_ce_regs = &qcax_ce_regs;
3588 ar->hw_values = &qca99x0_values;
3589 break;
3590 case ATH10K_HW_QCA9888:
3591 ar->regs = &qca99x0_regs;
3592 ar->hw_ce_regs = &qcax_ce_regs;
3593 ar->hw_values = &qca9888_values;
3594 break;
3595 case ATH10K_HW_QCA4019:
3596 ar->regs = &qca4019_regs;
3597 ar->hw_ce_regs = &qcax_ce_regs;
3598 ar->hw_values = &qca4019_values;
3599 break;
3600 case ATH10K_HW_WCN3990:
3601 ar->regs = &wcn3990_regs;
3602 ar->hw_ce_regs = &wcn3990_ce_regs;
3603 ar->hw_values = &wcn3990_values;
3604 break;
3605 default:
3606 ath10k_err(ar, "unsupported core hardware revision %d\n",
3607 hw_rev);
3608 ret = -ENOTSUPP;
3609 goto err_free_mac;
3610 }
3611
3612 init_completion(&ar->scan.started);
3613 init_completion(&ar->scan.completed);
3614 init_completion(&ar->scan.on_channel);
3615 init_completion(&ar->target_suspend);
3616 init_completion(&ar->driver_recovery);
3617 init_completion(&ar->wow.wakeup_completed);
3618
3619 init_completion(&ar->install_key_done);
3620 init_completion(&ar->vdev_setup_done);
3621 init_completion(&ar->vdev_delete_done);
3622 init_completion(&ar->thermal.wmi_sync);
3623 init_completion(&ar->bss_survey_done);
3624 init_completion(&ar->peer_delete_done);
3625 init_completion(&ar->peer_stats_info_complete);
3626
3627 INIT_DELAYED_WORK(&ar->scan.timeout, ath10k_scan_timeout_work);
3628
3629 ar->workqueue = create_singlethread_workqueue("ath10k_wq");
3630 if (!ar->workqueue)
3631 goto err_free_mac;
3632
3633 ar->workqueue_aux = create_singlethread_workqueue("ath10k_aux_wq");
3634 if (!ar->workqueue_aux)
3635 goto err_free_wq;
3636
3637 ar->workqueue_tx_complete =
3638 create_singlethread_workqueue("ath10k_tx_complete_wq");
3639 if (!ar->workqueue_tx_complete)
3640 goto err_free_aux_wq;
3641
3642 mutex_init(&ar->conf_mutex);
3643 mutex_init(&ar->dump_mutex);
3644 spin_lock_init(&ar->data_lock);
3645
3646 INIT_LIST_HEAD(&ar->peers);
3647 init_waitqueue_head(&ar->peer_mapping_wq);
3648 init_waitqueue_head(&ar->htt.empty_tx_wq);
3649 init_waitqueue_head(&ar->wmi.tx_credits_wq);
3650
3651 skb_queue_head_init(&ar->htt.rx_indication_head);
3652
3653 init_completion(&ar->offchan_tx_completed);
3654 INIT_WORK(&ar->offchan_tx_work, ath10k_offchan_tx_work);
3655 skb_queue_head_init(&ar->offchan_tx_queue);
3656
3657 INIT_WORK(&ar->wmi_mgmt_tx_work, ath10k_mgmt_over_wmi_tx_work);
3658 skb_queue_head_init(&ar->wmi_mgmt_tx_queue);
3659
3660 INIT_WORK(&ar->register_work, ath10k_core_register_work);
3661 INIT_WORK(&ar->restart_work, ath10k_core_restart);
3662 INIT_WORK(&ar->set_coverage_class_work,
3663 ath10k_core_set_coverage_class_work);
3664
3665 init_dummy_netdev(&ar->napi_dev);
3666
3667 ret = ath10k_coredump_create(ar);
3668 if (ret)
3669 goto err_free_tx_complete;
3670
3671 ret = ath10k_debug_create(ar);
3672 if (ret)
3673 goto err_free_coredump;
3674
3675 return ar;
3676
3677err_free_coredump:
3678 ath10k_coredump_destroy(ar);
3679err_free_tx_complete:
3680 destroy_workqueue(ar->workqueue_tx_complete);
3681err_free_aux_wq:
3682 destroy_workqueue(ar->workqueue_aux);
3683err_free_wq:
3684 destroy_workqueue(ar->workqueue);
3685err_free_mac:
3686 ath10k_mac_destroy(ar);
3687
3688 return NULL;
3689}
3690EXPORT_SYMBOL(ath10k_core_create);
3691
3692void ath10k_core_destroy(struct ath10k *ar)
3693{
3694 destroy_workqueue(ar->workqueue);
3695
3696 destroy_workqueue(ar->workqueue_aux);
3697
3698 destroy_workqueue(ar->workqueue_tx_complete);
3699
3700 ath10k_debug_destroy(ar);
3701 ath10k_coredump_destroy(ar);
3702 ath10k_htt_tx_destroy(&ar->htt);
3703 ath10k_wmi_free_host_mem(ar);
3704 ath10k_mac_destroy(ar);
3705}
3706EXPORT_SYMBOL(ath10k_core_destroy);
3707
3708MODULE_AUTHOR("Qualcomm Atheros");
3709MODULE_DESCRIPTION("Core module for Qualcomm Atheros 802.11ac wireless LAN cards.");
3710MODULE_LICENSE("Dual BSD/GPL");