Loading...
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * Driver for 93xx46 EEPROMs
4 *
5 * (C) 2011 DENX Software Engineering, Anatolij Gustschin <agust@denx.de>
6 */
7
8#include <linux/delay.h>
9#include <linux/device.h>
10#include <linux/gpio/consumer.h>
11#include <linux/kernel.h>
12#include <linux/log2.h>
13#include <linux/module.h>
14#include <linux/mutex.h>
15#include <linux/of.h>
16#include <linux/of_device.h>
17#include <linux/of_gpio.h>
18#include <linux/slab.h>
19#include <linux/spi/spi.h>
20#include <linux/nvmem-provider.h>
21#include <linux/eeprom_93xx46.h>
22
23#define OP_START 0x4
24#define OP_WRITE (OP_START | 0x1)
25#define OP_READ (OP_START | 0x2)
26#define ADDR_EWDS 0x00
27#define ADDR_ERAL 0x20
28#define ADDR_EWEN 0x30
29
30struct eeprom_93xx46_devtype_data {
31 unsigned int quirks;
32 unsigned char flags;
33};
34
35static const struct eeprom_93xx46_devtype_data at93c46_data = {
36 .flags = EE_SIZE1K,
37};
38
39static const struct eeprom_93xx46_devtype_data at93c56_data = {
40 .flags = EE_SIZE2K,
41};
42
43static const struct eeprom_93xx46_devtype_data at93c66_data = {
44 .flags = EE_SIZE4K,
45};
46
47static const struct eeprom_93xx46_devtype_data atmel_at93c46d_data = {
48 .flags = EE_SIZE1K,
49 .quirks = EEPROM_93XX46_QUIRK_SINGLE_WORD_READ |
50 EEPROM_93XX46_QUIRK_INSTRUCTION_LENGTH,
51};
52
53static const struct eeprom_93xx46_devtype_data microchip_93lc46b_data = {
54 .flags = EE_SIZE1K,
55 .quirks = EEPROM_93XX46_QUIRK_EXTRA_READ_CYCLE,
56};
57
58struct eeprom_93xx46_dev {
59 struct spi_device *spi;
60 struct eeprom_93xx46_platform_data *pdata;
61 struct mutex lock;
62 struct nvmem_config nvmem_config;
63 struct nvmem_device *nvmem;
64 int addrlen;
65 int size;
66};
67
68static inline bool has_quirk_single_word_read(struct eeprom_93xx46_dev *edev)
69{
70 return edev->pdata->quirks & EEPROM_93XX46_QUIRK_SINGLE_WORD_READ;
71}
72
73static inline bool has_quirk_instruction_length(struct eeprom_93xx46_dev *edev)
74{
75 return edev->pdata->quirks & EEPROM_93XX46_QUIRK_INSTRUCTION_LENGTH;
76}
77
78static inline bool has_quirk_extra_read_cycle(struct eeprom_93xx46_dev *edev)
79{
80 return edev->pdata->quirks & EEPROM_93XX46_QUIRK_EXTRA_READ_CYCLE;
81}
82
83static int eeprom_93xx46_read(void *priv, unsigned int off,
84 void *val, size_t count)
85{
86 struct eeprom_93xx46_dev *edev = priv;
87 char *buf = val;
88 int err = 0;
89 int bits;
90
91 if (unlikely(off >= edev->size))
92 return 0;
93 if ((off + count) > edev->size)
94 count = edev->size - off;
95 if (unlikely(!count))
96 return count;
97
98 mutex_lock(&edev->lock);
99
100 if (edev->pdata->prepare)
101 edev->pdata->prepare(edev);
102
103 /* The opcode in front of the address is three bits. */
104 bits = edev->addrlen + 3;
105
106 while (count) {
107 struct spi_message m;
108 struct spi_transfer t[2] = { { 0 } };
109 u16 cmd_addr = OP_READ << edev->addrlen;
110 size_t nbytes = count;
111
112 if (edev->pdata->flags & EE_ADDR8) {
113 cmd_addr |= off;
114 if (has_quirk_single_word_read(edev))
115 nbytes = 1;
116 } else {
117 cmd_addr |= (off >> 1);
118 if (has_quirk_single_word_read(edev))
119 nbytes = 2;
120 }
121
122 dev_dbg(&edev->spi->dev, "read cmd 0x%x, %d Hz\n",
123 cmd_addr, edev->spi->max_speed_hz);
124
125 if (has_quirk_extra_read_cycle(edev)) {
126 cmd_addr <<= 1;
127 bits += 1;
128 }
129
130 spi_message_init(&m);
131
132 t[0].tx_buf = (char *)&cmd_addr;
133 t[0].len = 2;
134 t[0].bits_per_word = bits;
135 spi_message_add_tail(&t[0], &m);
136
137 t[1].rx_buf = buf;
138 t[1].len = count;
139 t[1].bits_per_word = 8;
140 spi_message_add_tail(&t[1], &m);
141
142 err = spi_sync(edev->spi, &m);
143 /* have to wait at least Tcsl ns */
144 ndelay(250);
145
146 if (err) {
147 dev_err(&edev->spi->dev, "read %zu bytes at %d: err. %d\n",
148 nbytes, (int)off, err);
149 break;
150 }
151
152 buf += nbytes;
153 off += nbytes;
154 count -= nbytes;
155 }
156
157 if (edev->pdata->finish)
158 edev->pdata->finish(edev);
159
160 mutex_unlock(&edev->lock);
161
162 return err;
163}
164
165static int eeprom_93xx46_ew(struct eeprom_93xx46_dev *edev, int is_on)
166{
167 struct spi_message m;
168 struct spi_transfer t;
169 int bits, ret;
170 u16 cmd_addr;
171
172 /* The opcode in front of the address is three bits. */
173 bits = edev->addrlen + 3;
174
175 cmd_addr = OP_START << edev->addrlen;
176 if (edev->pdata->flags & EE_ADDR8)
177 cmd_addr |= (is_on ? ADDR_EWEN : ADDR_EWDS) << 1;
178 else
179 cmd_addr |= (is_on ? ADDR_EWEN : ADDR_EWDS);
180
181 if (has_quirk_instruction_length(edev)) {
182 cmd_addr <<= 2;
183 bits += 2;
184 }
185
186 dev_dbg(&edev->spi->dev, "ew%s cmd 0x%04x, %d bits\n",
187 is_on ? "en" : "ds", cmd_addr, bits);
188
189 spi_message_init(&m);
190 memset(&t, 0, sizeof(t));
191
192 t.tx_buf = &cmd_addr;
193 t.len = 2;
194 t.bits_per_word = bits;
195 spi_message_add_tail(&t, &m);
196
197 mutex_lock(&edev->lock);
198
199 if (edev->pdata->prepare)
200 edev->pdata->prepare(edev);
201
202 ret = spi_sync(edev->spi, &m);
203 /* have to wait at least Tcsl ns */
204 ndelay(250);
205 if (ret)
206 dev_err(&edev->spi->dev, "erase/write %sable error %d\n",
207 is_on ? "en" : "dis", ret);
208
209 if (edev->pdata->finish)
210 edev->pdata->finish(edev);
211
212 mutex_unlock(&edev->lock);
213 return ret;
214}
215
216static ssize_t
217eeprom_93xx46_write_word(struct eeprom_93xx46_dev *edev,
218 const char *buf, unsigned off)
219{
220 struct spi_message m;
221 struct spi_transfer t[2];
222 int bits, data_len, ret;
223 u16 cmd_addr;
224
225 if (unlikely(off >= edev->size))
226 return -EINVAL;
227
228 /* The opcode in front of the address is three bits. */
229 bits = edev->addrlen + 3;
230
231 cmd_addr = OP_WRITE << edev->addrlen;
232
233 if (edev->pdata->flags & EE_ADDR8) {
234 cmd_addr |= off;
235 data_len = 1;
236 } else {
237 cmd_addr |= (off >> 1);
238 data_len = 2;
239 }
240
241 dev_dbg(&edev->spi->dev, "write cmd 0x%x\n", cmd_addr);
242
243 spi_message_init(&m);
244 memset(t, 0, sizeof(t));
245
246 t[0].tx_buf = (char *)&cmd_addr;
247 t[0].len = 2;
248 t[0].bits_per_word = bits;
249 spi_message_add_tail(&t[0], &m);
250
251 t[1].tx_buf = buf;
252 t[1].len = data_len;
253 t[1].bits_per_word = 8;
254 spi_message_add_tail(&t[1], &m);
255
256 ret = spi_sync(edev->spi, &m);
257 /* have to wait program cycle time Twc ms */
258 mdelay(6);
259 return ret;
260}
261
262static int eeprom_93xx46_write(void *priv, unsigned int off,
263 void *val, size_t count)
264{
265 struct eeprom_93xx46_dev *edev = priv;
266 char *buf = val;
267 int i, ret, step = 1;
268
269 if (unlikely(off >= edev->size))
270 return -EFBIG;
271 if ((off + count) > edev->size)
272 count = edev->size - off;
273 if (unlikely(!count))
274 return count;
275
276 /* only write even number of bytes on 16-bit devices */
277 if (edev->pdata->flags & EE_ADDR16) {
278 step = 2;
279 count &= ~1;
280 }
281
282 /* erase/write enable */
283 ret = eeprom_93xx46_ew(edev, 1);
284 if (ret)
285 return ret;
286
287 mutex_lock(&edev->lock);
288
289 if (edev->pdata->prepare)
290 edev->pdata->prepare(edev);
291
292 for (i = 0; i < count; i += step) {
293 ret = eeprom_93xx46_write_word(edev, &buf[i], off + i);
294 if (ret) {
295 dev_err(&edev->spi->dev, "write failed at %d: %d\n",
296 (int)off + i, ret);
297 break;
298 }
299 }
300
301 if (edev->pdata->finish)
302 edev->pdata->finish(edev);
303
304 mutex_unlock(&edev->lock);
305
306 /* erase/write disable */
307 eeprom_93xx46_ew(edev, 0);
308 return ret;
309}
310
311static int eeprom_93xx46_eral(struct eeprom_93xx46_dev *edev)
312{
313 struct eeprom_93xx46_platform_data *pd = edev->pdata;
314 struct spi_message m;
315 struct spi_transfer t;
316 int bits, ret;
317 u16 cmd_addr;
318
319 /* The opcode in front of the address is three bits. */
320 bits = edev->addrlen + 3;
321
322 cmd_addr = OP_START << edev->addrlen;
323 if (edev->pdata->flags & EE_ADDR8)
324 cmd_addr |= ADDR_ERAL << 1;
325 else
326 cmd_addr |= ADDR_ERAL;
327
328 if (has_quirk_instruction_length(edev)) {
329 cmd_addr <<= 2;
330 bits += 2;
331 }
332
333 dev_dbg(&edev->spi->dev, "eral cmd 0x%04x, %d bits\n", cmd_addr, bits);
334
335 spi_message_init(&m);
336 memset(&t, 0, sizeof(t));
337
338 t.tx_buf = &cmd_addr;
339 t.len = 2;
340 t.bits_per_word = bits;
341 spi_message_add_tail(&t, &m);
342
343 mutex_lock(&edev->lock);
344
345 if (edev->pdata->prepare)
346 edev->pdata->prepare(edev);
347
348 ret = spi_sync(edev->spi, &m);
349 if (ret)
350 dev_err(&edev->spi->dev, "erase error %d\n", ret);
351 /* have to wait erase cycle time Tec ms */
352 mdelay(6);
353
354 if (pd->finish)
355 pd->finish(edev);
356
357 mutex_unlock(&edev->lock);
358 return ret;
359}
360
361static ssize_t eeprom_93xx46_store_erase(struct device *dev,
362 struct device_attribute *attr,
363 const char *buf, size_t count)
364{
365 struct eeprom_93xx46_dev *edev = dev_get_drvdata(dev);
366 int erase = 0, ret;
367
368 sscanf(buf, "%d", &erase);
369 if (erase) {
370 ret = eeprom_93xx46_ew(edev, 1);
371 if (ret)
372 return ret;
373 ret = eeprom_93xx46_eral(edev);
374 if (ret)
375 return ret;
376 ret = eeprom_93xx46_ew(edev, 0);
377 if (ret)
378 return ret;
379 }
380 return count;
381}
382static DEVICE_ATTR(erase, S_IWUSR, NULL, eeprom_93xx46_store_erase);
383
384static void select_assert(void *context)
385{
386 struct eeprom_93xx46_dev *edev = context;
387
388 gpiod_set_value_cansleep(edev->pdata->select, 1);
389}
390
391static void select_deassert(void *context)
392{
393 struct eeprom_93xx46_dev *edev = context;
394
395 gpiod_set_value_cansleep(edev->pdata->select, 0);
396}
397
398static const struct of_device_id eeprom_93xx46_of_table[] = {
399 { .compatible = "eeprom-93xx46", .data = &at93c46_data, },
400 { .compatible = "atmel,at93c46", .data = &at93c46_data, },
401 { .compatible = "atmel,at93c46d", .data = &atmel_at93c46d_data, },
402 { .compatible = "atmel,at93c56", .data = &at93c56_data, },
403 { .compatible = "atmel,at93c66", .data = &at93c66_data, },
404 { .compatible = "microchip,93lc46b", .data = µchip_93lc46b_data, },
405 {}
406};
407MODULE_DEVICE_TABLE(of, eeprom_93xx46_of_table);
408
409static const struct spi_device_id eeprom_93xx46_spi_ids[] = {
410 { .name = "eeprom-93xx46",
411 .driver_data = (kernel_ulong_t)&at93c46_data, },
412 { .name = "at93c46",
413 .driver_data = (kernel_ulong_t)&at93c46_data, },
414 { .name = "at93c46d",
415 .driver_data = (kernel_ulong_t)&atmel_at93c46d_data, },
416 { .name = "at93c56",
417 .driver_data = (kernel_ulong_t)&at93c56_data, },
418 { .name = "at93c66",
419 .driver_data = (kernel_ulong_t)&at93c66_data, },
420 { .name = "93lc46b",
421 .driver_data = (kernel_ulong_t)µchip_93lc46b_data, },
422 {}
423};
424MODULE_DEVICE_TABLE(spi, eeprom_93xx46_spi_ids);
425
426static int eeprom_93xx46_probe_dt(struct spi_device *spi)
427{
428 const struct of_device_id *of_id =
429 of_match_device(eeprom_93xx46_of_table, &spi->dev);
430 struct device_node *np = spi->dev.of_node;
431 struct eeprom_93xx46_platform_data *pd;
432 u32 tmp;
433 int ret;
434
435 pd = devm_kzalloc(&spi->dev, sizeof(*pd), GFP_KERNEL);
436 if (!pd)
437 return -ENOMEM;
438
439 ret = of_property_read_u32(np, "data-size", &tmp);
440 if (ret < 0) {
441 dev_err(&spi->dev, "data-size property not found\n");
442 return ret;
443 }
444
445 if (tmp == 8) {
446 pd->flags |= EE_ADDR8;
447 } else if (tmp == 16) {
448 pd->flags |= EE_ADDR16;
449 } else {
450 dev_err(&spi->dev, "invalid data-size (%d)\n", tmp);
451 return -EINVAL;
452 }
453
454 if (of_property_read_bool(np, "read-only"))
455 pd->flags |= EE_READONLY;
456
457 pd->select = devm_gpiod_get_optional(&spi->dev, "select",
458 GPIOD_OUT_LOW);
459 if (IS_ERR(pd->select))
460 return PTR_ERR(pd->select);
461
462 pd->prepare = select_assert;
463 pd->finish = select_deassert;
464 gpiod_direction_output(pd->select, 0);
465
466 if (of_id->data) {
467 const struct eeprom_93xx46_devtype_data *data = of_id->data;
468
469 pd->quirks = data->quirks;
470 pd->flags |= data->flags;
471 }
472
473 spi->dev.platform_data = pd;
474
475 return 0;
476}
477
478static int eeprom_93xx46_probe(struct spi_device *spi)
479{
480 struct eeprom_93xx46_platform_data *pd;
481 struct eeprom_93xx46_dev *edev;
482 int err;
483
484 if (spi->dev.of_node) {
485 err = eeprom_93xx46_probe_dt(spi);
486 if (err < 0)
487 return err;
488 }
489
490 pd = spi->dev.platform_data;
491 if (!pd) {
492 dev_err(&spi->dev, "missing platform data\n");
493 return -ENODEV;
494 }
495
496 edev = devm_kzalloc(&spi->dev, sizeof(*edev), GFP_KERNEL);
497 if (!edev)
498 return -ENOMEM;
499
500 if (pd->flags & EE_SIZE1K)
501 edev->size = 128;
502 else if (pd->flags & EE_SIZE2K)
503 edev->size = 256;
504 else if (pd->flags & EE_SIZE4K)
505 edev->size = 512;
506 else {
507 dev_err(&spi->dev, "unspecified size\n");
508 return -EINVAL;
509 }
510
511 if (pd->flags & EE_ADDR8)
512 edev->addrlen = ilog2(edev->size);
513 else if (pd->flags & EE_ADDR16)
514 edev->addrlen = ilog2(edev->size) - 1;
515 else {
516 dev_err(&spi->dev, "unspecified address type\n");
517 return -EINVAL;
518 }
519
520 mutex_init(&edev->lock);
521
522 edev->spi = spi;
523 edev->pdata = pd;
524
525 edev->nvmem_config.type = NVMEM_TYPE_EEPROM;
526 edev->nvmem_config.name = dev_name(&spi->dev);
527 edev->nvmem_config.dev = &spi->dev;
528 edev->nvmem_config.read_only = pd->flags & EE_READONLY;
529 edev->nvmem_config.root_only = true;
530 edev->nvmem_config.owner = THIS_MODULE;
531 edev->nvmem_config.compat = true;
532 edev->nvmem_config.base_dev = &spi->dev;
533 edev->nvmem_config.reg_read = eeprom_93xx46_read;
534 edev->nvmem_config.reg_write = eeprom_93xx46_write;
535 edev->nvmem_config.priv = edev;
536 edev->nvmem_config.stride = 4;
537 edev->nvmem_config.word_size = 1;
538 edev->nvmem_config.size = edev->size;
539
540 edev->nvmem = devm_nvmem_register(&spi->dev, &edev->nvmem_config);
541 if (IS_ERR(edev->nvmem))
542 return PTR_ERR(edev->nvmem);
543
544 dev_info(&spi->dev, "%d-bit eeprom containing %d bytes %s\n",
545 (pd->flags & EE_ADDR8) ? 8 : 16,
546 edev->size,
547 (pd->flags & EE_READONLY) ? "(readonly)" : "");
548
549 if (!(pd->flags & EE_READONLY)) {
550 if (device_create_file(&spi->dev, &dev_attr_erase))
551 dev_err(&spi->dev, "can't create erase interface\n");
552 }
553
554 spi_set_drvdata(spi, edev);
555 return 0;
556}
557
558static void eeprom_93xx46_remove(struct spi_device *spi)
559{
560 struct eeprom_93xx46_dev *edev = spi_get_drvdata(spi);
561
562 if (!(edev->pdata->flags & EE_READONLY))
563 device_remove_file(&spi->dev, &dev_attr_erase);
564}
565
566static struct spi_driver eeprom_93xx46_driver = {
567 .driver = {
568 .name = "93xx46",
569 .of_match_table = of_match_ptr(eeprom_93xx46_of_table),
570 },
571 .probe = eeprom_93xx46_probe,
572 .remove = eeprom_93xx46_remove,
573 .id_table = eeprom_93xx46_spi_ids,
574};
575
576module_spi_driver(eeprom_93xx46_driver);
577
578MODULE_LICENSE("GPL");
579MODULE_DESCRIPTION("Driver for 93xx46 EEPROMs");
580MODULE_AUTHOR("Anatolij Gustschin <agust@denx.de>");
581MODULE_ALIAS("spi:93xx46");
582MODULE_ALIAS("spi:eeprom-93xx46");
583MODULE_ALIAS("spi:93lc46b");
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * Driver for 93xx46 EEPROMs
4 *
5 * (C) 2011 DENX Software Engineering, Anatolij Gustschin <agust@denx.de>
6 */
7
8#include <linux/array_size.h>
9#include <linux/bits.h>
10#include <linux/delay.h>
11#include <linux/device.h>
12#include <linux/gpio/consumer.h>
13#include <linux/kstrtox.h>
14#include <linux/log2.h>
15#include <linux/mod_devicetable.h>
16#include <linux/module.h>
17#include <linux/mutex.h>
18#include <linux/property.h>
19#include <linux/slab.h>
20#include <linux/spi/spi.h>
21#include <linux/string_choices.h>
22
23#include <linux/nvmem-provider.h>
24
25struct eeprom_93xx46_platform_data {
26 unsigned char flags;
27#define EE_ADDR8 0x01 /* 8 bit addr. cfg */
28#define EE_ADDR16 0x02 /* 16 bit addr. cfg */
29#define EE_READONLY 0x08 /* forbid writing */
30#define EE_SIZE1K 0x10 /* 1 kb of data, that is a 93xx46 */
31#define EE_SIZE2K 0x20 /* 2 kb of data, that is a 93xx56 */
32#define EE_SIZE4K 0x40 /* 4 kb of data, that is a 93xx66 */
33
34 unsigned int quirks;
35/* Single word read transfers only; no sequential read. */
36#define EEPROM_93XX46_QUIRK_SINGLE_WORD_READ (1 << 0)
37/* Instructions such as EWEN are (addrlen + 2) in length. */
38#define EEPROM_93XX46_QUIRK_INSTRUCTION_LENGTH (1 << 1)
39/* Add extra cycle after address during a read */
40#define EEPROM_93XX46_QUIRK_EXTRA_READ_CYCLE BIT(2)
41
42 struct gpio_desc *select;
43};
44
45#define OP_START 0x4
46#define OP_WRITE (OP_START | 0x1)
47#define OP_READ (OP_START | 0x2)
48#define ADDR_EWDS 0x00
49#define ADDR_ERAL 0x20
50#define ADDR_EWEN 0x30
51
52struct eeprom_93xx46_devtype_data {
53 unsigned int quirks;
54 unsigned char flags;
55};
56
57static const struct eeprom_93xx46_devtype_data at93c46_data = {
58 .flags = EE_SIZE1K,
59};
60
61static const struct eeprom_93xx46_devtype_data at93c56_data = {
62 .flags = EE_SIZE2K,
63};
64
65static const struct eeprom_93xx46_devtype_data at93c66_data = {
66 .flags = EE_SIZE4K,
67};
68
69static const struct eeprom_93xx46_devtype_data atmel_at93c46d_data = {
70 .flags = EE_SIZE1K,
71 .quirks = EEPROM_93XX46_QUIRK_SINGLE_WORD_READ |
72 EEPROM_93XX46_QUIRK_INSTRUCTION_LENGTH,
73};
74
75static const struct eeprom_93xx46_devtype_data microchip_93lc46b_data = {
76 .flags = EE_SIZE1K,
77 .quirks = EEPROM_93XX46_QUIRK_EXTRA_READ_CYCLE,
78};
79
80struct eeprom_93xx46_dev {
81 struct spi_device *spi;
82 struct eeprom_93xx46_platform_data *pdata;
83 struct mutex lock;
84 struct nvmem_config nvmem_config;
85 struct nvmem_device *nvmem;
86 int addrlen;
87 int size;
88};
89
90static inline bool has_quirk_single_word_read(struct eeprom_93xx46_dev *edev)
91{
92 return edev->pdata->quirks & EEPROM_93XX46_QUIRK_SINGLE_WORD_READ;
93}
94
95static inline bool has_quirk_instruction_length(struct eeprom_93xx46_dev *edev)
96{
97 return edev->pdata->quirks & EEPROM_93XX46_QUIRK_INSTRUCTION_LENGTH;
98}
99
100static inline bool has_quirk_extra_read_cycle(struct eeprom_93xx46_dev *edev)
101{
102 return edev->pdata->quirks & EEPROM_93XX46_QUIRK_EXTRA_READ_CYCLE;
103}
104
105static int eeprom_93xx46_read(void *priv, unsigned int off,
106 void *val, size_t count)
107{
108 struct eeprom_93xx46_dev *edev = priv;
109 char *buf = val;
110 int err = 0;
111 int bits;
112
113 if (unlikely(off >= edev->size))
114 return 0;
115 if ((off + count) > edev->size)
116 count = edev->size - off;
117 if (unlikely(!count))
118 return count;
119
120 mutex_lock(&edev->lock);
121
122 gpiod_set_value_cansleep(edev->pdata->select, 1);
123
124 /* The opcode in front of the address is three bits. */
125 bits = edev->addrlen + 3;
126
127 while (count) {
128 struct spi_message m;
129 struct spi_transfer t[2] = {};
130 u16 cmd_addr = OP_READ << edev->addrlen;
131 size_t nbytes = count;
132
133 if (edev->pdata->flags & EE_ADDR8) {
134 cmd_addr |= off;
135 if (has_quirk_single_word_read(edev))
136 nbytes = 1;
137 } else {
138 cmd_addr |= (off >> 1);
139 if (has_quirk_single_word_read(edev))
140 nbytes = 2;
141 }
142
143 dev_dbg(&edev->spi->dev, "read cmd 0x%x, %d Hz\n",
144 cmd_addr, edev->spi->max_speed_hz);
145
146 if (has_quirk_extra_read_cycle(edev)) {
147 cmd_addr <<= 1;
148 bits += 1;
149 }
150
151 t[0].tx_buf = (char *)&cmd_addr;
152 t[0].len = 2;
153 t[0].bits_per_word = bits;
154
155 t[1].rx_buf = buf;
156 t[1].len = count;
157 t[1].bits_per_word = 8;
158
159 spi_message_init_with_transfers(&m, t, ARRAY_SIZE(t));
160
161 err = spi_sync(edev->spi, &m);
162 /* have to wait at least Tcsl ns */
163 ndelay(250);
164
165 if (err) {
166 dev_err(&edev->spi->dev, "read %zu bytes at %u: err. %d\n",
167 nbytes, off, err);
168 break;
169 }
170
171 buf += nbytes;
172 off += nbytes;
173 count -= nbytes;
174 }
175
176 gpiod_set_value_cansleep(edev->pdata->select, 0);
177
178 mutex_unlock(&edev->lock);
179
180 return err;
181}
182
183static int eeprom_93xx46_ew(struct eeprom_93xx46_dev *edev, int is_on)
184{
185 struct spi_message m;
186 struct spi_transfer t = {};
187 int bits, ret;
188 u16 cmd_addr;
189
190 /* The opcode in front of the address is three bits. */
191 bits = edev->addrlen + 3;
192
193 cmd_addr = OP_START << edev->addrlen;
194 if (edev->pdata->flags & EE_ADDR8)
195 cmd_addr |= (is_on ? ADDR_EWEN : ADDR_EWDS) << 1;
196 else
197 cmd_addr |= (is_on ? ADDR_EWEN : ADDR_EWDS);
198
199 if (has_quirk_instruction_length(edev)) {
200 cmd_addr <<= 2;
201 bits += 2;
202 }
203
204 dev_dbg(&edev->spi->dev, "ew %s cmd 0x%04x, %d bits\n",
205 str_enable_disable(is_on), cmd_addr, bits);
206
207 t.tx_buf = &cmd_addr;
208 t.len = 2;
209 t.bits_per_word = bits;
210
211 spi_message_init_with_transfers(&m, &t, 1);
212
213 mutex_lock(&edev->lock);
214
215 gpiod_set_value_cansleep(edev->pdata->select, 1);
216
217 ret = spi_sync(edev->spi, &m);
218 /* have to wait at least Tcsl ns */
219 ndelay(250);
220 if (ret)
221 dev_err(&edev->spi->dev, "erase/write %s error %d\n",
222 str_enable_disable(is_on), ret);
223
224 gpiod_set_value_cansleep(edev->pdata->select, 0);
225
226 mutex_unlock(&edev->lock);
227 return ret;
228}
229
230static ssize_t
231eeprom_93xx46_write_word(struct eeprom_93xx46_dev *edev,
232 const char *buf, unsigned int off)
233{
234 struct spi_message m;
235 struct spi_transfer t[2] = {};
236 int bits, data_len, ret;
237 u16 cmd_addr;
238
239 if (unlikely(off >= edev->size))
240 return -EINVAL;
241
242 /* The opcode in front of the address is three bits. */
243 bits = edev->addrlen + 3;
244
245 cmd_addr = OP_WRITE << edev->addrlen;
246
247 if (edev->pdata->flags & EE_ADDR8) {
248 cmd_addr |= off;
249 data_len = 1;
250 } else {
251 cmd_addr |= (off >> 1);
252 data_len = 2;
253 }
254
255 dev_dbg(&edev->spi->dev, "write cmd 0x%x\n", cmd_addr);
256
257 t[0].tx_buf = (char *)&cmd_addr;
258 t[0].len = 2;
259 t[0].bits_per_word = bits;
260
261 t[1].tx_buf = buf;
262 t[1].len = data_len;
263 t[1].bits_per_word = 8;
264
265 spi_message_init_with_transfers(&m, t, ARRAY_SIZE(t));
266
267 ret = spi_sync(edev->spi, &m);
268 /* have to wait program cycle time Twc ms */
269 mdelay(6);
270 return ret;
271}
272
273static int eeprom_93xx46_write(void *priv, unsigned int off,
274 void *val, size_t count)
275{
276 struct eeprom_93xx46_dev *edev = priv;
277 char *buf = val;
278 int ret, step = 1;
279 unsigned int i;
280
281 if (unlikely(off >= edev->size))
282 return -EFBIG;
283 if ((off + count) > edev->size)
284 count = edev->size - off;
285 if (unlikely(!count))
286 return count;
287
288 /* only write even number of bytes on 16-bit devices */
289 if (edev->pdata->flags & EE_ADDR16) {
290 step = 2;
291 count &= ~1;
292 }
293
294 /* erase/write enable */
295 ret = eeprom_93xx46_ew(edev, 1);
296 if (ret)
297 return ret;
298
299 mutex_lock(&edev->lock);
300
301 gpiod_set_value_cansleep(edev->pdata->select, 1);
302
303 for (i = 0; i < count; i += step) {
304 ret = eeprom_93xx46_write_word(edev, &buf[i], off + i);
305 if (ret) {
306 dev_err(&edev->spi->dev, "write failed at %u: %d\n", off + i, ret);
307 break;
308 }
309 }
310
311 gpiod_set_value_cansleep(edev->pdata->select, 0);
312
313 mutex_unlock(&edev->lock);
314
315 /* erase/write disable */
316 eeprom_93xx46_ew(edev, 0);
317 return ret;
318}
319
320static int eeprom_93xx46_eral(struct eeprom_93xx46_dev *edev)
321{
322 struct spi_message m;
323 struct spi_transfer t = {};
324 int bits, ret;
325 u16 cmd_addr;
326
327 /* The opcode in front of the address is three bits. */
328 bits = edev->addrlen + 3;
329
330 cmd_addr = OP_START << edev->addrlen;
331 if (edev->pdata->flags & EE_ADDR8)
332 cmd_addr |= ADDR_ERAL << 1;
333 else
334 cmd_addr |= ADDR_ERAL;
335
336 if (has_quirk_instruction_length(edev)) {
337 cmd_addr <<= 2;
338 bits += 2;
339 }
340
341 dev_dbg(&edev->spi->dev, "eral cmd 0x%04x, %d bits\n", cmd_addr, bits);
342
343 t.tx_buf = &cmd_addr;
344 t.len = 2;
345 t.bits_per_word = bits;
346
347 spi_message_init_with_transfers(&m, &t, 1);
348
349 mutex_lock(&edev->lock);
350
351 gpiod_set_value_cansleep(edev->pdata->select, 1);
352
353 ret = spi_sync(edev->spi, &m);
354 if (ret)
355 dev_err(&edev->spi->dev, "erase error %d\n", ret);
356 /* have to wait erase cycle time Tec ms */
357 mdelay(6);
358
359 gpiod_set_value_cansleep(edev->pdata->select, 0);
360
361 mutex_unlock(&edev->lock);
362 return ret;
363}
364
365static ssize_t erase_store(struct device *dev, struct device_attribute *attr,
366 const char *buf, size_t count)
367{
368 struct eeprom_93xx46_dev *edev = dev_get_drvdata(dev);
369 bool erase;
370 int ret;
371
372 ret = kstrtobool(buf, &erase);
373 if (ret)
374 return ret;
375
376 if (erase) {
377 ret = eeprom_93xx46_ew(edev, 1);
378 if (ret)
379 return ret;
380 ret = eeprom_93xx46_eral(edev);
381 if (ret)
382 return ret;
383 ret = eeprom_93xx46_ew(edev, 0);
384 if (ret)
385 return ret;
386 }
387 return count;
388}
389static DEVICE_ATTR_WO(erase);
390
391static const struct of_device_id eeprom_93xx46_of_table[] = {
392 { .compatible = "eeprom-93xx46", .data = &at93c46_data, },
393 { .compatible = "atmel,at93c46", .data = &at93c46_data, },
394 { .compatible = "atmel,at93c46d", .data = &atmel_at93c46d_data, },
395 { .compatible = "atmel,at93c56", .data = &at93c56_data, },
396 { .compatible = "atmel,at93c66", .data = &at93c66_data, },
397 { .compatible = "microchip,93lc46b", .data = µchip_93lc46b_data, },
398 {}
399};
400MODULE_DEVICE_TABLE(of, eeprom_93xx46_of_table);
401
402static const struct spi_device_id eeprom_93xx46_spi_ids[] = {
403 { .name = "eeprom-93xx46",
404 .driver_data = (kernel_ulong_t)&at93c46_data, },
405 { .name = "at93c46",
406 .driver_data = (kernel_ulong_t)&at93c46_data, },
407 { .name = "at93c46d",
408 .driver_data = (kernel_ulong_t)&atmel_at93c46d_data, },
409 { .name = "at93c56",
410 .driver_data = (kernel_ulong_t)&at93c56_data, },
411 { .name = "at93c66",
412 .driver_data = (kernel_ulong_t)&at93c66_data, },
413 { .name = "93lc46b",
414 .driver_data = (kernel_ulong_t)µchip_93lc46b_data, },
415 {}
416};
417MODULE_DEVICE_TABLE(spi, eeprom_93xx46_spi_ids);
418
419static int eeprom_93xx46_probe_fw(struct device *dev)
420{
421 const struct eeprom_93xx46_devtype_data *data;
422 struct eeprom_93xx46_platform_data *pd;
423 u32 tmp;
424 int ret;
425
426 pd = devm_kzalloc(dev, sizeof(*pd), GFP_KERNEL);
427 if (!pd)
428 return -ENOMEM;
429
430 ret = device_property_read_u32(dev, "data-size", &tmp);
431 if (ret < 0) {
432 dev_err(dev, "data-size property not found\n");
433 return ret;
434 }
435
436 if (tmp == 8) {
437 pd->flags |= EE_ADDR8;
438 } else if (tmp == 16) {
439 pd->flags |= EE_ADDR16;
440 } else {
441 dev_err(dev, "invalid data-size (%d)\n", tmp);
442 return -EINVAL;
443 }
444
445 if (device_property_read_bool(dev, "read-only"))
446 pd->flags |= EE_READONLY;
447
448 pd->select = devm_gpiod_get_optional(dev, "select", GPIOD_OUT_LOW);
449 if (IS_ERR(pd->select))
450 return PTR_ERR(pd->select);
451 gpiod_set_consumer_name(pd->select, "93xx46 EEPROMs OE");
452
453 data = spi_get_device_match_data(to_spi_device(dev));
454 if (data) {
455 pd->quirks = data->quirks;
456 pd->flags |= data->flags;
457 }
458
459 dev->platform_data = pd;
460
461 return 0;
462}
463
464static int eeprom_93xx46_probe(struct spi_device *spi)
465{
466 struct eeprom_93xx46_platform_data *pd;
467 struct eeprom_93xx46_dev *edev;
468 struct device *dev = &spi->dev;
469 int err;
470
471 err = eeprom_93xx46_probe_fw(dev);
472 if (err < 0)
473 return err;
474
475 pd = spi->dev.platform_data;
476 if (!pd) {
477 dev_err(&spi->dev, "missing platform data\n");
478 return -ENODEV;
479 }
480
481 edev = devm_kzalloc(&spi->dev, sizeof(*edev), GFP_KERNEL);
482 if (!edev)
483 return -ENOMEM;
484
485 if (pd->flags & EE_SIZE1K)
486 edev->size = 128;
487 else if (pd->flags & EE_SIZE2K)
488 edev->size = 256;
489 else if (pd->flags & EE_SIZE4K)
490 edev->size = 512;
491 else {
492 dev_err(&spi->dev, "unspecified size\n");
493 return -EINVAL;
494 }
495
496 if (pd->flags & EE_ADDR8)
497 edev->addrlen = ilog2(edev->size);
498 else if (pd->flags & EE_ADDR16)
499 edev->addrlen = ilog2(edev->size) - 1;
500 else {
501 dev_err(&spi->dev, "unspecified address type\n");
502 return -EINVAL;
503 }
504
505 mutex_init(&edev->lock);
506
507 edev->spi = spi;
508 edev->pdata = pd;
509
510 edev->nvmem_config.type = NVMEM_TYPE_EEPROM;
511 edev->nvmem_config.name = dev_name(&spi->dev);
512 edev->nvmem_config.dev = &spi->dev;
513 edev->nvmem_config.read_only = pd->flags & EE_READONLY;
514 edev->nvmem_config.root_only = true;
515 edev->nvmem_config.owner = THIS_MODULE;
516 edev->nvmem_config.compat = true;
517 edev->nvmem_config.base_dev = &spi->dev;
518 edev->nvmem_config.reg_read = eeprom_93xx46_read;
519 edev->nvmem_config.reg_write = eeprom_93xx46_write;
520 edev->nvmem_config.priv = edev;
521 edev->nvmem_config.stride = 4;
522 edev->nvmem_config.word_size = 1;
523 edev->nvmem_config.size = edev->size;
524
525 edev->nvmem = devm_nvmem_register(&spi->dev, &edev->nvmem_config);
526 if (IS_ERR(edev->nvmem))
527 return PTR_ERR(edev->nvmem);
528
529 dev_info(&spi->dev, "%d-bit eeprom containing %d bytes %s\n",
530 (pd->flags & EE_ADDR8) ? 8 : 16,
531 edev->size,
532 (pd->flags & EE_READONLY) ? "(readonly)" : "");
533
534 if (!(pd->flags & EE_READONLY)) {
535 if (device_create_file(&spi->dev, &dev_attr_erase))
536 dev_err(&spi->dev, "can't create erase interface\n");
537 }
538
539 spi_set_drvdata(spi, edev);
540 return 0;
541}
542
543static void eeprom_93xx46_remove(struct spi_device *spi)
544{
545 struct eeprom_93xx46_dev *edev = spi_get_drvdata(spi);
546
547 if (!(edev->pdata->flags & EE_READONLY))
548 device_remove_file(&spi->dev, &dev_attr_erase);
549}
550
551static struct spi_driver eeprom_93xx46_driver = {
552 .driver = {
553 .name = "93xx46",
554 .of_match_table = eeprom_93xx46_of_table,
555 },
556 .probe = eeprom_93xx46_probe,
557 .remove = eeprom_93xx46_remove,
558 .id_table = eeprom_93xx46_spi_ids,
559};
560
561module_spi_driver(eeprom_93xx46_driver);
562
563MODULE_LICENSE("GPL");
564MODULE_DESCRIPTION("Driver for 93xx46 EEPROMs");
565MODULE_AUTHOR("Anatolij Gustschin <agust@denx.de>");
566MODULE_ALIAS("spi:93xx46");