Linux Audio

Check our new training course

Loading...
v6.8
   1/*
   2 * Copyright 2018 Advanced Micro Devices, Inc.
   3 *
   4 * Permission is hereby granted, free of charge, to any person obtaining a
   5 * copy of this software and associated documentation files (the "Software"),
   6 * to deal in the Software without restriction, including without limitation
   7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
   8 * and/or sell copies of the Software, and to permit persons to whom the
   9 * Software is furnished to do so, subject to the following conditions:
  10 *
  11 * The above copyright notice and this permission notice shall be included in
  12 * all copies or substantial portions of the Software.
  13 *
  14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
  17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20 * OTHER DEALINGS IN THE SOFTWARE.
  21 *
  22 */
  23
  24#include <linux/firmware.h>
  25
  26#include "amdgpu.h"
  27#include "amdgpu_discovery.h"
  28#include "soc15_hw_ip.h"
  29#include "discovery.h"
 
  30
  31#include "soc15.h"
  32#include "gfx_v9_0.h"
  33#include "gfx_v9_4_3.h"
  34#include "gmc_v9_0.h"
  35#include "df_v1_7.h"
  36#include "df_v3_6.h"
  37#include "df_v4_3.h"
  38#include "df_v4_6_2.h"
 
  39#include "nbio_v6_1.h"
  40#include "nbio_v7_0.h"
  41#include "nbio_v7_4.h"
  42#include "nbio_v7_9.h"
  43#include "nbio_v7_11.h"
  44#include "hdp_v4_0.h"
  45#include "vega10_ih.h"
  46#include "vega20_ih.h"
  47#include "sdma_v4_0.h"
  48#include "sdma_v4_4_2.h"
  49#include "uvd_v7_0.h"
  50#include "vce_v4_0.h"
  51#include "vcn_v1_0.h"
  52#include "vcn_v2_5.h"
  53#include "jpeg_v2_5.h"
  54#include "smuio_v9_0.h"
  55#include "gmc_v10_0.h"
  56#include "gmc_v11_0.h"
 
  57#include "gfxhub_v2_0.h"
  58#include "mmhub_v2_0.h"
  59#include "nbio_v2_3.h"
  60#include "nbio_v4_3.h"
  61#include "nbio_v7_2.h"
  62#include "nbio_v7_7.h"
 
  63#include "hdp_v5_0.h"
  64#include "hdp_v5_2.h"
  65#include "hdp_v6_0.h"
 
  66#include "nv.h"
  67#include "soc21.h"
 
  68#include "navi10_ih.h"
  69#include "ih_v6_0.h"
  70#include "ih_v6_1.h"
 
  71#include "gfx_v10_0.h"
  72#include "gfx_v11_0.h"
 
  73#include "sdma_v5_0.h"
  74#include "sdma_v5_2.h"
  75#include "sdma_v6_0.h"
 
  76#include "lsdma_v6_0.h"
 
  77#include "vcn_v2_0.h"
  78#include "jpeg_v2_0.h"
  79#include "vcn_v3_0.h"
  80#include "jpeg_v3_0.h"
  81#include "vcn_v4_0.h"
  82#include "jpeg_v4_0.h"
  83#include "vcn_v4_0_3.h"
  84#include "jpeg_v4_0_3.h"
  85#include "vcn_v4_0_5.h"
  86#include "jpeg_v4_0_5.h"
  87#include "amdgpu_vkms.h"
  88#include "mes_v10_1.h"
  89#include "mes_v11_0.h"
 
  90#include "smuio_v11_0.h"
  91#include "smuio_v11_0_6.h"
  92#include "smuio_v13_0.h"
  93#include "smuio_v13_0_3.h"
  94#include "smuio_v13_0_6.h"
 
 
 
  95
  96#include "amdgpu_vpe.h"
 
 
 
  97
  98#define FIRMWARE_IP_DISCOVERY "amdgpu/ip_discovery.bin"
  99MODULE_FIRMWARE(FIRMWARE_IP_DISCOVERY);
 100
 
 101#define mmRCC_CONFIG_MEMSIZE	0xde3
 102#define mmMP0_SMN_C2PMSG_33	0x16061
 103#define mmMM_INDEX		0x0
 104#define mmMM_INDEX_HI		0x6
 105#define mmMM_DATA		0x1
 106
 107static const char *hw_id_names[HW_ID_MAX] = {
 108	[MP1_HWID]		= "MP1",
 109	[MP2_HWID]		= "MP2",
 110	[THM_HWID]		= "THM",
 111	[SMUIO_HWID]		= "SMUIO",
 112	[FUSE_HWID]		= "FUSE",
 113	[CLKA_HWID]		= "CLKA",
 114	[PWR_HWID]		= "PWR",
 115	[GC_HWID]		= "GC",
 116	[UVD_HWID]		= "UVD",
 117	[AUDIO_AZ_HWID]		= "AUDIO_AZ",
 118	[ACP_HWID]		= "ACP",
 119	[DCI_HWID]		= "DCI",
 120	[DMU_HWID]		= "DMU",
 121	[DCO_HWID]		= "DCO",
 122	[DIO_HWID]		= "DIO",
 123	[XDMA_HWID]		= "XDMA",
 124	[DCEAZ_HWID]		= "DCEAZ",
 125	[DAZ_HWID]		= "DAZ",
 126	[SDPMUX_HWID]		= "SDPMUX",
 127	[NTB_HWID]		= "NTB",
 128	[IOHC_HWID]		= "IOHC",
 129	[L2IMU_HWID]		= "L2IMU",
 130	[VCE_HWID]		= "VCE",
 131	[MMHUB_HWID]		= "MMHUB",
 132	[ATHUB_HWID]		= "ATHUB",
 133	[DBGU_NBIO_HWID]	= "DBGU_NBIO",
 134	[DFX_HWID]		= "DFX",
 135	[DBGU0_HWID]		= "DBGU0",
 136	[DBGU1_HWID]		= "DBGU1",
 137	[OSSSYS_HWID]		= "OSSSYS",
 138	[HDP_HWID]		= "HDP",
 139	[SDMA0_HWID]		= "SDMA0",
 140	[SDMA1_HWID]		= "SDMA1",
 141	[SDMA2_HWID]		= "SDMA2",
 142	[SDMA3_HWID]		= "SDMA3",
 143	[LSDMA_HWID]		= "LSDMA",
 144	[ISP_HWID]		= "ISP",
 145	[DBGU_IO_HWID]		= "DBGU_IO",
 146	[DF_HWID]		= "DF",
 147	[CLKB_HWID]		= "CLKB",
 148	[FCH_HWID]		= "FCH",
 149	[DFX_DAP_HWID]		= "DFX_DAP",
 150	[L1IMU_PCIE_HWID]	= "L1IMU_PCIE",
 151	[L1IMU_NBIF_HWID]	= "L1IMU_NBIF",
 152	[L1IMU_IOAGR_HWID]	= "L1IMU_IOAGR",
 153	[L1IMU3_HWID]		= "L1IMU3",
 154	[L1IMU4_HWID]		= "L1IMU4",
 155	[L1IMU5_HWID]		= "L1IMU5",
 156	[L1IMU6_HWID]		= "L1IMU6",
 157	[L1IMU7_HWID]		= "L1IMU7",
 158	[L1IMU8_HWID]		= "L1IMU8",
 159	[L1IMU9_HWID]		= "L1IMU9",
 160	[L1IMU10_HWID]		= "L1IMU10",
 161	[L1IMU11_HWID]		= "L1IMU11",
 162	[L1IMU12_HWID]		= "L1IMU12",
 163	[L1IMU13_HWID]		= "L1IMU13",
 164	[L1IMU14_HWID]		= "L1IMU14",
 165	[L1IMU15_HWID]		= "L1IMU15",
 166	[WAFLC_HWID]		= "WAFLC",
 167	[FCH_USB_PD_HWID]	= "FCH_USB_PD",
 168	[PCIE_HWID]		= "PCIE",
 169	[PCS_HWID]		= "PCS",
 170	[DDCL_HWID]		= "DDCL",
 171	[SST_HWID]		= "SST",
 172	[IOAGR_HWID]		= "IOAGR",
 173	[NBIF_HWID]		= "NBIF",
 174	[IOAPIC_HWID]		= "IOAPIC",
 175	[SYSTEMHUB_HWID]	= "SYSTEMHUB",
 176	[NTBCCP_HWID]		= "NTBCCP",
 177	[UMC_HWID]		= "UMC",
 178	[SATA_HWID]		= "SATA",
 179	[USB_HWID]		= "USB",
 180	[CCXSEC_HWID]		= "CCXSEC",
 181	[XGMI_HWID]		= "XGMI",
 182	[XGBE_HWID]		= "XGBE",
 183	[MP0_HWID]		= "MP0",
 184	[VPE_HWID]		= "VPE",
 185};
 186
 187static int hw_id_map[MAX_HWIP] = {
 188	[GC_HWIP]	= GC_HWID,
 189	[HDP_HWIP]	= HDP_HWID,
 190	[SDMA0_HWIP]	= SDMA0_HWID,
 191	[SDMA1_HWIP]	= SDMA1_HWID,
 192	[SDMA2_HWIP]    = SDMA2_HWID,
 193	[SDMA3_HWIP]    = SDMA3_HWID,
 194	[LSDMA_HWIP]    = LSDMA_HWID,
 195	[MMHUB_HWIP]	= MMHUB_HWID,
 196	[ATHUB_HWIP]	= ATHUB_HWID,
 197	[NBIO_HWIP]	= NBIF_HWID,
 198	[MP0_HWIP]	= MP0_HWID,
 199	[MP1_HWIP]	= MP1_HWID,
 200	[UVD_HWIP]	= UVD_HWID,
 201	[VCE_HWIP]	= VCE_HWID,
 202	[DF_HWIP]	= DF_HWID,
 203	[DCE_HWIP]	= DMU_HWID,
 204	[OSSSYS_HWIP]	= OSSSYS_HWID,
 205	[SMUIO_HWIP]	= SMUIO_HWID,
 206	[PWR_HWIP]	= PWR_HWID,
 207	[NBIF_HWIP]	= NBIF_HWID,
 208	[THM_HWIP]	= THM_HWID,
 209	[CLK_HWIP]	= CLKA_HWID,
 210	[UMC_HWIP]	= UMC_HWID,
 211	[XGMI_HWIP]	= XGMI_HWID,
 212	[DCI_HWIP]	= DCI_HWID,
 213	[PCIE_HWIP]	= PCIE_HWID,
 214	[VPE_HWIP]	= VPE_HWID,
 
 215};
 216
 217static int amdgpu_discovery_read_binary_from_sysmem(struct amdgpu_device *adev, uint8_t *binary)
 218{
 219	u64 tmr_offset, tmr_size, pos;
 220	void *discv_regn;
 221	int ret;
 222
 223	ret = amdgpu_acpi_get_tmr_info(adev, &tmr_offset, &tmr_size);
 224	if (ret)
 225		return ret;
 226
 227	pos = tmr_offset + tmr_size - DISCOVERY_TMR_OFFSET;
 228
 229	/* This region is read-only and reserved from system use */
 230	discv_regn = memremap(pos, adev->mman.discovery_tmr_size, MEMREMAP_WC);
 231	if (discv_regn) {
 232		memcpy(binary, discv_regn, adev->mman.discovery_tmr_size);
 233		memunmap(discv_regn);
 234		return 0;
 235	}
 236
 237	return -ENOENT;
 238}
 239
 
 
 
 240static int amdgpu_discovery_read_binary_from_mem(struct amdgpu_device *adev,
 241						 uint8_t *binary)
 242{
 243	uint64_t vram_size;
 244	u32 msg;
 245	int i, ret = 0;
 246
 247	/* It can take up to a second for IFWI init to complete on some dGPUs,
 248	 * but generally it should be in the 60-100ms range.  Normally this starts
 249	 * as soon as the device gets power so by the time the OS loads this has long
 250	 * completed.  However, when a card is hotplugged via e.g., USB4, we need to
 251	 * wait for this to complete.  Once the C2PMSG is updated, we can
 252	 * continue.
 253	 */
 254	if (dev_is_removable(&adev->pdev->dev)) {
 
 255		for (i = 0; i < 1000; i++) {
 256			msg = RREG32(mmMP0_SMN_C2PMSG_33);
 257			if (msg & 0x80000000)
 258				break;
 259			msleep(1);
 260		}
 261	}
 
 262	vram_size = (uint64_t)RREG32(mmRCC_CONFIG_MEMSIZE) << 20;
 263
 264	if (vram_size) {
 265		uint64_t pos = vram_size - DISCOVERY_TMR_OFFSET;
 266		amdgpu_device_vram_access(adev, pos, (uint32_t *)binary,
 267					  adev->mman.discovery_tmr_size, false);
 268	} else {
 269		ret = amdgpu_discovery_read_binary_from_sysmem(adev, binary);
 270	}
 271
 272	return ret;
 273}
 274
 275static int amdgpu_discovery_read_binary_from_file(struct amdgpu_device *adev, uint8_t *binary)
 276{
 277	const struct firmware *fw;
 278	const char *fw_name;
 279	int r;
 280
 281	switch (amdgpu_discovery) {
 282	case 2:
 283		fw_name = FIRMWARE_IP_DISCOVERY;
 284		break;
 285	default:
 286		dev_warn(adev->dev, "amdgpu_discovery is not set properly\n");
 287		return -EINVAL;
 288	}
 289
 290	r = request_firmware(&fw, fw_name, adev->dev);
 291	if (r) {
 292		dev_err(adev->dev, "can't load firmware \"%s\"\n",
 293			fw_name);
 294		return r;
 295	}
 296
 297	memcpy((u8 *)binary, (u8 *)fw->data, fw->size);
 298	release_firmware(fw);
 299
 300	return 0;
 301}
 302
 303static uint16_t amdgpu_discovery_calculate_checksum(uint8_t *data, uint32_t size)
 304{
 305	uint16_t checksum = 0;
 306	int i;
 307
 308	for (i = 0; i < size; i++)
 309		checksum += data[i];
 310
 311	return checksum;
 312}
 313
 314static inline bool amdgpu_discovery_verify_checksum(uint8_t *data, uint32_t size,
 315						    uint16_t expected)
 316{
 317	return !!(amdgpu_discovery_calculate_checksum(data, size) == expected);
 318}
 319
 320static inline bool amdgpu_discovery_verify_binary_signature(uint8_t *binary)
 321{
 322	struct binary_header *bhdr;
 323	bhdr = (struct binary_header *)binary;
 324
 325	return (le32_to_cpu(bhdr->binary_signature) == BINARY_SIGNATURE);
 326}
 327
 328static void amdgpu_discovery_harvest_config_quirk(struct amdgpu_device *adev)
 329{
 330	/*
 331	 * So far, apply this quirk only on those Navy Flounder boards which
 332	 * have a bad harvest table of VCN config.
 333	 */
 334	if ((amdgpu_ip_version(adev, UVD_HWIP, 1) == IP_VERSION(3, 0, 1)) &&
 335	    (amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(10, 3, 2))) {
 336		switch (adev->pdev->revision) {
 337		case 0xC1:
 338		case 0xC2:
 339		case 0xC3:
 340		case 0xC5:
 341		case 0xC7:
 342		case 0xCF:
 343		case 0xDF:
 344			adev->vcn.harvest_config |= AMDGPU_VCN_HARVEST_VCN1;
 345			adev->vcn.inst_mask &= ~AMDGPU_VCN_HARVEST_VCN1;
 346			break;
 347		default:
 348			break;
 349		}
 350	}
 351}
 352
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 353static int amdgpu_discovery_init(struct amdgpu_device *adev)
 354{
 355	struct table_info *info;
 356	struct binary_header *bhdr;
 357	uint16_t offset;
 358	uint16_t size;
 359	uint16_t checksum;
 360	int r;
 361
 362	adev->mman.discovery_tmr_size = DISCOVERY_TMR_SIZE;
 363	adev->mman.discovery_bin = kzalloc(adev->mman.discovery_tmr_size, GFP_KERNEL);
 364	if (!adev->mman.discovery_bin)
 365		return -ENOMEM;
 366
 367	/* Read from file if it is the preferred option */
 368	if (amdgpu_discovery == 2) {
 369		dev_info(adev->dev, "use ip discovery information from file");
 370		r = amdgpu_discovery_read_binary_from_file(adev, adev->mman.discovery_bin);
 371
 372		if (r) {
 373			dev_err(adev->dev, "failed to read ip discovery binary from file\n");
 374			r = -EINVAL;
 375			goto out;
 376		}
 377
 378	} else {
 379		r = amdgpu_discovery_read_binary_from_mem(
 380			adev, adev->mman.discovery_bin);
 381		if (r)
 382			goto out;
 383	}
 384
 385	/* check the ip discovery binary signature */
 386	if (!amdgpu_discovery_verify_binary_signature(adev->mman.discovery_bin)) {
 387		dev_err(adev->dev,
 388			"get invalid ip discovery binary signature\n");
 389		r = -EINVAL;
 390		goto out;
 391	}
 392
 393	bhdr = (struct binary_header *)adev->mman.discovery_bin;
 394
 395	offset = offsetof(struct binary_header, binary_checksum) +
 396		sizeof(bhdr->binary_checksum);
 397	size = le16_to_cpu(bhdr->binary_size) - offset;
 398	checksum = le16_to_cpu(bhdr->binary_checksum);
 399
 400	if (!amdgpu_discovery_verify_checksum(adev->mman.discovery_bin + offset,
 401					      size, checksum)) {
 402		dev_err(adev->dev, "invalid ip discovery binary checksum\n");
 403		r = -EINVAL;
 404		goto out;
 405	}
 406
 407	info = &bhdr->table_list[IP_DISCOVERY];
 408	offset = le16_to_cpu(info->offset);
 409	checksum = le16_to_cpu(info->checksum);
 410
 411	if (offset) {
 412		struct ip_discovery_header *ihdr =
 413			(struct ip_discovery_header *)(adev->mman.discovery_bin + offset);
 414		if (le32_to_cpu(ihdr->signature) != DISCOVERY_TABLE_SIGNATURE) {
 415			dev_err(adev->dev, "invalid ip discovery data table signature\n");
 416			r = -EINVAL;
 417			goto out;
 418		}
 419
 420		if (!amdgpu_discovery_verify_checksum(adev->mman.discovery_bin + offset,
 421						      le16_to_cpu(ihdr->size), checksum)) {
 422			dev_err(adev->dev, "invalid ip discovery data table checksum\n");
 423			r = -EINVAL;
 424			goto out;
 425		}
 426	}
 427
 428	info = &bhdr->table_list[GC];
 429	offset = le16_to_cpu(info->offset);
 430	checksum = le16_to_cpu(info->checksum);
 431
 432	if (offset) {
 433		struct gpu_info_header *ghdr =
 434			(struct gpu_info_header *)(adev->mman.discovery_bin + offset);
 435
 436		if (le32_to_cpu(ghdr->table_id) != GC_TABLE_ID) {
 437			dev_err(adev->dev, "invalid ip discovery gc table id\n");
 438			r = -EINVAL;
 439			goto out;
 440		}
 441
 442		if (!amdgpu_discovery_verify_checksum(adev->mman.discovery_bin + offset,
 443						      le32_to_cpu(ghdr->size), checksum)) {
 444			dev_err(adev->dev, "invalid gc data table checksum\n");
 445			r = -EINVAL;
 446			goto out;
 447		}
 448	}
 449
 450	info = &bhdr->table_list[HARVEST_INFO];
 451	offset = le16_to_cpu(info->offset);
 452	checksum = le16_to_cpu(info->checksum);
 453
 454	if (offset) {
 455		struct harvest_info_header *hhdr =
 456			(struct harvest_info_header *)(adev->mman.discovery_bin + offset);
 457
 458		if (le32_to_cpu(hhdr->signature) != HARVEST_TABLE_SIGNATURE) {
 459			dev_err(adev->dev, "invalid ip discovery harvest table signature\n");
 460			r = -EINVAL;
 461			goto out;
 462		}
 463
 464		if (!amdgpu_discovery_verify_checksum(adev->mman.discovery_bin + offset,
 465						      sizeof(struct harvest_table), checksum)) {
 466			dev_err(adev->dev, "invalid harvest data table checksum\n");
 467			r = -EINVAL;
 468			goto out;
 469		}
 470	}
 471
 472	info = &bhdr->table_list[VCN_INFO];
 473	offset = le16_to_cpu(info->offset);
 474	checksum = le16_to_cpu(info->checksum);
 475
 476	if (offset) {
 477		struct vcn_info_header *vhdr =
 478			(struct vcn_info_header *)(adev->mman.discovery_bin + offset);
 479
 480		if (le32_to_cpu(vhdr->table_id) != VCN_INFO_TABLE_ID) {
 481			dev_err(adev->dev, "invalid ip discovery vcn table id\n");
 482			r = -EINVAL;
 483			goto out;
 484		}
 485
 486		if (!amdgpu_discovery_verify_checksum(adev->mman.discovery_bin + offset,
 487						      le32_to_cpu(vhdr->size_bytes), checksum)) {
 488			dev_err(adev->dev, "invalid vcn data table checksum\n");
 489			r = -EINVAL;
 490			goto out;
 491		}
 492	}
 493
 494	info = &bhdr->table_list[MALL_INFO];
 495	offset = le16_to_cpu(info->offset);
 496	checksum = le16_to_cpu(info->checksum);
 497
 498	if (0 && offset) {
 499		struct mall_info_header *mhdr =
 500			(struct mall_info_header *)(adev->mman.discovery_bin + offset);
 501
 502		if (le32_to_cpu(mhdr->table_id) != MALL_INFO_TABLE_ID) {
 503			dev_err(adev->dev, "invalid ip discovery mall table id\n");
 504			r = -EINVAL;
 505			goto out;
 506		}
 507
 508		if (!amdgpu_discovery_verify_checksum(adev->mman.discovery_bin + offset,
 509						      le32_to_cpu(mhdr->size_bytes), checksum)) {
 510			dev_err(adev->dev, "invalid mall data table checksum\n");
 511			r = -EINVAL;
 512			goto out;
 513		}
 514	}
 515
 516	return 0;
 517
 518out:
 519	kfree(adev->mman.discovery_bin);
 520	adev->mman.discovery_bin = NULL;
 521
 
 
 522	return r;
 523}
 524
 525static void amdgpu_discovery_sysfs_fini(struct amdgpu_device *adev);
 526
 527void amdgpu_discovery_fini(struct amdgpu_device *adev)
 528{
 529	amdgpu_discovery_sysfs_fini(adev);
 530	kfree(adev->mman.discovery_bin);
 531	adev->mman.discovery_bin = NULL;
 532}
 533
 534static int amdgpu_discovery_validate_ip(const struct ip_v4 *ip)
 535{
 536	if (ip->instance_number >= HWIP_MAX_INSTANCE) {
 537		DRM_ERROR("Unexpected instance_number (%d) from ip discovery blob\n",
 538			  ip->instance_number);
 539		return -EINVAL;
 540	}
 541	if (le16_to_cpu(ip->hw_id) >= HW_ID_MAX) {
 542		DRM_ERROR("Unexpected hw_id (%d) from ip discovery blob\n",
 543			  le16_to_cpu(ip->hw_id));
 544		return -EINVAL;
 545	}
 546
 547	return 0;
 548}
 549
 550static void amdgpu_discovery_read_harvest_bit_per_ip(struct amdgpu_device *adev,
 551						uint32_t *vcn_harvest_count)
 552{
 553	struct binary_header *bhdr;
 554	struct ip_discovery_header *ihdr;
 555	struct die_header *dhdr;
 556	struct ip_v4 *ip;
 557	uint16_t die_offset, ip_offset, num_dies, num_ips;
 558	int i, j;
 559
 560	bhdr = (struct binary_header *)adev->mman.discovery_bin;
 561	ihdr = (struct ip_discovery_header *)(adev->mman.discovery_bin +
 562			le16_to_cpu(bhdr->table_list[IP_DISCOVERY].offset));
 563	num_dies = le16_to_cpu(ihdr->num_dies);
 564
 565	/* scan harvest bit of all IP data structures */
 566	for (i = 0; i < num_dies; i++) {
 567		die_offset = le16_to_cpu(ihdr->die_info[i].die_offset);
 568		dhdr = (struct die_header *)(adev->mman.discovery_bin + die_offset);
 569		num_ips = le16_to_cpu(dhdr->num_ips);
 570		ip_offset = die_offset + sizeof(*dhdr);
 571
 572		for (j = 0; j < num_ips; j++) {
 573			ip = (struct ip_v4 *)(adev->mman.discovery_bin + ip_offset);
 574
 575			if (amdgpu_discovery_validate_ip(ip))
 576				goto next_ip;
 577
 578			if (le16_to_cpu(ip->variant) == 1) {
 579				switch (le16_to_cpu(ip->hw_id)) {
 580				case VCN_HWID:
 581					(*vcn_harvest_count)++;
 582					if (ip->instance_number == 0) {
 583						adev->vcn.harvest_config |= AMDGPU_VCN_HARVEST_VCN0;
 584						adev->vcn.inst_mask &=
 585							~AMDGPU_VCN_HARVEST_VCN0;
 586						adev->jpeg.inst_mask &=
 587							~AMDGPU_VCN_HARVEST_VCN0;
 588					} else {
 589						adev->vcn.harvest_config |= AMDGPU_VCN_HARVEST_VCN1;
 590						adev->vcn.inst_mask &=
 591							~AMDGPU_VCN_HARVEST_VCN1;
 592						adev->jpeg.inst_mask &=
 593							~AMDGPU_VCN_HARVEST_VCN1;
 594					}
 595					break;
 596				case DMU_HWID:
 597					adev->harvest_ip_mask |= AMD_HARVEST_IP_DMU_MASK;
 598					break;
 599				default:
 600					break;
 601				}
 602			}
 603next_ip:
 604			if (ihdr->base_addr_64_bit)
 605				ip_offset += struct_size(ip, base_address_64, ip->num_base_address);
 606			else
 607				ip_offset += struct_size(ip, base_address, ip->num_base_address);
 608		}
 609	}
 610}
 611
 612static void amdgpu_discovery_read_from_harvest_table(struct amdgpu_device *adev,
 613						     uint32_t *vcn_harvest_count,
 614						     uint32_t *umc_harvest_count)
 615{
 616	struct binary_header *bhdr;
 617	struct harvest_table *harvest_info;
 618	u16 offset;
 619	int i;
 620	uint32_t umc_harvest_config = 0;
 621
 622	bhdr = (struct binary_header *)adev->mman.discovery_bin;
 623	offset = le16_to_cpu(bhdr->table_list[HARVEST_INFO].offset);
 624
 625	if (!offset) {
 626		dev_err(adev->dev, "invalid harvest table offset\n");
 627		return;
 628	}
 629
 630	harvest_info = (struct harvest_table *)(adev->mman.discovery_bin + offset);
 631
 632	for (i = 0; i < 32; i++) {
 633		if (le16_to_cpu(harvest_info->list[i].hw_id) == 0)
 634			break;
 635
 636		switch (le16_to_cpu(harvest_info->list[i].hw_id)) {
 637		case VCN_HWID:
 638			(*vcn_harvest_count)++;
 639			adev->vcn.harvest_config |=
 640				(1 << harvest_info->list[i].number_instance);
 641			adev->jpeg.harvest_config |=
 642				(1 << harvest_info->list[i].number_instance);
 643
 644			adev->vcn.inst_mask &=
 645				~(1U << harvest_info->list[i].number_instance);
 646			adev->jpeg.inst_mask &=
 647				~(1U << harvest_info->list[i].number_instance);
 648			break;
 649		case DMU_HWID:
 650			adev->harvest_ip_mask |= AMD_HARVEST_IP_DMU_MASK;
 651			break;
 652		case UMC_HWID:
 653			umc_harvest_config |=
 654				1 << (le16_to_cpu(harvest_info->list[i].number_instance));
 655			(*umc_harvest_count)++;
 656			break;
 657		case GC_HWID:
 658			adev->gfx.xcc_mask &=
 659				~(1U << harvest_info->list[i].number_instance);
 660			break;
 661		case SDMA0_HWID:
 662			adev->sdma.sdma_mask &=
 663				~(1U << harvest_info->list[i].number_instance);
 664			break;
 
 
 
 
 
 
 665		default:
 666			break;
 667		}
 668	}
 669
 670	adev->umc.active_mask = ((1 << adev->umc.node_inst_num) - 1) &
 671				~umc_harvest_config;
 672}
 673
 674/* ================================================== */
 675
 676struct ip_hw_instance {
 677	struct kobject kobj; /* ip_discovery/die/#die/#hw_id/#instance/<attrs...> */
 678
 679	int hw_id;
 680	u8  num_instance;
 681	u8  major, minor, revision;
 682	u8  harvest;
 683
 684	int num_base_addresses;
 685	u32 base_addr[] __counted_by(num_base_addresses);
 686};
 687
 688struct ip_hw_id {
 689	struct kset hw_id_kset;  /* ip_discovery/die/#die/#hw_id/, contains ip_hw_instance */
 690	int hw_id;
 691};
 692
 693struct ip_die_entry {
 694	struct kset ip_kset;     /* ip_discovery/die/#die/, contains ip_hw_id  */
 695	u16 num_ips;
 696};
 697
 698/* -------------------------------------------------- */
 699
 700struct ip_hw_instance_attr {
 701	struct attribute attr;
 702	ssize_t (*show)(struct ip_hw_instance *ip_hw_instance, char *buf);
 703};
 704
 705static ssize_t hw_id_show(struct ip_hw_instance *ip_hw_instance, char *buf)
 706{
 707	return sysfs_emit(buf, "%d\n", ip_hw_instance->hw_id);
 708}
 709
 710static ssize_t num_instance_show(struct ip_hw_instance *ip_hw_instance, char *buf)
 711{
 712	return sysfs_emit(buf, "%d\n", ip_hw_instance->num_instance);
 713}
 714
 715static ssize_t major_show(struct ip_hw_instance *ip_hw_instance, char *buf)
 716{
 717	return sysfs_emit(buf, "%d\n", ip_hw_instance->major);
 718}
 719
 720static ssize_t minor_show(struct ip_hw_instance *ip_hw_instance, char *buf)
 721{
 722	return sysfs_emit(buf, "%d\n", ip_hw_instance->minor);
 723}
 724
 725static ssize_t revision_show(struct ip_hw_instance *ip_hw_instance, char *buf)
 726{
 727	return sysfs_emit(buf, "%d\n", ip_hw_instance->revision);
 728}
 729
 730static ssize_t harvest_show(struct ip_hw_instance *ip_hw_instance, char *buf)
 731{
 732	return sysfs_emit(buf, "0x%01X\n", ip_hw_instance->harvest);
 733}
 734
 735static ssize_t num_base_addresses_show(struct ip_hw_instance *ip_hw_instance, char *buf)
 736{
 737	return sysfs_emit(buf, "%d\n", ip_hw_instance->num_base_addresses);
 738}
 739
 740static ssize_t base_addr_show(struct ip_hw_instance *ip_hw_instance, char *buf)
 741{
 742	ssize_t res, at;
 743	int ii;
 744
 745	for (res = at = ii = 0; ii < ip_hw_instance->num_base_addresses; ii++) {
 746		/* Here we satisfy the condition that, at + size <= PAGE_SIZE.
 747		 */
 748		if (at + 12 > PAGE_SIZE)
 749			break;
 750		res = sysfs_emit_at(buf, at, "0x%08X\n",
 751				    ip_hw_instance->base_addr[ii]);
 752		if (res <= 0)
 753			break;
 754		at += res;
 755	}
 756
 757	return res < 0 ? res : at;
 758}
 759
 760static struct ip_hw_instance_attr ip_hw_attr[] = {
 761	__ATTR_RO(hw_id),
 762	__ATTR_RO(num_instance),
 763	__ATTR_RO(major),
 764	__ATTR_RO(minor),
 765	__ATTR_RO(revision),
 766	__ATTR_RO(harvest),
 767	__ATTR_RO(num_base_addresses),
 768	__ATTR_RO(base_addr),
 769};
 770
 771static struct attribute *ip_hw_instance_attrs[ARRAY_SIZE(ip_hw_attr) + 1];
 772ATTRIBUTE_GROUPS(ip_hw_instance);
 773
 774#define to_ip_hw_instance(x) container_of(x, struct ip_hw_instance, kobj)
 775#define to_ip_hw_instance_attr(x) container_of(x, struct ip_hw_instance_attr, attr)
 776
 777static ssize_t ip_hw_instance_attr_show(struct kobject *kobj,
 778					struct attribute *attr,
 779					char *buf)
 780{
 781	struct ip_hw_instance *ip_hw_instance = to_ip_hw_instance(kobj);
 782	struct ip_hw_instance_attr *ip_hw_attr = to_ip_hw_instance_attr(attr);
 783
 784	if (!ip_hw_attr->show)
 785		return -EIO;
 786
 787	return ip_hw_attr->show(ip_hw_instance, buf);
 788}
 789
 790static const struct sysfs_ops ip_hw_instance_sysfs_ops = {
 791	.show = ip_hw_instance_attr_show,
 792};
 793
 794static void ip_hw_instance_release(struct kobject *kobj)
 795{
 796	struct ip_hw_instance *ip_hw_instance = to_ip_hw_instance(kobj);
 797
 798	kfree(ip_hw_instance);
 799}
 800
 801static const struct kobj_type ip_hw_instance_ktype = {
 802	.release = ip_hw_instance_release,
 803	.sysfs_ops = &ip_hw_instance_sysfs_ops,
 804	.default_groups = ip_hw_instance_groups,
 805};
 806
 807/* -------------------------------------------------- */
 808
 809#define to_ip_hw_id(x)  container_of(to_kset(x), struct ip_hw_id, hw_id_kset)
 810
 811static void ip_hw_id_release(struct kobject *kobj)
 812{
 813	struct ip_hw_id *ip_hw_id = to_ip_hw_id(kobj);
 814
 815	if (!list_empty(&ip_hw_id->hw_id_kset.list))
 816		DRM_ERROR("ip_hw_id->hw_id_kset is not empty");
 817	kfree(ip_hw_id);
 818}
 819
 820static const struct kobj_type ip_hw_id_ktype = {
 821	.release = ip_hw_id_release,
 822	.sysfs_ops = &kobj_sysfs_ops,
 823};
 824
 825/* -------------------------------------------------- */
 826
 827static void die_kobj_release(struct kobject *kobj);
 828static void ip_disc_release(struct kobject *kobj);
 829
 830struct ip_die_entry_attribute {
 831	struct attribute attr;
 832	ssize_t (*show)(struct ip_die_entry *ip_die_entry, char *buf);
 833};
 834
 835#define to_ip_die_entry_attr(x)  container_of(x, struct ip_die_entry_attribute, attr)
 836
 837static ssize_t num_ips_show(struct ip_die_entry *ip_die_entry, char *buf)
 838{
 839	return sysfs_emit(buf, "%d\n", ip_die_entry->num_ips);
 840}
 841
 842/* If there are more ip_die_entry attrs, other than the number of IPs,
 843 * we can make this intro an array of attrs, and then initialize
 844 * ip_die_entry_attrs in a loop.
 845 */
 846static struct ip_die_entry_attribute num_ips_attr =
 847	__ATTR_RO(num_ips);
 848
 849static struct attribute *ip_die_entry_attrs[] = {
 850	&num_ips_attr.attr,
 851	NULL,
 852};
 853ATTRIBUTE_GROUPS(ip_die_entry); /* ip_die_entry_groups */
 854
 855#define to_ip_die_entry(x) container_of(to_kset(x), struct ip_die_entry, ip_kset)
 856
 857static ssize_t ip_die_entry_attr_show(struct kobject *kobj,
 858				      struct attribute *attr,
 859				      char *buf)
 860{
 861	struct ip_die_entry_attribute *ip_die_entry_attr = to_ip_die_entry_attr(attr);
 862	struct ip_die_entry *ip_die_entry = to_ip_die_entry(kobj);
 863
 864	if (!ip_die_entry_attr->show)
 865		return -EIO;
 866
 867	return ip_die_entry_attr->show(ip_die_entry, buf);
 868}
 869
 870static void ip_die_entry_release(struct kobject *kobj)
 871{
 872	struct ip_die_entry *ip_die_entry = to_ip_die_entry(kobj);
 873
 874	if (!list_empty(&ip_die_entry->ip_kset.list))
 875		DRM_ERROR("ip_die_entry->ip_kset is not empty");
 876	kfree(ip_die_entry);
 877}
 878
 879static const struct sysfs_ops ip_die_entry_sysfs_ops = {
 880	.show = ip_die_entry_attr_show,
 881};
 882
 883static const struct kobj_type ip_die_entry_ktype = {
 884	.release = ip_die_entry_release,
 885	.sysfs_ops = &ip_die_entry_sysfs_ops,
 886	.default_groups = ip_die_entry_groups,
 887};
 888
 889static const struct kobj_type die_kobj_ktype = {
 890	.release = die_kobj_release,
 891	.sysfs_ops = &kobj_sysfs_ops,
 892};
 893
 894static const struct kobj_type ip_discovery_ktype = {
 895	.release = ip_disc_release,
 896	.sysfs_ops = &kobj_sysfs_ops,
 897};
 898
 899struct ip_discovery_top {
 900	struct kobject kobj;    /* ip_discovery/ */
 901	struct kset die_kset;   /* ip_discovery/die/, contains ip_die_entry */
 902	struct amdgpu_device *adev;
 903};
 904
 905static void die_kobj_release(struct kobject *kobj)
 906{
 907	struct ip_discovery_top *ip_top = container_of(to_kset(kobj),
 908						       struct ip_discovery_top,
 909						       die_kset);
 910	if (!list_empty(&ip_top->die_kset.list))
 911		DRM_ERROR("ip_top->die_kset is not empty");
 912}
 913
 914static void ip_disc_release(struct kobject *kobj)
 915{
 916	struct ip_discovery_top *ip_top = container_of(kobj, struct ip_discovery_top,
 917						       kobj);
 918	struct amdgpu_device *adev = ip_top->adev;
 919
 920	adev->ip_top = NULL;
 921	kfree(ip_top);
 922}
 923
 924static uint8_t amdgpu_discovery_get_harvest_info(struct amdgpu_device *adev,
 925						 uint16_t hw_id, uint8_t inst)
 926{
 927	uint8_t harvest = 0;
 928
 929	/* Until a uniform way is figured, get mask based on hwid */
 930	switch (hw_id) {
 931	case VCN_HWID:
 932		harvest = ((1 << inst) & adev->vcn.inst_mask) == 0;
 933		break;
 934	case DMU_HWID:
 935		if (adev->harvest_ip_mask & AMD_HARVEST_IP_DMU_MASK)
 936			harvest = 0x1;
 937		break;
 938	case UMC_HWID:
 939		/* TODO: It needs another parsing; for now, ignore.*/
 940		break;
 941	case GC_HWID:
 942		harvest = ((1 << inst) & adev->gfx.xcc_mask) == 0;
 943		break;
 944	case SDMA0_HWID:
 945		harvest = ((1 << inst) & adev->sdma.sdma_mask) == 0;
 946		break;
 947	default:
 948		break;
 949	}
 950
 951	return harvest;
 952}
 953
 954static int amdgpu_discovery_sysfs_ips(struct amdgpu_device *adev,
 955				      struct ip_die_entry *ip_die_entry,
 956				      const size_t _ip_offset, const int num_ips,
 957				      bool reg_base_64)
 958{
 959	int ii, jj, kk, res;
 960
 961	DRM_DEBUG("num_ips:%d", num_ips);
 962
 963	/* Find all IPs of a given HW ID, and add their instance to
 964	 * #die/#hw_id/#instance/<attributes>
 965	 */
 966	for (ii = 0; ii < HW_ID_MAX; ii++) {
 967		struct ip_hw_id *ip_hw_id = NULL;
 968		size_t ip_offset = _ip_offset;
 969
 970		for (jj = 0; jj < num_ips; jj++) {
 971			struct ip_v4 *ip;
 972			struct ip_hw_instance *ip_hw_instance;
 973
 974			ip = (struct ip_v4 *)(adev->mman.discovery_bin + ip_offset);
 975			if (amdgpu_discovery_validate_ip(ip) ||
 976			    le16_to_cpu(ip->hw_id) != ii)
 977				goto next_ip;
 978
 979			DRM_DEBUG("match:%d @ ip_offset:%zu", ii, ip_offset);
 980
 981			/* We have a hw_id match; register the hw
 982			 * block if not yet registered.
 983			 */
 984			if (!ip_hw_id) {
 985				ip_hw_id = kzalloc(sizeof(*ip_hw_id), GFP_KERNEL);
 986				if (!ip_hw_id)
 987					return -ENOMEM;
 988				ip_hw_id->hw_id = ii;
 989
 990				kobject_set_name(&ip_hw_id->hw_id_kset.kobj, "%d", ii);
 991				ip_hw_id->hw_id_kset.kobj.kset = &ip_die_entry->ip_kset;
 992				ip_hw_id->hw_id_kset.kobj.ktype = &ip_hw_id_ktype;
 993				res = kset_register(&ip_hw_id->hw_id_kset);
 994				if (res) {
 995					DRM_ERROR("Couldn't register ip_hw_id kset");
 996					kfree(ip_hw_id);
 997					return res;
 998				}
 999				if (hw_id_names[ii]) {
1000					res = sysfs_create_link(&ip_die_entry->ip_kset.kobj,
1001								&ip_hw_id->hw_id_kset.kobj,
1002								hw_id_names[ii]);
1003					if (res) {
1004						DRM_ERROR("Couldn't create IP link %s in IP Die:%s\n",
1005							  hw_id_names[ii],
1006							  kobject_name(&ip_die_entry->ip_kset.kobj));
1007					}
1008				}
1009			}
1010
1011			/* Now register its instance.
1012			 */
1013			ip_hw_instance = kzalloc(struct_size(ip_hw_instance,
1014							     base_addr,
1015							     ip->num_base_address),
1016						 GFP_KERNEL);
1017			if (!ip_hw_instance) {
1018				DRM_ERROR("no memory for ip_hw_instance");
1019				return -ENOMEM;
1020			}
1021			ip_hw_instance->hw_id = le16_to_cpu(ip->hw_id); /* == ii */
1022			ip_hw_instance->num_instance = ip->instance_number;
1023			ip_hw_instance->major = ip->major;
1024			ip_hw_instance->minor = ip->minor;
1025			ip_hw_instance->revision = ip->revision;
1026			ip_hw_instance->harvest =
1027				amdgpu_discovery_get_harvest_info(
1028					adev, ip_hw_instance->hw_id,
1029					ip_hw_instance->num_instance);
1030			ip_hw_instance->num_base_addresses = ip->num_base_address;
1031
1032			for (kk = 0; kk < ip_hw_instance->num_base_addresses; kk++) {
1033				if (reg_base_64)
1034					ip_hw_instance->base_addr[kk] =
1035						lower_32_bits(le64_to_cpu(ip->base_address_64[kk])) & 0x3FFFFFFF;
1036				else
1037					ip_hw_instance->base_addr[kk] = ip->base_address[kk];
1038			}
1039
1040			kobject_init(&ip_hw_instance->kobj, &ip_hw_instance_ktype);
1041			ip_hw_instance->kobj.kset = &ip_hw_id->hw_id_kset;
1042			res = kobject_add(&ip_hw_instance->kobj, NULL,
1043					  "%d", ip_hw_instance->num_instance);
1044next_ip:
1045			if (reg_base_64)
1046				ip_offset += struct_size(ip, base_address_64,
1047							 ip->num_base_address);
1048			else
1049				ip_offset += struct_size(ip, base_address,
1050							 ip->num_base_address);
1051		}
1052	}
1053
1054	return 0;
1055}
1056
1057static int amdgpu_discovery_sysfs_recurse(struct amdgpu_device *adev)
1058{
1059	struct binary_header *bhdr;
1060	struct ip_discovery_header *ihdr;
1061	struct die_header *dhdr;
1062	struct kset *die_kset = &adev->ip_top->die_kset;
1063	u16 num_dies, die_offset, num_ips;
1064	size_t ip_offset;
1065	int ii, res;
1066
1067	bhdr = (struct binary_header *)adev->mman.discovery_bin;
1068	ihdr = (struct ip_discovery_header *)(adev->mman.discovery_bin +
1069					      le16_to_cpu(bhdr->table_list[IP_DISCOVERY].offset));
1070	num_dies = le16_to_cpu(ihdr->num_dies);
1071
1072	DRM_DEBUG("number of dies: %d\n", num_dies);
1073
1074	for (ii = 0; ii < num_dies; ii++) {
1075		struct ip_die_entry *ip_die_entry;
1076
1077		die_offset = le16_to_cpu(ihdr->die_info[ii].die_offset);
1078		dhdr = (struct die_header *)(adev->mman.discovery_bin + die_offset);
1079		num_ips = le16_to_cpu(dhdr->num_ips);
1080		ip_offset = die_offset + sizeof(*dhdr);
1081
1082		/* Add the die to the kset.
1083		 *
1084		 * dhdr->die_id == ii, which was checked in
1085		 * amdgpu_discovery_reg_base_init().
1086		 */
1087
1088		ip_die_entry = kzalloc(sizeof(*ip_die_entry), GFP_KERNEL);
1089		if (!ip_die_entry)
1090			return -ENOMEM;
1091
1092		ip_die_entry->num_ips = num_ips;
1093
1094		kobject_set_name(&ip_die_entry->ip_kset.kobj, "%d", le16_to_cpu(dhdr->die_id));
1095		ip_die_entry->ip_kset.kobj.kset = die_kset;
1096		ip_die_entry->ip_kset.kobj.ktype = &ip_die_entry_ktype;
1097		res = kset_register(&ip_die_entry->ip_kset);
1098		if (res) {
1099			DRM_ERROR("Couldn't register ip_die_entry kset");
1100			kfree(ip_die_entry);
1101			return res;
1102		}
1103
1104		amdgpu_discovery_sysfs_ips(adev, ip_die_entry, ip_offset, num_ips, !!ihdr->base_addr_64_bit);
1105	}
1106
1107	return 0;
1108}
1109
1110static int amdgpu_discovery_sysfs_init(struct amdgpu_device *adev)
1111{
1112	struct kset *die_kset;
1113	int res, ii;
1114
1115	if (!adev->mman.discovery_bin)
1116		return -EINVAL;
1117
1118	adev->ip_top = kzalloc(sizeof(*adev->ip_top), GFP_KERNEL);
1119	if (!adev->ip_top)
1120		return -ENOMEM;
1121
1122	adev->ip_top->adev = adev;
1123
1124	res = kobject_init_and_add(&adev->ip_top->kobj, &ip_discovery_ktype,
1125				   &adev->dev->kobj, "ip_discovery");
1126	if (res) {
1127		DRM_ERROR("Couldn't init and add ip_discovery/");
1128		goto Err;
1129	}
1130
1131	die_kset = &adev->ip_top->die_kset;
1132	kobject_set_name(&die_kset->kobj, "%s", "die");
1133	die_kset->kobj.parent = &adev->ip_top->kobj;
1134	die_kset->kobj.ktype = &die_kobj_ktype;
1135	res = kset_register(&adev->ip_top->die_kset);
1136	if (res) {
1137		DRM_ERROR("Couldn't register die_kset");
1138		goto Err;
1139	}
1140
1141	for (ii = 0; ii < ARRAY_SIZE(ip_hw_attr); ii++)
1142		ip_hw_instance_attrs[ii] = &ip_hw_attr[ii].attr;
1143	ip_hw_instance_attrs[ii] = NULL;
1144
1145	res = amdgpu_discovery_sysfs_recurse(adev);
1146
1147	return res;
1148Err:
1149	kobject_put(&adev->ip_top->kobj);
1150	return res;
1151}
1152
1153/* -------------------------------------------------- */
1154
1155#define list_to_kobj(el) container_of(el, struct kobject, entry)
1156
1157static void amdgpu_discovery_sysfs_ip_hw_free(struct ip_hw_id *ip_hw_id)
1158{
1159	struct list_head *el, *tmp;
1160	struct kset *hw_id_kset;
1161
1162	hw_id_kset = &ip_hw_id->hw_id_kset;
1163	spin_lock(&hw_id_kset->list_lock);
1164	list_for_each_prev_safe(el, tmp, &hw_id_kset->list) {
1165		list_del_init(el);
1166		spin_unlock(&hw_id_kset->list_lock);
1167		/* kobject is embedded in ip_hw_instance */
1168		kobject_put(list_to_kobj(el));
1169		spin_lock(&hw_id_kset->list_lock);
1170	}
1171	spin_unlock(&hw_id_kset->list_lock);
1172	kobject_put(&ip_hw_id->hw_id_kset.kobj);
1173}
1174
1175static void amdgpu_discovery_sysfs_die_free(struct ip_die_entry *ip_die_entry)
1176{
1177	struct list_head *el, *tmp;
1178	struct kset *ip_kset;
1179
1180	ip_kset = &ip_die_entry->ip_kset;
1181	spin_lock(&ip_kset->list_lock);
1182	list_for_each_prev_safe(el, tmp, &ip_kset->list) {
1183		list_del_init(el);
1184		spin_unlock(&ip_kset->list_lock);
1185		amdgpu_discovery_sysfs_ip_hw_free(to_ip_hw_id(list_to_kobj(el)));
1186		spin_lock(&ip_kset->list_lock);
1187	}
1188	spin_unlock(&ip_kset->list_lock);
1189	kobject_put(&ip_die_entry->ip_kset.kobj);
1190}
1191
1192static void amdgpu_discovery_sysfs_fini(struct amdgpu_device *adev)
1193{
1194	struct list_head *el, *tmp;
1195	struct kset *die_kset;
1196
1197	die_kset = &adev->ip_top->die_kset;
1198	spin_lock(&die_kset->list_lock);
1199	list_for_each_prev_safe(el, tmp, &die_kset->list) {
1200		list_del_init(el);
1201		spin_unlock(&die_kset->list_lock);
1202		amdgpu_discovery_sysfs_die_free(to_ip_die_entry(list_to_kobj(el)));
1203		spin_lock(&die_kset->list_lock);
1204	}
1205	spin_unlock(&die_kset->list_lock);
1206	kobject_put(&adev->ip_top->die_kset.kobj);
1207	kobject_put(&adev->ip_top->kobj);
1208}
1209
1210/* ================================================== */
1211
1212static int amdgpu_discovery_reg_base_init(struct amdgpu_device *adev)
1213{
1214	uint8_t num_base_address, subrev, variant;
1215	struct binary_header *bhdr;
1216	struct ip_discovery_header *ihdr;
1217	struct die_header *dhdr;
1218	struct ip_v4 *ip;
1219	uint16_t die_offset;
1220	uint16_t ip_offset;
1221	uint16_t num_dies;
1222	uint16_t num_ips;
1223	int hw_ip;
1224	int i, j, k;
1225	int r;
1226
1227	r = amdgpu_discovery_init(adev);
1228	if (r) {
1229		DRM_ERROR("amdgpu_discovery_init failed\n");
1230		return r;
1231	}
1232
1233	adev->gfx.xcc_mask = 0;
1234	adev->sdma.sdma_mask = 0;
1235	adev->vcn.inst_mask = 0;
1236	adev->jpeg.inst_mask = 0;
1237	bhdr = (struct binary_header *)adev->mman.discovery_bin;
1238	ihdr = (struct ip_discovery_header *)(adev->mman.discovery_bin +
1239			le16_to_cpu(bhdr->table_list[IP_DISCOVERY].offset));
1240	num_dies = le16_to_cpu(ihdr->num_dies);
1241
1242	DRM_DEBUG("number of dies: %d\n", num_dies);
1243
1244	for (i = 0; i < num_dies; i++) {
1245		die_offset = le16_to_cpu(ihdr->die_info[i].die_offset);
1246		dhdr = (struct die_header *)(adev->mman.discovery_bin + die_offset);
1247		num_ips = le16_to_cpu(dhdr->num_ips);
1248		ip_offset = die_offset + sizeof(*dhdr);
1249
1250		if (le16_to_cpu(dhdr->die_id) != i) {
1251			DRM_ERROR("invalid die id %d, expected %d\n",
1252					le16_to_cpu(dhdr->die_id), i);
1253			return -EINVAL;
1254		}
1255
1256		DRM_DEBUG("number of hardware IPs on die%d: %d\n",
1257				le16_to_cpu(dhdr->die_id), num_ips);
1258
1259		for (j = 0; j < num_ips; j++) {
1260			ip = (struct ip_v4 *)(adev->mman.discovery_bin + ip_offset);
1261
1262			if (amdgpu_discovery_validate_ip(ip))
1263				goto next_ip;
1264
1265			num_base_address = ip->num_base_address;
1266
1267			DRM_DEBUG("%s(%d) #%d v%d.%d.%d:\n",
1268				  hw_id_names[le16_to_cpu(ip->hw_id)],
1269				  le16_to_cpu(ip->hw_id),
1270				  ip->instance_number,
1271				  ip->major, ip->minor,
1272				  ip->revision);
1273
1274			if (le16_to_cpu(ip->hw_id) == VCN_HWID) {
1275				/* Bit [5:0]: original revision value
1276				 * Bit [7:6]: en/decode capability:
1277				 *     0b00 : VCN function normally
1278				 *     0b10 : encode is disabled
1279				 *     0b01 : decode is disabled
1280				 */
1281				adev->vcn.vcn_config[adev->vcn.num_vcn_inst] =
1282					ip->revision & 0xc0;
1283				ip->revision &= ~0xc0;
1284				if (adev->vcn.num_vcn_inst <
1285				    AMDGPU_MAX_VCN_INSTANCES) {
 
 
1286					adev->vcn.num_vcn_inst++;
1287					adev->vcn.inst_mask |=
1288						(1U << ip->instance_number);
1289					adev->jpeg.inst_mask |=
1290						(1U << ip->instance_number);
1291				} else {
1292					dev_err(adev->dev, "Too many VCN instances: %d vs %d\n",
1293						adev->vcn.num_vcn_inst + 1,
1294						AMDGPU_MAX_VCN_INSTANCES);
1295				}
 
1296			}
1297			if (le16_to_cpu(ip->hw_id) == SDMA0_HWID ||
1298			    le16_to_cpu(ip->hw_id) == SDMA1_HWID ||
1299			    le16_to_cpu(ip->hw_id) == SDMA2_HWID ||
1300			    le16_to_cpu(ip->hw_id) == SDMA3_HWID) {
1301				if (adev->sdma.num_instances <
1302				    AMDGPU_MAX_SDMA_INSTANCES) {
1303					adev->sdma.num_instances++;
1304					adev->sdma.sdma_mask |=
1305						(1U << ip->instance_number);
1306				} else {
1307					dev_err(adev->dev, "Too many SDMA instances: %d vs %d\n",
1308						adev->sdma.num_instances + 1,
1309						AMDGPU_MAX_SDMA_INSTANCES);
1310				}
1311			}
1312
 
 
 
 
 
 
 
 
 
1313			if (le16_to_cpu(ip->hw_id) == UMC_HWID) {
1314				adev->gmc.num_umc++;
1315				adev->umc.node_inst_num++;
1316			}
1317
1318			if (le16_to_cpu(ip->hw_id) == GC_HWID)
1319				adev->gfx.xcc_mask |=
1320					(1U << ip->instance_number);
1321
1322			for (k = 0; k < num_base_address; k++) {
1323				/*
1324				 * convert the endianness of base addresses in place,
1325				 * so that we don't need to convert them when accessing adev->reg_offset.
1326				 */
1327				if (ihdr->base_addr_64_bit)
1328					/* Truncate the 64bit base address from ip discovery
1329					 * and only store lower 32bit ip base in reg_offset[].
1330					 * Bits > 32 follows ASIC specific format, thus just
1331					 * discard them and handle it within specific ASIC.
1332					 * By this way reg_offset[] and related helpers can
1333					 * stay unchanged.
1334					 * The base address is in dwords, thus clear the
1335					 * highest 2 bits to store.
1336					 */
1337					ip->base_address[k] =
1338						lower_32_bits(le64_to_cpu(ip->base_address_64[k])) & 0x3FFFFFFF;
1339				else
1340					ip->base_address[k] = le32_to_cpu(ip->base_address[k]);
1341				DRM_DEBUG("\t0x%08x\n", ip->base_address[k]);
1342			}
1343
1344			for (hw_ip = 0; hw_ip < MAX_HWIP; hw_ip++) {
1345				if (hw_id_map[hw_ip] == le16_to_cpu(ip->hw_id) &&
1346				    hw_id_map[hw_ip] != 0) {
1347					DRM_DEBUG("set register base offset for %s\n",
1348							hw_id_names[le16_to_cpu(ip->hw_id)]);
1349					adev->reg_offset[hw_ip][ip->instance_number] =
1350						ip->base_address;
1351					/* Instance support is somewhat inconsistent.
1352					 * SDMA is a good example.  Sienna cichlid has 4 total
1353					 * SDMA instances, each enumerated separately (HWIDs
1354					 * 42, 43, 68, 69).  Arcturus has 8 total SDMA instances,
1355					 * but they are enumerated as multiple instances of the
1356					 * same HWIDs (4x HWID 42, 4x HWID 43).  UMC is another
1357					 * example.  On most chips there are multiple instances
1358					 * with the same HWID.
1359					 */
1360
1361					if (ihdr->version < 3) {
1362						subrev = 0;
1363						variant = 0;
1364					} else {
1365						subrev = ip->sub_revision;
1366						variant = ip->variant;
1367					}
1368
1369					adev->ip_versions[hw_ip]
1370							 [ip->instance_number] =
1371						IP_VERSION_FULL(ip->major,
1372								ip->minor,
1373								ip->revision,
1374								variant,
1375								subrev);
1376				}
1377			}
1378
1379next_ip:
1380			if (ihdr->base_addr_64_bit)
1381				ip_offset += struct_size(ip, base_address_64, ip->num_base_address);
1382			else
1383				ip_offset += struct_size(ip, base_address, ip->num_base_address);
1384		}
1385	}
1386
1387	return 0;
1388}
1389
1390static void amdgpu_discovery_harvest_ip(struct amdgpu_device *adev)
1391{
1392	int vcn_harvest_count = 0;
1393	int umc_harvest_count = 0;
1394
1395	/*
1396	 * Harvest table does not fit Navi1x and legacy GPUs,
1397	 * so read harvest bit per IP data structure to set
1398	 * harvest configuration.
1399	 */
1400	if (amdgpu_ip_version(adev, GC_HWIP, 0) < IP_VERSION(10, 2, 0) &&
1401	    amdgpu_ip_version(adev, GC_HWIP, 0) != IP_VERSION(9, 4, 3)) {
 
1402		if ((adev->pdev->device == 0x731E &&
1403			(adev->pdev->revision == 0xC6 ||
1404			 adev->pdev->revision == 0xC7)) ||
1405			(adev->pdev->device == 0x7340 &&
1406			 adev->pdev->revision == 0xC9) ||
1407			(adev->pdev->device == 0x7360 &&
1408			 adev->pdev->revision == 0xC7))
1409			amdgpu_discovery_read_harvest_bit_per_ip(adev,
1410				&vcn_harvest_count);
1411	} else {
1412		amdgpu_discovery_read_from_harvest_table(adev,
1413							 &vcn_harvest_count,
1414							 &umc_harvest_count);
1415	}
1416
1417	amdgpu_discovery_harvest_config_quirk(adev);
1418
1419	if (vcn_harvest_count == adev->vcn.num_vcn_inst) {
1420		adev->harvest_ip_mask |= AMD_HARVEST_IP_VCN_MASK;
1421		adev->harvest_ip_mask |= AMD_HARVEST_IP_JPEG_MASK;
1422	}
1423
1424	if (umc_harvest_count < adev->gmc.num_umc) {
1425		adev->gmc.num_umc -= umc_harvest_count;
1426	}
1427}
1428
1429union gc_info {
1430	struct gc_info_v1_0 v1;
1431	struct gc_info_v1_1 v1_1;
1432	struct gc_info_v1_2 v1_2;
 
1433	struct gc_info_v2_0 v2;
1434	struct gc_info_v2_1 v2_1;
1435};
1436
1437static int amdgpu_discovery_get_gfx_info(struct amdgpu_device *adev)
1438{
1439	struct binary_header *bhdr;
1440	union gc_info *gc_info;
1441	u16 offset;
1442
1443	if (!adev->mman.discovery_bin) {
1444		DRM_ERROR("ip discovery uninitialized\n");
1445		return -EINVAL;
1446	}
1447
1448	bhdr = (struct binary_header *)adev->mman.discovery_bin;
1449	offset = le16_to_cpu(bhdr->table_list[GC].offset);
1450
1451	if (!offset)
1452		return 0;
1453
1454	gc_info = (union gc_info *)(adev->mman.discovery_bin + offset);
1455
1456	switch (le16_to_cpu(gc_info->v1.header.version_major)) {
1457	case 1:
1458		adev->gfx.config.max_shader_engines = le32_to_cpu(gc_info->v1.gc_num_se);
1459		adev->gfx.config.max_cu_per_sh = 2 * (le32_to_cpu(gc_info->v1.gc_num_wgp0_per_sa) +
1460						      le32_to_cpu(gc_info->v1.gc_num_wgp1_per_sa));
1461		adev->gfx.config.max_sh_per_se = le32_to_cpu(gc_info->v1.gc_num_sa_per_se);
1462		adev->gfx.config.max_backends_per_se = le32_to_cpu(gc_info->v1.gc_num_rb_per_se);
1463		adev->gfx.config.max_texture_channel_caches = le32_to_cpu(gc_info->v1.gc_num_gl2c);
1464		adev->gfx.config.max_gprs = le32_to_cpu(gc_info->v1.gc_num_gprs);
1465		adev->gfx.config.max_gs_threads = le32_to_cpu(gc_info->v1.gc_num_max_gs_thds);
1466		adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gc_info->v1.gc_gs_table_depth);
1467		adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gc_info->v1.gc_gsprim_buff_depth);
1468		adev->gfx.config.double_offchip_lds_buf = le32_to_cpu(gc_info->v1.gc_double_offchip_lds_buffer);
1469		adev->gfx.cu_info.wave_front_size = le32_to_cpu(gc_info->v1.gc_wave_size);
1470		adev->gfx.cu_info.max_waves_per_simd = le32_to_cpu(gc_info->v1.gc_max_waves_per_simd);
1471		adev->gfx.cu_info.max_scratch_slots_per_cu = le32_to_cpu(gc_info->v1.gc_max_scratch_slots_per_cu);
1472		adev->gfx.cu_info.lds_size = le32_to_cpu(gc_info->v1.gc_lds_size);
1473		adev->gfx.config.num_sc_per_sh = le32_to_cpu(gc_info->v1.gc_num_sc_per_se) /
1474			le32_to_cpu(gc_info->v1.gc_num_sa_per_se);
1475		adev->gfx.config.num_packer_per_sc = le32_to_cpu(gc_info->v1.gc_num_packer_per_sc);
1476		if (le16_to_cpu(gc_info->v1.header.version_minor) >= 1) {
1477			adev->gfx.config.gc_num_tcp_per_sa = le32_to_cpu(gc_info->v1_1.gc_num_tcp_per_sa);
1478			adev->gfx.config.gc_num_sdp_interface = le32_to_cpu(gc_info->v1_1.gc_num_sdp_interface);
1479			adev->gfx.config.gc_num_tcps = le32_to_cpu(gc_info->v1_1.gc_num_tcps);
1480		}
1481		if (le16_to_cpu(gc_info->v1.header.version_minor) >= 2) {
1482			adev->gfx.config.gc_num_tcp_per_wpg = le32_to_cpu(gc_info->v1_2.gc_num_tcp_per_wpg);
1483			adev->gfx.config.gc_tcp_l1_size = le32_to_cpu(gc_info->v1_2.gc_tcp_l1_size);
1484			adev->gfx.config.gc_num_sqc_per_wgp = le32_to_cpu(gc_info->v1_2.gc_num_sqc_per_wgp);
1485			adev->gfx.config.gc_l1_instruction_cache_size_per_sqc = le32_to_cpu(gc_info->v1_2.gc_l1_instruction_cache_size_per_sqc);
1486			adev->gfx.config.gc_l1_data_cache_size_per_sqc = le32_to_cpu(gc_info->v1_2.gc_l1_data_cache_size_per_sqc);
1487			adev->gfx.config.gc_gl1c_per_sa = le32_to_cpu(gc_info->v1_2.gc_gl1c_per_sa);
1488			adev->gfx.config.gc_gl1c_size_per_instance = le32_to_cpu(gc_info->v1_2.gc_gl1c_size_per_instance);
1489			adev->gfx.config.gc_gl2c_per_gpu = le32_to_cpu(gc_info->v1_2.gc_gl2c_per_gpu);
1490		}
 
 
 
 
 
 
 
 
 
 
1491		break;
1492	case 2:
1493		adev->gfx.config.max_shader_engines = le32_to_cpu(gc_info->v2.gc_num_se);
1494		adev->gfx.config.max_cu_per_sh = le32_to_cpu(gc_info->v2.gc_num_cu_per_sh);
1495		adev->gfx.config.max_sh_per_se = le32_to_cpu(gc_info->v2.gc_num_sh_per_se);
1496		adev->gfx.config.max_backends_per_se = le32_to_cpu(gc_info->v2.gc_num_rb_per_se);
1497		adev->gfx.config.max_texture_channel_caches = le32_to_cpu(gc_info->v2.gc_num_tccs);
1498		adev->gfx.config.max_gprs = le32_to_cpu(gc_info->v2.gc_num_gprs);
1499		adev->gfx.config.max_gs_threads = le32_to_cpu(gc_info->v2.gc_num_max_gs_thds);
1500		adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gc_info->v2.gc_gs_table_depth);
1501		adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gc_info->v2.gc_gsprim_buff_depth);
1502		adev->gfx.config.double_offchip_lds_buf = le32_to_cpu(gc_info->v2.gc_double_offchip_lds_buffer);
1503		adev->gfx.cu_info.wave_front_size = le32_to_cpu(gc_info->v2.gc_wave_size);
1504		adev->gfx.cu_info.max_waves_per_simd = le32_to_cpu(gc_info->v2.gc_max_waves_per_simd);
1505		adev->gfx.cu_info.max_scratch_slots_per_cu = le32_to_cpu(gc_info->v2.gc_max_scratch_slots_per_cu);
1506		adev->gfx.cu_info.lds_size = le32_to_cpu(gc_info->v2.gc_lds_size);
1507		adev->gfx.config.num_sc_per_sh = le32_to_cpu(gc_info->v2.gc_num_sc_per_se) /
1508			le32_to_cpu(gc_info->v2.gc_num_sh_per_se);
1509		adev->gfx.config.num_packer_per_sc = le32_to_cpu(gc_info->v2.gc_num_packer_per_sc);
1510		if (le16_to_cpu(gc_info->v2.header.version_minor) == 1) {
1511			adev->gfx.config.gc_num_tcp_per_sa = le32_to_cpu(gc_info->v2_1.gc_num_tcp_per_sh);
1512			adev->gfx.config.gc_tcp_size_per_cu = le32_to_cpu(gc_info->v2_1.gc_tcp_size_per_cu);
1513			adev->gfx.config.gc_num_sdp_interface = le32_to_cpu(gc_info->v2_1.gc_num_sdp_interface); /* per XCD */
1514			adev->gfx.config.gc_num_cu_per_sqc = le32_to_cpu(gc_info->v2_1.gc_num_cu_per_sqc);
1515			adev->gfx.config.gc_l1_instruction_cache_size_per_sqc = le32_to_cpu(gc_info->v2_1.gc_instruction_cache_size_per_sqc);
1516			adev->gfx.config.gc_l1_data_cache_size_per_sqc = le32_to_cpu(gc_info->v2_1.gc_scalar_data_cache_size_per_sqc);
1517			adev->gfx.config.gc_tcc_size = le32_to_cpu(gc_info->v2_1.gc_tcc_size); /* per XCD */
1518		}
1519		break;
1520	default:
1521		dev_err(adev->dev,
1522			"Unhandled GC info table %d.%d\n",
1523			le16_to_cpu(gc_info->v1.header.version_major),
1524			le16_to_cpu(gc_info->v1.header.version_minor));
1525		return -EINVAL;
1526	}
1527	return 0;
1528}
1529
1530union mall_info {
1531	struct mall_info_v1_0 v1;
1532	struct mall_info_v2_0 v2;
1533};
1534
1535static int amdgpu_discovery_get_mall_info(struct amdgpu_device *adev)
1536{
1537	struct binary_header *bhdr;
1538	union mall_info *mall_info;
1539	u32 u, mall_size_per_umc, m_s_present, half_use;
1540	u64 mall_size;
1541	u16 offset;
1542
1543	if (!adev->mman.discovery_bin) {
1544		DRM_ERROR("ip discovery uninitialized\n");
1545		return -EINVAL;
1546	}
1547
1548	bhdr = (struct binary_header *)adev->mman.discovery_bin;
1549	offset = le16_to_cpu(bhdr->table_list[MALL_INFO].offset);
1550
1551	if (!offset)
1552		return 0;
1553
1554	mall_info = (union mall_info *)(adev->mman.discovery_bin + offset);
1555
1556	switch (le16_to_cpu(mall_info->v1.header.version_major)) {
1557	case 1:
1558		mall_size = 0;
1559		mall_size_per_umc = le32_to_cpu(mall_info->v1.mall_size_per_m);
1560		m_s_present = le32_to_cpu(mall_info->v1.m_s_present);
1561		half_use = le32_to_cpu(mall_info->v1.m_half_use);
1562		for (u = 0; u < adev->gmc.num_umc; u++) {
1563			if (m_s_present & (1 << u))
1564				mall_size += mall_size_per_umc * 2;
1565			else if (half_use & (1 << u))
1566				mall_size += mall_size_per_umc / 2;
1567			else
1568				mall_size += mall_size_per_umc;
1569		}
1570		adev->gmc.mall_size = mall_size;
1571		adev->gmc.m_half_use = half_use;
1572		break;
1573	case 2:
1574		mall_size_per_umc = le32_to_cpu(mall_info->v2.mall_size_per_umc);
1575		adev->gmc.mall_size = mall_size_per_umc * adev->gmc.num_umc;
1576		break;
1577	default:
1578		dev_err(adev->dev,
1579			"Unhandled MALL info table %d.%d\n",
1580			le16_to_cpu(mall_info->v1.header.version_major),
1581			le16_to_cpu(mall_info->v1.header.version_minor));
1582		return -EINVAL;
1583	}
1584	return 0;
1585}
1586
1587union vcn_info {
1588	struct vcn_info_v1_0 v1;
1589};
1590
1591static int amdgpu_discovery_get_vcn_info(struct amdgpu_device *adev)
1592{
1593	struct binary_header *bhdr;
1594	union vcn_info *vcn_info;
1595	u16 offset;
1596	int v;
1597
1598	if (!adev->mman.discovery_bin) {
1599		DRM_ERROR("ip discovery uninitialized\n");
1600		return -EINVAL;
1601	}
1602
1603	/* num_vcn_inst is currently limited to AMDGPU_MAX_VCN_INSTANCES
1604	 * which is smaller than VCN_INFO_TABLE_MAX_NUM_INSTANCES
1605	 * but that may change in the future with new GPUs so keep this
1606	 * check for defensive purposes.
1607	 */
1608	if (adev->vcn.num_vcn_inst > VCN_INFO_TABLE_MAX_NUM_INSTANCES) {
1609		dev_err(adev->dev, "invalid vcn instances\n");
1610		return -EINVAL;
1611	}
1612
1613	bhdr = (struct binary_header *)adev->mman.discovery_bin;
1614	offset = le16_to_cpu(bhdr->table_list[VCN_INFO].offset);
1615
1616	if (!offset)
1617		return 0;
1618
1619	vcn_info = (union vcn_info *)(adev->mman.discovery_bin + offset);
1620
1621	switch (le16_to_cpu(vcn_info->v1.header.version_major)) {
1622	case 1:
1623		/* num_vcn_inst is currently limited to AMDGPU_MAX_VCN_INSTANCES
1624		 * so this won't overflow.
1625		 */
1626		for (v = 0; v < adev->vcn.num_vcn_inst; v++) {
1627			adev->vcn.vcn_codec_disable_mask[v] =
1628				le32_to_cpu(vcn_info->v1.instance_info[v].fuse_data.all_bits);
1629		}
1630		break;
1631	default:
1632		dev_err(adev->dev,
1633			"Unhandled VCN info table %d.%d\n",
1634			le16_to_cpu(vcn_info->v1.header.version_major),
1635			le16_to_cpu(vcn_info->v1.header.version_minor));
1636		return -EINVAL;
1637	}
1638	return 0;
1639}
1640
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1641static int amdgpu_discovery_set_common_ip_blocks(struct amdgpu_device *adev)
1642{
1643	/* what IP to use for this? */
1644	switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
1645	case IP_VERSION(9, 0, 1):
1646	case IP_VERSION(9, 1, 0):
1647	case IP_VERSION(9, 2, 1):
1648	case IP_VERSION(9, 2, 2):
1649	case IP_VERSION(9, 3, 0):
1650	case IP_VERSION(9, 4, 0):
1651	case IP_VERSION(9, 4, 1):
1652	case IP_VERSION(9, 4, 2):
1653	case IP_VERSION(9, 4, 3):
 
1654		amdgpu_device_ip_block_add(adev, &vega10_common_ip_block);
1655		break;
1656	case IP_VERSION(10, 1, 10):
1657	case IP_VERSION(10, 1, 1):
1658	case IP_VERSION(10, 1, 2):
1659	case IP_VERSION(10, 1, 3):
1660	case IP_VERSION(10, 1, 4):
1661	case IP_VERSION(10, 3, 0):
1662	case IP_VERSION(10, 3, 1):
1663	case IP_VERSION(10, 3, 2):
1664	case IP_VERSION(10, 3, 3):
1665	case IP_VERSION(10, 3, 4):
1666	case IP_VERSION(10, 3, 5):
1667	case IP_VERSION(10, 3, 6):
1668	case IP_VERSION(10, 3, 7):
1669		amdgpu_device_ip_block_add(adev, &nv_common_ip_block);
1670		break;
1671	case IP_VERSION(11, 0, 0):
1672	case IP_VERSION(11, 0, 1):
1673	case IP_VERSION(11, 0, 2):
1674	case IP_VERSION(11, 0, 3):
1675	case IP_VERSION(11, 0, 4):
1676	case IP_VERSION(11, 5, 0):
 
 
1677		amdgpu_device_ip_block_add(adev, &soc21_common_ip_block);
1678		break;
 
 
 
 
1679	default:
1680		dev_err(adev->dev,
1681			"Failed to add common ip block(GC_HWIP:0x%x)\n",
1682			amdgpu_ip_version(adev, GC_HWIP, 0));
1683		return -EINVAL;
1684	}
1685	return 0;
1686}
1687
1688static int amdgpu_discovery_set_gmc_ip_blocks(struct amdgpu_device *adev)
1689{
1690	/* use GC or MMHUB IP version */
1691	switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
1692	case IP_VERSION(9, 0, 1):
1693	case IP_VERSION(9, 1, 0):
1694	case IP_VERSION(9, 2, 1):
1695	case IP_VERSION(9, 2, 2):
1696	case IP_VERSION(9, 3, 0):
1697	case IP_VERSION(9, 4, 0):
1698	case IP_VERSION(9, 4, 1):
1699	case IP_VERSION(9, 4, 2):
1700	case IP_VERSION(9, 4, 3):
 
1701		amdgpu_device_ip_block_add(adev, &gmc_v9_0_ip_block);
1702		break;
1703	case IP_VERSION(10, 1, 10):
1704	case IP_VERSION(10, 1, 1):
1705	case IP_VERSION(10, 1, 2):
1706	case IP_VERSION(10, 1, 3):
1707	case IP_VERSION(10, 1, 4):
1708	case IP_VERSION(10, 3, 0):
1709	case IP_VERSION(10, 3, 1):
1710	case IP_VERSION(10, 3, 2):
1711	case IP_VERSION(10, 3, 3):
1712	case IP_VERSION(10, 3, 4):
1713	case IP_VERSION(10, 3, 5):
1714	case IP_VERSION(10, 3, 6):
1715	case IP_VERSION(10, 3, 7):
1716		amdgpu_device_ip_block_add(adev, &gmc_v10_0_ip_block);
1717		break;
1718	case IP_VERSION(11, 0, 0):
1719	case IP_VERSION(11, 0, 1):
1720	case IP_VERSION(11, 0, 2):
1721	case IP_VERSION(11, 0, 3):
1722	case IP_VERSION(11, 0, 4):
1723	case IP_VERSION(11, 5, 0):
 
 
1724		amdgpu_device_ip_block_add(adev, &gmc_v11_0_ip_block);
1725		break;
 
 
 
 
1726	default:
1727		dev_err(adev->dev, "Failed to add gmc ip block(GC_HWIP:0x%x)\n",
1728			amdgpu_ip_version(adev, GC_HWIP, 0));
1729		return -EINVAL;
1730	}
1731	return 0;
1732}
1733
1734static int amdgpu_discovery_set_ih_ip_blocks(struct amdgpu_device *adev)
1735{
1736	switch (amdgpu_ip_version(adev, OSSSYS_HWIP, 0)) {
1737	case IP_VERSION(4, 0, 0):
1738	case IP_VERSION(4, 0, 1):
1739	case IP_VERSION(4, 1, 0):
1740	case IP_VERSION(4, 1, 1):
1741	case IP_VERSION(4, 3, 0):
1742		amdgpu_device_ip_block_add(adev, &vega10_ih_ip_block);
1743		break;
1744	case IP_VERSION(4, 2, 0):
1745	case IP_VERSION(4, 2, 1):
1746	case IP_VERSION(4, 4, 0):
1747	case IP_VERSION(4, 4, 2):
 
1748		amdgpu_device_ip_block_add(adev, &vega20_ih_ip_block);
1749		break;
1750	case IP_VERSION(5, 0, 0):
1751	case IP_VERSION(5, 0, 1):
1752	case IP_VERSION(5, 0, 2):
1753	case IP_VERSION(5, 0, 3):
1754	case IP_VERSION(5, 2, 0):
1755	case IP_VERSION(5, 2, 1):
1756		amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block);
1757		break;
1758	case IP_VERSION(6, 0, 0):
1759	case IP_VERSION(6, 0, 1):
1760	case IP_VERSION(6, 0, 2):
1761		amdgpu_device_ip_block_add(adev, &ih_v6_0_ip_block);
1762		break;
1763	case IP_VERSION(6, 1, 0):
1764		amdgpu_device_ip_block_add(adev, &ih_v6_1_ip_block);
1765		break;
 
 
 
1766	default:
1767		dev_err(adev->dev,
1768			"Failed to add ih ip block(OSSSYS_HWIP:0x%x)\n",
1769			amdgpu_ip_version(adev, OSSSYS_HWIP, 0));
1770		return -EINVAL;
1771	}
1772	return 0;
1773}
1774
1775static int amdgpu_discovery_set_psp_ip_blocks(struct amdgpu_device *adev)
1776{
1777	switch (amdgpu_ip_version(adev, MP0_HWIP, 0)) {
1778	case IP_VERSION(9, 0, 0):
1779		amdgpu_device_ip_block_add(adev, &psp_v3_1_ip_block);
1780		break;
1781	case IP_VERSION(10, 0, 0):
1782	case IP_VERSION(10, 0, 1):
1783		amdgpu_device_ip_block_add(adev, &psp_v10_0_ip_block);
1784		break;
1785	case IP_VERSION(11, 0, 0):
1786	case IP_VERSION(11, 0, 2):
1787	case IP_VERSION(11, 0, 4):
1788	case IP_VERSION(11, 0, 5):
1789	case IP_VERSION(11, 0, 9):
1790	case IP_VERSION(11, 0, 7):
1791	case IP_VERSION(11, 0, 11):
1792	case IP_VERSION(11, 0, 12):
1793	case IP_VERSION(11, 0, 13):
1794	case IP_VERSION(11, 5, 0):
1795		amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
1796		break;
1797	case IP_VERSION(11, 0, 8):
1798		amdgpu_device_ip_block_add(adev, &psp_v11_0_8_ip_block);
1799		break;
1800	case IP_VERSION(11, 0, 3):
1801	case IP_VERSION(12, 0, 1):
1802		amdgpu_device_ip_block_add(adev, &psp_v12_0_ip_block);
1803		break;
1804	case IP_VERSION(13, 0, 0):
1805	case IP_VERSION(13, 0, 1):
1806	case IP_VERSION(13, 0, 2):
1807	case IP_VERSION(13, 0, 3):
1808	case IP_VERSION(13, 0, 5):
1809	case IP_VERSION(13, 0, 6):
1810	case IP_VERSION(13, 0, 7):
1811	case IP_VERSION(13, 0, 8):
1812	case IP_VERSION(13, 0, 10):
1813	case IP_VERSION(13, 0, 11):
 
1814	case IP_VERSION(14, 0, 0):
 
 
1815		amdgpu_device_ip_block_add(adev, &psp_v13_0_ip_block);
1816		break;
1817	case IP_VERSION(13, 0, 4):
1818		amdgpu_device_ip_block_add(adev, &psp_v13_0_4_ip_block);
1819		break;
 
 
 
 
1820	default:
1821		dev_err(adev->dev,
1822			"Failed to add psp ip block(MP0_HWIP:0x%x)\n",
1823			amdgpu_ip_version(adev, MP0_HWIP, 0));
1824		return -EINVAL;
1825	}
1826	return 0;
1827}
1828
1829static int amdgpu_discovery_set_smu_ip_blocks(struct amdgpu_device *adev)
1830{
1831	switch (amdgpu_ip_version(adev, MP1_HWIP, 0)) {
1832	case IP_VERSION(9, 0, 0):
1833	case IP_VERSION(10, 0, 0):
1834	case IP_VERSION(10, 0, 1):
1835	case IP_VERSION(11, 0, 2):
1836		if (adev->asic_type == CHIP_ARCTURUS)
1837			amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
1838		else
1839			amdgpu_device_ip_block_add(adev, &pp_smu_ip_block);
1840		break;
1841	case IP_VERSION(11, 0, 0):
1842	case IP_VERSION(11, 0, 5):
1843	case IP_VERSION(11, 0, 9):
1844	case IP_VERSION(11, 0, 7):
1845	case IP_VERSION(11, 0, 8):
1846	case IP_VERSION(11, 0, 11):
1847	case IP_VERSION(11, 0, 12):
1848	case IP_VERSION(11, 0, 13):
1849	case IP_VERSION(11, 5, 0):
1850		amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
1851		break;
1852	case IP_VERSION(12, 0, 0):
1853	case IP_VERSION(12, 0, 1):
1854		amdgpu_device_ip_block_add(adev, &smu_v12_0_ip_block);
1855		break;
1856	case IP_VERSION(13, 0, 0):
1857	case IP_VERSION(13, 0, 1):
1858	case IP_VERSION(13, 0, 2):
1859	case IP_VERSION(13, 0, 3):
1860	case IP_VERSION(13, 0, 4):
1861	case IP_VERSION(13, 0, 5):
1862	case IP_VERSION(13, 0, 6):
1863	case IP_VERSION(13, 0, 7):
1864	case IP_VERSION(13, 0, 8):
1865	case IP_VERSION(13, 0, 10):
1866	case IP_VERSION(13, 0, 11):
 
1867		amdgpu_device_ip_block_add(adev, &smu_v13_0_ip_block);
1868		break;
1869	case IP_VERSION(14, 0, 0):
 
 
 
 
1870		amdgpu_device_ip_block_add(adev, &smu_v14_0_ip_block);
1871		break;
1872	default:
1873		dev_err(adev->dev,
1874			"Failed to add smu ip block(MP1_HWIP:0x%x)\n",
1875			amdgpu_ip_version(adev, MP1_HWIP, 0));
1876		return -EINVAL;
1877	}
1878	return 0;
1879}
1880
1881#if defined(CONFIG_DRM_AMD_DC)
1882static void amdgpu_discovery_set_sriov_display(struct amdgpu_device *adev)
1883{
1884	amdgpu_device_set_sriov_virtual_display(adev);
1885	amdgpu_device_ip_block_add(adev, &amdgpu_vkms_ip_block);
1886}
1887#endif
1888
1889static int amdgpu_discovery_set_display_ip_blocks(struct amdgpu_device *adev)
1890{
1891	if (adev->enable_virtual_display) {
1892		amdgpu_device_ip_block_add(adev, &amdgpu_vkms_ip_block);
1893		return 0;
1894	}
1895
1896	if (!amdgpu_device_has_dc_support(adev))
1897		return 0;
1898
1899#if defined(CONFIG_DRM_AMD_DC)
1900	if (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
1901		switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
1902		case IP_VERSION(1, 0, 0):
1903		case IP_VERSION(1, 0, 1):
1904		case IP_VERSION(2, 0, 2):
1905		case IP_VERSION(2, 0, 0):
1906		case IP_VERSION(2, 0, 3):
1907		case IP_VERSION(2, 1, 0):
1908		case IP_VERSION(3, 0, 0):
1909		case IP_VERSION(3, 0, 2):
1910		case IP_VERSION(3, 0, 3):
1911		case IP_VERSION(3, 0, 1):
1912		case IP_VERSION(3, 1, 2):
1913		case IP_VERSION(3, 1, 3):
1914		case IP_VERSION(3, 1, 4):
1915		case IP_VERSION(3, 1, 5):
1916		case IP_VERSION(3, 1, 6):
1917		case IP_VERSION(3, 2, 0):
1918		case IP_VERSION(3, 2, 1):
1919		case IP_VERSION(3, 5, 0):
 
 
 
 
 
 
1920			if (amdgpu_sriov_vf(adev))
1921				amdgpu_discovery_set_sriov_display(adev);
1922			else
1923				amdgpu_device_ip_block_add(adev, &dm_ip_block);
1924			break;
1925		default:
1926			dev_err(adev->dev,
1927				"Failed to add dm ip block(DCE_HWIP:0x%x)\n",
1928				amdgpu_ip_version(adev, DCE_HWIP, 0));
1929			return -EINVAL;
1930		}
1931	} else if (amdgpu_ip_version(adev, DCI_HWIP, 0)) {
1932		switch (amdgpu_ip_version(adev, DCI_HWIP, 0)) {
1933		case IP_VERSION(12, 0, 0):
1934		case IP_VERSION(12, 0, 1):
1935		case IP_VERSION(12, 1, 0):
1936			if (amdgpu_sriov_vf(adev))
1937				amdgpu_discovery_set_sriov_display(adev);
1938			else
1939				amdgpu_device_ip_block_add(adev, &dm_ip_block);
1940			break;
1941		default:
1942			dev_err(adev->dev,
1943				"Failed to add dm ip block(DCI_HWIP:0x%x)\n",
1944				amdgpu_ip_version(adev, DCI_HWIP, 0));
1945			return -EINVAL;
1946		}
1947	}
1948#endif
1949	return 0;
1950}
1951
1952static int amdgpu_discovery_set_gc_ip_blocks(struct amdgpu_device *adev)
1953{
1954	switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
1955	case IP_VERSION(9, 0, 1):
1956	case IP_VERSION(9, 1, 0):
1957	case IP_VERSION(9, 2, 1):
1958	case IP_VERSION(9, 2, 2):
1959	case IP_VERSION(9, 3, 0):
1960	case IP_VERSION(9, 4, 0):
1961	case IP_VERSION(9, 4, 1):
1962	case IP_VERSION(9, 4, 2):
1963		amdgpu_device_ip_block_add(adev, &gfx_v9_0_ip_block);
1964		break;
1965	case IP_VERSION(9, 4, 3):
 
1966		amdgpu_device_ip_block_add(adev, &gfx_v9_4_3_ip_block);
1967		break;
1968	case IP_VERSION(10, 1, 10):
1969	case IP_VERSION(10, 1, 2):
1970	case IP_VERSION(10, 1, 1):
1971	case IP_VERSION(10, 1, 3):
1972	case IP_VERSION(10, 1, 4):
1973	case IP_VERSION(10, 3, 0):
1974	case IP_VERSION(10, 3, 2):
1975	case IP_VERSION(10, 3, 1):
1976	case IP_VERSION(10, 3, 4):
1977	case IP_VERSION(10, 3, 5):
1978	case IP_VERSION(10, 3, 6):
1979	case IP_VERSION(10, 3, 3):
1980	case IP_VERSION(10, 3, 7):
1981		amdgpu_device_ip_block_add(adev, &gfx_v10_0_ip_block);
1982		break;
1983	case IP_VERSION(11, 0, 0):
1984	case IP_VERSION(11, 0, 1):
1985	case IP_VERSION(11, 0, 2):
1986	case IP_VERSION(11, 0, 3):
1987	case IP_VERSION(11, 0, 4):
1988	case IP_VERSION(11, 5, 0):
 
 
1989		amdgpu_device_ip_block_add(adev, &gfx_v11_0_ip_block);
1990		break;
 
 
 
 
1991	default:
1992		dev_err(adev->dev, "Failed to add gfx ip block(GC_HWIP:0x%x)\n",
1993			amdgpu_ip_version(adev, GC_HWIP, 0));
1994		return -EINVAL;
1995	}
1996	return 0;
1997}
1998
1999static int amdgpu_discovery_set_sdma_ip_blocks(struct amdgpu_device *adev)
2000{
2001	switch (amdgpu_ip_version(adev, SDMA0_HWIP, 0)) {
2002	case IP_VERSION(4, 0, 0):
2003	case IP_VERSION(4, 0, 1):
2004	case IP_VERSION(4, 1, 0):
2005	case IP_VERSION(4, 1, 1):
2006	case IP_VERSION(4, 1, 2):
2007	case IP_VERSION(4, 2, 0):
2008	case IP_VERSION(4, 2, 2):
2009	case IP_VERSION(4, 4, 0):
2010		amdgpu_device_ip_block_add(adev, &sdma_v4_0_ip_block);
2011		break;
2012	case IP_VERSION(4, 4, 2):
 
2013		amdgpu_device_ip_block_add(adev, &sdma_v4_4_2_ip_block);
2014		break;
2015	case IP_VERSION(5, 0, 0):
2016	case IP_VERSION(5, 0, 1):
2017	case IP_VERSION(5, 0, 2):
2018	case IP_VERSION(5, 0, 5):
2019		amdgpu_device_ip_block_add(adev, &sdma_v5_0_ip_block);
2020		break;
2021	case IP_VERSION(5, 2, 0):
2022	case IP_VERSION(5, 2, 2):
2023	case IP_VERSION(5, 2, 4):
2024	case IP_VERSION(5, 2, 5):
2025	case IP_VERSION(5, 2, 6):
2026	case IP_VERSION(5, 2, 3):
2027	case IP_VERSION(5, 2, 1):
2028	case IP_VERSION(5, 2, 7):
2029		amdgpu_device_ip_block_add(adev, &sdma_v5_2_ip_block);
2030		break;
2031	case IP_VERSION(6, 0, 0):
2032	case IP_VERSION(6, 0, 1):
2033	case IP_VERSION(6, 0, 2):
2034	case IP_VERSION(6, 0, 3):
2035	case IP_VERSION(6, 1, 0):
 
 
2036		amdgpu_device_ip_block_add(adev, &sdma_v6_0_ip_block);
2037		break;
 
 
 
 
2038	default:
2039		dev_err(adev->dev,
2040			"Failed to add sdma ip block(SDMA0_HWIP:0x%x)\n",
2041			amdgpu_ip_version(adev, SDMA0_HWIP, 0));
2042		return -EINVAL;
2043	}
2044	return 0;
2045}
2046
2047static int amdgpu_discovery_set_mm_ip_blocks(struct amdgpu_device *adev)
2048{
2049	if (amdgpu_ip_version(adev, VCE_HWIP, 0)) {
2050		switch (amdgpu_ip_version(adev, UVD_HWIP, 0)) {
2051		case IP_VERSION(7, 0, 0):
2052		case IP_VERSION(7, 2, 0):
2053			/* UVD is not supported on vega20 SR-IOV */
2054			if (!(adev->asic_type == CHIP_VEGA20 && amdgpu_sriov_vf(adev)))
2055				amdgpu_device_ip_block_add(adev, &uvd_v7_0_ip_block);
2056			break;
2057		default:
2058			dev_err(adev->dev,
2059				"Failed to add uvd v7 ip block(UVD_HWIP:0x%x)\n",
2060				amdgpu_ip_version(adev, UVD_HWIP, 0));
2061			return -EINVAL;
2062		}
2063		switch (amdgpu_ip_version(adev, VCE_HWIP, 0)) {
2064		case IP_VERSION(4, 0, 0):
2065		case IP_VERSION(4, 1, 0):
2066			/* VCE is not supported on vega20 SR-IOV */
2067			if (!(adev->asic_type == CHIP_VEGA20 && amdgpu_sriov_vf(adev)))
2068				amdgpu_device_ip_block_add(adev, &vce_v4_0_ip_block);
2069			break;
2070		default:
2071			dev_err(adev->dev,
2072				"Failed to add VCE v4 ip block(VCE_HWIP:0x%x)\n",
2073				amdgpu_ip_version(adev, VCE_HWIP, 0));
2074			return -EINVAL;
2075		}
2076	} else {
2077		switch (amdgpu_ip_version(adev, UVD_HWIP, 0)) {
2078		case IP_VERSION(1, 0, 0):
2079		case IP_VERSION(1, 0, 1):
2080			amdgpu_device_ip_block_add(adev, &vcn_v1_0_ip_block);
2081			break;
2082		case IP_VERSION(2, 0, 0):
2083		case IP_VERSION(2, 0, 2):
2084		case IP_VERSION(2, 2, 0):
2085			amdgpu_device_ip_block_add(adev, &vcn_v2_0_ip_block);
2086			if (!amdgpu_sriov_vf(adev))
2087				amdgpu_device_ip_block_add(adev, &jpeg_v2_0_ip_block);
2088			break;
2089		case IP_VERSION(2, 0, 3):
2090			break;
2091		case IP_VERSION(2, 5, 0):
2092			amdgpu_device_ip_block_add(adev, &vcn_v2_5_ip_block);
2093			amdgpu_device_ip_block_add(adev, &jpeg_v2_5_ip_block);
2094			break;
2095		case IP_VERSION(2, 6, 0):
2096			amdgpu_device_ip_block_add(adev, &vcn_v2_6_ip_block);
2097			amdgpu_device_ip_block_add(adev, &jpeg_v2_6_ip_block);
2098			break;
2099		case IP_VERSION(3, 0, 0):
2100		case IP_VERSION(3, 0, 16):
2101		case IP_VERSION(3, 1, 1):
2102		case IP_VERSION(3, 1, 2):
2103		case IP_VERSION(3, 0, 2):
2104			amdgpu_device_ip_block_add(adev, &vcn_v3_0_ip_block);
2105			if (!amdgpu_sriov_vf(adev))
2106				amdgpu_device_ip_block_add(adev, &jpeg_v3_0_ip_block);
2107			break;
2108		case IP_VERSION(3, 0, 33):
2109			amdgpu_device_ip_block_add(adev, &vcn_v3_0_ip_block);
2110			break;
2111		case IP_VERSION(4, 0, 0):
2112		case IP_VERSION(4, 0, 2):
2113		case IP_VERSION(4, 0, 4):
2114			amdgpu_device_ip_block_add(adev, &vcn_v4_0_ip_block);
2115			amdgpu_device_ip_block_add(adev, &jpeg_v4_0_ip_block);
2116			break;
2117		case IP_VERSION(4, 0, 3):
2118			amdgpu_device_ip_block_add(adev, &vcn_v4_0_3_ip_block);
2119			amdgpu_device_ip_block_add(adev, &jpeg_v4_0_3_ip_block);
2120			break;
2121		case IP_VERSION(4, 0, 5):
 
2122			amdgpu_device_ip_block_add(adev, &vcn_v4_0_5_ip_block);
2123			amdgpu_device_ip_block_add(adev, &jpeg_v4_0_5_ip_block);
2124			break;
 
 
 
 
2125		default:
2126			dev_err(adev->dev,
2127				"Failed to add vcn/jpeg ip block(UVD_HWIP:0x%x)\n",
2128				amdgpu_ip_version(adev, UVD_HWIP, 0));
2129			return -EINVAL;
2130		}
2131	}
2132	return 0;
2133}
2134
2135static int amdgpu_discovery_set_mes_ip_blocks(struct amdgpu_device *adev)
2136{
2137	switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
2138	case IP_VERSION(10, 1, 10):
2139	case IP_VERSION(10, 1, 1):
2140	case IP_VERSION(10, 1, 2):
2141	case IP_VERSION(10, 1, 3):
2142	case IP_VERSION(10, 1, 4):
2143	case IP_VERSION(10, 3, 0):
2144	case IP_VERSION(10, 3, 1):
2145	case IP_VERSION(10, 3, 2):
2146	case IP_VERSION(10, 3, 3):
2147	case IP_VERSION(10, 3, 4):
2148	case IP_VERSION(10, 3, 5):
2149	case IP_VERSION(10, 3, 6):
2150		if (amdgpu_mes) {
2151			amdgpu_device_ip_block_add(adev, &mes_v10_1_ip_block);
2152			adev->enable_mes = true;
2153			if (amdgpu_mes_kiq)
2154				adev->enable_mes_kiq = true;
2155		}
2156		break;
2157	case IP_VERSION(11, 0, 0):
2158	case IP_VERSION(11, 0, 1):
2159	case IP_VERSION(11, 0, 2):
2160	case IP_VERSION(11, 0, 3):
2161	case IP_VERSION(11, 0, 4):
2162	case IP_VERSION(11, 5, 0):
 
 
2163		amdgpu_device_ip_block_add(adev, &mes_v11_0_ip_block);
2164		adev->enable_mes = true;
2165		adev->enable_mes_kiq = true;
2166		break;
 
 
 
 
 
 
 
 
2167	default:
2168		break;
2169	}
2170	return 0;
2171}
2172
2173static void amdgpu_discovery_init_soc_config(struct amdgpu_device *adev)
2174{
2175	switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
2176	case IP_VERSION(9, 4, 3):
 
2177		aqua_vanjaram_init_soc_config(adev);
2178		break;
2179	default:
2180		break;
2181	}
2182}
2183
2184static int amdgpu_discovery_set_vpe_ip_blocks(struct amdgpu_device *adev)
2185{
2186	switch (amdgpu_ip_version(adev, VPE_HWIP, 0)) {
2187	case IP_VERSION(6, 1, 0):
 
 
2188		amdgpu_device_ip_block_add(adev, &vpe_v6_1_ip_block);
2189		break;
2190	default:
2191		break;
2192	}
2193
2194	return 0;
2195}
2196
2197static int amdgpu_discovery_set_umsch_mm_ip_blocks(struct amdgpu_device *adev)
2198{
2199	switch (amdgpu_ip_version(adev, VCN_HWIP, 0)) {
2200	case IP_VERSION(4, 0, 5):
 
2201		if (amdgpu_umsch_mm & 0x1) {
2202			amdgpu_device_ip_block_add(adev, &umsch_mm_v4_0_ip_block);
2203			adev->enable_umsch_mm = true;
2204		}
2205		break;
2206	default:
2207		break;
2208	}
2209
2210	return 0;
2211}
2212
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2213int amdgpu_discovery_set_ip_blocks(struct amdgpu_device *adev)
2214{
2215	int r;
2216
2217	switch (adev->asic_type) {
2218	case CHIP_VEGA10:
2219		vega10_reg_base_init(adev);
2220		adev->sdma.num_instances = 2;
2221		adev->gmc.num_umc = 4;
2222		adev->ip_versions[MMHUB_HWIP][0] = IP_VERSION(9, 0, 0);
2223		adev->ip_versions[ATHUB_HWIP][0] = IP_VERSION(9, 0, 0);
2224		adev->ip_versions[OSSSYS_HWIP][0] = IP_VERSION(4, 0, 0);
2225		adev->ip_versions[HDP_HWIP][0] = IP_VERSION(4, 0, 0);
2226		adev->ip_versions[SDMA0_HWIP][0] = IP_VERSION(4, 0, 0);
2227		adev->ip_versions[SDMA1_HWIP][0] = IP_VERSION(4, 0, 0);
2228		adev->ip_versions[DF_HWIP][0] = IP_VERSION(2, 1, 0);
2229		adev->ip_versions[NBIO_HWIP][0] = IP_VERSION(6, 1, 0);
2230		adev->ip_versions[UMC_HWIP][0] = IP_VERSION(6, 0, 0);
2231		adev->ip_versions[MP0_HWIP][0] = IP_VERSION(9, 0, 0);
2232		adev->ip_versions[MP1_HWIP][0] = IP_VERSION(9, 0, 0);
2233		adev->ip_versions[THM_HWIP][0] = IP_VERSION(9, 0, 0);
2234		adev->ip_versions[SMUIO_HWIP][0] = IP_VERSION(9, 0, 0);
2235		adev->ip_versions[GC_HWIP][0] = IP_VERSION(9, 0, 1);
2236		adev->ip_versions[UVD_HWIP][0] = IP_VERSION(7, 0, 0);
2237		adev->ip_versions[VCE_HWIP][0] = IP_VERSION(4, 0, 0);
2238		adev->ip_versions[DCI_HWIP][0] = IP_VERSION(12, 0, 0);
2239		break;
2240	case CHIP_VEGA12:
2241		vega10_reg_base_init(adev);
2242		adev->sdma.num_instances = 2;
2243		adev->gmc.num_umc = 4;
2244		adev->ip_versions[MMHUB_HWIP][0] = IP_VERSION(9, 3, 0);
2245		adev->ip_versions[ATHUB_HWIP][0] = IP_VERSION(9, 3, 0);
2246		adev->ip_versions[OSSSYS_HWIP][0] = IP_VERSION(4, 0, 1);
2247		adev->ip_versions[HDP_HWIP][0] = IP_VERSION(4, 0, 1);
2248		adev->ip_versions[SDMA0_HWIP][0] = IP_VERSION(4, 0, 1);
2249		adev->ip_versions[SDMA1_HWIP][0] = IP_VERSION(4, 0, 1);
2250		adev->ip_versions[DF_HWIP][0] = IP_VERSION(2, 5, 0);
2251		adev->ip_versions[NBIO_HWIP][0] = IP_VERSION(6, 2, 0);
2252		adev->ip_versions[UMC_HWIP][0] = IP_VERSION(6, 1, 0);
2253		adev->ip_versions[MP0_HWIP][0] = IP_VERSION(9, 0, 0);
2254		adev->ip_versions[MP1_HWIP][0] = IP_VERSION(9, 0, 0);
2255		adev->ip_versions[THM_HWIP][0] = IP_VERSION(9, 0, 0);
2256		adev->ip_versions[SMUIO_HWIP][0] = IP_VERSION(9, 0, 1);
2257		adev->ip_versions[GC_HWIP][0] = IP_VERSION(9, 2, 1);
2258		adev->ip_versions[UVD_HWIP][0] = IP_VERSION(7, 0, 0);
2259		adev->ip_versions[VCE_HWIP][0] = IP_VERSION(4, 0, 0);
2260		adev->ip_versions[DCI_HWIP][0] = IP_VERSION(12, 0, 1);
2261		break;
2262	case CHIP_RAVEN:
2263		vega10_reg_base_init(adev);
2264		adev->sdma.num_instances = 1;
2265		adev->vcn.num_vcn_inst = 1;
2266		adev->gmc.num_umc = 2;
2267		if (adev->apu_flags & AMD_APU_IS_RAVEN2) {
2268			adev->ip_versions[MMHUB_HWIP][0] = IP_VERSION(9, 2, 0);
2269			adev->ip_versions[ATHUB_HWIP][0] = IP_VERSION(9, 2, 0);
2270			adev->ip_versions[OSSSYS_HWIP][0] = IP_VERSION(4, 1, 1);
2271			adev->ip_versions[HDP_HWIP][0] = IP_VERSION(4, 1, 1);
2272			adev->ip_versions[SDMA0_HWIP][0] = IP_VERSION(4, 1, 1);
2273			adev->ip_versions[DF_HWIP][0] = IP_VERSION(2, 1, 1);
2274			adev->ip_versions[NBIO_HWIP][0] = IP_VERSION(7, 0, 1);
2275			adev->ip_versions[UMC_HWIP][0] = IP_VERSION(7, 5, 0);
2276			adev->ip_versions[MP0_HWIP][0] = IP_VERSION(10, 0, 1);
2277			adev->ip_versions[MP1_HWIP][0] = IP_VERSION(10, 0, 1);
2278			adev->ip_versions[THM_HWIP][0] = IP_VERSION(10, 1, 0);
2279			adev->ip_versions[SMUIO_HWIP][0] = IP_VERSION(10, 0, 1);
2280			adev->ip_versions[GC_HWIP][0] = IP_VERSION(9, 2, 2);
2281			adev->ip_versions[UVD_HWIP][0] = IP_VERSION(1, 0, 1);
2282			adev->ip_versions[DCE_HWIP][0] = IP_VERSION(1, 0, 1);
 
2283		} else {
2284			adev->ip_versions[MMHUB_HWIP][0] = IP_VERSION(9, 1, 0);
2285			adev->ip_versions[ATHUB_HWIP][0] = IP_VERSION(9, 1, 0);
2286			adev->ip_versions[OSSSYS_HWIP][0] = IP_VERSION(4, 1, 0);
2287			adev->ip_versions[HDP_HWIP][0] = IP_VERSION(4, 1, 0);
2288			adev->ip_versions[SDMA0_HWIP][0] = IP_VERSION(4, 1, 0);
2289			adev->ip_versions[DF_HWIP][0] = IP_VERSION(2, 1, 0);
2290			adev->ip_versions[NBIO_HWIP][0] = IP_VERSION(7, 0, 0);
2291			adev->ip_versions[UMC_HWIP][0] = IP_VERSION(7, 0, 0);
2292			adev->ip_versions[MP0_HWIP][0] = IP_VERSION(10, 0, 0);
2293			adev->ip_versions[MP1_HWIP][0] = IP_VERSION(10, 0, 0);
2294			adev->ip_versions[THM_HWIP][0] = IP_VERSION(10, 0, 0);
2295			adev->ip_versions[SMUIO_HWIP][0] = IP_VERSION(10, 0, 0);
2296			adev->ip_versions[GC_HWIP][0] = IP_VERSION(9, 1, 0);
2297			adev->ip_versions[UVD_HWIP][0] = IP_VERSION(1, 0, 0);
2298			adev->ip_versions[DCE_HWIP][0] = IP_VERSION(1, 0, 0);
 
2299		}
2300		break;
2301	case CHIP_VEGA20:
2302		vega20_reg_base_init(adev);
2303		adev->sdma.num_instances = 2;
2304		adev->gmc.num_umc = 8;
2305		adev->ip_versions[MMHUB_HWIP][0] = IP_VERSION(9, 4, 0);
2306		adev->ip_versions[ATHUB_HWIP][0] = IP_VERSION(9, 4, 0);
2307		adev->ip_versions[OSSSYS_HWIP][0] = IP_VERSION(4, 2, 0);
2308		adev->ip_versions[HDP_HWIP][0] = IP_VERSION(4, 2, 0);
2309		adev->ip_versions[SDMA0_HWIP][0] = IP_VERSION(4, 2, 0);
2310		adev->ip_versions[SDMA1_HWIP][0] = IP_VERSION(4, 2, 0);
2311		adev->ip_versions[DF_HWIP][0] = IP_VERSION(3, 6, 0);
2312		adev->ip_versions[NBIO_HWIP][0] = IP_VERSION(7, 4, 0);
2313		adev->ip_versions[UMC_HWIP][0] = IP_VERSION(6, 1, 1);
2314		adev->ip_versions[MP0_HWIP][0] = IP_VERSION(11, 0, 2);
2315		adev->ip_versions[MP1_HWIP][0] = IP_VERSION(11, 0, 2);
2316		adev->ip_versions[THM_HWIP][0] = IP_VERSION(11, 0, 2);
2317		adev->ip_versions[SMUIO_HWIP][0] = IP_VERSION(11, 0, 2);
2318		adev->ip_versions[GC_HWIP][0] = IP_VERSION(9, 4, 0);
2319		adev->ip_versions[UVD_HWIP][0] = IP_VERSION(7, 2, 0);
2320		adev->ip_versions[UVD_HWIP][1] = IP_VERSION(7, 2, 0);
2321		adev->ip_versions[VCE_HWIP][0] = IP_VERSION(4, 1, 0);
2322		adev->ip_versions[DCI_HWIP][0] = IP_VERSION(12, 1, 0);
2323		break;
2324	case CHIP_ARCTURUS:
2325		arct_reg_base_init(adev);
2326		adev->sdma.num_instances = 8;
2327		adev->vcn.num_vcn_inst = 2;
2328		adev->gmc.num_umc = 8;
2329		adev->ip_versions[MMHUB_HWIP][0] = IP_VERSION(9, 4, 1);
2330		adev->ip_versions[ATHUB_HWIP][0] = IP_VERSION(9, 4, 1);
2331		adev->ip_versions[OSSSYS_HWIP][0] = IP_VERSION(4, 2, 1);
2332		adev->ip_versions[HDP_HWIP][0] = IP_VERSION(4, 2, 1);
2333		adev->ip_versions[SDMA0_HWIP][0] = IP_VERSION(4, 2, 2);
2334		adev->ip_versions[SDMA1_HWIP][0] = IP_VERSION(4, 2, 2);
2335		adev->ip_versions[SDMA1_HWIP][1] = IP_VERSION(4, 2, 2);
2336		adev->ip_versions[SDMA1_HWIP][2] = IP_VERSION(4, 2, 2);
2337		adev->ip_versions[SDMA1_HWIP][3] = IP_VERSION(4, 2, 2);
2338		adev->ip_versions[SDMA1_HWIP][4] = IP_VERSION(4, 2, 2);
2339		adev->ip_versions[SDMA1_HWIP][5] = IP_VERSION(4, 2, 2);
2340		adev->ip_versions[SDMA1_HWIP][6] = IP_VERSION(4, 2, 2);
2341		adev->ip_versions[DF_HWIP][0] = IP_VERSION(3, 6, 1);
2342		adev->ip_versions[NBIO_HWIP][0] = IP_VERSION(7, 4, 1);
2343		adev->ip_versions[UMC_HWIP][0] = IP_VERSION(6, 1, 2);
2344		adev->ip_versions[MP0_HWIP][0] = IP_VERSION(11, 0, 4);
2345		adev->ip_versions[MP1_HWIP][0] = IP_VERSION(11, 0, 2);
2346		adev->ip_versions[THM_HWIP][0] = IP_VERSION(11, 0, 3);
2347		adev->ip_versions[SMUIO_HWIP][0] = IP_VERSION(11, 0, 3);
2348		adev->ip_versions[GC_HWIP][0] = IP_VERSION(9, 4, 1);
2349		adev->ip_versions[UVD_HWIP][0] = IP_VERSION(2, 5, 0);
2350		adev->ip_versions[UVD_HWIP][1] = IP_VERSION(2, 5, 0);
2351		break;
2352	case CHIP_ALDEBARAN:
2353		aldebaran_reg_base_init(adev);
2354		adev->sdma.num_instances = 5;
2355		adev->vcn.num_vcn_inst = 2;
2356		adev->gmc.num_umc = 4;
2357		adev->ip_versions[MMHUB_HWIP][0] = IP_VERSION(9, 4, 2);
2358		adev->ip_versions[ATHUB_HWIP][0] = IP_VERSION(9, 4, 2);
2359		adev->ip_versions[OSSSYS_HWIP][0] = IP_VERSION(4, 4, 0);
2360		adev->ip_versions[HDP_HWIP][0] = IP_VERSION(4, 4, 0);
2361		adev->ip_versions[SDMA0_HWIP][0] = IP_VERSION(4, 4, 0);
2362		adev->ip_versions[SDMA0_HWIP][1] = IP_VERSION(4, 4, 0);
2363		adev->ip_versions[SDMA0_HWIP][2] = IP_VERSION(4, 4, 0);
2364		adev->ip_versions[SDMA0_HWIP][3] = IP_VERSION(4, 4, 0);
2365		adev->ip_versions[SDMA0_HWIP][4] = IP_VERSION(4, 4, 0);
2366		adev->ip_versions[DF_HWIP][0] = IP_VERSION(3, 6, 2);
2367		adev->ip_versions[NBIO_HWIP][0] = IP_VERSION(7, 4, 4);
2368		adev->ip_versions[UMC_HWIP][0] = IP_VERSION(6, 7, 0);
2369		adev->ip_versions[MP0_HWIP][0] = IP_VERSION(13, 0, 2);
2370		adev->ip_versions[MP1_HWIP][0] = IP_VERSION(13, 0, 2);
2371		adev->ip_versions[THM_HWIP][0] = IP_VERSION(13, 0, 2);
2372		adev->ip_versions[SMUIO_HWIP][0] = IP_VERSION(13, 0, 2);
2373		adev->ip_versions[GC_HWIP][0] = IP_VERSION(9, 4, 2);
2374		adev->ip_versions[UVD_HWIP][0] = IP_VERSION(2, 6, 0);
2375		adev->ip_versions[UVD_HWIP][1] = IP_VERSION(2, 6, 0);
2376		adev->ip_versions[XGMI_HWIP][0] = IP_VERSION(6, 1, 0);
2377		break;
2378	default:
2379		r = amdgpu_discovery_reg_base_init(adev);
2380		if (r)
2381			return -EINVAL;
2382
2383		amdgpu_discovery_harvest_ip(adev);
2384		amdgpu_discovery_get_gfx_info(adev);
2385		amdgpu_discovery_get_mall_info(adev);
2386		amdgpu_discovery_get_vcn_info(adev);
2387		break;
2388	}
2389
2390	amdgpu_discovery_init_soc_config(adev);
2391	amdgpu_discovery_sysfs_init(adev);
2392
2393	switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
2394	case IP_VERSION(9, 0, 1):
2395	case IP_VERSION(9, 2, 1):
2396	case IP_VERSION(9, 4, 0):
2397	case IP_VERSION(9, 4, 1):
2398	case IP_VERSION(9, 4, 2):
2399	case IP_VERSION(9, 4, 3):
 
2400		adev->family = AMDGPU_FAMILY_AI;
2401		break;
2402	case IP_VERSION(9, 1, 0):
2403	case IP_VERSION(9, 2, 2):
2404	case IP_VERSION(9, 3, 0):
2405		adev->family = AMDGPU_FAMILY_RV;
2406		break;
2407	case IP_VERSION(10, 1, 10):
2408	case IP_VERSION(10, 1, 1):
2409	case IP_VERSION(10, 1, 2):
2410	case IP_VERSION(10, 1, 3):
2411	case IP_VERSION(10, 1, 4):
2412	case IP_VERSION(10, 3, 0):
2413	case IP_VERSION(10, 3, 2):
2414	case IP_VERSION(10, 3, 4):
2415	case IP_VERSION(10, 3, 5):
2416		adev->family = AMDGPU_FAMILY_NV;
2417		break;
2418	case IP_VERSION(10, 3, 1):
2419		adev->family = AMDGPU_FAMILY_VGH;
2420		adev->apu_flags |= AMD_APU_IS_VANGOGH;
2421		break;
2422	case IP_VERSION(10, 3, 3):
2423		adev->family = AMDGPU_FAMILY_YC;
2424		break;
2425	case IP_VERSION(10, 3, 6):
2426		adev->family = AMDGPU_FAMILY_GC_10_3_6;
2427		break;
2428	case IP_VERSION(10, 3, 7):
2429		adev->family = AMDGPU_FAMILY_GC_10_3_7;
2430		break;
2431	case IP_VERSION(11, 0, 0):
2432	case IP_VERSION(11, 0, 2):
2433	case IP_VERSION(11, 0, 3):
2434		adev->family = AMDGPU_FAMILY_GC_11_0_0;
2435		break;
2436	case IP_VERSION(11, 0, 1):
2437	case IP_VERSION(11, 0, 4):
2438		adev->family = AMDGPU_FAMILY_GC_11_0_1;
2439		break;
2440	case IP_VERSION(11, 5, 0):
 
 
2441		adev->family = AMDGPU_FAMILY_GC_11_5_0;
2442		break;
 
 
 
 
2443	default:
2444		return -EINVAL;
2445	}
2446
2447	switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
2448	case IP_VERSION(9, 1, 0):
2449	case IP_VERSION(9, 2, 2):
2450	case IP_VERSION(9, 3, 0):
2451	case IP_VERSION(10, 1, 3):
2452	case IP_VERSION(10, 1, 4):
2453	case IP_VERSION(10, 3, 1):
2454	case IP_VERSION(10, 3, 3):
2455	case IP_VERSION(10, 3, 6):
2456	case IP_VERSION(10, 3, 7):
2457	case IP_VERSION(11, 0, 1):
2458	case IP_VERSION(11, 0, 4):
2459	case IP_VERSION(11, 5, 0):
 
 
2460		adev->flags |= AMD_IS_APU;
2461		break;
2462	default:
2463		break;
2464	}
2465
2466	if (amdgpu_ip_version(adev, XGMI_HWIP, 0) == IP_VERSION(4, 8, 0))
2467		adev->gmc.xgmi.supported = true;
2468
2469	if (amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(9, 4, 3))
 
2470		adev->ip_versions[XGMI_HWIP][0] = IP_VERSION(6, 4, 0);
2471
2472	/* set NBIO version */
2473	switch (amdgpu_ip_version(adev, NBIO_HWIP, 0)) {
2474	case IP_VERSION(6, 1, 0):
2475	case IP_VERSION(6, 2, 0):
2476		adev->nbio.funcs = &nbio_v6_1_funcs;
2477		adev->nbio.hdp_flush_reg = &nbio_v6_1_hdp_flush_reg;
2478		break;
2479	case IP_VERSION(7, 0, 0):
2480	case IP_VERSION(7, 0, 1):
2481	case IP_VERSION(2, 5, 0):
2482		adev->nbio.funcs = &nbio_v7_0_funcs;
2483		adev->nbio.hdp_flush_reg = &nbio_v7_0_hdp_flush_reg;
2484		break;
2485	case IP_VERSION(7, 4, 0):
2486	case IP_VERSION(7, 4, 1):
2487	case IP_VERSION(7, 4, 4):
2488		adev->nbio.funcs = &nbio_v7_4_funcs;
2489		adev->nbio.hdp_flush_reg = &nbio_v7_4_hdp_flush_reg;
2490		break;
2491	case IP_VERSION(7, 9, 0):
2492		adev->nbio.funcs = &nbio_v7_9_funcs;
2493		adev->nbio.hdp_flush_reg = &nbio_v7_9_hdp_flush_reg;
2494		break;
2495	case IP_VERSION(7, 11, 0):
 
 
2496		adev->nbio.funcs = &nbio_v7_11_funcs;
2497		adev->nbio.hdp_flush_reg = &nbio_v7_11_hdp_flush_reg;
2498		break;
2499	case IP_VERSION(7, 2, 0):
2500	case IP_VERSION(7, 2, 1):
2501	case IP_VERSION(7, 3, 0):
2502	case IP_VERSION(7, 5, 0):
2503	case IP_VERSION(7, 5, 1):
2504		adev->nbio.funcs = &nbio_v7_2_funcs;
2505		adev->nbio.hdp_flush_reg = &nbio_v7_2_hdp_flush_reg;
2506		break;
2507	case IP_VERSION(2, 1, 1):
2508	case IP_VERSION(2, 3, 0):
2509	case IP_VERSION(2, 3, 1):
2510	case IP_VERSION(2, 3, 2):
2511	case IP_VERSION(3, 3, 0):
2512	case IP_VERSION(3, 3, 1):
2513	case IP_VERSION(3, 3, 2):
2514	case IP_VERSION(3, 3, 3):
2515		adev->nbio.funcs = &nbio_v2_3_funcs;
2516		adev->nbio.hdp_flush_reg = &nbio_v2_3_hdp_flush_reg;
2517		break;
2518	case IP_VERSION(4, 3, 0):
2519	case IP_VERSION(4, 3, 1):
2520		if (amdgpu_sriov_vf(adev))
2521			adev->nbio.funcs = &nbio_v4_3_sriov_funcs;
2522		else
2523			adev->nbio.funcs = &nbio_v4_3_funcs;
2524		adev->nbio.hdp_flush_reg = &nbio_v4_3_hdp_flush_reg;
2525		break;
2526	case IP_VERSION(7, 7, 0):
2527	case IP_VERSION(7, 7, 1):
2528		adev->nbio.funcs = &nbio_v7_7_funcs;
2529		adev->nbio.hdp_flush_reg = &nbio_v7_7_hdp_flush_reg;
2530		break;
 
 
 
 
2531	default:
2532		break;
2533	}
2534
2535	switch (amdgpu_ip_version(adev, HDP_HWIP, 0)) {
2536	case IP_VERSION(4, 0, 0):
2537	case IP_VERSION(4, 0, 1):
2538	case IP_VERSION(4, 1, 0):
2539	case IP_VERSION(4, 1, 1):
2540	case IP_VERSION(4, 1, 2):
2541	case IP_VERSION(4, 2, 0):
2542	case IP_VERSION(4, 2, 1):
2543	case IP_VERSION(4, 4, 0):
2544	case IP_VERSION(4, 4, 2):
 
2545		adev->hdp.funcs = &hdp_v4_0_funcs;
2546		break;
2547	case IP_VERSION(5, 0, 0):
2548	case IP_VERSION(5, 0, 1):
2549	case IP_VERSION(5, 0, 2):
2550	case IP_VERSION(5, 0, 3):
2551	case IP_VERSION(5, 0, 4):
2552	case IP_VERSION(5, 2, 0):
2553		adev->hdp.funcs = &hdp_v5_0_funcs;
2554		break;
2555	case IP_VERSION(5, 2, 1):
2556		adev->hdp.funcs = &hdp_v5_2_funcs;
2557		break;
2558	case IP_VERSION(6, 0, 0):
2559	case IP_VERSION(6, 0, 1):
2560	case IP_VERSION(6, 1, 0):
2561		adev->hdp.funcs = &hdp_v6_0_funcs;
2562		break;
 
 
 
2563	default:
2564		break;
2565	}
2566
2567	switch (amdgpu_ip_version(adev, DF_HWIP, 0)) {
2568	case IP_VERSION(3, 6, 0):
2569	case IP_VERSION(3, 6, 1):
2570	case IP_VERSION(3, 6, 2):
2571		adev->df.funcs = &df_v3_6_funcs;
2572		break;
2573	case IP_VERSION(2, 1, 0):
2574	case IP_VERSION(2, 1, 1):
2575	case IP_VERSION(2, 5, 0):
2576	case IP_VERSION(3, 5, 1):
2577	case IP_VERSION(3, 5, 2):
2578		adev->df.funcs = &df_v1_7_funcs;
2579		break;
2580	case IP_VERSION(4, 3, 0):
2581		adev->df.funcs = &df_v4_3_funcs;
2582		break;
2583	case IP_VERSION(4, 6, 2):
2584		adev->df.funcs = &df_v4_6_2_funcs;
2585		break;
 
 
 
 
2586	default:
2587		break;
2588	}
2589
2590	switch (amdgpu_ip_version(adev, SMUIO_HWIP, 0)) {
2591	case IP_VERSION(9, 0, 0):
2592	case IP_VERSION(9, 0, 1):
2593	case IP_VERSION(10, 0, 0):
2594	case IP_VERSION(10, 0, 1):
2595	case IP_VERSION(10, 0, 2):
2596		adev->smuio.funcs = &smuio_v9_0_funcs;
2597		break;
2598	case IP_VERSION(11, 0, 0):
2599	case IP_VERSION(11, 0, 2):
2600	case IP_VERSION(11, 0, 3):
2601	case IP_VERSION(11, 0, 4):
2602	case IP_VERSION(11, 0, 7):
2603	case IP_VERSION(11, 0, 8):
2604		adev->smuio.funcs = &smuio_v11_0_funcs;
2605		break;
2606	case IP_VERSION(11, 0, 6):
2607	case IP_VERSION(11, 0, 10):
2608	case IP_VERSION(11, 0, 11):
2609	case IP_VERSION(11, 5, 0):
2610	case IP_VERSION(13, 0, 1):
2611	case IP_VERSION(13, 0, 9):
2612	case IP_VERSION(13, 0, 10):
2613		adev->smuio.funcs = &smuio_v11_0_6_funcs;
2614		break;
2615	case IP_VERSION(13, 0, 2):
2616		adev->smuio.funcs = &smuio_v13_0_funcs;
2617		break;
2618	case IP_VERSION(13, 0, 3):
2619		adev->smuio.funcs = &smuio_v13_0_3_funcs;
2620		if (adev->smuio.funcs->get_pkg_type(adev) == AMDGPU_PKG_TYPE_APU) {
2621			adev->flags |= AMD_IS_APU;
2622		}
2623		break;
2624	case IP_VERSION(13, 0, 6):
2625	case IP_VERSION(13, 0, 8):
2626	case IP_VERSION(14, 0, 0):
 
2627		adev->smuio.funcs = &smuio_v13_0_6_funcs;
2628		break;
 
 
 
2629	default:
2630		break;
2631	}
2632
2633	switch (amdgpu_ip_version(adev, LSDMA_HWIP, 0)) {
2634	case IP_VERSION(6, 0, 0):
2635	case IP_VERSION(6, 0, 1):
2636	case IP_VERSION(6, 0, 2):
2637	case IP_VERSION(6, 0, 3):
2638		adev->lsdma.funcs = &lsdma_v6_0_funcs;
2639		break;
 
 
 
 
2640	default:
2641		break;
2642	}
2643
2644	r = amdgpu_discovery_set_common_ip_blocks(adev);
2645	if (r)
2646		return r;
2647
2648	r = amdgpu_discovery_set_gmc_ip_blocks(adev);
2649	if (r)
2650		return r;
2651
2652	/* For SR-IOV, PSP needs to be initialized before IH */
2653	if (amdgpu_sriov_vf(adev)) {
2654		r = amdgpu_discovery_set_psp_ip_blocks(adev);
2655		if (r)
2656			return r;
2657		r = amdgpu_discovery_set_ih_ip_blocks(adev);
2658		if (r)
2659			return r;
2660	} else {
2661		r = amdgpu_discovery_set_ih_ip_blocks(adev);
2662		if (r)
2663			return r;
2664
2665		if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP)) {
2666			r = amdgpu_discovery_set_psp_ip_blocks(adev);
2667			if (r)
2668				return r;
2669		}
2670	}
2671
2672	if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP)) {
2673		r = amdgpu_discovery_set_smu_ip_blocks(adev);
2674		if (r)
2675			return r;
2676	}
2677
2678	r = amdgpu_discovery_set_display_ip_blocks(adev);
2679	if (r)
2680		return r;
2681
2682	r = amdgpu_discovery_set_gc_ip_blocks(adev);
2683	if (r)
2684		return r;
2685
2686	r = amdgpu_discovery_set_sdma_ip_blocks(adev);
2687	if (r)
2688		return r;
2689
2690	if ((adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT &&
2691	     !amdgpu_sriov_vf(adev)) ||
2692	    (adev->firmware.load_type == AMDGPU_FW_LOAD_RLC_BACKDOOR_AUTO && amdgpu_dpm == 1)) {
2693		r = amdgpu_discovery_set_smu_ip_blocks(adev);
2694		if (r)
2695			return r;
2696	}
2697
2698	r = amdgpu_discovery_set_mm_ip_blocks(adev);
2699	if (r)
2700		return r;
2701
2702	r = amdgpu_discovery_set_mes_ip_blocks(adev);
2703	if (r)
2704		return r;
2705
2706	r = amdgpu_discovery_set_vpe_ip_blocks(adev);
2707	if (r)
2708		return r;
2709
2710	r = amdgpu_discovery_set_umsch_mm_ip_blocks(adev);
2711	if (r)
2712		return r;
2713
 
 
 
2714	return 0;
2715}
2716
v6.13.7
   1/*
   2 * Copyright 2018 Advanced Micro Devices, Inc.
   3 *
   4 * Permission is hereby granted, free of charge, to any person obtaining a
   5 * copy of this software and associated documentation files (the "Software"),
   6 * to deal in the Software without restriction, including without limitation
   7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
   8 * and/or sell copies of the Software, and to permit persons to whom the
   9 * Software is furnished to do so, subject to the following conditions:
  10 *
  11 * The above copyright notice and this permission notice shall be included in
  12 * all copies or substantial portions of the Software.
  13 *
  14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
  17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20 * OTHER DEALINGS IN THE SOFTWARE.
  21 *
  22 */
  23
  24#include <linux/firmware.h>
  25
  26#include "amdgpu.h"
  27#include "amdgpu_discovery.h"
  28#include "soc15_hw_ip.h"
  29#include "discovery.h"
  30#include "amdgpu_ras.h"
  31
  32#include "soc15.h"
  33#include "gfx_v9_0.h"
  34#include "gfx_v9_4_3.h"
  35#include "gmc_v9_0.h"
  36#include "df_v1_7.h"
  37#include "df_v3_6.h"
  38#include "df_v4_3.h"
  39#include "df_v4_6_2.h"
  40#include "df_v4_15.h"
  41#include "nbio_v6_1.h"
  42#include "nbio_v7_0.h"
  43#include "nbio_v7_4.h"
  44#include "nbio_v7_9.h"
  45#include "nbio_v7_11.h"
  46#include "hdp_v4_0.h"
  47#include "vega10_ih.h"
  48#include "vega20_ih.h"
  49#include "sdma_v4_0.h"
  50#include "sdma_v4_4_2.h"
  51#include "uvd_v7_0.h"
  52#include "vce_v4_0.h"
  53#include "vcn_v1_0.h"
  54#include "vcn_v2_5.h"
  55#include "jpeg_v2_5.h"
  56#include "smuio_v9_0.h"
  57#include "gmc_v10_0.h"
  58#include "gmc_v11_0.h"
  59#include "gmc_v12_0.h"
  60#include "gfxhub_v2_0.h"
  61#include "mmhub_v2_0.h"
  62#include "nbio_v2_3.h"
  63#include "nbio_v4_3.h"
  64#include "nbio_v7_2.h"
  65#include "nbio_v7_7.h"
  66#include "nbif_v6_3_1.h"
  67#include "hdp_v5_0.h"
  68#include "hdp_v5_2.h"
  69#include "hdp_v6_0.h"
  70#include "hdp_v7_0.h"
  71#include "nv.h"
  72#include "soc21.h"
  73#include "soc24.h"
  74#include "navi10_ih.h"
  75#include "ih_v6_0.h"
  76#include "ih_v6_1.h"
  77#include "ih_v7_0.h"
  78#include "gfx_v10_0.h"
  79#include "gfx_v11_0.h"
  80#include "gfx_v12_0.h"
  81#include "sdma_v5_0.h"
  82#include "sdma_v5_2.h"
  83#include "sdma_v6_0.h"
  84#include "sdma_v7_0.h"
  85#include "lsdma_v6_0.h"
  86#include "lsdma_v7_0.h"
  87#include "vcn_v2_0.h"
  88#include "jpeg_v2_0.h"
  89#include "vcn_v3_0.h"
  90#include "jpeg_v3_0.h"
  91#include "vcn_v4_0.h"
  92#include "jpeg_v4_0.h"
  93#include "vcn_v4_0_3.h"
  94#include "jpeg_v4_0_3.h"
  95#include "vcn_v4_0_5.h"
  96#include "jpeg_v4_0_5.h"
  97#include "amdgpu_vkms.h"
 
  98#include "mes_v11_0.h"
  99#include "mes_v12_0.h"
 100#include "smuio_v11_0.h"
 101#include "smuio_v11_0_6.h"
 102#include "smuio_v13_0.h"
 103#include "smuio_v13_0_3.h"
 104#include "smuio_v13_0_6.h"
 105#include "smuio_v14_0_2.h"
 106#include "vcn_v5_0_0.h"
 107#include "jpeg_v5_0_0.h"
 108
 109#include "amdgpu_vpe.h"
 110#if defined(CONFIG_DRM_AMD_ISP)
 111#include "amdgpu_isp.h"
 112#endif
 113
 114#define FIRMWARE_IP_DISCOVERY "amdgpu/ip_discovery.bin"
 115MODULE_FIRMWARE(FIRMWARE_IP_DISCOVERY);
 116
 117#define mmIP_DISCOVERY_VERSION  0x16A00
 118#define mmRCC_CONFIG_MEMSIZE	0xde3
 119#define mmMP0_SMN_C2PMSG_33	0x16061
 120#define mmMM_INDEX		0x0
 121#define mmMM_INDEX_HI		0x6
 122#define mmMM_DATA		0x1
 123
 124static const char *hw_id_names[HW_ID_MAX] = {
 125	[MP1_HWID]		= "MP1",
 126	[MP2_HWID]		= "MP2",
 127	[THM_HWID]		= "THM",
 128	[SMUIO_HWID]		= "SMUIO",
 129	[FUSE_HWID]		= "FUSE",
 130	[CLKA_HWID]		= "CLKA",
 131	[PWR_HWID]		= "PWR",
 132	[GC_HWID]		= "GC",
 133	[UVD_HWID]		= "UVD",
 134	[AUDIO_AZ_HWID]		= "AUDIO_AZ",
 135	[ACP_HWID]		= "ACP",
 136	[DCI_HWID]		= "DCI",
 137	[DMU_HWID]		= "DMU",
 138	[DCO_HWID]		= "DCO",
 139	[DIO_HWID]		= "DIO",
 140	[XDMA_HWID]		= "XDMA",
 141	[DCEAZ_HWID]		= "DCEAZ",
 142	[DAZ_HWID]		= "DAZ",
 143	[SDPMUX_HWID]		= "SDPMUX",
 144	[NTB_HWID]		= "NTB",
 145	[IOHC_HWID]		= "IOHC",
 146	[L2IMU_HWID]		= "L2IMU",
 147	[VCE_HWID]		= "VCE",
 148	[MMHUB_HWID]		= "MMHUB",
 149	[ATHUB_HWID]		= "ATHUB",
 150	[DBGU_NBIO_HWID]	= "DBGU_NBIO",
 151	[DFX_HWID]		= "DFX",
 152	[DBGU0_HWID]		= "DBGU0",
 153	[DBGU1_HWID]		= "DBGU1",
 154	[OSSSYS_HWID]		= "OSSSYS",
 155	[HDP_HWID]		= "HDP",
 156	[SDMA0_HWID]		= "SDMA0",
 157	[SDMA1_HWID]		= "SDMA1",
 158	[SDMA2_HWID]		= "SDMA2",
 159	[SDMA3_HWID]		= "SDMA3",
 160	[LSDMA_HWID]		= "LSDMA",
 161	[ISP_HWID]		= "ISP",
 162	[DBGU_IO_HWID]		= "DBGU_IO",
 163	[DF_HWID]		= "DF",
 164	[CLKB_HWID]		= "CLKB",
 165	[FCH_HWID]		= "FCH",
 166	[DFX_DAP_HWID]		= "DFX_DAP",
 167	[L1IMU_PCIE_HWID]	= "L1IMU_PCIE",
 168	[L1IMU_NBIF_HWID]	= "L1IMU_NBIF",
 169	[L1IMU_IOAGR_HWID]	= "L1IMU_IOAGR",
 170	[L1IMU3_HWID]		= "L1IMU3",
 171	[L1IMU4_HWID]		= "L1IMU4",
 172	[L1IMU5_HWID]		= "L1IMU5",
 173	[L1IMU6_HWID]		= "L1IMU6",
 174	[L1IMU7_HWID]		= "L1IMU7",
 175	[L1IMU8_HWID]		= "L1IMU8",
 176	[L1IMU9_HWID]		= "L1IMU9",
 177	[L1IMU10_HWID]		= "L1IMU10",
 178	[L1IMU11_HWID]		= "L1IMU11",
 179	[L1IMU12_HWID]		= "L1IMU12",
 180	[L1IMU13_HWID]		= "L1IMU13",
 181	[L1IMU14_HWID]		= "L1IMU14",
 182	[L1IMU15_HWID]		= "L1IMU15",
 183	[WAFLC_HWID]		= "WAFLC",
 184	[FCH_USB_PD_HWID]	= "FCH_USB_PD",
 185	[PCIE_HWID]		= "PCIE",
 186	[PCS_HWID]		= "PCS",
 187	[DDCL_HWID]		= "DDCL",
 188	[SST_HWID]		= "SST",
 189	[IOAGR_HWID]		= "IOAGR",
 190	[NBIF_HWID]		= "NBIF",
 191	[IOAPIC_HWID]		= "IOAPIC",
 192	[SYSTEMHUB_HWID]	= "SYSTEMHUB",
 193	[NTBCCP_HWID]		= "NTBCCP",
 194	[UMC_HWID]		= "UMC",
 195	[SATA_HWID]		= "SATA",
 196	[USB_HWID]		= "USB",
 197	[CCXSEC_HWID]		= "CCXSEC",
 198	[XGMI_HWID]		= "XGMI",
 199	[XGBE_HWID]		= "XGBE",
 200	[MP0_HWID]		= "MP0",
 201	[VPE_HWID]		= "VPE",
 202};
 203
 204static int hw_id_map[MAX_HWIP] = {
 205	[GC_HWIP]	= GC_HWID,
 206	[HDP_HWIP]	= HDP_HWID,
 207	[SDMA0_HWIP]	= SDMA0_HWID,
 208	[SDMA1_HWIP]	= SDMA1_HWID,
 209	[SDMA2_HWIP]    = SDMA2_HWID,
 210	[SDMA3_HWIP]    = SDMA3_HWID,
 211	[LSDMA_HWIP]    = LSDMA_HWID,
 212	[MMHUB_HWIP]	= MMHUB_HWID,
 213	[ATHUB_HWIP]	= ATHUB_HWID,
 214	[NBIO_HWIP]	= NBIF_HWID,
 215	[MP0_HWIP]	= MP0_HWID,
 216	[MP1_HWIP]	= MP1_HWID,
 217	[UVD_HWIP]	= UVD_HWID,
 218	[VCE_HWIP]	= VCE_HWID,
 219	[DF_HWIP]	= DF_HWID,
 220	[DCE_HWIP]	= DMU_HWID,
 221	[OSSSYS_HWIP]	= OSSSYS_HWID,
 222	[SMUIO_HWIP]	= SMUIO_HWID,
 223	[PWR_HWIP]	= PWR_HWID,
 224	[NBIF_HWIP]	= NBIF_HWID,
 225	[THM_HWIP]	= THM_HWID,
 226	[CLK_HWIP]	= CLKA_HWID,
 227	[UMC_HWIP]	= UMC_HWID,
 228	[XGMI_HWIP]	= XGMI_HWID,
 229	[DCI_HWIP]	= DCI_HWID,
 230	[PCIE_HWIP]	= PCIE_HWID,
 231	[VPE_HWIP]	= VPE_HWID,
 232	[ISP_HWIP]	= ISP_HWID,
 233};
 234
 235static int amdgpu_discovery_read_binary_from_sysmem(struct amdgpu_device *adev, uint8_t *binary)
 236{
 237	u64 tmr_offset, tmr_size, pos;
 238	void *discv_regn;
 239	int ret;
 240
 241	ret = amdgpu_acpi_get_tmr_info(adev, &tmr_offset, &tmr_size);
 242	if (ret)
 243		return ret;
 244
 245	pos = tmr_offset + tmr_size - DISCOVERY_TMR_OFFSET;
 246
 247	/* This region is read-only and reserved from system use */
 248	discv_regn = memremap(pos, adev->mman.discovery_tmr_size, MEMREMAP_WC);
 249	if (discv_regn) {
 250		memcpy(binary, discv_regn, adev->mman.discovery_tmr_size);
 251		memunmap(discv_regn);
 252		return 0;
 253	}
 254
 255	return -ENOENT;
 256}
 257
 258#define IP_DISCOVERY_V2		2
 259#define IP_DISCOVERY_V4		4
 260
 261static int amdgpu_discovery_read_binary_from_mem(struct amdgpu_device *adev,
 262						 uint8_t *binary)
 263{
 264	uint64_t vram_size;
 265	u32 msg;
 266	int i, ret = 0;
 267
 268	if (!amdgpu_sriov_vf(adev)) {
 269		/* It can take up to a second for IFWI init to complete on some dGPUs,
 270		 * but generally it should be in the 60-100ms range.  Normally this starts
 271		 * as soon as the device gets power so by the time the OS loads this has long
 272		 * completed.  However, when a card is hotplugged via e.g., USB4, we need to
 273		 * wait for this to complete.  Once the C2PMSG is updated, we can
 274		 * continue.
 275		 */
 276
 277		for (i = 0; i < 1000; i++) {
 278			msg = RREG32(mmMP0_SMN_C2PMSG_33);
 279			if (msg & 0x80000000)
 280				break;
 281			msleep(1);
 282		}
 283	}
 284
 285	vram_size = (uint64_t)RREG32(mmRCC_CONFIG_MEMSIZE) << 20;
 286
 287	if (vram_size) {
 288		uint64_t pos = vram_size - DISCOVERY_TMR_OFFSET;
 289		amdgpu_device_vram_access(adev, pos, (uint32_t *)binary,
 290					  adev->mman.discovery_tmr_size, false);
 291	} else {
 292		ret = amdgpu_discovery_read_binary_from_sysmem(adev, binary);
 293	}
 294
 295	return ret;
 296}
 297
 298static int amdgpu_discovery_read_binary_from_file(struct amdgpu_device *adev, uint8_t *binary)
 299{
 300	const struct firmware *fw;
 301	const char *fw_name;
 302	int r;
 303
 304	switch (amdgpu_discovery) {
 305	case 2:
 306		fw_name = FIRMWARE_IP_DISCOVERY;
 307		break;
 308	default:
 309		dev_warn(adev->dev, "amdgpu_discovery is not set properly\n");
 310		return -EINVAL;
 311	}
 312
 313	r = request_firmware(&fw, fw_name, adev->dev);
 314	if (r) {
 315		dev_err(adev->dev, "can't load firmware \"%s\"\n",
 316			fw_name);
 317		return r;
 318	}
 319
 320	memcpy((u8 *)binary, (u8 *)fw->data, fw->size);
 321	release_firmware(fw);
 322
 323	return 0;
 324}
 325
 326static uint16_t amdgpu_discovery_calculate_checksum(uint8_t *data, uint32_t size)
 327{
 328	uint16_t checksum = 0;
 329	int i;
 330
 331	for (i = 0; i < size; i++)
 332		checksum += data[i];
 333
 334	return checksum;
 335}
 336
 337static inline bool amdgpu_discovery_verify_checksum(uint8_t *data, uint32_t size,
 338						    uint16_t expected)
 339{
 340	return !!(amdgpu_discovery_calculate_checksum(data, size) == expected);
 341}
 342
 343static inline bool amdgpu_discovery_verify_binary_signature(uint8_t *binary)
 344{
 345	struct binary_header *bhdr;
 346	bhdr = (struct binary_header *)binary;
 347
 348	return (le32_to_cpu(bhdr->binary_signature) == BINARY_SIGNATURE);
 349}
 350
 351static void amdgpu_discovery_harvest_config_quirk(struct amdgpu_device *adev)
 352{
 353	/*
 354	 * So far, apply this quirk only on those Navy Flounder boards which
 355	 * have a bad harvest table of VCN config.
 356	 */
 357	if ((amdgpu_ip_version(adev, UVD_HWIP, 1) == IP_VERSION(3, 0, 1)) &&
 358	    (amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(10, 3, 2))) {
 359		switch (adev->pdev->revision) {
 360		case 0xC1:
 361		case 0xC2:
 362		case 0xC3:
 363		case 0xC5:
 364		case 0xC7:
 365		case 0xCF:
 366		case 0xDF:
 367			adev->vcn.harvest_config |= AMDGPU_VCN_HARVEST_VCN1;
 368			adev->vcn.inst_mask &= ~AMDGPU_VCN_HARVEST_VCN1;
 369			break;
 370		default:
 371			break;
 372		}
 373	}
 374}
 375
 376static int amdgpu_discovery_verify_npsinfo(struct amdgpu_device *adev,
 377					   struct binary_header *bhdr)
 378{
 379	struct table_info *info;
 380	uint16_t checksum;
 381	uint16_t offset;
 382
 383	info = &bhdr->table_list[NPS_INFO];
 384	offset = le16_to_cpu(info->offset);
 385	checksum = le16_to_cpu(info->checksum);
 386
 387	struct nps_info_header *nhdr =
 388		(struct nps_info_header *)(adev->mman.discovery_bin + offset);
 389
 390	if (le32_to_cpu(nhdr->table_id) != NPS_INFO_TABLE_ID) {
 391		dev_dbg(adev->dev, "invalid ip discovery nps info table id\n");
 392		return -EINVAL;
 393	}
 394
 395	if (!amdgpu_discovery_verify_checksum(adev->mman.discovery_bin + offset,
 396					      le32_to_cpu(nhdr->size_bytes),
 397					      checksum)) {
 398		dev_dbg(adev->dev, "invalid nps info data table checksum\n");
 399		return -EINVAL;
 400	}
 401
 402	return 0;
 403}
 404
 405static int amdgpu_discovery_init(struct amdgpu_device *adev)
 406{
 407	struct table_info *info;
 408	struct binary_header *bhdr;
 409	uint16_t offset;
 410	uint16_t size;
 411	uint16_t checksum;
 412	int r;
 413
 414	adev->mman.discovery_tmr_size = DISCOVERY_TMR_SIZE;
 415	adev->mman.discovery_bin = kzalloc(adev->mman.discovery_tmr_size, GFP_KERNEL);
 416	if (!adev->mman.discovery_bin)
 417		return -ENOMEM;
 418
 419	/* Read from file if it is the preferred option */
 420	if (amdgpu_discovery == 2) {
 421		dev_info(adev->dev, "use ip discovery information from file");
 422		r = amdgpu_discovery_read_binary_from_file(adev, adev->mman.discovery_bin);
 423
 424		if (r) {
 425			dev_err(adev->dev, "failed to read ip discovery binary from file\n");
 426			r = -EINVAL;
 427			goto out;
 428		}
 429
 430	} else {
 431		r = amdgpu_discovery_read_binary_from_mem(
 432			adev, adev->mman.discovery_bin);
 433		if (r)
 434			goto out;
 435	}
 436
 437	/* check the ip discovery binary signature */
 438	if (!amdgpu_discovery_verify_binary_signature(adev->mman.discovery_bin)) {
 439		dev_err(adev->dev,
 440			"get invalid ip discovery binary signature\n");
 441		r = -EINVAL;
 442		goto out;
 443	}
 444
 445	bhdr = (struct binary_header *)adev->mman.discovery_bin;
 446
 447	offset = offsetof(struct binary_header, binary_checksum) +
 448		sizeof(bhdr->binary_checksum);
 449	size = le16_to_cpu(bhdr->binary_size) - offset;
 450	checksum = le16_to_cpu(bhdr->binary_checksum);
 451
 452	if (!amdgpu_discovery_verify_checksum(adev->mman.discovery_bin + offset,
 453					      size, checksum)) {
 454		dev_err(adev->dev, "invalid ip discovery binary checksum\n");
 455		r = -EINVAL;
 456		goto out;
 457	}
 458
 459	info = &bhdr->table_list[IP_DISCOVERY];
 460	offset = le16_to_cpu(info->offset);
 461	checksum = le16_to_cpu(info->checksum);
 462
 463	if (offset) {
 464		struct ip_discovery_header *ihdr =
 465			(struct ip_discovery_header *)(adev->mman.discovery_bin + offset);
 466		if (le32_to_cpu(ihdr->signature) != DISCOVERY_TABLE_SIGNATURE) {
 467			dev_err(adev->dev, "invalid ip discovery data table signature\n");
 468			r = -EINVAL;
 469			goto out;
 470		}
 471
 472		if (!amdgpu_discovery_verify_checksum(adev->mman.discovery_bin + offset,
 473						      le16_to_cpu(ihdr->size), checksum)) {
 474			dev_err(adev->dev, "invalid ip discovery data table checksum\n");
 475			r = -EINVAL;
 476			goto out;
 477		}
 478	}
 479
 480	info = &bhdr->table_list[GC];
 481	offset = le16_to_cpu(info->offset);
 482	checksum = le16_to_cpu(info->checksum);
 483
 484	if (offset) {
 485		struct gpu_info_header *ghdr =
 486			(struct gpu_info_header *)(adev->mman.discovery_bin + offset);
 487
 488		if (le32_to_cpu(ghdr->table_id) != GC_TABLE_ID) {
 489			dev_err(adev->dev, "invalid ip discovery gc table id\n");
 490			r = -EINVAL;
 491			goto out;
 492		}
 493
 494		if (!amdgpu_discovery_verify_checksum(adev->mman.discovery_bin + offset,
 495						      le32_to_cpu(ghdr->size), checksum)) {
 496			dev_err(adev->dev, "invalid gc data table checksum\n");
 497			r = -EINVAL;
 498			goto out;
 499		}
 500	}
 501
 502	info = &bhdr->table_list[HARVEST_INFO];
 503	offset = le16_to_cpu(info->offset);
 504	checksum = le16_to_cpu(info->checksum);
 505
 506	if (offset) {
 507		struct harvest_info_header *hhdr =
 508			(struct harvest_info_header *)(adev->mman.discovery_bin + offset);
 509
 510		if (le32_to_cpu(hhdr->signature) != HARVEST_TABLE_SIGNATURE) {
 511			dev_err(adev->dev, "invalid ip discovery harvest table signature\n");
 512			r = -EINVAL;
 513			goto out;
 514		}
 515
 516		if (!amdgpu_discovery_verify_checksum(adev->mman.discovery_bin + offset,
 517						      sizeof(struct harvest_table), checksum)) {
 518			dev_err(adev->dev, "invalid harvest data table checksum\n");
 519			r = -EINVAL;
 520			goto out;
 521		}
 522	}
 523
 524	info = &bhdr->table_list[VCN_INFO];
 525	offset = le16_to_cpu(info->offset);
 526	checksum = le16_to_cpu(info->checksum);
 527
 528	if (offset) {
 529		struct vcn_info_header *vhdr =
 530			(struct vcn_info_header *)(adev->mman.discovery_bin + offset);
 531
 532		if (le32_to_cpu(vhdr->table_id) != VCN_INFO_TABLE_ID) {
 533			dev_err(adev->dev, "invalid ip discovery vcn table id\n");
 534			r = -EINVAL;
 535			goto out;
 536		}
 537
 538		if (!amdgpu_discovery_verify_checksum(adev->mman.discovery_bin + offset,
 539						      le32_to_cpu(vhdr->size_bytes), checksum)) {
 540			dev_err(adev->dev, "invalid vcn data table checksum\n");
 541			r = -EINVAL;
 542			goto out;
 543		}
 544	}
 545
 546	info = &bhdr->table_list[MALL_INFO];
 547	offset = le16_to_cpu(info->offset);
 548	checksum = le16_to_cpu(info->checksum);
 549
 550	if (0 && offset) {
 551		struct mall_info_header *mhdr =
 552			(struct mall_info_header *)(adev->mman.discovery_bin + offset);
 553
 554		if (le32_to_cpu(mhdr->table_id) != MALL_INFO_TABLE_ID) {
 555			dev_err(adev->dev, "invalid ip discovery mall table id\n");
 556			r = -EINVAL;
 557			goto out;
 558		}
 559
 560		if (!amdgpu_discovery_verify_checksum(adev->mman.discovery_bin + offset,
 561						      le32_to_cpu(mhdr->size_bytes), checksum)) {
 562			dev_err(adev->dev, "invalid mall data table checksum\n");
 563			r = -EINVAL;
 564			goto out;
 565		}
 566	}
 567
 568	return 0;
 569
 570out:
 571	kfree(adev->mman.discovery_bin);
 572	adev->mman.discovery_bin = NULL;
 573	if ((amdgpu_discovery != 2) &&
 574	    (RREG32(mmIP_DISCOVERY_VERSION) == 4))
 575		amdgpu_ras_query_boot_status(adev, 4);
 576	return r;
 577}
 578
 579static void amdgpu_discovery_sysfs_fini(struct amdgpu_device *adev);
 580
 581void amdgpu_discovery_fini(struct amdgpu_device *adev)
 582{
 583	amdgpu_discovery_sysfs_fini(adev);
 584	kfree(adev->mman.discovery_bin);
 585	adev->mman.discovery_bin = NULL;
 586}
 587
 588static int amdgpu_discovery_validate_ip(const struct ip_v4 *ip)
 589{
 590	if (ip->instance_number >= HWIP_MAX_INSTANCE) {
 591		DRM_ERROR("Unexpected instance_number (%d) from ip discovery blob\n",
 592			  ip->instance_number);
 593		return -EINVAL;
 594	}
 595	if (le16_to_cpu(ip->hw_id) >= HW_ID_MAX) {
 596		DRM_ERROR("Unexpected hw_id (%d) from ip discovery blob\n",
 597			  le16_to_cpu(ip->hw_id));
 598		return -EINVAL;
 599	}
 600
 601	return 0;
 602}
 603
 604static void amdgpu_discovery_read_harvest_bit_per_ip(struct amdgpu_device *adev,
 605						uint32_t *vcn_harvest_count)
 606{
 607	struct binary_header *bhdr;
 608	struct ip_discovery_header *ihdr;
 609	struct die_header *dhdr;
 610	struct ip_v4 *ip;
 611	uint16_t die_offset, ip_offset, num_dies, num_ips;
 612	int i, j;
 613
 614	bhdr = (struct binary_header *)adev->mman.discovery_bin;
 615	ihdr = (struct ip_discovery_header *)(adev->mman.discovery_bin +
 616			le16_to_cpu(bhdr->table_list[IP_DISCOVERY].offset));
 617	num_dies = le16_to_cpu(ihdr->num_dies);
 618
 619	/* scan harvest bit of all IP data structures */
 620	for (i = 0; i < num_dies; i++) {
 621		die_offset = le16_to_cpu(ihdr->die_info[i].die_offset);
 622		dhdr = (struct die_header *)(adev->mman.discovery_bin + die_offset);
 623		num_ips = le16_to_cpu(dhdr->num_ips);
 624		ip_offset = die_offset + sizeof(*dhdr);
 625
 626		for (j = 0; j < num_ips; j++) {
 627			ip = (struct ip_v4 *)(adev->mman.discovery_bin + ip_offset);
 628
 629			if (amdgpu_discovery_validate_ip(ip))
 630				goto next_ip;
 631
 632			if (le16_to_cpu(ip->variant) == 1) {
 633				switch (le16_to_cpu(ip->hw_id)) {
 634				case VCN_HWID:
 635					(*vcn_harvest_count)++;
 636					if (ip->instance_number == 0) {
 637						adev->vcn.harvest_config |= AMDGPU_VCN_HARVEST_VCN0;
 638						adev->vcn.inst_mask &=
 639							~AMDGPU_VCN_HARVEST_VCN0;
 640						adev->jpeg.inst_mask &=
 641							~AMDGPU_VCN_HARVEST_VCN0;
 642					} else {
 643						adev->vcn.harvest_config |= AMDGPU_VCN_HARVEST_VCN1;
 644						adev->vcn.inst_mask &=
 645							~AMDGPU_VCN_HARVEST_VCN1;
 646						adev->jpeg.inst_mask &=
 647							~AMDGPU_VCN_HARVEST_VCN1;
 648					}
 649					break;
 650				case DMU_HWID:
 651					adev->harvest_ip_mask |= AMD_HARVEST_IP_DMU_MASK;
 652					break;
 653				default:
 654					break;
 655				}
 656			}
 657next_ip:
 658			if (ihdr->base_addr_64_bit)
 659				ip_offset += struct_size(ip, base_address_64, ip->num_base_address);
 660			else
 661				ip_offset += struct_size(ip, base_address, ip->num_base_address);
 662		}
 663	}
 664}
 665
 666static void amdgpu_discovery_read_from_harvest_table(struct amdgpu_device *adev,
 667						     uint32_t *vcn_harvest_count,
 668						     uint32_t *umc_harvest_count)
 669{
 670	struct binary_header *bhdr;
 671	struct harvest_table *harvest_info;
 672	u16 offset;
 673	int i;
 674	uint32_t umc_harvest_config = 0;
 675
 676	bhdr = (struct binary_header *)adev->mman.discovery_bin;
 677	offset = le16_to_cpu(bhdr->table_list[HARVEST_INFO].offset);
 678
 679	if (!offset) {
 680		dev_err(adev->dev, "invalid harvest table offset\n");
 681		return;
 682	}
 683
 684	harvest_info = (struct harvest_table *)(adev->mman.discovery_bin + offset);
 685
 686	for (i = 0; i < 32; i++) {
 687		if (le16_to_cpu(harvest_info->list[i].hw_id) == 0)
 688			break;
 689
 690		switch (le16_to_cpu(harvest_info->list[i].hw_id)) {
 691		case VCN_HWID:
 692			(*vcn_harvest_count)++;
 693			adev->vcn.harvest_config |=
 694				(1 << harvest_info->list[i].number_instance);
 695			adev->jpeg.harvest_config |=
 696				(1 << harvest_info->list[i].number_instance);
 697
 698			adev->vcn.inst_mask &=
 699				~(1U << harvest_info->list[i].number_instance);
 700			adev->jpeg.inst_mask &=
 701				~(1U << harvest_info->list[i].number_instance);
 702			break;
 703		case DMU_HWID:
 704			adev->harvest_ip_mask |= AMD_HARVEST_IP_DMU_MASK;
 705			break;
 706		case UMC_HWID:
 707			umc_harvest_config |=
 708				1 << (le16_to_cpu(harvest_info->list[i].number_instance));
 709			(*umc_harvest_count)++;
 710			break;
 711		case GC_HWID:
 712			adev->gfx.xcc_mask &=
 713				~(1U << harvest_info->list[i].number_instance);
 714			break;
 715		case SDMA0_HWID:
 716			adev->sdma.sdma_mask &=
 717				~(1U << harvest_info->list[i].number_instance);
 718			break;
 719#if defined(CONFIG_DRM_AMD_ISP)
 720		case ISP_HWID:
 721			adev->isp.harvest_config |=
 722				~(1U << harvest_info->list[i].number_instance);
 723			break;
 724#endif
 725		default:
 726			break;
 727		}
 728	}
 729
 730	adev->umc.active_mask = ((1 << adev->umc.node_inst_num) - 1) &
 731				~umc_harvest_config;
 732}
 733
 734/* ================================================== */
 735
 736struct ip_hw_instance {
 737	struct kobject kobj; /* ip_discovery/die/#die/#hw_id/#instance/<attrs...> */
 738
 739	int hw_id;
 740	u8  num_instance;
 741	u8  major, minor, revision;
 742	u8  harvest;
 743
 744	int num_base_addresses;
 745	u32 base_addr[] __counted_by(num_base_addresses);
 746};
 747
 748struct ip_hw_id {
 749	struct kset hw_id_kset;  /* ip_discovery/die/#die/#hw_id/, contains ip_hw_instance */
 750	int hw_id;
 751};
 752
 753struct ip_die_entry {
 754	struct kset ip_kset;     /* ip_discovery/die/#die/, contains ip_hw_id  */
 755	u16 num_ips;
 756};
 757
 758/* -------------------------------------------------- */
 759
 760struct ip_hw_instance_attr {
 761	struct attribute attr;
 762	ssize_t (*show)(struct ip_hw_instance *ip_hw_instance, char *buf);
 763};
 764
 765static ssize_t hw_id_show(struct ip_hw_instance *ip_hw_instance, char *buf)
 766{
 767	return sysfs_emit(buf, "%d\n", ip_hw_instance->hw_id);
 768}
 769
 770static ssize_t num_instance_show(struct ip_hw_instance *ip_hw_instance, char *buf)
 771{
 772	return sysfs_emit(buf, "%d\n", ip_hw_instance->num_instance);
 773}
 774
 775static ssize_t major_show(struct ip_hw_instance *ip_hw_instance, char *buf)
 776{
 777	return sysfs_emit(buf, "%d\n", ip_hw_instance->major);
 778}
 779
 780static ssize_t minor_show(struct ip_hw_instance *ip_hw_instance, char *buf)
 781{
 782	return sysfs_emit(buf, "%d\n", ip_hw_instance->minor);
 783}
 784
 785static ssize_t revision_show(struct ip_hw_instance *ip_hw_instance, char *buf)
 786{
 787	return sysfs_emit(buf, "%d\n", ip_hw_instance->revision);
 788}
 789
 790static ssize_t harvest_show(struct ip_hw_instance *ip_hw_instance, char *buf)
 791{
 792	return sysfs_emit(buf, "0x%01X\n", ip_hw_instance->harvest);
 793}
 794
 795static ssize_t num_base_addresses_show(struct ip_hw_instance *ip_hw_instance, char *buf)
 796{
 797	return sysfs_emit(buf, "%d\n", ip_hw_instance->num_base_addresses);
 798}
 799
 800static ssize_t base_addr_show(struct ip_hw_instance *ip_hw_instance, char *buf)
 801{
 802	ssize_t res, at;
 803	int ii;
 804
 805	for (res = at = ii = 0; ii < ip_hw_instance->num_base_addresses; ii++) {
 806		/* Here we satisfy the condition that, at + size <= PAGE_SIZE.
 807		 */
 808		if (at + 12 > PAGE_SIZE)
 809			break;
 810		res = sysfs_emit_at(buf, at, "0x%08X\n",
 811				    ip_hw_instance->base_addr[ii]);
 812		if (res <= 0)
 813			break;
 814		at += res;
 815	}
 816
 817	return res < 0 ? res : at;
 818}
 819
 820static struct ip_hw_instance_attr ip_hw_attr[] = {
 821	__ATTR_RO(hw_id),
 822	__ATTR_RO(num_instance),
 823	__ATTR_RO(major),
 824	__ATTR_RO(minor),
 825	__ATTR_RO(revision),
 826	__ATTR_RO(harvest),
 827	__ATTR_RO(num_base_addresses),
 828	__ATTR_RO(base_addr),
 829};
 830
 831static struct attribute *ip_hw_instance_attrs[ARRAY_SIZE(ip_hw_attr) + 1];
 832ATTRIBUTE_GROUPS(ip_hw_instance);
 833
 834#define to_ip_hw_instance(x) container_of(x, struct ip_hw_instance, kobj)
 835#define to_ip_hw_instance_attr(x) container_of(x, struct ip_hw_instance_attr, attr)
 836
 837static ssize_t ip_hw_instance_attr_show(struct kobject *kobj,
 838					struct attribute *attr,
 839					char *buf)
 840{
 841	struct ip_hw_instance *ip_hw_instance = to_ip_hw_instance(kobj);
 842	struct ip_hw_instance_attr *ip_hw_attr = to_ip_hw_instance_attr(attr);
 843
 844	if (!ip_hw_attr->show)
 845		return -EIO;
 846
 847	return ip_hw_attr->show(ip_hw_instance, buf);
 848}
 849
 850static const struct sysfs_ops ip_hw_instance_sysfs_ops = {
 851	.show = ip_hw_instance_attr_show,
 852};
 853
 854static void ip_hw_instance_release(struct kobject *kobj)
 855{
 856	struct ip_hw_instance *ip_hw_instance = to_ip_hw_instance(kobj);
 857
 858	kfree(ip_hw_instance);
 859}
 860
 861static const struct kobj_type ip_hw_instance_ktype = {
 862	.release = ip_hw_instance_release,
 863	.sysfs_ops = &ip_hw_instance_sysfs_ops,
 864	.default_groups = ip_hw_instance_groups,
 865};
 866
 867/* -------------------------------------------------- */
 868
 869#define to_ip_hw_id(x)  container_of(to_kset(x), struct ip_hw_id, hw_id_kset)
 870
 871static void ip_hw_id_release(struct kobject *kobj)
 872{
 873	struct ip_hw_id *ip_hw_id = to_ip_hw_id(kobj);
 874
 875	if (!list_empty(&ip_hw_id->hw_id_kset.list))
 876		DRM_ERROR("ip_hw_id->hw_id_kset is not empty");
 877	kfree(ip_hw_id);
 878}
 879
 880static const struct kobj_type ip_hw_id_ktype = {
 881	.release = ip_hw_id_release,
 882	.sysfs_ops = &kobj_sysfs_ops,
 883};
 884
 885/* -------------------------------------------------- */
 886
 887static void die_kobj_release(struct kobject *kobj);
 888static void ip_disc_release(struct kobject *kobj);
 889
 890struct ip_die_entry_attribute {
 891	struct attribute attr;
 892	ssize_t (*show)(struct ip_die_entry *ip_die_entry, char *buf);
 893};
 894
 895#define to_ip_die_entry_attr(x)  container_of(x, struct ip_die_entry_attribute, attr)
 896
 897static ssize_t num_ips_show(struct ip_die_entry *ip_die_entry, char *buf)
 898{
 899	return sysfs_emit(buf, "%d\n", ip_die_entry->num_ips);
 900}
 901
 902/* If there are more ip_die_entry attrs, other than the number of IPs,
 903 * we can make this intro an array of attrs, and then initialize
 904 * ip_die_entry_attrs in a loop.
 905 */
 906static struct ip_die_entry_attribute num_ips_attr =
 907	__ATTR_RO(num_ips);
 908
 909static struct attribute *ip_die_entry_attrs[] = {
 910	&num_ips_attr.attr,
 911	NULL,
 912};
 913ATTRIBUTE_GROUPS(ip_die_entry); /* ip_die_entry_groups */
 914
 915#define to_ip_die_entry(x) container_of(to_kset(x), struct ip_die_entry, ip_kset)
 916
 917static ssize_t ip_die_entry_attr_show(struct kobject *kobj,
 918				      struct attribute *attr,
 919				      char *buf)
 920{
 921	struct ip_die_entry_attribute *ip_die_entry_attr = to_ip_die_entry_attr(attr);
 922	struct ip_die_entry *ip_die_entry = to_ip_die_entry(kobj);
 923
 924	if (!ip_die_entry_attr->show)
 925		return -EIO;
 926
 927	return ip_die_entry_attr->show(ip_die_entry, buf);
 928}
 929
 930static void ip_die_entry_release(struct kobject *kobj)
 931{
 932	struct ip_die_entry *ip_die_entry = to_ip_die_entry(kobj);
 933
 934	if (!list_empty(&ip_die_entry->ip_kset.list))
 935		DRM_ERROR("ip_die_entry->ip_kset is not empty");
 936	kfree(ip_die_entry);
 937}
 938
 939static const struct sysfs_ops ip_die_entry_sysfs_ops = {
 940	.show = ip_die_entry_attr_show,
 941};
 942
 943static const struct kobj_type ip_die_entry_ktype = {
 944	.release = ip_die_entry_release,
 945	.sysfs_ops = &ip_die_entry_sysfs_ops,
 946	.default_groups = ip_die_entry_groups,
 947};
 948
 949static const struct kobj_type die_kobj_ktype = {
 950	.release = die_kobj_release,
 951	.sysfs_ops = &kobj_sysfs_ops,
 952};
 953
 954static const struct kobj_type ip_discovery_ktype = {
 955	.release = ip_disc_release,
 956	.sysfs_ops = &kobj_sysfs_ops,
 957};
 958
 959struct ip_discovery_top {
 960	struct kobject kobj;    /* ip_discovery/ */
 961	struct kset die_kset;   /* ip_discovery/die/, contains ip_die_entry */
 962	struct amdgpu_device *adev;
 963};
 964
 965static void die_kobj_release(struct kobject *kobj)
 966{
 967	struct ip_discovery_top *ip_top = container_of(to_kset(kobj),
 968						       struct ip_discovery_top,
 969						       die_kset);
 970	if (!list_empty(&ip_top->die_kset.list))
 971		DRM_ERROR("ip_top->die_kset is not empty");
 972}
 973
 974static void ip_disc_release(struct kobject *kobj)
 975{
 976	struct ip_discovery_top *ip_top = container_of(kobj, struct ip_discovery_top,
 977						       kobj);
 978	struct amdgpu_device *adev = ip_top->adev;
 979
 980	adev->ip_top = NULL;
 981	kfree(ip_top);
 982}
 983
 984static uint8_t amdgpu_discovery_get_harvest_info(struct amdgpu_device *adev,
 985						 uint16_t hw_id, uint8_t inst)
 986{
 987	uint8_t harvest = 0;
 988
 989	/* Until a uniform way is figured, get mask based on hwid */
 990	switch (hw_id) {
 991	case VCN_HWID:
 992		harvest = ((1 << inst) & adev->vcn.inst_mask) == 0;
 993		break;
 994	case DMU_HWID:
 995		if (adev->harvest_ip_mask & AMD_HARVEST_IP_DMU_MASK)
 996			harvest = 0x1;
 997		break;
 998	case UMC_HWID:
 999		/* TODO: It needs another parsing; for now, ignore.*/
1000		break;
1001	case GC_HWID:
1002		harvest = ((1 << inst) & adev->gfx.xcc_mask) == 0;
1003		break;
1004	case SDMA0_HWID:
1005		harvest = ((1 << inst) & adev->sdma.sdma_mask) == 0;
1006		break;
1007	default:
1008		break;
1009	}
1010
1011	return harvest;
1012}
1013
1014static int amdgpu_discovery_sysfs_ips(struct amdgpu_device *adev,
1015				      struct ip_die_entry *ip_die_entry,
1016				      const size_t _ip_offset, const int num_ips,
1017				      bool reg_base_64)
1018{
1019	int ii, jj, kk, res;
1020
1021	DRM_DEBUG("num_ips:%d", num_ips);
1022
1023	/* Find all IPs of a given HW ID, and add their instance to
1024	 * #die/#hw_id/#instance/<attributes>
1025	 */
1026	for (ii = 0; ii < HW_ID_MAX; ii++) {
1027		struct ip_hw_id *ip_hw_id = NULL;
1028		size_t ip_offset = _ip_offset;
1029
1030		for (jj = 0; jj < num_ips; jj++) {
1031			struct ip_v4 *ip;
1032			struct ip_hw_instance *ip_hw_instance;
1033
1034			ip = (struct ip_v4 *)(adev->mman.discovery_bin + ip_offset);
1035			if (amdgpu_discovery_validate_ip(ip) ||
1036			    le16_to_cpu(ip->hw_id) != ii)
1037				goto next_ip;
1038
1039			DRM_DEBUG("match:%d @ ip_offset:%zu", ii, ip_offset);
1040
1041			/* We have a hw_id match; register the hw
1042			 * block if not yet registered.
1043			 */
1044			if (!ip_hw_id) {
1045				ip_hw_id = kzalloc(sizeof(*ip_hw_id), GFP_KERNEL);
1046				if (!ip_hw_id)
1047					return -ENOMEM;
1048				ip_hw_id->hw_id = ii;
1049
1050				kobject_set_name(&ip_hw_id->hw_id_kset.kobj, "%d", ii);
1051				ip_hw_id->hw_id_kset.kobj.kset = &ip_die_entry->ip_kset;
1052				ip_hw_id->hw_id_kset.kobj.ktype = &ip_hw_id_ktype;
1053				res = kset_register(&ip_hw_id->hw_id_kset);
1054				if (res) {
1055					DRM_ERROR("Couldn't register ip_hw_id kset");
1056					kfree(ip_hw_id);
1057					return res;
1058				}
1059				if (hw_id_names[ii]) {
1060					res = sysfs_create_link(&ip_die_entry->ip_kset.kobj,
1061								&ip_hw_id->hw_id_kset.kobj,
1062								hw_id_names[ii]);
1063					if (res) {
1064						DRM_ERROR("Couldn't create IP link %s in IP Die:%s\n",
1065							  hw_id_names[ii],
1066							  kobject_name(&ip_die_entry->ip_kset.kobj));
1067					}
1068				}
1069			}
1070
1071			/* Now register its instance.
1072			 */
1073			ip_hw_instance = kzalloc(struct_size(ip_hw_instance,
1074							     base_addr,
1075							     ip->num_base_address),
1076						 GFP_KERNEL);
1077			if (!ip_hw_instance) {
1078				DRM_ERROR("no memory for ip_hw_instance");
1079				return -ENOMEM;
1080			}
1081			ip_hw_instance->hw_id = le16_to_cpu(ip->hw_id); /* == ii */
1082			ip_hw_instance->num_instance = ip->instance_number;
1083			ip_hw_instance->major = ip->major;
1084			ip_hw_instance->minor = ip->minor;
1085			ip_hw_instance->revision = ip->revision;
1086			ip_hw_instance->harvest =
1087				amdgpu_discovery_get_harvest_info(
1088					adev, ip_hw_instance->hw_id,
1089					ip_hw_instance->num_instance);
1090			ip_hw_instance->num_base_addresses = ip->num_base_address;
1091
1092			for (kk = 0; kk < ip_hw_instance->num_base_addresses; kk++) {
1093				if (reg_base_64)
1094					ip_hw_instance->base_addr[kk] =
1095						lower_32_bits(le64_to_cpu(ip->base_address_64[kk])) & 0x3FFFFFFF;
1096				else
1097					ip_hw_instance->base_addr[kk] = ip->base_address[kk];
1098			}
1099
1100			kobject_init(&ip_hw_instance->kobj, &ip_hw_instance_ktype);
1101			ip_hw_instance->kobj.kset = &ip_hw_id->hw_id_kset;
1102			res = kobject_add(&ip_hw_instance->kobj, NULL,
1103					  "%d", ip_hw_instance->num_instance);
1104next_ip:
1105			if (reg_base_64)
1106				ip_offset += struct_size(ip, base_address_64,
1107							 ip->num_base_address);
1108			else
1109				ip_offset += struct_size(ip, base_address,
1110							 ip->num_base_address);
1111		}
1112	}
1113
1114	return 0;
1115}
1116
1117static int amdgpu_discovery_sysfs_recurse(struct amdgpu_device *adev)
1118{
1119	struct binary_header *bhdr;
1120	struct ip_discovery_header *ihdr;
1121	struct die_header *dhdr;
1122	struct kset *die_kset = &adev->ip_top->die_kset;
1123	u16 num_dies, die_offset, num_ips;
1124	size_t ip_offset;
1125	int ii, res;
1126
1127	bhdr = (struct binary_header *)adev->mman.discovery_bin;
1128	ihdr = (struct ip_discovery_header *)(adev->mman.discovery_bin +
1129					      le16_to_cpu(bhdr->table_list[IP_DISCOVERY].offset));
1130	num_dies = le16_to_cpu(ihdr->num_dies);
1131
1132	DRM_DEBUG("number of dies: %d\n", num_dies);
1133
1134	for (ii = 0; ii < num_dies; ii++) {
1135		struct ip_die_entry *ip_die_entry;
1136
1137		die_offset = le16_to_cpu(ihdr->die_info[ii].die_offset);
1138		dhdr = (struct die_header *)(adev->mman.discovery_bin + die_offset);
1139		num_ips = le16_to_cpu(dhdr->num_ips);
1140		ip_offset = die_offset + sizeof(*dhdr);
1141
1142		/* Add the die to the kset.
1143		 *
1144		 * dhdr->die_id == ii, which was checked in
1145		 * amdgpu_discovery_reg_base_init().
1146		 */
1147
1148		ip_die_entry = kzalloc(sizeof(*ip_die_entry), GFP_KERNEL);
1149		if (!ip_die_entry)
1150			return -ENOMEM;
1151
1152		ip_die_entry->num_ips = num_ips;
1153
1154		kobject_set_name(&ip_die_entry->ip_kset.kobj, "%d", le16_to_cpu(dhdr->die_id));
1155		ip_die_entry->ip_kset.kobj.kset = die_kset;
1156		ip_die_entry->ip_kset.kobj.ktype = &ip_die_entry_ktype;
1157		res = kset_register(&ip_die_entry->ip_kset);
1158		if (res) {
1159			DRM_ERROR("Couldn't register ip_die_entry kset");
1160			kfree(ip_die_entry);
1161			return res;
1162		}
1163
1164		amdgpu_discovery_sysfs_ips(adev, ip_die_entry, ip_offset, num_ips, !!ihdr->base_addr_64_bit);
1165	}
1166
1167	return 0;
1168}
1169
1170static int amdgpu_discovery_sysfs_init(struct amdgpu_device *adev)
1171{
1172	struct kset *die_kset;
1173	int res, ii;
1174
1175	if (!adev->mman.discovery_bin)
1176		return -EINVAL;
1177
1178	adev->ip_top = kzalloc(sizeof(*adev->ip_top), GFP_KERNEL);
1179	if (!adev->ip_top)
1180		return -ENOMEM;
1181
1182	adev->ip_top->adev = adev;
1183
1184	res = kobject_init_and_add(&adev->ip_top->kobj, &ip_discovery_ktype,
1185				   &adev->dev->kobj, "ip_discovery");
1186	if (res) {
1187		DRM_ERROR("Couldn't init and add ip_discovery/");
1188		goto Err;
1189	}
1190
1191	die_kset = &adev->ip_top->die_kset;
1192	kobject_set_name(&die_kset->kobj, "%s", "die");
1193	die_kset->kobj.parent = &adev->ip_top->kobj;
1194	die_kset->kobj.ktype = &die_kobj_ktype;
1195	res = kset_register(&adev->ip_top->die_kset);
1196	if (res) {
1197		DRM_ERROR("Couldn't register die_kset");
1198		goto Err;
1199	}
1200
1201	for (ii = 0; ii < ARRAY_SIZE(ip_hw_attr); ii++)
1202		ip_hw_instance_attrs[ii] = &ip_hw_attr[ii].attr;
1203	ip_hw_instance_attrs[ii] = NULL;
1204
1205	res = amdgpu_discovery_sysfs_recurse(adev);
1206
1207	return res;
1208Err:
1209	kobject_put(&adev->ip_top->kobj);
1210	return res;
1211}
1212
1213/* -------------------------------------------------- */
1214
1215#define list_to_kobj(el) container_of(el, struct kobject, entry)
1216
1217static void amdgpu_discovery_sysfs_ip_hw_free(struct ip_hw_id *ip_hw_id)
1218{
1219	struct list_head *el, *tmp;
1220	struct kset *hw_id_kset;
1221
1222	hw_id_kset = &ip_hw_id->hw_id_kset;
1223	spin_lock(&hw_id_kset->list_lock);
1224	list_for_each_prev_safe(el, tmp, &hw_id_kset->list) {
1225		list_del_init(el);
1226		spin_unlock(&hw_id_kset->list_lock);
1227		/* kobject is embedded in ip_hw_instance */
1228		kobject_put(list_to_kobj(el));
1229		spin_lock(&hw_id_kset->list_lock);
1230	}
1231	spin_unlock(&hw_id_kset->list_lock);
1232	kobject_put(&ip_hw_id->hw_id_kset.kobj);
1233}
1234
1235static void amdgpu_discovery_sysfs_die_free(struct ip_die_entry *ip_die_entry)
1236{
1237	struct list_head *el, *tmp;
1238	struct kset *ip_kset;
1239
1240	ip_kset = &ip_die_entry->ip_kset;
1241	spin_lock(&ip_kset->list_lock);
1242	list_for_each_prev_safe(el, tmp, &ip_kset->list) {
1243		list_del_init(el);
1244		spin_unlock(&ip_kset->list_lock);
1245		amdgpu_discovery_sysfs_ip_hw_free(to_ip_hw_id(list_to_kobj(el)));
1246		spin_lock(&ip_kset->list_lock);
1247	}
1248	spin_unlock(&ip_kset->list_lock);
1249	kobject_put(&ip_die_entry->ip_kset.kobj);
1250}
1251
1252static void amdgpu_discovery_sysfs_fini(struct amdgpu_device *adev)
1253{
1254	struct list_head *el, *tmp;
1255	struct kset *die_kset;
1256
1257	die_kset = &adev->ip_top->die_kset;
1258	spin_lock(&die_kset->list_lock);
1259	list_for_each_prev_safe(el, tmp, &die_kset->list) {
1260		list_del_init(el);
1261		spin_unlock(&die_kset->list_lock);
1262		amdgpu_discovery_sysfs_die_free(to_ip_die_entry(list_to_kobj(el)));
1263		spin_lock(&die_kset->list_lock);
1264	}
1265	spin_unlock(&die_kset->list_lock);
1266	kobject_put(&adev->ip_top->die_kset.kobj);
1267	kobject_put(&adev->ip_top->kobj);
1268}
1269
1270/* ================================================== */
1271
1272static int amdgpu_discovery_reg_base_init(struct amdgpu_device *adev)
1273{
1274	uint8_t num_base_address, subrev, variant;
1275	struct binary_header *bhdr;
1276	struct ip_discovery_header *ihdr;
1277	struct die_header *dhdr;
1278	struct ip_v4 *ip;
1279	uint16_t die_offset;
1280	uint16_t ip_offset;
1281	uint16_t num_dies;
1282	uint16_t num_ips;
1283	int hw_ip;
1284	int i, j, k;
1285	int r;
1286
1287	r = amdgpu_discovery_init(adev);
1288	if (r) {
1289		DRM_ERROR("amdgpu_discovery_init failed\n");
1290		return r;
1291	}
1292
1293	adev->gfx.xcc_mask = 0;
1294	adev->sdma.sdma_mask = 0;
1295	adev->vcn.inst_mask = 0;
1296	adev->jpeg.inst_mask = 0;
1297	bhdr = (struct binary_header *)adev->mman.discovery_bin;
1298	ihdr = (struct ip_discovery_header *)(adev->mman.discovery_bin +
1299			le16_to_cpu(bhdr->table_list[IP_DISCOVERY].offset));
1300	num_dies = le16_to_cpu(ihdr->num_dies);
1301
1302	DRM_DEBUG("number of dies: %d\n", num_dies);
1303
1304	for (i = 0; i < num_dies; i++) {
1305		die_offset = le16_to_cpu(ihdr->die_info[i].die_offset);
1306		dhdr = (struct die_header *)(adev->mman.discovery_bin + die_offset);
1307		num_ips = le16_to_cpu(dhdr->num_ips);
1308		ip_offset = die_offset + sizeof(*dhdr);
1309
1310		if (le16_to_cpu(dhdr->die_id) != i) {
1311			DRM_ERROR("invalid die id %d, expected %d\n",
1312					le16_to_cpu(dhdr->die_id), i);
1313			return -EINVAL;
1314		}
1315
1316		DRM_DEBUG("number of hardware IPs on die%d: %d\n",
1317				le16_to_cpu(dhdr->die_id), num_ips);
1318
1319		for (j = 0; j < num_ips; j++) {
1320			ip = (struct ip_v4 *)(adev->mman.discovery_bin + ip_offset);
1321
1322			if (amdgpu_discovery_validate_ip(ip))
1323				goto next_ip;
1324
1325			num_base_address = ip->num_base_address;
1326
1327			DRM_DEBUG("%s(%d) #%d v%d.%d.%d:\n",
1328				  hw_id_names[le16_to_cpu(ip->hw_id)],
1329				  le16_to_cpu(ip->hw_id),
1330				  ip->instance_number,
1331				  ip->major, ip->minor,
1332				  ip->revision);
1333
1334			if (le16_to_cpu(ip->hw_id) == VCN_HWID) {
1335				/* Bit [5:0]: original revision value
1336				 * Bit [7:6]: en/decode capability:
1337				 *     0b00 : VCN function normally
1338				 *     0b10 : encode is disabled
1339				 *     0b01 : decode is disabled
1340				 */
 
 
 
1341				if (adev->vcn.num_vcn_inst <
1342				    AMDGPU_MAX_VCN_INSTANCES) {
1343					adev->vcn.vcn_config[adev->vcn.num_vcn_inst] =
1344						ip->revision & 0xc0;
1345					adev->vcn.num_vcn_inst++;
1346					adev->vcn.inst_mask |=
1347						(1U << ip->instance_number);
1348					adev->jpeg.inst_mask |=
1349						(1U << ip->instance_number);
1350				} else {
1351					dev_err(adev->dev, "Too many VCN instances: %d vs %d\n",
1352						adev->vcn.num_vcn_inst + 1,
1353						AMDGPU_MAX_VCN_INSTANCES);
1354				}
1355				ip->revision &= ~0xc0;
1356			}
1357			if (le16_to_cpu(ip->hw_id) == SDMA0_HWID ||
1358			    le16_to_cpu(ip->hw_id) == SDMA1_HWID ||
1359			    le16_to_cpu(ip->hw_id) == SDMA2_HWID ||
1360			    le16_to_cpu(ip->hw_id) == SDMA3_HWID) {
1361				if (adev->sdma.num_instances <
1362				    AMDGPU_MAX_SDMA_INSTANCES) {
1363					adev->sdma.num_instances++;
1364					adev->sdma.sdma_mask |=
1365						(1U << ip->instance_number);
1366				} else {
1367					dev_err(adev->dev, "Too many SDMA instances: %d vs %d\n",
1368						adev->sdma.num_instances + 1,
1369						AMDGPU_MAX_SDMA_INSTANCES);
1370				}
1371			}
1372
1373			if (le16_to_cpu(ip->hw_id) == VPE_HWID) {
1374				if (adev->vpe.num_instances < AMDGPU_MAX_VPE_INSTANCES)
1375					adev->vpe.num_instances++;
1376				else
1377					dev_err(adev->dev, "Too many VPE instances: %d vs %d\n",
1378						adev->vpe.num_instances + 1,
1379						AMDGPU_MAX_VPE_INSTANCES);
1380			}
1381
1382			if (le16_to_cpu(ip->hw_id) == UMC_HWID) {
1383				adev->gmc.num_umc++;
1384				adev->umc.node_inst_num++;
1385			}
1386
1387			if (le16_to_cpu(ip->hw_id) == GC_HWID)
1388				adev->gfx.xcc_mask |=
1389					(1U << ip->instance_number);
1390
1391			for (k = 0; k < num_base_address; k++) {
1392				/*
1393				 * convert the endianness of base addresses in place,
1394				 * so that we don't need to convert them when accessing adev->reg_offset.
1395				 */
1396				if (ihdr->base_addr_64_bit)
1397					/* Truncate the 64bit base address from ip discovery
1398					 * and only store lower 32bit ip base in reg_offset[].
1399					 * Bits > 32 follows ASIC specific format, thus just
1400					 * discard them and handle it within specific ASIC.
1401					 * By this way reg_offset[] and related helpers can
1402					 * stay unchanged.
1403					 * The base address is in dwords, thus clear the
1404					 * highest 2 bits to store.
1405					 */
1406					ip->base_address[k] =
1407						lower_32_bits(le64_to_cpu(ip->base_address_64[k])) & 0x3FFFFFFF;
1408				else
1409					ip->base_address[k] = le32_to_cpu(ip->base_address[k]);
1410				DRM_DEBUG("\t0x%08x\n", ip->base_address[k]);
1411			}
1412
1413			for (hw_ip = 0; hw_ip < MAX_HWIP; hw_ip++) {
1414				if (hw_id_map[hw_ip] == le16_to_cpu(ip->hw_id) &&
1415				    hw_id_map[hw_ip] != 0) {
1416					DRM_DEBUG("set register base offset for %s\n",
1417							hw_id_names[le16_to_cpu(ip->hw_id)]);
1418					adev->reg_offset[hw_ip][ip->instance_number] =
1419						ip->base_address;
1420					/* Instance support is somewhat inconsistent.
1421					 * SDMA is a good example.  Sienna cichlid has 4 total
1422					 * SDMA instances, each enumerated separately (HWIDs
1423					 * 42, 43, 68, 69).  Arcturus has 8 total SDMA instances,
1424					 * but they are enumerated as multiple instances of the
1425					 * same HWIDs (4x HWID 42, 4x HWID 43).  UMC is another
1426					 * example.  On most chips there are multiple instances
1427					 * with the same HWID.
1428					 */
1429
1430					if (ihdr->version < 3) {
1431						subrev = 0;
1432						variant = 0;
1433					} else {
1434						subrev = ip->sub_revision;
1435						variant = ip->variant;
1436					}
1437
1438					adev->ip_versions[hw_ip]
1439							 [ip->instance_number] =
1440						IP_VERSION_FULL(ip->major,
1441								ip->minor,
1442								ip->revision,
1443								variant,
1444								subrev);
1445				}
1446			}
1447
1448next_ip:
1449			if (ihdr->base_addr_64_bit)
1450				ip_offset += struct_size(ip, base_address_64, ip->num_base_address);
1451			else
1452				ip_offset += struct_size(ip, base_address, ip->num_base_address);
1453		}
1454	}
1455
1456	return 0;
1457}
1458
1459static void amdgpu_discovery_harvest_ip(struct amdgpu_device *adev)
1460{
1461	int vcn_harvest_count = 0;
1462	int umc_harvest_count = 0;
1463
1464	/*
1465	 * Harvest table does not fit Navi1x and legacy GPUs,
1466	 * so read harvest bit per IP data structure to set
1467	 * harvest configuration.
1468	 */
1469	if (amdgpu_ip_version(adev, GC_HWIP, 0) < IP_VERSION(10, 2, 0) &&
1470	    amdgpu_ip_version(adev, GC_HWIP, 0) != IP_VERSION(9, 4, 3) &&
1471	    amdgpu_ip_version(adev, GC_HWIP, 0) != IP_VERSION(9, 4, 4)) {
1472		if ((adev->pdev->device == 0x731E &&
1473			(adev->pdev->revision == 0xC6 ||
1474			 adev->pdev->revision == 0xC7)) ||
1475			(adev->pdev->device == 0x7340 &&
1476			 adev->pdev->revision == 0xC9) ||
1477			(adev->pdev->device == 0x7360 &&
1478			 adev->pdev->revision == 0xC7))
1479			amdgpu_discovery_read_harvest_bit_per_ip(adev,
1480				&vcn_harvest_count);
1481	} else {
1482		amdgpu_discovery_read_from_harvest_table(adev,
1483							 &vcn_harvest_count,
1484							 &umc_harvest_count);
1485	}
1486
1487	amdgpu_discovery_harvest_config_quirk(adev);
1488
1489	if (vcn_harvest_count == adev->vcn.num_vcn_inst) {
1490		adev->harvest_ip_mask |= AMD_HARVEST_IP_VCN_MASK;
1491		adev->harvest_ip_mask |= AMD_HARVEST_IP_JPEG_MASK;
1492	}
1493
1494	if (umc_harvest_count < adev->gmc.num_umc) {
1495		adev->gmc.num_umc -= umc_harvest_count;
1496	}
1497}
1498
1499union gc_info {
1500	struct gc_info_v1_0 v1;
1501	struct gc_info_v1_1 v1_1;
1502	struct gc_info_v1_2 v1_2;
1503	struct gc_info_v1_3 v1_3;
1504	struct gc_info_v2_0 v2;
1505	struct gc_info_v2_1 v2_1;
1506};
1507
1508static int amdgpu_discovery_get_gfx_info(struct amdgpu_device *adev)
1509{
1510	struct binary_header *bhdr;
1511	union gc_info *gc_info;
1512	u16 offset;
1513
1514	if (!adev->mman.discovery_bin) {
1515		DRM_ERROR("ip discovery uninitialized\n");
1516		return -EINVAL;
1517	}
1518
1519	bhdr = (struct binary_header *)adev->mman.discovery_bin;
1520	offset = le16_to_cpu(bhdr->table_list[GC].offset);
1521
1522	if (!offset)
1523		return 0;
1524
1525	gc_info = (union gc_info *)(adev->mman.discovery_bin + offset);
1526
1527	switch (le16_to_cpu(gc_info->v1.header.version_major)) {
1528	case 1:
1529		adev->gfx.config.max_shader_engines = le32_to_cpu(gc_info->v1.gc_num_se);
1530		adev->gfx.config.max_cu_per_sh = 2 * (le32_to_cpu(gc_info->v1.gc_num_wgp0_per_sa) +
1531						      le32_to_cpu(gc_info->v1.gc_num_wgp1_per_sa));
1532		adev->gfx.config.max_sh_per_se = le32_to_cpu(gc_info->v1.gc_num_sa_per_se);
1533		adev->gfx.config.max_backends_per_se = le32_to_cpu(gc_info->v1.gc_num_rb_per_se);
1534		adev->gfx.config.max_texture_channel_caches = le32_to_cpu(gc_info->v1.gc_num_gl2c);
1535		adev->gfx.config.max_gprs = le32_to_cpu(gc_info->v1.gc_num_gprs);
1536		adev->gfx.config.max_gs_threads = le32_to_cpu(gc_info->v1.gc_num_max_gs_thds);
1537		adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gc_info->v1.gc_gs_table_depth);
1538		adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gc_info->v1.gc_gsprim_buff_depth);
1539		adev->gfx.config.double_offchip_lds_buf = le32_to_cpu(gc_info->v1.gc_double_offchip_lds_buffer);
1540		adev->gfx.cu_info.wave_front_size = le32_to_cpu(gc_info->v1.gc_wave_size);
1541		adev->gfx.cu_info.max_waves_per_simd = le32_to_cpu(gc_info->v1.gc_max_waves_per_simd);
1542		adev->gfx.cu_info.max_scratch_slots_per_cu = le32_to_cpu(gc_info->v1.gc_max_scratch_slots_per_cu);
1543		adev->gfx.cu_info.lds_size = le32_to_cpu(gc_info->v1.gc_lds_size);
1544		adev->gfx.config.num_sc_per_sh = le32_to_cpu(gc_info->v1.gc_num_sc_per_se) /
1545			le32_to_cpu(gc_info->v1.gc_num_sa_per_se);
1546		adev->gfx.config.num_packer_per_sc = le32_to_cpu(gc_info->v1.gc_num_packer_per_sc);
1547		if (le16_to_cpu(gc_info->v1.header.version_minor) >= 1) {
1548			adev->gfx.config.gc_num_tcp_per_sa = le32_to_cpu(gc_info->v1_1.gc_num_tcp_per_sa);
1549			adev->gfx.config.gc_num_sdp_interface = le32_to_cpu(gc_info->v1_1.gc_num_sdp_interface);
1550			adev->gfx.config.gc_num_tcps = le32_to_cpu(gc_info->v1_1.gc_num_tcps);
1551		}
1552		if (le16_to_cpu(gc_info->v1.header.version_minor) >= 2) {
1553			adev->gfx.config.gc_num_tcp_per_wpg = le32_to_cpu(gc_info->v1_2.gc_num_tcp_per_wpg);
1554			adev->gfx.config.gc_tcp_l1_size = le32_to_cpu(gc_info->v1_2.gc_tcp_l1_size);
1555			adev->gfx.config.gc_num_sqc_per_wgp = le32_to_cpu(gc_info->v1_2.gc_num_sqc_per_wgp);
1556			adev->gfx.config.gc_l1_instruction_cache_size_per_sqc = le32_to_cpu(gc_info->v1_2.gc_l1_instruction_cache_size_per_sqc);
1557			adev->gfx.config.gc_l1_data_cache_size_per_sqc = le32_to_cpu(gc_info->v1_2.gc_l1_data_cache_size_per_sqc);
1558			adev->gfx.config.gc_gl1c_per_sa = le32_to_cpu(gc_info->v1_2.gc_gl1c_per_sa);
1559			adev->gfx.config.gc_gl1c_size_per_instance = le32_to_cpu(gc_info->v1_2.gc_gl1c_size_per_instance);
1560			adev->gfx.config.gc_gl2c_per_gpu = le32_to_cpu(gc_info->v1_2.gc_gl2c_per_gpu);
1561		}
1562		if (le16_to_cpu(gc_info->v1.header.version_minor) >= 3) {
1563			adev->gfx.config.gc_tcp_size_per_cu = le32_to_cpu(gc_info->v1_3.gc_tcp_size_per_cu);
1564			adev->gfx.config.gc_tcp_cache_line_size = le32_to_cpu(gc_info->v1_3.gc_tcp_cache_line_size);
1565			adev->gfx.config.gc_instruction_cache_size_per_sqc = le32_to_cpu(gc_info->v1_3.gc_instruction_cache_size_per_sqc);
1566			adev->gfx.config.gc_instruction_cache_line_size = le32_to_cpu(gc_info->v1_3.gc_instruction_cache_line_size);
1567			adev->gfx.config.gc_scalar_data_cache_size_per_sqc = le32_to_cpu(gc_info->v1_3.gc_scalar_data_cache_size_per_sqc);
1568			adev->gfx.config.gc_scalar_data_cache_line_size = le32_to_cpu(gc_info->v1_3.gc_scalar_data_cache_line_size);
1569			adev->gfx.config.gc_tcc_size = le32_to_cpu(gc_info->v1_3.gc_tcc_size);
1570			adev->gfx.config.gc_tcc_cache_line_size = le32_to_cpu(gc_info->v1_3.gc_tcc_cache_line_size);
1571		}
1572		break;
1573	case 2:
1574		adev->gfx.config.max_shader_engines = le32_to_cpu(gc_info->v2.gc_num_se);
1575		adev->gfx.config.max_cu_per_sh = le32_to_cpu(gc_info->v2.gc_num_cu_per_sh);
1576		adev->gfx.config.max_sh_per_se = le32_to_cpu(gc_info->v2.gc_num_sh_per_se);
1577		adev->gfx.config.max_backends_per_se = le32_to_cpu(gc_info->v2.gc_num_rb_per_se);
1578		adev->gfx.config.max_texture_channel_caches = le32_to_cpu(gc_info->v2.gc_num_tccs);
1579		adev->gfx.config.max_gprs = le32_to_cpu(gc_info->v2.gc_num_gprs);
1580		adev->gfx.config.max_gs_threads = le32_to_cpu(gc_info->v2.gc_num_max_gs_thds);
1581		adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gc_info->v2.gc_gs_table_depth);
1582		adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gc_info->v2.gc_gsprim_buff_depth);
1583		adev->gfx.config.double_offchip_lds_buf = le32_to_cpu(gc_info->v2.gc_double_offchip_lds_buffer);
1584		adev->gfx.cu_info.wave_front_size = le32_to_cpu(gc_info->v2.gc_wave_size);
1585		adev->gfx.cu_info.max_waves_per_simd = le32_to_cpu(gc_info->v2.gc_max_waves_per_simd);
1586		adev->gfx.cu_info.max_scratch_slots_per_cu = le32_to_cpu(gc_info->v2.gc_max_scratch_slots_per_cu);
1587		adev->gfx.cu_info.lds_size = le32_to_cpu(gc_info->v2.gc_lds_size);
1588		adev->gfx.config.num_sc_per_sh = le32_to_cpu(gc_info->v2.gc_num_sc_per_se) /
1589			le32_to_cpu(gc_info->v2.gc_num_sh_per_se);
1590		adev->gfx.config.num_packer_per_sc = le32_to_cpu(gc_info->v2.gc_num_packer_per_sc);
1591		if (le16_to_cpu(gc_info->v2.header.version_minor) == 1) {
1592			adev->gfx.config.gc_num_tcp_per_sa = le32_to_cpu(gc_info->v2_1.gc_num_tcp_per_sh);
1593			adev->gfx.config.gc_tcp_size_per_cu = le32_to_cpu(gc_info->v2_1.gc_tcp_size_per_cu);
1594			adev->gfx.config.gc_num_sdp_interface = le32_to_cpu(gc_info->v2_1.gc_num_sdp_interface); /* per XCD */
1595			adev->gfx.config.gc_num_cu_per_sqc = le32_to_cpu(gc_info->v2_1.gc_num_cu_per_sqc);
1596			adev->gfx.config.gc_l1_instruction_cache_size_per_sqc = le32_to_cpu(gc_info->v2_1.gc_instruction_cache_size_per_sqc);
1597			adev->gfx.config.gc_l1_data_cache_size_per_sqc = le32_to_cpu(gc_info->v2_1.gc_scalar_data_cache_size_per_sqc);
1598			adev->gfx.config.gc_tcc_size = le32_to_cpu(gc_info->v2_1.gc_tcc_size); /* per XCD */
1599		}
1600		break;
1601	default:
1602		dev_err(adev->dev,
1603			"Unhandled GC info table %d.%d\n",
1604			le16_to_cpu(gc_info->v1.header.version_major),
1605			le16_to_cpu(gc_info->v1.header.version_minor));
1606		return -EINVAL;
1607	}
1608	return 0;
1609}
1610
1611union mall_info {
1612	struct mall_info_v1_0 v1;
1613	struct mall_info_v2_0 v2;
1614};
1615
1616static int amdgpu_discovery_get_mall_info(struct amdgpu_device *adev)
1617{
1618	struct binary_header *bhdr;
1619	union mall_info *mall_info;
1620	u32 u, mall_size_per_umc, m_s_present, half_use;
1621	u64 mall_size;
1622	u16 offset;
1623
1624	if (!adev->mman.discovery_bin) {
1625		DRM_ERROR("ip discovery uninitialized\n");
1626		return -EINVAL;
1627	}
1628
1629	bhdr = (struct binary_header *)adev->mman.discovery_bin;
1630	offset = le16_to_cpu(bhdr->table_list[MALL_INFO].offset);
1631
1632	if (!offset)
1633		return 0;
1634
1635	mall_info = (union mall_info *)(adev->mman.discovery_bin + offset);
1636
1637	switch (le16_to_cpu(mall_info->v1.header.version_major)) {
1638	case 1:
1639		mall_size = 0;
1640		mall_size_per_umc = le32_to_cpu(mall_info->v1.mall_size_per_m);
1641		m_s_present = le32_to_cpu(mall_info->v1.m_s_present);
1642		half_use = le32_to_cpu(mall_info->v1.m_half_use);
1643		for (u = 0; u < adev->gmc.num_umc; u++) {
1644			if (m_s_present & (1 << u))
1645				mall_size += mall_size_per_umc * 2;
1646			else if (half_use & (1 << u))
1647				mall_size += mall_size_per_umc / 2;
1648			else
1649				mall_size += mall_size_per_umc;
1650		}
1651		adev->gmc.mall_size = mall_size;
1652		adev->gmc.m_half_use = half_use;
1653		break;
1654	case 2:
1655		mall_size_per_umc = le32_to_cpu(mall_info->v2.mall_size_per_umc);
1656		adev->gmc.mall_size = (uint64_t)mall_size_per_umc * adev->gmc.num_umc;
1657		break;
1658	default:
1659		dev_err(adev->dev,
1660			"Unhandled MALL info table %d.%d\n",
1661			le16_to_cpu(mall_info->v1.header.version_major),
1662			le16_to_cpu(mall_info->v1.header.version_minor));
1663		return -EINVAL;
1664	}
1665	return 0;
1666}
1667
1668union vcn_info {
1669	struct vcn_info_v1_0 v1;
1670};
1671
1672static int amdgpu_discovery_get_vcn_info(struct amdgpu_device *adev)
1673{
1674	struct binary_header *bhdr;
1675	union vcn_info *vcn_info;
1676	u16 offset;
1677	int v;
1678
1679	if (!adev->mman.discovery_bin) {
1680		DRM_ERROR("ip discovery uninitialized\n");
1681		return -EINVAL;
1682	}
1683
1684	/* num_vcn_inst is currently limited to AMDGPU_MAX_VCN_INSTANCES
1685	 * which is smaller than VCN_INFO_TABLE_MAX_NUM_INSTANCES
1686	 * but that may change in the future with new GPUs so keep this
1687	 * check for defensive purposes.
1688	 */
1689	if (adev->vcn.num_vcn_inst > VCN_INFO_TABLE_MAX_NUM_INSTANCES) {
1690		dev_err(adev->dev, "invalid vcn instances\n");
1691		return -EINVAL;
1692	}
1693
1694	bhdr = (struct binary_header *)adev->mman.discovery_bin;
1695	offset = le16_to_cpu(bhdr->table_list[VCN_INFO].offset);
1696
1697	if (!offset)
1698		return 0;
1699
1700	vcn_info = (union vcn_info *)(adev->mman.discovery_bin + offset);
1701
1702	switch (le16_to_cpu(vcn_info->v1.header.version_major)) {
1703	case 1:
1704		/* num_vcn_inst is currently limited to AMDGPU_MAX_VCN_INSTANCES
1705		 * so this won't overflow.
1706		 */
1707		for (v = 0; v < adev->vcn.num_vcn_inst; v++) {
1708			adev->vcn.vcn_codec_disable_mask[v] =
1709				le32_to_cpu(vcn_info->v1.instance_info[v].fuse_data.all_bits);
1710		}
1711		break;
1712	default:
1713		dev_err(adev->dev,
1714			"Unhandled VCN info table %d.%d\n",
1715			le16_to_cpu(vcn_info->v1.header.version_major),
1716			le16_to_cpu(vcn_info->v1.header.version_minor));
1717		return -EINVAL;
1718	}
1719	return 0;
1720}
1721
1722union nps_info {
1723	struct nps_info_v1_0 v1;
1724};
1725
1726static int amdgpu_discovery_refresh_nps_info(struct amdgpu_device *adev,
1727					     union nps_info *nps_data)
1728{
1729	uint64_t vram_size, pos, offset;
1730	struct nps_info_header *nhdr;
1731	struct binary_header bhdr;
1732	uint16_t checksum;
1733
1734	vram_size = (uint64_t)RREG32(mmRCC_CONFIG_MEMSIZE) << 20;
1735	pos = vram_size - DISCOVERY_TMR_OFFSET;
1736	amdgpu_device_vram_access(adev, pos, &bhdr, sizeof(bhdr), false);
1737
1738	offset = le16_to_cpu(bhdr.table_list[NPS_INFO].offset);
1739	checksum = le16_to_cpu(bhdr.table_list[NPS_INFO].checksum);
1740
1741	amdgpu_device_vram_access(adev, (pos + offset), nps_data,
1742				  sizeof(*nps_data), false);
1743
1744	nhdr = (struct nps_info_header *)(nps_data);
1745	if (!amdgpu_discovery_verify_checksum((uint8_t *)nps_data,
1746					      le32_to_cpu(nhdr->size_bytes),
1747					      checksum)) {
1748		dev_err(adev->dev, "nps data refresh, checksum mismatch\n");
1749		return -EINVAL;
1750	}
1751
1752	return 0;
1753}
1754
1755int amdgpu_discovery_get_nps_info(struct amdgpu_device *adev,
1756				  uint32_t *nps_type,
1757				  struct amdgpu_gmc_memrange **ranges,
1758				  int *range_cnt, bool refresh)
1759{
1760	struct amdgpu_gmc_memrange *mem_ranges;
1761	struct binary_header *bhdr;
1762	union nps_info *nps_info;
1763	union nps_info nps_data;
1764	u16 offset;
1765	int i, r;
1766
1767	if (!nps_type || !range_cnt || !ranges)
1768		return -EINVAL;
1769
1770	if (refresh) {
1771		r = amdgpu_discovery_refresh_nps_info(adev, &nps_data);
1772		if (r)
1773			return r;
1774		nps_info = &nps_data;
1775	} else {
1776		if (!adev->mman.discovery_bin) {
1777			dev_err(adev->dev,
1778				"fetch mem range failed, ip discovery uninitialized\n");
1779			return -EINVAL;
1780		}
1781
1782		bhdr = (struct binary_header *)adev->mman.discovery_bin;
1783		offset = le16_to_cpu(bhdr->table_list[NPS_INFO].offset);
1784
1785		if (!offset)
1786			return -ENOENT;
1787
1788		/* If verification fails, return as if NPS table doesn't exist */
1789		if (amdgpu_discovery_verify_npsinfo(adev, bhdr))
1790			return -ENOENT;
1791
1792		nps_info =
1793			(union nps_info *)(adev->mman.discovery_bin + offset);
1794	}
1795
1796	switch (le16_to_cpu(nps_info->v1.header.version_major)) {
1797	case 1:
1798		mem_ranges = kvcalloc(nps_info->v1.count,
1799				      sizeof(*mem_ranges),
1800				      GFP_KERNEL);
1801		if (!mem_ranges)
1802			return -ENOMEM;
1803		*nps_type = nps_info->v1.nps_type;
1804		*range_cnt = nps_info->v1.count;
1805		for (i = 0; i < *range_cnt; i++) {
1806			mem_ranges[i].base_address =
1807				nps_info->v1.instance_info[i].base_address;
1808			mem_ranges[i].limit_address =
1809				nps_info->v1.instance_info[i].limit_address;
1810			mem_ranges[i].nid_mask = -1;
1811			mem_ranges[i].flags = 0;
1812		}
1813		*ranges = mem_ranges;
1814		break;
1815	default:
1816		dev_err(adev->dev, "Unhandled NPS info table %d.%d\n",
1817			le16_to_cpu(nps_info->v1.header.version_major),
1818			le16_to_cpu(nps_info->v1.header.version_minor));
1819		return -EINVAL;
1820	}
1821
1822	return 0;
1823}
1824
1825static int amdgpu_discovery_set_common_ip_blocks(struct amdgpu_device *adev)
1826{
1827	/* what IP to use for this? */
1828	switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
1829	case IP_VERSION(9, 0, 1):
1830	case IP_VERSION(9, 1, 0):
1831	case IP_VERSION(9, 2, 1):
1832	case IP_VERSION(9, 2, 2):
1833	case IP_VERSION(9, 3, 0):
1834	case IP_VERSION(9, 4, 0):
1835	case IP_VERSION(9, 4, 1):
1836	case IP_VERSION(9, 4, 2):
1837	case IP_VERSION(9, 4, 3):
1838	case IP_VERSION(9, 4, 4):
1839		amdgpu_device_ip_block_add(adev, &vega10_common_ip_block);
1840		break;
1841	case IP_VERSION(10, 1, 10):
1842	case IP_VERSION(10, 1, 1):
1843	case IP_VERSION(10, 1, 2):
1844	case IP_VERSION(10, 1, 3):
1845	case IP_VERSION(10, 1, 4):
1846	case IP_VERSION(10, 3, 0):
1847	case IP_VERSION(10, 3, 1):
1848	case IP_VERSION(10, 3, 2):
1849	case IP_VERSION(10, 3, 3):
1850	case IP_VERSION(10, 3, 4):
1851	case IP_VERSION(10, 3, 5):
1852	case IP_VERSION(10, 3, 6):
1853	case IP_VERSION(10, 3, 7):
1854		amdgpu_device_ip_block_add(adev, &nv_common_ip_block);
1855		break;
1856	case IP_VERSION(11, 0, 0):
1857	case IP_VERSION(11, 0, 1):
1858	case IP_VERSION(11, 0, 2):
1859	case IP_VERSION(11, 0, 3):
1860	case IP_VERSION(11, 0, 4):
1861	case IP_VERSION(11, 5, 0):
1862	case IP_VERSION(11, 5, 1):
1863	case IP_VERSION(11, 5, 2):
1864		amdgpu_device_ip_block_add(adev, &soc21_common_ip_block);
1865		break;
1866	case IP_VERSION(12, 0, 0):
1867	case IP_VERSION(12, 0, 1):
1868		amdgpu_device_ip_block_add(adev, &soc24_common_ip_block);
1869		break;
1870	default:
1871		dev_err(adev->dev,
1872			"Failed to add common ip block(GC_HWIP:0x%x)\n",
1873			amdgpu_ip_version(adev, GC_HWIP, 0));
1874		return -EINVAL;
1875	}
1876	return 0;
1877}
1878
1879static int amdgpu_discovery_set_gmc_ip_blocks(struct amdgpu_device *adev)
1880{
1881	/* use GC or MMHUB IP version */
1882	switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
1883	case IP_VERSION(9, 0, 1):
1884	case IP_VERSION(9, 1, 0):
1885	case IP_VERSION(9, 2, 1):
1886	case IP_VERSION(9, 2, 2):
1887	case IP_VERSION(9, 3, 0):
1888	case IP_VERSION(9, 4, 0):
1889	case IP_VERSION(9, 4, 1):
1890	case IP_VERSION(9, 4, 2):
1891	case IP_VERSION(9, 4, 3):
1892	case IP_VERSION(9, 4, 4):
1893		amdgpu_device_ip_block_add(adev, &gmc_v9_0_ip_block);
1894		break;
1895	case IP_VERSION(10, 1, 10):
1896	case IP_VERSION(10, 1, 1):
1897	case IP_VERSION(10, 1, 2):
1898	case IP_VERSION(10, 1, 3):
1899	case IP_VERSION(10, 1, 4):
1900	case IP_VERSION(10, 3, 0):
1901	case IP_VERSION(10, 3, 1):
1902	case IP_VERSION(10, 3, 2):
1903	case IP_VERSION(10, 3, 3):
1904	case IP_VERSION(10, 3, 4):
1905	case IP_VERSION(10, 3, 5):
1906	case IP_VERSION(10, 3, 6):
1907	case IP_VERSION(10, 3, 7):
1908		amdgpu_device_ip_block_add(adev, &gmc_v10_0_ip_block);
1909		break;
1910	case IP_VERSION(11, 0, 0):
1911	case IP_VERSION(11, 0, 1):
1912	case IP_VERSION(11, 0, 2):
1913	case IP_VERSION(11, 0, 3):
1914	case IP_VERSION(11, 0, 4):
1915	case IP_VERSION(11, 5, 0):
1916	case IP_VERSION(11, 5, 1):
1917	case IP_VERSION(11, 5, 2):
1918		amdgpu_device_ip_block_add(adev, &gmc_v11_0_ip_block);
1919		break;
1920	case IP_VERSION(12, 0, 0):
1921	case IP_VERSION(12, 0, 1):
1922		amdgpu_device_ip_block_add(adev, &gmc_v12_0_ip_block);
1923		break;
1924	default:
1925		dev_err(adev->dev, "Failed to add gmc ip block(GC_HWIP:0x%x)\n",
1926			amdgpu_ip_version(adev, GC_HWIP, 0));
1927		return -EINVAL;
1928	}
1929	return 0;
1930}
1931
1932static int amdgpu_discovery_set_ih_ip_blocks(struct amdgpu_device *adev)
1933{
1934	switch (amdgpu_ip_version(adev, OSSSYS_HWIP, 0)) {
1935	case IP_VERSION(4, 0, 0):
1936	case IP_VERSION(4, 0, 1):
1937	case IP_VERSION(4, 1, 0):
1938	case IP_VERSION(4, 1, 1):
1939	case IP_VERSION(4, 3, 0):
1940		amdgpu_device_ip_block_add(adev, &vega10_ih_ip_block);
1941		break;
1942	case IP_VERSION(4, 2, 0):
1943	case IP_VERSION(4, 2, 1):
1944	case IP_VERSION(4, 4, 0):
1945	case IP_VERSION(4, 4, 2):
1946	case IP_VERSION(4, 4, 5):
1947		amdgpu_device_ip_block_add(adev, &vega20_ih_ip_block);
1948		break;
1949	case IP_VERSION(5, 0, 0):
1950	case IP_VERSION(5, 0, 1):
1951	case IP_VERSION(5, 0, 2):
1952	case IP_VERSION(5, 0, 3):
1953	case IP_VERSION(5, 2, 0):
1954	case IP_VERSION(5, 2, 1):
1955		amdgpu_device_ip_block_add(adev, &navi10_ih_ip_block);
1956		break;
1957	case IP_VERSION(6, 0, 0):
1958	case IP_VERSION(6, 0, 1):
1959	case IP_VERSION(6, 0, 2):
1960		amdgpu_device_ip_block_add(adev, &ih_v6_0_ip_block);
1961		break;
1962	case IP_VERSION(6, 1, 0):
1963		amdgpu_device_ip_block_add(adev, &ih_v6_1_ip_block);
1964		break;
1965	case IP_VERSION(7, 0, 0):
1966		amdgpu_device_ip_block_add(adev, &ih_v7_0_ip_block);
1967		break;
1968	default:
1969		dev_err(adev->dev,
1970			"Failed to add ih ip block(OSSSYS_HWIP:0x%x)\n",
1971			amdgpu_ip_version(adev, OSSSYS_HWIP, 0));
1972		return -EINVAL;
1973	}
1974	return 0;
1975}
1976
1977static int amdgpu_discovery_set_psp_ip_blocks(struct amdgpu_device *adev)
1978{
1979	switch (amdgpu_ip_version(adev, MP0_HWIP, 0)) {
1980	case IP_VERSION(9, 0, 0):
1981		amdgpu_device_ip_block_add(adev, &psp_v3_1_ip_block);
1982		break;
1983	case IP_VERSION(10, 0, 0):
1984	case IP_VERSION(10, 0, 1):
1985		amdgpu_device_ip_block_add(adev, &psp_v10_0_ip_block);
1986		break;
1987	case IP_VERSION(11, 0, 0):
1988	case IP_VERSION(11, 0, 2):
1989	case IP_VERSION(11, 0, 4):
1990	case IP_VERSION(11, 0, 5):
1991	case IP_VERSION(11, 0, 9):
1992	case IP_VERSION(11, 0, 7):
1993	case IP_VERSION(11, 0, 11):
1994	case IP_VERSION(11, 0, 12):
1995	case IP_VERSION(11, 0, 13):
1996	case IP_VERSION(11, 5, 0):
1997		amdgpu_device_ip_block_add(adev, &psp_v11_0_ip_block);
1998		break;
1999	case IP_VERSION(11, 0, 8):
2000		amdgpu_device_ip_block_add(adev, &psp_v11_0_8_ip_block);
2001		break;
2002	case IP_VERSION(11, 0, 3):
2003	case IP_VERSION(12, 0, 1):
2004		amdgpu_device_ip_block_add(adev, &psp_v12_0_ip_block);
2005		break;
2006	case IP_VERSION(13, 0, 0):
2007	case IP_VERSION(13, 0, 1):
2008	case IP_VERSION(13, 0, 2):
2009	case IP_VERSION(13, 0, 3):
2010	case IP_VERSION(13, 0, 5):
2011	case IP_VERSION(13, 0, 6):
2012	case IP_VERSION(13, 0, 7):
2013	case IP_VERSION(13, 0, 8):
2014	case IP_VERSION(13, 0, 10):
2015	case IP_VERSION(13, 0, 11):
2016	case IP_VERSION(13, 0, 14):
2017	case IP_VERSION(14, 0, 0):
2018	case IP_VERSION(14, 0, 1):
2019	case IP_VERSION(14, 0, 4):
2020		amdgpu_device_ip_block_add(adev, &psp_v13_0_ip_block);
2021		break;
2022	case IP_VERSION(13, 0, 4):
2023		amdgpu_device_ip_block_add(adev, &psp_v13_0_4_ip_block);
2024		break;
2025	case IP_VERSION(14, 0, 2):
2026	case IP_VERSION(14, 0, 3):
2027		amdgpu_device_ip_block_add(adev, &psp_v14_0_ip_block);
2028		break;
2029	default:
2030		dev_err(adev->dev,
2031			"Failed to add psp ip block(MP0_HWIP:0x%x)\n",
2032			amdgpu_ip_version(adev, MP0_HWIP, 0));
2033		return -EINVAL;
2034	}
2035	return 0;
2036}
2037
2038static int amdgpu_discovery_set_smu_ip_blocks(struct amdgpu_device *adev)
2039{
2040	switch (amdgpu_ip_version(adev, MP1_HWIP, 0)) {
2041	case IP_VERSION(9, 0, 0):
2042	case IP_VERSION(10, 0, 0):
2043	case IP_VERSION(10, 0, 1):
2044	case IP_VERSION(11, 0, 2):
2045		if (adev->asic_type == CHIP_ARCTURUS)
2046			amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
2047		else
2048			amdgpu_device_ip_block_add(adev, &pp_smu_ip_block);
2049		break;
2050	case IP_VERSION(11, 0, 0):
2051	case IP_VERSION(11, 0, 5):
2052	case IP_VERSION(11, 0, 9):
2053	case IP_VERSION(11, 0, 7):
2054	case IP_VERSION(11, 0, 8):
2055	case IP_VERSION(11, 0, 11):
2056	case IP_VERSION(11, 0, 12):
2057	case IP_VERSION(11, 0, 13):
2058	case IP_VERSION(11, 5, 0):
2059		amdgpu_device_ip_block_add(adev, &smu_v11_0_ip_block);
2060		break;
2061	case IP_VERSION(12, 0, 0):
2062	case IP_VERSION(12, 0, 1):
2063		amdgpu_device_ip_block_add(adev, &smu_v12_0_ip_block);
2064		break;
2065	case IP_VERSION(13, 0, 0):
2066	case IP_VERSION(13, 0, 1):
2067	case IP_VERSION(13, 0, 2):
2068	case IP_VERSION(13, 0, 3):
2069	case IP_VERSION(13, 0, 4):
2070	case IP_VERSION(13, 0, 5):
2071	case IP_VERSION(13, 0, 6):
2072	case IP_VERSION(13, 0, 7):
2073	case IP_VERSION(13, 0, 8):
2074	case IP_VERSION(13, 0, 10):
2075	case IP_VERSION(13, 0, 11):
2076	case IP_VERSION(13, 0, 14):
2077		amdgpu_device_ip_block_add(adev, &smu_v13_0_ip_block);
2078		break;
2079	case IP_VERSION(14, 0, 0):
2080	case IP_VERSION(14, 0, 1):
2081	case IP_VERSION(14, 0, 2):
2082	case IP_VERSION(14, 0, 3):
2083	case IP_VERSION(14, 0, 4):
2084		amdgpu_device_ip_block_add(adev, &smu_v14_0_ip_block);
2085		break;
2086	default:
2087		dev_err(adev->dev,
2088			"Failed to add smu ip block(MP1_HWIP:0x%x)\n",
2089			amdgpu_ip_version(adev, MP1_HWIP, 0));
2090		return -EINVAL;
2091	}
2092	return 0;
2093}
2094
2095#if defined(CONFIG_DRM_AMD_DC)
2096static void amdgpu_discovery_set_sriov_display(struct amdgpu_device *adev)
2097{
2098	amdgpu_device_set_sriov_virtual_display(adev);
2099	amdgpu_device_ip_block_add(adev, &amdgpu_vkms_ip_block);
2100}
2101#endif
2102
2103static int amdgpu_discovery_set_display_ip_blocks(struct amdgpu_device *adev)
2104{
2105	if (adev->enable_virtual_display) {
2106		amdgpu_device_ip_block_add(adev, &amdgpu_vkms_ip_block);
2107		return 0;
2108	}
2109
2110	if (!amdgpu_device_has_dc_support(adev))
2111		return 0;
2112
2113#if defined(CONFIG_DRM_AMD_DC)
2114	if (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
2115		switch (amdgpu_ip_version(adev, DCE_HWIP, 0)) {
2116		case IP_VERSION(1, 0, 0):
2117		case IP_VERSION(1, 0, 1):
2118		case IP_VERSION(2, 0, 2):
2119		case IP_VERSION(2, 0, 0):
2120		case IP_VERSION(2, 0, 3):
2121		case IP_VERSION(2, 1, 0):
2122		case IP_VERSION(3, 0, 0):
2123		case IP_VERSION(3, 0, 2):
2124		case IP_VERSION(3, 0, 3):
2125		case IP_VERSION(3, 0, 1):
2126		case IP_VERSION(3, 1, 2):
2127		case IP_VERSION(3, 1, 3):
2128		case IP_VERSION(3, 1, 4):
2129		case IP_VERSION(3, 1, 5):
2130		case IP_VERSION(3, 1, 6):
2131		case IP_VERSION(3, 2, 0):
2132		case IP_VERSION(3, 2, 1):
2133		case IP_VERSION(3, 5, 0):
2134		case IP_VERSION(3, 5, 1):
2135		case IP_VERSION(4, 1, 0):
2136			/* TODO: Fix IP version. DC code expects version 4.0.1 */
2137			if (adev->ip_versions[DCE_HWIP][0] == IP_VERSION(4, 1, 0))
2138				adev->ip_versions[DCE_HWIP][0] = IP_VERSION(4, 0, 1);
2139
2140			if (amdgpu_sriov_vf(adev))
2141				amdgpu_discovery_set_sriov_display(adev);
2142			else
2143				amdgpu_device_ip_block_add(adev, &dm_ip_block);
2144			break;
2145		default:
2146			dev_err(adev->dev,
2147				"Failed to add dm ip block(DCE_HWIP:0x%x)\n",
2148				amdgpu_ip_version(adev, DCE_HWIP, 0));
2149			return -EINVAL;
2150		}
2151	} else if (amdgpu_ip_version(adev, DCI_HWIP, 0)) {
2152		switch (amdgpu_ip_version(adev, DCI_HWIP, 0)) {
2153		case IP_VERSION(12, 0, 0):
2154		case IP_VERSION(12, 0, 1):
2155		case IP_VERSION(12, 1, 0):
2156			if (amdgpu_sriov_vf(adev))
2157				amdgpu_discovery_set_sriov_display(adev);
2158			else
2159				amdgpu_device_ip_block_add(adev, &dm_ip_block);
2160			break;
2161		default:
2162			dev_err(adev->dev,
2163				"Failed to add dm ip block(DCI_HWIP:0x%x)\n",
2164				amdgpu_ip_version(adev, DCI_HWIP, 0));
2165			return -EINVAL;
2166		}
2167	}
2168#endif
2169	return 0;
2170}
2171
2172static int amdgpu_discovery_set_gc_ip_blocks(struct amdgpu_device *adev)
2173{
2174	switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
2175	case IP_VERSION(9, 0, 1):
2176	case IP_VERSION(9, 1, 0):
2177	case IP_VERSION(9, 2, 1):
2178	case IP_VERSION(9, 2, 2):
2179	case IP_VERSION(9, 3, 0):
2180	case IP_VERSION(9, 4, 0):
2181	case IP_VERSION(9, 4, 1):
2182	case IP_VERSION(9, 4, 2):
2183		amdgpu_device_ip_block_add(adev, &gfx_v9_0_ip_block);
2184		break;
2185	case IP_VERSION(9, 4, 3):
2186	case IP_VERSION(9, 4, 4):
2187		amdgpu_device_ip_block_add(adev, &gfx_v9_4_3_ip_block);
2188		break;
2189	case IP_VERSION(10, 1, 10):
2190	case IP_VERSION(10, 1, 2):
2191	case IP_VERSION(10, 1, 1):
2192	case IP_VERSION(10, 1, 3):
2193	case IP_VERSION(10, 1, 4):
2194	case IP_VERSION(10, 3, 0):
2195	case IP_VERSION(10, 3, 2):
2196	case IP_VERSION(10, 3, 1):
2197	case IP_VERSION(10, 3, 4):
2198	case IP_VERSION(10, 3, 5):
2199	case IP_VERSION(10, 3, 6):
2200	case IP_VERSION(10, 3, 3):
2201	case IP_VERSION(10, 3, 7):
2202		amdgpu_device_ip_block_add(adev, &gfx_v10_0_ip_block);
2203		break;
2204	case IP_VERSION(11, 0, 0):
2205	case IP_VERSION(11, 0, 1):
2206	case IP_VERSION(11, 0, 2):
2207	case IP_VERSION(11, 0, 3):
2208	case IP_VERSION(11, 0, 4):
2209	case IP_VERSION(11, 5, 0):
2210	case IP_VERSION(11, 5, 1):
2211	case IP_VERSION(11, 5, 2):
2212		amdgpu_device_ip_block_add(adev, &gfx_v11_0_ip_block);
2213		break;
2214	case IP_VERSION(12, 0, 0):
2215	case IP_VERSION(12, 0, 1):
2216		amdgpu_device_ip_block_add(adev, &gfx_v12_0_ip_block);
2217		break;
2218	default:
2219		dev_err(adev->dev, "Failed to add gfx ip block(GC_HWIP:0x%x)\n",
2220			amdgpu_ip_version(adev, GC_HWIP, 0));
2221		return -EINVAL;
2222	}
2223	return 0;
2224}
2225
2226static int amdgpu_discovery_set_sdma_ip_blocks(struct amdgpu_device *adev)
2227{
2228	switch (amdgpu_ip_version(adev, SDMA0_HWIP, 0)) {
2229	case IP_VERSION(4, 0, 0):
2230	case IP_VERSION(4, 0, 1):
2231	case IP_VERSION(4, 1, 0):
2232	case IP_VERSION(4, 1, 1):
2233	case IP_VERSION(4, 1, 2):
2234	case IP_VERSION(4, 2, 0):
2235	case IP_VERSION(4, 2, 2):
2236	case IP_VERSION(4, 4, 0):
2237		amdgpu_device_ip_block_add(adev, &sdma_v4_0_ip_block);
2238		break;
2239	case IP_VERSION(4, 4, 2):
2240	case IP_VERSION(4, 4, 5):
2241		amdgpu_device_ip_block_add(adev, &sdma_v4_4_2_ip_block);
2242		break;
2243	case IP_VERSION(5, 0, 0):
2244	case IP_VERSION(5, 0, 1):
2245	case IP_VERSION(5, 0, 2):
2246	case IP_VERSION(5, 0, 5):
2247		amdgpu_device_ip_block_add(adev, &sdma_v5_0_ip_block);
2248		break;
2249	case IP_VERSION(5, 2, 0):
2250	case IP_VERSION(5, 2, 2):
2251	case IP_VERSION(5, 2, 4):
2252	case IP_VERSION(5, 2, 5):
2253	case IP_VERSION(5, 2, 6):
2254	case IP_VERSION(5, 2, 3):
2255	case IP_VERSION(5, 2, 1):
2256	case IP_VERSION(5, 2, 7):
2257		amdgpu_device_ip_block_add(adev, &sdma_v5_2_ip_block);
2258		break;
2259	case IP_VERSION(6, 0, 0):
2260	case IP_VERSION(6, 0, 1):
2261	case IP_VERSION(6, 0, 2):
2262	case IP_VERSION(6, 0, 3):
2263	case IP_VERSION(6, 1, 0):
2264	case IP_VERSION(6, 1, 1):
2265	case IP_VERSION(6, 1, 2):
2266		amdgpu_device_ip_block_add(adev, &sdma_v6_0_ip_block);
2267		break;
2268	case IP_VERSION(7, 0, 0):
2269	case IP_VERSION(7, 0, 1):
2270		amdgpu_device_ip_block_add(adev, &sdma_v7_0_ip_block);
2271		break;
2272	default:
2273		dev_err(adev->dev,
2274			"Failed to add sdma ip block(SDMA0_HWIP:0x%x)\n",
2275			amdgpu_ip_version(adev, SDMA0_HWIP, 0));
2276		return -EINVAL;
2277	}
2278	return 0;
2279}
2280
2281static int amdgpu_discovery_set_mm_ip_blocks(struct amdgpu_device *adev)
2282{
2283	if (amdgpu_ip_version(adev, VCE_HWIP, 0)) {
2284		switch (amdgpu_ip_version(adev, UVD_HWIP, 0)) {
2285		case IP_VERSION(7, 0, 0):
2286		case IP_VERSION(7, 2, 0):
2287			/* UVD is not supported on vega20 SR-IOV */
2288			if (!(adev->asic_type == CHIP_VEGA20 && amdgpu_sriov_vf(adev)))
2289				amdgpu_device_ip_block_add(adev, &uvd_v7_0_ip_block);
2290			break;
2291		default:
2292			dev_err(adev->dev,
2293				"Failed to add uvd v7 ip block(UVD_HWIP:0x%x)\n",
2294				amdgpu_ip_version(adev, UVD_HWIP, 0));
2295			return -EINVAL;
2296		}
2297		switch (amdgpu_ip_version(adev, VCE_HWIP, 0)) {
2298		case IP_VERSION(4, 0, 0):
2299		case IP_VERSION(4, 1, 0):
2300			/* VCE is not supported on vega20 SR-IOV */
2301			if (!(adev->asic_type == CHIP_VEGA20 && amdgpu_sriov_vf(adev)))
2302				amdgpu_device_ip_block_add(adev, &vce_v4_0_ip_block);
2303			break;
2304		default:
2305			dev_err(adev->dev,
2306				"Failed to add VCE v4 ip block(VCE_HWIP:0x%x)\n",
2307				amdgpu_ip_version(adev, VCE_HWIP, 0));
2308			return -EINVAL;
2309		}
2310	} else {
2311		switch (amdgpu_ip_version(adev, UVD_HWIP, 0)) {
2312		case IP_VERSION(1, 0, 0):
2313		case IP_VERSION(1, 0, 1):
2314			amdgpu_device_ip_block_add(adev, &vcn_v1_0_ip_block);
2315			break;
2316		case IP_VERSION(2, 0, 0):
2317		case IP_VERSION(2, 0, 2):
2318		case IP_VERSION(2, 2, 0):
2319			amdgpu_device_ip_block_add(adev, &vcn_v2_0_ip_block);
2320			if (!amdgpu_sriov_vf(adev))
2321				amdgpu_device_ip_block_add(adev, &jpeg_v2_0_ip_block);
2322			break;
2323		case IP_VERSION(2, 0, 3):
2324			break;
2325		case IP_VERSION(2, 5, 0):
2326			amdgpu_device_ip_block_add(adev, &vcn_v2_5_ip_block);
2327			amdgpu_device_ip_block_add(adev, &jpeg_v2_5_ip_block);
2328			break;
2329		case IP_VERSION(2, 6, 0):
2330			amdgpu_device_ip_block_add(adev, &vcn_v2_6_ip_block);
2331			amdgpu_device_ip_block_add(adev, &jpeg_v2_6_ip_block);
2332			break;
2333		case IP_VERSION(3, 0, 0):
2334		case IP_VERSION(3, 0, 16):
2335		case IP_VERSION(3, 1, 1):
2336		case IP_VERSION(3, 1, 2):
2337		case IP_VERSION(3, 0, 2):
2338			amdgpu_device_ip_block_add(adev, &vcn_v3_0_ip_block);
2339			if (!amdgpu_sriov_vf(adev))
2340				amdgpu_device_ip_block_add(adev, &jpeg_v3_0_ip_block);
2341			break;
2342		case IP_VERSION(3, 0, 33):
2343			amdgpu_device_ip_block_add(adev, &vcn_v3_0_ip_block);
2344			break;
2345		case IP_VERSION(4, 0, 0):
2346		case IP_VERSION(4, 0, 2):
2347		case IP_VERSION(4, 0, 4):
2348			amdgpu_device_ip_block_add(adev, &vcn_v4_0_ip_block);
2349			amdgpu_device_ip_block_add(adev, &jpeg_v4_0_ip_block);
2350			break;
2351		case IP_VERSION(4, 0, 3):
2352			amdgpu_device_ip_block_add(adev, &vcn_v4_0_3_ip_block);
2353			amdgpu_device_ip_block_add(adev, &jpeg_v4_0_3_ip_block);
2354			break;
2355		case IP_VERSION(4, 0, 5):
2356		case IP_VERSION(4, 0, 6):
2357			amdgpu_device_ip_block_add(adev, &vcn_v4_0_5_ip_block);
2358			amdgpu_device_ip_block_add(adev, &jpeg_v4_0_5_ip_block);
2359			break;
2360		case IP_VERSION(5, 0, 0):
2361			amdgpu_device_ip_block_add(adev, &vcn_v5_0_0_ip_block);
2362			amdgpu_device_ip_block_add(adev, &jpeg_v5_0_0_ip_block);
2363			break;
2364		default:
2365			dev_err(adev->dev,
2366				"Failed to add vcn/jpeg ip block(UVD_HWIP:0x%x)\n",
2367				amdgpu_ip_version(adev, UVD_HWIP, 0));
2368			return -EINVAL;
2369		}
2370	}
2371	return 0;
2372}
2373
2374static int amdgpu_discovery_set_mes_ip_blocks(struct amdgpu_device *adev)
2375{
2376	switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
2377	case IP_VERSION(11, 0, 0):
2378	case IP_VERSION(11, 0, 1):
2379	case IP_VERSION(11, 0, 2):
2380	case IP_VERSION(11, 0, 3):
2381	case IP_VERSION(11, 0, 4):
2382	case IP_VERSION(11, 5, 0):
2383	case IP_VERSION(11, 5, 1):
2384	case IP_VERSION(11, 5, 2):
2385		amdgpu_device_ip_block_add(adev, &mes_v11_0_ip_block);
2386		adev->enable_mes = true;
2387		adev->enable_mes_kiq = true;
2388		break;
2389	case IP_VERSION(12, 0, 0):
2390	case IP_VERSION(12, 0, 1):
2391		amdgpu_device_ip_block_add(adev, &mes_v12_0_ip_block);
2392		adev->enable_mes = true;
2393		adev->enable_mes_kiq = true;
2394		if (amdgpu_uni_mes)
2395			adev->enable_uni_mes = true;
2396		break;
2397	default:
2398		break;
2399	}
2400	return 0;
2401}
2402
2403static void amdgpu_discovery_init_soc_config(struct amdgpu_device *adev)
2404{
2405	switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
2406	case IP_VERSION(9, 4, 3):
2407	case IP_VERSION(9, 4, 4):
2408		aqua_vanjaram_init_soc_config(adev);
2409		break;
2410	default:
2411		break;
2412	}
2413}
2414
2415static int amdgpu_discovery_set_vpe_ip_blocks(struct amdgpu_device *adev)
2416{
2417	switch (amdgpu_ip_version(adev, VPE_HWIP, 0)) {
2418	case IP_VERSION(6, 1, 0):
2419	case IP_VERSION(6, 1, 1):
2420	case IP_VERSION(6, 1, 3):
2421		amdgpu_device_ip_block_add(adev, &vpe_v6_1_ip_block);
2422		break;
2423	default:
2424		break;
2425	}
2426
2427	return 0;
2428}
2429
2430static int amdgpu_discovery_set_umsch_mm_ip_blocks(struct amdgpu_device *adev)
2431{
2432	switch (amdgpu_ip_version(adev, VCN_HWIP, 0)) {
2433	case IP_VERSION(4, 0, 5):
2434	case IP_VERSION(4, 0, 6):
2435		if (amdgpu_umsch_mm & 0x1) {
2436			amdgpu_device_ip_block_add(adev, &umsch_mm_v4_0_ip_block);
2437			adev->enable_umsch_mm = true;
2438		}
2439		break;
2440	default:
2441		break;
2442	}
2443
2444	return 0;
2445}
2446
2447static int amdgpu_discovery_set_isp_ip_blocks(struct amdgpu_device *adev)
2448{
2449#if defined(CONFIG_DRM_AMD_ISP)
2450	switch (amdgpu_ip_version(adev, ISP_HWIP, 0)) {
2451	case IP_VERSION(4, 1, 0):
2452		amdgpu_device_ip_block_add(adev, &isp_v4_1_0_ip_block);
2453		break;
2454	case IP_VERSION(4, 1, 1):
2455		amdgpu_device_ip_block_add(adev, &isp_v4_1_1_ip_block);
2456		break;
2457	default:
2458		break;
2459	}
2460#endif
2461
2462	return 0;
2463}
2464
2465int amdgpu_discovery_set_ip_blocks(struct amdgpu_device *adev)
2466{
2467	int r;
2468
2469	switch (adev->asic_type) {
2470	case CHIP_VEGA10:
2471		vega10_reg_base_init(adev);
2472		adev->sdma.num_instances = 2;
2473		adev->gmc.num_umc = 4;
2474		adev->ip_versions[MMHUB_HWIP][0] = IP_VERSION(9, 0, 0);
2475		adev->ip_versions[ATHUB_HWIP][0] = IP_VERSION(9, 0, 0);
2476		adev->ip_versions[OSSSYS_HWIP][0] = IP_VERSION(4, 0, 0);
2477		adev->ip_versions[HDP_HWIP][0] = IP_VERSION(4, 0, 0);
2478		adev->ip_versions[SDMA0_HWIP][0] = IP_VERSION(4, 0, 0);
2479		adev->ip_versions[SDMA1_HWIP][0] = IP_VERSION(4, 0, 0);
2480		adev->ip_versions[DF_HWIP][0] = IP_VERSION(2, 1, 0);
2481		adev->ip_versions[NBIO_HWIP][0] = IP_VERSION(6, 1, 0);
2482		adev->ip_versions[UMC_HWIP][0] = IP_VERSION(6, 0, 0);
2483		adev->ip_versions[MP0_HWIP][0] = IP_VERSION(9, 0, 0);
2484		adev->ip_versions[MP1_HWIP][0] = IP_VERSION(9, 0, 0);
2485		adev->ip_versions[THM_HWIP][0] = IP_VERSION(9, 0, 0);
2486		adev->ip_versions[SMUIO_HWIP][0] = IP_VERSION(9, 0, 0);
2487		adev->ip_versions[GC_HWIP][0] = IP_VERSION(9, 0, 1);
2488		adev->ip_versions[UVD_HWIP][0] = IP_VERSION(7, 0, 0);
2489		adev->ip_versions[VCE_HWIP][0] = IP_VERSION(4, 0, 0);
2490		adev->ip_versions[DCI_HWIP][0] = IP_VERSION(12, 0, 0);
2491		break;
2492	case CHIP_VEGA12:
2493		vega10_reg_base_init(adev);
2494		adev->sdma.num_instances = 2;
2495		adev->gmc.num_umc = 4;
2496		adev->ip_versions[MMHUB_HWIP][0] = IP_VERSION(9, 3, 0);
2497		adev->ip_versions[ATHUB_HWIP][0] = IP_VERSION(9, 3, 0);
2498		adev->ip_versions[OSSSYS_HWIP][0] = IP_VERSION(4, 0, 1);
2499		adev->ip_versions[HDP_HWIP][0] = IP_VERSION(4, 0, 1);
2500		adev->ip_versions[SDMA0_HWIP][0] = IP_VERSION(4, 0, 1);
2501		adev->ip_versions[SDMA1_HWIP][0] = IP_VERSION(4, 0, 1);
2502		adev->ip_versions[DF_HWIP][0] = IP_VERSION(2, 5, 0);
2503		adev->ip_versions[NBIO_HWIP][0] = IP_VERSION(6, 2, 0);
2504		adev->ip_versions[UMC_HWIP][0] = IP_VERSION(6, 1, 0);
2505		adev->ip_versions[MP0_HWIP][0] = IP_VERSION(9, 0, 0);
2506		adev->ip_versions[MP1_HWIP][0] = IP_VERSION(9, 0, 0);
2507		adev->ip_versions[THM_HWIP][0] = IP_VERSION(9, 0, 0);
2508		adev->ip_versions[SMUIO_HWIP][0] = IP_VERSION(9, 0, 1);
2509		adev->ip_versions[GC_HWIP][0] = IP_VERSION(9, 2, 1);
2510		adev->ip_versions[UVD_HWIP][0] = IP_VERSION(7, 0, 0);
2511		adev->ip_versions[VCE_HWIP][0] = IP_VERSION(4, 0, 0);
2512		adev->ip_versions[DCI_HWIP][0] = IP_VERSION(12, 0, 1);
2513		break;
2514	case CHIP_RAVEN:
2515		vega10_reg_base_init(adev);
2516		adev->sdma.num_instances = 1;
2517		adev->vcn.num_vcn_inst = 1;
2518		adev->gmc.num_umc = 2;
2519		if (adev->apu_flags & AMD_APU_IS_RAVEN2) {
2520			adev->ip_versions[MMHUB_HWIP][0] = IP_VERSION(9, 2, 0);
2521			adev->ip_versions[ATHUB_HWIP][0] = IP_VERSION(9, 2, 0);
2522			adev->ip_versions[OSSSYS_HWIP][0] = IP_VERSION(4, 1, 1);
2523			adev->ip_versions[HDP_HWIP][0] = IP_VERSION(4, 1, 1);
2524			adev->ip_versions[SDMA0_HWIP][0] = IP_VERSION(4, 1, 1);
2525			adev->ip_versions[DF_HWIP][0] = IP_VERSION(2, 1, 1);
2526			adev->ip_versions[NBIO_HWIP][0] = IP_VERSION(7, 0, 1);
2527			adev->ip_versions[UMC_HWIP][0] = IP_VERSION(7, 5, 0);
2528			adev->ip_versions[MP0_HWIP][0] = IP_VERSION(10, 0, 1);
2529			adev->ip_versions[MP1_HWIP][0] = IP_VERSION(10, 0, 1);
2530			adev->ip_versions[THM_HWIP][0] = IP_VERSION(10, 1, 0);
2531			adev->ip_versions[SMUIO_HWIP][0] = IP_VERSION(10, 0, 1);
2532			adev->ip_versions[GC_HWIP][0] = IP_VERSION(9, 2, 2);
2533			adev->ip_versions[UVD_HWIP][0] = IP_VERSION(1, 0, 1);
2534			adev->ip_versions[DCE_HWIP][0] = IP_VERSION(1, 0, 1);
2535			adev->ip_versions[ISP_HWIP][0] = IP_VERSION(2, 0, 0);
2536		} else {
2537			adev->ip_versions[MMHUB_HWIP][0] = IP_VERSION(9, 1, 0);
2538			adev->ip_versions[ATHUB_HWIP][0] = IP_VERSION(9, 1, 0);
2539			adev->ip_versions[OSSSYS_HWIP][0] = IP_VERSION(4, 1, 0);
2540			adev->ip_versions[HDP_HWIP][0] = IP_VERSION(4, 1, 0);
2541			adev->ip_versions[SDMA0_HWIP][0] = IP_VERSION(4, 1, 0);
2542			adev->ip_versions[DF_HWIP][0] = IP_VERSION(2, 1, 0);
2543			adev->ip_versions[NBIO_HWIP][0] = IP_VERSION(7, 0, 0);
2544			adev->ip_versions[UMC_HWIP][0] = IP_VERSION(7, 0, 0);
2545			adev->ip_versions[MP0_HWIP][0] = IP_VERSION(10, 0, 0);
2546			adev->ip_versions[MP1_HWIP][0] = IP_VERSION(10, 0, 0);
2547			adev->ip_versions[THM_HWIP][0] = IP_VERSION(10, 0, 0);
2548			adev->ip_versions[SMUIO_HWIP][0] = IP_VERSION(10, 0, 0);
2549			adev->ip_versions[GC_HWIP][0] = IP_VERSION(9, 1, 0);
2550			adev->ip_versions[UVD_HWIP][0] = IP_VERSION(1, 0, 0);
2551			adev->ip_versions[DCE_HWIP][0] = IP_VERSION(1, 0, 0);
2552			adev->ip_versions[ISP_HWIP][0] = IP_VERSION(2, 0, 0);
2553		}
2554		break;
2555	case CHIP_VEGA20:
2556		vega20_reg_base_init(adev);
2557		adev->sdma.num_instances = 2;
2558		adev->gmc.num_umc = 8;
2559		adev->ip_versions[MMHUB_HWIP][0] = IP_VERSION(9, 4, 0);
2560		adev->ip_versions[ATHUB_HWIP][0] = IP_VERSION(9, 4, 0);
2561		adev->ip_versions[OSSSYS_HWIP][0] = IP_VERSION(4, 2, 0);
2562		adev->ip_versions[HDP_HWIP][0] = IP_VERSION(4, 2, 0);
2563		adev->ip_versions[SDMA0_HWIP][0] = IP_VERSION(4, 2, 0);
2564		adev->ip_versions[SDMA1_HWIP][0] = IP_VERSION(4, 2, 0);
2565		adev->ip_versions[DF_HWIP][0] = IP_VERSION(3, 6, 0);
2566		adev->ip_versions[NBIO_HWIP][0] = IP_VERSION(7, 4, 0);
2567		adev->ip_versions[UMC_HWIP][0] = IP_VERSION(6, 1, 1);
2568		adev->ip_versions[MP0_HWIP][0] = IP_VERSION(11, 0, 2);
2569		adev->ip_versions[MP1_HWIP][0] = IP_VERSION(11, 0, 2);
2570		adev->ip_versions[THM_HWIP][0] = IP_VERSION(11, 0, 2);
2571		adev->ip_versions[SMUIO_HWIP][0] = IP_VERSION(11, 0, 2);
2572		adev->ip_versions[GC_HWIP][0] = IP_VERSION(9, 4, 0);
2573		adev->ip_versions[UVD_HWIP][0] = IP_VERSION(7, 2, 0);
2574		adev->ip_versions[UVD_HWIP][1] = IP_VERSION(7, 2, 0);
2575		adev->ip_versions[VCE_HWIP][0] = IP_VERSION(4, 1, 0);
2576		adev->ip_versions[DCI_HWIP][0] = IP_VERSION(12, 1, 0);
2577		break;
2578	case CHIP_ARCTURUS:
2579		arct_reg_base_init(adev);
2580		adev->sdma.num_instances = 8;
2581		adev->vcn.num_vcn_inst = 2;
2582		adev->gmc.num_umc = 8;
2583		adev->ip_versions[MMHUB_HWIP][0] = IP_VERSION(9, 4, 1);
2584		adev->ip_versions[ATHUB_HWIP][0] = IP_VERSION(9, 4, 1);
2585		adev->ip_versions[OSSSYS_HWIP][0] = IP_VERSION(4, 2, 1);
2586		adev->ip_versions[HDP_HWIP][0] = IP_VERSION(4, 2, 1);
2587		adev->ip_versions[SDMA0_HWIP][0] = IP_VERSION(4, 2, 2);
2588		adev->ip_versions[SDMA1_HWIP][0] = IP_VERSION(4, 2, 2);
2589		adev->ip_versions[SDMA1_HWIP][1] = IP_VERSION(4, 2, 2);
2590		adev->ip_versions[SDMA1_HWIP][2] = IP_VERSION(4, 2, 2);
2591		adev->ip_versions[SDMA1_HWIP][3] = IP_VERSION(4, 2, 2);
2592		adev->ip_versions[SDMA1_HWIP][4] = IP_VERSION(4, 2, 2);
2593		adev->ip_versions[SDMA1_HWIP][5] = IP_VERSION(4, 2, 2);
2594		adev->ip_versions[SDMA1_HWIP][6] = IP_VERSION(4, 2, 2);
2595		adev->ip_versions[DF_HWIP][0] = IP_VERSION(3, 6, 1);
2596		adev->ip_versions[NBIO_HWIP][0] = IP_VERSION(7, 4, 1);
2597		adev->ip_versions[UMC_HWIP][0] = IP_VERSION(6, 1, 2);
2598		adev->ip_versions[MP0_HWIP][0] = IP_VERSION(11, 0, 4);
2599		adev->ip_versions[MP1_HWIP][0] = IP_VERSION(11, 0, 2);
2600		adev->ip_versions[THM_HWIP][0] = IP_VERSION(11, 0, 3);
2601		adev->ip_versions[SMUIO_HWIP][0] = IP_VERSION(11, 0, 3);
2602		adev->ip_versions[GC_HWIP][0] = IP_VERSION(9, 4, 1);
2603		adev->ip_versions[UVD_HWIP][0] = IP_VERSION(2, 5, 0);
2604		adev->ip_versions[UVD_HWIP][1] = IP_VERSION(2, 5, 0);
2605		break;
2606	case CHIP_ALDEBARAN:
2607		aldebaran_reg_base_init(adev);
2608		adev->sdma.num_instances = 5;
2609		adev->vcn.num_vcn_inst = 2;
2610		adev->gmc.num_umc = 4;
2611		adev->ip_versions[MMHUB_HWIP][0] = IP_VERSION(9, 4, 2);
2612		adev->ip_versions[ATHUB_HWIP][0] = IP_VERSION(9, 4, 2);
2613		adev->ip_versions[OSSSYS_HWIP][0] = IP_VERSION(4, 4, 0);
2614		adev->ip_versions[HDP_HWIP][0] = IP_VERSION(4, 4, 0);
2615		adev->ip_versions[SDMA0_HWIP][0] = IP_VERSION(4, 4, 0);
2616		adev->ip_versions[SDMA0_HWIP][1] = IP_VERSION(4, 4, 0);
2617		adev->ip_versions[SDMA0_HWIP][2] = IP_VERSION(4, 4, 0);
2618		adev->ip_versions[SDMA0_HWIP][3] = IP_VERSION(4, 4, 0);
2619		adev->ip_versions[SDMA0_HWIP][4] = IP_VERSION(4, 4, 0);
2620		adev->ip_versions[DF_HWIP][0] = IP_VERSION(3, 6, 2);
2621		adev->ip_versions[NBIO_HWIP][0] = IP_VERSION(7, 4, 4);
2622		adev->ip_versions[UMC_HWIP][0] = IP_VERSION(6, 7, 0);
2623		adev->ip_versions[MP0_HWIP][0] = IP_VERSION(13, 0, 2);
2624		adev->ip_versions[MP1_HWIP][0] = IP_VERSION(13, 0, 2);
2625		adev->ip_versions[THM_HWIP][0] = IP_VERSION(13, 0, 2);
2626		adev->ip_versions[SMUIO_HWIP][0] = IP_VERSION(13, 0, 2);
2627		adev->ip_versions[GC_HWIP][0] = IP_VERSION(9, 4, 2);
2628		adev->ip_versions[UVD_HWIP][0] = IP_VERSION(2, 6, 0);
2629		adev->ip_versions[UVD_HWIP][1] = IP_VERSION(2, 6, 0);
2630		adev->ip_versions[XGMI_HWIP][0] = IP_VERSION(6, 1, 0);
2631		break;
2632	default:
2633		r = amdgpu_discovery_reg_base_init(adev);
2634		if (r)
2635			return -EINVAL;
2636
2637		amdgpu_discovery_harvest_ip(adev);
2638		amdgpu_discovery_get_gfx_info(adev);
2639		amdgpu_discovery_get_mall_info(adev);
2640		amdgpu_discovery_get_vcn_info(adev);
2641		break;
2642	}
2643
2644	amdgpu_discovery_init_soc_config(adev);
2645	amdgpu_discovery_sysfs_init(adev);
2646
2647	switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
2648	case IP_VERSION(9, 0, 1):
2649	case IP_VERSION(9, 2, 1):
2650	case IP_VERSION(9, 4, 0):
2651	case IP_VERSION(9, 4, 1):
2652	case IP_VERSION(9, 4, 2):
2653	case IP_VERSION(9, 4, 3):
2654	case IP_VERSION(9, 4, 4):
2655		adev->family = AMDGPU_FAMILY_AI;
2656		break;
2657	case IP_VERSION(9, 1, 0):
2658	case IP_VERSION(9, 2, 2):
2659	case IP_VERSION(9, 3, 0):
2660		adev->family = AMDGPU_FAMILY_RV;
2661		break;
2662	case IP_VERSION(10, 1, 10):
2663	case IP_VERSION(10, 1, 1):
2664	case IP_VERSION(10, 1, 2):
2665	case IP_VERSION(10, 1, 3):
2666	case IP_VERSION(10, 1, 4):
2667	case IP_VERSION(10, 3, 0):
2668	case IP_VERSION(10, 3, 2):
2669	case IP_VERSION(10, 3, 4):
2670	case IP_VERSION(10, 3, 5):
2671		adev->family = AMDGPU_FAMILY_NV;
2672		break;
2673	case IP_VERSION(10, 3, 1):
2674		adev->family = AMDGPU_FAMILY_VGH;
2675		adev->apu_flags |= AMD_APU_IS_VANGOGH;
2676		break;
2677	case IP_VERSION(10, 3, 3):
2678		adev->family = AMDGPU_FAMILY_YC;
2679		break;
2680	case IP_VERSION(10, 3, 6):
2681		adev->family = AMDGPU_FAMILY_GC_10_3_6;
2682		break;
2683	case IP_VERSION(10, 3, 7):
2684		adev->family = AMDGPU_FAMILY_GC_10_3_7;
2685		break;
2686	case IP_VERSION(11, 0, 0):
2687	case IP_VERSION(11, 0, 2):
2688	case IP_VERSION(11, 0, 3):
2689		adev->family = AMDGPU_FAMILY_GC_11_0_0;
2690		break;
2691	case IP_VERSION(11, 0, 1):
2692	case IP_VERSION(11, 0, 4):
2693		adev->family = AMDGPU_FAMILY_GC_11_0_1;
2694		break;
2695	case IP_VERSION(11, 5, 0):
2696	case IP_VERSION(11, 5, 1):
2697	case IP_VERSION(11, 5, 2):
2698		adev->family = AMDGPU_FAMILY_GC_11_5_0;
2699		break;
2700	case IP_VERSION(12, 0, 0):
2701	case IP_VERSION(12, 0, 1):
2702		adev->family = AMDGPU_FAMILY_GC_12_0_0;
2703		break;
2704	default:
2705		return -EINVAL;
2706	}
2707
2708	switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
2709	case IP_VERSION(9, 1, 0):
2710	case IP_VERSION(9, 2, 2):
2711	case IP_VERSION(9, 3, 0):
2712	case IP_VERSION(10, 1, 3):
2713	case IP_VERSION(10, 1, 4):
2714	case IP_VERSION(10, 3, 1):
2715	case IP_VERSION(10, 3, 3):
2716	case IP_VERSION(10, 3, 6):
2717	case IP_VERSION(10, 3, 7):
2718	case IP_VERSION(11, 0, 1):
2719	case IP_VERSION(11, 0, 4):
2720	case IP_VERSION(11, 5, 0):
2721	case IP_VERSION(11, 5, 1):
2722	case IP_VERSION(11, 5, 2):
2723		adev->flags |= AMD_IS_APU;
2724		break;
2725	default:
2726		break;
2727	}
2728
2729	if (amdgpu_ip_version(adev, XGMI_HWIP, 0) == IP_VERSION(4, 8, 0))
2730		adev->gmc.xgmi.supported = true;
2731
2732	if (amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(9, 4, 3) ||
2733	    amdgpu_ip_version(adev, GC_HWIP, 0) == IP_VERSION(9, 4, 4))
2734		adev->ip_versions[XGMI_HWIP][0] = IP_VERSION(6, 4, 0);
2735
2736	/* set NBIO version */
2737	switch (amdgpu_ip_version(adev, NBIO_HWIP, 0)) {
2738	case IP_VERSION(6, 1, 0):
2739	case IP_VERSION(6, 2, 0):
2740		adev->nbio.funcs = &nbio_v6_1_funcs;
2741		adev->nbio.hdp_flush_reg = &nbio_v6_1_hdp_flush_reg;
2742		break;
2743	case IP_VERSION(7, 0, 0):
2744	case IP_VERSION(7, 0, 1):
2745	case IP_VERSION(2, 5, 0):
2746		adev->nbio.funcs = &nbio_v7_0_funcs;
2747		adev->nbio.hdp_flush_reg = &nbio_v7_0_hdp_flush_reg;
2748		break;
2749	case IP_VERSION(7, 4, 0):
2750	case IP_VERSION(7, 4, 1):
2751	case IP_VERSION(7, 4, 4):
2752		adev->nbio.funcs = &nbio_v7_4_funcs;
2753		adev->nbio.hdp_flush_reg = &nbio_v7_4_hdp_flush_reg;
2754		break;
2755	case IP_VERSION(7, 9, 0):
2756		adev->nbio.funcs = &nbio_v7_9_funcs;
2757		adev->nbio.hdp_flush_reg = &nbio_v7_9_hdp_flush_reg;
2758		break;
2759	case IP_VERSION(7, 11, 0):
2760	case IP_VERSION(7, 11, 1):
2761	case IP_VERSION(7, 11, 3):
2762		adev->nbio.funcs = &nbio_v7_11_funcs;
2763		adev->nbio.hdp_flush_reg = &nbio_v7_11_hdp_flush_reg;
2764		break;
2765	case IP_VERSION(7, 2, 0):
2766	case IP_VERSION(7, 2, 1):
2767	case IP_VERSION(7, 3, 0):
2768	case IP_VERSION(7, 5, 0):
2769	case IP_VERSION(7, 5, 1):
2770		adev->nbio.funcs = &nbio_v7_2_funcs;
2771		adev->nbio.hdp_flush_reg = &nbio_v7_2_hdp_flush_reg;
2772		break;
2773	case IP_VERSION(2, 1, 1):
2774	case IP_VERSION(2, 3, 0):
2775	case IP_VERSION(2, 3, 1):
2776	case IP_VERSION(2, 3, 2):
2777	case IP_VERSION(3, 3, 0):
2778	case IP_VERSION(3, 3, 1):
2779	case IP_VERSION(3, 3, 2):
2780	case IP_VERSION(3, 3, 3):
2781		adev->nbio.funcs = &nbio_v2_3_funcs;
2782		adev->nbio.hdp_flush_reg = &nbio_v2_3_hdp_flush_reg;
2783		break;
2784	case IP_VERSION(4, 3, 0):
2785	case IP_VERSION(4, 3, 1):
2786		if (amdgpu_sriov_vf(adev))
2787			adev->nbio.funcs = &nbio_v4_3_sriov_funcs;
2788		else
2789			adev->nbio.funcs = &nbio_v4_3_funcs;
2790		adev->nbio.hdp_flush_reg = &nbio_v4_3_hdp_flush_reg;
2791		break;
2792	case IP_VERSION(7, 7, 0):
2793	case IP_VERSION(7, 7, 1):
2794		adev->nbio.funcs = &nbio_v7_7_funcs;
2795		adev->nbio.hdp_flush_reg = &nbio_v7_7_hdp_flush_reg;
2796		break;
2797	case IP_VERSION(6, 3, 1):
2798		adev->nbio.funcs = &nbif_v6_3_1_funcs;
2799		adev->nbio.hdp_flush_reg = &nbif_v6_3_1_hdp_flush_reg;
2800		break;
2801	default:
2802		break;
2803	}
2804
2805	switch (amdgpu_ip_version(adev, HDP_HWIP, 0)) {
2806	case IP_VERSION(4, 0, 0):
2807	case IP_VERSION(4, 0, 1):
2808	case IP_VERSION(4, 1, 0):
2809	case IP_VERSION(4, 1, 1):
2810	case IP_VERSION(4, 1, 2):
2811	case IP_VERSION(4, 2, 0):
2812	case IP_VERSION(4, 2, 1):
2813	case IP_VERSION(4, 4, 0):
2814	case IP_VERSION(4, 4, 2):
2815	case IP_VERSION(4, 4, 5):
2816		adev->hdp.funcs = &hdp_v4_0_funcs;
2817		break;
2818	case IP_VERSION(5, 0, 0):
2819	case IP_VERSION(5, 0, 1):
2820	case IP_VERSION(5, 0, 2):
2821	case IP_VERSION(5, 0, 3):
2822	case IP_VERSION(5, 0, 4):
2823	case IP_VERSION(5, 2, 0):
2824		adev->hdp.funcs = &hdp_v5_0_funcs;
2825		break;
2826	case IP_VERSION(5, 2, 1):
2827		adev->hdp.funcs = &hdp_v5_2_funcs;
2828		break;
2829	case IP_VERSION(6, 0, 0):
2830	case IP_VERSION(6, 0, 1):
2831	case IP_VERSION(6, 1, 0):
2832		adev->hdp.funcs = &hdp_v6_0_funcs;
2833		break;
2834	case IP_VERSION(7, 0, 0):
2835		adev->hdp.funcs = &hdp_v7_0_funcs;
2836		break;
2837	default:
2838		break;
2839	}
2840
2841	switch (amdgpu_ip_version(adev, DF_HWIP, 0)) {
2842	case IP_VERSION(3, 6, 0):
2843	case IP_VERSION(3, 6, 1):
2844	case IP_VERSION(3, 6, 2):
2845		adev->df.funcs = &df_v3_6_funcs;
2846		break;
2847	case IP_VERSION(2, 1, 0):
2848	case IP_VERSION(2, 1, 1):
2849	case IP_VERSION(2, 5, 0):
2850	case IP_VERSION(3, 5, 1):
2851	case IP_VERSION(3, 5, 2):
2852		adev->df.funcs = &df_v1_7_funcs;
2853		break;
2854	case IP_VERSION(4, 3, 0):
2855		adev->df.funcs = &df_v4_3_funcs;
2856		break;
2857	case IP_VERSION(4, 6, 2):
2858		adev->df.funcs = &df_v4_6_2_funcs;
2859		break;
2860	case IP_VERSION(4, 15, 0):
2861	case IP_VERSION(4, 15, 1):
2862		adev->df.funcs = &df_v4_15_funcs;
2863		break;
2864	default:
2865		break;
2866	}
2867
2868	switch (amdgpu_ip_version(adev, SMUIO_HWIP, 0)) {
2869	case IP_VERSION(9, 0, 0):
2870	case IP_VERSION(9, 0, 1):
2871	case IP_VERSION(10, 0, 0):
2872	case IP_VERSION(10, 0, 1):
2873	case IP_VERSION(10, 0, 2):
2874		adev->smuio.funcs = &smuio_v9_0_funcs;
2875		break;
2876	case IP_VERSION(11, 0, 0):
2877	case IP_VERSION(11, 0, 2):
2878	case IP_VERSION(11, 0, 3):
2879	case IP_VERSION(11, 0, 4):
2880	case IP_VERSION(11, 0, 7):
2881	case IP_VERSION(11, 0, 8):
2882		adev->smuio.funcs = &smuio_v11_0_funcs;
2883		break;
2884	case IP_VERSION(11, 0, 6):
2885	case IP_VERSION(11, 0, 10):
2886	case IP_VERSION(11, 0, 11):
2887	case IP_VERSION(11, 5, 0):
2888	case IP_VERSION(13, 0, 1):
2889	case IP_VERSION(13, 0, 9):
2890	case IP_VERSION(13, 0, 10):
2891		adev->smuio.funcs = &smuio_v11_0_6_funcs;
2892		break;
2893	case IP_VERSION(13, 0, 2):
2894		adev->smuio.funcs = &smuio_v13_0_funcs;
2895		break;
2896	case IP_VERSION(13, 0, 3):
2897		adev->smuio.funcs = &smuio_v13_0_3_funcs;
2898		if (adev->smuio.funcs->get_pkg_type(adev) == AMDGPU_PKG_TYPE_APU) {
2899			adev->flags |= AMD_IS_APU;
2900		}
2901		break;
2902	case IP_VERSION(13, 0, 6):
2903	case IP_VERSION(13, 0, 8):
2904	case IP_VERSION(14, 0, 0):
2905	case IP_VERSION(14, 0, 1):
2906		adev->smuio.funcs = &smuio_v13_0_6_funcs;
2907		break;
2908	case IP_VERSION(14, 0, 2):
2909		adev->smuio.funcs = &smuio_v14_0_2_funcs;
2910		break;
2911	default:
2912		break;
2913	}
2914
2915	switch (amdgpu_ip_version(adev, LSDMA_HWIP, 0)) {
2916	case IP_VERSION(6, 0, 0):
2917	case IP_VERSION(6, 0, 1):
2918	case IP_VERSION(6, 0, 2):
2919	case IP_VERSION(6, 0, 3):
2920		adev->lsdma.funcs = &lsdma_v6_0_funcs;
2921		break;
2922	case IP_VERSION(7, 0, 0):
2923	case IP_VERSION(7, 0, 1):
2924		adev->lsdma.funcs = &lsdma_v7_0_funcs;
2925		break;
2926	default:
2927		break;
2928	}
2929
2930	r = amdgpu_discovery_set_common_ip_blocks(adev);
2931	if (r)
2932		return r;
2933
2934	r = amdgpu_discovery_set_gmc_ip_blocks(adev);
2935	if (r)
2936		return r;
2937
2938	/* For SR-IOV, PSP needs to be initialized before IH */
2939	if (amdgpu_sriov_vf(adev)) {
2940		r = amdgpu_discovery_set_psp_ip_blocks(adev);
2941		if (r)
2942			return r;
2943		r = amdgpu_discovery_set_ih_ip_blocks(adev);
2944		if (r)
2945			return r;
2946	} else {
2947		r = amdgpu_discovery_set_ih_ip_blocks(adev);
2948		if (r)
2949			return r;
2950
2951		if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP)) {
2952			r = amdgpu_discovery_set_psp_ip_blocks(adev);
2953			if (r)
2954				return r;
2955		}
2956	}
2957
2958	if (likely(adev->firmware.load_type == AMDGPU_FW_LOAD_PSP)) {
2959		r = amdgpu_discovery_set_smu_ip_blocks(adev);
2960		if (r)
2961			return r;
2962	}
2963
2964	r = amdgpu_discovery_set_display_ip_blocks(adev);
2965	if (r)
2966		return r;
2967
2968	r = amdgpu_discovery_set_gc_ip_blocks(adev);
2969	if (r)
2970		return r;
2971
2972	r = amdgpu_discovery_set_sdma_ip_blocks(adev);
2973	if (r)
2974		return r;
2975
2976	if ((adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT &&
2977	     !amdgpu_sriov_vf(adev)) ||
2978	    (adev->firmware.load_type == AMDGPU_FW_LOAD_RLC_BACKDOOR_AUTO && amdgpu_dpm == 1)) {
2979		r = amdgpu_discovery_set_smu_ip_blocks(adev);
2980		if (r)
2981			return r;
2982	}
2983
2984	r = amdgpu_discovery_set_mm_ip_blocks(adev);
2985	if (r)
2986		return r;
2987
2988	r = amdgpu_discovery_set_mes_ip_blocks(adev);
2989	if (r)
2990		return r;
2991
2992	r = amdgpu_discovery_set_vpe_ip_blocks(adev);
2993	if (r)
2994		return r;
2995
2996	r = amdgpu_discovery_set_umsch_mm_ip_blocks(adev);
2997	if (r)
2998		return r;
2999
3000	r = amdgpu_discovery_set_isp_ip_blocks(adev);
3001	if (r)
3002		return r;
3003	return 0;
3004}
3005