Loading...
1// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Freescale lpuart serial port driver
4 *
5 * Copyright 2012-2014 Freescale Semiconductor, Inc.
6 */
7
8#include <linux/bitfield.h>
9#include <linux/bits.h>
10#include <linux/clk.h>
11#include <linux/console.h>
12#include <linux/delay.h>
13#include <linux/dma-mapping.h>
14#include <linux/dmaengine.h>
15#include <linux/dmapool.h>
16#include <linux/io.h>
17#include <linux/iopoll.h>
18#include <linux/irq.h>
19#include <linux/module.h>
20#include <linux/of.h>
21#include <linux/of_dma.h>
22#include <linux/pinctrl/consumer.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/serial_core.h>
26#include <linux/slab.h>
27#include <linux/tty_flip.h>
28
29/* All registers are 8-bit width */
30#define UARTBDH 0x00
31#define UARTBDL 0x01
32#define UARTCR1 0x02
33#define UARTCR2 0x03
34#define UARTSR1 0x04
35#define UARTCR3 0x06
36#define UARTDR 0x07
37#define UARTCR4 0x0a
38#define UARTCR5 0x0b
39#define UARTMODEM 0x0d
40#define UARTPFIFO 0x10
41#define UARTCFIFO 0x11
42#define UARTSFIFO 0x12
43#define UARTTWFIFO 0x13
44#define UARTTCFIFO 0x14
45#define UARTRWFIFO 0x15
46
47#define UARTBDH_LBKDIE 0x80
48#define UARTBDH_RXEDGIE 0x40
49#define UARTBDH_SBR_MASK 0x1f
50
51#define UARTCR1_LOOPS 0x80
52#define UARTCR1_RSRC 0x20
53#define UARTCR1_M 0x10
54#define UARTCR1_WAKE 0x08
55#define UARTCR1_ILT 0x04
56#define UARTCR1_PE 0x02
57#define UARTCR1_PT 0x01
58
59#define UARTCR2_TIE 0x80
60#define UARTCR2_TCIE 0x40
61#define UARTCR2_RIE 0x20
62#define UARTCR2_ILIE 0x10
63#define UARTCR2_TE 0x08
64#define UARTCR2_RE 0x04
65#define UARTCR2_RWU 0x02
66#define UARTCR2_SBK 0x01
67
68#define UARTSR1_TDRE 0x80
69#define UARTSR1_TC 0x40
70#define UARTSR1_RDRF 0x20
71#define UARTSR1_IDLE 0x10
72#define UARTSR1_OR 0x08
73#define UARTSR1_NF 0x04
74#define UARTSR1_FE 0x02
75#define UARTSR1_PE 0x01
76
77#define UARTCR3_R8 0x80
78#define UARTCR3_T8 0x40
79#define UARTCR3_TXDIR 0x20
80#define UARTCR3_TXINV 0x10
81#define UARTCR3_ORIE 0x08
82#define UARTCR3_NEIE 0x04
83#define UARTCR3_FEIE 0x02
84#define UARTCR3_PEIE 0x01
85
86#define UARTCR4_MAEN1 0x80
87#define UARTCR4_MAEN2 0x40
88#define UARTCR4_M10 0x20
89#define UARTCR4_BRFA_MASK 0x1f
90#define UARTCR4_BRFA_OFF 0
91
92#define UARTCR5_TDMAS 0x80
93#define UARTCR5_RDMAS 0x20
94
95#define UARTMODEM_RXRTSE 0x08
96#define UARTMODEM_TXRTSPOL 0x04
97#define UARTMODEM_TXRTSE 0x02
98#define UARTMODEM_TXCTSE 0x01
99
100#define UARTPFIFO_TXFE 0x80
101#define UARTPFIFO_FIFOSIZE_MASK 0x7
102#define UARTPFIFO_TXSIZE_OFF 4
103#define UARTPFIFO_RXFE 0x08
104#define UARTPFIFO_RXSIZE_OFF 0
105
106#define UARTCFIFO_TXFLUSH 0x80
107#define UARTCFIFO_RXFLUSH 0x40
108#define UARTCFIFO_RXOFE 0x04
109#define UARTCFIFO_TXOFE 0x02
110#define UARTCFIFO_RXUFE 0x01
111
112#define UARTSFIFO_TXEMPT 0x80
113#define UARTSFIFO_RXEMPT 0x40
114#define UARTSFIFO_RXOF 0x04
115#define UARTSFIFO_TXOF 0x02
116#define UARTSFIFO_RXUF 0x01
117
118/* 32-bit global registers only for i.MX7ULP/i.MX8x
119 * Used to reset all internal logic and registers, except the Global Register.
120 */
121#define UART_GLOBAL 0x8
122
123/* 32-bit register definition */
124#define UARTBAUD 0x00
125#define UARTSTAT 0x04
126#define UARTCTRL 0x08
127#define UARTDATA 0x0C
128#define UARTMATCH 0x10
129#define UARTMODIR 0x14
130#define UARTFIFO 0x18
131#define UARTWATER 0x1c
132
133#define UARTBAUD_MAEN1 0x80000000
134#define UARTBAUD_MAEN2 0x40000000
135#define UARTBAUD_M10 0x20000000
136#define UARTBAUD_TDMAE 0x00800000
137#define UARTBAUD_RDMAE 0x00200000
138#define UARTBAUD_MATCFG 0x00400000
139#define UARTBAUD_BOTHEDGE 0x00020000
140#define UARTBAUD_RESYNCDIS 0x00010000
141#define UARTBAUD_LBKDIE 0x00008000
142#define UARTBAUD_RXEDGIE 0x00004000
143#define UARTBAUD_SBNS 0x00002000
144#define UARTBAUD_SBR 0x00000000
145#define UARTBAUD_SBR_MASK 0x1fff
146#define UARTBAUD_OSR_MASK 0x1f
147#define UARTBAUD_OSR_SHIFT 24
148
149#define UARTSTAT_LBKDIF 0x80000000
150#define UARTSTAT_RXEDGIF 0x40000000
151#define UARTSTAT_MSBF 0x20000000
152#define UARTSTAT_RXINV 0x10000000
153#define UARTSTAT_RWUID 0x08000000
154#define UARTSTAT_BRK13 0x04000000
155#define UARTSTAT_LBKDE 0x02000000
156#define UARTSTAT_RAF 0x01000000
157#define UARTSTAT_TDRE 0x00800000
158#define UARTSTAT_TC 0x00400000
159#define UARTSTAT_RDRF 0x00200000
160#define UARTSTAT_IDLE 0x00100000
161#define UARTSTAT_OR 0x00080000
162#define UARTSTAT_NF 0x00040000
163#define UARTSTAT_FE 0x00020000
164#define UARTSTAT_PE 0x00010000
165#define UARTSTAT_MA1F 0x00008000
166#define UARTSTAT_M21F 0x00004000
167
168#define UARTCTRL_R8T9 0x80000000
169#define UARTCTRL_R9T8 0x40000000
170#define UARTCTRL_TXDIR 0x20000000
171#define UARTCTRL_TXINV 0x10000000
172#define UARTCTRL_ORIE 0x08000000
173#define UARTCTRL_NEIE 0x04000000
174#define UARTCTRL_FEIE 0x02000000
175#define UARTCTRL_PEIE 0x01000000
176#define UARTCTRL_TIE 0x00800000
177#define UARTCTRL_TCIE 0x00400000
178#define UARTCTRL_RIE 0x00200000
179#define UARTCTRL_ILIE 0x00100000
180#define UARTCTRL_TE 0x00080000
181#define UARTCTRL_RE 0x00040000
182#define UARTCTRL_RWU 0x00020000
183#define UARTCTRL_SBK 0x00010000
184#define UARTCTRL_MA1IE 0x00008000
185#define UARTCTRL_MA2IE 0x00004000
186#define UARTCTRL_IDLECFG GENMASK(10, 8)
187#define UARTCTRL_LOOPS 0x00000080
188#define UARTCTRL_DOZEEN 0x00000040
189#define UARTCTRL_RSRC 0x00000020
190#define UARTCTRL_M 0x00000010
191#define UARTCTRL_WAKE 0x00000008
192#define UARTCTRL_ILT 0x00000004
193#define UARTCTRL_PE 0x00000002
194#define UARTCTRL_PT 0x00000001
195
196#define UARTDATA_NOISY 0x00008000
197#define UARTDATA_PARITYE 0x00004000
198#define UARTDATA_FRETSC 0x00002000
199#define UARTDATA_RXEMPT 0x00001000
200#define UARTDATA_IDLINE 0x00000800
201#define UARTDATA_MASK 0x3ff
202
203#define UARTMODIR_IREN 0x00020000
204#define UARTMODIR_RTSWATER GENMASK(10, 8)
205#define UARTMODIR_TXCTSSRC 0x00000020
206#define UARTMODIR_TXCTSC 0x00000010
207#define UARTMODIR_RXRTSE 0x00000008
208#define UARTMODIR_TXRTSPOL 0x00000004
209#define UARTMODIR_TXRTSE 0x00000002
210#define UARTMODIR_TXCTSE 0x00000001
211
212#define UARTFIFO_TXEMPT 0x00800000
213#define UARTFIFO_RXEMPT 0x00400000
214#define UARTFIFO_TXOF 0x00020000
215#define UARTFIFO_RXUF 0x00010000
216#define UARTFIFO_TXFLUSH 0x00008000
217#define UARTFIFO_RXFLUSH 0x00004000
218#define UARTFIFO_RXIDEN GENMASK(12, 10)
219#define UARTFIFO_TXOFE 0x00000200
220#define UARTFIFO_RXUFE 0x00000100
221#define UARTFIFO_TXFE 0x00000080
222#define UARTFIFO_FIFOSIZE_MASK 0x7
223#define UARTFIFO_TXSIZE_OFF 4
224#define UARTFIFO_RXFE 0x00000008
225#define UARTFIFO_RXSIZE_OFF 0
226#define UARTFIFO_DEPTH(x) (0x1 << ((x) ? ((x) + 1) : 0))
227
228#define UARTWATER_COUNT_MASK 0xff
229#define UARTWATER_TXCNT_OFF 8
230#define UARTWATER_RXCNT_OFF 24
231#define UARTWATER_WATER_MASK 0xff
232#define UARTWATER_TXWATER_OFF 0
233#define UARTWATER_RXWATER_OFF 16
234
235#define UART_GLOBAL_RST 0x2
236#define GLOBAL_RST_MIN_US 20
237#define GLOBAL_RST_MAX_US 40
238
239/* Rx DMA timeout in ms, which is used to calculate Rx ring buffer size */
240#define DMA_RX_TIMEOUT (10)
241#define DMA_RX_IDLE_CHARS 8
242#define UART_AUTOSUSPEND_TIMEOUT 3000
243
244#define DRIVER_NAME "fsl-lpuart"
245#define DEV_NAME "ttyLP"
246#define UART_NR 8
247
248/* IMX lpuart has four extra unused regs located at the beginning */
249#define IMX_REG_OFF 0x10
250
251enum lpuart_type {
252 VF610_LPUART,
253 LS1021A_LPUART,
254 LS1028A_LPUART,
255 IMX7ULP_LPUART,
256 IMX8ULP_LPUART,
257 IMX8QXP_LPUART,
258 IMXRT1050_LPUART,
259};
260
261struct lpuart_port {
262 struct uart_port port;
263 enum lpuart_type devtype;
264 struct clk *ipg_clk;
265 struct clk *baud_clk;
266 unsigned int txfifo_size;
267 unsigned int rxfifo_size;
268
269 u8 rx_watermark;
270 bool lpuart_dma_tx_use;
271 bool lpuart_dma_rx_use;
272 struct dma_chan *dma_tx_chan;
273 struct dma_chan *dma_rx_chan;
274 struct dma_async_tx_descriptor *dma_tx_desc;
275 struct dma_async_tx_descriptor *dma_rx_desc;
276 dma_cookie_t dma_tx_cookie;
277 dma_cookie_t dma_rx_cookie;
278 unsigned int dma_tx_bytes;
279 unsigned int dma_rx_bytes;
280 bool dma_tx_in_progress;
281 unsigned int dma_rx_timeout;
282 struct timer_list lpuart_timer;
283 struct scatterlist rx_sgl, tx_sgl[2];
284 struct circ_buf rx_ring;
285 int rx_dma_rng_buf_len;
286 int last_residue;
287 unsigned int dma_tx_nents;
288 wait_queue_head_t dma_wait;
289 bool is_cs7; /* Set to true when character size is 7 */
290 /* and the parity is enabled */
291 bool dma_idle_int;
292};
293
294struct lpuart_soc_data {
295 enum lpuart_type devtype;
296 char iotype;
297 u8 reg_off;
298 u8 rx_watermark;
299};
300
301static const struct lpuart_soc_data vf_data = {
302 .devtype = VF610_LPUART,
303 .iotype = UPIO_MEM,
304 .rx_watermark = 1,
305};
306
307static const struct lpuart_soc_data ls1021a_data = {
308 .devtype = LS1021A_LPUART,
309 .iotype = UPIO_MEM32BE,
310 .rx_watermark = 1,
311};
312
313static const struct lpuart_soc_data ls1028a_data = {
314 .devtype = LS1028A_LPUART,
315 .iotype = UPIO_MEM32,
316 .rx_watermark = 0,
317};
318
319static struct lpuart_soc_data imx7ulp_data = {
320 .devtype = IMX7ULP_LPUART,
321 .iotype = UPIO_MEM32,
322 .reg_off = IMX_REG_OFF,
323 .rx_watermark = 1,
324};
325
326static struct lpuart_soc_data imx8ulp_data = {
327 .devtype = IMX8ULP_LPUART,
328 .iotype = UPIO_MEM32,
329 .reg_off = IMX_REG_OFF,
330 .rx_watermark = 3,
331};
332
333static struct lpuart_soc_data imx8qxp_data = {
334 .devtype = IMX8QXP_LPUART,
335 .iotype = UPIO_MEM32,
336 .reg_off = IMX_REG_OFF,
337 .rx_watermark = 7, /* A lower watermark is ideal for low baud rates. */
338};
339static struct lpuart_soc_data imxrt1050_data = {
340 .devtype = IMXRT1050_LPUART,
341 .iotype = UPIO_MEM32,
342 .reg_off = IMX_REG_OFF,
343 .rx_watermark = 1,
344};
345
346static const struct of_device_id lpuart_dt_ids[] = {
347 { .compatible = "fsl,vf610-lpuart", .data = &vf_data, },
348 { .compatible = "fsl,ls1021a-lpuart", .data = &ls1021a_data, },
349 { .compatible = "fsl,ls1028a-lpuart", .data = &ls1028a_data, },
350 { .compatible = "fsl,imx7ulp-lpuart", .data = &imx7ulp_data, },
351 { .compatible = "fsl,imx8ulp-lpuart", .data = &imx8ulp_data, },
352 { .compatible = "fsl,imx8qxp-lpuart", .data = &imx8qxp_data, },
353 { .compatible = "fsl,imxrt1050-lpuart", .data = &imxrt1050_data},
354 { /* sentinel */ }
355};
356MODULE_DEVICE_TABLE(of, lpuart_dt_ids);
357
358/* Forward declare this for the dma callbacks*/
359static void lpuart_dma_tx_complete(void *arg);
360
361static inline bool is_layerscape_lpuart(struct lpuart_port *sport)
362{
363 return (sport->devtype == LS1021A_LPUART ||
364 sport->devtype == LS1028A_LPUART);
365}
366
367static inline bool is_imx7ulp_lpuart(struct lpuart_port *sport)
368{
369 return sport->devtype == IMX7ULP_LPUART;
370}
371
372static inline bool is_imx8ulp_lpuart(struct lpuart_port *sport)
373{
374 return sport->devtype == IMX8ULP_LPUART;
375}
376
377static inline bool is_imx8qxp_lpuart(struct lpuart_port *sport)
378{
379 return sport->devtype == IMX8QXP_LPUART;
380}
381
382static inline u32 lpuart32_read(struct uart_port *port, u32 off)
383{
384 switch (port->iotype) {
385 case UPIO_MEM32:
386 return readl(port->membase + off);
387 case UPIO_MEM32BE:
388 return ioread32be(port->membase + off);
389 default:
390 return 0;
391 }
392}
393
394static inline void lpuart32_write(struct uart_port *port, u32 val,
395 u32 off)
396{
397 switch (port->iotype) {
398 case UPIO_MEM32:
399 writel(val, port->membase + off);
400 break;
401 case UPIO_MEM32BE:
402 iowrite32be(val, port->membase + off);
403 break;
404 }
405}
406
407static int __lpuart_enable_clks(struct lpuart_port *sport, bool is_en)
408{
409 int ret = 0;
410
411 if (is_en) {
412 ret = clk_prepare_enable(sport->ipg_clk);
413 if (ret)
414 return ret;
415
416 ret = clk_prepare_enable(sport->baud_clk);
417 if (ret) {
418 clk_disable_unprepare(sport->ipg_clk);
419 return ret;
420 }
421 } else {
422 clk_disable_unprepare(sport->baud_clk);
423 clk_disable_unprepare(sport->ipg_clk);
424 }
425
426 return 0;
427}
428
429static unsigned int lpuart_get_baud_clk_rate(struct lpuart_port *sport)
430{
431 if (is_imx8qxp_lpuart(sport))
432 return clk_get_rate(sport->baud_clk);
433
434 return clk_get_rate(sport->ipg_clk);
435}
436
437#define lpuart_enable_clks(x) __lpuart_enable_clks(x, true)
438#define lpuart_disable_clks(x) __lpuart_enable_clks(x, false)
439
440static void lpuart_stop_tx(struct uart_port *port)
441{
442 unsigned char temp;
443
444 temp = readb(port->membase + UARTCR2);
445 temp &= ~(UARTCR2_TIE | UARTCR2_TCIE);
446 writeb(temp, port->membase + UARTCR2);
447}
448
449static void lpuart32_stop_tx(struct uart_port *port)
450{
451 unsigned long temp;
452
453 temp = lpuart32_read(port, UARTCTRL);
454 temp &= ~(UARTCTRL_TIE | UARTCTRL_TCIE);
455 lpuart32_write(port, temp, UARTCTRL);
456}
457
458static void lpuart_stop_rx(struct uart_port *port)
459{
460 unsigned char temp;
461
462 temp = readb(port->membase + UARTCR2);
463 writeb(temp & ~UARTCR2_RE, port->membase + UARTCR2);
464}
465
466static void lpuart32_stop_rx(struct uart_port *port)
467{
468 unsigned long temp;
469
470 temp = lpuart32_read(port, UARTCTRL);
471 lpuart32_write(port, temp & ~UARTCTRL_RE, UARTCTRL);
472}
473
474static void lpuart_dma_tx(struct lpuart_port *sport)
475{
476 struct circ_buf *xmit = &sport->port.state->xmit;
477 struct scatterlist *sgl = sport->tx_sgl;
478 struct device *dev = sport->port.dev;
479 struct dma_chan *chan = sport->dma_tx_chan;
480 int ret;
481
482 if (sport->dma_tx_in_progress)
483 return;
484
485 sport->dma_tx_bytes = uart_circ_chars_pending(xmit);
486
487 if (xmit->tail < xmit->head || xmit->head == 0) {
488 sport->dma_tx_nents = 1;
489 sg_init_one(sgl, xmit->buf + xmit->tail, sport->dma_tx_bytes);
490 } else {
491 sport->dma_tx_nents = 2;
492 sg_init_table(sgl, 2);
493 sg_set_buf(sgl, xmit->buf + xmit->tail,
494 UART_XMIT_SIZE - xmit->tail);
495 sg_set_buf(sgl + 1, xmit->buf, xmit->head);
496 }
497
498 ret = dma_map_sg(chan->device->dev, sgl, sport->dma_tx_nents,
499 DMA_TO_DEVICE);
500 if (!ret) {
501 dev_err(dev, "DMA mapping error for TX.\n");
502 return;
503 }
504
505 sport->dma_tx_desc = dmaengine_prep_slave_sg(chan, sgl,
506 ret, DMA_MEM_TO_DEV,
507 DMA_PREP_INTERRUPT);
508 if (!sport->dma_tx_desc) {
509 dma_unmap_sg(chan->device->dev, sgl, sport->dma_tx_nents,
510 DMA_TO_DEVICE);
511 dev_err(dev, "Cannot prepare TX slave DMA!\n");
512 return;
513 }
514
515 sport->dma_tx_desc->callback = lpuart_dma_tx_complete;
516 sport->dma_tx_desc->callback_param = sport;
517 sport->dma_tx_in_progress = true;
518 sport->dma_tx_cookie = dmaengine_submit(sport->dma_tx_desc);
519 dma_async_issue_pending(chan);
520}
521
522static bool lpuart_stopped_or_empty(struct uart_port *port)
523{
524 return uart_circ_empty(&port->state->xmit) || uart_tx_stopped(port);
525}
526
527static void lpuart_dma_tx_complete(void *arg)
528{
529 struct lpuart_port *sport = arg;
530 struct scatterlist *sgl = &sport->tx_sgl[0];
531 struct circ_buf *xmit = &sport->port.state->xmit;
532 struct dma_chan *chan = sport->dma_tx_chan;
533 unsigned long flags;
534
535 uart_port_lock_irqsave(&sport->port, &flags);
536 if (!sport->dma_tx_in_progress) {
537 uart_port_unlock_irqrestore(&sport->port, flags);
538 return;
539 }
540
541 dma_unmap_sg(chan->device->dev, sgl, sport->dma_tx_nents,
542 DMA_TO_DEVICE);
543
544 uart_xmit_advance(&sport->port, sport->dma_tx_bytes);
545 sport->dma_tx_in_progress = false;
546 uart_port_unlock_irqrestore(&sport->port, flags);
547
548 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
549 uart_write_wakeup(&sport->port);
550
551 if (waitqueue_active(&sport->dma_wait)) {
552 wake_up(&sport->dma_wait);
553 return;
554 }
555
556 uart_port_lock_irqsave(&sport->port, &flags);
557
558 if (!lpuart_stopped_or_empty(&sport->port))
559 lpuart_dma_tx(sport);
560
561 uart_port_unlock_irqrestore(&sport->port, flags);
562}
563
564static dma_addr_t lpuart_dma_datareg_addr(struct lpuart_port *sport)
565{
566 switch (sport->port.iotype) {
567 case UPIO_MEM32:
568 return sport->port.mapbase + UARTDATA;
569 case UPIO_MEM32BE:
570 return sport->port.mapbase + UARTDATA + sizeof(u32) - 1;
571 }
572 return sport->port.mapbase + UARTDR;
573}
574
575static int lpuart_dma_tx_request(struct uart_port *port)
576{
577 struct lpuart_port *sport = container_of(port,
578 struct lpuart_port, port);
579 struct dma_slave_config dma_tx_sconfig = {};
580 int ret;
581
582 dma_tx_sconfig.dst_addr = lpuart_dma_datareg_addr(sport);
583 dma_tx_sconfig.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
584 dma_tx_sconfig.dst_maxburst = 1;
585 dma_tx_sconfig.direction = DMA_MEM_TO_DEV;
586 ret = dmaengine_slave_config(sport->dma_tx_chan, &dma_tx_sconfig);
587
588 if (ret) {
589 dev_err(sport->port.dev,
590 "DMA slave config failed, err = %d\n", ret);
591 return ret;
592 }
593
594 return 0;
595}
596
597static bool lpuart_is_32(struct lpuart_port *sport)
598{
599 return sport->port.iotype == UPIO_MEM32 ||
600 sport->port.iotype == UPIO_MEM32BE;
601}
602
603static void lpuart_flush_buffer(struct uart_port *port)
604{
605 struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
606 struct dma_chan *chan = sport->dma_tx_chan;
607 u32 val;
608
609 if (sport->lpuart_dma_tx_use) {
610 if (sport->dma_tx_in_progress) {
611 dma_unmap_sg(chan->device->dev, &sport->tx_sgl[0],
612 sport->dma_tx_nents, DMA_TO_DEVICE);
613 sport->dma_tx_in_progress = false;
614 }
615 dmaengine_terminate_async(chan);
616 }
617
618 if (lpuart_is_32(sport)) {
619 val = lpuart32_read(&sport->port, UARTFIFO);
620 val |= UARTFIFO_TXFLUSH | UARTFIFO_RXFLUSH;
621 lpuart32_write(&sport->port, val, UARTFIFO);
622 } else {
623 val = readb(sport->port.membase + UARTCFIFO);
624 val |= UARTCFIFO_TXFLUSH | UARTCFIFO_RXFLUSH;
625 writeb(val, sport->port.membase + UARTCFIFO);
626 }
627}
628
629static void lpuart_wait_bit_set(struct uart_port *port, unsigned int offset,
630 u8 bit)
631{
632 while (!(readb(port->membase + offset) & bit))
633 cpu_relax();
634}
635
636static void lpuart32_wait_bit_set(struct uart_port *port, unsigned int offset,
637 u32 bit)
638{
639 while (!(lpuart32_read(port, offset) & bit))
640 cpu_relax();
641}
642
643#if defined(CONFIG_CONSOLE_POLL)
644
645static int lpuart_poll_init(struct uart_port *port)
646{
647 struct lpuart_port *sport = container_of(port,
648 struct lpuart_port, port);
649 unsigned long flags;
650 unsigned char temp;
651
652 sport->port.fifosize = 0;
653
654 uart_port_lock_irqsave(&sport->port, &flags);
655 /* Disable Rx & Tx */
656 writeb(0, sport->port.membase + UARTCR2);
657
658 temp = readb(sport->port.membase + UARTPFIFO);
659 /* Enable Rx and Tx FIFO */
660 writeb(temp | UARTPFIFO_RXFE | UARTPFIFO_TXFE,
661 sport->port.membase + UARTPFIFO);
662
663 /* flush Tx and Rx FIFO */
664 writeb(UARTCFIFO_TXFLUSH | UARTCFIFO_RXFLUSH,
665 sport->port.membase + UARTCFIFO);
666
667 /* explicitly clear RDRF */
668 if (readb(sport->port.membase + UARTSR1) & UARTSR1_RDRF) {
669 readb(sport->port.membase + UARTDR);
670 writeb(UARTSFIFO_RXUF, sport->port.membase + UARTSFIFO);
671 }
672
673 writeb(0, sport->port.membase + UARTTWFIFO);
674 writeb(1, sport->port.membase + UARTRWFIFO);
675
676 /* Enable Rx and Tx */
677 writeb(UARTCR2_RE | UARTCR2_TE, sport->port.membase + UARTCR2);
678 uart_port_unlock_irqrestore(&sport->port, flags);
679
680 return 0;
681}
682
683static void lpuart_poll_put_char(struct uart_port *port, unsigned char c)
684{
685 /* drain */
686 lpuart_wait_bit_set(port, UARTSR1, UARTSR1_TDRE);
687 writeb(c, port->membase + UARTDR);
688}
689
690static int lpuart_poll_get_char(struct uart_port *port)
691{
692 if (!(readb(port->membase + UARTSR1) & UARTSR1_RDRF))
693 return NO_POLL_CHAR;
694
695 return readb(port->membase + UARTDR);
696}
697
698static int lpuart32_poll_init(struct uart_port *port)
699{
700 unsigned long flags;
701 struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
702 u32 temp;
703
704 sport->port.fifosize = 0;
705
706 uart_port_lock_irqsave(&sport->port, &flags);
707
708 /* Disable Rx & Tx */
709 lpuart32_write(&sport->port, 0, UARTCTRL);
710
711 temp = lpuart32_read(&sport->port, UARTFIFO);
712
713 /* Enable Rx and Tx FIFO */
714 lpuart32_write(&sport->port, temp | UARTFIFO_RXFE | UARTFIFO_TXFE, UARTFIFO);
715
716 /* flush Tx and Rx FIFO */
717 lpuart32_write(&sport->port, UARTFIFO_TXFLUSH | UARTFIFO_RXFLUSH, UARTFIFO);
718
719 /* explicitly clear RDRF */
720 if (lpuart32_read(&sport->port, UARTSTAT) & UARTSTAT_RDRF) {
721 lpuart32_read(&sport->port, UARTDATA);
722 lpuart32_write(&sport->port, UARTFIFO_RXUF, UARTFIFO);
723 }
724
725 /* Enable Rx and Tx */
726 lpuart32_write(&sport->port, UARTCTRL_RE | UARTCTRL_TE, UARTCTRL);
727 uart_port_unlock_irqrestore(&sport->port, flags);
728
729 return 0;
730}
731
732static void lpuart32_poll_put_char(struct uart_port *port, unsigned char c)
733{
734 lpuart32_wait_bit_set(port, UARTSTAT, UARTSTAT_TDRE);
735 lpuart32_write(port, c, UARTDATA);
736}
737
738static int lpuart32_poll_get_char(struct uart_port *port)
739{
740 if (!(lpuart32_read(port, UARTWATER) >> UARTWATER_RXCNT_OFF))
741 return NO_POLL_CHAR;
742
743 return lpuart32_read(port, UARTDATA);
744}
745#endif
746
747static inline void lpuart_transmit_buffer(struct lpuart_port *sport)
748{
749 struct uart_port *port = &sport->port;
750 u8 ch;
751
752 uart_port_tx(port, ch,
753 readb(port->membase + UARTTCFIFO) < sport->txfifo_size,
754 writeb(ch, port->membase + UARTDR));
755}
756
757static inline void lpuart32_transmit_buffer(struct lpuart_port *sport)
758{
759 struct circ_buf *xmit = &sport->port.state->xmit;
760 unsigned long txcnt;
761
762 if (sport->port.x_char) {
763 lpuart32_write(&sport->port, sport->port.x_char, UARTDATA);
764 sport->port.icount.tx++;
765 sport->port.x_char = 0;
766 return;
767 }
768
769 if (lpuart_stopped_or_empty(&sport->port)) {
770 lpuart32_stop_tx(&sport->port);
771 return;
772 }
773
774 txcnt = lpuart32_read(&sport->port, UARTWATER);
775 txcnt = txcnt >> UARTWATER_TXCNT_OFF;
776 txcnt &= UARTWATER_COUNT_MASK;
777 while (!uart_circ_empty(xmit) && (txcnt < sport->txfifo_size)) {
778 lpuart32_write(&sport->port, xmit->buf[xmit->tail], UARTDATA);
779 uart_xmit_advance(&sport->port, 1);
780 txcnt = lpuart32_read(&sport->port, UARTWATER);
781 txcnt = txcnt >> UARTWATER_TXCNT_OFF;
782 txcnt &= UARTWATER_COUNT_MASK;
783 }
784
785 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
786 uart_write_wakeup(&sport->port);
787
788 if (uart_circ_empty(xmit))
789 lpuart32_stop_tx(&sport->port);
790}
791
792static void lpuart_start_tx(struct uart_port *port)
793{
794 struct lpuart_port *sport = container_of(port,
795 struct lpuart_port, port);
796 unsigned char temp;
797
798 temp = readb(port->membase + UARTCR2);
799 writeb(temp | UARTCR2_TIE, port->membase + UARTCR2);
800
801 if (sport->lpuart_dma_tx_use) {
802 if (!lpuart_stopped_or_empty(port))
803 lpuart_dma_tx(sport);
804 } else {
805 if (readb(port->membase + UARTSR1) & UARTSR1_TDRE)
806 lpuart_transmit_buffer(sport);
807 }
808}
809
810static void lpuart32_start_tx(struct uart_port *port)
811{
812 struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
813 unsigned long temp;
814
815 if (sport->lpuart_dma_tx_use) {
816 if (!lpuart_stopped_or_empty(port))
817 lpuart_dma_tx(sport);
818 } else {
819 temp = lpuart32_read(port, UARTCTRL);
820 lpuart32_write(port, temp | UARTCTRL_TIE, UARTCTRL);
821
822 if (lpuart32_read(port, UARTSTAT) & UARTSTAT_TDRE)
823 lpuart32_transmit_buffer(sport);
824 }
825}
826
827static void
828lpuart_uart_pm(struct uart_port *port, unsigned int state, unsigned int oldstate)
829{
830 switch (state) {
831 case UART_PM_STATE_OFF:
832 pm_runtime_mark_last_busy(port->dev);
833 pm_runtime_put_autosuspend(port->dev);
834 break;
835 default:
836 pm_runtime_get_sync(port->dev);
837 break;
838 }
839}
840
841/* return TIOCSER_TEMT when transmitter is not busy */
842static unsigned int lpuart_tx_empty(struct uart_port *port)
843{
844 struct lpuart_port *sport = container_of(port,
845 struct lpuart_port, port);
846 unsigned char sr1 = readb(port->membase + UARTSR1);
847 unsigned char sfifo = readb(port->membase + UARTSFIFO);
848
849 if (sport->dma_tx_in_progress)
850 return 0;
851
852 if (sr1 & UARTSR1_TC && sfifo & UARTSFIFO_TXEMPT)
853 return TIOCSER_TEMT;
854
855 return 0;
856}
857
858static unsigned int lpuart32_tx_empty(struct uart_port *port)
859{
860 struct lpuart_port *sport = container_of(port,
861 struct lpuart_port, port);
862 unsigned long stat = lpuart32_read(port, UARTSTAT);
863 unsigned long sfifo = lpuart32_read(port, UARTFIFO);
864 unsigned long ctrl = lpuart32_read(port, UARTCTRL);
865
866 if (sport->dma_tx_in_progress)
867 return 0;
868
869 /*
870 * LPUART Transmission Complete Flag may never be set while queuing a break
871 * character, so avoid checking for transmission complete when UARTCTRL_SBK
872 * is asserted.
873 */
874 if ((stat & UARTSTAT_TC && sfifo & UARTFIFO_TXEMPT) || ctrl & UARTCTRL_SBK)
875 return TIOCSER_TEMT;
876
877 return 0;
878}
879
880static void lpuart_txint(struct lpuart_port *sport)
881{
882 uart_port_lock(&sport->port);
883 lpuart_transmit_buffer(sport);
884 uart_port_unlock(&sport->port);
885}
886
887static void lpuart_rxint(struct lpuart_port *sport)
888{
889 unsigned int flg, ignored = 0, overrun = 0;
890 struct tty_port *port = &sport->port.state->port;
891 unsigned char rx, sr;
892
893 uart_port_lock(&sport->port);
894
895 while (!(readb(sport->port.membase + UARTSFIFO) & UARTSFIFO_RXEMPT)) {
896 flg = TTY_NORMAL;
897 sport->port.icount.rx++;
898 /*
899 * to clear the FE, OR, NF, FE, PE flags,
900 * read SR1 then read DR
901 */
902 sr = readb(sport->port.membase + UARTSR1);
903 rx = readb(sport->port.membase + UARTDR);
904
905 if (uart_prepare_sysrq_char(&sport->port, rx))
906 continue;
907
908 if (sr & (UARTSR1_PE | UARTSR1_OR | UARTSR1_FE)) {
909 if (sr & UARTSR1_PE)
910 sport->port.icount.parity++;
911 else if (sr & UARTSR1_FE)
912 sport->port.icount.frame++;
913
914 if (sr & UARTSR1_OR)
915 overrun++;
916
917 if (sr & sport->port.ignore_status_mask) {
918 if (++ignored > 100)
919 goto out;
920 continue;
921 }
922
923 sr &= sport->port.read_status_mask;
924
925 if (sr & UARTSR1_PE)
926 flg = TTY_PARITY;
927 else if (sr & UARTSR1_FE)
928 flg = TTY_FRAME;
929
930 if (sr & UARTSR1_OR)
931 flg = TTY_OVERRUN;
932
933 sport->port.sysrq = 0;
934 }
935
936 if (tty_insert_flip_char(port, rx, flg) == 0)
937 sport->port.icount.buf_overrun++;
938 }
939
940out:
941 if (overrun) {
942 sport->port.icount.overrun += overrun;
943
944 /*
945 * Overruns cause FIFO pointers to become missaligned.
946 * Flushing the receive FIFO reinitializes the pointers.
947 */
948 writeb(UARTCFIFO_RXFLUSH, sport->port.membase + UARTCFIFO);
949 writeb(UARTSFIFO_RXOF, sport->port.membase + UARTSFIFO);
950 }
951
952 uart_unlock_and_check_sysrq(&sport->port);
953
954 tty_flip_buffer_push(port);
955}
956
957static void lpuart32_txint(struct lpuart_port *sport)
958{
959 uart_port_lock(&sport->port);
960 lpuart32_transmit_buffer(sport);
961 uart_port_unlock(&sport->port);
962}
963
964static void lpuart32_rxint(struct lpuart_port *sport)
965{
966 unsigned int flg, ignored = 0;
967 struct tty_port *port = &sport->port.state->port;
968 unsigned long rx, sr;
969 bool is_break;
970
971 uart_port_lock(&sport->port);
972
973 while (!(lpuart32_read(&sport->port, UARTFIFO) & UARTFIFO_RXEMPT)) {
974 flg = TTY_NORMAL;
975 sport->port.icount.rx++;
976 /*
977 * to clear the FE, OR, NF, FE, PE flags,
978 * read STAT then read DATA reg
979 */
980 sr = lpuart32_read(&sport->port, UARTSTAT);
981 rx = lpuart32_read(&sport->port, UARTDATA);
982 rx &= UARTDATA_MASK;
983
984 /*
985 * The LPUART can't distinguish between a break and a framing error,
986 * thus we assume it is a break if the received data is zero.
987 */
988 is_break = (sr & UARTSTAT_FE) && !rx;
989
990 if (is_break && uart_handle_break(&sport->port))
991 continue;
992
993 if (uart_prepare_sysrq_char(&sport->port, rx))
994 continue;
995
996 if (sr & (UARTSTAT_PE | UARTSTAT_OR | UARTSTAT_FE)) {
997 if (sr & UARTSTAT_PE) {
998 sport->port.icount.parity++;
999 } else if (sr & UARTSTAT_FE) {
1000 if (is_break)
1001 sport->port.icount.brk++;
1002 else
1003 sport->port.icount.frame++;
1004 }
1005
1006 if (sr & UARTSTAT_OR)
1007 sport->port.icount.overrun++;
1008
1009 if (sr & sport->port.ignore_status_mask) {
1010 if (++ignored > 100)
1011 goto out;
1012 continue;
1013 }
1014
1015 sr &= sport->port.read_status_mask;
1016
1017 if (sr & UARTSTAT_PE) {
1018 flg = TTY_PARITY;
1019 } else if (sr & UARTSTAT_FE) {
1020 if (is_break)
1021 flg = TTY_BREAK;
1022 else
1023 flg = TTY_FRAME;
1024 }
1025
1026 if (sr & UARTSTAT_OR)
1027 flg = TTY_OVERRUN;
1028 }
1029
1030 if (sport->is_cs7)
1031 rx &= 0x7F;
1032
1033 if (tty_insert_flip_char(port, rx, flg) == 0)
1034 sport->port.icount.buf_overrun++;
1035 }
1036
1037out:
1038 uart_unlock_and_check_sysrq(&sport->port);
1039
1040 tty_flip_buffer_push(port);
1041}
1042
1043static irqreturn_t lpuart_int(int irq, void *dev_id)
1044{
1045 struct lpuart_port *sport = dev_id;
1046 unsigned char sts;
1047
1048 sts = readb(sport->port.membase + UARTSR1);
1049
1050 /* SysRq, using dma, check for linebreak by framing err. */
1051 if (sts & UARTSR1_FE && sport->lpuart_dma_rx_use) {
1052 readb(sport->port.membase + UARTDR);
1053 uart_handle_break(&sport->port);
1054 /* linebreak produces some garbage, removing it */
1055 writeb(UARTCFIFO_RXFLUSH, sport->port.membase + UARTCFIFO);
1056 return IRQ_HANDLED;
1057 }
1058
1059 if (sts & UARTSR1_RDRF && !sport->lpuart_dma_rx_use)
1060 lpuart_rxint(sport);
1061
1062 if (sts & UARTSR1_TDRE && !sport->lpuart_dma_tx_use)
1063 lpuart_txint(sport);
1064
1065 return IRQ_HANDLED;
1066}
1067
1068static inline void lpuart_handle_sysrq_chars(struct uart_port *port,
1069 unsigned char *p, int count)
1070{
1071 while (count--) {
1072 if (*p && uart_handle_sysrq_char(port, *p))
1073 return;
1074 p++;
1075 }
1076}
1077
1078static void lpuart_handle_sysrq(struct lpuart_port *sport)
1079{
1080 struct circ_buf *ring = &sport->rx_ring;
1081 int count;
1082
1083 if (ring->head < ring->tail) {
1084 count = sport->rx_sgl.length - ring->tail;
1085 lpuart_handle_sysrq_chars(&sport->port,
1086 ring->buf + ring->tail, count);
1087 ring->tail = 0;
1088 }
1089
1090 if (ring->head > ring->tail) {
1091 count = ring->head - ring->tail;
1092 lpuart_handle_sysrq_chars(&sport->port,
1093 ring->buf + ring->tail, count);
1094 ring->tail = ring->head;
1095 }
1096}
1097
1098static int lpuart_tty_insert_flip_string(struct tty_port *port,
1099 unsigned char *chars, size_t size, bool is_cs7)
1100{
1101 int i;
1102
1103 if (is_cs7)
1104 for (i = 0; i < size; i++)
1105 chars[i] &= 0x7F;
1106 return tty_insert_flip_string(port, chars, size);
1107}
1108
1109static void lpuart_copy_rx_to_tty(struct lpuart_port *sport)
1110{
1111 struct tty_port *port = &sport->port.state->port;
1112 struct dma_tx_state state;
1113 enum dma_status dmastat;
1114 struct dma_chan *chan = sport->dma_rx_chan;
1115 struct circ_buf *ring = &sport->rx_ring;
1116 unsigned long flags;
1117 int count, copied;
1118
1119 if (lpuart_is_32(sport)) {
1120 unsigned long sr = lpuart32_read(&sport->port, UARTSTAT);
1121
1122 if (sr & (UARTSTAT_PE | UARTSTAT_FE)) {
1123 /* Clear the error flags */
1124 lpuart32_write(&sport->port, sr, UARTSTAT);
1125
1126 if (sr & UARTSTAT_PE)
1127 sport->port.icount.parity++;
1128 else if (sr & UARTSTAT_FE)
1129 sport->port.icount.frame++;
1130 }
1131 } else {
1132 unsigned char sr = readb(sport->port.membase + UARTSR1);
1133
1134 if (sr & (UARTSR1_PE | UARTSR1_FE)) {
1135 unsigned char cr2;
1136
1137 /* Disable receiver during this operation... */
1138 cr2 = readb(sport->port.membase + UARTCR2);
1139 cr2 &= ~UARTCR2_RE;
1140 writeb(cr2, sport->port.membase + UARTCR2);
1141
1142 /* Read DR to clear the error flags */
1143 readb(sport->port.membase + UARTDR);
1144
1145 if (sr & UARTSR1_PE)
1146 sport->port.icount.parity++;
1147 else if (sr & UARTSR1_FE)
1148 sport->port.icount.frame++;
1149 /*
1150 * At this point parity/framing error is
1151 * cleared However, since the DMA already read
1152 * the data register and we had to read it
1153 * again after reading the status register to
1154 * properly clear the flags, the FIFO actually
1155 * underflowed... This requires a clearing of
1156 * the FIFO...
1157 */
1158 if (readb(sport->port.membase + UARTSFIFO) &
1159 UARTSFIFO_RXUF) {
1160 writeb(UARTSFIFO_RXUF,
1161 sport->port.membase + UARTSFIFO);
1162 writeb(UARTCFIFO_RXFLUSH,
1163 sport->port.membase + UARTCFIFO);
1164 }
1165
1166 cr2 |= UARTCR2_RE;
1167 writeb(cr2, sport->port.membase + UARTCR2);
1168 }
1169 }
1170
1171 async_tx_ack(sport->dma_rx_desc);
1172
1173 uart_port_lock_irqsave(&sport->port, &flags);
1174
1175 dmastat = dmaengine_tx_status(chan, sport->dma_rx_cookie, &state);
1176 if (dmastat == DMA_ERROR) {
1177 dev_err(sport->port.dev, "Rx DMA transfer failed!\n");
1178 uart_port_unlock_irqrestore(&sport->port, flags);
1179 return;
1180 }
1181
1182 /* CPU claims ownership of RX DMA buffer */
1183 dma_sync_sg_for_cpu(chan->device->dev, &sport->rx_sgl, 1,
1184 DMA_FROM_DEVICE);
1185
1186 /*
1187 * ring->head points to the end of data already written by the DMA.
1188 * ring->tail points to the beginning of data to be read by the
1189 * framework.
1190 * The current transfer size should not be larger than the dma buffer
1191 * length.
1192 */
1193 ring->head = sport->rx_sgl.length - state.residue;
1194 BUG_ON(ring->head > sport->rx_sgl.length);
1195
1196 /*
1197 * Silent handling of keys pressed in the sysrq timeframe
1198 */
1199 if (sport->port.sysrq) {
1200 lpuart_handle_sysrq(sport);
1201 goto exit;
1202 }
1203
1204 /*
1205 * At this point ring->head may point to the first byte right after the
1206 * last byte of the dma buffer:
1207 * 0 <= ring->head <= sport->rx_sgl.length
1208 *
1209 * However ring->tail must always points inside the dma buffer:
1210 * 0 <= ring->tail <= sport->rx_sgl.length - 1
1211 *
1212 * Since we use a ring buffer, we have to handle the case
1213 * where head is lower than tail. In such a case, we first read from
1214 * tail to the end of the buffer then reset tail.
1215 */
1216 if (ring->head < ring->tail) {
1217 count = sport->rx_sgl.length - ring->tail;
1218
1219 copied = lpuart_tty_insert_flip_string(port, ring->buf + ring->tail,
1220 count, sport->is_cs7);
1221 if (copied != count)
1222 sport->port.icount.buf_overrun++;
1223 ring->tail = 0;
1224 sport->port.icount.rx += copied;
1225 }
1226
1227 /* Finally we read data from tail to head */
1228 if (ring->tail < ring->head) {
1229 count = ring->head - ring->tail;
1230 copied = lpuart_tty_insert_flip_string(port, ring->buf + ring->tail,
1231 count, sport->is_cs7);
1232 if (copied != count)
1233 sport->port.icount.buf_overrun++;
1234 /* Wrap ring->head if needed */
1235 if (ring->head >= sport->rx_sgl.length)
1236 ring->head = 0;
1237 ring->tail = ring->head;
1238 sport->port.icount.rx += copied;
1239 }
1240
1241 sport->last_residue = state.residue;
1242
1243exit:
1244 dma_sync_sg_for_device(chan->device->dev, &sport->rx_sgl, 1,
1245 DMA_FROM_DEVICE);
1246
1247 uart_port_unlock_irqrestore(&sport->port, flags);
1248
1249 tty_flip_buffer_push(port);
1250 if (!sport->dma_idle_int)
1251 mod_timer(&sport->lpuart_timer, jiffies + sport->dma_rx_timeout);
1252}
1253
1254static void lpuart_dma_rx_complete(void *arg)
1255{
1256 struct lpuart_port *sport = arg;
1257
1258 lpuart_copy_rx_to_tty(sport);
1259}
1260
1261static void lpuart32_dma_idleint(struct lpuart_port *sport)
1262{
1263 enum dma_status dmastat;
1264 struct dma_chan *chan = sport->dma_rx_chan;
1265 struct circ_buf *ring = &sport->rx_ring;
1266 struct dma_tx_state state;
1267 int count = 0;
1268
1269 dmastat = dmaengine_tx_status(chan, sport->dma_rx_cookie, &state);
1270 if (dmastat == DMA_ERROR) {
1271 dev_err(sport->port.dev, "Rx DMA transfer failed!\n");
1272 return;
1273 }
1274
1275 ring->head = sport->rx_sgl.length - state.residue;
1276 count = CIRC_CNT(ring->head, ring->tail, sport->rx_sgl.length);
1277
1278 /* Check if new data received before copying */
1279 if (count)
1280 lpuart_copy_rx_to_tty(sport);
1281}
1282
1283static irqreturn_t lpuart32_int(int irq, void *dev_id)
1284{
1285 struct lpuart_port *sport = dev_id;
1286 unsigned long sts, rxcount;
1287
1288 sts = lpuart32_read(&sport->port, UARTSTAT);
1289 rxcount = lpuart32_read(&sport->port, UARTWATER);
1290 rxcount = rxcount >> UARTWATER_RXCNT_OFF;
1291
1292 if ((sts & UARTSTAT_RDRF || rxcount > 0) && !sport->lpuart_dma_rx_use)
1293 lpuart32_rxint(sport);
1294
1295 if ((sts & UARTSTAT_TDRE) && !sport->lpuart_dma_tx_use)
1296 lpuart32_txint(sport);
1297
1298 if ((sts & UARTSTAT_IDLE) && sport->lpuart_dma_rx_use && sport->dma_idle_int)
1299 lpuart32_dma_idleint(sport);
1300
1301 lpuart32_write(&sport->port, sts, UARTSTAT);
1302 return IRQ_HANDLED;
1303}
1304
1305/*
1306 * Timer function to simulate the hardware EOP (End Of Package) event.
1307 * The timer callback is to check for new RX data and copy to TTY buffer.
1308 * If no new data are received since last interval, the EOP condition is
1309 * met, complete the DMA transfer by copying the data. Otherwise, just
1310 * restart timer.
1311 */
1312static void lpuart_timer_func(struct timer_list *t)
1313{
1314 struct lpuart_port *sport = from_timer(sport, t, lpuart_timer);
1315 enum dma_status dmastat;
1316 struct dma_chan *chan = sport->dma_rx_chan;
1317 struct circ_buf *ring = &sport->rx_ring;
1318 struct dma_tx_state state;
1319 unsigned long flags;
1320 int count;
1321
1322 dmastat = dmaengine_tx_status(chan, sport->dma_rx_cookie, &state);
1323 if (dmastat == DMA_ERROR) {
1324 dev_err(sport->port.dev, "Rx DMA transfer failed!\n");
1325 return;
1326 }
1327
1328 ring->head = sport->rx_sgl.length - state.residue;
1329 count = CIRC_CNT(ring->head, ring->tail, sport->rx_sgl.length);
1330
1331 /* Check if new data received before copying */
1332 if ((count != 0) && (sport->last_residue == state.residue))
1333 lpuart_copy_rx_to_tty(sport);
1334 else
1335 mod_timer(&sport->lpuart_timer,
1336 jiffies + sport->dma_rx_timeout);
1337
1338 if (uart_port_trylock_irqsave(&sport->port, &flags)) {
1339 sport->last_residue = state.residue;
1340 uart_port_unlock_irqrestore(&sport->port, flags);
1341 }
1342}
1343
1344static inline int lpuart_start_rx_dma(struct lpuart_port *sport)
1345{
1346 struct dma_slave_config dma_rx_sconfig = {};
1347 struct circ_buf *ring = &sport->rx_ring;
1348 int ret, nent;
1349 struct tty_port *port = &sport->port.state->port;
1350 struct tty_struct *tty = port->tty;
1351 struct ktermios *termios = &tty->termios;
1352 struct dma_chan *chan = sport->dma_rx_chan;
1353 unsigned int bits = tty_get_frame_size(termios->c_cflag);
1354 unsigned int baud = tty_get_baud_rate(tty);
1355
1356 /*
1357 * Calculate length of one DMA buffer size to keep latency below
1358 * 10ms at any baud rate.
1359 */
1360 sport->rx_dma_rng_buf_len = (DMA_RX_TIMEOUT * baud / bits / 1000) * 2;
1361 sport->rx_dma_rng_buf_len = (1 << fls(sport->rx_dma_rng_buf_len));
1362 sport->rx_dma_rng_buf_len = max_t(int,
1363 sport->rxfifo_size * 2,
1364 sport->rx_dma_rng_buf_len);
1365 /*
1366 * Keep this condition check in case rxfifo_size is unavailable
1367 * for some SoCs.
1368 */
1369 if (sport->rx_dma_rng_buf_len < 16)
1370 sport->rx_dma_rng_buf_len = 16;
1371
1372 sport->last_residue = 0;
1373 sport->dma_rx_timeout = max(nsecs_to_jiffies(
1374 sport->port.frame_time * DMA_RX_IDLE_CHARS), 1UL);
1375
1376 ring->buf = kzalloc(sport->rx_dma_rng_buf_len, GFP_ATOMIC);
1377 if (!ring->buf)
1378 return -ENOMEM;
1379
1380 sg_init_one(&sport->rx_sgl, ring->buf, sport->rx_dma_rng_buf_len);
1381 nent = dma_map_sg(chan->device->dev, &sport->rx_sgl, 1,
1382 DMA_FROM_DEVICE);
1383
1384 if (!nent) {
1385 dev_err(sport->port.dev, "DMA Rx mapping error\n");
1386 return -EINVAL;
1387 }
1388
1389 dma_rx_sconfig.src_addr = lpuart_dma_datareg_addr(sport);
1390 dma_rx_sconfig.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1391 dma_rx_sconfig.src_maxburst = 1;
1392 dma_rx_sconfig.direction = DMA_DEV_TO_MEM;
1393 ret = dmaengine_slave_config(chan, &dma_rx_sconfig);
1394
1395 if (ret < 0) {
1396 dev_err(sport->port.dev,
1397 "DMA Rx slave config failed, err = %d\n", ret);
1398 return ret;
1399 }
1400
1401 sport->dma_rx_desc = dmaengine_prep_dma_cyclic(chan,
1402 sg_dma_address(&sport->rx_sgl),
1403 sport->rx_sgl.length,
1404 sport->rx_sgl.length / 2,
1405 DMA_DEV_TO_MEM,
1406 DMA_PREP_INTERRUPT);
1407 if (!sport->dma_rx_desc) {
1408 dev_err(sport->port.dev, "Cannot prepare cyclic DMA\n");
1409 return -EFAULT;
1410 }
1411
1412 sport->dma_rx_desc->callback = lpuart_dma_rx_complete;
1413 sport->dma_rx_desc->callback_param = sport;
1414 sport->dma_rx_cookie = dmaengine_submit(sport->dma_rx_desc);
1415 dma_async_issue_pending(chan);
1416
1417 if (lpuart_is_32(sport)) {
1418 unsigned long temp = lpuart32_read(&sport->port, UARTBAUD);
1419
1420 lpuart32_write(&sport->port, temp | UARTBAUD_RDMAE, UARTBAUD);
1421
1422 if (sport->dma_idle_int) {
1423 unsigned long ctrl = lpuart32_read(&sport->port, UARTCTRL);
1424
1425 lpuart32_write(&sport->port, ctrl | UARTCTRL_ILIE, UARTCTRL);
1426 }
1427 } else {
1428 writeb(readb(sport->port.membase + UARTCR5) | UARTCR5_RDMAS,
1429 sport->port.membase + UARTCR5);
1430 }
1431
1432 return 0;
1433}
1434
1435static void lpuart_dma_rx_free(struct uart_port *port)
1436{
1437 struct lpuart_port *sport = container_of(port,
1438 struct lpuart_port, port);
1439 struct dma_chan *chan = sport->dma_rx_chan;
1440
1441 dmaengine_terminate_sync(chan);
1442 if (!sport->dma_idle_int)
1443 del_timer_sync(&sport->lpuart_timer);
1444
1445 dma_unmap_sg(chan->device->dev, &sport->rx_sgl, 1, DMA_FROM_DEVICE);
1446 kfree(sport->rx_ring.buf);
1447 sport->rx_ring.tail = 0;
1448 sport->rx_ring.head = 0;
1449 sport->dma_rx_desc = NULL;
1450 sport->dma_rx_cookie = -EINVAL;
1451}
1452
1453static int lpuart_config_rs485(struct uart_port *port, struct ktermios *termios,
1454 struct serial_rs485 *rs485)
1455{
1456 struct lpuart_port *sport = container_of(port,
1457 struct lpuart_port, port);
1458
1459 u8 modem = readb(sport->port.membase + UARTMODEM) &
1460 ~(UARTMODEM_TXRTSPOL | UARTMODEM_TXRTSE);
1461 writeb(modem, sport->port.membase + UARTMODEM);
1462
1463 if (rs485->flags & SER_RS485_ENABLED) {
1464 /* Enable auto RS-485 RTS mode */
1465 modem |= UARTMODEM_TXRTSE;
1466
1467 /*
1468 * The hardware defaults to RTS logic HIGH while transfer.
1469 * Switch polarity in case RTS shall be logic HIGH
1470 * after transfer.
1471 * Note: UART is assumed to be active high.
1472 */
1473 if (rs485->flags & SER_RS485_RTS_ON_SEND)
1474 modem |= UARTMODEM_TXRTSPOL;
1475 else if (rs485->flags & SER_RS485_RTS_AFTER_SEND)
1476 modem &= ~UARTMODEM_TXRTSPOL;
1477 }
1478
1479 writeb(modem, sport->port.membase + UARTMODEM);
1480 return 0;
1481}
1482
1483static int lpuart32_config_rs485(struct uart_port *port, struct ktermios *termios,
1484 struct serial_rs485 *rs485)
1485{
1486 struct lpuart_port *sport = container_of(port,
1487 struct lpuart_port, port);
1488
1489 unsigned long modem = lpuart32_read(&sport->port, UARTMODIR)
1490 & ~(UARTMODIR_TXRTSPOL | UARTMODIR_TXRTSE);
1491 lpuart32_write(&sport->port, modem, UARTMODIR);
1492
1493 if (rs485->flags & SER_RS485_ENABLED) {
1494 /* Enable auto RS-485 RTS mode */
1495 modem |= UARTMODIR_TXRTSE;
1496
1497 /*
1498 * The hardware defaults to RTS logic HIGH while transfer.
1499 * Switch polarity in case RTS shall be logic HIGH
1500 * after transfer.
1501 * Note: UART is assumed to be active high.
1502 */
1503 if (rs485->flags & SER_RS485_RTS_ON_SEND)
1504 modem |= UARTMODIR_TXRTSPOL;
1505 else if (rs485->flags & SER_RS485_RTS_AFTER_SEND)
1506 modem &= ~UARTMODIR_TXRTSPOL;
1507 }
1508
1509 lpuart32_write(&sport->port, modem, UARTMODIR);
1510 return 0;
1511}
1512
1513static unsigned int lpuart_get_mctrl(struct uart_port *port)
1514{
1515 unsigned int mctrl = 0;
1516 u8 reg;
1517
1518 reg = readb(port->membase + UARTCR1);
1519 if (reg & UARTCR1_LOOPS)
1520 mctrl |= TIOCM_LOOP;
1521
1522 return mctrl;
1523}
1524
1525static unsigned int lpuart32_get_mctrl(struct uart_port *port)
1526{
1527 unsigned int mctrl = TIOCM_CAR | TIOCM_DSR | TIOCM_CTS;
1528 u32 reg;
1529
1530 reg = lpuart32_read(port, UARTCTRL);
1531 if (reg & UARTCTRL_LOOPS)
1532 mctrl |= TIOCM_LOOP;
1533
1534 return mctrl;
1535}
1536
1537static void lpuart_set_mctrl(struct uart_port *port, unsigned int mctrl)
1538{
1539 u8 reg;
1540
1541 reg = readb(port->membase + UARTCR1);
1542
1543 /* for internal loopback we need LOOPS=1 and RSRC=0 */
1544 reg &= ~(UARTCR1_LOOPS | UARTCR1_RSRC);
1545 if (mctrl & TIOCM_LOOP)
1546 reg |= UARTCR1_LOOPS;
1547
1548 writeb(reg, port->membase + UARTCR1);
1549}
1550
1551static void lpuart32_set_mctrl(struct uart_port *port, unsigned int mctrl)
1552{
1553 u32 reg;
1554
1555 reg = lpuart32_read(port, UARTCTRL);
1556
1557 /* for internal loopback we need LOOPS=1 and RSRC=0 */
1558 reg &= ~(UARTCTRL_LOOPS | UARTCTRL_RSRC);
1559 if (mctrl & TIOCM_LOOP)
1560 reg |= UARTCTRL_LOOPS;
1561
1562 lpuart32_write(port, reg, UARTCTRL);
1563}
1564
1565static void lpuart_break_ctl(struct uart_port *port, int break_state)
1566{
1567 unsigned char temp;
1568
1569 temp = readb(port->membase + UARTCR2) & ~UARTCR2_SBK;
1570
1571 if (break_state != 0)
1572 temp |= UARTCR2_SBK;
1573
1574 writeb(temp, port->membase + UARTCR2);
1575}
1576
1577static void lpuart32_break_ctl(struct uart_port *port, int break_state)
1578{
1579 unsigned long temp;
1580
1581 temp = lpuart32_read(port, UARTCTRL);
1582
1583 /*
1584 * LPUART IP now has two known bugs, one is CTS has higher priority than the
1585 * break signal, which causes the break signal sending through UARTCTRL_SBK
1586 * may impacted by the CTS input if the HW flow control is enabled. It
1587 * exists on all platforms we support in this driver.
1588 * Another bug is i.MX8QM LPUART may have an additional break character
1589 * being sent after SBK was cleared.
1590 * To avoid above two bugs, we use Transmit Data Inversion function to send
1591 * the break signal instead of UARTCTRL_SBK.
1592 */
1593 if (break_state != 0) {
1594 /*
1595 * Disable the transmitter to prevent any data from being sent out
1596 * during break, then invert the TX line to send break.
1597 */
1598 temp &= ~UARTCTRL_TE;
1599 lpuart32_write(port, temp, UARTCTRL);
1600 temp |= UARTCTRL_TXINV;
1601 lpuart32_write(port, temp, UARTCTRL);
1602 } else {
1603 /* Disable the TXINV to turn off break and re-enable transmitter. */
1604 temp &= ~UARTCTRL_TXINV;
1605 lpuart32_write(port, temp, UARTCTRL);
1606 temp |= UARTCTRL_TE;
1607 lpuart32_write(port, temp, UARTCTRL);
1608 }
1609}
1610
1611static void lpuart_setup_watermark(struct lpuart_port *sport)
1612{
1613 unsigned char val, cr2;
1614 unsigned char cr2_saved;
1615
1616 cr2 = readb(sport->port.membase + UARTCR2);
1617 cr2_saved = cr2;
1618 cr2 &= ~(UARTCR2_TIE | UARTCR2_TCIE | UARTCR2_TE |
1619 UARTCR2_RIE | UARTCR2_RE);
1620 writeb(cr2, sport->port.membase + UARTCR2);
1621
1622 val = readb(sport->port.membase + UARTPFIFO);
1623 writeb(val | UARTPFIFO_TXFE | UARTPFIFO_RXFE,
1624 sport->port.membase + UARTPFIFO);
1625
1626 /* flush Tx and Rx FIFO */
1627 writeb(UARTCFIFO_TXFLUSH | UARTCFIFO_RXFLUSH,
1628 sport->port.membase + UARTCFIFO);
1629
1630 /* explicitly clear RDRF */
1631 if (readb(sport->port.membase + UARTSR1) & UARTSR1_RDRF) {
1632 readb(sport->port.membase + UARTDR);
1633 writeb(UARTSFIFO_RXUF, sport->port.membase + UARTSFIFO);
1634 }
1635
1636 if (uart_console(&sport->port))
1637 sport->rx_watermark = 1;
1638 writeb(0, sport->port.membase + UARTTWFIFO);
1639 writeb(sport->rx_watermark, sport->port.membase + UARTRWFIFO);
1640
1641 /* Restore cr2 */
1642 writeb(cr2_saved, sport->port.membase + UARTCR2);
1643}
1644
1645static void lpuart_setup_watermark_enable(struct lpuart_port *sport)
1646{
1647 unsigned char cr2;
1648
1649 lpuart_setup_watermark(sport);
1650
1651 cr2 = readb(sport->port.membase + UARTCR2);
1652 cr2 |= UARTCR2_RIE | UARTCR2_RE | UARTCR2_TE;
1653 writeb(cr2, sport->port.membase + UARTCR2);
1654}
1655
1656static void lpuart32_setup_watermark(struct lpuart_port *sport)
1657{
1658 unsigned long val, ctrl;
1659 unsigned long ctrl_saved;
1660
1661 ctrl = lpuart32_read(&sport->port, UARTCTRL);
1662 ctrl_saved = ctrl;
1663 ctrl &= ~(UARTCTRL_TIE | UARTCTRL_TCIE | UARTCTRL_TE |
1664 UARTCTRL_RIE | UARTCTRL_RE | UARTCTRL_ILIE);
1665 lpuart32_write(&sport->port, ctrl, UARTCTRL);
1666
1667 /* enable FIFO mode */
1668 val = lpuart32_read(&sport->port, UARTFIFO);
1669 val |= UARTFIFO_TXFE | UARTFIFO_RXFE;
1670 val |= UARTFIFO_TXFLUSH | UARTFIFO_RXFLUSH;
1671 val |= FIELD_PREP(UARTFIFO_RXIDEN, 0x3);
1672 lpuart32_write(&sport->port, val, UARTFIFO);
1673
1674 /* set the watermark */
1675 if (uart_console(&sport->port))
1676 sport->rx_watermark = 1;
1677 val = (sport->rx_watermark << UARTWATER_RXWATER_OFF) |
1678 (0x0 << UARTWATER_TXWATER_OFF);
1679 lpuart32_write(&sport->port, val, UARTWATER);
1680
1681 /* set RTS watermark */
1682 if (!uart_console(&sport->port)) {
1683 val = lpuart32_read(&sport->port, UARTMODIR);
1684 val |= FIELD_PREP(UARTMODIR_RTSWATER, sport->rxfifo_size >> 1);
1685 lpuart32_write(&sport->port, val, UARTMODIR);
1686 }
1687
1688 /* Restore cr2 */
1689 lpuart32_write(&sport->port, ctrl_saved, UARTCTRL);
1690}
1691
1692static void lpuart32_setup_watermark_enable(struct lpuart_port *sport)
1693{
1694 u32 temp;
1695
1696 lpuart32_setup_watermark(sport);
1697
1698 temp = lpuart32_read(&sport->port, UARTCTRL);
1699 temp |= UARTCTRL_RE | UARTCTRL_TE;
1700 temp |= FIELD_PREP(UARTCTRL_IDLECFG, 0x7);
1701 lpuart32_write(&sport->port, temp, UARTCTRL);
1702}
1703
1704static void rx_dma_timer_init(struct lpuart_port *sport)
1705{
1706 if (sport->dma_idle_int)
1707 return;
1708
1709 timer_setup(&sport->lpuart_timer, lpuart_timer_func, 0);
1710 sport->lpuart_timer.expires = jiffies + sport->dma_rx_timeout;
1711 add_timer(&sport->lpuart_timer);
1712}
1713
1714static void lpuart_request_dma(struct lpuart_port *sport)
1715{
1716 sport->dma_tx_chan = dma_request_chan(sport->port.dev, "tx");
1717 if (IS_ERR(sport->dma_tx_chan)) {
1718 dev_dbg_once(sport->port.dev,
1719 "DMA tx channel request failed, operating without tx DMA (%ld)\n",
1720 PTR_ERR(sport->dma_tx_chan));
1721 sport->dma_tx_chan = NULL;
1722 }
1723
1724 sport->dma_rx_chan = dma_request_chan(sport->port.dev, "rx");
1725 if (IS_ERR(sport->dma_rx_chan)) {
1726 dev_dbg_once(sport->port.dev,
1727 "DMA rx channel request failed, operating without rx DMA (%ld)\n",
1728 PTR_ERR(sport->dma_rx_chan));
1729 sport->dma_rx_chan = NULL;
1730 }
1731}
1732
1733static void lpuart_tx_dma_startup(struct lpuart_port *sport)
1734{
1735 u32 uartbaud;
1736 int ret;
1737
1738 if (uart_console(&sport->port))
1739 goto err;
1740
1741 if (!sport->dma_tx_chan)
1742 goto err;
1743
1744 ret = lpuart_dma_tx_request(&sport->port);
1745 if (ret)
1746 goto err;
1747
1748 init_waitqueue_head(&sport->dma_wait);
1749 sport->lpuart_dma_tx_use = true;
1750 if (lpuart_is_32(sport)) {
1751 uartbaud = lpuart32_read(&sport->port, UARTBAUD);
1752 lpuart32_write(&sport->port,
1753 uartbaud | UARTBAUD_TDMAE, UARTBAUD);
1754 } else {
1755 writeb(readb(sport->port.membase + UARTCR5) |
1756 UARTCR5_TDMAS, sport->port.membase + UARTCR5);
1757 }
1758
1759 return;
1760
1761err:
1762 sport->lpuart_dma_tx_use = false;
1763}
1764
1765static void lpuart_rx_dma_startup(struct lpuart_port *sport)
1766{
1767 int ret;
1768 unsigned char cr3;
1769
1770 if (uart_console(&sport->port))
1771 goto err;
1772
1773 if (!sport->dma_rx_chan)
1774 goto err;
1775
1776 /* set default Rx DMA timeout */
1777 sport->dma_rx_timeout = msecs_to_jiffies(DMA_RX_TIMEOUT);
1778
1779 ret = lpuart_start_rx_dma(sport);
1780 if (ret)
1781 goto err;
1782
1783 if (!sport->dma_rx_timeout)
1784 sport->dma_rx_timeout = 1;
1785
1786 sport->lpuart_dma_rx_use = true;
1787 rx_dma_timer_init(sport);
1788
1789 if (sport->port.has_sysrq && !lpuart_is_32(sport)) {
1790 cr3 = readb(sport->port.membase + UARTCR3);
1791 cr3 |= UARTCR3_FEIE;
1792 writeb(cr3, sport->port.membase + UARTCR3);
1793 }
1794
1795 return;
1796
1797err:
1798 sport->lpuart_dma_rx_use = false;
1799}
1800
1801static void lpuart_hw_setup(struct lpuart_port *sport)
1802{
1803 unsigned long flags;
1804
1805 uart_port_lock_irqsave(&sport->port, &flags);
1806
1807 lpuart_setup_watermark_enable(sport);
1808
1809 lpuart_rx_dma_startup(sport);
1810 lpuart_tx_dma_startup(sport);
1811
1812 uart_port_unlock_irqrestore(&sport->port, flags);
1813}
1814
1815static int lpuart_startup(struct uart_port *port)
1816{
1817 struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
1818 unsigned char temp;
1819
1820 /* determine FIFO size and enable FIFO mode */
1821 temp = readb(sport->port.membase + UARTPFIFO);
1822
1823 sport->txfifo_size = UARTFIFO_DEPTH((temp >> UARTPFIFO_TXSIZE_OFF) &
1824 UARTPFIFO_FIFOSIZE_MASK);
1825 sport->port.fifosize = sport->txfifo_size;
1826
1827 sport->rxfifo_size = UARTFIFO_DEPTH((temp >> UARTPFIFO_RXSIZE_OFF) &
1828 UARTPFIFO_FIFOSIZE_MASK);
1829
1830 lpuart_request_dma(sport);
1831 lpuart_hw_setup(sport);
1832
1833 return 0;
1834}
1835
1836static void lpuart32_hw_disable(struct lpuart_port *sport)
1837{
1838 unsigned long temp;
1839
1840 temp = lpuart32_read(&sport->port, UARTCTRL);
1841 temp &= ~(UARTCTRL_RIE | UARTCTRL_ILIE | UARTCTRL_RE |
1842 UARTCTRL_TIE | UARTCTRL_TE);
1843 lpuart32_write(&sport->port, temp, UARTCTRL);
1844}
1845
1846static void lpuart32_configure(struct lpuart_port *sport)
1847{
1848 unsigned long temp;
1849
1850 temp = lpuart32_read(&sport->port, UARTCTRL);
1851 if (!sport->lpuart_dma_rx_use)
1852 temp |= UARTCTRL_RIE | UARTCTRL_ILIE;
1853 if (!sport->lpuart_dma_tx_use)
1854 temp |= UARTCTRL_TIE;
1855 lpuart32_write(&sport->port, temp, UARTCTRL);
1856}
1857
1858static void lpuart32_hw_setup(struct lpuart_port *sport)
1859{
1860 unsigned long flags;
1861
1862 uart_port_lock_irqsave(&sport->port, &flags);
1863
1864 lpuart32_hw_disable(sport);
1865
1866 lpuart_rx_dma_startup(sport);
1867 lpuart_tx_dma_startup(sport);
1868
1869 lpuart32_setup_watermark_enable(sport);
1870 lpuart32_configure(sport);
1871
1872 uart_port_unlock_irqrestore(&sport->port, flags);
1873}
1874
1875static int lpuart32_startup(struct uart_port *port)
1876{
1877 struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
1878 unsigned long temp;
1879
1880 /* determine FIFO size */
1881 temp = lpuart32_read(&sport->port, UARTFIFO);
1882
1883 sport->txfifo_size = UARTFIFO_DEPTH((temp >> UARTFIFO_TXSIZE_OFF) &
1884 UARTFIFO_FIFOSIZE_MASK);
1885 sport->port.fifosize = sport->txfifo_size;
1886
1887 sport->rxfifo_size = UARTFIFO_DEPTH((temp >> UARTFIFO_RXSIZE_OFF) &
1888 UARTFIFO_FIFOSIZE_MASK);
1889
1890 /*
1891 * The LS1021A and LS1028A have a fixed FIFO depth of 16 words.
1892 * Although they support the RX/TXSIZE fields, their encoding is
1893 * different. Eg the reference manual states 0b101 is 16 words.
1894 */
1895 if (is_layerscape_lpuart(sport)) {
1896 sport->rxfifo_size = 16;
1897 sport->txfifo_size = 16;
1898 sport->port.fifosize = sport->txfifo_size;
1899 }
1900
1901 lpuart_request_dma(sport);
1902 lpuart32_hw_setup(sport);
1903
1904 return 0;
1905}
1906
1907static void lpuart_dma_shutdown(struct lpuart_port *sport)
1908{
1909 if (sport->lpuart_dma_rx_use) {
1910 lpuart_dma_rx_free(&sport->port);
1911 sport->lpuart_dma_rx_use = false;
1912 }
1913
1914 if (sport->lpuart_dma_tx_use) {
1915 if (wait_event_interruptible_timeout(sport->dma_wait,
1916 !sport->dma_tx_in_progress, msecs_to_jiffies(300)) <= 0) {
1917 sport->dma_tx_in_progress = false;
1918 dmaengine_terminate_sync(sport->dma_tx_chan);
1919 }
1920 sport->lpuart_dma_tx_use = false;
1921 }
1922
1923 if (sport->dma_tx_chan)
1924 dma_release_channel(sport->dma_tx_chan);
1925 if (sport->dma_rx_chan)
1926 dma_release_channel(sport->dma_rx_chan);
1927}
1928
1929static void lpuart_shutdown(struct uart_port *port)
1930{
1931 struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
1932 unsigned char temp;
1933 unsigned long flags;
1934
1935 uart_port_lock_irqsave(port, &flags);
1936
1937 /* disable Rx/Tx and interrupts */
1938 temp = readb(port->membase + UARTCR2);
1939 temp &= ~(UARTCR2_TE | UARTCR2_RE |
1940 UARTCR2_TIE | UARTCR2_TCIE | UARTCR2_RIE);
1941 writeb(temp, port->membase + UARTCR2);
1942
1943 uart_port_unlock_irqrestore(port, flags);
1944
1945 lpuart_dma_shutdown(sport);
1946}
1947
1948static void lpuart32_shutdown(struct uart_port *port)
1949{
1950 struct lpuart_port *sport =
1951 container_of(port, struct lpuart_port, port);
1952 unsigned long temp;
1953 unsigned long flags;
1954
1955 uart_port_lock_irqsave(port, &flags);
1956
1957 /* clear status */
1958 temp = lpuart32_read(&sport->port, UARTSTAT);
1959 lpuart32_write(&sport->port, temp, UARTSTAT);
1960
1961 /* disable Rx/Tx DMA */
1962 temp = lpuart32_read(port, UARTBAUD);
1963 temp &= ~(UARTBAUD_TDMAE | UARTBAUD_RDMAE);
1964 lpuart32_write(port, temp, UARTBAUD);
1965
1966 /* disable Rx/Tx and interrupts and break condition */
1967 temp = lpuart32_read(port, UARTCTRL);
1968 temp &= ~(UARTCTRL_TE | UARTCTRL_RE | UARTCTRL_ILIE |
1969 UARTCTRL_TIE | UARTCTRL_TCIE | UARTCTRL_RIE | UARTCTRL_SBK);
1970 lpuart32_write(port, temp, UARTCTRL);
1971
1972 uart_port_unlock_irqrestore(port, flags);
1973
1974 lpuart_dma_shutdown(sport);
1975}
1976
1977static void
1978lpuart_set_termios(struct uart_port *port, struct ktermios *termios,
1979 const struct ktermios *old)
1980{
1981 struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
1982 unsigned long flags;
1983 unsigned char cr1, old_cr1, old_cr2, cr3, cr4, bdh, modem;
1984 unsigned int baud;
1985 unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
1986 unsigned int sbr, brfa;
1987
1988 cr1 = old_cr1 = readb(sport->port.membase + UARTCR1);
1989 old_cr2 = readb(sport->port.membase + UARTCR2);
1990 cr3 = readb(sport->port.membase + UARTCR3);
1991 cr4 = readb(sport->port.membase + UARTCR4);
1992 bdh = readb(sport->port.membase + UARTBDH);
1993 modem = readb(sport->port.membase + UARTMODEM);
1994 /*
1995 * only support CS8 and CS7, and for CS7 must enable PE.
1996 * supported mode:
1997 * - (7,e/o,1)
1998 * - (8,n,1)
1999 * - (8,m/s,1)
2000 * - (8,e/o,1)
2001 */
2002 while ((termios->c_cflag & CSIZE) != CS8 &&
2003 (termios->c_cflag & CSIZE) != CS7) {
2004 termios->c_cflag &= ~CSIZE;
2005 termios->c_cflag |= old_csize;
2006 old_csize = CS8;
2007 }
2008
2009 if ((termios->c_cflag & CSIZE) == CS8 ||
2010 (termios->c_cflag & CSIZE) == CS7)
2011 cr1 = old_cr1 & ~UARTCR1_M;
2012
2013 if (termios->c_cflag & CMSPAR) {
2014 if ((termios->c_cflag & CSIZE) != CS8) {
2015 termios->c_cflag &= ~CSIZE;
2016 termios->c_cflag |= CS8;
2017 }
2018 cr1 |= UARTCR1_M;
2019 }
2020
2021 /*
2022 * When auto RS-485 RTS mode is enabled,
2023 * hardware flow control need to be disabled.
2024 */
2025 if (sport->port.rs485.flags & SER_RS485_ENABLED)
2026 termios->c_cflag &= ~CRTSCTS;
2027
2028 if (termios->c_cflag & CRTSCTS)
2029 modem |= UARTMODEM_RXRTSE | UARTMODEM_TXCTSE;
2030 else
2031 modem &= ~(UARTMODEM_RXRTSE | UARTMODEM_TXCTSE);
2032
2033 termios->c_cflag &= ~CSTOPB;
2034
2035 /* parity must be enabled when CS7 to match 8-bits format */
2036 if ((termios->c_cflag & CSIZE) == CS7)
2037 termios->c_cflag |= PARENB;
2038
2039 if (termios->c_cflag & PARENB) {
2040 if (termios->c_cflag & CMSPAR) {
2041 cr1 &= ~UARTCR1_PE;
2042 if (termios->c_cflag & PARODD)
2043 cr3 |= UARTCR3_T8;
2044 else
2045 cr3 &= ~UARTCR3_T8;
2046 } else {
2047 cr1 |= UARTCR1_PE;
2048 if ((termios->c_cflag & CSIZE) == CS8)
2049 cr1 |= UARTCR1_M;
2050 if (termios->c_cflag & PARODD)
2051 cr1 |= UARTCR1_PT;
2052 else
2053 cr1 &= ~UARTCR1_PT;
2054 }
2055 } else {
2056 cr1 &= ~UARTCR1_PE;
2057 }
2058
2059 /* ask the core to calculate the divisor */
2060 baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
2061
2062 /*
2063 * Need to update the Ring buffer length according to the selected
2064 * baud rate and restart Rx DMA path.
2065 *
2066 * Since timer function acqures sport->port.lock, need to stop before
2067 * acquring same lock because otherwise del_timer_sync() can deadlock.
2068 */
2069 if (old && sport->lpuart_dma_rx_use)
2070 lpuart_dma_rx_free(&sport->port);
2071
2072 uart_port_lock_irqsave(&sport->port, &flags);
2073
2074 sport->port.read_status_mask = 0;
2075 if (termios->c_iflag & INPCK)
2076 sport->port.read_status_mask |= UARTSR1_FE | UARTSR1_PE;
2077 if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
2078 sport->port.read_status_mask |= UARTSR1_FE;
2079
2080 /* characters to ignore */
2081 sport->port.ignore_status_mask = 0;
2082 if (termios->c_iflag & IGNPAR)
2083 sport->port.ignore_status_mask |= UARTSR1_PE;
2084 if (termios->c_iflag & IGNBRK) {
2085 sport->port.ignore_status_mask |= UARTSR1_FE;
2086 /*
2087 * if we're ignoring parity and break indicators,
2088 * ignore overruns too (for real raw support).
2089 */
2090 if (termios->c_iflag & IGNPAR)
2091 sport->port.ignore_status_mask |= UARTSR1_OR;
2092 }
2093
2094 /* update the per-port timeout */
2095 uart_update_timeout(port, termios->c_cflag, baud);
2096
2097 /* wait transmit engin complete */
2098 lpuart_wait_bit_set(&sport->port, UARTSR1, UARTSR1_TC);
2099
2100 /* disable transmit and receive */
2101 writeb(old_cr2 & ~(UARTCR2_TE | UARTCR2_RE),
2102 sport->port.membase + UARTCR2);
2103
2104 sbr = sport->port.uartclk / (16 * baud);
2105 brfa = ((sport->port.uartclk - (16 * sbr * baud)) * 2) / baud;
2106 bdh &= ~UARTBDH_SBR_MASK;
2107 bdh |= (sbr >> 8) & 0x1F;
2108 cr4 &= ~UARTCR4_BRFA_MASK;
2109 brfa &= UARTCR4_BRFA_MASK;
2110 writeb(cr4 | brfa, sport->port.membase + UARTCR4);
2111 writeb(bdh, sport->port.membase + UARTBDH);
2112 writeb(sbr & 0xFF, sport->port.membase + UARTBDL);
2113 writeb(cr3, sport->port.membase + UARTCR3);
2114 writeb(cr1, sport->port.membase + UARTCR1);
2115 writeb(modem, sport->port.membase + UARTMODEM);
2116
2117 /* restore control register */
2118 writeb(old_cr2, sport->port.membase + UARTCR2);
2119
2120 if (old && sport->lpuart_dma_rx_use) {
2121 if (!lpuart_start_rx_dma(sport))
2122 rx_dma_timer_init(sport);
2123 else
2124 sport->lpuart_dma_rx_use = false;
2125 }
2126
2127 uart_port_unlock_irqrestore(&sport->port, flags);
2128}
2129
2130static void __lpuart32_serial_setbrg(struct uart_port *port,
2131 unsigned int baudrate, bool use_rx_dma,
2132 bool use_tx_dma)
2133{
2134 u32 sbr, osr, baud_diff, tmp_osr, tmp_sbr, tmp_diff, tmp;
2135 u32 clk = port->uartclk;
2136
2137 /*
2138 * The idea is to use the best OSR (over-sampling rate) possible.
2139 * Note, OSR is typically hard-set to 16 in other LPUART instantiations.
2140 * Loop to find the best OSR value possible, one that generates minimum
2141 * baud_diff iterate through the rest of the supported values of OSR.
2142 *
2143 * Calculation Formula:
2144 * Baud Rate = baud clock / ((OSR+1) × SBR)
2145 */
2146 baud_diff = baudrate;
2147 osr = 0;
2148 sbr = 0;
2149
2150 for (tmp_osr = 4; tmp_osr <= 32; tmp_osr++) {
2151 /* calculate the temporary sbr value */
2152 tmp_sbr = (clk / (baudrate * tmp_osr));
2153 if (tmp_sbr == 0)
2154 tmp_sbr = 1;
2155
2156 /*
2157 * calculate the baud rate difference based on the temporary
2158 * osr and sbr values
2159 */
2160 tmp_diff = clk / (tmp_osr * tmp_sbr) - baudrate;
2161
2162 /* select best values between sbr and sbr+1 */
2163 tmp = clk / (tmp_osr * (tmp_sbr + 1));
2164 if (tmp_diff > (baudrate - tmp)) {
2165 tmp_diff = baudrate - tmp;
2166 tmp_sbr++;
2167 }
2168
2169 if (tmp_sbr > UARTBAUD_SBR_MASK)
2170 continue;
2171
2172 if (tmp_diff <= baud_diff) {
2173 baud_diff = tmp_diff;
2174 osr = tmp_osr;
2175 sbr = tmp_sbr;
2176
2177 if (!baud_diff)
2178 break;
2179 }
2180 }
2181
2182 /* handle buadrate outside acceptable rate */
2183 if (baud_diff > ((baudrate / 100) * 3))
2184 dev_warn(port->dev,
2185 "unacceptable baud rate difference of more than 3%%\n");
2186
2187 tmp = lpuart32_read(port, UARTBAUD);
2188
2189 if ((osr > 3) && (osr < 8))
2190 tmp |= UARTBAUD_BOTHEDGE;
2191
2192 tmp &= ~(UARTBAUD_OSR_MASK << UARTBAUD_OSR_SHIFT);
2193 tmp |= ((osr-1) & UARTBAUD_OSR_MASK) << UARTBAUD_OSR_SHIFT;
2194
2195 tmp &= ~UARTBAUD_SBR_MASK;
2196 tmp |= sbr & UARTBAUD_SBR_MASK;
2197
2198 if (!use_rx_dma)
2199 tmp &= ~UARTBAUD_RDMAE;
2200 if (!use_tx_dma)
2201 tmp &= ~UARTBAUD_TDMAE;
2202
2203 lpuart32_write(port, tmp, UARTBAUD);
2204}
2205
2206static void lpuart32_serial_setbrg(struct lpuart_port *sport,
2207 unsigned int baudrate)
2208{
2209 __lpuart32_serial_setbrg(&sport->port, baudrate,
2210 sport->lpuart_dma_rx_use,
2211 sport->lpuart_dma_tx_use);
2212}
2213
2214
2215static void
2216lpuart32_set_termios(struct uart_port *port, struct ktermios *termios,
2217 const struct ktermios *old)
2218{
2219 struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
2220 unsigned long flags;
2221 unsigned long ctrl, old_ctrl, bd, modem;
2222 unsigned int baud;
2223 unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
2224
2225 ctrl = old_ctrl = lpuart32_read(&sport->port, UARTCTRL);
2226 bd = lpuart32_read(&sport->port, UARTBAUD);
2227 modem = lpuart32_read(&sport->port, UARTMODIR);
2228 sport->is_cs7 = false;
2229 /*
2230 * only support CS8 and CS7, and for CS7 must enable PE.
2231 * supported mode:
2232 * - (7,e/o,1)
2233 * - (8,n,1)
2234 * - (8,m/s,1)
2235 * - (8,e/o,1)
2236 */
2237 while ((termios->c_cflag & CSIZE) != CS8 &&
2238 (termios->c_cflag & CSIZE) != CS7) {
2239 termios->c_cflag &= ~CSIZE;
2240 termios->c_cflag |= old_csize;
2241 old_csize = CS8;
2242 }
2243
2244 if ((termios->c_cflag & CSIZE) == CS8 ||
2245 (termios->c_cflag & CSIZE) == CS7)
2246 ctrl = old_ctrl & ~UARTCTRL_M;
2247
2248 if (termios->c_cflag & CMSPAR) {
2249 if ((termios->c_cflag & CSIZE) != CS8) {
2250 termios->c_cflag &= ~CSIZE;
2251 termios->c_cflag |= CS8;
2252 }
2253 ctrl |= UARTCTRL_M;
2254 }
2255
2256 /*
2257 * When auto RS-485 RTS mode is enabled,
2258 * hardware flow control need to be disabled.
2259 */
2260 if (sport->port.rs485.flags & SER_RS485_ENABLED)
2261 termios->c_cflag &= ~CRTSCTS;
2262
2263 if (termios->c_cflag & CRTSCTS)
2264 modem |= UARTMODIR_RXRTSE | UARTMODIR_TXCTSE;
2265 else
2266 modem &= ~(UARTMODIR_RXRTSE | UARTMODIR_TXCTSE);
2267
2268 if (termios->c_cflag & CSTOPB)
2269 bd |= UARTBAUD_SBNS;
2270 else
2271 bd &= ~UARTBAUD_SBNS;
2272
2273 /* parity must be enabled when CS7 to match 8-bits format */
2274 if ((termios->c_cflag & CSIZE) == CS7)
2275 termios->c_cflag |= PARENB;
2276
2277 if ((termios->c_cflag & PARENB)) {
2278 if (termios->c_cflag & CMSPAR) {
2279 ctrl &= ~UARTCTRL_PE;
2280 ctrl |= UARTCTRL_M;
2281 } else {
2282 ctrl |= UARTCTRL_PE;
2283 if ((termios->c_cflag & CSIZE) == CS8)
2284 ctrl |= UARTCTRL_M;
2285 if (termios->c_cflag & PARODD)
2286 ctrl |= UARTCTRL_PT;
2287 else
2288 ctrl &= ~UARTCTRL_PT;
2289 }
2290 } else {
2291 ctrl &= ~UARTCTRL_PE;
2292 }
2293
2294 /* ask the core to calculate the divisor */
2295 baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 4);
2296
2297 /*
2298 * Need to update the Ring buffer length according to the selected
2299 * baud rate and restart Rx DMA path.
2300 *
2301 * Since timer function acqures sport->port.lock, need to stop before
2302 * acquring same lock because otherwise del_timer_sync() can deadlock.
2303 */
2304 if (old && sport->lpuart_dma_rx_use)
2305 lpuart_dma_rx_free(&sport->port);
2306
2307 uart_port_lock_irqsave(&sport->port, &flags);
2308
2309 sport->port.read_status_mask = 0;
2310 if (termios->c_iflag & INPCK)
2311 sport->port.read_status_mask |= UARTSTAT_FE | UARTSTAT_PE;
2312 if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
2313 sport->port.read_status_mask |= UARTSTAT_FE;
2314
2315 /* characters to ignore */
2316 sport->port.ignore_status_mask = 0;
2317 if (termios->c_iflag & IGNPAR)
2318 sport->port.ignore_status_mask |= UARTSTAT_PE;
2319 if (termios->c_iflag & IGNBRK) {
2320 sport->port.ignore_status_mask |= UARTSTAT_FE;
2321 /*
2322 * if we're ignoring parity and break indicators,
2323 * ignore overruns too (for real raw support).
2324 */
2325 if (termios->c_iflag & IGNPAR)
2326 sport->port.ignore_status_mask |= UARTSTAT_OR;
2327 }
2328
2329 /* update the per-port timeout */
2330 uart_update_timeout(port, termios->c_cflag, baud);
2331
2332 /*
2333 * LPUART Transmission Complete Flag may never be set while queuing a break
2334 * character, so skip waiting for transmission complete when UARTCTRL_SBK is
2335 * asserted.
2336 */
2337 if (!(old_ctrl & UARTCTRL_SBK)) {
2338 lpuart32_write(&sport->port, 0, UARTMODIR);
2339 lpuart32_wait_bit_set(&sport->port, UARTSTAT, UARTSTAT_TC);
2340 }
2341
2342 /* disable transmit and receive */
2343 lpuart32_write(&sport->port, old_ctrl & ~(UARTCTRL_TE | UARTCTRL_RE),
2344 UARTCTRL);
2345
2346 lpuart32_write(&sport->port, bd, UARTBAUD);
2347 lpuart32_serial_setbrg(sport, baud);
2348 /* disable CTS before enabling UARTCTRL_TE to avoid pending idle preamble */
2349 lpuart32_write(&sport->port, modem & ~UARTMODIR_TXCTSE, UARTMODIR);
2350 /* restore control register */
2351 lpuart32_write(&sport->port, ctrl, UARTCTRL);
2352 /* re-enable the CTS if needed */
2353 lpuart32_write(&sport->port, modem, UARTMODIR);
2354
2355 if ((ctrl & (UARTCTRL_PE | UARTCTRL_M)) == UARTCTRL_PE)
2356 sport->is_cs7 = true;
2357
2358 if (old && sport->lpuart_dma_rx_use) {
2359 if (!lpuart_start_rx_dma(sport))
2360 rx_dma_timer_init(sport);
2361 else
2362 sport->lpuart_dma_rx_use = false;
2363 }
2364
2365 uart_port_unlock_irqrestore(&sport->port, flags);
2366}
2367
2368static const char *lpuart_type(struct uart_port *port)
2369{
2370 return "FSL_LPUART";
2371}
2372
2373static void lpuart_release_port(struct uart_port *port)
2374{
2375 /* nothing to do */
2376}
2377
2378static int lpuart_request_port(struct uart_port *port)
2379{
2380 return 0;
2381}
2382
2383/* configure/autoconfigure the port */
2384static void lpuart_config_port(struct uart_port *port, int flags)
2385{
2386 if (flags & UART_CONFIG_TYPE)
2387 port->type = PORT_LPUART;
2388}
2389
2390static int lpuart_verify_port(struct uart_port *port, struct serial_struct *ser)
2391{
2392 int ret = 0;
2393
2394 if (ser->type != PORT_UNKNOWN && ser->type != PORT_LPUART)
2395 ret = -EINVAL;
2396 if (port->irq != ser->irq)
2397 ret = -EINVAL;
2398 if (ser->io_type != UPIO_MEM)
2399 ret = -EINVAL;
2400 if (port->uartclk / 16 != ser->baud_base)
2401 ret = -EINVAL;
2402 if (port->iobase != ser->port)
2403 ret = -EINVAL;
2404 if (ser->hub6 != 0)
2405 ret = -EINVAL;
2406 return ret;
2407}
2408
2409static const struct uart_ops lpuart_pops = {
2410 .tx_empty = lpuart_tx_empty,
2411 .set_mctrl = lpuart_set_mctrl,
2412 .get_mctrl = lpuart_get_mctrl,
2413 .stop_tx = lpuart_stop_tx,
2414 .start_tx = lpuart_start_tx,
2415 .stop_rx = lpuart_stop_rx,
2416 .break_ctl = lpuart_break_ctl,
2417 .startup = lpuart_startup,
2418 .shutdown = lpuart_shutdown,
2419 .set_termios = lpuart_set_termios,
2420 .pm = lpuart_uart_pm,
2421 .type = lpuart_type,
2422 .request_port = lpuart_request_port,
2423 .release_port = lpuart_release_port,
2424 .config_port = lpuart_config_port,
2425 .verify_port = lpuart_verify_port,
2426 .flush_buffer = lpuart_flush_buffer,
2427#if defined(CONFIG_CONSOLE_POLL)
2428 .poll_init = lpuart_poll_init,
2429 .poll_get_char = lpuart_poll_get_char,
2430 .poll_put_char = lpuart_poll_put_char,
2431#endif
2432};
2433
2434static const struct uart_ops lpuart32_pops = {
2435 .tx_empty = lpuart32_tx_empty,
2436 .set_mctrl = lpuart32_set_mctrl,
2437 .get_mctrl = lpuart32_get_mctrl,
2438 .stop_tx = lpuart32_stop_tx,
2439 .start_tx = lpuart32_start_tx,
2440 .stop_rx = lpuart32_stop_rx,
2441 .break_ctl = lpuart32_break_ctl,
2442 .startup = lpuart32_startup,
2443 .shutdown = lpuart32_shutdown,
2444 .set_termios = lpuart32_set_termios,
2445 .pm = lpuart_uart_pm,
2446 .type = lpuart_type,
2447 .request_port = lpuart_request_port,
2448 .release_port = lpuart_release_port,
2449 .config_port = lpuart_config_port,
2450 .verify_port = lpuart_verify_port,
2451 .flush_buffer = lpuart_flush_buffer,
2452#if defined(CONFIG_CONSOLE_POLL)
2453 .poll_init = lpuart32_poll_init,
2454 .poll_get_char = lpuart32_poll_get_char,
2455 .poll_put_char = lpuart32_poll_put_char,
2456#endif
2457};
2458
2459static struct lpuart_port *lpuart_ports[UART_NR];
2460
2461#ifdef CONFIG_SERIAL_FSL_LPUART_CONSOLE
2462static void lpuart_console_putchar(struct uart_port *port, unsigned char ch)
2463{
2464 lpuart_wait_bit_set(port, UARTSR1, UARTSR1_TDRE);
2465 writeb(ch, port->membase + UARTDR);
2466}
2467
2468static void lpuart32_console_putchar(struct uart_port *port, unsigned char ch)
2469{
2470 lpuart32_wait_bit_set(port, UARTSTAT, UARTSTAT_TDRE);
2471 lpuart32_write(port, ch, UARTDATA);
2472}
2473
2474static void
2475lpuart_console_write(struct console *co, const char *s, unsigned int count)
2476{
2477 struct lpuart_port *sport = lpuart_ports[co->index];
2478 unsigned char old_cr2, cr2;
2479 unsigned long flags;
2480 int locked = 1;
2481
2482 if (oops_in_progress)
2483 locked = uart_port_trylock_irqsave(&sport->port, &flags);
2484 else
2485 uart_port_lock_irqsave(&sport->port, &flags);
2486
2487 /* first save CR2 and then disable interrupts */
2488 cr2 = old_cr2 = readb(sport->port.membase + UARTCR2);
2489 cr2 |= UARTCR2_TE | UARTCR2_RE;
2490 cr2 &= ~(UARTCR2_TIE | UARTCR2_TCIE | UARTCR2_RIE);
2491 writeb(cr2, sport->port.membase + UARTCR2);
2492
2493 uart_console_write(&sport->port, s, count, lpuart_console_putchar);
2494
2495 /* wait for transmitter finish complete and restore CR2 */
2496 lpuart_wait_bit_set(&sport->port, UARTSR1, UARTSR1_TC);
2497
2498 writeb(old_cr2, sport->port.membase + UARTCR2);
2499
2500 if (locked)
2501 uart_port_unlock_irqrestore(&sport->port, flags);
2502}
2503
2504static void
2505lpuart32_console_write(struct console *co, const char *s, unsigned int count)
2506{
2507 struct lpuart_port *sport = lpuart_ports[co->index];
2508 unsigned long old_cr, cr;
2509 unsigned long flags;
2510 int locked = 1;
2511
2512 if (oops_in_progress)
2513 locked = uart_port_trylock_irqsave(&sport->port, &flags);
2514 else
2515 uart_port_lock_irqsave(&sport->port, &flags);
2516
2517 /* first save CR2 and then disable interrupts */
2518 cr = old_cr = lpuart32_read(&sport->port, UARTCTRL);
2519 cr |= UARTCTRL_TE | UARTCTRL_RE;
2520 cr &= ~(UARTCTRL_TIE | UARTCTRL_TCIE | UARTCTRL_RIE);
2521 lpuart32_write(&sport->port, cr, UARTCTRL);
2522
2523 uart_console_write(&sport->port, s, count, lpuart32_console_putchar);
2524
2525 /* wait for transmitter finish complete and restore CR2 */
2526 lpuart32_wait_bit_set(&sport->port, UARTSTAT, UARTSTAT_TC);
2527
2528 lpuart32_write(&sport->port, old_cr, UARTCTRL);
2529
2530 if (locked)
2531 uart_port_unlock_irqrestore(&sport->port, flags);
2532}
2533
2534/*
2535 * if the port was already initialised (eg, by a boot loader),
2536 * try to determine the current setup.
2537 */
2538static void __init
2539lpuart_console_get_options(struct lpuart_port *sport, int *baud,
2540 int *parity, int *bits)
2541{
2542 unsigned char cr, bdh, bdl, brfa;
2543 unsigned int sbr, uartclk, baud_raw;
2544
2545 cr = readb(sport->port.membase + UARTCR2);
2546 cr &= UARTCR2_TE | UARTCR2_RE;
2547 if (!cr)
2548 return;
2549
2550 /* ok, the port was enabled */
2551
2552 cr = readb(sport->port.membase + UARTCR1);
2553
2554 *parity = 'n';
2555 if (cr & UARTCR1_PE) {
2556 if (cr & UARTCR1_PT)
2557 *parity = 'o';
2558 else
2559 *parity = 'e';
2560 }
2561
2562 if (cr & UARTCR1_M)
2563 *bits = 9;
2564 else
2565 *bits = 8;
2566
2567 bdh = readb(sport->port.membase + UARTBDH);
2568 bdh &= UARTBDH_SBR_MASK;
2569 bdl = readb(sport->port.membase + UARTBDL);
2570 sbr = bdh;
2571 sbr <<= 8;
2572 sbr |= bdl;
2573 brfa = readb(sport->port.membase + UARTCR4);
2574 brfa &= UARTCR4_BRFA_MASK;
2575
2576 uartclk = lpuart_get_baud_clk_rate(sport);
2577 /*
2578 * baud = mod_clk/(16*(sbr[13]+(brfa)/32)
2579 */
2580 baud_raw = uartclk / (16 * (sbr + brfa / 32));
2581
2582 if (*baud != baud_raw)
2583 dev_info(sport->port.dev, "Serial: Console lpuart rounded baud rate"
2584 "from %d to %d\n", baud_raw, *baud);
2585}
2586
2587static void __init
2588lpuart32_console_get_options(struct lpuart_port *sport, int *baud,
2589 int *parity, int *bits)
2590{
2591 unsigned long cr, bd;
2592 unsigned int sbr, uartclk, baud_raw;
2593
2594 cr = lpuart32_read(&sport->port, UARTCTRL);
2595 cr &= UARTCTRL_TE | UARTCTRL_RE;
2596 if (!cr)
2597 return;
2598
2599 /* ok, the port was enabled */
2600
2601 cr = lpuart32_read(&sport->port, UARTCTRL);
2602
2603 *parity = 'n';
2604 if (cr & UARTCTRL_PE) {
2605 if (cr & UARTCTRL_PT)
2606 *parity = 'o';
2607 else
2608 *parity = 'e';
2609 }
2610
2611 if (cr & UARTCTRL_M)
2612 *bits = 9;
2613 else
2614 *bits = 8;
2615
2616 bd = lpuart32_read(&sport->port, UARTBAUD);
2617 bd &= UARTBAUD_SBR_MASK;
2618 if (!bd)
2619 return;
2620
2621 sbr = bd;
2622 uartclk = lpuart_get_baud_clk_rate(sport);
2623 /*
2624 * baud = mod_clk/(16*(sbr[13]+(brfa)/32)
2625 */
2626 baud_raw = uartclk / (16 * sbr);
2627
2628 if (*baud != baud_raw)
2629 dev_info(sport->port.dev, "Serial: Console lpuart rounded baud rate"
2630 "from %d to %d\n", baud_raw, *baud);
2631}
2632
2633static int __init lpuart_console_setup(struct console *co, char *options)
2634{
2635 struct lpuart_port *sport;
2636 int baud = 115200;
2637 int bits = 8;
2638 int parity = 'n';
2639 int flow = 'n';
2640
2641 /*
2642 * check whether an invalid uart number has been specified, and
2643 * if so, search for the first available port that does have
2644 * console support.
2645 */
2646 if (co->index == -1 || co->index >= ARRAY_SIZE(lpuart_ports))
2647 co->index = 0;
2648
2649 sport = lpuart_ports[co->index];
2650 if (sport == NULL)
2651 return -ENODEV;
2652
2653 if (options)
2654 uart_parse_options(options, &baud, &parity, &bits, &flow);
2655 else
2656 if (lpuart_is_32(sport))
2657 lpuart32_console_get_options(sport, &baud, &parity, &bits);
2658 else
2659 lpuart_console_get_options(sport, &baud, &parity, &bits);
2660
2661 if (lpuart_is_32(sport))
2662 lpuart32_setup_watermark(sport);
2663 else
2664 lpuart_setup_watermark(sport);
2665
2666 return uart_set_options(&sport->port, co, baud, parity, bits, flow);
2667}
2668
2669static struct uart_driver lpuart_reg;
2670static struct console lpuart_console = {
2671 .name = DEV_NAME,
2672 .write = lpuart_console_write,
2673 .device = uart_console_device,
2674 .setup = lpuart_console_setup,
2675 .flags = CON_PRINTBUFFER,
2676 .index = -1,
2677 .data = &lpuart_reg,
2678};
2679
2680static struct console lpuart32_console = {
2681 .name = DEV_NAME,
2682 .write = lpuart32_console_write,
2683 .device = uart_console_device,
2684 .setup = lpuart_console_setup,
2685 .flags = CON_PRINTBUFFER,
2686 .index = -1,
2687 .data = &lpuart_reg,
2688};
2689
2690static void lpuart_early_write(struct console *con, const char *s, unsigned n)
2691{
2692 struct earlycon_device *dev = con->data;
2693
2694 uart_console_write(&dev->port, s, n, lpuart_console_putchar);
2695}
2696
2697static void lpuart32_early_write(struct console *con, const char *s, unsigned n)
2698{
2699 struct earlycon_device *dev = con->data;
2700
2701 uart_console_write(&dev->port, s, n, lpuart32_console_putchar);
2702}
2703
2704static int __init lpuart_early_console_setup(struct earlycon_device *device,
2705 const char *opt)
2706{
2707 if (!device->port.membase)
2708 return -ENODEV;
2709
2710 device->con->write = lpuart_early_write;
2711 return 0;
2712}
2713
2714static int __init lpuart32_early_console_setup(struct earlycon_device *device,
2715 const char *opt)
2716{
2717 if (!device->port.membase)
2718 return -ENODEV;
2719
2720 if (device->port.iotype != UPIO_MEM32)
2721 device->port.iotype = UPIO_MEM32BE;
2722
2723 device->con->write = lpuart32_early_write;
2724 return 0;
2725}
2726
2727static int __init ls1028a_early_console_setup(struct earlycon_device *device,
2728 const char *opt)
2729{
2730 u32 cr;
2731
2732 if (!device->port.membase)
2733 return -ENODEV;
2734
2735 device->port.iotype = UPIO_MEM32;
2736 device->con->write = lpuart32_early_write;
2737
2738 /* set the baudrate */
2739 if (device->port.uartclk && device->baud)
2740 __lpuart32_serial_setbrg(&device->port, device->baud,
2741 false, false);
2742
2743 /* enable transmitter */
2744 cr = lpuart32_read(&device->port, UARTCTRL);
2745 cr |= UARTCTRL_TE;
2746 lpuart32_write(&device->port, cr, UARTCTRL);
2747
2748 return 0;
2749}
2750
2751static int __init lpuart32_imx_early_console_setup(struct earlycon_device *device,
2752 const char *opt)
2753{
2754 if (!device->port.membase)
2755 return -ENODEV;
2756
2757 device->port.iotype = UPIO_MEM32;
2758 device->port.membase += IMX_REG_OFF;
2759 device->con->write = lpuart32_early_write;
2760
2761 return 0;
2762}
2763OF_EARLYCON_DECLARE(lpuart, "fsl,vf610-lpuart", lpuart_early_console_setup);
2764OF_EARLYCON_DECLARE(lpuart32, "fsl,ls1021a-lpuart", lpuart32_early_console_setup);
2765OF_EARLYCON_DECLARE(lpuart32, "fsl,ls1028a-lpuart", ls1028a_early_console_setup);
2766OF_EARLYCON_DECLARE(lpuart32, "fsl,imx7ulp-lpuart", lpuart32_imx_early_console_setup);
2767OF_EARLYCON_DECLARE(lpuart32, "fsl,imx8ulp-lpuart", lpuart32_imx_early_console_setup);
2768OF_EARLYCON_DECLARE(lpuart32, "fsl,imx8qxp-lpuart", lpuart32_imx_early_console_setup);
2769OF_EARLYCON_DECLARE(lpuart32, "fsl,imxrt1050-lpuart", lpuart32_imx_early_console_setup);
2770EARLYCON_DECLARE(lpuart, lpuart_early_console_setup);
2771EARLYCON_DECLARE(lpuart32, lpuart32_early_console_setup);
2772
2773#define LPUART_CONSOLE (&lpuart_console)
2774#define LPUART32_CONSOLE (&lpuart32_console)
2775#else
2776#define LPUART_CONSOLE NULL
2777#define LPUART32_CONSOLE NULL
2778#endif
2779
2780static struct uart_driver lpuart_reg = {
2781 .owner = THIS_MODULE,
2782 .driver_name = DRIVER_NAME,
2783 .dev_name = DEV_NAME,
2784 .nr = ARRAY_SIZE(lpuart_ports),
2785 .cons = LPUART_CONSOLE,
2786};
2787
2788static const struct serial_rs485 lpuart_rs485_supported = {
2789 .flags = SER_RS485_ENABLED | SER_RS485_RTS_ON_SEND | SER_RS485_RTS_AFTER_SEND,
2790 /* delay_rts_* and RX_DURING_TX are not supported */
2791};
2792
2793static int lpuart_global_reset(struct lpuart_port *sport)
2794{
2795 struct uart_port *port = &sport->port;
2796 void __iomem *global_addr;
2797 unsigned long ctrl, bd;
2798 unsigned int val = 0;
2799 int ret;
2800
2801 ret = clk_prepare_enable(sport->ipg_clk);
2802 if (ret) {
2803 dev_err(sport->port.dev, "failed to enable uart ipg clk: %d\n", ret);
2804 return ret;
2805 }
2806
2807 if (is_imx7ulp_lpuart(sport) || is_imx8ulp_lpuart(sport) || is_imx8qxp_lpuart(sport)) {
2808 /*
2809 * If the transmitter is used by earlycon, wait for transmit engine to
2810 * complete and then reset.
2811 */
2812 ctrl = lpuart32_read(port, UARTCTRL);
2813 if (ctrl & UARTCTRL_TE) {
2814 bd = lpuart32_read(&sport->port, UARTBAUD);
2815 if (read_poll_timeout(lpuart32_tx_empty, val, val, 1, 100000, false,
2816 port)) {
2817 dev_warn(sport->port.dev,
2818 "timeout waiting for transmit engine to complete\n");
2819 clk_disable_unprepare(sport->ipg_clk);
2820 return 0;
2821 }
2822 }
2823
2824 global_addr = port->membase + UART_GLOBAL - IMX_REG_OFF;
2825 writel(UART_GLOBAL_RST, global_addr);
2826 usleep_range(GLOBAL_RST_MIN_US, GLOBAL_RST_MAX_US);
2827 writel(0, global_addr);
2828 usleep_range(GLOBAL_RST_MIN_US, GLOBAL_RST_MAX_US);
2829
2830 /* Recover the transmitter for earlycon. */
2831 if (ctrl & UARTCTRL_TE) {
2832 lpuart32_write(port, bd, UARTBAUD);
2833 lpuart32_write(port, ctrl, UARTCTRL);
2834 }
2835 }
2836
2837 clk_disable_unprepare(sport->ipg_clk);
2838 return 0;
2839}
2840
2841static int lpuart_probe(struct platform_device *pdev)
2842{
2843 const struct lpuart_soc_data *sdata = of_device_get_match_data(&pdev->dev);
2844 struct device_node *np = pdev->dev.of_node;
2845 struct lpuart_port *sport;
2846 struct resource *res;
2847 irq_handler_t handler;
2848 int ret;
2849
2850 sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
2851 if (!sport)
2852 return -ENOMEM;
2853
2854 sport->port.membase = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
2855 if (IS_ERR(sport->port.membase))
2856 return PTR_ERR(sport->port.membase);
2857
2858 sport->port.membase += sdata->reg_off;
2859 sport->port.mapbase = res->start + sdata->reg_off;
2860 sport->port.dev = &pdev->dev;
2861 sport->port.type = PORT_LPUART;
2862 sport->devtype = sdata->devtype;
2863 sport->rx_watermark = sdata->rx_watermark;
2864 sport->dma_idle_int = is_imx7ulp_lpuart(sport) || is_imx8ulp_lpuart(sport) ||
2865 is_imx8qxp_lpuart(sport);
2866 ret = platform_get_irq(pdev, 0);
2867 if (ret < 0)
2868 return ret;
2869 sport->port.irq = ret;
2870 sport->port.iotype = sdata->iotype;
2871 if (lpuart_is_32(sport))
2872 sport->port.ops = &lpuart32_pops;
2873 else
2874 sport->port.ops = &lpuart_pops;
2875 sport->port.has_sysrq = IS_ENABLED(CONFIG_SERIAL_FSL_LPUART_CONSOLE);
2876 sport->port.flags = UPF_BOOT_AUTOCONF;
2877
2878 if (lpuart_is_32(sport))
2879 sport->port.rs485_config = lpuart32_config_rs485;
2880 else
2881 sport->port.rs485_config = lpuart_config_rs485;
2882 sport->port.rs485_supported = lpuart_rs485_supported;
2883
2884 sport->ipg_clk = devm_clk_get(&pdev->dev, "ipg");
2885 if (IS_ERR(sport->ipg_clk)) {
2886 ret = PTR_ERR(sport->ipg_clk);
2887 dev_err(&pdev->dev, "failed to get uart ipg clk: %d\n", ret);
2888 return ret;
2889 }
2890
2891 sport->baud_clk = NULL;
2892 if (is_imx8qxp_lpuart(sport)) {
2893 sport->baud_clk = devm_clk_get(&pdev->dev, "baud");
2894 if (IS_ERR(sport->baud_clk)) {
2895 ret = PTR_ERR(sport->baud_clk);
2896 dev_err(&pdev->dev, "failed to get uart baud clk: %d\n", ret);
2897 return ret;
2898 }
2899 }
2900
2901 ret = of_alias_get_id(np, "serial");
2902 if (ret < 0) {
2903 dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
2904 return ret;
2905 }
2906 if (ret >= ARRAY_SIZE(lpuart_ports)) {
2907 dev_err(&pdev->dev, "serial%d out of range\n", ret);
2908 return -EINVAL;
2909 }
2910 sport->port.line = ret;
2911
2912 ret = lpuart_enable_clks(sport);
2913 if (ret)
2914 return ret;
2915 sport->port.uartclk = lpuart_get_baud_clk_rate(sport);
2916
2917 lpuart_ports[sport->port.line] = sport;
2918
2919 platform_set_drvdata(pdev, &sport->port);
2920
2921 if (lpuart_is_32(sport)) {
2922 lpuart_reg.cons = LPUART32_CONSOLE;
2923 handler = lpuart32_int;
2924 } else {
2925 lpuart_reg.cons = LPUART_CONSOLE;
2926 handler = lpuart_int;
2927 }
2928
2929 pm_runtime_use_autosuspend(&pdev->dev);
2930 pm_runtime_set_autosuspend_delay(&pdev->dev, UART_AUTOSUSPEND_TIMEOUT);
2931 pm_runtime_set_active(&pdev->dev);
2932 pm_runtime_enable(&pdev->dev);
2933
2934 ret = lpuart_global_reset(sport);
2935 if (ret)
2936 goto failed_reset;
2937
2938 ret = uart_get_rs485_mode(&sport->port);
2939 if (ret)
2940 goto failed_get_rs485;
2941
2942 ret = uart_add_one_port(&lpuart_reg, &sport->port);
2943 if (ret)
2944 goto failed_attach_port;
2945
2946 ret = devm_request_irq(&pdev->dev, sport->port.irq, handler, 0,
2947 DRIVER_NAME, sport);
2948 if (ret)
2949 goto failed_irq_request;
2950
2951 return 0;
2952
2953failed_irq_request:
2954 uart_remove_one_port(&lpuart_reg, &sport->port);
2955failed_attach_port:
2956failed_get_rs485:
2957failed_reset:
2958 pm_runtime_disable(&pdev->dev);
2959 pm_runtime_set_suspended(&pdev->dev);
2960 pm_runtime_dont_use_autosuspend(&pdev->dev);
2961 lpuart_disable_clks(sport);
2962 return ret;
2963}
2964
2965static void lpuart_remove(struct platform_device *pdev)
2966{
2967 struct lpuart_port *sport = platform_get_drvdata(pdev);
2968
2969 uart_remove_one_port(&lpuart_reg, &sport->port);
2970
2971 lpuart_disable_clks(sport);
2972
2973 if (sport->dma_tx_chan)
2974 dma_release_channel(sport->dma_tx_chan);
2975
2976 if (sport->dma_rx_chan)
2977 dma_release_channel(sport->dma_rx_chan);
2978
2979 pm_runtime_disable(&pdev->dev);
2980 pm_runtime_set_suspended(&pdev->dev);
2981 pm_runtime_dont_use_autosuspend(&pdev->dev);
2982}
2983
2984static int lpuart_runtime_suspend(struct device *dev)
2985{
2986 struct platform_device *pdev = to_platform_device(dev);
2987 struct lpuart_port *sport = platform_get_drvdata(pdev);
2988
2989 lpuart_disable_clks(sport);
2990
2991 return 0;
2992};
2993
2994static int lpuart_runtime_resume(struct device *dev)
2995{
2996 struct platform_device *pdev = to_platform_device(dev);
2997 struct lpuart_port *sport = platform_get_drvdata(pdev);
2998
2999 return lpuart_enable_clks(sport);
3000};
3001
3002static void serial_lpuart_enable_wakeup(struct lpuart_port *sport, bool on)
3003{
3004 unsigned int val, baud;
3005
3006 if (lpuart_is_32(sport)) {
3007 val = lpuart32_read(&sport->port, UARTCTRL);
3008 baud = lpuart32_read(&sport->port, UARTBAUD);
3009 if (on) {
3010 /* set rx_watermark to 0 in wakeup source mode */
3011 lpuart32_write(&sport->port, 0, UARTWATER);
3012 val |= UARTCTRL_RIE;
3013 /* clear RXEDGIF flag before enable RXEDGIE interrupt */
3014 lpuart32_write(&sport->port, UARTSTAT_RXEDGIF, UARTSTAT);
3015 baud |= UARTBAUD_RXEDGIE;
3016 } else {
3017 val &= ~UARTCTRL_RIE;
3018 baud &= ~UARTBAUD_RXEDGIE;
3019 }
3020 lpuart32_write(&sport->port, val, UARTCTRL);
3021 lpuart32_write(&sport->port, baud, UARTBAUD);
3022 } else {
3023 val = readb(sport->port.membase + UARTCR2);
3024 if (on)
3025 val |= UARTCR2_RIE;
3026 else
3027 val &= ~UARTCR2_RIE;
3028 writeb(val, sport->port.membase + UARTCR2);
3029 }
3030}
3031
3032static bool lpuart_uport_is_active(struct lpuart_port *sport)
3033{
3034 struct tty_port *port = &sport->port.state->port;
3035 struct tty_struct *tty;
3036 struct device *tty_dev;
3037 int may_wake = 0;
3038
3039 tty = tty_port_tty_get(port);
3040 if (tty) {
3041 tty_dev = tty->dev;
3042 may_wake = tty_dev && device_may_wakeup(tty_dev);
3043 tty_kref_put(tty);
3044 }
3045
3046 if ((tty_port_initialized(port) && may_wake) ||
3047 (!console_suspend_enabled && uart_console(&sport->port)))
3048 return true;
3049
3050 return false;
3051}
3052
3053static int lpuart_suspend_noirq(struct device *dev)
3054{
3055 struct lpuart_port *sport = dev_get_drvdata(dev);
3056 bool irq_wake = irqd_is_wakeup_set(irq_get_irq_data(sport->port.irq));
3057
3058 if (lpuart_uport_is_active(sport))
3059 serial_lpuart_enable_wakeup(sport, !!irq_wake);
3060
3061 pinctrl_pm_select_sleep_state(dev);
3062
3063 return 0;
3064}
3065
3066static int lpuart_resume_noirq(struct device *dev)
3067{
3068 struct lpuart_port *sport = dev_get_drvdata(dev);
3069 unsigned int val;
3070
3071 pinctrl_pm_select_default_state(dev);
3072
3073 if (lpuart_uport_is_active(sport)) {
3074 serial_lpuart_enable_wakeup(sport, false);
3075
3076 /* clear the wakeup flags */
3077 if (lpuart_is_32(sport)) {
3078 val = lpuart32_read(&sport->port, UARTSTAT);
3079 lpuart32_write(&sport->port, val, UARTSTAT);
3080 }
3081 }
3082
3083 return 0;
3084}
3085
3086static int lpuart_suspend(struct device *dev)
3087{
3088 struct lpuart_port *sport = dev_get_drvdata(dev);
3089 unsigned long temp, flags;
3090
3091 uart_suspend_port(&lpuart_reg, &sport->port);
3092
3093 if (lpuart_uport_is_active(sport)) {
3094 uart_port_lock_irqsave(&sport->port, &flags);
3095 if (lpuart_is_32(sport)) {
3096 /* disable Rx/Tx and interrupts */
3097 temp = lpuart32_read(&sport->port, UARTCTRL);
3098 temp &= ~(UARTCTRL_TE | UARTCTRL_TIE | UARTCTRL_TCIE);
3099 lpuart32_write(&sport->port, temp, UARTCTRL);
3100 } else {
3101 /* disable Rx/Tx and interrupts */
3102 temp = readb(sport->port.membase + UARTCR2);
3103 temp &= ~(UARTCR2_TE | UARTCR2_TIE | UARTCR2_TCIE);
3104 writeb(temp, sport->port.membase + UARTCR2);
3105 }
3106 uart_port_unlock_irqrestore(&sport->port, flags);
3107
3108 if (sport->lpuart_dma_rx_use) {
3109 /*
3110 * EDMA driver during suspend will forcefully release any
3111 * non-idle DMA channels. If port wakeup is enabled or if port
3112 * is console port or 'no_console_suspend' is set the Rx DMA
3113 * cannot resume as expected, hence gracefully release the
3114 * Rx DMA path before suspend and start Rx DMA path on resume.
3115 */
3116 lpuart_dma_rx_free(&sport->port);
3117
3118 /* Disable Rx DMA to use UART port as wakeup source */
3119 uart_port_lock_irqsave(&sport->port, &flags);
3120 if (lpuart_is_32(sport)) {
3121 temp = lpuart32_read(&sport->port, UARTBAUD);
3122 lpuart32_write(&sport->port, temp & ~UARTBAUD_RDMAE,
3123 UARTBAUD);
3124 } else {
3125 writeb(readb(sport->port.membase + UARTCR5) &
3126 ~UARTCR5_RDMAS, sport->port.membase + UARTCR5);
3127 }
3128 uart_port_unlock_irqrestore(&sport->port, flags);
3129 }
3130
3131 if (sport->lpuart_dma_tx_use) {
3132 uart_port_lock_irqsave(&sport->port, &flags);
3133 if (lpuart_is_32(sport)) {
3134 temp = lpuart32_read(&sport->port, UARTBAUD);
3135 temp &= ~UARTBAUD_TDMAE;
3136 lpuart32_write(&sport->port, temp, UARTBAUD);
3137 } else {
3138 temp = readb(sport->port.membase + UARTCR5);
3139 temp &= ~UARTCR5_TDMAS;
3140 writeb(temp, sport->port.membase + UARTCR5);
3141 }
3142 uart_port_unlock_irqrestore(&sport->port, flags);
3143 sport->dma_tx_in_progress = false;
3144 dmaengine_terminate_sync(sport->dma_tx_chan);
3145 }
3146 } else if (pm_runtime_active(sport->port.dev)) {
3147 lpuart_disable_clks(sport);
3148 pm_runtime_disable(sport->port.dev);
3149 pm_runtime_set_suspended(sport->port.dev);
3150 }
3151
3152 return 0;
3153}
3154
3155static void lpuart_console_fixup(struct lpuart_port *sport)
3156{
3157 struct tty_port *port = &sport->port.state->port;
3158 struct uart_port *uport = &sport->port;
3159 struct ktermios termios;
3160
3161 /* i.MX7ULP enter VLLS mode that lpuart module power off and registers
3162 * all lost no matter the port is wakeup source.
3163 * For console port, console baud rate setting lost and print messy
3164 * log when enable the console port as wakeup source. To avoid the
3165 * issue happen, user should not enable uart port as wakeup source
3166 * in VLLS mode, or restore console setting here.
3167 */
3168 if (is_imx7ulp_lpuart(sport) && lpuart_uport_is_active(sport) &&
3169 console_suspend_enabled && uart_console(&sport->port)) {
3170
3171 mutex_lock(&port->mutex);
3172 memset(&termios, 0, sizeof(struct ktermios));
3173 termios.c_cflag = uport->cons->cflag;
3174 if (port->tty && termios.c_cflag == 0)
3175 termios = port->tty->termios;
3176 uport->ops->set_termios(uport, &termios, NULL);
3177 mutex_unlock(&port->mutex);
3178 }
3179}
3180
3181static int lpuart_resume(struct device *dev)
3182{
3183 struct lpuart_port *sport = dev_get_drvdata(dev);
3184 int ret;
3185
3186 if (lpuart_uport_is_active(sport)) {
3187 if (lpuart_is_32(sport))
3188 lpuart32_hw_setup(sport);
3189 else
3190 lpuart_hw_setup(sport);
3191 } else if (pm_runtime_active(sport->port.dev)) {
3192 ret = lpuart_enable_clks(sport);
3193 if (ret)
3194 return ret;
3195 pm_runtime_set_active(sport->port.dev);
3196 pm_runtime_enable(sport->port.dev);
3197 }
3198
3199 lpuart_console_fixup(sport);
3200 uart_resume_port(&lpuart_reg, &sport->port);
3201
3202 return 0;
3203}
3204
3205static const struct dev_pm_ops lpuart_pm_ops = {
3206 RUNTIME_PM_OPS(lpuart_runtime_suspend,
3207 lpuart_runtime_resume, NULL)
3208 NOIRQ_SYSTEM_SLEEP_PM_OPS(lpuart_suspend_noirq,
3209 lpuart_resume_noirq)
3210 SYSTEM_SLEEP_PM_OPS(lpuart_suspend, lpuart_resume)
3211};
3212
3213static struct platform_driver lpuart_driver = {
3214 .probe = lpuart_probe,
3215 .remove_new = lpuart_remove,
3216 .driver = {
3217 .name = "fsl-lpuart",
3218 .of_match_table = lpuart_dt_ids,
3219 .pm = pm_ptr(&lpuart_pm_ops),
3220 },
3221};
3222
3223static int __init lpuart_serial_init(void)
3224{
3225 int ret = uart_register_driver(&lpuart_reg);
3226
3227 if (ret)
3228 return ret;
3229
3230 ret = platform_driver_register(&lpuart_driver);
3231 if (ret)
3232 uart_unregister_driver(&lpuart_reg);
3233
3234 return ret;
3235}
3236
3237static void __exit lpuart_serial_exit(void)
3238{
3239 platform_driver_unregister(&lpuart_driver);
3240 uart_unregister_driver(&lpuart_reg);
3241}
3242
3243module_init(lpuart_serial_init);
3244module_exit(lpuart_serial_exit);
3245
3246MODULE_DESCRIPTION("Freescale lpuart serial port driver");
3247MODULE_LICENSE("GPL v2");
1// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Freescale lpuart serial port driver
4 *
5 * Copyright 2012-2014 Freescale Semiconductor, Inc.
6 */
7
8#include <linux/clk.h>
9#include <linux/console.h>
10#include <linux/dma-mapping.h>
11#include <linux/dmaengine.h>
12#include <linux/dmapool.h>
13#include <linux/io.h>
14#include <linux/irq.h>
15#include <linux/module.h>
16#include <linux/of.h>
17#include <linux/of_device.h>
18#include <linux/of_dma.h>
19#include <linux/serial_core.h>
20#include <linux/slab.h>
21#include <linux/tty_flip.h>
22
23/* All registers are 8-bit width */
24#define UARTBDH 0x00
25#define UARTBDL 0x01
26#define UARTCR1 0x02
27#define UARTCR2 0x03
28#define UARTSR1 0x04
29#define UARTCR3 0x06
30#define UARTDR 0x07
31#define UARTCR4 0x0a
32#define UARTCR5 0x0b
33#define UARTMODEM 0x0d
34#define UARTPFIFO 0x10
35#define UARTCFIFO 0x11
36#define UARTSFIFO 0x12
37#define UARTTWFIFO 0x13
38#define UARTTCFIFO 0x14
39#define UARTRWFIFO 0x15
40
41#define UARTBDH_LBKDIE 0x80
42#define UARTBDH_RXEDGIE 0x40
43#define UARTBDH_SBR_MASK 0x1f
44
45#define UARTCR1_LOOPS 0x80
46#define UARTCR1_RSRC 0x20
47#define UARTCR1_M 0x10
48#define UARTCR1_WAKE 0x08
49#define UARTCR1_ILT 0x04
50#define UARTCR1_PE 0x02
51#define UARTCR1_PT 0x01
52
53#define UARTCR2_TIE 0x80
54#define UARTCR2_TCIE 0x40
55#define UARTCR2_RIE 0x20
56#define UARTCR2_ILIE 0x10
57#define UARTCR2_TE 0x08
58#define UARTCR2_RE 0x04
59#define UARTCR2_RWU 0x02
60#define UARTCR2_SBK 0x01
61
62#define UARTSR1_TDRE 0x80
63#define UARTSR1_TC 0x40
64#define UARTSR1_RDRF 0x20
65#define UARTSR1_IDLE 0x10
66#define UARTSR1_OR 0x08
67#define UARTSR1_NF 0x04
68#define UARTSR1_FE 0x02
69#define UARTSR1_PE 0x01
70
71#define UARTCR3_R8 0x80
72#define UARTCR3_T8 0x40
73#define UARTCR3_TXDIR 0x20
74#define UARTCR3_TXINV 0x10
75#define UARTCR3_ORIE 0x08
76#define UARTCR3_NEIE 0x04
77#define UARTCR3_FEIE 0x02
78#define UARTCR3_PEIE 0x01
79
80#define UARTCR4_MAEN1 0x80
81#define UARTCR4_MAEN2 0x40
82#define UARTCR4_M10 0x20
83#define UARTCR4_BRFA_MASK 0x1f
84#define UARTCR4_BRFA_OFF 0
85
86#define UARTCR5_TDMAS 0x80
87#define UARTCR5_RDMAS 0x20
88
89#define UARTMODEM_RXRTSE 0x08
90#define UARTMODEM_TXRTSPOL 0x04
91#define UARTMODEM_TXRTSE 0x02
92#define UARTMODEM_TXCTSE 0x01
93
94#define UARTPFIFO_TXFE 0x80
95#define UARTPFIFO_FIFOSIZE_MASK 0x7
96#define UARTPFIFO_TXSIZE_OFF 4
97#define UARTPFIFO_RXFE 0x08
98#define UARTPFIFO_RXSIZE_OFF 0
99
100#define UARTCFIFO_TXFLUSH 0x80
101#define UARTCFIFO_RXFLUSH 0x40
102#define UARTCFIFO_RXOFE 0x04
103#define UARTCFIFO_TXOFE 0x02
104#define UARTCFIFO_RXUFE 0x01
105
106#define UARTSFIFO_TXEMPT 0x80
107#define UARTSFIFO_RXEMPT 0x40
108#define UARTSFIFO_RXOF 0x04
109#define UARTSFIFO_TXOF 0x02
110#define UARTSFIFO_RXUF 0x01
111
112/* 32-bit register definition */
113#define UARTBAUD 0x00
114#define UARTSTAT 0x04
115#define UARTCTRL 0x08
116#define UARTDATA 0x0C
117#define UARTMATCH 0x10
118#define UARTMODIR 0x14
119#define UARTFIFO 0x18
120#define UARTWATER 0x1c
121
122#define UARTBAUD_MAEN1 0x80000000
123#define UARTBAUD_MAEN2 0x40000000
124#define UARTBAUD_M10 0x20000000
125#define UARTBAUD_TDMAE 0x00800000
126#define UARTBAUD_RDMAE 0x00200000
127#define UARTBAUD_MATCFG 0x00400000
128#define UARTBAUD_BOTHEDGE 0x00020000
129#define UARTBAUD_RESYNCDIS 0x00010000
130#define UARTBAUD_LBKDIE 0x00008000
131#define UARTBAUD_RXEDGIE 0x00004000
132#define UARTBAUD_SBNS 0x00002000
133#define UARTBAUD_SBR 0x00000000
134#define UARTBAUD_SBR_MASK 0x1fff
135#define UARTBAUD_OSR_MASK 0x1f
136#define UARTBAUD_OSR_SHIFT 24
137
138#define UARTSTAT_LBKDIF 0x80000000
139#define UARTSTAT_RXEDGIF 0x40000000
140#define UARTSTAT_MSBF 0x20000000
141#define UARTSTAT_RXINV 0x10000000
142#define UARTSTAT_RWUID 0x08000000
143#define UARTSTAT_BRK13 0x04000000
144#define UARTSTAT_LBKDE 0x02000000
145#define UARTSTAT_RAF 0x01000000
146#define UARTSTAT_TDRE 0x00800000
147#define UARTSTAT_TC 0x00400000
148#define UARTSTAT_RDRF 0x00200000
149#define UARTSTAT_IDLE 0x00100000
150#define UARTSTAT_OR 0x00080000
151#define UARTSTAT_NF 0x00040000
152#define UARTSTAT_FE 0x00020000
153#define UARTSTAT_PE 0x00010000
154#define UARTSTAT_MA1F 0x00008000
155#define UARTSTAT_M21F 0x00004000
156
157#define UARTCTRL_R8T9 0x80000000
158#define UARTCTRL_R9T8 0x40000000
159#define UARTCTRL_TXDIR 0x20000000
160#define UARTCTRL_TXINV 0x10000000
161#define UARTCTRL_ORIE 0x08000000
162#define UARTCTRL_NEIE 0x04000000
163#define UARTCTRL_FEIE 0x02000000
164#define UARTCTRL_PEIE 0x01000000
165#define UARTCTRL_TIE 0x00800000
166#define UARTCTRL_TCIE 0x00400000
167#define UARTCTRL_RIE 0x00200000
168#define UARTCTRL_ILIE 0x00100000
169#define UARTCTRL_TE 0x00080000
170#define UARTCTRL_RE 0x00040000
171#define UARTCTRL_RWU 0x00020000
172#define UARTCTRL_SBK 0x00010000
173#define UARTCTRL_MA1IE 0x00008000
174#define UARTCTRL_MA2IE 0x00004000
175#define UARTCTRL_IDLECFG 0x00000100
176#define UARTCTRL_LOOPS 0x00000080
177#define UARTCTRL_DOZEEN 0x00000040
178#define UARTCTRL_RSRC 0x00000020
179#define UARTCTRL_M 0x00000010
180#define UARTCTRL_WAKE 0x00000008
181#define UARTCTRL_ILT 0x00000004
182#define UARTCTRL_PE 0x00000002
183#define UARTCTRL_PT 0x00000001
184
185#define UARTDATA_NOISY 0x00008000
186#define UARTDATA_PARITYE 0x00004000
187#define UARTDATA_FRETSC 0x00002000
188#define UARTDATA_RXEMPT 0x00001000
189#define UARTDATA_IDLINE 0x00000800
190#define UARTDATA_MASK 0x3ff
191
192#define UARTMODIR_IREN 0x00020000
193#define UARTMODIR_TXCTSSRC 0x00000020
194#define UARTMODIR_TXCTSC 0x00000010
195#define UARTMODIR_RXRTSE 0x00000008
196#define UARTMODIR_TXRTSPOL 0x00000004
197#define UARTMODIR_TXRTSE 0x00000002
198#define UARTMODIR_TXCTSE 0x00000001
199
200#define UARTFIFO_TXEMPT 0x00800000
201#define UARTFIFO_RXEMPT 0x00400000
202#define UARTFIFO_TXOF 0x00020000
203#define UARTFIFO_RXUF 0x00010000
204#define UARTFIFO_TXFLUSH 0x00008000
205#define UARTFIFO_RXFLUSH 0x00004000
206#define UARTFIFO_TXOFE 0x00000200
207#define UARTFIFO_RXUFE 0x00000100
208#define UARTFIFO_TXFE 0x00000080
209#define UARTFIFO_FIFOSIZE_MASK 0x7
210#define UARTFIFO_TXSIZE_OFF 4
211#define UARTFIFO_RXFE 0x00000008
212#define UARTFIFO_RXSIZE_OFF 0
213#define UARTFIFO_DEPTH(x) (0x1 << ((x) ? ((x) + 1) : 0))
214
215#define UARTWATER_COUNT_MASK 0xff
216#define UARTWATER_TXCNT_OFF 8
217#define UARTWATER_RXCNT_OFF 24
218#define UARTWATER_WATER_MASK 0xff
219#define UARTWATER_TXWATER_OFF 0
220#define UARTWATER_RXWATER_OFF 16
221
222/* Rx DMA timeout in ms, which is used to calculate Rx ring buffer size */
223#define DMA_RX_TIMEOUT (10)
224
225#define DRIVER_NAME "fsl-lpuart"
226#define DEV_NAME "ttyLP"
227#define UART_NR 6
228
229/* IMX lpuart has four extra unused regs located at the beginning */
230#define IMX_REG_OFF 0x10
231
232static DEFINE_IDA(fsl_lpuart_ida);
233
234enum lpuart_type {
235 VF610_LPUART,
236 LS1021A_LPUART,
237 LS1028A_LPUART,
238 IMX7ULP_LPUART,
239 IMX8QXP_LPUART,
240};
241
242struct lpuart_port {
243 struct uart_port port;
244 enum lpuart_type devtype;
245 struct clk *ipg_clk;
246 struct clk *baud_clk;
247 unsigned int txfifo_size;
248 unsigned int rxfifo_size;
249
250 bool lpuart_dma_tx_use;
251 bool lpuart_dma_rx_use;
252 struct dma_chan *dma_tx_chan;
253 struct dma_chan *dma_rx_chan;
254 struct dma_async_tx_descriptor *dma_tx_desc;
255 struct dma_async_tx_descriptor *dma_rx_desc;
256 dma_cookie_t dma_tx_cookie;
257 dma_cookie_t dma_rx_cookie;
258 unsigned int dma_tx_bytes;
259 unsigned int dma_rx_bytes;
260 bool dma_tx_in_progress;
261 unsigned int dma_rx_timeout;
262 struct timer_list lpuart_timer;
263 struct scatterlist rx_sgl, tx_sgl[2];
264 struct circ_buf rx_ring;
265 int rx_dma_rng_buf_len;
266 unsigned int dma_tx_nents;
267 wait_queue_head_t dma_wait;
268 bool id_allocated;
269};
270
271struct lpuart_soc_data {
272 enum lpuart_type devtype;
273 char iotype;
274 u8 reg_off;
275};
276
277static const struct lpuart_soc_data vf_data = {
278 .devtype = VF610_LPUART,
279 .iotype = UPIO_MEM,
280};
281
282static const struct lpuart_soc_data ls1021a_data = {
283 .devtype = LS1021A_LPUART,
284 .iotype = UPIO_MEM32BE,
285};
286
287static const struct lpuart_soc_data ls1028a_data = {
288 .devtype = LS1028A_LPUART,
289 .iotype = UPIO_MEM32,
290};
291
292static struct lpuart_soc_data imx7ulp_data = {
293 .devtype = IMX7ULP_LPUART,
294 .iotype = UPIO_MEM32,
295 .reg_off = IMX_REG_OFF,
296};
297
298static struct lpuart_soc_data imx8qxp_data = {
299 .devtype = IMX8QXP_LPUART,
300 .iotype = UPIO_MEM32,
301 .reg_off = IMX_REG_OFF,
302};
303
304static const struct of_device_id lpuart_dt_ids[] = {
305 { .compatible = "fsl,vf610-lpuart", .data = &vf_data, },
306 { .compatible = "fsl,ls1021a-lpuart", .data = &ls1021a_data, },
307 { .compatible = "fsl,ls1028a-lpuart", .data = &ls1028a_data, },
308 { .compatible = "fsl,imx7ulp-lpuart", .data = &imx7ulp_data, },
309 { .compatible = "fsl,imx8qxp-lpuart", .data = &imx8qxp_data, },
310 { /* sentinel */ }
311};
312MODULE_DEVICE_TABLE(of, lpuart_dt_ids);
313
314/* Forward declare this for the dma callbacks*/
315static void lpuart_dma_tx_complete(void *arg);
316
317static inline bool is_ls1028a_lpuart(struct lpuart_port *sport)
318{
319 return sport->devtype == LS1028A_LPUART;
320}
321
322static inline bool is_imx8qxp_lpuart(struct lpuart_port *sport)
323{
324 return sport->devtype == IMX8QXP_LPUART;
325}
326
327static inline u32 lpuart32_read(struct uart_port *port, u32 off)
328{
329 switch (port->iotype) {
330 case UPIO_MEM32:
331 return readl(port->membase + off);
332 case UPIO_MEM32BE:
333 return ioread32be(port->membase + off);
334 default:
335 return 0;
336 }
337}
338
339static inline void lpuart32_write(struct uart_port *port, u32 val,
340 u32 off)
341{
342 switch (port->iotype) {
343 case UPIO_MEM32:
344 writel(val, port->membase + off);
345 break;
346 case UPIO_MEM32BE:
347 iowrite32be(val, port->membase + off);
348 break;
349 }
350}
351
352static int __lpuart_enable_clks(struct lpuart_port *sport, bool is_en)
353{
354 int ret = 0;
355
356 if (is_en) {
357 ret = clk_prepare_enable(sport->ipg_clk);
358 if (ret)
359 return ret;
360
361 ret = clk_prepare_enable(sport->baud_clk);
362 if (ret) {
363 clk_disable_unprepare(sport->ipg_clk);
364 return ret;
365 }
366 } else {
367 clk_disable_unprepare(sport->baud_clk);
368 clk_disable_unprepare(sport->ipg_clk);
369 }
370
371 return 0;
372}
373
374static unsigned int lpuart_get_baud_clk_rate(struct lpuart_port *sport)
375{
376 if (is_imx8qxp_lpuart(sport))
377 return clk_get_rate(sport->baud_clk);
378
379 return clk_get_rate(sport->ipg_clk);
380}
381
382#define lpuart_enable_clks(x) __lpuart_enable_clks(x, true)
383#define lpuart_disable_clks(x) __lpuart_enable_clks(x, false)
384
385static void lpuart_stop_tx(struct uart_port *port)
386{
387 unsigned char temp;
388
389 temp = readb(port->membase + UARTCR2);
390 temp &= ~(UARTCR2_TIE | UARTCR2_TCIE);
391 writeb(temp, port->membase + UARTCR2);
392}
393
394static void lpuart32_stop_tx(struct uart_port *port)
395{
396 unsigned long temp;
397
398 temp = lpuart32_read(port, UARTCTRL);
399 temp &= ~(UARTCTRL_TIE | UARTCTRL_TCIE);
400 lpuart32_write(port, temp, UARTCTRL);
401}
402
403static void lpuart_stop_rx(struct uart_port *port)
404{
405 unsigned char temp;
406
407 temp = readb(port->membase + UARTCR2);
408 writeb(temp & ~UARTCR2_RE, port->membase + UARTCR2);
409}
410
411static void lpuart32_stop_rx(struct uart_port *port)
412{
413 unsigned long temp;
414
415 temp = lpuart32_read(port, UARTCTRL);
416 lpuart32_write(port, temp & ~UARTCTRL_RE, UARTCTRL);
417}
418
419static void lpuart_dma_tx(struct lpuart_port *sport)
420{
421 struct circ_buf *xmit = &sport->port.state->xmit;
422 struct scatterlist *sgl = sport->tx_sgl;
423 struct device *dev = sport->port.dev;
424 struct dma_chan *chan = sport->dma_tx_chan;
425 int ret;
426
427 if (sport->dma_tx_in_progress)
428 return;
429
430 sport->dma_tx_bytes = uart_circ_chars_pending(xmit);
431
432 if (xmit->tail < xmit->head || xmit->head == 0) {
433 sport->dma_tx_nents = 1;
434 sg_init_one(sgl, xmit->buf + xmit->tail, sport->dma_tx_bytes);
435 } else {
436 sport->dma_tx_nents = 2;
437 sg_init_table(sgl, 2);
438 sg_set_buf(sgl, xmit->buf + xmit->tail,
439 UART_XMIT_SIZE - xmit->tail);
440 sg_set_buf(sgl + 1, xmit->buf, xmit->head);
441 }
442
443 ret = dma_map_sg(chan->device->dev, sgl, sport->dma_tx_nents,
444 DMA_TO_DEVICE);
445 if (!ret) {
446 dev_err(dev, "DMA mapping error for TX.\n");
447 return;
448 }
449
450 sport->dma_tx_desc = dmaengine_prep_slave_sg(chan, sgl,
451 ret, DMA_MEM_TO_DEV,
452 DMA_PREP_INTERRUPT);
453 if (!sport->dma_tx_desc) {
454 dma_unmap_sg(chan->device->dev, sgl, sport->dma_tx_nents,
455 DMA_TO_DEVICE);
456 dev_err(dev, "Cannot prepare TX slave DMA!\n");
457 return;
458 }
459
460 sport->dma_tx_desc->callback = lpuart_dma_tx_complete;
461 sport->dma_tx_desc->callback_param = sport;
462 sport->dma_tx_in_progress = true;
463 sport->dma_tx_cookie = dmaengine_submit(sport->dma_tx_desc);
464 dma_async_issue_pending(chan);
465}
466
467static bool lpuart_stopped_or_empty(struct uart_port *port)
468{
469 return uart_circ_empty(&port->state->xmit) || uart_tx_stopped(port);
470}
471
472static void lpuart_dma_tx_complete(void *arg)
473{
474 struct lpuart_port *sport = arg;
475 struct scatterlist *sgl = &sport->tx_sgl[0];
476 struct circ_buf *xmit = &sport->port.state->xmit;
477 struct dma_chan *chan = sport->dma_tx_chan;
478 unsigned long flags;
479
480 spin_lock_irqsave(&sport->port.lock, flags);
481
482 dma_unmap_sg(chan->device->dev, sgl, sport->dma_tx_nents,
483 DMA_TO_DEVICE);
484
485 xmit->tail = (xmit->tail + sport->dma_tx_bytes) & (UART_XMIT_SIZE - 1);
486
487 sport->port.icount.tx += sport->dma_tx_bytes;
488 sport->dma_tx_in_progress = false;
489 spin_unlock_irqrestore(&sport->port.lock, flags);
490
491 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
492 uart_write_wakeup(&sport->port);
493
494 if (waitqueue_active(&sport->dma_wait)) {
495 wake_up(&sport->dma_wait);
496 return;
497 }
498
499 spin_lock_irqsave(&sport->port.lock, flags);
500
501 if (!lpuart_stopped_or_empty(&sport->port))
502 lpuart_dma_tx(sport);
503
504 spin_unlock_irqrestore(&sport->port.lock, flags);
505}
506
507static dma_addr_t lpuart_dma_datareg_addr(struct lpuart_port *sport)
508{
509 switch (sport->port.iotype) {
510 case UPIO_MEM32:
511 return sport->port.mapbase + UARTDATA;
512 case UPIO_MEM32BE:
513 return sport->port.mapbase + UARTDATA + sizeof(u32) - 1;
514 }
515 return sport->port.mapbase + UARTDR;
516}
517
518static int lpuart_dma_tx_request(struct uart_port *port)
519{
520 struct lpuart_port *sport = container_of(port,
521 struct lpuart_port, port);
522 struct dma_slave_config dma_tx_sconfig = {};
523 int ret;
524
525 dma_tx_sconfig.dst_addr = lpuart_dma_datareg_addr(sport);
526 dma_tx_sconfig.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
527 dma_tx_sconfig.dst_maxburst = 1;
528 dma_tx_sconfig.direction = DMA_MEM_TO_DEV;
529 ret = dmaengine_slave_config(sport->dma_tx_chan, &dma_tx_sconfig);
530
531 if (ret) {
532 dev_err(sport->port.dev,
533 "DMA slave config failed, err = %d\n", ret);
534 return ret;
535 }
536
537 return 0;
538}
539
540static bool lpuart_is_32(struct lpuart_port *sport)
541{
542 return sport->port.iotype == UPIO_MEM32 ||
543 sport->port.iotype == UPIO_MEM32BE;
544}
545
546static void lpuart_flush_buffer(struct uart_port *port)
547{
548 struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
549 struct dma_chan *chan = sport->dma_tx_chan;
550 u32 val;
551
552 if (sport->lpuart_dma_tx_use) {
553 if (sport->dma_tx_in_progress) {
554 dma_unmap_sg(chan->device->dev, &sport->tx_sgl[0],
555 sport->dma_tx_nents, DMA_TO_DEVICE);
556 sport->dma_tx_in_progress = false;
557 }
558 dmaengine_terminate_all(chan);
559 }
560
561 if (lpuart_is_32(sport)) {
562 val = lpuart32_read(&sport->port, UARTFIFO);
563 val |= UARTFIFO_TXFLUSH | UARTFIFO_RXFLUSH;
564 lpuart32_write(&sport->port, val, UARTFIFO);
565 } else {
566 val = readb(sport->port.membase + UARTCFIFO);
567 val |= UARTCFIFO_TXFLUSH | UARTCFIFO_RXFLUSH;
568 writeb(val, sport->port.membase + UARTCFIFO);
569 }
570}
571
572static void lpuart_wait_bit_set(struct uart_port *port, unsigned int offset,
573 u8 bit)
574{
575 while (!(readb(port->membase + offset) & bit))
576 cpu_relax();
577}
578
579static void lpuart32_wait_bit_set(struct uart_port *port, unsigned int offset,
580 u32 bit)
581{
582 while (!(lpuart32_read(port, offset) & bit))
583 cpu_relax();
584}
585
586#if defined(CONFIG_CONSOLE_POLL)
587
588static int lpuart_poll_init(struct uart_port *port)
589{
590 struct lpuart_port *sport = container_of(port,
591 struct lpuart_port, port);
592 unsigned long flags;
593 unsigned char temp;
594
595 sport->port.fifosize = 0;
596
597 spin_lock_irqsave(&sport->port.lock, flags);
598 /* Disable Rx & Tx */
599 writeb(0, sport->port.membase + UARTCR2);
600
601 temp = readb(sport->port.membase + UARTPFIFO);
602 /* Enable Rx and Tx FIFO */
603 writeb(temp | UARTPFIFO_RXFE | UARTPFIFO_TXFE,
604 sport->port.membase + UARTPFIFO);
605
606 /* flush Tx and Rx FIFO */
607 writeb(UARTCFIFO_TXFLUSH | UARTCFIFO_RXFLUSH,
608 sport->port.membase + UARTCFIFO);
609
610 /* explicitly clear RDRF */
611 if (readb(sport->port.membase + UARTSR1) & UARTSR1_RDRF) {
612 readb(sport->port.membase + UARTDR);
613 writeb(UARTSFIFO_RXUF, sport->port.membase + UARTSFIFO);
614 }
615
616 writeb(0, sport->port.membase + UARTTWFIFO);
617 writeb(1, sport->port.membase + UARTRWFIFO);
618
619 /* Enable Rx and Tx */
620 writeb(UARTCR2_RE | UARTCR2_TE, sport->port.membase + UARTCR2);
621 spin_unlock_irqrestore(&sport->port.lock, flags);
622
623 return 0;
624}
625
626static void lpuart_poll_put_char(struct uart_port *port, unsigned char c)
627{
628 /* drain */
629 lpuart_wait_bit_set(port, UARTSR1, UARTSR1_TDRE);
630 writeb(c, port->membase + UARTDR);
631}
632
633static int lpuart_poll_get_char(struct uart_port *port)
634{
635 if (!(readb(port->membase + UARTSR1) & UARTSR1_RDRF))
636 return NO_POLL_CHAR;
637
638 return readb(port->membase + UARTDR);
639}
640
641static int lpuart32_poll_init(struct uart_port *port)
642{
643 unsigned long flags;
644 struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
645 u32 temp;
646
647 sport->port.fifosize = 0;
648
649 spin_lock_irqsave(&sport->port.lock, flags);
650
651 /* Disable Rx & Tx */
652 lpuart32_write(&sport->port, UARTCTRL, 0);
653
654 temp = lpuart32_read(&sport->port, UARTFIFO);
655
656 /* Enable Rx and Tx FIFO */
657 lpuart32_write(&sport->port, UARTFIFO,
658 temp | UARTFIFO_RXFE | UARTFIFO_TXFE);
659
660 /* flush Tx and Rx FIFO */
661 lpuart32_write(&sport->port, UARTFIFO,
662 UARTFIFO_TXFLUSH | UARTFIFO_RXFLUSH);
663
664 /* explicitly clear RDRF */
665 if (lpuart32_read(&sport->port, UARTSTAT) & UARTSTAT_RDRF) {
666 lpuart32_read(&sport->port, UARTDATA);
667 lpuart32_write(&sport->port, UARTFIFO, UARTFIFO_RXUF);
668 }
669
670 /* Enable Rx and Tx */
671 lpuart32_write(&sport->port, UARTCTRL, UARTCTRL_RE | UARTCTRL_TE);
672 spin_unlock_irqrestore(&sport->port.lock, flags);
673
674 return 0;
675}
676
677static void lpuart32_poll_put_char(struct uart_port *port, unsigned char c)
678{
679 lpuart32_wait_bit_set(port, UARTSTAT, UARTSTAT_TDRE);
680 lpuart32_write(port, UARTDATA, c);
681}
682
683static int lpuart32_poll_get_char(struct uart_port *port)
684{
685 if (!(lpuart32_read(port, UARTSTAT) & UARTSTAT_RDRF))
686 return NO_POLL_CHAR;
687
688 return lpuart32_read(port, UARTDATA);
689}
690#endif
691
692static inline void lpuart_transmit_buffer(struct lpuart_port *sport)
693{
694 struct circ_buf *xmit = &sport->port.state->xmit;
695
696 if (sport->port.x_char) {
697 writeb(sport->port.x_char, sport->port.membase + UARTDR);
698 sport->port.icount.tx++;
699 sport->port.x_char = 0;
700 return;
701 }
702
703 if (lpuart_stopped_or_empty(&sport->port)) {
704 lpuart_stop_tx(&sport->port);
705 return;
706 }
707
708 while (!uart_circ_empty(xmit) &&
709 (readb(sport->port.membase + UARTTCFIFO) < sport->txfifo_size)) {
710 writeb(xmit->buf[xmit->tail], sport->port.membase + UARTDR);
711 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
712 sport->port.icount.tx++;
713 }
714
715 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
716 uart_write_wakeup(&sport->port);
717
718 if (uart_circ_empty(xmit))
719 lpuart_stop_tx(&sport->port);
720}
721
722static inline void lpuart32_transmit_buffer(struct lpuart_port *sport)
723{
724 struct circ_buf *xmit = &sport->port.state->xmit;
725 unsigned long txcnt;
726
727 if (sport->port.x_char) {
728 lpuart32_write(&sport->port, sport->port.x_char, UARTDATA);
729 sport->port.icount.tx++;
730 sport->port.x_char = 0;
731 return;
732 }
733
734 if (lpuart_stopped_or_empty(&sport->port)) {
735 lpuart32_stop_tx(&sport->port);
736 return;
737 }
738
739 txcnt = lpuart32_read(&sport->port, UARTWATER);
740 txcnt = txcnt >> UARTWATER_TXCNT_OFF;
741 txcnt &= UARTWATER_COUNT_MASK;
742 while (!uart_circ_empty(xmit) && (txcnt < sport->txfifo_size)) {
743 lpuart32_write(&sport->port, xmit->buf[xmit->tail], UARTDATA);
744 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
745 sport->port.icount.tx++;
746 txcnt = lpuart32_read(&sport->port, UARTWATER);
747 txcnt = txcnt >> UARTWATER_TXCNT_OFF;
748 txcnt &= UARTWATER_COUNT_MASK;
749 }
750
751 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
752 uart_write_wakeup(&sport->port);
753
754 if (uart_circ_empty(xmit))
755 lpuart32_stop_tx(&sport->port);
756}
757
758static void lpuart_start_tx(struct uart_port *port)
759{
760 struct lpuart_port *sport = container_of(port,
761 struct lpuart_port, port);
762 unsigned char temp;
763
764 temp = readb(port->membase + UARTCR2);
765 writeb(temp | UARTCR2_TIE, port->membase + UARTCR2);
766
767 if (sport->lpuart_dma_tx_use) {
768 if (!lpuart_stopped_or_empty(port))
769 lpuart_dma_tx(sport);
770 } else {
771 if (readb(port->membase + UARTSR1) & UARTSR1_TDRE)
772 lpuart_transmit_buffer(sport);
773 }
774}
775
776static void lpuart32_start_tx(struct uart_port *port)
777{
778 struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
779 unsigned long temp;
780
781 if (sport->lpuart_dma_tx_use) {
782 if (!lpuart_stopped_or_empty(port))
783 lpuart_dma_tx(sport);
784 } else {
785 temp = lpuart32_read(port, UARTCTRL);
786 lpuart32_write(port, temp | UARTCTRL_TIE, UARTCTRL);
787
788 if (lpuart32_read(port, UARTSTAT) & UARTSTAT_TDRE)
789 lpuart32_transmit_buffer(sport);
790 }
791}
792
793/* return TIOCSER_TEMT when transmitter is not busy */
794static unsigned int lpuart_tx_empty(struct uart_port *port)
795{
796 struct lpuart_port *sport = container_of(port,
797 struct lpuart_port, port);
798 unsigned char sr1 = readb(port->membase + UARTSR1);
799 unsigned char sfifo = readb(port->membase + UARTSFIFO);
800
801 if (sport->dma_tx_in_progress)
802 return 0;
803
804 if (sr1 & UARTSR1_TC && sfifo & UARTSFIFO_TXEMPT)
805 return TIOCSER_TEMT;
806
807 return 0;
808}
809
810static unsigned int lpuart32_tx_empty(struct uart_port *port)
811{
812 struct lpuart_port *sport = container_of(port,
813 struct lpuart_port, port);
814 unsigned long stat = lpuart32_read(port, UARTSTAT);
815 unsigned long sfifo = lpuart32_read(port, UARTFIFO);
816
817 if (sport->dma_tx_in_progress)
818 return 0;
819
820 if (stat & UARTSTAT_TC && sfifo & UARTFIFO_TXEMPT)
821 return TIOCSER_TEMT;
822
823 return 0;
824}
825
826static void lpuart_txint(struct lpuart_port *sport)
827{
828 unsigned long flags;
829
830 spin_lock_irqsave(&sport->port.lock, flags);
831 lpuart_transmit_buffer(sport);
832 spin_unlock_irqrestore(&sport->port.lock, flags);
833}
834
835static void lpuart_rxint(struct lpuart_port *sport)
836{
837 unsigned int flg, ignored = 0, overrun = 0;
838 struct tty_port *port = &sport->port.state->port;
839 unsigned long flags;
840 unsigned char rx, sr;
841
842 spin_lock_irqsave(&sport->port.lock, flags);
843
844 while (!(readb(sport->port.membase + UARTSFIFO) & UARTSFIFO_RXEMPT)) {
845 flg = TTY_NORMAL;
846 sport->port.icount.rx++;
847 /*
848 * to clear the FE, OR, NF, FE, PE flags,
849 * read SR1 then read DR
850 */
851 sr = readb(sport->port.membase + UARTSR1);
852 rx = readb(sport->port.membase + UARTDR);
853
854 if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
855 continue;
856
857 if (sr & (UARTSR1_PE | UARTSR1_OR | UARTSR1_FE)) {
858 if (sr & UARTSR1_PE)
859 sport->port.icount.parity++;
860 else if (sr & UARTSR1_FE)
861 sport->port.icount.frame++;
862
863 if (sr & UARTSR1_OR)
864 overrun++;
865
866 if (sr & sport->port.ignore_status_mask) {
867 if (++ignored > 100)
868 goto out;
869 continue;
870 }
871
872 sr &= sport->port.read_status_mask;
873
874 if (sr & UARTSR1_PE)
875 flg = TTY_PARITY;
876 else if (sr & UARTSR1_FE)
877 flg = TTY_FRAME;
878
879 if (sr & UARTSR1_OR)
880 flg = TTY_OVERRUN;
881
882 sport->port.sysrq = 0;
883 }
884
885 tty_insert_flip_char(port, rx, flg);
886 }
887
888out:
889 if (overrun) {
890 sport->port.icount.overrun += overrun;
891
892 /*
893 * Overruns cause FIFO pointers to become missaligned.
894 * Flushing the receive FIFO reinitializes the pointers.
895 */
896 writeb(UARTCFIFO_RXFLUSH, sport->port.membase + UARTCFIFO);
897 writeb(UARTSFIFO_RXOF, sport->port.membase + UARTSFIFO);
898 }
899
900 spin_unlock_irqrestore(&sport->port.lock, flags);
901
902 tty_flip_buffer_push(port);
903}
904
905static void lpuart32_txint(struct lpuart_port *sport)
906{
907 unsigned long flags;
908
909 spin_lock_irqsave(&sport->port.lock, flags);
910 lpuart32_transmit_buffer(sport);
911 spin_unlock_irqrestore(&sport->port.lock, flags);
912}
913
914static void lpuart32_rxint(struct lpuart_port *sport)
915{
916 unsigned int flg, ignored = 0;
917 struct tty_port *port = &sport->port.state->port;
918 unsigned long flags;
919 unsigned long rx, sr;
920
921 spin_lock_irqsave(&sport->port.lock, flags);
922
923 while (!(lpuart32_read(&sport->port, UARTFIFO) & UARTFIFO_RXEMPT)) {
924 flg = TTY_NORMAL;
925 sport->port.icount.rx++;
926 /*
927 * to clear the FE, OR, NF, FE, PE flags,
928 * read STAT then read DATA reg
929 */
930 sr = lpuart32_read(&sport->port, UARTSTAT);
931 rx = lpuart32_read(&sport->port, UARTDATA);
932 rx &= 0x3ff;
933
934 if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
935 continue;
936
937 if (sr & (UARTSTAT_PE | UARTSTAT_OR | UARTSTAT_FE)) {
938 if (sr & UARTSTAT_PE)
939 sport->port.icount.parity++;
940 else if (sr & UARTSTAT_FE)
941 sport->port.icount.frame++;
942
943 if (sr & UARTSTAT_OR)
944 sport->port.icount.overrun++;
945
946 if (sr & sport->port.ignore_status_mask) {
947 if (++ignored > 100)
948 goto out;
949 continue;
950 }
951
952 sr &= sport->port.read_status_mask;
953
954 if (sr & UARTSTAT_PE)
955 flg = TTY_PARITY;
956 else if (sr & UARTSTAT_FE)
957 flg = TTY_FRAME;
958
959 if (sr & UARTSTAT_OR)
960 flg = TTY_OVERRUN;
961
962 sport->port.sysrq = 0;
963 }
964
965 tty_insert_flip_char(port, rx, flg);
966 }
967
968out:
969 spin_unlock_irqrestore(&sport->port.lock, flags);
970
971 tty_flip_buffer_push(port);
972}
973
974static irqreturn_t lpuart_int(int irq, void *dev_id)
975{
976 struct lpuart_port *sport = dev_id;
977 unsigned char sts;
978
979 sts = readb(sport->port.membase + UARTSR1);
980
981 if (sts & UARTSR1_RDRF && !sport->lpuart_dma_rx_use)
982 lpuart_rxint(sport);
983
984 if (sts & UARTSR1_TDRE && !sport->lpuart_dma_tx_use)
985 lpuart_txint(sport);
986
987 return IRQ_HANDLED;
988}
989
990static irqreturn_t lpuart32_int(int irq, void *dev_id)
991{
992 struct lpuart_port *sport = dev_id;
993 unsigned long sts, rxcount;
994
995 sts = lpuart32_read(&sport->port, UARTSTAT);
996 rxcount = lpuart32_read(&sport->port, UARTWATER);
997 rxcount = rxcount >> UARTWATER_RXCNT_OFF;
998
999 if ((sts & UARTSTAT_RDRF || rxcount > 0) && !sport->lpuart_dma_rx_use)
1000 lpuart32_rxint(sport);
1001
1002 if ((sts & UARTSTAT_TDRE) && !sport->lpuart_dma_tx_use)
1003 lpuart32_txint(sport);
1004
1005 lpuart32_write(&sport->port, sts, UARTSTAT);
1006 return IRQ_HANDLED;
1007}
1008
1009static void lpuart_copy_rx_to_tty(struct lpuart_port *sport)
1010{
1011 struct tty_port *port = &sport->port.state->port;
1012 struct dma_tx_state state;
1013 enum dma_status dmastat;
1014 struct dma_chan *chan = sport->dma_rx_chan;
1015 struct circ_buf *ring = &sport->rx_ring;
1016 unsigned long flags;
1017 int count = 0;
1018
1019 if (lpuart_is_32(sport)) {
1020 unsigned long sr = lpuart32_read(&sport->port, UARTSTAT);
1021
1022 if (sr & (UARTSTAT_PE | UARTSTAT_FE)) {
1023 /* Read DR to clear the error flags */
1024 lpuart32_read(&sport->port, UARTDATA);
1025
1026 if (sr & UARTSTAT_PE)
1027 sport->port.icount.parity++;
1028 else if (sr & UARTSTAT_FE)
1029 sport->port.icount.frame++;
1030 }
1031 } else {
1032 unsigned char sr = readb(sport->port.membase + UARTSR1);
1033
1034 if (sr & (UARTSR1_PE | UARTSR1_FE)) {
1035 unsigned char cr2;
1036
1037 /* Disable receiver during this operation... */
1038 cr2 = readb(sport->port.membase + UARTCR2);
1039 cr2 &= ~UARTCR2_RE;
1040 writeb(cr2, sport->port.membase + UARTCR2);
1041
1042 /* Read DR to clear the error flags */
1043 readb(sport->port.membase + UARTDR);
1044
1045 if (sr & UARTSR1_PE)
1046 sport->port.icount.parity++;
1047 else if (sr & UARTSR1_FE)
1048 sport->port.icount.frame++;
1049 /*
1050 * At this point parity/framing error is
1051 * cleared However, since the DMA already read
1052 * the data register and we had to read it
1053 * again after reading the status register to
1054 * properly clear the flags, the FIFO actually
1055 * underflowed... This requires a clearing of
1056 * the FIFO...
1057 */
1058 if (readb(sport->port.membase + UARTSFIFO) &
1059 UARTSFIFO_RXUF) {
1060 writeb(UARTSFIFO_RXUF,
1061 sport->port.membase + UARTSFIFO);
1062 writeb(UARTCFIFO_RXFLUSH,
1063 sport->port.membase + UARTCFIFO);
1064 }
1065
1066 cr2 |= UARTCR2_RE;
1067 writeb(cr2, sport->port.membase + UARTCR2);
1068 }
1069 }
1070
1071 async_tx_ack(sport->dma_rx_desc);
1072
1073 spin_lock_irqsave(&sport->port.lock, flags);
1074
1075 dmastat = dmaengine_tx_status(chan, sport->dma_rx_cookie, &state);
1076 if (dmastat == DMA_ERROR) {
1077 dev_err(sport->port.dev, "Rx DMA transfer failed!\n");
1078 spin_unlock_irqrestore(&sport->port.lock, flags);
1079 return;
1080 }
1081
1082 /* CPU claims ownership of RX DMA buffer */
1083 dma_sync_sg_for_cpu(chan->device->dev, &sport->rx_sgl, 1,
1084 DMA_FROM_DEVICE);
1085
1086 /*
1087 * ring->head points to the end of data already written by the DMA.
1088 * ring->tail points to the beginning of data to be read by the
1089 * framework.
1090 * The current transfer size should not be larger than the dma buffer
1091 * length.
1092 */
1093 ring->head = sport->rx_sgl.length - state.residue;
1094 BUG_ON(ring->head > sport->rx_sgl.length);
1095 /*
1096 * At this point ring->head may point to the first byte right after the
1097 * last byte of the dma buffer:
1098 * 0 <= ring->head <= sport->rx_sgl.length
1099 *
1100 * However ring->tail must always points inside the dma buffer:
1101 * 0 <= ring->tail <= sport->rx_sgl.length - 1
1102 *
1103 * Since we use a ring buffer, we have to handle the case
1104 * where head is lower than tail. In such a case, we first read from
1105 * tail to the end of the buffer then reset tail.
1106 */
1107 if (ring->head < ring->tail) {
1108 count = sport->rx_sgl.length - ring->tail;
1109
1110 tty_insert_flip_string(port, ring->buf + ring->tail, count);
1111 ring->tail = 0;
1112 sport->port.icount.rx += count;
1113 }
1114
1115 /* Finally we read data from tail to head */
1116 if (ring->tail < ring->head) {
1117 count = ring->head - ring->tail;
1118 tty_insert_flip_string(port, ring->buf + ring->tail, count);
1119 /* Wrap ring->head if needed */
1120 if (ring->head >= sport->rx_sgl.length)
1121 ring->head = 0;
1122 ring->tail = ring->head;
1123 sport->port.icount.rx += count;
1124 }
1125
1126 dma_sync_sg_for_device(chan->device->dev, &sport->rx_sgl, 1,
1127 DMA_FROM_DEVICE);
1128
1129 spin_unlock_irqrestore(&sport->port.lock, flags);
1130
1131 tty_flip_buffer_push(port);
1132 mod_timer(&sport->lpuart_timer, jiffies + sport->dma_rx_timeout);
1133}
1134
1135static void lpuart_dma_rx_complete(void *arg)
1136{
1137 struct lpuart_port *sport = arg;
1138
1139 lpuart_copy_rx_to_tty(sport);
1140}
1141
1142static void lpuart_timer_func(struct timer_list *t)
1143{
1144 struct lpuart_port *sport = from_timer(sport, t, lpuart_timer);
1145
1146 lpuart_copy_rx_to_tty(sport);
1147}
1148
1149static inline int lpuart_start_rx_dma(struct lpuart_port *sport)
1150{
1151 struct dma_slave_config dma_rx_sconfig = {};
1152 struct circ_buf *ring = &sport->rx_ring;
1153 int ret, nent;
1154 int bits, baud;
1155 struct tty_port *port = &sport->port.state->port;
1156 struct tty_struct *tty = port->tty;
1157 struct ktermios *termios = &tty->termios;
1158 struct dma_chan *chan = sport->dma_rx_chan;
1159
1160 baud = tty_get_baud_rate(tty);
1161
1162 bits = (termios->c_cflag & CSIZE) == CS7 ? 9 : 10;
1163 if (termios->c_cflag & PARENB)
1164 bits++;
1165
1166 /*
1167 * Calculate length of one DMA buffer size to keep latency below
1168 * 10ms at any baud rate.
1169 */
1170 sport->rx_dma_rng_buf_len = (DMA_RX_TIMEOUT * baud / bits / 1000) * 2;
1171 sport->rx_dma_rng_buf_len = (1 << (fls(sport->rx_dma_rng_buf_len) - 1));
1172 if (sport->rx_dma_rng_buf_len < 16)
1173 sport->rx_dma_rng_buf_len = 16;
1174
1175 ring->buf = kzalloc(sport->rx_dma_rng_buf_len, GFP_ATOMIC);
1176 if (!ring->buf)
1177 return -ENOMEM;
1178
1179 sg_init_one(&sport->rx_sgl, ring->buf, sport->rx_dma_rng_buf_len);
1180 nent = dma_map_sg(chan->device->dev, &sport->rx_sgl, 1,
1181 DMA_FROM_DEVICE);
1182
1183 if (!nent) {
1184 dev_err(sport->port.dev, "DMA Rx mapping error\n");
1185 return -EINVAL;
1186 }
1187
1188 dma_rx_sconfig.src_addr = lpuart_dma_datareg_addr(sport);
1189 dma_rx_sconfig.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1190 dma_rx_sconfig.src_maxburst = 1;
1191 dma_rx_sconfig.direction = DMA_DEV_TO_MEM;
1192 ret = dmaengine_slave_config(chan, &dma_rx_sconfig);
1193
1194 if (ret < 0) {
1195 dev_err(sport->port.dev,
1196 "DMA Rx slave config failed, err = %d\n", ret);
1197 return ret;
1198 }
1199
1200 sport->dma_rx_desc = dmaengine_prep_dma_cyclic(chan,
1201 sg_dma_address(&sport->rx_sgl),
1202 sport->rx_sgl.length,
1203 sport->rx_sgl.length / 2,
1204 DMA_DEV_TO_MEM,
1205 DMA_PREP_INTERRUPT);
1206 if (!sport->dma_rx_desc) {
1207 dev_err(sport->port.dev, "Cannot prepare cyclic DMA\n");
1208 return -EFAULT;
1209 }
1210
1211 sport->dma_rx_desc->callback = lpuart_dma_rx_complete;
1212 sport->dma_rx_desc->callback_param = sport;
1213 sport->dma_rx_cookie = dmaengine_submit(sport->dma_rx_desc);
1214 dma_async_issue_pending(chan);
1215
1216 if (lpuart_is_32(sport)) {
1217 unsigned long temp = lpuart32_read(&sport->port, UARTBAUD);
1218
1219 lpuart32_write(&sport->port, temp | UARTBAUD_RDMAE, UARTBAUD);
1220 } else {
1221 writeb(readb(sport->port.membase + UARTCR5) | UARTCR5_RDMAS,
1222 sport->port.membase + UARTCR5);
1223 }
1224
1225 return 0;
1226}
1227
1228static void lpuart_dma_rx_free(struct uart_port *port)
1229{
1230 struct lpuart_port *sport = container_of(port,
1231 struct lpuart_port, port);
1232 struct dma_chan *chan = sport->dma_rx_chan;
1233
1234 dmaengine_terminate_all(chan);
1235 dma_unmap_sg(chan->device->dev, &sport->rx_sgl, 1, DMA_FROM_DEVICE);
1236 kfree(sport->rx_ring.buf);
1237 sport->rx_ring.tail = 0;
1238 sport->rx_ring.head = 0;
1239 sport->dma_rx_desc = NULL;
1240 sport->dma_rx_cookie = -EINVAL;
1241}
1242
1243static int lpuart_config_rs485(struct uart_port *port,
1244 struct serial_rs485 *rs485)
1245{
1246 struct lpuart_port *sport = container_of(port,
1247 struct lpuart_port, port);
1248
1249 u8 modem = readb(sport->port.membase + UARTMODEM) &
1250 ~(UARTMODEM_TXRTSPOL | UARTMODEM_TXRTSE);
1251 writeb(modem, sport->port.membase + UARTMODEM);
1252
1253 /* clear unsupported configurations */
1254 rs485->delay_rts_before_send = 0;
1255 rs485->delay_rts_after_send = 0;
1256 rs485->flags &= ~SER_RS485_RX_DURING_TX;
1257
1258 if (rs485->flags & SER_RS485_ENABLED) {
1259 /* Enable auto RS-485 RTS mode */
1260 modem |= UARTMODEM_TXRTSE;
1261
1262 /*
1263 * RTS needs to be logic HIGH either during transer _or_ after
1264 * transfer, other variants are not supported by the hardware.
1265 */
1266
1267 if (!(rs485->flags & (SER_RS485_RTS_ON_SEND |
1268 SER_RS485_RTS_AFTER_SEND)))
1269 rs485->flags |= SER_RS485_RTS_ON_SEND;
1270
1271 if (rs485->flags & SER_RS485_RTS_ON_SEND &&
1272 rs485->flags & SER_RS485_RTS_AFTER_SEND)
1273 rs485->flags &= ~SER_RS485_RTS_AFTER_SEND;
1274
1275 /*
1276 * The hardware defaults to RTS logic HIGH while transfer.
1277 * Switch polarity in case RTS shall be logic HIGH
1278 * after transfer.
1279 * Note: UART is assumed to be active high.
1280 */
1281 if (rs485->flags & SER_RS485_RTS_ON_SEND)
1282 modem &= ~UARTMODEM_TXRTSPOL;
1283 else if (rs485->flags & SER_RS485_RTS_AFTER_SEND)
1284 modem |= UARTMODEM_TXRTSPOL;
1285 }
1286
1287 /* Store the new configuration */
1288 sport->port.rs485 = *rs485;
1289
1290 writeb(modem, sport->port.membase + UARTMODEM);
1291 return 0;
1292}
1293
1294static int lpuart32_config_rs485(struct uart_port *port,
1295 struct serial_rs485 *rs485)
1296{
1297 struct lpuart_port *sport = container_of(port,
1298 struct lpuart_port, port);
1299
1300 unsigned long modem = lpuart32_read(&sport->port, UARTMODIR)
1301 & ~(UARTMODEM_TXRTSPOL | UARTMODEM_TXRTSE);
1302 lpuart32_write(&sport->port, modem, UARTMODIR);
1303
1304 /* clear unsupported configurations */
1305 rs485->delay_rts_before_send = 0;
1306 rs485->delay_rts_after_send = 0;
1307 rs485->flags &= ~SER_RS485_RX_DURING_TX;
1308
1309 if (rs485->flags & SER_RS485_ENABLED) {
1310 /* Enable auto RS-485 RTS mode */
1311 modem |= UARTMODEM_TXRTSE;
1312
1313 /*
1314 * RTS needs to be logic HIGH either during transer _or_ after
1315 * transfer, other variants are not supported by the hardware.
1316 */
1317
1318 if (!(rs485->flags & (SER_RS485_RTS_ON_SEND |
1319 SER_RS485_RTS_AFTER_SEND)))
1320 rs485->flags |= SER_RS485_RTS_ON_SEND;
1321
1322 if (rs485->flags & SER_RS485_RTS_ON_SEND &&
1323 rs485->flags & SER_RS485_RTS_AFTER_SEND)
1324 rs485->flags &= ~SER_RS485_RTS_AFTER_SEND;
1325
1326 /*
1327 * The hardware defaults to RTS logic HIGH while transfer.
1328 * Switch polarity in case RTS shall be logic HIGH
1329 * after transfer.
1330 * Note: UART is assumed to be active high.
1331 */
1332 if (rs485->flags & SER_RS485_RTS_ON_SEND)
1333 modem &= ~UARTMODEM_TXRTSPOL;
1334 else if (rs485->flags & SER_RS485_RTS_AFTER_SEND)
1335 modem |= UARTMODEM_TXRTSPOL;
1336 }
1337
1338 /* Store the new configuration */
1339 sport->port.rs485 = *rs485;
1340
1341 lpuart32_write(&sport->port, modem, UARTMODIR);
1342 return 0;
1343}
1344
1345static unsigned int lpuart_get_mctrl(struct uart_port *port)
1346{
1347 unsigned int temp = 0;
1348 unsigned char reg;
1349
1350 reg = readb(port->membase + UARTMODEM);
1351 if (reg & UARTMODEM_TXCTSE)
1352 temp |= TIOCM_CTS;
1353
1354 if (reg & UARTMODEM_RXRTSE)
1355 temp |= TIOCM_RTS;
1356
1357 return temp;
1358}
1359
1360static unsigned int lpuart32_get_mctrl(struct uart_port *port)
1361{
1362 unsigned int temp = 0;
1363 unsigned long reg;
1364
1365 reg = lpuart32_read(port, UARTMODIR);
1366 if (reg & UARTMODIR_TXCTSE)
1367 temp |= TIOCM_CTS;
1368
1369 if (reg & UARTMODIR_RXRTSE)
1370 temp |= TIOCM_RTS;
1371
1372 return temp;
1373}
1374
1375static void lpuart_set_mctrl(struct uart_port *port, unsigned int mctrl)
1376{
1377 unsigned char temp;
1378 struct lpuart_port *sport = container_of(port,
1379 struct lpuart_port, port);
1380
1381 /* Make sure RXRTSE bit is not set when RS485 is enabled */
1382 if (!(sport->port.rs485.flags & SER_RS485_ENABLED)) {
1383 temp = readb(sport->port.membase + UARTMODEM) &
1384 ~(UARTMODEM_RXRTSE | UARTMODEM_TXCTSE);
1385
1386 if (mctrl & TIOCM_RTS)
1387 temp |= UARTMODEM_RXRTSE;
1388
1389 if (mctrl & TIOCM_CTS)
1390 temp |= UARTMODEM_TXCTSE;
1391
1392 writeb(temp, port->membase + UARTMODEM);
1393 }
1394}
1395
1396static void lpuart32_set_mctrl(struct uart_port *port, unsigned int mctrl)
1397{
1398
1399}
1400
1401static void lpuart_break_ctl(struct uart_port *port, int break_state)
1402{
1403 unsigned char temp;
1404
1405 temp = readb(port->membase + UARTCR2) & ~UARTCR2_SBK;
1406
1407 if (break_state != 0)
1408 temp |= UARTCR2_SBK;
1409
1410 writeb(temp, port->membase + UARTCR2);
1411}
1412
1413static void lpuart32_break_ctl(struct uart_port *port, int break_state)
1414{
1415 unsigned long temp;
1416
1417 temp = lpuart32_read(port, UARTCTRL) & ~UARTCTRL_SBK;
1418
1419 if (break_state != 0)
1420 temp |= UARTCTRL_SBK;
1421
1422 lpuart32_write(port, temp, UARTCTRL);
1423}
1424
1425static void lpuart_setup_watermark(struct lpuart_port *sport)
1426{
1427 unsigned char val, cr2;
1428 unsigned char cr2_saved;
1429
1430 cr2 = readb(sport->port.membase + UARTCR2);
1431 cr2_saved = cr2;
1432 cr2 &= ~(UARTCR2_TIE | UARTCR2_TCIE | UARTCR2_TE |
1433 UARTCR2_RIE | UARTCR2_RE);
1434 writeb(cr2, sport->port.membase + UARTCR2);
1435
1436 val = readb(sport->port.membase + UARTPFIFO);
1437 writeb(val | UARTPFIFO_TXFE | UARTPFIFO_RXFE,
1438 sport->port.membase + UARTPFIFO);
1439
1440 /* flush Tx and Rx FIFO */
1441 writeb(UARTCFIFO_TXFLUSH | UARTCFIFO_RXFLUSH,
1442 sport->port.membase + UARTCFIFO);
1443
1444 /* explicitly clear RDRF */
1445 if (readb(sport->port.membase + UARTSR1) & UARTSR1_RDRF) {
1446 readb(sport->port.membase + UARTDR);
1447 writeb(UARTSFIFO_RXUF, sport->port.membase + UARTSFIFO);
1448 }
1449
1450 writeb(0, sport->port.membase + UARTTWFIFO);
1451 writeb(1, sport->port.membase + UARTRWFIFO);
1452
1453 /* Restore cr2 */
1454 writeb(cr2_saved, sport->port.membase + UARTCR2);
1455}
1456
1457static void lpuart_setup_watermark_enable(struct lpuart_port *sport)
1458{
1459 unsigned char cr2;
1460
1461 lpuart_setup_watermark(sport);
1462
1463 cr2 = readb(sport->port.membase + UARTCR2);
1464 cr2 |= UARTCR2_RIE | UARTCR2_RE | UARTCR2_TE;
1465 writeb(cr2, sport->port.membase + UARTCR2);
1466}
1467
1468static void lpuart32_setup_watermark(struct lpuart_port *sport)
1469{
1470 unsigned long val, ctrl;
1471 unsigned long ctrl_saved;
1472
1473 ctrl = lpuart32_read(&sport->port, UARTCTRL);
1474 ctrl_saved = ctrl;
1475 ctrl &= ~(UARTCTRL_TIE | UARTCTRL_TCIE | UARTCTRL_TE |
1476 UARTCTRL_RIE | UARTCTRL_RE);
1477 lpuart32_write(&sport->port, ctrl, UARTCTRL);
1478
1479 /* enable FIFO mode */
1480 val = lpuart32_read(&sport->port, UARTFIFO);
1481 val |= UARTFIFO_TXFE | UARTFIFO_RXFE;
1482 val |= UARTFIFO_TXFLUSH | UARTFIFO_RXFLUSH;
1483 lpuart32_write(&sport->port, val, UARTFIFO);
1484
1485 /* set the watermark */
1486 val = (0x1 << UARTWATER_RXWATER_OFF) | (0x0 << UARTWATER_TXWATER_OFF);
1487 lpuart32_write(&sport->port, val, UARTWATER);
1488
1489 /* Restore cr2 */
1490 lpuart32_write(&sport->port, ctrl_saved, UARTCTRL);
1491}
1492
1493static void lpuart32_setup_watermark_enable(struct lpuart_port *sport)
1494{
1495 u32 temp;
1496
1497 lpuart32_setup_watermark(sport);
1498
1499 temp = lpuart32_read(&sport->port, UARTCTRL);
1500 temp |= UARTCTRL_RE | UARTCTRL_TE | UARTCTRL_ILIE;
1501 lpuart32_write(&sport->port, temp, UARTCTRL);
1502}
1503
1504static void rx_dma_timer_init(struct lpuart_port *sport)
1505{
1506 timer_setup(&sport->lpuart_timer, lpuart_timer_func, 0);
1507 sport->lpuart_timer.expires = jiffies + sport->dma_rx_timeout;
1508 add_timer(&sport->lpuart_timer);
1509}
1510
1511static void lpuart_request_dma(struct lpuart_port *sport)
1512{
1513 sport->dma_tx_chan = dma_request_chan(sport->port.dev, "tx");
1514 if (IS_ERR(sport->dma_tx_chan)) {
1515 dev_dbg_once(sport->port.dev,
1516 "DMA tx channel request failed, operating without tx DMA (%ld)\n",
1517 PTR_ERR(sport->dma_tx_chan));
1518 sport->dma_tx_chan = NULL;
1519 }
1520
1521 sport->dma_rx_chan = dma_request_chan(sport->port.dev, "rx");
1522 if (IS_ERR(sport->dma_rx_chan)) {
1523 dev_dbg_once(sport->port.dev,
1524 "DMA rx channel request failed, operating without rx DMA (%ld)\n",
1525 PTR_ERR(sport->dma_rx_chan));
1526 sport->dma_rx_chan = NULL;
1527 }
1528}
1529
1530static void lpuart_tx_dma_startup(struct lpuart_port *sport)
1531{
1532 u32 uartbaud;
1533 int ret;
1534
1535 if (!sport->dma_tx_chan)
1536 goto err;
1537
1538 ret = lpuart_dma_tx_request(&sport->port);
1539 if (ret)
1540 goto err;
1541
1542 init_waitqueue_head(&sport->dma_wait);
1543 sport->lpuart_dma_tx_use = true;
1544 if (lpuart_is_32(sport)) {
1545 uartbaud = lpuart32_read(&sport->port, UARTBAUD);
1546 lpuart32_write(&sport->port,
1547 uartbaud | UARTBAUD_TDMAE, UARTBAUD);
1548 } else {
1549 writeb(readb(sport->port.membase + UARTCR5) |
1550 UARTCR5_TDMAS, sport->port.membase + UARTCR5);
1551 }
1552
1553 return;
1554
1555err:
1556 sport->lpuart_dma_tx_use = false;
1557}
1558
1559static void lpuart_rx_dma_startup(struct lpuart_port *sport)
1560{
1561 int ret;
1562
1563 if (!sport->dma_rx_chan)
1564 goto err;
1565
1566 ret = lpuart_start_rx_dma(sport);
1567 if (ret)
1568 goto err;
1569
1570 /* set Rx DMA timeout */
1571 sport->dma_rx_timeout = msecs_to_jiffies(DMA_RX_TIMEOUT);
1572 if (!sport->dma_rx_timeout)
1573 sport->dma_rx_timeout = 1;
1574
1575 sport->lpuart_dma_rx_use = true;
1576 rx_dma_timer_init(sport);
1577
1578 return;
1579
1580err:
1581 sport->lpuart_dma_rx_use = false;
1582}
1583
1584static int lpuart_startup(struct uart_port *port)
1585{
1586 struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
1587 unsigned long flags;
1588 unsigned char temp;
1589
1590 /* determine FIFO size and enable FIFO mode */
1591 temp = readb(sport->port.membase + UARTPFIFO);
1592
1593 sport->txfifo_size = UARTFIFO_DEPTH((temp >> UARTPFIFO_TXSIZE_OFF) &
1594 UARTPFIFO_FIFOSIZE_MASK);
1595 sport->port.fifosize = sport->txfifo_size;
1596
1597 sport->rxfifo_size = UARTFIFO_DEPTH((temp >> UARTPFIFO_RXSIZE_OFF) &
1598 UARTPFIFO_FIFOSIZE_MASK);
1599
1600 lpuart_request_dma(sport);
1601
1602 spin_lock_irqsave(&sport->port.lock, flags);
1603
1604 lpuart_setup_watermark_enable(sport);
1605
1606 lpuart_rx_dma_startup(sport);
1607 lpuart_tx_dma_startup(sport);
1608
1609 spin_unlock_irqrestore(&sport->port.lock, flags);
1610
1611 return 0;
1612}
1613
1614static void lpuart32_configure(struct lpuart_port *sport)
1615{
1616 unsigned long temp;
1617
1618 if (sport->lpuart_dma_rx_use) {
1619 /* RXWATER must be 0 */
1620 temp = lpuart32_read(&sport->port, UARTWATER);
1621 temp &= ~(UARTWATER_WATER_MASK << UARTWATER_RXWATER_OFF);
1622 lpuart32_write(&sport->port, temp, UARTWATER);
1623 }
1624 temp = lpuart32_read(&sport->port, UARTCTRL);
1625 if (!sport->lpuart_dma_rx_use)
1626 temp |= UARTCTRL_RIE;
1627 if (!sport->lpuart_dma_tx_use)
1628 temp |= UARTCTRL_TIE;
1629 lpuart32_write(&sport->port, temp, UARTCTRL);
1630}
1631
1632static int lpuart32_startup(struct uart_port *port)
1633{
1634 struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
1635 unsigned long flags;
1636 unsigned long temp;
1637
1638 /* determine FIFO size */
1639 temp = lpuart32_read(&sport->port, UARTFIFO);
1640
1641 sport->txfifo_size = UARTFIFO_DEPTH((temp >> UARTFIFO_TXSIZE_OFF) &
1642 UARTFIFO_FIFOSIZE_MASK);
1643 sport->port.fifosize = sport->txfifo_size;
1644
1645 sport->rxfifo_size = UARTFIFO_DEPTH((temp >> UARTFIFO_RXSIZE_OFF) &
1646 UARTFIFO_FIFOSIZE_MASK);
1647
1648 /*
1649 * The LS1028A has a fixed length of 16 words. Although it supports the
1650 * RX/TXSIZE fields their encoding is different. Eg the reference manual
1651 * states 0b101 is 16 words.
1652 */
1653 if (is_ls1028a_lpuart(sport)) {
1654 sport->rxfifo_size = 16;
1655 sport->txfifo_size = 16;
1656 sport->port.fifosize = sport->txfifo_size;
1657 }
1658
1659 lpuart_request_dma(sport);
1660
1661 spin_lock_irqsave(&sport->port.lock, flags);
1662
1663 lpuart32_setup_watermark_enable(sport);
1664
1665 lpuart_rx_dma_startup(sport);
1666 lpuart_tx_dma_startup(sport);
1667
1668 lpuart32_configure(sport);
1669
1670 spin_unlock_irqrestore(&sport->port.lock, flags);
1671 return 0;
1672}
1673
1674static void lpuart_dma_shutdown(struct lpuart_port *sport)
1675{
1676 if (sport->lpuart_dma_rx_use) {
1677 del_timer_sync(&sport->lpuart_timer);
1678 lpuart_dma_rx_free(&sport->port);
1679 }
1680
1681 if (sport->lpuart_dma_tx_use) {
1682 if (wait_event_interruptible(sport->dma_wait,
1683 !sport->dma_tx_in_progress) != false) {
1684 sport->dma_tx_in_progress = false;
1685 dmaengine_terminate_all(sport->dma_tx_chan);
1686 }
1687 }
1688
1689 if (sport->dma_tx_chan)
1690 dma_release_channel(sport->dma_tx_chan);
1691 if (sport->dma_rx_chan)
1692 dma_release_channel(sport->dma_rx_chan);
1693}
1694
1695static void lpuart_shutdown(struct uart_port *port)
1696{
1697 struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
1698 unsigned char temp;
1699 unsigned long flags;
1700
1701 spin_lock_irqsave(&port->lock, flags);
1702
1703 /* disable Rx/Tx and interrupts */
1704 temp = readb(port->membase + UARTCR2);
1705 temp &= ~(UARTCR2_TE | UARTCR2_RE |
1706 UARTCR2_TIE | UARTCR2_TCIE | UARTCR2_RIE);
1707 writeb(temp, port->membase + UARTCR2);
1708
1709 spin_unlock_irqrestore(&port->lock, flags);
1710
1711 lpuart_dma_shutdown(sport);
1712}
1713
1714static void lpuart32_shutdown(struct uart_port *port)
1715{
1716 struct lpuart_port *sport =
1717 container_of(port, struct lpuart_port, port);
1718 unsigned long temp;
1719 unsigned long flags;
1720
1721 spin_lock_irqsave(&port->lock, flags);
1722
1723 /* disable Rx/Tx and interrupts */
1724 temp = lpuart32_read(port, UARTCTRL);
1725 temp &= ~(UARTCTRL_TE | UARTCTRL_RE |
1726 UARTCTRL_TIE | UARTCTRL_TCIE | UARTCTRL_RIE);
1727 lpuart32_write(port, temp, UARTCTRL);
1728
1729 spin_unlock_irqrestore(&port->lock, flags);
1730
1731 lpuart_dma_shutdown(sport);
1732}
1733
1734static void
1735lpuart_set_termios(struct uart_port *port, struct ktermios *termios,
1736 struct ktermios *old)
1737{
1738 struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
1739 unsigned long flags;
1740 unsigned char cr1, old_cr1, old_cr2, cr3, cr4, bdh, modem;
1741 unsigned int baud;
1742 unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
1743 unsigned int sbr, brfa;
1744
1745 cr1 = old_cr1 = readb(sport->port.membase + UARTCR1);
1746 old_cr2 = readb(sport->port.membase + UARTCR2);
1747 cr3 = readb(sport->port.membase + UARTCR3);
1748 cr4 = readb(sport->port.membase + UARTCR4);
1749 bdh = readb(sport->port.membase + UARTBDH);
1750 modem = readb(sport->port.membase + UARTMODEM);
1751 /*
1752 * only support CS8 and CS7, and for CS7 must enable PE.
1753 * supported mode:
1754 * - (7,e/o,1)
1755 * - (8,n,1)
1756 * - (8,m/s,1)
1757 * - (8,e/o,1)
1758 */
1759 while ((termios->c_cflag & CSIZE) != CS8 &&
1760 (termios->c_cflag & CSIZE) != CS7) {
1761 termios->c_cflag &= ~CSIZE;
1762 termios->c_cflag |= old_csize;
1763 old_csize = CS8;
1764 }
1765
1766 if ((termios->c_cflag & CSIZE) == CS8 ||
1767 (termios->c_cflag & CSIZE) == CS7)
1768 cr1 = old_cr1 & ~UARTCR1_M;
1769
1770 if (termios->c_cflag & CMSPAR) {
1771 if ((termios->c_cflag & CSIZE) != CS8) {
1772 termios->c_cflag &= ~CSIZE;
1773 termios->c_cflag |= CS8;
1774 }
1775 cr1 |= UARTCR1_M;
1776 }
1777
1778 /*
1779 * When auto RS-485 RTS mode is enabled,
1780 * hardware flow control need to be disabled.
1781 */
1782 if (sport->port.rs485.flags & SER_RS485_ENABLED)
1783 termios->c_cflag &= ~CRTSCTS;
1784
1785 if (termios->c_cflag & CRTSCTS)
1786 modem |= UARTMODEM_RXRTSE | UARTMODEM_TXCTSE;
1787 else
1788 modem &= ~(UARTMODEM_RXRTSE | UARTMODEM_TXCTSE);
1789
1790 termios->c_cflag &= ~CSTOPB;
1791
1792 /* parity must be enabled when CS7 to match 8-bits format */
1793 if ((termios->c_cflag & CSIZE) == CS7)
1794 termios->c_cflag |= PARENB;
1795
1796 if (termios->c_cflag & PARENB) {
1797 if (termios->c_cflag & CMSPAR) {
1798 cr1 &= ~UARTCR1_PE;
1799 if (termios->c_cflag & PARODD)
1800 cr3 |= UARTCR3_T8;
1801 else
1802 cr3 &= ~UARTCR3_T8;
1803 } else {
1804 cr1 |= UARTCR1_PE;
1805 if ((termios->c_cflag & CSIZE) == CS8)
1806 cr1 |= UARTCR1_M;
1807 if (termios->c_cflag & PARODD)
1808 cr1 |= UARTCR1_PT;
1809 else
1810 cr1 &= ~UARTCR1_PT;
1811 }
1812 } else {
1813 cr1 &= ~UARTCR1_PE;
1814 }
1815
1816 /* ask the core to calculate the divisor */
1817 baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
1818
1819 /*
1820 * Need to update the Ring buffer length according to the selected
1821 * baud rate and restart Rx DMA path.
1822 *
1823 * Since timer function acqures sport->port.lock, need to stop before
1824 * acquring same lock because otherwise del_timer_sync() can deadlock.
1825 */
1826 if (old && sport->lpuart_dma_rx_use) {
1827 del_timer_sync(&sport->lpuart_timer);
1828 lpuart_dma_rx_free(&sport->port);
1829 }
1830
1831 spin_lock_irqsave(&sport->port.lock, flags);
1832
1833 sport->port.read_status_mask = 0;
1834 if (termios->c_iflag & INPCK)
1835 sport->port.read_status_mask |= UARTSR1_FE | UARTSR1_PE;
1836 if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
1837 sport->port.read_status_mask |= UARTSR1_FE;
1838
1839 /* characters to ignore */
1840 sport->port.ignore_status_mask = 0;
1841 if (termios->c_iflag & IGNPAR)
1842 sport->port.ignore_status_mask |= UARTSR1_PE;
1843 if (termios->c_iflag & IGNBRK) {
1844 sport->port.ignore_status_mask |= UARTSR1_FE;
1845 /*
1846 * if we're ignoring parity and break indicators,
1847 * ignore overruns too (for real raw support).
1848 */
1849 if (termios->c_iflag & IGNPAR)
1850 sport->port.ignore_status_mask |= UARTSR1_OR;
1851 }
1852
1853 /* update the per-port timeout */
1854 uart_update_timeout(port, termios->c_cflag, baud);
1855
1856 /* wait transmit engin complete */
1857 lpuart_wait_bit_set(&sport->port, UARTSR1, UARTSR1_TC);
1858
1859 /* disable transmit and receive */
1860 writeb(old_cr2 & ~(UARTCR2_TE | UARTCR2_RE),
1861 sport->port.membase + UARTCR2);
1862
1863 sbr = sport->port.uartclk / (16 * baud);
1864 brfa = ((sport->port.uartclk - (16 * sbr * baud)) * 2) / baud;
1865 bdh &= ~UARTBDH_SBR_MASK;
1866 bdh |= (sbr >> 8) & 0x1F;
1867 cr4 &= ~UARTCR4_BRFA_MASK;
1868 brfa &= UARTCR4_BRFA_MASK;
1869 writeb(cr4 | brfa, sport->port.membase + UARTCR4);
1870 writeb(bdh, sport->port.membase + UARTBDH);
1871 writeb(sbr & 0xFF, sport->port.membase + UARTBDL);
1872 writeb(cr3, sport->port.membase + UARTCR3);
1873 writeb(cr1, sport->port.membase + UARTCR1);
1874 writeb(modem, sport->port.membase + UARTMODEM);
1875
1876 /* restore control register */
1877 writeb(old_cr2, sport->port.membase + UARTCR2);
1878
1879 if (old && sport->lpuart_dma_rx_use) {
1880 if (!lpuart_start_rx_dma(sport))
1881 rx_dma_timer_init(sport);
1882 else
1883 sport->lpuart_dma_rx_use = false;
1884 }
1885
1886 spin_unlock_irqrestore(&sport->port.lock, flags);
1887}
1888
1889static void __lpuart32_serial_setbrg(struct uart_port *port,
1890 unsigned int baudrate, bool use_rx_dma,
1891 bool use_tx_dma)
1892{
1893 u32 sbr, osr, baud_diff, tmp_osr, tmp_sbr, tmp_diff, tmp;
1894 u32 clk = port->uartclk;
1895
1896 /*
1897 * The idea is to use the best OSR (over-sampling rate) possible.
1898 * Note, OSR is typically hard-set to 16 in other LPUART instantiations.
1899 * Loop to find the best OSR value possible, one that generates minimum
1900 * baud_diff iterate through the rest of the supported values of OSR.
1901 *
1902 * Calculation Formula:
1903 * Baud Rate = baud clock / ((OSR+1) × SBR)
1904 */
1905 baud_diff = baudrate;
1906 osr = 0;
1907 sbr = 0;
1908
1909 for (tmp_osr = 4; tmp_osr <= 32; tmp_osr++) {
1910 /* calculate the temporary sbr value */
1911 tmp_sbr = (clk / (baudrate * tmp_osr));
1912 if (tmp_sbr == 0)
1913 tmp_sbr = 1;
1914
1915 /*
1916 * calculate the baud rate difference based on the temporary
1917 * osr and sbr values
1918 */
1919 tmp_diff = clk / (tmp_osr * tmp_sbr) - baudrate;
1920
1921 /* select best values between sbr and sbr+1 */
1922 tmp = clk / (tmp_osr * (tmp_sbr + 1));
1923 if (tmp_diff > (baudrate - tmp)) {
1924 tmp_diff = baudrate - tmp;
1925 tmp_sbr++;
1926 }
1927
1928 if (tmp_sbr > UARTBAUD_SBR_MASK)
1929 continue;
1930
1931 if (tmp_diff <= baud_diff) {
1932 baud_diff = tmp_diff;
1933 osr = tmp_osr;
1934 sbr = tmp_sbr;
1935
1936 if (!baud_diff)
1937 break;
1938 }
1939 }
1940
1941 /* handle buadrate outside acceptable rate */
1942 if (baud_diff > ((baudrate / 100) * 3))
1943 dev_warn(port->dev,
1944 "unacceptable baud rate difference of more than 3%%\n");
1945
1946 tmp = lpuart32_read(port, UARTBAUD);
1947
1948 if ((osr > 3) && (osr < 8))
1949 tmp |= UARTBAUD_BOTHEDGE;
1950
1951 tmp &= ~(UARTBAUD_OSR_MASK << UARTBAUD_OSR_SHIFT);
1952 tmp |= ((osr-1) & UARTBAUD_OSR_MASK) << UARTBAUD_OSR_SHIFT;
1953
1954 tmp &= ~UARTBAUD_SBR_MASK;
1955 tmp |= sbr & UARTBAUD_SBR_MASK;
1956
1957 if (!use_rx_dma)
1958 tmp &= ~UARTBAUD_RDMAE;
1959 if (!use_tx_dma)
1960 tmp &= ~UARTBAUD_TDMAE;
1961
1962 lpuart32_write(port, tmp, UARTBAUD);
1963}
1964
1965static void lpuart32_serial_setbrg(struct lpuart_port *sport,
1966 unsigned int baudrate)
1967{
1968 __lpuart32_serial_setbrg(&sport->port, baudrate,
1969 sport->lpuart_dma_rx_use,
1970 sport->lpuart_dma_tx_use);
1971}
1972
1973
1974static void
1975lpuart32_set_termios(struct uart_port *port, struct ktermios *termios,
1976 struct ktermios *old)
1977{
1978 struct lpuart_port *sport = container_of(port, struct lpuart_port, port);
1979 unsigned long flags;
1980 unsigned long ctrl, old_ctrl, modem;
1981 unsigned int baud;
1982 unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
1983
1984 ctrl = old_ctrl = lpuart32_read(&sport->port, UARTCTRL);
1985 modem = lpuart32_read(&sport->port, UARTMODIR);
1986 /*
1987 * only support CS8 and CS7, and for CS7 must enable PE.
1988 * supported mode:
1989 * - (7,e/o,1)
1990 * - (8,n,1)
1991 * - (8,m/s,1)
1992 * - (8,e/o,1)
1993 */
1994 while ((termios->c_cflag & CSIZE) != CS8 &&
1995 (termios->c_cflag & CSIZE) != CS7) {
1996 termios->c_cflag &= ~CSIZE;
1997 termios->c_cflag |= old_csize;
1998 old_csize = CS8;
1999 }
2000
2001 if ((termios->c_cflag & CSIZE) == CS8 ||
2002 (termios->c_cflag & CSIZE) == CS7)
2003 ctrl = old_ctrl & ~UARTCTRL_M;
2004
2005 if (termios->c_cflag & CMSPAR) {
2006 if ((termios->c_cflag & CSIZE) != CS8) {
2007 termios->c_cflag &= ~CSIZE;
2008 termios->c_cflag |= CS8;
2009 }
2010 ctrl |= UARTCTRL_M;
2011 }
2012
2013 /*
2014 * When auto RS-485 RTS mode is enabled,
2015 * hardware flow control need to be disabled.
2016 */
2017 if (sport->port.rs485.flags & SER_RS485_ENABLED)
2018 termios->c_cflag &= ~CRTSCTS;
2019
2020 if (termios->c_cflag & CRTSCTS) {
2021 modem |= (UARTMODIR_RXRTSE | UARTMODIR_TXCTSE);
2022 } else {
2023 termios->c_cflag &= ~CRTSCTS;
2024 modem &= ~(UARTMODIR_RXRTSE | UARTMODIR_TXCTSE);
2025 }
2026
2027 if (termios->c_cflag & CSTOPB)
2028 termios->c_cflag &= ~CSTOPB;
2029
2030 /* parity must be enabled when CS7 to match 8-bits format */
2031 if ((termios->c_cflag & CSIZE) == CS7)
2032 termios->c_cflag |= PARENB;
2033
2034 if ((termios->c_cflag & PARENB)) {
2035 if (termios->c_cflag & CMSPAR) {
2036 ctrl &= ~UARTCTRL_PE;
2037 ctrl |= UARTCTRL_M;
2038 } else {
2039 ctrl |= UARTCTRL_PE;
2040 if ((termios->c_cflag & CSIZE) == CS8)
2041 ctrl |= UARTCTRL_M;
2042 if (termios->c_cflag & PARODD)
2043 ctrl |= UARTCTRL_PT;
2044 else
2045 ctrl &= ~UARTCTRL_PT;
2046 }
2047 } else {
2048 ctrl &= ~UARTCTRL_PE;
2049 }
2050
2051 /* ask the core to calculate the divisor */
2052 baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 4);
2053
2054 /*
2055 * Need to update the Ring buffer length according to the selected
2056 * baud rate and restart Rx DMA path.
2057 *
2058 * Since timer function acqures sport->port.lock, need to stop before
2059 * acquring same lock because otherwise del_timer_sync() can deadlock.
2060 */
2061 if (old && sport->lpuart_dma_rx_use) {
2062 del_timer_sync(&sport->lpuart_timer);
2063 lpuart_dma_rx_free(&sport->port);
2064 }
2065
2066 spin_lock_irqsave(&sport->port.lock, flags);
2067
2068 sport->port.read_status_mask = 0;
2069 if (termios->c_iflag & INPCK)
2070 sport->port.read_status_mask |= UARTSTAT_FE | UARTSTAT_PE;
2071 if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
2072 sport->port.read_status_mask |= UARTSTAT_FE;
2073
2074 /* characters to ignore */
2075 sport->port.ignore_status_mask = 0;
2076 if (termios->c_iflag & IGNPAR)
2077 sport->port.ignore_status_mask |= UARTSTAT_PE;
2078 if (termios->c_iflag & IGNBRK) {
2079 sport->port.ignore_status_mask |= UARTSTAT_FE;
2080 /*
2081 * if we're ignoring parity and break indicators,
2082 * ignore overruns too (for real raw support).
2083 */
2084 if (termios->c_iflag & IGNPAR)
2085 sport->port.ignore_status_mask |= UARTSTAT_OR;
2086 }
2087
2088 /* update the per-port timeout */
2089 uart_update_timeout(port, termios->c_cflag, baud);
2090
2091 /* wait transmit engin complete */
2092 lpuart32_wait_bit_set(&sport->port, UARTSTAT, UARTSTAT_TC);
2093
2094 /* disable transmit and receive */
2095 lpuart32_write(&sport->port, old_ctrl & ~(UARTCTRL_TE | UARTCTRL_RE),
2096 UARTCTRL);
2097
2098 lpuart32_serial_setbrg(sport, baud);
2099 lpuart32_write(&sport->port, modem, UARTMODIR);
2100 lpuart32_write(&sport->port, ctrl, UARTCTRL);
2101 /* restore control register */
2102
2103 if (old && sport->lpuart_dma_rx_use) {
2104 if (!lpuart_start_rx_dma(sport))
2105 rx_dma_timer_init(sport);
2106 else
2107 sport->lpuart_dma_rx_use = false;
2108 }
2109
2110 spin_unlock_irqrestore(&sport->port.lock, flags);
2111}
2112
2113static const char *lpuart_type(struct uart_port *port)
2114{
2115 return "FSL_LPUART";
2116}
2117
2118static void lpuart_release_port(struct uart_port *port)
2119{
2120 /* nothing to do */
2121}
2122
2123static int lpuart_request_port(struct uart_port *port)
2124{
2125 return 0;
2126}
2127
2128/* configure/autoconfigure the port */
2129static void lpuart_config_port(struct uart_port *port, int flags)
2130{
2131 if (flags & UART_CONFIG_TYPE)
2132 port->type = PORT_LPUART;
2133}
2134
2135static int lpuart_verify_port(struct uart_port *port, struct serial_struct *ser)
2136{
2137 int ret = 0;
2138
2139 if (ser->type != PORT_UNKNOWN && ser->type != PORT_LPUART)
2140 ret = -EINVAL;
2141 if (port->irq != ser->irq)
2142 ret = -EINVAL;
2143 if (ser->io_type != UPIO_MEM)
2144 ret = -EINVAL;
2145 if (port->uartclk / 16 != ser->baud_base)
2146 ret = -EINVAL;
2147 if (port->iobase != ser->port)
2148 ret = -EINVAL;
2149 if (ser->hub6 != 0)
2150 ret = -EINVAL;
2151 return ret;
2152}
2153
2154static const struct uart_ops lpuart_pops = {
2155 .tx_empty = lpuart_tx_empty,
2156 .set_mctrl = lpuart_set_mctrl,
2157 .get_mctrl = lpuart_get_mctrl,
2158 .stop_tx = lpuart_stop_tx,
2159 .start_tx = lpuart_start_tx,
2160 .stop_rx = lpuart_stop_rx,
2161 .break_ctl = lpuart_break_ctl,
2162 .startup = lpuart_startup,
2163 .shutdown = lpuart_shutdown,
2164 .set_termios = lpuart_set_termios,
2165 .type = lpuart_type,
2166 .request_port = lpuart_request_port,
2167 .release_port = lpuart_release_port,
2168 .config_port = lpuart_config_port,
2169 .verify_port = lpuart_verify_port,
2170 .flush_buffer = lpuart_flush_buffer,
2171#if defined(CONFIG_CONSOLE_POLL)
2172 .poll_init = lpuart_poll_init,
2173 .poll_get_char = lpuart_poll_get_char,
2174 .poll_put_char = lpuart_poll_put_char,
2175#endif
2176};
2177
2178static const struct uart_ops lpuart32_pops = {
2179 .tx_empty = lpuart32_tx_empty,
2180 .set_mctrl = lpuart32_set_mctrl,
2181 .get_mctrl = lpuart32_get_mctrl,
2182 .stop_tx = lpuart32_stop_tx,
2183 .start_tx = lpuart32_start_tx,
2184 .stop_rx = lpuart32_stop_rx,
2185 .break_ctl = lpuart32_break_ctl,
2186 .startup = lpuart32_startup,
2187 .shutdown = lpuart32_shutdown,
2188 .set_termios = lpuart32_set_termios,
2189 .type = lpuart_type,
2190 .request_port = lpuart_request_port,
2191 .release_port = lpuart_release_port,
2192 .config_port = lpuart_config_port,
2193 .verify_port = lpuart_verify_port,
2194 .flush_buffer = lpuart_flush_buffer,
2195#if defined(CONFIG_CONSOLE_POLL)
2196 .poll_init = lpuart32_poll_init,
2197 .poll_get_char = lpuart32_poll_get_char,
2198 .poll_put_char = lpuart32_poll_put_char,
2199#endif
2200};
2201
2202static struct lpuart_port *lpuart_ports[UART_NR];
2203
2204#ifdef CONFIG_SERIAL_FSL_LPUART_CONSOLE
2205static void lpuart_console_putchar(struct uart_port *port, int ch)
2206{
2207 lpuart_wait_bit_set(port, UARTSR1, UARTSR1_TDRE);
2208 writeb(ch, port->membase + UARTDR);
2209}
2210
2211static void lpuart32_console_putchar(struct uart_port *port, int ch)
2212{
2213 lpuart32_wait_bit_set(port, UARTSTAT, UARTSTAT_TDRE);
2214 lpuart32_write(port, ch, UARTDATA);
2215}
2216
2217static void
2218lpuart_console_write(struct console *co, const char *s, unsigned int count)
2219{
2220 struct lpuart_port *sport = lpuart_ports[co->index];
2221 unsigned char old_cr2, cr2;
2222 unsigned long flags;
2223 int locked = 1;
2224
2225 if (sport->port.sysrq || oops_in_progress)
2226 locked = spin_trylock_irqsave(&sport->port.lock, flags);
2227 else
2228 spin_lock_irqsave(&sport->port.lock, flags);
2229
2230 /* first save CR2 and then disable interrupts */
2231 cr2 = old_cr2 = readb(sport->port.membase + UARTCR2);
2232 cr2 |= UARTCR2_TE | UARTCR2_RE;
2233 cr2 &= ~(UARTCR2_TIE | UARTCR2_TCIE | UARTCR2_RIE);
2234 writeb(cr2, sport->port.membase + UARTCR2);
2235
2236 uart_console_write(&sport->port, s, count, lpuart_console_putchar);
2237
2238 /* wait for transmitter finish complete and restore CR2 */
2239 lpuart_wait_bit_set(&sport->port, UARTSR1, UARTSR1_TC);
2240
2241 writeb(old_cr2, sport->port.membase + UARTCR2);
2242
2243 if (locked)
2244 spin_unlock_irqrestore(&sport->port.lock, flags);
2245}
2246
2247static void
2248lpuart32_console_write(struct console *co, const char *s, unsigned int count)
2249{
2250 struct lpuart_port *sport = lpuart_ports[co->index];
2251 unsigned long old_cr, cr;
2252 unsigned long flags;
2253 int locked = 1;
2254
2255 if (sport->port.sysrq || oops_in_progress)
2256 locked = spin_trylock_irqsave(&sport->port.lock, flags);
2257 else
2258 spin_lock_irqsave(&sport->port.lock, flags);
2259
2260 /* first save CR2 and then disable interrupts */
2261 cr = old_cr = lpuart32_read(&sport->port, UARTCTRL);
2262 cr |= UARTCTRL_TE | UARTCTRL_RE;
2263 cr &= ~(UARTCTRL_TIE | UARTCTRL_TCIE | UARTCTRL_RIE);
2264 lpuart32_write(&sport->port, cr, UARTCTRL);
2265
2266 uart_console_write(&sport->port, s, count, lpuart32_console_putchar);
2267
2268 /* wait for transmitter finish complete and restore CR2 */
2269 lpuart32_wait_bit_set(&sport->port, UARTSTAT, UARTSTAT_TC);
2270
2271 lpuart32_write(&sport->port, old_cr, UARTCTRL);
2272
2273 if (locked)
2274 spin_unlock_irqrestore(&sport->port.lock, flags);
2275}
2276
2277/*
2278 * if the port was already initialised (eg, by a boot loader),
2279 * try to determine the current setup.
2280 */
2281static void __init
2282lpuart_console_get_options(struct lpuart_port *sport, int *baud,
2283 int *parity, int *bits)
2284{
2285 unsigned char cr, bdh, bdl, brfa;
2286 unsigned int sbr, uartclk, baud_raw;
2287
2288 cr = readb(sport->port.membase + UARTCR2);
2289 cr &= UARTCR2_TE | UARTCR2_RE;
2290 if (!cr)
2291 return;
2292
2293 /* ok, the port was enabled */
2294
2295 cr = readb(sport->port.membase + UARTCR1);
2296
2297 *parity = 'n';
2298 if (cr & UARTCR1_PE) {
2299 if (cr & UARTCR1_PT)
2300 *parity = 'o';
2301 else
2302 *parity = 'e';
2303 }
2304
2305 if (cr & UARTCR1_M)
2306 *bits = 9;
2307 else
2308 *bits = 8;
2309
2310 bdh = readb(sport->port.membase + UARTBDH);
2311 bdh &= UARTBDH_SBR_MASK;
2312 bdl = readb(sport->port.membase + UARTBDL);
2313 sbr = bdh;
2314 sbr <<= 8;
2315 sbr |= bdl;
2316 brfa = readb(sport->port.membase + UARTCR4);
2317 brfa &= UARTCR4_BRFA_MASK;
2318
2319 uartclk = lpuart_get_baud_clk_rate(sport);
2320 /*
2321 * baud = mod_clk/(16*(sbr[13]+(brfa)/32)
2322 */
2323 baud_raw = uartclk / (16 * (sbr + brfa / 32));
2324
2325 if (*baud != baud_raw)
2326 dev_info(sport->port.dev, "Serial: Console lpuart rounded baud rate"
2327 "from %d to %d\n", baud_raw, *baud);
2328}
2329
2330static void __init
2331lpuart32_console_get_options(struct lpuart_port *sport, int *baud,
2332 int *parity, int *bits)
2333{
2334 unsigned long cr, bd;
2335 unsigned int sbr, uartclk, baud_raw;
2336
2337 cr = lpuart32_read(&sport->port, UARTCTRL);
2338 cr &= UARTCTRL_TE | UARTCTRL_RE;
2339 if (!cr)
2340 return;
2341
2342 /* ok, the port was enabled */
2343
2344 cr = lpuart32_read(&sport->port, UARTCTRL);
2345
2346 *parity = 'n';
2347 if (cr & UARTCTRL_PE) {
2348 if (cr & UARTCTRL_PT)
2349 *parity = 'o';
2350 else
2351 *parity = 'e';
2352 }
2353
2354 if (cr & UARTCTRL_M)
2355 *bits = 9;
2356 else
2357 *bits = 8;
2358
2359 bd = lpuart32_read(&sport->port, UARTBAUD);
2360 bd &= UARTBAUD_SBR_MASK;
2361 sbr = bd;
2362 uartclk = lpuart_get_baud_clk_rate(sport);
2363 /*
2364 * baud = mod_clk/(16*(sbr[13]+(brfa)/32)
2365 */
2366 baud_raw = uartclk / (16 * sbr);
2367
2368 if (*baud != baud_raw)
2369 dev_info(sport->port.dev, "Serial: Console lpuart rounded baud rate"
2370 "from %d to %d\n", baud_raw, *baud);
2371}
2372
2373static int __init lpuart_console_setup(struct console *co, char *options)
2374{
2375 struct lpuart_port *sport;
2376 int baud = 115200;
2377 int bits = 8;
2378 int parity = 'n';
2379 int flow = 'n';
2380
2381 /*
2382 * check whether an invalid uart number has been specified, and
2383 * if so, search for the first available port that does have
2384 * console support.
2385 */
2386 if (co->index == -1 || co->index >= ARRAY_SIZE(lpuart_ports))
2387 co->index = 0;
2388
2389 sport = lpuart_ports[co->index];
2390 if (sport == NULL)
2391 return -ENODEV;
2392
2393 if (options)
2394 uart_parse_options(options, &baud, &parity, &bits, &flow);
2395 else
2396 if (lpuart_is_32(sport))
2397 lpuart32_console_get_options(sport, &baud, &parity, &bits);
2398 else
2399 lpuart_console_get_options(sport, &baud, &parity, &bits);
2400
2401 if (lpuart_is_32(sport))
2402 lpuart32_setup_watermark(sport);
2403 else
2404 lpuart_setup_watermark(sport);
2405
2406 return uart_set_options(&sport->port, co, baud, parity, bits, flow);
2407}
2408
2409static struct uart_driver lpuart_reg;
2410static struct console lpuart_console = {
2411 .name = DEV_NAME,
2412 .write = lpuart_console_write,
2413 .device = uart_console_device,
2414 .setup = lpuart_console_setup,
2415 .flags = CON_PRINTBUFFER,
2416 .index = -1,
2417 .data = &lpuart_reg,
2418};
2419
2420static struct console lpuart32_console = {
2421 .name = DEV_NAME,
2422 .write = lpuart32_console_write,
2423 .device = uart_console_device,
2424 .setup = lpuart_console_setup,
2425 .flags = CON_PRINTBUFFER,
2426 .index = -1,
2427 .data = &lpuart_reg,
2428};
2429
2430static void lpuart_early_write(struct console *con, const char *s, unsigned n)
2431{
2432 struct earlycon_device *dev = con->data;
2433
2434 uart_console_write(&dev->port, s, n, lpuart_console_putchar);
2435}
2436
2437static void lpuart32_early_write(struct console *con, const char *s, unsigned n)
2438{
2439 struct earlycon_device *dev = con->data;
2440
2441 uart_console_write(&dev->port, s, n, lpuart32_console_putchar);
2442}
2443
2444static int __init lpuart_early_console_setup(struct earlycon_device *device,
2445 const char *opt)
2446{
2447 if (!device->port.membase)
2448 return -ENODEV;
2449
2450 device->con->write = lpuart_early_write;
2451 return 0;
2452}
2453
2454static int __init lpuart32_early_console_setup(struct earlycon_device *device,
2455 const char *opt)
2456{
2457 if (!device->port.membase)
2458 return -ENODEV;
2459
2460 if (device->port.iotype != UPIO_MEM32)
2461 device->port.iotype = UPIO_MEM32BE;
2462
2463 device->con->write = lpuart32_early_write;
2464 return 0;
2465}
2466
2467static int __init ls1028a_early_console_setup(struct earlycon_device *device,
2468 const char *opt)
2469{
2470 u32 cr;
2471
2472 if (!device->port.membase)
2473 return -ENODEV;
2474
2475 device->port.iotype = UPIO_MEM32;
2476 device->con->write = lpuart32_early_write;
2477
2478 /* set the baudrate */
2479 if (device->port.uartclk && device->baud)
2480 __lpuart32_serial_setbrg(&device->port, device->baud,
2481 false, false);
2482
2483 /* enable transmitter */
2484 cr = lpuart32_read(&device->port, UARTCTRL);
2485 cr |= UARTCTRL_TE;
2486 lpuart32_write(&device->port, cr, UARTCTRL);
2487
2488 return 0;
2489}
2490
2491static int __init lpuart32_imx_early_console_setup(struct earlycon_device *device,
2492 const char *opt)
2493{
2494 if (!device->port.membase)
2495 return -ENODEV;
2496
2497 device->port.iotype = UPIO_MEM32;
2498 device->port.membase += IMX_REG_OFF;
2499 device->con->write = lpuart32_early_write;
2500
2501 return 0;
2502}
2503OF_EARLYCON_DECLARE(lpuart, "fsl,vf610-lpuart", lpuart_early_console_setup);
2504OF_EARLYCON_DECLARE(lpuart32, "fsl,ls1021a-lpuart", lpuart32_early_console_setup);
2505OF_EARLYCON_DECLARE(lpuart32, "fsl,ls1028a-lpuart", ls1028a_early_console_setup);
2506OF_EARLYCON_DECLARE(lpuart32, "fsl,imx7ulp-lpuart", lpuart32_imx_early_console_setup);
2507EARLYCON_DECLARE(lpuart, lpuart_early_console_setup);
2508EARLYCON_DECLARE(lpuart32, lpuart32_early_console_setup);
2509
2510#define LPUART_CONSOLE (&lpuart_console)
2511#define LPUART32_CONSOLE (&lpuart32_console)
2512#else
2513#define LPUART_CONSOLE NULL
2514#define LPUART32_CONSOLE NULL
2515#endif
2516
2517static struct uart_driver lpuart_reg = {
2518 .owner = THIS_MODULE,
2519 .driver_name = DRIVER_NAME,
2520 .dev_name = DEV_NAME,
2521 .nr = ARRAY_SIZE(lpuart_ports),
2522 .cons = LPUART_CONSOLE,
2523};
2524
2525static int lpuart_probe(struct platform_device *pdev)
2526{
2527 const struct of_device_id *of_id = of_match_device(lpuart_dt_ids,
2528 &pdev->dev);
2529 const struct lpuart_soc_data *sdata = of_id->data;
2530 struct device_node *np = pdev->dev.of_node;
2531 struct lpuart_port *sport;
2532 struct resource *res;
2533 int ret;
2534
2535 sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
2536 if (!sport)
2537 return -ENOMEM;
2538
2539 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2540 sport->port.membase = devm_ioremap_resource(&pdev->dev, res);
2541 if (IS_ERR(sport->port.membase))
2542 return PTR_ERR(sport->port.membase);
2543
2544 sport->port.membase += sdata->reg_off;
2545 sport->port.mapbase = res->start;
2546 sport->port.dev = &pdev->dev;
2547 sport->port.type = PORT_LPUART;
2548 sport->devtype = sdata->devtype;
2549 ret = platform_get_irq(pdev, 0);
2550 if (ret < 0)
2551 return ret;
2552 sport->port.irq = ret;
2553 sport->port.iotype = sdata->iotype;
2554 if (lpuart_is_32(sport))
2555 sport->port.ops = &lpuart32_pops;
2556 else
2557 sport->port.ops = &lpuart_pops;
2558 sport->port.has_sysrq = IS_ENABLED(CONFIG_SERIAL_FSL_LPUART_CONSOLE);
2559 sport->port.flags = UPF_BOOT_AUTOCONF;
2560
2561 if (lpuart_is_32(sport))
2562 sport->port.rs485_config = lpuart32_config_rs485;
2563 else
2564 sport->port.rs485_config = lpuart_config_rs485;
2565
2566 sport->ipg_clk = devm_clk_get(&pdev->dev, "ipg");
2567 if (IS_ERR(sport->ipg_clk)) {
2568 ret = PTR_ERR(sport->ipg_clk);
2569 dev_err(&pdev->dev, "failed to get uart ipg clk: %d\n", ret);
2570 return ret;
2571 }
2572
2573 sport->baud_clk = NULL;
2574 if (is_imx8qxp_lpuart(sport)) {
2575 sport->baud_clk = devm_clk_get(&pdev->dev, "baud");
2576 if (IS_ERR(sport->baud_clk)) {
2577 ret = PTR_ERR(sport->baud_clk);
2578 dev_err(&pdev->dev, "failed to get uart baud clk: %d\n", ret);
2579 return ret;
2580 }
2581 }
2582
2583 ret = of_alias_get_id(np, "serial");
2584 if (ret < 0) {
2585 ret = ida_simple_get(&fsl_lpuart_ida, 0, UART_NR, GFP_KERNEL);
2586 if (ret < 0) {
2587 dev_err(&pdev->dev, "port line is full, add device failed\n");
2588 return ret;
2589 }
2590 sport->id_allocated = true;
2591 }
2592 if (ret >= ARRAY_SIZE(lpuart_ports)) {
2593 dev_err(&pdev->dev, "serial%d out of range\n", ret);
2594 ret = -EINVAL;
2595 goto failed_out_of_range;
2596 }
2597 sport->port.line = ret;
2598
2599 ret = lpuart_enable_clks(sport);
2600 if (ret)
2601 goto failed_clock_enable;
2602 sport->port.uartclk = lpuart_get_baud_clk_rate(sport);
2603
2604 lpuart_ports[sport->port.line] = sport;
2605
2606 platform_set_drvdata(pdev, &sport->port);
2607
2608 if (lpuart_is_32(sport)) {
2609 lpuart_reg.cons = LPUART32_CONSOLE;
2610 ret = devm_request_irq(&pdev->dev, sport->port.irq, lpuart32_int, 0,
2611 DRIVER_NAME, sport);
2612 } else {
2613 lpuart_reg.cons = LPUART_CONSOLE;
2614 ret = devm_request_irq(&pdev->dev, sport->port.irq, lpuart_int, 0,
2615 DRIVER_NAME, sport);
2616 }
2617
2618 if (ret)
2619 goto failed_irq_request;
2620
2621 ret = uart_add_one_port(&lpuart_reg, &sport->port);
2622 if (ret)
2623 goto failed_attach_port;
2624
2625 ret = uart_get_rs485_mode(&sport->port);
2626 if (ret)
2627 goto failed_get_rs485;
2628
2629 if (sport->port.rs485.flags & SER_RS485_RX_DURING_TX)
2630 dev_err(&pdev->dev, "driver doesn't support RX during TX\n");
2631
2632 if (sport->port.rs485.delay_rts_before_send ||
2633 sport->port.rs485.delay_rts_after_send)
2634 dev_err(&pdev->dev, "driver doesn't support RTS delays\n");
2635
2636 sport->port.rs485_config(&sport->port, &sport->port.rs485);
2637
2638 return 0;
2639
2640failed_get_rs485:
2641failed_attach_port:
2642failed_irq_request:
2643 lpuart_disable_clks(sport);
2644failed_clock_enable:
2645failed_out_of_range:
2646 if (sport->id_allocated)
2647 ida_simple_remove(&fsl_lpuart_ida, sport->port.line);
2648 return ret;
2649}
2650
2651static int lpuart_remove(struct platform_device *pdev)
2652{
2653 struct lpuart_port *sport = platform_get_drvdata(pdev);
2654
2655 uart_remove_one_port(&lpuart_reg, &sport->port);
2656
2657 if (sport->id_allocated)
2658 ida_simple_remove(&fsl_lpuart_ida, sport->port.line);
2659
2660 lpuart_disable_clks(sport);
2661
2662 if (sport->dma_tx_chan)
2663 dma_release_channel(sport->dma_tx_chan);
2664
2665 if (sport->dma_rx_chan)
2666 dma_release_channel(sport->dma_rx_chan);
2667
2668 return 0;
2669}
2670
2671static int __maybe_unused lpuart_suspend(struct device *dev)
2672{
2673 struct lpuart_port *sport = dev_get_drvdata(dev);
2674 unsigned long temp;
2675 bool irq_wake;
2676
2677 if (lpuart_is_32(sport)) {
2678 /* disable Rx/Tx and interrupts */
2679 temp = lpuart32_read(&sport->port, UARTCTRL);
2680 temp &= ~(UARTCTRL_TE | UARTCTRL_TIE | UARTCTRL_TCIE);
2681 lpuart32_write(&sport->port, temp, UARTCTRL);
2682 } else {
2683 /* disable Rx/Tx and interrupts */
2684 temp = readb(sport->port.membase + UARTCR2);
2685 temp &= ~(UARTCR2_TE | UARTCR2_TIE | UARTCR2_TCIE);
2686 writeb(temp, sport->port.membase + UARTCR2);
2687 }
2688
2689 uart_suspend_port(&lpuart_reg, &sport->port);
2690
2691 /* uart_suspend_port() might set wakeup flag */
2692 irq_wake = irqd_is_wakeup_set(irq_get_irq_data(sport->port.irq));
2693
2694 if (sport->lpuart_dma_rx_use) {
2695 /*
2696 * EDMA driver during suspend will forcefully release any
2697 * non-idle DMA channels. If port wakeup is enabled or if port
2698 * is console port or 'no_console_suspend' is set the Rx DMA
2699 * cannot resume as as expected, hence gracefully release the
2700 * Rx DMA path before suspend and start Rx DMA path on resume.
2701 */
2702 if (irq_wake) {
2703 del_timer_sync(&sport->lpuart_timer);
2704 lpuart_dma_rx_free(&sport->port);
2705 }
2706
2707 /* Disable Rx DMA to use UART port as wakeup source */
2708 if (lpuart_is_32(sport)) {
2709 temp = lpuart32_read(&sport->port, UARTBAUD);
2710 lpuart32_write(&sport->port, temp & ~UARTBAUD_RDMAE,
2711 UARTBAUD);
2712 } else {
2713 writeb(readb(sport->port.membase + UARTCR5) &
2714 ~UARTCR5_RDMAS, sport->port.membase + UARTCR5);
2715 }
2716 }
2717
2718 if (sport->lpuart_dma_tx_use) {
2719 sport->dma_tx_in_progress = false;
2720 dmaengine_terminate_all(sport->dma_tx_chan);
2721 }
2722
2723 if (sport->port.suspended && !irq_wake)
2724 lpuart_disable_clks(sport);
2725
2726 return 0;
2727}
2728
2729static int __maybe_unused lpuart_resume(struct device *dev)
2730{
2731 struct lpuart_port *sport = dev_get_drvdata(dev);
2732 bool irq_wake = irqd_is_wakeup_set(irq_get_irq_data(sport->port.irq));
2733
2734 if (sport->port.suspended && !irq_wake)
2735 lpuart_enable_clks(sport);
2736
2737 if (lpuart_is_32(sport))
2738 lpuart32_setup_watermark_enable(sport);
2739 else
2740 lpuart_setup_watermark_enable(sport);
2741
2742 if (sport->lpuart_dma_rx_use) {
2743 if (irq_wake) {
2744 if (!lpuart_start_rx_dma(sport))
2745 rx_dma_timer_init(sport);
2746 else
2747 sport->lpuart_dma_rx_use = false;
2748 }
2749 }
2750
2751 lpuart_tx_dma_startup(sport);
2752
2753 if (lpuart_is_32(sport))
2754 lpuart32_configure(sport);
2755
2756 uart_resume_port(&lpuart_reg, &sport->port);
2757
2758 return 0;
2759}
2760
2761static SIMPLE_DEV_PM_OPS(lpuart_pm_ops, lpuart_suspend, lpuart_resume);
2762
2763static struct platform_driver lpuart_driver = {
2764 .probe = lpuart_probe,
2765 .remove = lpuart_remove,
2766 .driver = {
2767 .name = "fsl-lpuart",
2768 .of_match_table = lpuart_dt_ids,
2769 .pm = &lpuart_pm_ops,
2770 },
2771};
2772
2773static int __init lpuart_serial_init(void)
2774{
2775 int ret = uart_register_driver(&lpuart_reg);
2776
2777 if (ret)
2778 return ret;
2779
2780 ret = platform_driver_register(&lpuart_driver);
2781 if (ret)
2782 uart_unregister_driver(&lpuart_reg);
2783
2784 return ret;
2785}
2786
2787static void __exit lpuart_serial_exit(void)
2788{
2789 ida_destroy(&fsl_lpuart_ida);
2790 platform_driver_unregister(&lpuart_driver);
2791 uart_unregister_driver(&lpuart_reg);
2792}
2793
2794module_init(lpuart_serial_init);
2795module_exit(lpuart_serial_exit);
2796
2797MODULE_DESCRIPTION("Freescale lpuart serial port driver");
2798MODULE_LICENSE("GPL v2");