Loading...
1/* SPDX-License-Identifier: GPL-2.0 */
2#ifndef DRIVERS_PCI_H
3#define DRIVERS_PCI_H
4
5#include <linux/pci.h>
6
7/* Number of possible devfns: 0.0 to 1f.7 inclusive */
8#define MAX_NR_DEVFNS 256
9
10#define PCI_FIND_CAP_TTL 48
11
12#define PCI_VSEC_ID_INTEL_TBT 0x1234 /* Thunderbolt */
13
14#define PCIE_LINK_RETRAIN_TIMEOUT_MS 1000
15
16/* Power stable to PERST# inactive from PCIe card Electromechanical Spec */
17#define PCIE_T_PVPERL_MS 100
18
19/*
20 * PCIe r6.0, sec 5.3.3.2.1 <PME Synchronization>
21 * Recommends 1ms to 10ms timeout to check L2 ready.
22 */
23#define PCIE_PME_TO_L2_TIMEOUT_US 10000
24
25extern const unsigned char pcie_link_speed[];
26extern bool pci_early_dump;
27
28bool pcie_cap_has_lnkctl(const struct pci_dev *dev);
29bool pcie_cap_has_lnkctl2(const struct pci_dev *dev);
30bool pcie_cap_has_rtctl(const struct pci_dev *dev);
31
32/* Functions internal to the PCI core code */
33
34int pci_create_sysfs_dev_files(struct pci_dev *pdev);
35void pci_remove_sysfs_dev_files(struct pci_dev *pdev);
36void pci_cleanup_rom(struct pci_dev *dev);
37#ifdef CONFIG_DMI
38extern const struct attribute_group pci_dev_smbios_attr_group;
39#endif
40
41enum pci_mmap_api {
42 PCI_MMAP_SYSFS, /* mmap on /sys/bus/pci/devices/<BDF>/resource<N> */
43 PCI_MMAP_PROCFS /* mmap on /proc/bus/pci/<BDF> */
44};
45int pci_mmap_fits(struct pci_dev *pdev, int resno, struct vm_area_struct *vmai,
46 enum pci_mmap_api mmap_api);
47
48bool pci_reset_supported(struct pci_dev *dev);
49void pci_init_reset_methods(struct pci_dev *dev);
50int pci_bridge_secondary_bus_reset(struct pci_dev *dev);
51int pci_bus_error_reset(struct pci_dev *dev);
52
53struct pci_cap_saved_data {
54 u16 cap_nr;
55 bool cap_extended;
56 unsigned int size;
57 u32 data[];
58};
59
60struct pci_cap_saved_state {
61 struct hlist_node next;
62 struct pci_cap_saved_data cap;
63};
64
65void pci_allocate_cap_save_buffers(struct pci_dev *dev);
66void pci_free_cap_save_buffers(struct pci_dev *dev);
67int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size);
68int pci_add_ext_cap_save_buffer(struct pci_dev *dev,
69 u16 cap, unsigned int size);
70struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap);
71struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev,
72 u16 cap);
73
74#define PCI_PM_D2_DELAY 200 /* usec; see PCIe r4.0, sec 5.9.1 */
75#define PCI_PM_D3HOT_WAIT 10 /* msec */
76#define PCI_PM_D3COLD_WAIT 100 /* msec */
77
78void pci_update_current_state(struct pci_dev *dev, pci_power_t state);
79void pci_refresh_power_state(struct pci_dev *dev);
80int pci_power_up(struct pci_dev *dev);
81void pci_disable_enabled_device(struct pci_dev *dev);
82int pci_finish_runtime_suspend(struct pci_dev *dev);
83void pcie_clear_device_status(struct pci_dev *dev);
84void pcie_clear_root_pme_status(struct pci_dev *dev);
85bool pci_check_pme_status(struct pci_dev *dev);
86void pci_pme_wakeup_bus(struct pci_bus *bus);
87int __pci_pme_wakeup(struct pci_dev *dev, void *ign);
88void pci_pme_restore(struct pci_dev *dev);
89bool pci_dev_need_resume(struct pci_dev *dev);
90void pci_dev_adjust_pme(struct pci_dev *dev);
91void pci_dev_complete_resume(struct pci_dev *pci_dev);
92void pci_config_pm_runtime_get(struct pci_dev *dev);
93void pci_config_pm_runtime_put(struct pci_dev *dev);
94void pci_pm_init(struct pci_dev *dev);
95void pci_ea_init(struct pci_dev *dev);
96void pci_msi_init(struct pci_dev *dev);
97void pci_msix_init(struct pci_dev *dev);
98bool pci_bridge_d3_possible(struct pci_dev *dev);
99void pci_bridge_d3_update(struct pci_dev *dev);
100void pci_bridge_reconfigure_ltr(struct pci_dev *dev);
101int pci_bridge_wait_for_secondary_bus(struct pci_dev *dev, char *reset_type);
102
103static inline void pci_wakeup_event(struct pci_dev *dev)
104{
105 /* Wait 100 ms before the system can be put into a sleep state. */
106 pm_wakeup_event(&dev->dev, 100);
107}
108
109static inline bool pci_has_subordinate(struct pci_dev *pci_dev)
110{
111 return !!(pci_dev->subordinate);
112}
113
114static inline bool pci_power_manageable(struct pci_dev *pci_dev)
115{
116 /*
117 * Currently we allow normal PCI devices and PCI bridges transition
118 * into D3 if their bridge_d3 is set.
119 */
120 return !pci_has_subordinate(pci_dev) || pci_dev->bridge_d3;
121}
122
123static inline bool pcie_downstream_port(const struct pci_dev *dev)
124{
125 int type = pci_pcie_type(dev);
126
127 return type == PCI_EXP_TYPE_ROOT_PORT ||
128 type == PCI_EXP_TYPE_DOWNSTREAM ||
129 type == PCI_EXP_TYPE_PCIE_BRIDGE;
130}
131
132void pci_vpd_init(struct pci_dev *dev);
133void pci_vpd_release(struct pci_dev *dev);
134extern const struct attribute_group pci_dev_vpd_attr_group;
135
136/* PCI Virtual Channel */
137int pci_save_vc_state(struct pci_dev *dev);
138void pci_restore_vc_state(struct pci_dev *dev);
139void pci_allocate_vc_save_buffers(struct pci_dev *dev);
140
141/* PCI /proc functions */
142#ifdef CONFIG_PROC_FS
143int pci_proc_attach_device(struct pci_dev *dev);
144int pci_proc_detach_device(struct pci_dev *dev);
145int pci_proc_detach_bus(struct pci_bus *bus);
146#else
147static inline int pci_proc_attach_device(struct pci_dev *dev) { return 0; }
148static inline int pci_proc_detach_device(struct pci_dev *dev) { return 0; }
149static inline int pci_proc_detach_bus(struct pci_bus *bus) { return 0; }
150#endif
151
152/* Functions for PCI Hotplug drivers to use */
153int pci_hp_add_bridge(struct pci_dev *dev);
154
155#ifdef HAVE_PCI_LEGACY
156void pci_create_legacy_files(struct pci_bus *bus);
157void pci_remove_legacy_files(struct pci_bus *bus);
158#else
159static inline void pci_create_legacy_files(struct pci_bus *bus) { }
160static inline void pci_remove_legacy_files(struct pci_bus *bus) { }
161#endif
162
163/* Lock for read/write access to pci device and bus lists */
164extern struct rw_semaphore pci_bus_sem;
165extern struct mutex pci_slot_mutex;
166
167extern raw_spinlock_t pci_lock;
168
169extern unsigned int pci_pm_d3hot_delay;
170
171#ifdef CONFIG_PCI_MSI
172void pci_no_msi(void);
173#else
174static inline void pci_no_msi(void) { }
175#endif
176
177void pci_realloc_get_opt(char *);
178
179static inline int pci_no_d1d2(struct pci_dev *dev)
180{
181 unsigned int parent_dstates = 0;
182
183 if (dev->bus->self)
184 parent_dstates = dev->bus->self->no_d1d2;
185 return (dev->no_d1d2 || parent_dstates);
186
187}
188extern const struct attribute_group *pci_dev_groups[];
189extern const struct attribute_group *pcibus_groups[];
190extern const struct device_type pci_dev_type;
191extern const struct attribute_group *pci_bus_groups[];
192
193extern unsigned long pci_hotplug_io_size;
194extern unsigned long pci_hotplug_mmio_size;
195extern unsigned long pci_hotplug_mmio_pref_size;
196extern unsigned long pci_hotplug_bus_size;
197
198/**
199 * pci_match_one_device - Tell if a PCI device structure has a matching
200 * PCI device id structure
201 * @id: single PCI device id structure to match
202 * @dev: the PCI device structure to match against
203 *
204 * Returns the matching pci_device_id structure or %NULL if there is no match.
205 */
206static inline const struct pci_device_id *
207pci_match_one_device(const struct pci_device_id *id, const struct pci_dev *dev)
208{
209 if ((id->vendor == PCI_ANY_ID || id->vendor == dev->vendor) &&
210 (id->device == PCI_ANY_ID || id->device == dev->device) &&
211 (id->subvendor == PCI_ANY_ID || id->subvendor == dev->subsystem_vendor) &&
212 (id->subdevice == PCI_ANY_ID || id->subdevice == dev->subsystem_device) &&
213 !((id->class ^ dev->class) & id->class_mask))
214 return id;
215 return NULL;
216}
217
218/* PCI slot sysfs helper code */
219#define to_pci_slot(s) container_of(s, struct pci_slot, kobj)
220
221extern struct kset *pci_slots_kset;
222
223struct pci_slot_attribute {
224 struct attribute attr;
225 ssize_t (*show)(struct pci_slot *, char *);
226 ssize_t (*store)(struct pci_slot *, const char *, size_t);
227};
228#define to_pci_slot_attr(s) container_of(s, struct pci_slot_attribute, attr)
229
230enum pci_bar_type {
231 pci_bar_unknown, /* Standard PCI BAR probe */
232 pci_bar_io, /* An I/O port BAR */
233 pci_bar_mem32, /* A 32-bit memory BAR */
234 pci_bar_mem64, /* A 64-bit memory BAR */
235};
236
237struct device *pci_get_host_bridge_device(struct pci_dev *dev);
238void pci_put_host_bridge_device(struct device *dev);
239
240int pci_configure_extended_tags(struct pci_dev *dev, void *ign);
241bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *pl,
242 int crs_timeout);
243bool pci_bus_generic_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *pl,
244 int crs_timeout);
245int pci_idt_bus_quirk(struct pci_bus *bus, int devfn, u32 *pl, int crs_timeout);
246
247int pci_setup_device(struct pci_dev *dev);
248int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
249 struct resource *res, unsigned int reg);
250void pci_configure_ari(struct pci_dev *dev);
251void __pci_bus_size_bridges(struct pci_bus *bus,
252 struct list_head *realloc_head);
253void __pci_bus_assign_resources(const struct pci_bus *bus,
254 struct list_head *realloc_head,
255 struct list_head *fail_head);
256bool pci_bus_clip_resource(struct pci_dev *dev, int idx);
257
258const char *pci_resource_name(struct pci_dev *dev, unsigned int i);
259
260void pci_reassigndev_resource_alignment(struct pci_dev *dev);
261void pci_disable_bridge_window(struct pci_dev *dev);
262struct pci_bus *pci_bus_get(struct pci_bus *bus);
263void pci_bus_put(struct pci_bus *bus);
264
265/* PCIe link information from Link Capabilities 2 */
266#define PCIE_LNKCAP2_SLS2SPEED(lnkcap2) \
267 ((lnkcap2) & PCI_EXP_LNKCAP2_SLS_64_0GB ? PCIE_SPEED_64_0GT : \
268 (lnkcap2) & PCI_EXP_LNKCAP2_SLS_32_0GB ? PCIE_SPEED_32_0GT : \
269 (lnkcap2) & PCI_EXP_LNKCAP2_SLS_16_0GB ? PCIE_SPEED_16_0GT : \
270 (lnkcap2) & PCI_EXP_LNKCAP2_SLS_8_0GB ? PCIE_SPEED_8_0GT : \
271 (lnkcap2) & PCI_EXP_LNKCAP2_SLS_5_0GB ? PCIE_SPEED_5_0GT : \
272 (lnkcap2) & PCI_EXP_LNKCAP2_SLS_2_5GB ? PCIE_SPEED_2_5GT : \
273 PCI_SPEED_UNKNOWN)
274
275/* PCIe speed to Mb/s reduced by encoding overhead */
276#define PCIE_SPEED2MBS_ENC(speed) \
277 ((speed) == PCIE_SPEED_64_0GT ? 64000*1/1 : \
278 (speed) == PCIE_SPEED_32_0GT ? 32000*128/130 : \
279 (speed) == PCIE_SPEED_16_0GT ? 16000*128/130 : \
280 (speed) == PCIE_SPEED_8_0GT ? 8000*128/130 : \
281 (speed) == PCIE_SPEED_5_0GT ? 5000*8/10 : \
282 (speed) == PCIE_SPEED_2_5GT ? 2500*8/10 : \
283 0)
284
285const char *pci_speed_string(enum pci_bus_speed speed);
286enum pci_bus_speed pcie_get_speed_cap(struct pci_dev *dev);
287enum pcie_link_width pcie_get_width_cap(struct pci_dev *dev);
288u32 pcie_bandwidth_capable(struct pci_dev *dev, enum pci_bus_speed *speed,
289 enum pcie_link_width *width);
290void __pcie_print_link_status(struct pci_dev *dev, bool verbose);
291void pcie_report_downtraining(struct pci_dev *dev);
292void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
293
294/* Single Root I/O Virtualization */
295struct pci_sriov {
296 int pos; /* Capability position */
297 int nres; /* Number of resources */
298 u32 cap; /* SR-IOV Capabilities */
299 u16 ctrl; /* SR-IOV Control */
300 u16 total_VFs; /* Total VFs associated with the PF */
301 u16 initial_VFs; /* Initial VFs associated with the PF */
302 u16 num_VFs; /* Number of VFs available */
303 u16 offset; /* First VF Routing ID offset */
304 u16 stride; /* Following VF stride */
305 u16 vf_device; /* VF device ID */
306 u32 pgsz; /* Page size for BAR alignment */
307 u8 link; /* Function Dependency Link */
308 u8 max_VF_buses; /* Max buses consumed by VFs */
309 u16 driver_max_VFs; /* Max num VFs driver supports */
310 struct pci_dev *dev; /* Lowest numbered PF */
311 struct pci_dev *self; /* This PF */
312 u32 class; /* VF device */
313 u8 hdr_type; /* VF header type */
314 u16 subsystem_vendor; /* VF subsystem vendor */
315 u16 subsystem_device; /* VF subsystem device */
316 resource_size_t barsz[PCI_SRIOV_NUM_BARS]; /* VF BAR size */
317 bool drivers_autoprobe; /* Auto probing of VFs by driver */
318};
319
320#ifdef CONFIG_PCI_DOE
321void pci_doe_init(struct pci_dev *pdev);
322void pci_doe_destroy(struct pci_dev *pdev);
323void pci_doe_disconnected(struct pci_dev *pdev);
324#else
325static inline void pci_doe_init(struct pci_dev *pdev) { }
326static inline void pci_doe_destroy(struct pci_dev *pdev) { }
327static inline void pci_doe_disconnected(struct pci_dev *pdev) { }
328#endif
329
330/**
331 * pci_dev_set_io_state - Set the new error state if possible.
332 *
333 * @dev: PCI device to set new error_state
334 * @new: the state we want dev to be in
335 *
336 * If the device is experiencing perm_failure, it has to remain in that state.
337 * Any other transition is allowed.
338 *
339 * Returns true if state has been changed to the requested state.
340 */
341static inline bool pci_dev_set_io_state(struct pci_dev *dev,
342 pci_channel_state_t new)
343{
344 pci_channel_state_t old;
345
346 switch (new) {
347 case pci_channel_io_perm_failure:
348 xchg(&dev->error_state, pci_channel_io_perm_failure);
349 return true;
350 case pci_channel_io_frozen:
351 old = cmpxchg(&dev->error_state, pci_channel_io_normal,
352 pci_channel_io_frozen);
353 return old != pci_channel_io_perm_failure;
354 case pci_channel_io_normal:
355 old = cmpxchg(&dev->error_state, pci_channel_io_frozen,
356 pci_channel_io_normal);
357 return old != pci_channel_io_perm_failure;
358 default:
359 return false;
360 }
361}
362
363static inline int pci_dev_set_disconnected(struct pci_dev *dev, void *unused)
364{
365 pci_dev_set_io_state(dev, pci_channel_io_perm_failure);
366 pci_doe_disconnected(dev);
367
368 return 0;
369}
370
371static inline bool pci_dev_is_disconnected(const struct pci_dev *dev)
372{
373 return dev->error_state == pci_channel_io_perm_failure;
374}
375
376/* pci_dev priv_flags */
377#define PCI_DEV_ADDED 0
378#define PCI_DPC_RECOVERED 1
379#define PCI_DPC_RECOVERING 2
380
381static inline void pci_dev_assign_added(struct pci_dev *dev, bool added)
382{
383 assign_bit(PCI_DEV_ADDED, &dev->priv_flags, added);
384}
385
386static inline bool pci_dev_is_added(const struct pci_dev *dev)
387{
388 return test_bit(PCI_DEV_ADDED, &dev->priv_flags);
389}
390
391#ifdef CONFIG_PCIEAER
392#include <linux/aer.h>
393
394#define AER_MAX_MULTI_ERR_DEVICES 5 /* Not likely to have more */
395
396struct aer_err_info {
397 struct pci_dev *dev[AER_MAX_MULTI_ERR_DEVICES];
398 int error_dev_num;
399
400 unsigned int id:16;
401
402 unsigned int severity:2; /* 0:NONFATAL | 1:FATAL | 2:COR */
403 unsigned int __pad1:5;
404 unsigned int multi_error_valid:1;
405
406 unsigned int first_error:5;
407 unsigned int __pad2:2;
408 unsigned int tlp_header_valid:1;
409
410 unsigned int status; /* COR/UNCOR Error Status */
411 unsigned int mask; /* COR/UNCOR Error Mask */
412 struct aer_header_log_regs tlp; /* TLP Header */
413};
414
415int aer_get_device_error_info(struct pci_dev *dev, struct aer_err_info *info);
416void aer_print_error(struct pci_dev *dev, struct aer_err_info *info);
417#endif /* CONFIG_PCIEAER */
418
419#ifdef CONFIG_PCIEPORTBUS
420/* Cached RCEC Endpoint Association */
421struct rcec_ea {
422 u8 nextbusn;
423 u8 lastbusn;
424 u32 bitmap;
425};
426#endif
427
428#ifdef CONFIG_PCIE_DPC
429void pci_save_dpc_state(struct pci_dev *dev);
430void pci_restore_dpc_state(struct pci_dev *dev);
431void pci_dpc_init(struct pci_dev *pdev);
432void dpc_process_error(struct pci_dev *pdev);
433pci_ers_result_t dpc_reset_link(struct pci_dev *pdev);
434bool pci_dpc_recovered(struct pci_dev *pdev);
435#else
436static inline void pci_save_dpc_state(struct pci_dev *dev) { }
437static inline void pci_restore_dpc_state(struct pci_dev *dev) { }
438static inline void pci_dpc_init(struct pci_dev *pdev) { }
439static inline bool pci_dpc_recovered(struct pci_dev *pdev) { return false; }
440#endif
441
442#ifdef CONFIG_PCIEPORTBUS
443void pci_rcec_init(struct pci_dev *dev);
444void pci_rcec_exit(struct pci_dev *dev);
445void pcie_link_rcec(struct pci_dev *rcec);
446void pcie_walk_rcec(struct pci_dev *rcec,
447 int (*cb)(struct pci_dev *, void *),
448 void *userdata);
449#else
450static inline void pci_rcec_init(struct pci_dev *dev) { }
451static inline void pci_rcec_exit(struct pci_dev *dev) { }
452static inline void pcie_link_rcec(struct pci_dev *rcec) { }
453static inline void pcie_walk_rcec(struct pci_dev *rcec,
454 int (*cb)(struct pci_dev *, void *),
455 void *userdata) { }
456#endif
457
458#ifdef CONFIG_PCI_ATS
459/* Address Translation Service */
460void pci_ats_init(struct pci_dev *dev);
461void pci_restore_ats_state(struct pci_dev *dev);
462#else
463static inline void pci_ats_init(struct pci_dev *d) { }
464static inline void pci_restore_ats_state(struct pci_dev *dev) { }
465#endif /* CONFIG_PCI_ATS */
466
467#ifdef CONFIG_PCI_PRI
468void pci_pri_init(struct pci_dev *dev);
469void pci_restore_pri_state(struct pci_dev *pdev);
470#else
471static inline void pci_pri_init(struct pci_dev *dev) { }
472static inline void pci_restore_pri_state(struct pci_dev *pdev) { }
473#endif
474
475#ifdef CONFIG_PCI_PASID
476void pci_pasid_init(struct pci_dev *dev);
477void pci_restore_pasid_state(struct pci_dev *pdev);
478#else
479static inline void pci_pasid_init(struct pci_dev *dev) { }
480static inline void pci_restore_pasid_state(struct pci_dev *pdev) { }
481#endif
482
483#ifdef CONFIG_PCI_IOV
484int pci_iov_init(struct pci_dev *dev);
485void pci_iov_release(struct pci_dev *dev);
486void pci_iov_remove(struct pci_dev *dev);
487void pci_iov_update_resource(struct pci_dev *dev, int resno);
488resource_size_t pci_sriov_resource_alignment(struct pci_dev *dev, int resno);
489void pci_restore_iov_state(struct pci_dev *dev);
490int pci_iov_bus_range(struct pci_bus *bus);
491extern const struct attribute_group sriov_pf_dev_attr_group;
492extern const struct attribute_group sriov_vf_dev_attr_group;
493#else
494static inline int pci_iov_init(struct pci_dev *dev)
495{
496 return -ENODEV;
497}
498static inline void pci_iov_release(struct pci_dev *dev) { }
499static inline void pci_iov_remove(struct pci_dev *dev) { }
500static inline void pci_restore_iov_state(struct pci_dev *dev) { }
501static inline int pci_iov_bus_range(struct pci_bus *bus)
502{
503 return 0;
504}
505
506#endif /* CONFIG_PCI_IOV */
507
508#ifdef CONFIG_PCIE_PTM
509void pci_ptm_init(struct pci_dev *dev);
510void pci_save_ptm_state(struct pci_dev *dev);
511void pci_restore_ptm_state(struct pci_dev *dev);
512void pci_suspend_ptm(struct pci_dev *dev);
513void pci_resume_ptm(struct pci_dev *dev);
514#else
515static inline void pci_ptm_init(struct pci_dev *dev) { }
516static inline void pci_save_ptm_state(struct pci_dev *dev) { }
517static inline void pci_restore_ptm_state(struct pci_dev *dev) { }
518static inline void pci_suspend_ptm(struct pci_dev *dev) { }
519static inline void pci_resume_ptm(struct pci_dev *dev) { }
520#endif
521
522unsigned long pci_cardbus_resource_alignment(struct resource *);
523
524static inline resource_size_t pci_resource_alignment(struct pci_dev *dev,
525 struct resource *res)
526{
527#ifdef CONFIG_PCI_IOV
528 int resno = res - dev->resource;
529
530 if (resno >= PCI_IOV_RESOURCES && resno <= PCI_IOV_RESOURCE_END)
531 return pci_sriov_resource_alignment(dev, resno);
532#endif
533 if (dev->class >> 8 == PCI_CLASS_BRIDGE_CARDBUS)
534 return pci_cardbus_resource_alignment(res);
535 return resource_alignment(res);
536}
537
538void pci_acs_init(struct pci_dev *dev);
539#ifdef CONFIG_PCI_QUIRKS
540int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags);
541int pci_dev_specific_enable_acs(struct pci_dev *dev);
542int pci_dev_specific_disable_acs_redir(struct pci_dev *dev);
543bool pcie_failed_link_retrain(struct pci_dev *dev);
544#else
545static inline int pci_dev_specific_acs_enabled(struct pci_dev *dev,
546 u16 acs_flags)
547{
548 return -ENOTTY;
549}
550static inline int pci_dev_specific_enable_acs(struct pci_dev *dev)
551{
552 return -ENOTTY;
553}
554static inline int pci_dev_specific_disable_acs_redir(struct pci_dev *dev)
555{
556 return -ENOTTY;
557}
558static inline bool pcie_failed_link_retrain(struct pci_dev *dev)
559{
560 return false;
561}
562#endif
563
564/* PCI error reporting and recovery */
565pci_ers_result_t pcie_do_recovery(struct pci_dev *dev,
566 pci_channel_state_t state,
567 pci_ers_result_t (*reset_subordinates)(struct pci_dev *pdev));
568
569bool pcie_wait_for_link(struct pci_dev *pdev, bool active);
570int pcie_retrain_link(struct pci_dev *pdev, bool use_lt);
571#ifdef CONFIG_PCIEASPM
572void pcie_aspm_init_link_state(struct pci_dev *pdev);
573void pcie_aspm_exit_link_state(struct pci_dev *pdev);
574void pcie_aspm_pm_state_change(struct pci_dev *pdev, bool locked);
575void pcie_aspm_powersave_config_link(struct pci_dev *pdev);
576#else
577static inline void pcie_aspm_init_link_state(struct pci_dev *pdev) { }
578static inline void pcie_aspm_exit_link_state(struct pci_dev *pdev) { }
579static inline void pcie_aspm_pm_state_change(struct pci_dev *pdev, bool locked) { }
580static inline void pcie_aspm_powersave_config_link(struct pci_dev *pdev) { }
581#endif
582
583#ifdef CONFIG_PCIE_ECRC
584void pcie_set_ecrc_checking(struct pci_dev *dev);
585void pcie_ecrc_get_policy(char *str);
586#else
587static inline void pcie_set_ecrc_checking(struct pci_dev *dev) { }
588static inline void pcie_ecrc_get_policy(char *str) { }
589#endif
590
591struct pci_dev_reset_methods {
592 u16 vendor;
593 u16 device;
594 int (*reset)(struct pci_dev *dev, bool probe);
595};
596
597struct pci_reset_fn_method {
598 int (*reset_fn)(struct pci_dev *pdev, bool probe);
599 char *name;
600};
601
602#ifdef CONFIG_PCI_QUIRKS
603int pci_dev_specific_reset(struct pci_dev *dev, bool probe);
604#else
605static inline int pci_dev_specific_reset(struct pci_dev *dev, bool probe)
606{
607 return -ENOTTY;
608}
609#endif
610
611#if defined(CONFIG_PCI_QUIRKS) && defined(CONFIG_ARM64)
612int acpi_get_rc_resources(struct device *dev, const char *hid, u16 segment,
613 struct resource *res);
614#else
615static inline int acpi_get_rc_resources(struct device *dev, const char *hid,
616 u16 segment, struct resource *res)
617{
618 return -ENODEV;
619}
620#endif
621
622int pci_rebar_get_current_size(struct pci_dev *pdev, int bar);
623int pci_rebar_set_size(struct pci_dev *pdev, int bar, int size);
624static inline u64 pci_rebar_size_to_bytes(int size)
625{
626 return 1ULL << (size + 20);
627}
628
629struct device_node;
630
631#ifdef CONFIG_OF
632int of_pci_parse_bus_range(struct device_node *node, struct resource *res);
633int of_get_pci_domain_nr(struct device_node *node);
634int of_pci_get_max_link_speed(struct device_node *node);
635u32 of_pci_get_slot_power_limit(struct device_node *node,
636 u8 *slot_power_limit_value,
637 u8 *slot_power_limit_scale);
638int pci_set_of_node(struct pci_dev *dev);
639void pci_release_of_node(struct pci_dev *dev);
640void pci_set_bus_of_node(struct pci_bus *bus);
641void pci_release_bus_of_node(struct pci_bus *bus);
642
643int devm_of_pci_bridge_init(struct device *dev, struct pci_host_bridge *bridge);
644
645#else
646static inline int
647of_pci_parse_bus_range(struct device_node *node, struct resource *res)
648{
649 return -EINVAL;
650}
651
652static inline int
653of_get_pci_domain_nr(struct device_node *node)
654{
655 return -1;
656}
657
658static inline int
659of_pci_get_max_link_speed(struct device_node *node)
660{
661 return -EINVAL;
662}
663
664static inline u32
665of_pci_get_slot_power_limit(struct device_node *node,
666 u8 *slot_power_limit_value,
667 u8 *slot_power_limit_scale)
668{
669 if (slot_power_limit_value)
670 *slot_power_limit_value = 0;
671 if (slot_power_limit_scale)
672 *slot_power_limit_scale = 0;
673 return 0;
674}
675
676static inline int pci_set_of_node(struct pci_dev *dev) { return 0; }
677static inline void pci_release_of_node(struct pci_dev *dev) { }
678static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
679static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
680
681static inline int devm_of_pci_bridge_init(struct device *dev, struct pci_host_bridge *bridge)
682{
683 return 0;
684}
685
686#endif /* CONFIG_OF */
687
688struct of_changeset;
689
690#ifdef CONFIG_PCI_DYNAMIC_OF_NODES
691void of_pci_make_dev_node(struct pci_dev *pdev);
692void of_pci_remove_node(struct pci_dev *pdev);
693int of_pci_add_properties(struct pci_dev *pdev, struct of_changeset *ocs,
694 struct device_node *np);
695#else
696static inline void of_pci_make_dev_node(struct pci_dev *pdev) { }
697static inline void of_pci_remove_node(struct pci_dev *pdev) { }
698#endif
699
700#ifdef CONFIG_PCIEAER
701void pci_no_aer(void);
702void pci_aer_init(struct pci_dev *dev);
703void pci_aer_exit(struct pci_dev *dev);
704extern const struct attribute_group aer_stats_attr_group;
705void pci_aer_clear_fatal_status(struct pci_dev *dev);
706int pci_aer_clear_status(struct pci_dev *dev);
707int pci_aer_raw_clear_status(struct pci_dev *dev);
708void pci_save_aer_state(struct pci_dev *dev);
709void pci_restore_aer_state(struct pci_dev *dev);
710#else
711static inline void pci_no_aer(void) { }
712static inline void pci_aer_init(struct pci_dev *d) { }
713static inline void pci_aer_exit(struct pci_dev *d) { }
714static inline void pci_aer_clear_fatal_status(struct pci_dev *dev) { }
715static inline int pci_aer_clear_status(struct pci_dev *dev) { return -EINVAL; }
716static inline int pci_aer_raw_clear_status(struct pci_dev *dev) { return -EINVAL; }
717static inline void pci_save_aer_state(struct pci_dev *dev) { }
718static inline void pci_restore_aer_state(struct pci_dev *dev) { }
719#endif
720
721#ifdef CONFIG_ACPI
722int pci_acpi_program_hp_params(struct pci_dev *dev);
723extern const struct attribute_group pci_dev_acpi_attr_group;
724void pci_set_acpi_fwnode(struct pci_dev *dev);
725int pci_dev_acpi_reset(struct pci_dev *dev, bool probe);
726bool acpi_pci_power_manageable(struct pci_dev *dev);
727bool acpi_pci_bridge_d3(struct pci_dev *dev);
728int acpi_pci_set_power_state(struct pci_dev *dev, pci_power_t state);
729pci_power_t acpi_pci_get_power_state(struct pci_dev *dev);
730void acpi_pci_refresh_power_state(struct pci_dev *dev);
731int acpi_pci_wakeup(struct pci_dev *dev, bool enable);
732bool acpi_pci_need_resume(struct pci_dev *dev);
733pci_power_t acpi_pci_choose_state(struct pci_dev *pdev);
734#else
735static inline int pci_dev_acpi_reset(struct pci_dev *dev, bool probe)
736{
737 return -ENOTTY;
738}
739static inline void pci_set_acpi_fwnode(struct pci_dev *dev) { }
740static inline int pci_acpi_program_hp_params(struct pci_dev *dev)
741{
742 return -ENODEV;
743}
744static inline bool acpi_pci_power_manageable(struct pci_dev *dev)
745{
746 return false;
747}
748static inline bool acpi_pci_bridge_d3(struct pci_dev *dev)
749{
750 return false;
751}
752static inline int acpi_pci_set_power_state(struct pci_dev *dev, pci_power_t state)
753{
754 return -ENODEV;
755}
756static inline pci_power_t acpi_pci_get_power_state(struct pci_dev *dev)
757{
758 return PCI_UNKNOWN;
759}
760static inline void acpi_pci_refresh_power_state(struct pci_dev *dev) { }
761static inline int acpi_pci_wakeup(struct pci_dev *dev, bool enable)
762{
763 return -ENODEV;
764}
765static inline bool acpi_pci_need_resume(struct pci_dev *dev)
766{
767 return false;
768}
769static inline pci_power_t acpi_pci_choose_state(struct pci_dev *pdev)
770{
771 return PCI_POWER_ERROR;
772}
773#endif
774
775#ifdef CONFIG_PCIEASPM
776extern const struct attribute_group aspm_ctrl_attr_group;
777#endif
778
779extern const struct attribute_group pci_dev_reset_method_attr_group;
780
781#ifdef CONFIG_X86_INTEL_MID
782bool pci_use_mid_pm(void);
783int mid_pci_set_power_state(struct pci_dev *pdev, pci_power_t state);
784pci_power_t mid_pci_get_power_state(struct pci_dev *pdev);
785#else
786static inline bool pci_use_mid_pm(void)
787{
788 return false;
789}
790static inline int mid_pci_set_power_state(struct pci_dev *pdev, pci_power_t state)
791{
792 return -ENODEV;
793}
794static inline pci_power_t mid_pci_get_power_state(struct pci_dev *pdev)
795{
796 return PCI_UNKNOWN;
797}
798#endif
799
800/*
801 * Config Address for PCI Configuration Mechanism #1
802 *
803 * See PCI Local Bus Specification, Revision 3.0,
804 * Section 3.2.2.3.2, Figure 3-2, p. 50.
805 */
806
807#define PCI_CONF1_BUS_SHIFT 16 /* Bus number */
808#define PCI_CONF1_DEV_SHIFT 11 /* Device number */
809#define PCI_CONF1_FUNC_SHIFT 8 /* Function number */
810
811#define PCI_CONF1_BUS_MASK 0xff
812#define PCI_CONF1_DEV_MASK 0x1f
813#define PCI_CONF1_FUNC_MASK 0x7
814#define PCI_CONF1_REG_MASK 0xfc /* Limit aligned offset to a maximum of 256B */
815
816#define PCI_CONF1_ENABLE BIT(31)
817#define PCI_CONF1_BUS(x) (((x) & PCI_CONF1_BUS_MASK) << PCI_CONF1_BUS_SHIFT)
818#define PCI_CONF1_DEV(x) (((x) & PCI_CONF1_DEV_MASK) << PCI_CONF1_DEV_SHIFT)
819#define PCI_CONF1_FUNC(x) (((x) & PCI_CONF1_FUNC_MASK) << PCI_CONF1_FUNC_SHIFT)
820#define PCI_CONF1_REG(x) ((x) & PCI_CONF1_REG_MASK)
821
822#define PCI_CONF1_ADDRESS(bus, dev, func, reg) \
823 (PCI_CONF1_ENABLE | \
824 PCI_CONF1_BUS(bus) | \
825 PCI_CONF1_DEV(dev) | \
826 PCI_CONF1_FUNC(func) | \
827 PCI_CONF1_REG(reg))
828
829/*
830 * Extension of PCI Config Address for accessing extended PCIe registers
831 *
832 * No standardized specification, but used on lot of non-ECAM-compliant ARM SoCs
833 * or on AMD Barcelona and new CPUs. Reserved bits [27:24] of PCI Config Address
834 * are used for specifying additional 4 high bits of PCI Express register.
835 */
836
837#define PCI_CONF1_EXT_REG_SHIFT 16
838#define PCI_CONF1_EXT_REG_MASK 0xf00
839#define PCI_CONF1_EXT_REG(x) (((x) & PCI_CONF1_EXT_REG_MASK) << PCI_CONF1_EXT_REG_SHIFT)
840
841#define PCI_CONF1_EXT_ADDRESS(bus, dev, func, reg) \
842 (PCI_CONF1_ADDRESS(bus, dev, func, reg) | \
843 PCI_CONF1_EXT_REG(reg))
844
845#endif /* DRIVERS_PCI_H */
1/* SPDX-License-Identifier: GPL-2.0 */
2#ifndef DRIVERS_PCI_H
3#define DRIVERS_PCI_H
4
5#include <linux/pci.h>
6
7/* Number of possible devfns: 0.0 to 1f.7 inclusive */
8#define MAX_NR_DEVFNS 256
9
10#define PCI_FIND_CAP_TTL 48
11
12#define PCI_VSEC_ID_INTEL_TBT 0x1234 /* Thunderbolt */
13
14extern const unsigned char pcie_link_speed[];
15extern bool pci_early_dump;
16
17bool pcie_cap_has_lnkctl(const struct pci_dev *dev);
18bool pcie_cap_has_rtctl(const struct pci_dev *dev);
19
20/* Functions internal to the PCI core code */
21
22int pci_create_sysfs_dev_files(struct pci_dev *pdev);
23void pci_remove_sysfs_dev_files(struct pci_dev *pdev);
24#if !defined(CONFIG_DMI) && !defined(CONFIG_ACPI)
25static inline void pci_create_firmware_label_files(struct pci_dev *pdev)
26{ return; }
27static inline void pci_remove_firmware_label_files(struct pci_dev *pdev)
28{ return; }
29#else
30void pci_create_firmware_label_files(struct pci_dev *pdev);
31void pci_remove_firmware_label_files(struct pci_dev *pdev);
32#endif
33void pci_cleanup_rom(struct pci_dev *dev);
34
35enum pci_mmap_api {
36 PCI_MMAP_SYSFS, /* mmap on /sys/bus/pci/devices/<BDF>/resource<N> */
37 PCI_MMAP_PROCFS /* mmap on /proc/bus/pci/<BDF> */
38};
39int pci_mmap_fits(struct pci_dev *pdev, int resno, struct vm_area_struct *vmai,
40 enum pci_mmap_api mmap_api);
41
42int pci_probe_reset_function(struct pci_dev *dev);
43int pci_bridge_secondary_bus_reset(struct pci_dev *dev);
44int pci_bus_error_reset(struct pci_dev *dev);
45
46#define PCI_PM_D2_DELAY 200
47#define PCI_PM_D3_WAIT 10
48#define PCI_PM_D3COLD_WAIT 100
49#define PCI_PM_BUS_WAIT 50
50
51/**
52 * struct pci_platform_pm_ops - Firmware PM callbacks
53 *
54 * @bridge_d3: Does the bridge allow entering into D3
55 *
56 * @is_manageable: returns 'true' if given device is power manageable by the
57 * platform firmware
58 *
59 * @set_state: invokes the platform firmware to set the device's power state
60 *
61 * @get_state: queries the platform firmware for a device's current power state
62 *
63 * @refresh_state: asks the platform to refresh the device's power state data
64 *
65 * @choose_state: returns PCI power state of given device preferred by the
66 * platform; to be used during system-wide transitions from a
67 * sleeping state to the working state and vice versa
68 *
69 * @set_wakeup: enables/disables wakeup capability for the device
70 *
71 * @need_resume: returns 'true' if the given device (which is currently
72 * suspended) needs to be resumed to be configured for system
73 * wakeup.
74 *
75 * If given platform is generally capable of power managing PCI devices, all of
76 * these callbacks are mandatory.
77 */
78struct pci_platform_pm_ops {
79 bool (*bridge_d3)(struct pci_dev *dev);
80 bool (*is_manageable)(struct pci_dev *dev);
81 int (*set_state)(struct pci_dev *dev, pci_power_t state);
82 pci_power_t (*get_state)(struct pci_dev *dev);
83 void (*refresh_state)(struct pci_dev *dev);
84 pci_power_t (*choose_state)(struct pci_dev *dev);
85 int (*set_wakeup)(struct pci_dev *dev, bool enable);
86 bool (*need_resume)(struct pci_dev *dev);
87};
88
89int pci_set_platform_pm(const struct pci_platform_pm_ops *ops);
90void pci_update_current_state(struct pci_dev *dev, pci_power_t state);
91void pci_refresh_power_state(struct pci_dev *dev);
92int pci_power_up(struct pci_dev *dev);
93void pci_disable_enabled_device(struct pci_dev *dev);
94int pci_finish_runtime_suspend(struct pci_dev *dev);
95void pcie_clear_device_status(struct pci_dev *dev);
96void pcie_clear_root_pme_status(struct pci_dev *dev);
97bool pci_check_pme_status(struct pci_dev *dev);
98void pci_pme_wakeup_bus(struct pci_bus *bus);
99int __pci_pme_wakeup(struct pci_dev *dev, void *ign);
100void pci_pme_restore(struct pci_dev *dev);
101bool pci_dev_need_resume(struct pci_dev *dev);
102void pci_dev_adjust_pme(struct pci_dev *dev);
103void pci_dev_complete_resume(struct pci_dev *pci_dev);
104void pci_config_pm_runtime_get(struct pci_dev *dev);
105void pci_config_pm_runtime_put(struct pci_dev *dev);
106void pci_pm_init(struct pci_dev *dev);
107void pci_ea_init(struct pci_dev *dev);
108void pci_allocate_cap_save_buffers(struct pci_dev *dev);
109void pci_free_cap_save_buffers(struct pci_dev *dev);
110bool pci_bridge_d3_possible(struct pci_dev *dev);
111void pci_bridge_d3_update(struct pci_dev *dev);
112void pci_bridge_wait_for_secondary_bus(struct pci_dev *dev);
113
114static inline void pci_wakeup_event(struct pci_dev *dev)
115{
116 /* Wait 100 ms before the system can be put into a sleep state. */
117 pm_wakeup_event(&dev->dev, 100);
118}
119
120static inline bool pci_has_subordinate(struct pci_dev *pci_dev)
121{
122 return !!(pci_dev->subordinate);
123}
124
125static inline bool pci_power_manageable(struct pci_dev *pci_dev)
126{
127 /*
128 * Currently we allow normal PCI devices and PCI bridges transition
129 * into D3 if their bridge_d3 is set.
130 */
131 return !pci_has_subordinate(pci_dev) || pci_dev->bridge_d3;
132}
133
134static inline bool pcie_downstream_port(const struct pci_dev *dev)
135{
136 int type = pci_pcie_type(dev);
137
138 return type == PCI_EXP_TYPE_ROOT_PORT ||
139 type == PCI_EXP_TYPE_DOWNSTREAM ||
140 type == PCI_EXP_TYPE_PCIE_BRIDGE;
141}
142
143int pci_vpd_init(struct pci_dev *dev);
144void pci_vpd_release(struct pci_dev *dev);
145void pcie_vpd_create_sysfs_dev_files(struct pci_dev *dev);
146void pcie_vpd_remove_sysfs_dev_files(struct pci_dev *dev);
147
148/* PCI Virtual Channel */
149int pci_save_vc_state(struct pci_dev *dev);
150void pci_restore_vc_state(struct pci_dev *dev);
151void pci_allocate_vc_save_buffers(struct pci_dev *dev);
152
153/* PCI /proc functions */
154#ifdef CONFIG_PROC_FS
155int pci_proc_attach_device(struct pci_dev *dev);
156int pci_proc_detach_device(struct pci_dev *dev);
157int pci_proc_detach_bus(struct pci_bus *bus);
158#else
159static inline int pci_proc_attach_device(struct pci_dev *dev) { return 0; }
160static inline int pci_proc_detach_device(struct pci_dev *dev) { return 0; }
161static inline int pci_proc_detach_bus(struct pci_bus *bus) { return 0; }
162#endif
163
164/* Functions for PCI Hotplug drivers to use */
165int pci_hp_add_bridge(struct pci_dev *dev);
166
167#ifdef HAVE_PCI_LEGACY
168void pci_create_legacy_files(struct pci_bus *bus);
169void pci_remove_legacy_files(struct pci_bus *bus);
170#else
171static inline void pci_create_legacy_files(struct pci_bus *bus) { return; }
172static inline void pci_remove_legacy_files(struct pci_bus *bus) { return; }
173#endif
174
175/* Lock for read/write access to pci device and bus lists */
176extern struct rw_semaphore pci_bus_sem;
177extern struct mutex pci_slot_mutex;
178
179extern raw_spinlock_t pci_lock;
180
181extern unsigned int pci_pm_d3_delay;
182
183#ifdef CONFIG_PCI_MSI
184void pci_no_msi(void);
185#else
186static inline void pci_no_msi(void) { }
187#endif
188
189static inline void pci_msi_set_enable(struct pci_dev *dev, int enable)
190{
191 u16 control;
192
193 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
194 control &= ~PCI_MSI_FLAGS_ENABLE;
195 if (enable)
196 control |= PCI_MSI_FLAGS_ENABLE;
197 pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
198}
199
200static inline void pci_msix_clear_and_set_ctrl(struct pci_dev *dev, u16 clear, u16 set)
201{
202 u16 ctrl;
203
204 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
205 ctrl &= ~clear;
206 ctrl |= set;
207 pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, ctrl);
208}
209
210void pci_realloc_get_opt(char *);
211
212static inline int pci_no_d1d2(struct pci_dev *dev)
213{
214 unsigned int parent_dstates = 0;
215
216 if (dev->bus->self)
217 parent_dstates = dev->bus->self->no_d1d2;
218 return (dev->no_d1d2 || parent_dstates);
219
220}
221extern const struct attribute_group *pci_dev_groups[];
222extern const struct attribute_group *pcibus_groups[];
223extern const struct device_type pci_dev_type;
224extern const struct attribute_group *pci_bus_groups[];
225
226extern unsigned long pci_hotplug_io_size;
227extern unsigned long pci_hotplug_mmio_size;
228extern unsigned long pci_hotplug_mmio_pref_size;
229extern unsigned long pci_hotplug_bus_size;
230
231/**
232 * pci_match_one_device - Tell if a PCI device structure has a matching
233 * PCI device id structure
234 * @id: single PCI device id structure to match
235 * @dev: the PCI device structure to match against
236 *
237 * Returns the matching pci_device_id structure or %NULL if there is no match.
238 */
239static inline const struct pci_device_id *
240pci_match_one_device(const struct pci_device_id *id, const struct pci_dev *dev)
241{
242 if ((id->vendor == PCI_ANY_ID || id->vendor == dev->vendor) &&
243 (id->device == PCI_ANY_ID || id->device == dev->device) &&
244 (id->subvendor == PCI_ANY_ID || id->subvendor == dev->subsystem_vendor) &&
245 (id->subdevice == PCI_ANY_ID || id->subdevice == dev->subsystem_device) &&
246 !((id->class ^ dev->class) & id->class_mask))
247 return id;
248 return NULL;
249}
250
251/* PCI slot sysfs helper code */
252#define to_pci_slot(s) container_of(s, struct pci_slot, kobj)
253
254extern struct kset *pci_slots_kset;
255
256struct pci_slot_attribute {
257 struct attribute attr;
258 ssize_t (*show)(struct pci_slot *, char *);
259 ssize_t (*store)(struct pci_slot *, const char *, size_t);
260};
261#define to_pci_slot_attr(s) container_of(s, struct pci_slot_attribute, attr)
262
263enum pci_bar_type {
264 pci_bar_unknown, /* Standard PCI BAR probe */
265 pci_bar_io, /* An I/O port BAR */
266 pci_bar_mem32, /* A 32-bit memory BAR */
267 pci_bar_mem64, /* A 64-bit memory BAR */
268};
269
270struct device *pci_get_host_bridge_device(struct pci_dev *dev);
271void pci_put_host_bridge_device(struct device *dev);
272
273int pci_configure_extended_tags(struct pci_dev *dev, void *ign);
274bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *pl,
275 int crs_timeout);
276bool pci_bus_generic_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *pl,
277 int crs_timeout);
278int pci_idt_bus_quirk(struct pci_bus *bus, int devfn, u32 *pl, int crs_timeout);
279
280int pci_setup_device(struct pci_dev *dev);
281int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
282 struct resource *res, unsigned int reg);
283void pci_configure_ari(struct pci_dev *dev);
284void __pci_bus_size_bridges(struct pci_bus *bus,
285 struct list_head *realloc_head);
286void __pci_bus_assign_resources(const struct pci_bus *bus,
287 struct list_head *realloc_head,
288 struct list_head *fail_head);
289bool pci_bus_clip_resource(struct pci_dev *dev, int idx);
290
291void pci_reassigndev_resource_alignment(struct pci_dev *dev);
292void pci_disable_bridge_window(struct pci_dev *dev);
293struct pci_bus *pci_bus_get(struct pci_bus *bus);
294void pci_bus_put(struct pci_bus *bus);
295
296/* PCIe link information from Link Capabilities 2 */
297#define PCIE_LNKCAP2_SLS2SPEED(lnkcap2) \
298 ((lnkcap2) & PCI_EXP_LNKCAP2_SLS_32_0GB ? PCIE_SPEED_32_0GT : \
299 (lnkcap2) & PCI_EXP_LNKCAP2_SLS_16_0GB ? PCIE_SPEED_16_0GT : \
300 (lnkcap2) & PCI_EXP_LNKCAP2_SLS_8_0GB ? PCIE_SPEED_8_0GT : \
301 (lnkcap2) & PCI_EXP_LNKCAP2_SLS_5_0GB ? PCIE_SPEED_5_0GT : \
302 (lnkcap2) & PCI_EXP_LNKCAP2_SLS_2_5GB ? PCIE_SPEED_2_5GT : \
303 PCI_SPEED_UNKNOWN)
304
305/* PCIe speed to Mb/s reduced by encoding overhead */
306#define PCIE_SPEED2MBS_ENC(speed) \
307 ((speed) == PCIE_SPEED_32_0GT ? 32000*128/130 : \
308 (speed) == PCIE_SPEED_16_0GT ? 16000*128/130 : \
309 (speed) == PCIE_SPEED_8_0GT ? 8000*128/130 : \
310 (speed) == PCIE_SPEED_5_0GT ? 5000*8/10 : \
311 (speed) == PCIE_SPEED_2_5GT ? 2500*8/10 : \
312 0)
313
314const char *pci_speed_string(enum pci_bus_speed speed);
315enum pci_bus_speed pcie_get_speed_cap(struct pci_dev *dev);
316enum pcie_link_width pcie_get_width_cap(struct pci_dev *dev);
317u32 pcie_bandwidth_capable(struct pci_dev *dev, enum pci_bus_speed *speed,
318 enum pcie_link_width *width);
319void __pcie_print_link_status(struct pci_dev *dev, bool verbose);
320void pcie_report_downtraining(struct pci_dev *dev);
321void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
322
323/* Single Root I/O Virtualization */
324struct pci_sriov {
325 int pos; /* Capability position */
326 int nres; /* Number of resources */
327 u32 cap; /* SR-IOV Capabilities */
328 u16 ctrl; /* SR-IOV Control */
329 u16 total_VFs; /* Total VFs associated with the PF */
330 u16 initial_VFs; /* Initial VFs associated with the PF */
331 u16 num_VFs; /* Number of VFs available */
332 u16 offset; /* First VF Routing ID offset */
333 u16 stride; /* Following VF stride */
334 u16 vf_device; /* VF device ID */
335 u32 pgsz; /* Page size for BAR alignment */
336 u8 link; /* Function Dependency Link */
337 u8 max_VF_buses; /* Max buses consumed by VFs */
338 u16 driver_max_VFs; /* Max num VFs driver supports */
339 struct pci_dev *dev; /* Lowest numbered PF */
340 struct pci_dev *self; /* This PF */
341 u32 class; /* VF device */
342 u8 hdr_type; /* VF header type */
343 u16 subsystem_vendor; /* VF subsystem vendor */
344 u16 subsystem_device; /* VF subsystem device */
345 resource_size_t barsz[PCI_SRIOV_NUM_BARS]; /* VF BAR size */
346 bool drivers_autoprobe; /* Auto probing of VFs by driver */
347};
348
349/**
350 * pci_dev_set_io_state - Set the new error state if possible.
351 *
352 * @dev - pci device to set new error_state
353 * @new - the state we want dev to be in
354 *
355 * Must be called with device_lock held.
356 *
357 * Returns true if state has been changed to the requested state.
358 */
359static inline bool pci_dev_set_io_state(struct pci_dev *dev,
360 pci_channel_state_t new)
361{
362 bool changed = false;
363
364 device_lock_assert(&dev->dev);
365 switch (new) {
366 case pci_channel_io_perm_failure:
367 switch (dev->error_state) {
368 case pci_channel_io_frozen:
369 case pci_channel_io_normal:
370 case pci_channel_io_perm_failure:
371 changed = true;
372 break;
373 }
374 break;
375 case pci_channel_io_frozen:
376 switch (dev->error_state) {
377 case pci_channel_io_frozen:
378 case pci_channel_io_normal:
379 changed = true;
380 break;
381 }
382 break;
383 case pci_channel_io_normal:
384 switch (dev->error_state) {
385 case pci_channel_io_frozen:
386 case pci_channel_io_normal:
387 changed = true;
388 break;
389 }
390 break;
391 }
392 if (changed)
393 dev->error_state = new;
394 return changed;
395}
396
397static inline int pci_dev_set_disconnected(struct pci_dev *dev, void *unused)
398{
399 device_lock(&dev->dev);
400 pci_dev_set_io_state(dev, pci_channel_io_perm_failure);
401 device_unlock(&dev->dev);
402
403 return 0;
404}
405
406static inline bool pci_dev_is_disconnected(const struct pci_dev *dev)
407{
408 return dev->error_state == pci_channel_io_perm_failure;
409}
410
411/* pci_dev priv_flags */
412#define PCI_DEV_ADDED 0
413
414static inline void pci_dev_assign_added(struct pci_dev *dev, bool added)
415{
416 assign_bit(PCI_DEV_ADDED, &dev->priv_flags, added);
417}
418
419static inline bool pci_dev_is_added(const struct pci_dev *dev)
420{
421 return test_bit(PCI_DEV_ADDED, &dev->priv_flags);
422}
423
424#ifdef CONFIG_PCIEAER
425#include <linux/aer.h>
426
427#define AER_MAX_MULTI_ERR_DEVICES 5 /* Not likely to have more */
428
429struct aer_err_info {
430 struct pci_dev *dev[AER_MAX_MULTI_ERR_DEVICES];
431 int error_dev_num;
432
433 unsigned int id:16;
434
435 unsigned int severity:2; /* 0:NONFATAL | 1:FATAL | 2:COR */
436 unsigned int __pad1:5;
437 unsigned int multi_error_valid:1;
438
439 unsigned int first_error:5;
440 unsigned int __pad2:2;
441 unsigned int tlp_header_valid:1;
442
443 unsigned int status; /* COR/UNCOR Error Status */
444 unsigned int mask; /* COR/UNCOR Error Mask */
445 struct aer_header_log_regs tlp; /* TLP Header */
446};
447
448int aer_get_device_error_info(struct pci_dev *dev, struct aer_err_info *info);
449void aer_print_error(struct pci_dev *dev, struct aer_err_info *info);
450#endif /* CONFIG_PCIEAER */
451
452#ifdef CONFIG_PCIE_DPC
453void pci_save_dpc_state(struct pci_dev *dev);
454void pci_restore_dpc_state(struct pci_dev *dev);
455void pci_dpc_init(struct pci_dev *pdev);
456void dpc_process_error(struct pci_dev *pdev);
457pci_ers_result_t dpc_reset_link(struct pci_dev *pdev);
458#else
459static inline void pci_save_dpc_state(struct pci_dev *dev) {}
460static inline void pci_restore_dpc_state(struct pci_dev *dev) {}
461static inline void pci_dpc_init(struct pci_dev *pdev) {}
462#endif
463
464#ifdef CONFIG_PCI_ATS
465/* Address Translation Service */
466void pci_ats_init(struct pci_dev *dev);
467void pci_restore_ats_state(struct pci_dev *dev);
468#else
469static inline void pci_ats_init(struct pci_dev *d) { }
470static inline void pci_restore_ats_state(struct pci_dev *dev) { }
471#endif /* CONFIG_PCI_ATS */
472
473#ifdef CONFIG_PCI_PRI
474void pci_pri_init(struct pci_dev *dev);
475void pci_restore_pri_state(struct pci_dev *pdev);
476#else
477static inline void pci_pri_init(struct pci_dev *dev) { }
478static inline void pci_restore_pri_state(struct pci_dev *pdev) { }
479#endif
480
481#ifdef CONFIG_PCI_PASID
482void pci_pasid_init(struct pci_dev *dev);
483void pci_restore_pasid_state(struct pci_dev *pdev);
484#else
485static inline void pci_pasid_init(struct pci_dev *dev) { }
486static inline void pci_restore_pasid_state(struct pci_dev *pdev) { }
487#endif
488
489#ifdef CONFIG_PCI_IOV
490int pci_iov_init(struct pci_dev *dev);
491void pci_iov_release(struct pci_dev *dev);
492void pci_iov_remove(struct pci_dev *dev);
493void pci_iov_update_resource(struct pci_dev *dev, int resno);
494resource_size_t pci_sriov_resource_alignment(struct pci_dev *dev, int resno);
495void pci_restore_iov_state(struct pci_dev *dev);
496int pci_iov_bus_range(struct pci_bus *bus);
497extern const struct attribute_group sriov_dev_attr_group;
498#else
499static inline int pci_iov_init(struct pci_dev *dev)
500{
501 return -ENODEV;
502}
503static inline void pci_iov_release(struct pci_dev *dev)
504
505{
506}
507static inline void pci_iov_remove(struct pci_dev *dev)
508{
509}
510static inline void pci_restore_iov_state(struct pci_dev *dev)
511{
512}
513static inline int pci_iov_bus_range(struct pci_bus *bus)
514{
515 return 0;
516}
517
518#endif /* CONFIG_PCI_IOV */
519
520unsigned long pci_cardbus_resource_alignment(struct resource *);
521
522static inline resource_size_t pci_resource_alignment(struct pci_dev *dev,
523 struct resource *res)
524{
525#ifdef CONFIG_PCI_IOV
526 int resno = res - dev->resource;
527
528 if (resno >= PCI_IOV_RESOURCES && resno <= PCI_IOV_RESOURCE_END)
529 return pci_sriov_resource_alignment(dev, resno);
530#endif
531 if (dev->class >> 8 == PCI_CLASS_BRIDGE_CARDBUS)
532 return pci_cardbus_resource_alignment(res);
533 return resource_alignment(res);
534}
535
536void pci_acs_init(struct pci_dev *dev);
537#ifdef CONFIG_PCI_QUIRKS
538int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags);
539int pci_dev_specific_enable_acs(struct pci_dev *dev);
540int pci_dev_specific_disable_acs_redir(struct pci_dev *dev);
541#else
542static inline int pci_dev_specific_acs_enabled(struct pci_dev *dev,
543 u16 acs_flags)
544{
545 return -ENOTTY;
546}
547static inline int pci_dev_specific_enable_acs(struct pci_dev *dev)
548{
549 return -ENOTTY;
550}
551static inline int pci_dev_specific_disable_acs_redir(struct pci_dev *dev)
552{
553 return -ENOTTY;
554}
555#endif
556
557/* PCI error reporting and recovery */
558pci_ers_result_t pcie_do_recovery(struct pci_dev *dev,
559 pci_channel_state_t state,
560 pci_ers_result_t (*reset_link)(struct pci_dev *pdev));
561
562bool pcie_wait_for_link(struct pci_dev *pdev, bool active);
563#ifdef CONFIG_PCIEASPM
564void pcie_aspm_init_link_state(struct pci_dev *pdev);
565void pcie_aspm_exit_link_state(struct pci_dev *pdev);
566void pcie_aspm_pm_state_change(struct pci_dev *pdev);
567void pcie_aspm_powersave_config_link(struct pci_dev *pdev);
568#else
569static inline void pcie_aspm_init_link_state(struct pci_dev *pdev) { }
570static inline void pcie_aspm_exit_link_state(struct pci_dev *pdev) { }
571static inline void pcie_aspm_pm_state_change(struct pci_dev *pdev) { }
572static inline void pcie_aspm_powersave_config_link(struct pci_dev *pdev) { }
573#endif
574
575#ifdef CONFIG_PCIE_ECRC
576void pcie_set_ecrc_checking(struct pci_dev *dev);
577void pcie_ecrc_get_policy(char *str);
578#else
579static inline void pcie_set_ecrc_checking(struct pci_dev *dev) { }
580static inline void pcie_ecrc_get_policy(char *str) { }
581#endif
582
583#ifdef CONFIG_PCIE_PTM
584void pci_ptm_init(struct pci_dev *dev);
585int pci_enable_ptm(struct pci_dev *dev, u8 *granularity);
586#else
587static inline void pci_ptm_init(struct pci_dev *dev) { }
588static inline int pci_enable_ptm(struct pci_dev *dev, u8 *granularity)
589{ return -EINVAL; }
590#endif
591
592struct pci_dev_reset_methods {
593 u16 vendor;
594 u16 device;
595 int (*reset)(struct pci_dev *dev, int probe);
596};
597
598#ifdef CONFIG_PCI_QUIRKS
599int pci_dev_specific_reset(struct pci_dev *dev, int probe);
600#else
601static inline int pci_dev_specific_reset(struct pci_dev *dev, int probe)
602{
603 return -ENOTTY;
604}
605#endif
606
607#if defined(CONFIG_PCI_QUIRKS) && defined(CONFIG_ARM64)
608int acpi_get_rc_resources(struct device *dev, const char *hid, u16 segment,
609 struct resource *res);
610#endif
611
612u32 pci_rebar_get_possible_sizes(struct pci_dev *pdev, int bar);
613int pci_rebar_get_current_size(struct pci_dev *pdev, int bar);
614int pci_rebar_set_size(struct pci_dev *pdev, int bar, int size);
615static inline u64 pci_rebar_size_to_bytes(int size)
616{
617 return 1ULL << (size + 20);
618}
619
620struct device_node;
621
622#ifdef CONFIG_OF
623int of_pci_parse_bus_range(struct device_node *node, struct resource *res);
624int of_get_pci_domain_nr(struct device_node *node);
625int of_pci_get_max_link_speed(struct device_node *node);
626void pci_set_of_node(struct pci_dev *dev);
627void pci_release_of_node(struct pci_dev *dev);
628void pci_set_bus_of_node(struct pci_bus *bus);
629void pci_release_bus_of_node(struct pci_bus *bus);
630
631int devm_of_pci_bridge_init(struct device *dev, struct pci_host_bridge *bridge);
632
633#else
634static inline int
635of_pci_parse_bus_range(struct device_node *node, struct resource *res)
636{
637 return -EINVAL;
638}
639
640static inline int
641of_get_pci_domain_nr(struct device_node *node)
642{
643 return -1;
644}
645
646static inline int
647of_pci_get_max_link_speed(struct device_node *node)
648{
649 return -EINVAL;
650}
651
652static inline void pci_set_of_node(struct pci_dev *dev) { }
653static inline void pci_release_of_node(struct pci_dev *dev) { }
654static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
655static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
656
657static inline int devm_of_pci_bridge_init(struct device *dev, struct pci_host_bridge *bridge)
658{
659 return 0;
660}
661
662#endif /* CONFIG_OF */
663
664#ifdef CONFIG_PCIEAER
665void pci_no_aer(void);
666void pci_aer_init(struct pci_dev *dev);
667void pci_aer_exit(struct pci_dev *dev);
668extern const struct attribute_group aer_stats_attr_group;
669void pci_aer_clear_fatal_status(struct pci_dev *dev);
670int pci_aer_clear_status(struct pci_dev *dev);
671int pci_aer_raw_clear_status(struct pci_dev *dev);
672#else
673static inline void pci_no_aer(void) { }
674static inline void pci_aer_init(struct pci_dev *d) { }
675static inline void pci_aer_exit(struct pci_dev *d) { }
676static inline void pci_aer_clear_fatal_status(struct pci_dev *dev) { }
677static inline int pci_aer_clear_status(struct pci_dev *dev) { return -EINVAL; }
678static inline int pci_aer_raw_clear_status(struct pci_dev *dev) { return -EINVAL; }
679#endif
680
681#ifdef CONFIG_ACPI
682int pci_acpi_program_hp_params(struct pci_dev *dev);
683#else
684static inline int pci_acpi_program_hp_params(struct pci_dev *dev)
685{
686 return -ENODEV;
687}
688#endif
689
690#ifdef CONFIG_PCIEASPM
691extern const struct attribute_group aspm_ctrl_attr_group;
692#endif
693
694#endif /* DRIVERS_PCI_H */