Loading...
1/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause) */
2/*
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * Copyright(c) 2017 Intel Corporation. All rights reserved.
7 *
8 * Author: Liam Girdwood <liam.r.girdwood@linux.intel.com>
9 */
10
11#ifndef __SOF_INTEL_HDA_H
12#define __SOF_INTEL_HDA_H
13
14#include <linux/soundwire/sdw.h>
15#include <linux/soundwire/sdw_intel.h>
16#include <sound/compress_driver.h>
17#include <sound/hda_codec.h>
18#include <sound/hdaudio_ext.h>
19#include "../sof-client-probes.h"
20#include "../sof-audio.h"
21#include "shim.h"
22
23/* PCI registers */
24#define PCI_TCSEL 0x44
25#define PCI_PGCTL PCI_TCSEL
26#define PCI_CGCTL 0x48
27
28/* PCI_PGCTL bits */
29#define PCI_PGCTL_ADSPPGD BIT(2)
30#define PCI_PGCTL_LSRMD_MASK BIT(4)
31
32/* PCI_CGCTL bits */
33#define PCI_CGCTL_MISCBDCGE_MASK BIT(6)
34#define PCI_CGCTL_ADSPDCGE BIT(1)
35
36/* Legacy HDA registers and bits used - widths are variable */
37#define SOF_HDA_GCAP 0x0
38#define SOF_HDA_GCTL 0x8
39/* accept unsol. response enable */
40#define SOF_HDA_GCTL_UNSOL BIT(8)
41#define SOF_HDA_LLCH 0x14
42#define SOF_HDA_INTCTL 0x20
43#define SOF_HDA_INTSTS 0x24
44#define SOF_HDA_WAKESTS 0x0E
45#define SOF_HDA_WAKESTS_INT_MASK ((1 << 8) - 1)
46#define SOF_HDA_RIRBSTS 0x5d
47
48/* SOF_HDA_GCTL register bist */
49#define SOF_HDA_GCTL_RESET BIT(0)
50
51/* SOF_HDA_INCTL regs */
52#define SOF_HDA_INT_GLOBAL_EN BIT(31)
53#define SOF_HDA_INT_CTRL_EN BIT(30)
54#define SOF_HDA_INT_ALL_STREAM 0xff
55
56/* SOF_HDA_INTSTS regs */
57#define SOF_HDA_INTSTS_GIS BIT(31)
58
59#define SOF_HDA_MAX_CAPS 10
60#define SOF_HDA_CAP_ID_OFF 16
61#define SOF_HDA_CAP_ID_MASK GENMASK(SOF_HDA_CAP_ID_OFF + 11,\
62 SOF_HDA_CAP_ID_OFF)
63#define SOF_HDA_CAP_NEXT_MASK 0xFFFF
64
65#define SOF_HDA_GTS_CAP_ID 0x1
66#define SOF_HDA_ML_CAP_ID 0x2
67
68#define SOF_HDA_PP_CAP_ID 0x3
69#define SOF_HDA_REG_PP_PPCH 0x10
70#define SOF_HDA_REG_PP_PPCTL 0x04
71#define SOF_HDA_REG_PP_PPSTS 0x08
72#define SOF_HDA_PPCTL_PIE BIT(31)
73#define SOF_HDA_PPCTL_GPROCEN BIT(30)
74
75/*Vendor Specific Registers*/
76#define SOF_HDA_VS_D0I3C 0x104A
77
78/* D0I3C Register fields */
79#define SOF_HDA_VS_D0I3C_CIP BIT(0) /* Command-In-Progress */
80#define SOF_HDA_VS_D0I3C_I3 BIT(2) /* D0i3 enable bit */
81
82/* DPIB entry size: 8 Bytes = 2 DWords */
83#define SOF_HDA_DPIB_ENTRY_SIZE 0x8
84
85#define SOF_HDA_SPIB_CAP_ID 0x4
86#define SOF_HDA_DRSM_CAP_ID 0x5
87
88#define SOF_HDA_SPIB_BASE 0x08
89#define SOF_HDA_SPIB_INTERVAL 0x08
90#define SOF_HDA_SPIB_SPIB 0x00
91#define SOF_HDA_SPIB_MAXFIFO 0x04
92
93#define SOF_HDA_PPHC_BASE 0x10
94#define SOF_HDA_PPHC_INTERVAL 0x10
95
96#define SOF_HDA_PPLC_BASE 0x10
97#define SOF_HDA_PPLC_MULTI 0x10
98#define SOF_HDA_PPLC_INTERVAL 0x10
99
100#define SOF_HDA_DRSM_BASE 0x08
101#define SOF_HDA_DRSM_INTERVAL 0x08
102
103/* Descriptor error interrupt */
104#define SOF_HDA_CL_DMA_SD_INT_DESC_ERR 0x10
105
106/* FIFO error interrupt */
107#define SOF_HDA_CL_DMA_SD_INT_FIFO_ERR 0x08
108
109/* Buffer completion interrupt */
110#define SOF_HDA_CL_DMA_SD_INT_COMPLETE 0x04
111
112#define SOF_HDA_CL_DMA_SD_INT_MASK \
113 (SOF_HDA_CL_DMA_SD_INT_DESC_ERR | \
114 SOF_HDA_CL_DMA_SD_INT_FIFO_ERR | \
115 SOF_HDA_CL_DMA_SD_INT_COMPLETE)
116#define SOF_HDA_SD_CTL_DMA_START 0x02 /* Stream DMA start bit */
117
118/* Intel HD Audio Code Loader DMA Registers */
119#define SOF_HDA_ADSP_LOADER_BASE 0x80
120#define SOF_HDA_ADSP_DPLBASE 0x70
121#define SOF_HDA_ADSP_DPUBASE 0x74
122#define SOF_HDA_ADSP_DPLBASE_ENABLE 0x01
123
124/* Stream Registers */
125#define SOF_HDA_ADSP_REG_SD_CTL 0x00
126#define SOF_HDA_ADSP_REG_SD_STS 0x03
127#define SOF_HDA_ADSP_REG_SD_LPIB 0x04
128#define SOF_HDA_ADSP_REG_SD_CBL 0x08
129#define SOF_HDA_ADSP_REG_SD_LVI 0x0C
130#define SOF_HDA_ADSP_REG_SD_FIFOW 0x0E
131#define SOF_HDA_ADSP_REG_SD_FIFOSIZE 0x10
132#define SOF_HDA_ADSP_REG_SD_FORMAT 0x12
133#define SOF_HDA_ADSP_REG_SD_FIFOL 0x14
134#define SOF_HDA_ADSP_REG_SD_BDLPL 0x18
135#define SOF_HDA_ADSP_REG_SD_BDLPU 0x1C
136#define SOF_HDA_ADSP_SD_ENTRY_SIZE 0x20
137
138/* SDxFIFOS FIFOS */
139#define SOF_HDA_SD_FIFOSIZE_FIFOS_MASK GENMASK(15, 0)
140
141/* CL: Software Position Based FIFO Capability Registers */
142#define SOF_DSP_REG_CL_SPBFIFO \
143 (SOF_HDA_ADSP_LOADER_BASE + 0x20)
144#define SOF_HDA_ADSP_REG_CL_SPBFIFO_SPBFCH 0x0
145#define SOF_HDA_ADSP_REG_CL_SPBFIFO_SPBFCCTL 0x4
146#define SOF_HDA_ADSP_REG_CL_SPBFIFO_SPIB 0x8
147#define SOF_HDA_ADSP_REG_CL_SPBFIFO_MAXFIFOS 0xc
148
149/* Stream Number */
150#define SOF_HDA_CL_SD_CTL_STREAM_TAG_SHIFT 20
151#define SOF_HDA_CL_SD_CTL_STREAM_TAG_MASK \
152 GENMASK(SOF_HDA_CL_SD_CTL_STREAM_TAG_SHIFT + 3,\
153 SOF_HDA_CL_SD_CTL_STREAM_TAG_SHIFT)
154
155#define HDA_DSP_HDA_BAR 0
156#define HDA_DSP_PP_BAR 1
157#define HDA_DSP_SPIB_BAR 2
158#define HDA_DSP_DRSM_BAR 3
159#define HDA_DSP_BAR 4
160
161#define SRAM_WINDOW_OFFSET(x) (0x80000 + (x) * 0x20000)
162
163#define HDA_DSP_MBOX_OFFSET SRAM_WINDOW_OFFSET(0)
164
165#define HDA_DSP_PANIC_OFFSET(x) \
166 (((x) & 0xFFFFFF) + HDA_DSP_MBOX_OFFSET)
167
168/* SRAM window 0 FW "registers" */
169#define HDA_DSP_SRAM_REG_ROM_STATUS (HDA_DSP_MBOX_OFFSET + 0x0)
170#define HDA_DSP_SRAM_REG_ROM_ERROR (HDA_DSP_MBOX_OFFSET + 0x4)
171/* FW and ROM share offset 4 */
172#define HDA_DSP_SRAM_REG_FW_STATUS (HDA_DSP_MBOX_OFFSET + 0x4)
173#define HDA_DSP_SRAM_REG_FW_TRACEP (HDA_DSP_MBOX_OFFSET + 0x8)
174#define HDA_DSP_SRAM_REG_FW_END (HDA_DSP_MBOX_OFFSET + 0xc)
175
176#define HDA_DSP_MBOX_UPLINK_OFFSET 0x81000
177
178#define HDA_DSP_STREAM_RESET_TIMEOUT 300
179/*
180 * Timeout in us, for setting the stream RUN bit, during
181 * start/stop the stream. The timeout expires if new RUN bit
182 * value cannot be read back within the specified time.
183 */
184#define HDA_DSP_STREAM_RUN_TIMEOUT 300
185
186#define HDA_DSP_SPIB_ENABLE 1
187#define HDA_DSP_SPIB_DISABLE 0
188
189#define SOF_HDA_MAX_BUFFER_SIZE (32 * PAGE_SIZE)
190
191#define HDA_DSP_STACK_DUMP_SIZE 32
192
193/* ROM/FW status register */
194#define FSR_STATE_MASK GENMASK(23, 0)
195#define FSR_WAIT_STATE_MASK GENMASK(27, 24)
196#define FSR_MODULE_MASK GENMASK(30, 28)
197#define FSR_HALTED BIT(31)
198#define FSR_TO_STATE_CODE(x) ((x) & FSR_STATE_MASK)
199#define FSR_TO_WAIT_STATE_CODE(x) (((x) & FSR_WAIT_STATE_MASK) >> 24)
200#define FSR_TO_MODULE_CODE(x) (((x) & FSR_MODULE_MASK) >> 28)
201
202/* Wait states */
203#define FSR_WAIT_FOR_IPC_BUSY 0x1
204#define FSR_WAIT_FOR_IPC_DONE 0x2
205#define FSR_WAIT_FOR_CACHE_INVALIDATION 0x3
206#define FSR_WAIT_FOR_LP_SRAM_OFF 0x4
207#define FSR_WAIT_FOR_DMA_BUFFER_FULL 0x5
208#define FSR_WAIT_FOR_CSE_CSR 0x6
209
210/* Module codes */
211#define FSR_MOD_ROM 0x0
212#define FSR_MOD_ROM_BYP 0x1
213#define FSR_MOD_BASE_FW 0x2
214#define FSR_MOD_LP_BOOT 0x3
215#define FSR_MOD_BRNGUP 0x4
216#define FSR_MOD_ROM_EXT 0x5
217
218/* State codes (module dependent) */
219/* Module independent states */
220#define FSR_STATE_INIT 0x0
221#define FSR_STATE_INIT_DONE 0x1
222#define FSR_STATE_FW_ENTERED 0x5
223
224/* ROM states */
225#define FSR_STATE_ROM_INIT FSR_STATE_INIT
226#define FSR_STATE_ROM_INIT_DONE FSR_STATE_INIT_DONE
227#define FSR_STATE_ROM_CSE_MANIFEST_LOADED 0x2
228#define FSR_STATE_ROM_FW_MANIFEST_LOADED 0x3
229#define FSR_STATE_ROM_FW_FW_LOADED 0x4
230#define FSR_STATE_ROM_FW_ENTERED FSR_STATE_FW_ENTERED
231#define FSR_STATE_ROM_VERIFY_FEATURE_MASK 0x6
232#define FSR_STATE_ROM_GET_LOAD_OFFSET 0x7
233#define FSR_STATE_ROM_FETCH_ROM_EXT 0x8
234#define FSR_STATE_ROM_FETCH_ROM_EXT_DONE 0x9
235#define FSR_STATE_ROM_BASEFW_ENTERED 0xf /* SKL */
236
237/* (ROM) CSE states */
238#define FSR_STATE_ROM_CSE_IMR_REQUEST 0x10
239#define FSR_STATE_ROM_CSE_IMR_GRANTED 0x11
240#define FSR_STATE_ROM_CSE_VALIDATE_IMAGE_REQUEST 0x12
241#define FSR_STATE_ROM_CSE_IMAGE_VALIDATED 0x13
242
243#define FSR_STATE_ROM_CSE_IPC_IFACE_INIT 0x20
244#define FSR_STATE_ROM_CSE_IPC_RESET_PHASE_1 0x21
245#define FSR_STATE_ROM_CSE_IPC_OPERATIONAL_ENTRY 0x22
246#define FSR_STATE_ROM_CSE_IPC_OPERATIONAL 0x23
247#define FSR_STATE_ROM_CSE_IPC_DOWN 0x24
248
249/* BRINGUP (or BRNGUP) states */
250#define FSR_STATE_BRINGUP_INIT FSR_STATE_INIT
251#define FSR_STATE_BRINGUP_INIT_DONE FSR_STATE_INIT_DONE
252#define FSR_STATE_BRINGUP_HPSRAM_LOAD 0x2
253#define FSR_STATE_BRINGUP_UNPACK_START 0X3
254#define FSR_STATE_BRINGUP_IMR_RESTORE 0x4
255#define FSR_STATE_BRINGUP_FW_ENTERED FSR_STATE_FW_ENTERED
256
257/* ROM status/error values */
258#define HDA_DSP_ROM_CSE_ERROR 40
259#define HDA_DSP_ROM_CSE_WRONG_RESPONSE 41
260#define HDA_DSP_ROM_IMR_TO_SMALL 42
261#define HDA_DSP_ROM_BASE_FW_NOT_FOUND 43
262#define HDA_DSP_ROM_CSE_VALIDATION_FAILED 44
263#define HDA_DSP_ROM_IPC_FATAL_ERROR 45
264#define HDA_DSP_ROM_L2_CACHE_ERROR 46
265#define HDA_DSP_ROM_LOAD_OFFSET_TO_SMALL 47
266#define HDA_DSP_ROM_API_PTR_INVALID 50
267#define HDA_DSP_ROM_BASEFW_INCOMPAT 51
268#define HDA_DSP_ROM_UNHANDLED_INTERRUPT 0xBEE00000
269#define HDA_DSP_ROM_MEMORY_HOLE_ECC 0xECC00000
270#define HDA_DSP_ROM_KERNEL_EXCEPTION 0xCAFE0000
271#define HDA_DSP_ROM_USER_EXCEPTION 0xBEEF0000
272#define HDA_DSP_ROM_UNEXPECTED_RESET 0xDECAF000
273#define HDA_DSP_ROM_NULL_FW_ENTRY 0x4c4c4e55
274
275#define HDA_DSP_ROM_IPC_CONTROL 0x01000000
276#define HDA_DSP_ROM_IPC_PURGE_FW 0x00004000
277
278/* various timeout values */
279#define HDA_DSP_PU_TIMEOUT 50
280#define HDA_DSP_PD_TIMEOUT 50
281#define HDA_DSP_RESET_TIMEOUT_US 50000
282#define HDA_DSP_BASEFW_TIMEOUT_US 3000000
283#define HDA_DSP_INIT_TIMEOUT_US 500000
284#define HDA_DSP_CTRL_RESET_TIMEOUT 100
285#define HDA_DSP_WAIT_TIMEOUT 500 /* 500 msec */
286#define HDA_DSP_REG_POLL_INTERVAL_US 500 /* 0.5 msec */
287#define HDA_DSP_REG_POLL_RETRY_COUNT 50
288
289#define HDA_DSP_ADSPIC_IPC BIT(0)
290#define HDA_DSP_ADSPIS_IPC BIT(0)
291
292/* Intel HD Audio General DSP Registers */
293#define HDA_DSP_GEN_BASE 0x0
294#define HDA_DSP_REG_ADSPCS (HDA_DSP_GEN_BASE + 0x04)
295#define HDA_DSP_REG_ADSPIC (HDA_DSP_GEN_BASE + 0x08)
296#define HDA_DSP_REG_ADSPIS (HDA_DSP_GEN_BASE + 0x0C)
297#define HDA_DSP_REG_ADSPIC2 (HDA_DSP_GEN_BASE + 0x10)
298#define HDA_DSP_REG_ADSPIS2 (HDA_DSP_GEN_BASE + 0x14)
299
300#define HDA_DSP_REG_ADSPIC2_SNDW BIT(5)
301#define HDA_DSP_REG_ADSPIS2_SNDW BIT(5)
302
303/* Intel HD Audio Inter-Processor Communication Registers */
304#define HDA_DSP_IPC_BASE 0x40
305#define HDA_DSP_REG_HIPCT (HDA_DSP_IPC_BASE + 0x00)
306#define HDA_DSP_REG_HIPCTE (HDA_DSP_IPC_BASE + 0x04)
307#define HDA_DSP_REG_HIPCI (HDA_DSP_IPC_BASE + 0x08)
308#define HDA_DSP_REG_HIPCIE (HDA_DSP_IPC_BASE + 0x0C)
309#define HDA_DSP_REG_HIPCCTL (HDA_DSP_IPC_BASE + 0x10)
310
311/* Intel Vendor Specific Registers */
312#define HDA_VS_INTEL_EM2 0x1030
313#define HDA_VS_INTEL_EM2_L1SEN BIT(13)
314#define HDA_VS_INTEL_LTRP 0x1048
315#define HDA_VS_INTEL_LTRP_GB_MASK 0x3F
316
317/* HIPCI */
318#define HDA_DSP_REG_HIPCI_BUSY BIT(31)
319#define HDA_DSP_REG_HIPCI_MSG_MASK 0x7FFFFFFF
320
321/* HIPCIE */
322#define HDA_DSP_REG_HIPCIE_DONE BIT(30)
323#define HDA_DSP_REG_HIPCIE_MSG_MASK 0x3FFFFFFF
324
325/* HIPCCTL */
326#define HDA_DSP_REG_HIPCCTL_DONE BIT(1)
327#define HDA_DSP_REG_HIPCCTL_BUSY BIT(0)
328
329/* HIPCT */
330#define HDA_DSP_REG_HIPCT_BUSY BIT(31)
331#define HDA_DSP_REG_HIPCT_MSG_MASK 0x7FFFFFFF
332
333/* HIPCTE */
334#define HDA_DSP_REG_HIPCTE_MSG_MASK 0x3FFFFFFF
335
336#define HDA_DSP_ADSPIC_CL_DMA BIT(1)
337#define HDA_DSP_ADSPIS_CL_DMA BIT(1)
338
339/* Delay before scheduling D0i3 entry */
340#define BXT_D0I3_DELAY 5000
341
342#define FW_CL_STREAM_NUMBER 0x1
343#define HDA_FW_BOOT_ATTEMPTS 3
344
345/* ADSPCS - Audio DSP Control & Status */
346
347/*
348 * Core Reset - asserted high
349 * CRST Mask for a given core mask pattern, cm
350 */
351#define HDA_DSP_ADSPCS_CRST_SHIFT 0
352#define HDA_DSP_ADSPCS_CRST_MASK(cm) ((cm) << HDA_DSP_ADSPCS_CRST_SHIFT)
353
354/*
355 * Core run/stall - when set to '1' core is stalled
356 * CSTALL Mask for a given core mask pattern, cm
357 */
358#define HDA_DSP_ADSPCS_CSTALL_SHIFT 8
359#define HDA_DSP_ADSPCS_CSTALL_MASK(cm) ((cm) << HDA_DSP_ADSPCS_CSTALL_SHIFT)
360
361/*
362 * Set Power Active - when set to '1' turn cores on
363 * SPA Mask for a given core mask pattern, cm
364 */
365#define HDA_DSP_ADSPCS_SPA_SHIFT 16
366#define HDA_DSP_ADSPCS_SPA_MASK(cm) ((cm) << HDA_DSP_ADSPCS_SPA_SHIFT)
367
368/*
369 * Current Power Active - power status of cores, set by hardware
370 * CPA Mask for a given core mask pattern, cm
371 */
372#define HDA_DSP_ADSPCS_CPA_SHIFT 24
373#define HDA_DSP_ADSPCS_CPA_MASK(cm) ((cm) << HDA_DSP_ADSPCS_CPA_SHIFT)
374
375/*
376 * Mask for a given number of cores
377 * nc = number of supported cores
378 */
379#define SOF_DSP_CORES_MASK(nc) GENMASK(((nc) - 1), 0)
380
381/* Intel HD Audio Inter-Processor Communication Registers for Cannonlake*/
382#define CNL_DSP_IPC_BASE 0xc0
383#define CNL_DSP_REG_HIPCTDR (CNL_DSP_IPC_BASE + 0x00)
384#define CNL_DSP_REG_HIPCTDA (CNL_DSP_IPC_BASE + 0x04)
385#define CNL_DSP_REG_HIPCTDD (CNL_DSP_IPC_BASE + 0x08)
386#define CNL_DSP_REG_HIPCIDR (CNL_DSP_IPC_BASE + 0x10)
387#define CNL_DSP_REG_HIPCIDA (CNL_DSP_IPC_BASE + 0x14)
388#define CNL_DSP_REG_HIPCIDD (CNL_DSP_IPC_BASE + 0x18)
389#define CNL_DSP_REG_HIPCCTL (CNL_DSP_IPC_BASE + 0x28)
390
391/* HIPCI */
392#define CNL_DSP_REG_HIPCIDR_BUSY BIT(31)
393#define CNL_DSP_REG_HIPCIDR_MSG_MASK 0x7FFFFFFF
394
395/* HIPCIE */
396#define CNL_DSP_REG_HIPCIDA_DONE BIT(31)
397#define CNL_DSP_REG_HIPCIDA_MSG_MASK 0x7FFFFFFF
398
399/* HIPCCTL */
400#define CNL_DSP_REG_HIPCCTL_DONE BIT(1)
401#define CNL_DSP_REG_HIPCCTL_BUSY BIT(0)
402
403/* HIPCT */
404#define CNL_DSP_REG_HIPCTDR_BUSY BIT(31)
405#define CNL_DSP_REG_HIPCTDR_MSG_MASK 0x7FFFFFFF
406
407/* HIPCTDA */
408#define CNL_DSP_REG_HIPCTDA_DONE BIT(31)
409#define CNL_DSP_REG_HIPCTDA_MSG_MASK 0x7FFFFFFF
410
411/* HIPCTDD */
412#define CNL_DSP_REG_HIPCTDD_MSG_MASK 0x7FFFFFFF
413
414/* BDL */
415#define HDA_DSP_BDL_SIZE 4096
416#define HDA_DSP_MAX_BDL_ENTRIES \
417 (HDA_DSP_BDL_SIZE / sizeof(struct sof_intel_dsp_bdl))
418
419/* Number of DAIs */
420#define SOF_SKL_NUM_DAIS_NOCODEC 8
421
422#if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA_AUDIO_CODEC)
423#define SOF_SKL_NUM_DAIS 15
424#else
425#define SOF_SKL_NUM_DAIS SOF_SKL_NUM_DAIS_NOCODEC
426#endif
427
428/* Intel HD Audio SRAM Window 0*/
429#define HDA_DSP_SRAM_REG_ROM_STATUS_SKL 0x8000
430#define HDA_ADSP_SRAM0_BASE_SKL 0x8000
431
432/* Firmware status window */
433#define HDA_ADSP_FW_STATUS_SKL HDA_ADSP_SRAM0_BASE_SKL
434#define HDA_ADSP_ERROR_CODE_SKL (HDA_ADSP_FW_STATUS_SKL + 0x4)
435
436/* Host Device Memory Space */
437#define APL_SSP_BASE_OFFSET 0x2000
438#define CNL_SSP_BASE_OFFSET 0x10000
439
440/* Host Device Memory Size of a Single SSP */
441#define SSP_DEV_MEM_SIZE 0x1000
442
443/* SSP Count of the Platform */
444#define APL_SSP_COUNT 6
445#define CNL_SSP_COUNT 3
446#define ICL_SSP_COUNT 6
447#define TGL_SSP_COUNT 3
448#define MTL_SSP_COUNT 3
449
450/* SSP Registers */
451#define SSP_SSC1_OFFSET 0x4
452#define SSP_SET_SCLK_CONSUMER BIT(25)
453#define SSP_SET_SFRM_CONSUMER BIT(24)
454#define SSP_SET_CBP_CFP (SSP_SET_SCLK_CONSUMER | SSP_SET_SFRM_CONSUMER)
455
456#define HDA_IDISP_ADDR 2
457#define HDA_IDISP_CODEC(x) ((x) & BIT(HDA_IDISP_ADDR))
458
459struct sof_intel_dsp_bdl {
460 __le32 addr_l;
461 __le32 addr_h;
462 __le32 size;
463 __le32 ioc;
464} __attribute((packed));
465
466#define SOF_HDA_PLAYBACK_STREAMS 16
467#define SOF_HDA_CAPTURE_STREAMS 16
468#define SOF_HDA_PLAYBACK 0
469#define SOF_HDA_CAPTURE 1
470
471/* stream flags */
472#define SOF_HDA_STREAM_DMI_L1_COMPATIBLE 1
473
474/*
475 * Time in ms for opportunistic D0I3 entry delay.
476 * This has been deliberately chosen to be long to avoid race conditions.
477 * Could be optimized in future.
478 */
479#define SOF_HDA_D0I3_WORK_DELAY_MS 5000
480
481/* HDA DSP D0 substate */
482enum sof_hda_D0_substate {
483 SOF_HDA_DSP_PM_D0I0, /* default D0 substate */
484 SOF_HDA_DSP_PM_D0I3, /* low power D0 substate */
485};
486
487/* represents DSP HDA controller frontend - i.e. host facing control */
488struct sof_intel_hda_dev {
489 bool imrboot_supported;
490 bool skip_imr_boot;
491 bool booted_from_imr;
492
493 int boot_iteration;
494
495 struct hda_bus hbus;
496
497 /* hw config */
498 const struct sof_intel_dsp_desc *desc;
499
500 /* trace */
501 struct hdac_ext_stream *dtrace_stream;
502
503 /* if position update IPC needed */
504 u32 no_ipc_position;
505
506 /* the maximum number of streams (playback + capture) supported */
507 u32 stream_max;
508
509 /* PM related */
510 bool l1_disabled;/* is DMI link L1 disabled? */
511
512 /* DMIC device */
513 struct platform_device *dmic_dev;
514
515 /* delayed work to enter D0I3 opportunistically */
516 struct delayed_work d0i3_work;
517
518 /* ACPI information stored between scan and probe steps */
519 struct sdw_intel_acpi_info info;
520
521 /* sdw context allocated by SoundWire driver */
522 struct sdw_intel_ctx *sdw;
523
524 /* FW clock config, 0:HPRO, 1:LPRO */
525 bool clk_config_lpro;
526
527 wait_queue_head_t waitq;
528 bool code_loading;
529
530 /* Intel NHLT information */
531 struct nhlt_acpi_table *nhlt;
532
533 /*
534 * Pointing to the IPC message if immediate sending was not possible
535 * because the downlink communication channel was BUSY at the time.
536 * The message will be re-tried when the channel becomes free (the ACK
537 * is received from the DSP for the previous message)
538 */
539 struct snd_sof_ipc_msg *delayed_ipc_tx_msg;
540};
541
542static inline struct hdac_bus *sof_to_bus(struct snd_sof_dev *s)
543{
544 struct sof_intel_hda_dev *hda = s->pdata->hw_pdata;
545
546 return &hda->hbus.core;
547}
548
549static inline struct hda_bus *sof_to_hbus(struct snd_sof_dev *s)
550{
551 struct sof_intel_hda_dev *hda = s->pdata->hw_pdata;
552
553 return &hda->hbus;
554}
555
556struct sof_intel_hda_stream {
557 struct snd_sof_dev *sdev;
558 struct hdac_ext_stream hext_stream;
559 struct sof_intel_stream sof_intel_stream;
560 int host_reserved; /* reserve host DMA channel */
561 u32 flags;
562};
563
564#define hstream_to_sof_hda_stream(hstream) \
565 container_of(hstream, struct sof_intel_hda_stream, hext_stream)
566
567#define bus_to_sof_hda(bus) \
568 container_of(bus, struct sof_intel_hda_dev, hbus.core)
569
570#define SOF_STREAM_SD_OFFSET(s) \
571 (SOF_HDA_ADSP_SD_ENTRY_SIZE * ((s)->index) \
572 + SOF_HDA_ADSP_LOADER_BASE)
573
574#define SOF_STREAM_SD_OFFSET_CRST 0x1
575
576/*
577 * DSP Core services.
578 */
579int hda_dsp_probe_early(struct snd_sof_dev *sdev);
580int hda_dsp_probe(struct snd_sof_dev *sdev);
581void hda_dsp_remove(struct snd_sof_dev *sdev);
582void hda_dsp_remove_late(struct snd_sof_dev *sdev);
583int hda_dsp_core_power_up(struct snd_sof_dev *sdev, unsigned int core_mask);
584int hda_dsp_core_run(struct snd_sof_dev *sdev, unsigned int core_mask);
585int hda_dsp_enable_core(struct snd_sof_dev *sdev, unsigned int core_mask);
586int hda_dsp_core_reset_power_down(struct snd_sof_dev *sdev,
587 unsigned int core_mask);
588int hda_power_down_dsp(struct snd_sof_dev *sdev);
589int hda_dsp_core_get(struct snd_sof_dev *sdev, int core);
590void hda_dsp_ipc_int_enable(struct snd_sof_dev *sdev);
591void hda_dsp_ipc_int_disable(struct snd_sof_dev *sdev);
592bool hda_dsp_core_is_enabled(struct snd_sof_dev *sdev, unsigned int core_mask);
593
594int hda_dsp_set_power_state_ipc3(struct snd_sof_dev *sdev,
595 const struct sof_dsp_power_state *target_state);
596int hda_dsp_set_power_state_ipc4(struct snd_sof_dev *sdev,
597 const struct sof_dsp_power_state *target_state);
598
599int hda_dsp_suspend(struct snd_sof_dev *sdev, u32 target_state);
600int hda_dsp_resume(struct snd_sof_dev *sdev);
601int hda_dsp_runtime_suspend(struct snd_sof_dev *sdev);
602int hda_dsp_runtime_resume(struct snd_sof_dev *sdev);
603int hda_dsp_runtime_idle(struct snd_sof_dev *sdev);
604int hda_dsp_shutdown_dma_flush(struct snd_sof_dev *sdev);
605int hda_dsp_shutdown(struct snd_sof_dev *sdev);
606int hda_dsp_set_hw_params_upon_resume(struct snd_sof_dev *sdev);
607void hda_dsp_dump(struct snd_sof_dev *sdev, u32 flags);
608void hda_ipc4_dsp_dump(struct snd_sof_dev *sdev, u32 flags);
609void hda_ipc_dump(struct snd_sof_dev *sdev);
610void hda_ipc_irq_dump(struct snd_sof_dev *sdev);
611void hda_dsp_d0i3_work(struct work_struct *work);
612int hda_dsp_disable_interrupts(struct snd_sof_dev *sdev);
613
614/*
615 * DSP PCM Operations.
616 */
617u32 hda_dsp_get_mult_div(struct snd_sof_dev *sdev, int rate);
618u32 hda_dsp_get_bits(struct snd_sof_dev *sdev, int sample_bits);
619int hda_dsp_pcm_open(struct snd_sof_dev *sdev,
620 struct snd_pcm_substream *substream);
621int hda_dsp_pcm_close(struct snd_sof_dev *sdev,
622 struct snd_pcm_substream *substream);
623int hda_dsp_pcm_hw_params(struct snd_sof_dev *sdev,
624 struct snd_pcm_substream *substream,
625 struct snd_pcm_hw_params *params,
626 struct snd_sof_platform_stream_params *platform_params);
627int hda_dsp_stream_hw_free(struct snd_sof_dev *sdev,
628 struct snd_pcm_substream *substream);
629int hda_dsp_pcm_trigger(struct snd_sof_dev *sdev,
630 struct snd_pcm_substream *substream, int cmd);
631snd_pcm_uframes_t hda_dsp_pcm_pointer(struct snd_sof_dev *sdev,
632 struct snd_pcm_substream *substream);
633int hda_dsp_pcm_ack(struct snd_sof_dev *sdev, struct snd_pcm_substream *substream);
634
635/*
636 * DSP Stream Operations.
637 */
638
639int hda_dsp_stream_init(struct snd_sof_dev *sdev);
640void hda_dsp_stream_free(struct snd_sof_dev *sdev);
641int hda_dsp_stream_hw_params(struct snd_sof_dev *sdev,
642 struct hdac_ext_stream *hext_stream,
643 struct snd_dma_buffer *dmab,
644 struct snd_pcm_hw_params *params);
645int hda_dsp_iccmax_stream_hw_params(struct snd_sof_dev *sdev,
646 struct hdac_ext_stream *hext_stream,
647 struct snd_dma_buffer *dmab,
648 struct snd_pcm_hw_params *params);
649int hda_dsp_stream_trigger(struct snd_sof_dev *sdev,
650 struct hdac_ext_stream *hext_stream, int cmd);
651irqreturn_t hda_dsp_stream_threaded_handler(int irq, void *context);
652int hda_dsp_stream_setup_bdl(struct snd_sof_dev *sdev,
653 struct snd_dma_buffer *dmab,
654 struct hdac_stream *hstream);
655bool hda_dsp_check_ipc_irq(struct snd_sof_dev *sdev);
656bool hda_dsp_check_stream_irq(struct snd_sof_dev *sdev);
657
658snd_pcm_uframes_t hda_dsp_stream_get_position(struct hdac_stream *hstream,
659 int direction, bool can_sleep);
660
661struct hdac_ext_stream *
662 hda_dsp_stream_get(struct snd_sof_dev *sdev, int direction, u32 flags);
663int hda_dsp_stream_put(struct snd_sof_dev *sdev, int direction, int stream_tag);
664int hda_dsp_stream_spib_config(struct snd_sof_dev *sdev,
665 struct hdac_ext_stream *hext_stream,
666 int enable, u32 size);
667
668int hda_ipc_msg_data(struct snd_sof_dev *sdev,
669 struct snd_sof_pcm_stream *sps,
670 void *p, size_t sz);
671int hda_set_stream_data_offset(struct snd_sof_dev *sdev,
672 struct snd_sof_pcm_stream *sps,
673 size_t posn_offset);
674
675/*
676 * DSP IPC Operations.
677 */
678int hda_dsp_ipc_send_msg(struct snd_sof_dev *sdev,
679 struct snd_sof_ipc_msg *msg);
680void hda_dsp_ipc_get_reply(struct snd_sof_dev *sdev);
681int hda_dsp_ipc_get_mailbox_offset(struct snd_sof_dev *sdev);
682int hda_dsp_ipc_get_window_offset(struct snd_sof_dev *sdev, u32 id);
683
684irqreturn_t hda_dsp_ipc_irq_thread(int irq, void *context);
685int hda_dsp_ipc_cmd_done(struct snd_sof_dev *sdev, int dir);
686
687/*
688 * DSP Code loader.
689 */
690int hda_dsp_cl_boot_firmware(struct snd_sof_dev *sdev);
691int hda_dsp_cl_boot_firmware_iccmax(struct snd_sof_dev *sdev);
692int hda_cl_copy_fw(struct snd_sof_dev *sdev, struct hdac_ext_stream *hext_stream);
693struct hdac_ext_stream *hda_cl_stream_prepare(struct snd_sof_dev *sdev, unsigned int format,
694 unsigned int size, struct snd_dma_buffer *dmab,
695 int direction);
696int hda_cl_cleanup(struct snd_sof_dev *sdev, struct snd_dma_buffer *dmab,
697 struct hdac_ext_stream *hext_stream);
698int cl_dsp_init(struct snd_sof_dev *sdev, int stream_tag, bool imr_boot);
699#define HDA_CL_STREAM_FORMAT 0x40
700
701/* pre and post fw run ops */
702int hda_dsp_pre_fw_run(struct snd_sof_dev *sdev);
703int hda_dsp_post_fw_run(struct snd_sof_dev *sdev);
704
705/* parse platform specific ext manifest ops */
706int hda_dsp_ext_man_get_cavs_config_data(struct snd_sof_dev *sdev,
707 const struct sof_ext_man_elem_header *hdr);
708
709/*
710 * HDA Controller Operations.
711 */
712int hda_dsp_ctrl_get_caps(struct snd_sof_dev *sdev);
713void hda_dsp_ctrl_ppcap_enable(struct snd_sof_dev *sdev, bool enable);
714void hda_dsp_ctrl_ppcap_int_enable(struct snd_sof_dev *sdev, bool enable);
715int hda_dsp_ctrl_link_reset(struct snd_sof_dev *sdev, bool reset);
716void hda_dsp_ctrl_misc_clock_gating(struct snd_sof_dev *sdev, bool enable);
717int hda_dsp_ctrl_clock_power_gating(struct snd_sof_dev *sdev, bool enable);
718int hda_dsp_ctrl_init_chip(struct snd_sof_dev *sdev);
719void hda_dsp_ctrl_stop_chip(struct snd_sof_dev *sdev);
720/*
721 * HDA bus operations.
722 */
723void sof_hda_bus_init(struct snd_sof_dev *sdev, struct device *dev);
724void sof_hda_bus_exit(struct snd_sof_dev *sdev);
725
726#if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA_AUDIO_CODEC)
727/*
728 * HDA Codec operations.
729 */
730void hda_codec_probe_bus(struct snd_sof_dev *sdev);
731void hda_codec_jack_wake_enable(struct snd_sof_dev *sdev, bool enable);
732void hda_codec_jack_check(struct snd_sof_dev *sdev);
733void hda_codec_check_for_state_change(struct snd_sof_dev *sdev);
734void hda_codec_init_cmd_io(struct snd_sof_dev *sdev);
735void hda_codec_resume_cmd_io(struct snd_sof_dev *sdev);
736void hda_codec_stop_cmd_io(struct snd_sof_dev *sdev);
737void hda_codec_suspend_cmd_io(struct snd_sof_dev *sdev);
738void hda_codec_detect_mask(struct snd_sof_dev *sdev);
739void hda_codec_rirb_status_clear(struct snd_sof_dev *sdev);
740bool hda_codec_check_rirb_status(struct snd_sof_dev *sdev);
741void hda_codec_set_codec_wakeup(struct snd_sof_dev *sdev, bool status);
742void hda_codec_device_remove(struct snd_sof_dev *sdev);
743
744#else
745
746static inline void hda_codec_probe_bus(struct snd_sof_dev *sdev) { }
747static inline void hda_codec_jack_wake_enable(struct snd_sof_dev *sdev, bool enable) { }
748static inline void hda_codec_jack_check(struct snd_sof_dev *sdev) { }
749static inline void hda_codec_check_for_state_change(struct snd_sof_dev *sdev) { }
750static inline void hda_codec_init_cmd_io(struct snd_sof_dev *sdev) { }
751static inline void hda_codec_resume_cmd_io(struct snd_sof_dev *sdev) { }
752static inline void hda_codec_stop_cmd_io(struct snd_sof_dev *sdev) { }
753static inline void hda_codec_suspend_cmd_io(struct snd_sof_dev *sdev) { }
754static inline void hda_codec_detect_mask(struct snd_sof_dev *sdev) { }
755static inline void hda_codec_rirb_status_clear(struct snd_sof_dev *sdev) { }
756static inline bool hda_codec_check_rirb_status(struct snd_sof_dev *sdev) { return false; }
757static inline void hda_codec_set_codec_wakeup(struct snd_sof_dev *sdev, bool status) { }
758static inline void hda_codec_device_remove(struct snd_sof_dev *sdev) { }
759
760#endif /* CONFIG_SND_SOC_SOF_HDA_AUDIO_CODEC */
761
762#if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA_AUDIO_CODEC) && IS_ENABLED(CONFIG_SND_HDA_CODEC_HDMI)
763
764void hda_codec_i915_display_power(struct snd_sof_dev *sdev, bool enable);
765int hda_codec_i915_init(struct snd_sof_dev *sdev);
766int hda_codec_i915_exit(struct snd_sof_dev *sdev);
767
768#else
769
770static inline void hda_codec_i915_display_power(struct snd_sof_dev *sdev, bool enable) { }
771static inline int hda_codec_i915_init(struct snd_sof_dev *sdev) { return 0; }
772static inline int hda_codec_i915_exit(struct snd_sof_dev *sdev) { return 0; }
773
774#endif
775
776/*
777 * Trace Control.
778 */
779int hda_dsp_trace_init(struct snd_sof_dev *sdev, struct snd_dma_buffer *dmab,
780 struct sof_ipc_dma_trace_params_ext *dtrace_params);
781int hda_dsp_trace_release(struct snd_sof_dev *sdev);
782int hda_dsp_trace_trigger(struct snd_sof_dev *sdev, int cmd);
783
784/*
785 * SoundWire support
786 */
787#if IS_ENABLED(CONFIG_SND_SOC_SOF_INTEL_SOUNDWIRE)
788
789int hda_sdw_check_lcount_common(struct snd_sof_dev *sdev);
790int hda_sdw_check_lcount_ext(struct snd_sof_dev *sdev);
791int hda_sdw_startup(struct snd_sof_dev *sdev);
792void hda_common_enable_sdw_irq(struct snd_sof_dev *sdev, bool enable);
793void hda_sdw_int_enable(struct snd_sof_dev *sdev, bool enable);
794bool hda_sdw_check_wakeen_irq_common(struct snd_sof_dev *sdev);
795void hda_sdw_process_wakeen(struct snd_sof_dev *sdev);
796bool hda_common_check_sdw_irq(struct snd_sof_dev *sdev);
797
798#else
799
800static inline int hda_sdw_check_lcount_common(struct snd_sof_dev *sdev)
801{
802 return 0;
803}
804
805static inline int hda_sdw_check_lcount_ext(struct snd_sof_dev *sdev)
806{
807 return 0;
808}
809
810static inline int hda_sdw_startup(struct snd_sof_dev *sdev)
811{
812 return 0;
813}
814
815static inline void hda_common_enable_sdw_irq(struct snd_sof_dev *sdev, bool enable)
816{
817}
818
819static inline void hda_sdw_int_enable(struct snd_sof_dev *sdev, bool enable)
820{
821}
822
823static inline bool hda_sdw_check_wakeen_irq_common(struct snd_sof_dev *sdev)
824{
825 return false;
826}
827
828static inline void hda_sdw_process_wakeen(struct snd_sof_dev *sdev)
829{
830}
831
832static inline bool hda_common_check_sdw_irq(struct snd_sof_dev *sdev)
833{
834 return false;
835}
836
837#endif
838
839int sdw_hda_dai_hw_params(struct snd_pcm_substream *substream,
840 struct snd_pcm_hw_params *params,
841 struct snd_soc_dai *cpu_dai,
842 int link_id);
843
844int sdw_hda_dai_hw_free(struct snd_pcm_substream *substream,
845 struct snd_soc_dai *cpu_dai,
846 int link_id);
847
848int sdw_hda_dai_trigger(struct snd_pcm_substream *substream, int cmd,
849 struct snd_soc_dai *cpu_dai);
850
851/* common dai driver */
852extern struct snd_soc_dai_driver skl_dai[];
853int hda_dsp_dais_suspend(struct snd_sof_dev *sdev);
854
855/*
856 * Platform Specific HW abstraction Ops.
857 */
858extern struct snd_sof_dsp_ops sof_hda_common_ops;
859
860extern struct snd_sof_dsp_ops sof_skl_ops;
861int sof_skl_ops_init(struct snd_sof_dev *sdev);
862extern struct snd_sof_dsp_ops sof_apl_ops;
863int sof_apl_ops_init(struct snd_sof_dev *sdev);
864extern struct snd_sof_dsp_ops sof_cnl_ops;
865int sof_cnl_ops_init(struct snd_sof_dev *sdev);
866extern struct snd_sof_dsp_ops sof_tgl_ops;
867int sof_tgl_ops_init(struct snd_sof_dev *sdev);
868extern struct snd_sof_dsp_ops sof_icl_ops;
869int sof_icl_ops_init(struct snd_sof_dev *sdev);
870extern struct snd_sof_dsp_ops sof_mtl_ops;
871int sof_mtl_ops_init(struct snd_sof_dev *sdev);
872extern struct snd_sof_dsp_ops sof_lnl_ops;
873int sof_lnl_ops_init(struct snd_sof_dev *sdev);
874
875extern const struct sof_intel_dsp_desc skl_chip_info;
876extern const struct sof_intel_dsp_desc apl_chip_info;
877extern const struct sof_intel_dsp_desc cnl_chip_info;
878extern const struct sof_intel_dsp_desc icl_chip_info;
879extern const struct sof_intel_dsp_desc tgl_chip_info;
880extern const struct sof_intel_dsp_desc tglh_chip_info;
881extern const struct sof_intel_dsp_desc ehl_chip_info;
882extern const struct sof_intel_dsp_desc jsl_chip_info;
883extern const struct sof_intel_dsp_desc adls_chip_info;
884extern const struct sof_intel_dsp_desc mtl_chip_info;
885extern const struct sof_intel_dsp_desc arl_s_chip_info;
886extern const struct sof_intel_dsp_desc lnl_chip_info;
887
888/* Probes support */
889#if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA_PROBES)
890int hda_probes_register(struct snd_sof_dev *sdev);
891void hda_probes_unregister(struct snd_sof_dev *sdev);
892#else
893static inline int hda_probes_register(struct snd_sof_dev *sdev)
894{
895 return 0;
896}
897
898static inline void hda_probes_unregister(struct snd_sof_dev *sdev)
899{
900}
901#endif /* CONFIG_SND_SOC_SOF_HDA_PROBES */
902
903/* SOF client registration for HDA platforms */
904int hda_register_clients(struct snd_sof_dev *sdev);
905void hda_unregister_clients(struct snd_sof_dev *sdev);
906
907/* machine driver select */
908struct snd_soc_acpi_mach *hda_machine_select(struct snd_sof_dev *sdev);
909void hda_set_mach_params(struct snd_soc_acpi_mach *mach,
910 struct snd_sof_dev *sdev);
911
912/* PCI driver selection and probe */
913int hda_pci_intel_probe(struct pci_dev *pci, const struct pci_device_id *pci_id);
914
915struct snd_sof_dai;
916struct sof_ipc_dai_config;
917
918#define SOF_HDA_POSITION_QUIRK_USE_SKYLAKE_LEGACY (0) /* previous implementation */
919#define SOF_HDA_POSITION_QUIRK_USE_DPIB_REGISTERS (1) /* recommended if VC0 only */
920#define SOF_HDA_POSITION_QUIRK_USE_DPIB_DDR_UPDATE (2) /* recommended with VC0 or VC1 */
921
922extern int sof_hda_position_quirk;
923
924void hda_set_dai_drv_ops(struct snd_sof_dev *sdev, struct snd_sof_dsp_ops *ops);
925void hda_ops_free(struct snd_sof_dev *sdev);
926
927/* SKL/KBL */
928int hda_dsp_cl_boot_firmware_skl(struct snd_sof_dev *sdev);
929int hda_dsp_core_stall_reset(struct snd_sof_dev *sdev, unsigned int core_mask);
930
931/* IPC4 */
932irqreturn_t cnl_ipc4_irq_thread(int irq, void *context);
933int cnl_ipc4_send_msg(struct snd_sof_dev *sdev, struct snd_sof_ipc_msg *msg);
934irqreturn_t hda_dsp_ipc4_irq_thread(int irq, void *context);
935bool hda_ipc4_tx_is_busy(struct snd_sof_dev *sdev);
936void hda_dsp_ipc4_schedule_d0i3_work(struct sof_intel_hda_dev *hdev,
937 struct snd_sof_ipc_msg *msg);
938int hda_dsp_ipc4_send_msg(struct snd_sof_dev *sdev, struct snd_sof_ipc_msg *msg);
939void hda_ipc4_dump(struct snd_sof_dev *sdev);
940extern struct sdw_intel_ops sdw_callback;
941
942struct sof_ipc4_fw_library;
943int hda_dsp_ipc4_load_library(struct snd_sof_dev *sdev,
944 struct sof_ipc4_fw_library *fw_lib, bool reload);
945
946/**
947 * struct hda_dai_widget_dma_ops - DAI DMA ops optional by default unless specified otherwise
948 * @get_hext_stream: Mandatory function pointer to get the saved pointer to struct hdac_ext_stream
949 * @assign_hext_stream: Function pointer to assign a hdac_ext_stream
950 * @release_hext_stream: Function pointer to release the hdac_ext_stream
951 * @setup_hext_stream: Function pointer for hdac_ext_stream setup
952 * @reset_hext_stream: Function pointer for hdac_ext_stream reset
953 * @pre_trigger: Function pointer for DAI DMA pre-trigger actions
954 * @trigger: Function pointer for DAI DMA trigger actions
955 * @post_trigger: Function pointer for DAI DMA post-trigger actions
956 * @codec_dai_set_stream: Function pointer to set codec-side stream information
957 * @calc_stream_format: Function pointer to determine stream format from hw_params and
958 * for HDaudio codec DAI from the .sig bits
959 * @get_hlink: Mandatory function pointer to retrieve hlink, mainly to program LOSIDV
960 * for legacy HDaudio links or program HDaudio Extended Link registers.
961 */
962struct hda_dai_widget_dma_ops {
963 struct hdac_ext_stream *(*get_hext_stream)(struct snd_sof_dev *sdev,
964 struct snd_soc_dai *cpu_dai,
965 struct snd_pcm_substream *substream);
966 struct hdac_ext_stream *(*assign_hext_stream)(struct snd_sof_dev *sdev,
967 struct snd_soc_dai *cpu_dai,
968 struct snd_pcm_substream *substream);
969 void (*release_hext_stream)(struct snd_sof_dev *sdev, struct snd_soc_dai *cpu_dai,
970 struct snd_pcm_substream *substream);
971 void (*setup_hext_stream)(struct snd_sof_dev *sdev, struct hdac_ext_stream *hext_stream,
972 unsigned int format_val);
973 void (*reset_hext_stream)(struct snd_sof_dev *sdev, struct hdac_ext_stream *hext_sream);
974 int (*pre_trigger)(struct snd_sof_dev *sdev, struct snd_soc_dai *cpu_dai,
975 struct snd_pcm_substream *substream, int cmd);
976 int (*trigger)(struct snd_sof_dev *sdev, struct snd_soc_dai *cpu_dai,
977 struct snd_pcm_substream *substream, int cmd);
978 int (*post_trigger)(struct snd_sof_dev *sdev, struct snd_soc_dai *cpu_dai,
979 struct snd_pcm_substream *substream, int cmd);
980 void (*codec_dai_set_stream)(struct snd_sof_dev *sdev,
981 struct snd_pcm_substream *substream,
982 struct hdac_stream *hstream);
983 unsigned int (*calc_stream_format)(struct snd_sof_dev *sdev,
984 struct snd_pcm_substream *substream,
985 struct snd_pcm_hw_params *params);
986 struct hdac_ext_link * (*get_hlink)(struct snd_sof_dev *sdev,
987 struct snd_pcm_substream *substream);
988};
989
990const struct hda_dai_widget_dma_ops *
991hda_select_dai_widget_ops(struct snd_sof_dev *sdev, struct snd_sof_widget *swidget);
992int hda_dai_config(struct snd_soc_dapm_widget *w, unsigned int flags,
993 struct snd_sof_dai_config_data *data);
994int hda_link_dma_cleanup(struct snd_pcm_substream *substream, struct hdac_ext_stream *hext_stream,
995 struct snd_soc_dai *cpu_dai);
996
997#endif
1/* SPDX-License-Identifier: (GPL-2.0 OR BSD-3-Clause) */
2/*
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * Copyright(c) 2017 Intel Corporation. All rights reserved.
7 *
8 * Author: Liam Girdwood <liam.r.girdwood@linux.intel.com>
9 */
10
11#ifndef __SOF_INTEL_HDA_H
12#define __SOF_INTEL_HDA_H
13
14#include <sound/hda_codec.h>
15#include <sound/hdaudio_ext.h>
16#include "shim.h"
17
18/* PCI registers */
19#define PCI_TCSEL 0x44
20#define PCI_PGCTL PCI_TCSEL
21#define PCI_CGCTL 0x48
22
23/* PCI_PGCTL bits */
24#define PCI_PGCTL_ADSPPGD BIT(2)
25#define PCI_PGCTL_LSRMD_MASK BIT(4)
26
27/* PCI_CGCTL bits */
28#define PCI_CGCTL_MISCBDCGE_MASK BIT(6)
29#define PCI_CGCTL_ADSPDCGE BIT(1)
30
31/* Legacy HDA registers and bits used - widths are variable */
32#define SOF_HDA_GCAP 0x0
33#define SOF_HDA_GCTL 0x8
34/* accept unsol. response enable */
35#define SOF_HDA_GCTL_UNSOL BIT(8)
36#define SOF_HDA_LLCH 0x14
37#define SOF_HDA_INTCTL 0x20
38#define SOF_HDA_INTSTS 0x24
39#define SOF_HDA_WAKESTS 0x0E
40#define SOF_HDA_WAKESTS_INT_MASK ((1 << 8) - 1)
41#define SOF_HDA_RIRBSTS 0x5d
42
43/* SOF_HDA_GCTL register bist */
44#define SOF_HDA_GCTL_RESET BIT(0)
45
46/* SOF_HDA_INCTL and SOF_HDA_INTSTS regs */
47#define SOF_HDA_INT_GLOBAL_EN BIT(31)
48#define SOF_HDA_INT_CTRL_EN BIT(30)
49#define SOF_HDA_INT_ALL_STREAM 0xff
50
51#define SOF_HDA_MAX_CAPS 10
52#define SOF_HDA_CAP_ID_OFF 16
53#define SOF_HDA_CAP_ID_MASK GENMASK(SOF_HDA_CAP_ID_OFF + 11,\
54 SOF_HDA_CAP_ID_OFF)
55#define SOF_HDA_CAP_NEXT_MASK 0xFFFF
56
57#define SOF_HDA_GTS_CAP_ID 0x1
58#define SOF_HDA_ML_CAP_ID 0x2
59
60#define SOF_HDA_PP_CAP_ID 0x3
61#define SOF_HDA_REG_PP_PPCH 0x10
62#define SOF_HDA_REG_PP_PPCTL 0x04
63#define SOF_HDA_REG_PP_PPSTS 0x08
64#define SOF_HDA_PPCTL_PIE BIT(31)
65#define SOF_HDA_PPCTL_GPROCEN BIT(30)
66
67/* DPIB entry size: 8 Bytes = 2 DWords */
68#define SOF_HDA_DPIB_ENTRY_SIZE 0x8
69
70#define SOF_HDA_SPIB_CAP_ID 0x4
71#define SOF_HDA_DRSM_CAP_ID 0x5
72
73#define SOF_HDA_SPIB_BASE 0x08
74#define SOF_HDA_SPIB_INTERVAL 0x08
75#define SOF_HDA_SPIB_SPIB 0x00
76#define SOF_HDA_SPIB_MAXFIFO 0x04
77
78#define SOF_HDA_PPHC_BASE 0x10
79#define SOF_HDA_PPHC_INTERVAL 0x10
80
81#define SOF_HDA_PPLC_BASE 0x10
82#define SOF_HDA_PPLC_MULTI 0x10
83#define SOF_HDA_PPLC_INTERVAL 0x10
84
85#define SOF_HDA_DRSM_BASE 0x08
86#define SOF_HDA_DRSM_INTERVAL 0x08
87
88/* Descriptor error interrupt */
89#define SOF_HDA_CL_DMA_SD_INT_DESC_ERR 0x10
90
91/* FIFO error interrupt */
92#define SOF_HDA_CL_DMA_SD_INT_FIFO_ERR 0x08
93
94/* Buffer completion interrupt */
95#define SOF_HDA_CL_DMA_SD_INT_COMPLETE 0x04
96
97#define SOF_HDA_CL_DMA_SD_INT_MASK \
98 (SOF_HDA_CL_DMA_SD_INT_DESC_ERR | \
99 SOF_HDA_CL_DMA_SD_INT_FIFO_ERR | \
100 SOF_HDA_CL_DMA_SD_INT_COMPLETE)
101#define SOF_HDA_SD_CTL_DMA_START 0x02 /* Stream DMA start bit */
102
103/* Intel HD Audio Code Loader DMA Registers */
104#define SOF_HDA_ADSP_LOADER_BASE 0x80
105#define SOF_HDA_ADSP_DPLBASE 0x70
106#define SOF_HDA_ADSP_DPUBASE 0x74
107#define SOF_HDA_ADSP_DPLBASE_ENABLE 0x01
108
109/* Stream Registers */
110#define SOF_HDA_ADSP_REG_CL_SD_CTL 0x00
111#define SOF_HDA_ADSP_REG_CL_SD_STS 0x03
112#define SOF_HDA_ADSP_REG_CL_SD_LPIB 0x04
113#define SOF_HDA_ADSP_REG_CL_SD_CBL 0x08
114#define SOF_HDA_ADSP_REG_CL_SD_LVI 0x0C
115#define SOF_HDA_ADSP_REG_CL_SD_FIFOW 0x0E
116#define SOF_HDA_ADSP_REG_CL_SD_FIFOSIZE 0x10
117#define SOF_HDA_ADSP_REG_CL_SD_FORMAT 0x12
118#define SOF_HDA_ADSP_REG_CL_SD_FIFOL 0x14
119#define SOF_HDA_ADSP_REG_CL_SD_BDLPL 0x18
120#define SOF_HDA_ADSP_REG_CL_SD_BDLPU 0x1C
121#define SOF_HDA_ADSP_SD_ENTRY_SIZE 0x20
122
123/* CL: Software Position Based FIFO Capability Registers */
124#define SOF_DSP_REG_CL_SPBFIFO \
125 (SOF_HDA_ADSP_LOADER_BASE + 0x20)
126#define SOF_HDA_ADSP_REG_CL_SPBFIFO_SPBFCH 0x0
127#define SOF_HDA_ADSP_REG_CL_SPBFIFO_SPBFCCTL 0x4
128#define SOF_HDA_ADSP_REG_CL_SPBFIFO_SPIB 0x8
129#define SOF_HDA_ADSP_REG_CL_SPBFIFO_MAXFIFOS 0xc
130
131/* Stream Number */
132#define SOF_HDA_CL_SD_CTL_STREAM_TAG_SHIFT 20
133#define SOF_HDA_CL_SD_CTL_STREAM_TAG_MASK \
134 GENMASK(SOF_HDA_CL_SD_CTL_STREAM_TAG_SHIFT + 3,\
135 SOF_HDA_CL_SD_CTL_STREAM_TAG_SHIFT)
136
137#define HDA_DSP_HDA_BAR 0
138#define HDA_DSP_PP_BAR 1
139#define HDA_DSP_SPIB_BAR 2
140#define HDA_DSP_DRSM_BAR 3
141#define HDA_DSP_BAR 4
142
143#define SRAM_WINDOW_OFFSET(x) (0x80000 + (x) * 0x20000)
144
145#define HDA_DSP_MBOX_OFFSET SRAM_WINDOW_OFFSET(0)
146
147#define HDA_DSP_PANIC_OFFSET(x) \
148 (((x) & 0xFFFFFF) + HDA_DSP_MBOX_OFFSET)
149
150/* SRAM window 0 FW "registers" */
151#define HDA_DSP_SRAM_REG_ROM_STATUS (HDA_DSP_MBOX_OFFSET + 0x0)
152#define HDA_DSP_SRAM_REG_ROM_ERROR (HDA_DSP_MBOX_OFFSET + 0x4)
153/* FW and ROM share offset 4 */
154#define HDA_DSP_SRAM_REG_FW_STATUS (HDA_DSP_MBOX_OFFSET + 0x4)
155#define HDA_DSP_SRAM_REG_FW_TRACEP (HDA_DSP_MBOX_OFFSET + 0x8)
156#define HDA_DSP_SRAM_REG_FW_END (HDA_DSP_MBOX_OFFSET + 0xc)
157
158#define HDA_DSP_MBOX_UPLINK_OFFSET 0x81000
159
160#define HDA_DSP_STREAM_RESET_TIMEOUT 300
161/*
162 * Timeout in us, for setting the stream RUN bit, during
163 * start/stop the stream. The timeout expires if new RUN bit
164 * value cannot be read back within the specified time.
165 */
166#define HDA_DSP_STREAM_RUN_TIMEOUT 300
167#define HDA_DSP_CL_TRIGGER_TIMEOUT 300
168
169#define HDA_DSP_SPIB_ENABLE 1
170#define HDA_DSP_SPIB_DISABLE 0
171
172#define SOF_HDA_MAX_BUFFER_SIZE (32 * PAGE_SIZE)
173
174#define HDA_DSP_STACK_DUMP_SIZE 32
175
176/* ROM status/error values */
177#define HDA_DSP_ROM_STS_MASK GENMASK(23, 0)
178#define HDA_DSP_ROM_INIT 0x1
179#define HDA_DSP_ROM_FW_MANIFEST_LOADED 0x3
180#define HDA_DSP_ROM_FW_FW_LOADED 0x4
181#define HDA_DSP_ROM_FW_ENTERED 0x5
182#define HDA_DSP_ROM_RFW_START 0xf
183#define HDA_DSP_ROM_CSE_ERROR 40
184#define HDA_DSP_ROM_CSE_WRONG_RESPONSE 41
185#define HDA_DSP_ROM_IMR_TO_SMALL 42
186#define HDA_DSP_ROM_BASE_FW_NOT_FOUND 43
187#define HDA_DSP_ROM_CSE_VALIDATION_FAILED 44
188#define HDA_DSP_ROM_IPC_FATAL_ERROR 45
189#define HDA_DSP_ROM_L2_CACHE_ERROR 46
190#define HDA_DSP_ROM_LOAD_OFFSET_TO_SMALL 47
191#define HDA_DSP_ROM_API_PTR_INVALID 50
192#define HDA_DSP_ROM_BASEFW_INCOMPAT 51
193#define HDA_DSP_ROM_UNHANDLED_INTERRUPT 0xBEE00000
194#define HDA_DSP_ROM_MEMORY_HOLE_ECC 0xECC00000
195#define HDA_DSP_ROM_KERNEL_EXCEPTION 0xCAFE0000
196#define HDA_DSP_ROM_USER_EXCEPTION 0xBEEF0000
197#define HDA_DSP_ROM_UNEXPECTED_RESET 0xDECAF000
198#define HDA_DSP_ROM_NULL_FW_ENTRY 0x4c4c4e55
199#define HDA_DSP_IPC_PURGE_FW 0x01004000
200
201/* various timeout values */
202#define HDA_DSP_PU_TIMEOUT 50
203#define HDA_DSP_PD_TIMEOUT 50
204#define HDA_DSP_RESET_TIMEOUT_US 50000
205#define HDA_DSP_BASEFW_TIMEOUT_US 3000000
206#define HDA_DSP_INIT_TIMEOUT_US 500000
207#define HDA_DSP_CTRL_RESET_TIMEOUT 100
208#define HDA_DSP_WAIT_TIMEOUT 500 /* 500 msec */
209#define HDA_DSP_REG_POLL_INTERVAL_US 500 /* 0.5 msec */
210
211#define HDA_DSP_ADSPIC_IPC 1
212#define HDA_DSP_ADSPIS_IPC 1
213
214/* Intel HD Audio General DSP Registers */
215#define HDA_DSP_GEN_BASE 0x0
216#define HDA_DSP_REG_ADSPCS (HDA_DSP_GEN_BASE + 0x04)
217#define HDA_DSP_REG_ADSPIC (HDA_DSP_GEN_BASE + 0x08)
218#define HDA_DSP_REG_ADSPIS (HDA_DSP_GEN_BASE + 0x0C)
219#define HDA_DSP_REG_ADSPIC2 (HDA_DSP_GEN_BASE + 0x10)
220#define HDA_DSP_REG_ADSPIS2 (HDA_DSP_GEN_BASE + 0x14)
221
222/* Intel HD Audio Inter-Processor Communication Registers */
223#define HDA_DSP_IPC_BASE 0x40
224#define HDA_DSP_REG_HIPCT (HDA_DSP_IPC_BASE + 0x00)
225#define HDA_DSP_REG_HIPCTE (HDA_DSP_IPC_BASE + 0x04)
226#define HDA_DSP_REG_HIPCI (HDA_DSP_IPC_BASE + 0x08)
227#define HDA_DSP_REG_HIPCIE (HDA_DSP_IPC_BASE + 0x0C)
228#define HDA_DSP_REG_HIPCCTL (HDA_DSP_IPC_BASE + 0x10)
229
230/* Intel Vendor Specific Registers */
231#define HDA_VS_INTEL_EM2 0x1030
232#define HDA_VS_INTEL_EM2_L1SEN BIT(13)
233
234/* HIPCI */
235#define HDA_DSP_REG_HIPCI_BUSY BIT(31)
236#define HDA_DSP_REG_HIPCI_MSG_MASK 0x7FFFFFFF
237
238/* HIPCIE */
239#define HDA_DSP_REG_HIPCIE_DONE BIT(30)
240#define HDA_DSP_REG_HIPCIE_MSG_MASK 0x3FFFFFFF
241
242/* HIPCCTL */
243#define HDA_DSP_REG_HIPCCTL_DONE BIT(1)
244#define HDA_DSP_REG_HIPCCTL_BUSY BIT(0)
245
246/* HIPCT */
247#define HDA_DSP_REG_HIPCT_BUSY BIT(31)
248#define HDA_DSP_REG_HIPCT_MSG_MASK 0x7FFFFFFF
249
250/* HIPCTE */
251#define HDA_DSP_REG_HIPCTE_MSG_MASK 0x3FFFFFFF
252
253#define HDA_DSP_ADSPIC_CL_DMA 0x2
254#define HDA_DSP_ADSPIS_CL_DMA 0x2
255
256/* Delay before scheduling D0i3 entry */
257#define BXT_D0I3_DELAY 5000
258
259#define FW_CL_STREAM_NUMBER 0x1
260
261/* ADSPCS - Audio DSP Control & Status */
262
263/*
264 * Core Reset - asserted high
265 * CRST Mask for a given core mask pattern, cm
266 */
267#define HDA_DSP_ADSPCS_CRST_SHIFT 0
268#define HDA_DSP_ADSPCS_CRST_MASK(cm) ((cm) << HDA_DSP_ADSPCS_CRST_SHIFT)
269
270/*
271 * Core run/stall - when set to '1' core is stalled
272 * CSTALL Mask for a given core mask pattern, cm
273 */
274#define HDA_DSP_ADSPCS_CSTALL_SHIFT 8
275#define HDA_DSP_ADSPCS_CSTALL_MASK(cm) ((cm) << HDA_DSP_ADSPCS_CSTALL_SHIFT)
276
277/*
278 * Set Power Active - when set to '1' turn cores on
279 * SPA Mask for a given core mask pattern, cm
280 */
281#define HDA_DSP_ADSPCS_SPA_SHIFT 16
282#define HDA_DSP_ADSPCS_SPA_MASK(cm) ((cm) << HDA_DSP_ADSPCS_SPA_SHIFT)
283
284/*
285 * Current Power Active - power status of cores, set by hardware
286 * CPA Mask for a given core mask pattern, cm
287 */
288#define HDA_DSP_ADSPCS_CPA_SHIFT 24
289#define HDA_DSP_ADSPCS_CPA_MASK(cm) ((cm) << HDA_DSP_ADSPCS_CPA_SHIFT)
290
291/* Mask for a given core index, c = 0.. number of supported cores - 1 */
292#define HDA_DSP_CORE_MASK(c) BIT(c)
293
294/*
295 * Mask for a given number of cores
296 * nc = number of supported cores
297 */
298#define SOF_DSP_CORES_MASK(nc) GENMASK(((nc) - 1), 0)
299
300/* Intel HD Audio Inter-Processor Communication Registers for Cannonlake*/
301#define CNL_DSP_IPC_BASE 0xc0
302#define CNL_DSP_REG_HIPCTDR (CNL_DSP_IPC_BASE + 0x00)
303#define CNL_DSP_REG_HIPCTDA (CNL_DSP_IPC_BASE + 0x04)
304#define CNL_DSP_REG_HIPCTDD (CNL_DSP_IPC_BASE + 0x08)
305#define CNL_DSP_REG_HIPCIDR (CNL_DSP_IPC_BASE + 0x10)
306#define CNL_DSP_REG_HIPCIDA (CNL_DSP_IPC_BASE + 0x14)
307#define CNL_DSP_REG_HIPCCTL (CNL_DSP_IPC_BASE + 0x28)
308
309/* HIPCI */
310#define CNL_DSP_REG_HIPCIDR_BUSY BIT(31)
311#define CNL_DSP_REG_HIPCIDR_MSG_MASK 0x7FFFFFFF
312
313/* HIPCIE */
314#define CNL_DSP_REG_HIPCIDA_DONE BIT(31)
315#define CNL_DSP_REG_HIPCIDA_MSG_MASK 0x7FFFFFFF
316
317/* HIPCCTL */
318#define CNL_DSP_REG_HIPCCTL_DONE BIT(1)
319#define CNL_DSP_REG_HIPCCTL_BUSY BIT(0)
320
321/* HIPCT */
322#define CNL_DSP_REG_HIPCTDR_BUSY BIT(31)
323#define CNL_DSP_REG_HIPCTDR_MSG_MASK 0x7FFFFFFF
324
325/* HIPCTDA */
326#define CNL_DSP_REG_HIPCTDA_DONE BIT(31)
327#define CNL_DSP_REG_HIPCTDA_MSG_MASK 0x7FFFFFFF
328
329/* HIPCTDD */
330#define CNL_DSP_REG_HIPCTDD_MSG_MASK 0x7FFFFFFF
331
332/* BDL */
333#define HDA_DSP_BDL_SIZE 4096
334#define HDA_DSP_MAX_BDL_ENTRIES \
335 (HDA_DSP_BDL_SIZE / sizeof(struct sof_intel_dsp_bdl))
336
337/* Number of DAIs */
338#if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA)
339#define SOF_SKL_NUM_DAIS 14
340#else
341#define SOF_SKL_NUM_DAIS 8
342#endif
343
344/* Intel HD Audio SRAM Window 0*/
345#define HDA_ADSP_SRAM0_BASE_SKL 0x8000
346
347/* Firmware status window */
348#define HDA_ADSP_FW_STATUS_SKL HDA_ADSP_SRAM0_BASE_SKL
349#define HDA_ADSP_ERROR_CODE_SKL (HDA_ADSP_FW_STATUS_SKL + 0x4)
350
351/* Host Device Memory Space */
352#define APL_SSP_BASE_OFFSET 0x2000
353#define CNL_SSP_BASE_OFFSET 0x10000
354
355/* Host Device Memory Size of a Single SSP */
356#define SSP_DEV_MEM_SIZE 0x1000
357
358/* SSP Count of the Platform */
359#define APL_SSP_COUNT 6
360#define CNL_SSP_COUNT 3
361#define ICL_SSP_COUNT 6
362
363/* SSP Registers */
364#define SSP_SSC1_OFFSET 0x4
365#define SSP_SET_SCLK_SLAVE BIT(25)
366#define SSP_SET_SFRM_SLAVE BIT(24)
367#define SSP_SET_SLAVE (SSP_SET_SCLK_SLAVE | SSP_SET_SFRM_SLAVE)
368
369#define HDA_IDISP_CODEC(x) ((x) & BIT(2))
370
371struct sof_intel_dsp_bdl {
372 __le32 addr_l;
373 __le32 addr_h;
374 __le32 size;
375 __le32 ioc;
376} __attribute((packed));
377
378#define SOF_HDA_PLAYBACK_STREAMS 16
379#define SOF_HDA_CAPTURE_STREAMS 16
380#define SOF_HDA_PLAYBACK 0
381#define SOF_HDA_CAPTURE 1
382
383/* represents DSP HDA controller frontend - i.e. host facing control */
384struct sof_intel_hda_dev {
385
386 struct hda_bus hbus;
387
388 /* hw config */
389 const struct sof_intel_dsp_desc *desc;
390
391 /* trace */
392 struct hdac_ext_stream *dtrace_stream;
393
394 /* if position update IPC needed */
395 u32 no_ipc_position;
396
397 /* the maximum number of streams (playback + capture) supported */
398 u32 stream_max;
399
400 int irq;
401
402 /* DMIC device */
403 struct platform_device *dmic_dev;
404};
405
406static inline struct hdac_bus *sof_to_bus(struct snd_sof_dev *s)
407{
408 struct sof_intel_hda_dev *hda = s->pdata->hw_pdata;
409
410 return &hda->hbus.core;
411}
412
413static inline struct hda_bus *sof_to_hbus(struct snd_sof_dev *s)
414{
415 struct sof_intel_hda_dev *hda = s->pdata->hw_pdata;
416
417 return &hda->hbus;
418}
419
420struct sof_intel_hda_stream {
421 struct snd_sof_dev *sdev;
422 struct hdac_ext_stream hda_stream;
423 struct sof_intel_stream stream;
424 int host_reserved; /* reserve host DMA channel */
425};
426
427#define hstream_to_sof_hda_stream(hstream) \
428 container_of(hstream, struct sof_intel_hda_stream, hda_stream)
429
430#define bus_to_sof_hda(bus) \
431 container_of(bus, struct sof_intel_hda_dev, hbus.core)
432
433#define SOF_STREAM_SD_OFFSET(s) \
434 (SOF_HDA_ADSP_SD_ENTRY_SIZE * ((s)->index) \
435 + SOF_HDA_ADSP_LOADER_BASE)
436
437/*
438 * DSP Core services.
439 */
440int hda_dsp_probe(struct snd_sof_dev *sdev);
441int hda_dsp_remove(struct snd_sof_dev *sdev);
442int hda_dsp_core_reset_enter(struct snd_sof_dev *sdev,
443 unsigned int core_mask);
444int hda_dsp_core_reset_leave(struct snd_sof_dev *sdev,
445 unsigned int core_mask);
446int hda_dsp_core_stall_reset(struct snd_sof_dev *sdev, unsigned int core_mask);
447int hda_dsp_core_run(struct snd_sof_dev *sdev, unsigned int core_mask);
448int hda_dsp_core_power_up(struct snd_sof_dev *sdev, unsigned int core_mask);
449int hda_dsp_enable_core(struct snd_sof_dev *sdev, unsigned int core_mask);
450int hda_dsp_core_power_down(struct snd_sof_dev *sdev, unsigned int core_mask);
451bool hda_dsp_core_is_enabled(struct snd_sof_dev *sdev,
452 unsigned int core_mask);
453int hda_dsp_core_reset_power_down(struct snd_sof_dev *sdev,
454 unsigned int core_mask);
455void hda_dsp_ipc_int_enable(struct snd_sof_dev *sdev);
456void hda_dsp_ipc_int_disable(struct snd_sof_dev *sdev);
457
458int hda_dsp_suspend(struct snd_sof_dev *sdev);
459int hda_dsp_resume(struct snd_sof_dev *sdev);
460int hda_dsp_runtime_suspend(struct snd_sof_dev *sdev);
461int hda_dsp_runtime_resume(struct snd_sof_dev *sdev);
462int hda_dsp_runtime_idle(struct snd_sof_dev *sdev);
463int hda_dsp_set_hw_params_upon_resume(struct snd_sof_dev *sdev);
464void hda_dsp_dump_skl(struct snd_sof_dev *sdev, u32 flags);
465void hda_dsp_dump(struct snd_sof_dev *sdev, u32 flags);
466void hda_ipc_dump(struct snd_sof_dev *sdev);
467void hda_ipc_irq_dump(struct snd_sof_dev *sdev);
468
469/*
470 * DSP PCM Operations.
471 */
472int hda_dsp_pcm_open(struct snd_sof_dev *sdev,
473 struct snd_pcm_substream *substream);
474int hda_dsp_pcm_close(struct snd_sof_dev *sdev,
475 struct snd_pcm_substream *substream);
476int hda_dsp_pcm_hw_params(struct snd_sof_dev *sdev,
477 struct snd_pcm_substream *substream,
478 struct snd_pcm_hw_params *params,
479 struct sof_ipc_stream_params *ipc_params);
480int hda_dsp_stream_hw_free(struct snd_sof_dev *sdev,
481 struct snd_pcm_substream *substream);
482int hda_dsp_pcm_trigger(struct snd_sof_dev *sdev,
483 struct snd_pcm_substream *substream, int cmd);
484snd_pcm_uframes_t hda_dsp_pcm_pointer(struct snd_sof_dev *sdev,
485 struct snd_pcm_substream *substream);
486
487/*
488 * DSP Stream Operations.
489 */
490
491int hda_dsp_stream_init(struct snd_sof_dev *sdev);
492void hda_dsp_stream_free(struct snd_sof_dev *sdev);
493int hda_dsp_stream_hw_params(struct snd_sof_dev *sdev,
494 struct hdac_ext_stream *stream,
495 struct snd_dma_buffer *dmab,
496 struct snd_pcm_hw_params *params);
497int hda_dsp_stream_trigger(struct snd_sof_dev *sdev,
498 struct hdac_ext_stream *stream, int cmd);
499irqreturn_t hda_dsp_stream_interrupt(int irq, void *context);
500irqreturn_t hda_dsp_stream_threaded_handler(int irq, void *context);
501int hda_dsp_stream_setup_bdl(struct snd_sof_dev *sdev,
502 struct snd_dma_buffer *dmab,
503 struct hdac_stream *stream);
504
505struct hdac_ext_stream *
506 hda_dsp_stream_get(struct snd_sof_dev *sdev, int direction);
507int hda_dsp_stream_put(struct snd_sof_dev *sdev, int direction, int stream_tag);
508int hda_dsp_stream_spib_config(struct snd_sof_dev *sdev,
509 struct hdac_ext_stream *stream,
510 int enable, u32 size);
511
512void hda_ipc_msg_data(struct snd_sof_dev *sdev,
513 struct snd_pcm_substream *substream,
514 void *p, size_t sz);
515int hda_ipc_pcm_params(struct snd_sof_dev *sdev,
516 struct snd_pcm_substream *substream,
517 const struct sof_ipc_pcm_params_reply *reply);
518
519/*
520 * DSP IPC Operations.
521 */
522int hda_dsp_ipc_send_msg(struct snd_sof_dev *sdev,
523 struct snd_sof_ipc_msg *msg);
524void hda_dsp_ipc_get_reply(struct snd_sof_dev *sdev);
525int hda_dsp_ipc_get_mailbox_offset(struct snd_sof_dev *sdev);
526int hda_dsp_ipc_get_window_offset(struct snd_sof_dev *sdev, u32 id);
527
528irqreturn_t hda_dsp_ipc_irq_handler(int irq, void *context);
529irqreturn_t hda_dsp_ipc_irq_thread(int irq, void *context);
530int hda_dsp_ipc_cmd_done(struct snd_sof_dev *sdev, int dir);
531
532/*
533 * DSP Code loader.
534 */
535int hda_dsp_cl_boot_firmware(struct snd_sof_dev *sdev);
536int hda_dsp_cl_boot_firmware_skl(struct snd_sof_dev *sdev);
537
538/* pre and post fw run ops */
539int hda_dsp_pre_fw_run(struct snd_sof_dev *sdev);
540int hda_dsp_post_fw_run(struct snd_sof_dev *sdev);
541
542/*
543 * HDA Controller Operations.
544 */
545int hda_dsp_ctrl_get_caps(struct snd_sof_dev *sdev);
546void hda_dsp_ctrl_ppcap_enable(struct snd_sof_dev *sdev, bool enable);
547void hda_dsp_ctrl_ppcap_int_enable(struct snd_sof_dev *sdev, bool enable);
548int hda_dsp_ctrl_link_reset(struct snd_sof_dev *sdev, bool reset);
549void hda_dsp_ctrl_misc_clock_gating(struct snd_sof_dev *sdev, bool enable);
550int hda_dsp_ctrl_clock_power_gating(struct snd_sof_dev *sdev, bool enable);
551int hda_dsp_ctrl_init_chip(struct snd_sof_dev *sdev, bool full_reset);
552void hda_dsp_ctrl_stop_chip(struct snd_sof_dev *sdev);
553/*
554 * HDA bus operations.
555 */
556void sof_hda_bus_init(struct hdac_bus *bus, struct device *dev);
557
558#if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA)
559/*
560 * HDA Codec operations.
561 */
562int hda_codec_probe_bus(struct snd_sof_dev *sdev);
563void hda_codec_jack_wake_enable(struct snd_sof_dev *sdev);
564void hda_codec_jack_check(struct snd_sof_dev *sdev);
565
566#endif /* CONFIG_SND_SOC_SOF_HDA */
567
568#if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA) && IS_ENABLED(CONFIG_SND_SOC_HDAC_HDMI)
569
570void hda_codec_i915_get(struct snd_sof_dev *sdev);
571void hda_codec_i915_put(struct snd_sof_dev *sdev);
572int hda_codec_i915_init(struct snd_sof_dev *sdev);
573int hda_codec_i915_exit(struct snd_sof_dev *sdev);
574
575#else
576
577static inline void hda_codec_i915_get(struct snd_sof_dev *sdev) { }
578static inline void hda_codec_i915_put(struct snd_sof_dev *sdev) { }
579static inline int hda_codec_i915_init(struct snd_sof_dev *sdev) { return 0; }
580static inline int hda_codec_i915_exit(struct snd_sof_dev *sdev) { return 0; }
581
582#endif /* CONFIG_SND_SOC_SOF_HDA && CONFIG_SND_SOC_HDAC_HDMI */
583
584/*
585 * Trace Control.
586 */
587int hda_dsp_trace_init(struct snd_sof_dev *sdev, u32 *stream_tag);
588int hda_dsp_trace_release(struct snd_sof_dev *sdev);
589int hda_dsp_trace_trigger(struct snd_sof_dev *sdev, int cmd);
590
591/* common dai driver */
592extern struct snd_soc_dai_driver skl_dai[];
593
594/*
595 * Platform Specific HW abstraction Ops.
596 */
597extern const struct snd_sof_dsp_ops sof_apl_ops;
598extern const struct snd_sof_dsp_ops sof_cnl_ops;
599extern const struct snd_sof_dsp_ops sof_skl_ops;
600
601extern const struct sof_intel_dsp_desc apl_chip_info;
602extern const struct sof_intel_dsp_desc cnl_chip_info;
603extern const struct sof_intel_dsp_desc skl_chip_info;
604extern const struct sof_intel_dsp_desc icl_chip_info;
605extern const struct sof_intel_dsp_desc tgl_chip_info;
606extern const struct sof_intel_dsp_desc ehl_chip_info;
607
608#endif