Linux Audio

Check our new training course

Loading...
v6.8
  1// SPDX-License-Identifier: GPL-2.0-only
  2/*
  3 * MAXIM MAX77620 GPIO driver
  4 *
  5 * Copyright (c) 2016, NVIDIA CORPORATION.  All rights reserved.
  6 */
  7
  8#include <linux/gpio/driver.h>
  9#include <linux/interrupt.h>
 10#include <linux/mfd/max77620.h>
 11#include <linux/module.h>
 12#include <linux/platform_device.h>
 13#include <linux/regmap.h>
 14
 15#define GPIO_REG_ADDR(offset) (MAX77620_REG_GPIO0 + offset)
 16
 17struct max77620_gpio {
 18	struct gpio_chip	gpio_chip;
 19	struct regmap		*rmap;
 20	struct device		*dev;
 21	struct mutex		buslock; /* irq_bus_lock */
 22	unsigned int		irq_type[MAX77620_GPIO_NR];
 23	bool			irq_enabled[MAX77620_GPIO_NR];
 24};
 25
 26static irqreturn_t max77620_gpio_irqhandler(int irq, void *data)
 27{
 28	struct max77620_gpio *gpio = data;
 29	unsigned int value, offset;
 30	unsigned long pending;
 31	int err;
 32
 33	err = regmap_read(gpio->rmap, MAX77620_REG_IRQ_LVL2_GPIO, &value);
 34	if (err < 0) {
 35		dev_err(gpio->dev, "REG_IRQ_LVL2_GPIO read failed: %d\n", err);
 36		return IRQ_NONE;
 37	}
 38
 39	pending = value;
 40
 41	for_each_set_bit(offset, &pending, MAX77620_GPIO_NR) {
 42		unsigned int virq;
 43
 44		virq = irq_find_mapping(gpio->gpio_chip.irq.domain, offset);
 45		handle_nested_irq(virq);
 46	}
 47
 48	return IRQ_HANDLED;
 49}
 50
 51static void max77620_gpio_irq_mask(struct irq_data *data)
 52{
 53	struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
 54	struct max77620_gpio *gpio = gpiochip_get_data(chip);
 55
 56	gpio->irq_enabled[data->hwirq] = false;
 57	gpiochip_disable_irq(chip, data->hwirq);
 58}
 59
 60static void max77620_gpio_irq_unmask(struct irq_data *data)
 61{
 62	struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
 63	struct max77620_gpio *gpio = gpiochip_get_data(chip);
 64
 65	gpiochip_enable_irq(chip, data->hwirq);
 66	gpio->irq_enabled[data->hwirq] = true;
 67}
 68
 69static int max77620_gpio_set_irq_type(struct irq_data *data, unsigned int type)
 70{
 71	struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
 72	struct max77620_gpio *gpio = gpiochip_get_data(chip);
 73	unsigned int irq_type;
 74
 75	switch (type) {
 76	case IRQ_TYPE_EDGE_RISING:
 77		irq_type = MAX77620_CNFG_GPIO_INT_RISING;
 78		break;
 79
 80	case IRQ_TYPE_EDGE_FALLING:
 81		irq_type = MAX77620_CNFG_GPIO_INT_FALLING;
 82		break;
 83
 84	case IRQ_TYPE_EDGE_BOTH:
 85		irq_type = MAX77620_CNFG_GPIO_INT_RISING |
 86			   MAX77620_CNFG_GPIO_INT_FALLING;
 87		break;
 88
 89	default:
 90		return -EINVAL;
 91	}
 92
 93	gpio->irq_type[data->hwirq] = irq_type;
 94
 95	return 0;
 96}
 97
 98static void max77620_gpio_bus_lock(struct irq_data *data)
 99{
100	struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
101	struct max77620_gpio *gpio = gpiochip_get_data(chip);
102
103	mutex_lock(&gpio->buslock);
104}
105
106static void max77620_gpio_bus_sync_unlock(struct irq_data *data)
107{
108	struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
109	struct max77620_gpio *gpio = gpiochip_get_data(chip);
110	unsigned int value, offset = data->hwirq;
111	int err;
112
113	value = gpio->irq_enabled[offset] ? gpio->irq_type[offset] : 0;
114
115	err = regmap_update_bits(gpio->rmap, GPIO_REG_ADDR(offset),
116				 MAX77620_CNFG_GPIO_INT_MASK, value);
117	if (err < 0)
118		dev_err(chip->parent, "failed to update interrupt mask: %d\n",
119			err);
120
121	mutex_unlock(&gpio->buslock);
122}
123
124static const struct irq_chip max77620_gpio_irqchip = {
125	.name		= "max77620-gpio",
126	.irq_mask	= max77620_gpio_irq_mask,
127	.irq_unmask	= max77620_gpio_irq_unmask,
128	.irq_set_type	= max77620_gpio_set_irq_type,
129	.irq_bus_lock	= max77620_gpio_bus_lock,
130	.irq_bus_sync_unlock = max77620_gpio_bus_sync_unlock,
131	.flags		= IRQCHIP_IMMUTABLE | IRQCHIP_MASK_ON_SUSPEND,
132	GPIOCHIP_IRQ_RESOURCE_HELPERS,
 
133};
134
135static int max77620_gpio_dir_input(struct gpio_chip *gc, unsigned int offset)
136{
137	struct max77620_gpio *mgpio = gpiochip_get_data(gc);
138	int ret;
139
140	ret = regmap_update_bits(mgpio->rmap, GPIO_REG_ADDR(offset),
141				 MAX77620_CNFG_GPIO_DIR_MASK,
142				 MAX77620_CNFG_GPIO_DIR_INPUT);
143	if (ret < 0)
144		dev_err(mgpio->dev, "CNFG_GPIOx dir update failed: %d\n", ret);
145
146	return ret;
147}
148
149static int max77620_gpio_get(struct gpio_chip *gc, unsigned int offset)
150{
151	struct max77620_gpio *mgpio = gpiochip_get_data(gc);
152	unsigned int val;
153	int ret;
154
155	ret = regmap_read(mgpio->rmap, GPIO_REG_ADDR(offset), &val);
156	if (ret < 0) {
157		dev_err(mgpio->dev, "CNFG_GPIOx read failed: %d\n", ret);
158		return ret;
159	}
160
161	if  (val & MAX77620_CNFG_GPIO_DIR_MASK)
162		return !!(val & MAX77620_CNFG_GPIO_INPUT_VAL_MASK);
163	else
164		return !!(val & MAX77620_CNFG_GPIO_OUTPUT_VAL_MASK);
165}
166
167static int max77620_gpio_dir_output(struct gpio_chip *gc, unsigned int offset,
168				    int value)
169{
170	struct max77620_gpio *mgpio = gpiochip_get_data(gc);
171	u8 val;
172	int ret;
173
174	val = (value) ? MAX77620_CNFG_GPIO_OUTPUT_VAL_HIGH :
175				MAX77620_CNFG_GPIO_OUTPUT_VAL_LOW;
176
177	ret = regmap_update_bits(mgpio->rmap, GPIO_REG_ADDR(offset),
178				 MAX77620_CNFG_GPIO_OUTPUT_VAL_MASK, val);
179	if (ret < 0) {
180		dev_err(mgpio->dev, "CNFG_GPIOx val update failed: %d\n", ret);
181		return ret;
182	}
183
184	ret = regmap_update_bits(mgpio->rmap, GPIO_REG_ADDR(offset),
185				 MAX77620_CNFG_GPIO_DIR_MASK,
186				 MAX77620_CNFG_GPIO_DIR_OUTPUT);
187	if (ret < 0)
188		dev_err(mgpio->dev, "CNFG_GPIOx dir update failed: %d\n", ret);
189
190	return ret;
191}
192
193static int max77620_gpio_set_debounce(struct max77620_gpio *mgpio,
194				      unsigned int offset,
195				      unsigned int debounce)
196{
197	u8 val;
198	int ret;
199
200	switch (debounce) {
201	case 0:
202		val = MAX77620_CNFG_GPIO_DBNC_None;
203		break;
204	case 1 ... 8000:
205		val = MAX77620_CNFG_GPIO_DBNC_8ms;
206		break;
207	case 8001 ... 16000:
208		val = MAX77620_CNFG_GPIO_DBNC_16ms;
209		break;
210	case 16001 ... 32000:
211		val = MAX77620_CNFG_GPIO_DBNC_32ms;
212		break;
213	default:
214		dev_err(mgpio->dev, "Illegal value %u\n", debounce);
215		return -EINVAL;
216	}
217
218	ret = regmap_update_bits(mgpio->rmap, GPIO_REG_ADDR(offset),
219				 MAX77620_CNFG_GPIO_DBNC_MASK, val);
220	if (ret < 0)
221		dev_err(mgpio->dev, "CNFG_GPIOx_DBNC update failed: %d\n", ret);
222
223	return ret;
224}
225
226static void max77620_gpio_set(struct gpio_chip *gc, unsigned int offset,
227			      int value)
228{
229	struct max77620_gpio *mgpio = gpiochip_get_data(gc);
230	u8 val;
231	int ret;
232
233	val = (value) ? MAX77620_CNFG_GPIO_OUTPUT_VAL_HIGH :
234				MAX77620_CNFG_GPIO_OUTPUT_VAL_LOW;
235
236	ret = regmap_update_bits(mgpio->rmap, GPIO_REG_ADDR(offset),
237				 MAX77620_CNFG_GPIO_OUTPUT_VAL_MASK, val);
238	if (ret < 0)
239		dev_err(mgpio->dev, "CNFG_GPIO_OUT update failed: %d\n", ret);
240}
241
242static int max77620_gpio_set_config(struct gpio_chip *gc, unsigned int offset,
243				    unsigned long config)
244{
245	struct max77620_gpio *mgpio = gpiochip_get_data(gc);
246
247	switch (pinconf_to_config_param(config)) {
248	case PIN_CONFIG_DRIVE_OPEN_DRAIN:
249		return regmap_update_bits(mgpio->rmap, GPIO_REG_ADDR(offset),
250					  MAX77620_CNFG_GPIO_DRV_MASK,
251					  MAX77620_CNFG_GPIO_DRV_OPENDRAIN);
252	case PIN_CONFIG_DRIVE_PUSH_PULL:
253		return regmap_update_bits(mgpio->rmap, GPIO_REG_ADDR(offset),
254					  MAX77620_CNFG_GPIO_DRV_MASK,
255					  MAX77620_CNFG_GPIO_DRV_PUSHPULL);
256	case PIN_CONFIG_INPUT_DEBOUNCE:
257		return max77620_gpio_set_debounce(mgpio, offset,
258			pinconf_to_config_argument(config));
259	default:
260		break;
261	}
262
263	return -ENOTSUPP;
264}
265
266static int max77620_gpio_irq_init_hw(struct gpio_chip *gc)
267{
268	struct max77620_gpio *gpio = gpiochip_get_data(gc);
269	unsigned int i;
270	int err;
271
272	/*
273	 * GPIO interrupts may be left ON after bootloader, hence let's
274	 * pre-initialize hardware to the expected state by disabling all
275	 * the interrupts.
276	 */
277	for (i = 0; i < MAX77620_GPIO_NR; i++) {
278		err = regmap_update_bits(gpio->rmap, GPIO_REG_ADDR(i),
279					 MAX77620_CNFG_GPIO_INT_MASK, 0);
280		if (err < 0) {
281			dev_err(gpio->dev,
282				"failed to disable interrupt: %d\n", err);
283			return err;
284		}
285	}
286
287	return 0;
288}
289
290static int max77620_gpio_probe(struct platform_device *pdev)
291{
292	struct max77620_chip *chip =  dev_get_drvdata(pdev->dev.parent);
293	struct max77620_gpio *mgpio;
294	struct gpio_irq_chip *girq;
295	unsigned int gpio_irq;
296	int ret;
297
298	ret = platform_get_irq(pdev, 0);
299	if (ret < 0)
300		return ret;
301
302	gpio_irq = ret;
303
304	mgpio = devm_kzalloc(&pdev->dev, sizeof(*mgpio), GFP_KERNEL);
305	if (!mgpio)
306		return -ENOMEM;
307
308	mutex_init(&mgpio->buslock);
309	mgpio->rmap = chip->rmap;
310	mgpio->dev = &pdev->dev;
311
312	mgpio->gpio_chip.label = pdev->name;
313	mgpio->gpio_chip.parent = pdev->dev.parent;
314	mgpio->gpio_chip.direction_input = max77620_gpio_dir_input;
315	mgpio->gpio_chip.get = max77620_gpio_get;
316	mgpio->gpio_chip.direction_output = max77620_gpio_dir_output;
317	mgpio->gpio_chip.set = max77620_gpio_set;
318	mgpio->gpio_chip.set_config = max77620_gpio_set_config;
 
319	mgpio->gpio_chip.ngpio = MAX77620_GPIO_NR;
320	mgpio->gpio_chip.can_sleep = 1;
321	mgpio->gpio_chip.base = -1;
 
 
 
322
323	girq = &mgpio->gpio_chip.irq;
324	gpio_irq_chip_set_chip(girq, &max77620_gpio_irqchip);
325	/* This will let us handle the parent IRQ in the driver */
326	girq->parent_handler = NULL;
327	girq->num_parents = 0;
328	girq->parents = NULL;
329	girq->default_type = IRQ_TYPE_NONE;
330	girq->handler = handle_edge_irq;
331	girq->init_hw = max77620_gpio_irq_init_hw;
332	girq->threaded = true;
333
334	ret = devm_gpiochip_add_data(&pdev->dev, &mgpio->gpio_chip, mgpio);
335	if (ret < 0) {
336		dev_err(&pdev->dev, "gpio_init: Failed to add max77620_gpio\n");
337		return ret;
338	}
339
340	ret = devm_request_threaded_irq(&pdev->dev, gpio_irq, NULL,
341					max77620_gpio_irqhandler, IRQF_ONESHOT,
342					"max77620-gpio", mgpio);
 
343	if (ret < 0) {
344		dev_err(&pdev->dev, "failed to request IRQ: %d\n", ret);
345		return ret;
346	}
347
348	return 0;
349}
350
351static const struct platform_device_id max77620_gpio_devtype[] = {
352	{ .name = "max77620-gpio", },
353	{ .name = "max20024-gpio", },
354	{},
355};
356MODULE_DEVICE_TABLE(platform, max77620_gpio_devtype);
357
358static struct platform_driver max77620_gpio_driver = {
359	.driver.name	= "max77620-gpio",
360	.probe		= max77620_gpio_probe,
361	.id_table	= max77620_gpio_devtype,
362};
363
364module_platform_driver(max77620_gpio_driver);
365
366MODULE_DESCRIPTION("GPIO interface for MAX77620 and MAX20024 PMIC");
367MODULE_AUTHOR("Laxman Dewangan <ldewangan@nvidia.com>");
368MODULE_AUTHOR("Chaitanya Bandi <bandik@nvidia.com>");
 
369MODULE_LICENSE("GPL v2");
v5.4
  1// SPDX-License-Identifier: GPL-2.0-only
  2/*
  3 * MAXIM MAX77620 GPIO driver
  4 *
  5 * Copyright (c) 2016, NVIDIA CORPORATION.  All rights reserved.
  6 */
  7
  8#include <linux/gpio/driver.h>
  9#include <linux/interrupt.h>
 10#include <linux/mfd/max77620.h>
 11#include <linux/module.h>
 12#include <linux/platform_device.h>
 13#include <linux/regmap.h>
 14
 15#define GPIO_REG_ADDR(offset) (MAX77620_REG_GPIO0 + offset)
 16
 17struct max77620_gpio {
 18	struct gpio_chip	gpio_chip;
 19	struct regmap		*rmap;
 20	struct device		*dev;
 
 
 
 21};
 22
 23static const struct regmap_irq max77620_gpio_irqs[] = {
 24	[0] = {
 25		.reg_offset = 0,
 26		.mask = MAX77620_IRQ_LVL2_GPIO_EDGE0,
 27		.type = {
 28			.type_rising_val = MAX77620_CNFG_GPIO_INT_RISING,
 29			.type_falling_val = MAX77620_CNFG_GPIO_INT_FALLING,
 30			.type_reg_mask = MAX77620_CNFG_GPIO_INT_MASK,
 31			.type_reg_offset = 0,
 32			.types_supported = IRQ_TYPE_EDGE_BOTH,
 33		},
 34	},
 35	[1] = {
 36		.reg_offset = 0,
 37		.mask = MAX77620_IRQ_LVL2_GPIO_EDGE1,
 38		.type = {
 39			.type_rising_val = MAX77620_CNFG_GPIO_INT_RISING,
 40			.type_falling_val = MAX77620_CNFG_GPIO_INT_FALLING,
 41			.type_reg_mask = MAX77620_CNFG_GPIO_INT_MASK,
 42			.type_reg_offset = 1,
 43			.types_supported = IRQ_TYPE_EDGE_BOTH,
 44		},
 45	},
 46	[2] = {
 47		.reg_offset = 0,
 48		.mask = MAX77620_IRQ_LVL2_GPIO_EDGE2,
 49		.type = {
 50			.type_rising_val = MAX77620_CNFG_GPIO_INT_RISING,
 51			.type_falling_val = MAX77620_CNFG_GPIO_INT_FALLING,
 52			.type_reg_mask = MAX77620_CNFG_GPIO_INT_MASK,
 53			.type_reg_offset = 2,
 54			.types_supported = IRQ_TYPE_EDGE_BOTH,
 55		},
 56	},
 57	[3] = {
 58		.reg_offset = 0,
 59		.mask = MAX77620_IRQ_LVL2_GPIO_EDGE3,
 60		.type = {
 61			.type_rising_val = MAX77620_CNFG_GPIO_INT_RISING,
 62			.type_falling_val = MAX77620_CNFG_GPIO_INT_FALLING,
 63			.type_reg_mask = MAX77620_CNFG_GPIO_INT_MASK,
 64			.type_reg_offset = 3,
 65			.types_supported = IRQ_TYPE_EDGE_BOTH,
 66		},
 67	},
 68	[4] = {
 69		.reg_offset = 0,
 70		.mask = MAX77620_IRQ_LVL2_GPIO_EDGE4,
 71		.type = {
 72			.type_rising_val = MAX77620_CNFG_GPIO_INT_RISING,
 73			.type_falling_val = MAX77620_CNFG_GPIO_INT_FALLING,
 74			.type_reg_mask = MAX77620_CNFG_GPIO_INT_MASK,
 75			.type_reg_offset = 4,
 76			.types_supported = IRQ_TYPE_EDGE_BOTH,
 77		},
 78	},
 79	[5] = {
 80		.reg_offset = 0,
 81		.mask = MAX77620_IRQ_LVL2_GPIO_EDGE5,
 82		.type = {
 83			.type_rising_val = MAX77620_CNFG_GPIO_INT_RISING,
 84			.type_falling_val = MAX77620_CNFG_GPIO_INT_FALLING,
 85			.type_reg_mask = MAX77620_CNFG_GPIO_INT_MASK,
 86			.type_reg_offset = 5,
 87			.types_supported = IRQ_TYPE_EDGE_BOTH,
 88		},
 89	},
 90	[6] = {
 91		.reg_offset = 0,
 92		.mask = MAX77620_IRQ_LVL2_GPIO_EDGE6,
 93		.type = {
 94			.type_rising_val = MAX77620_CNFG_GPIO_INT_RISING,
 95			.type_falling_val = MAX77620_CNFG_GPIO_INT_FALLING,
 96			.type_reg_mask = MAX77620_CNFG_GPIO_INT_MASK,
 97			.type_reg_offset = 6,
 98			.types_supported = IRQ_TYPE_EDGE_BOTH,
 99		},
100	},
101	[7] = {
102		.reg_offset = 0,
103		.mask = MAX77620_IRQ_LVL2_GPIO_EDGE7,
104		.type = {
105			.type_rising_val = MAX77620_CNFG_GPIO_INT_RISING,
106			.type_falling_val = MAX77620_CNFG_GPIO_INT_FALLING,
107			.type_reg_mask = MAX77620_CNFG_GPIO_INT_MASK,
108			.type_reg_offset = 7,
109			.types_supported = IRQ_TYPE_EDGE_BOTH,
110		},
111	},
112};
 
 
 
 
 
 
 
113
114static const struct regmap_irq_chip max77620_gpio_irq_chip = {
115	.name = "max77620-gpio",
116	.irqs = max77620_gpio_irqs,
117	.num_irqs = ARRAY_SIZE(max77620_gpio_irqs),
118	.num_regs = 1,
119	.num_type_reg = 8,
120	.irq_reg_stride = 1,
121	.type_reg_stride = 1,
122	.status_base = MAX77620_REG_IRQ_LVL2_GPIO,
123	.type_base = MAX77620_REG_GPIO0,
124};
125
126static int max77620_gpio_dir_input(struct gpio_chip *gc, unsigned int offset)
127{
128	struct max77620_gpio *mgpio = gpiochip_get_data(gc);
129	int ret;
130
131	ret = regmap_update_bits(mgpio->rmap, GPIO_REG_ADDR(offset),
132				 MAX77620_CNFG_GPIO_DIR_MASK,
133				 MAX77620_CNFG_GPIO_DIR_INPUT);
134	if (ret < 0)
135		dev_err(mgpio->dev, "CNFG_GPIOx dir update failed: %d\n", ret);
136
137	return ret;
138}
139
140static int max77620_gpio_get(struct gpio_chip *gc, unsigned int offset)
141{
142	struct max77620_gpio *mgpio = gpiochip_get_data(gc);
143	unsigned int val;
144	int ret;
145
146	ret = regmap_read(mgpio->rmap, GPIO_REG_ADDR(offset), &val);
147	if (ret < 0) {
148		dev_err(mgpio->dev, "CNFG_GPIOx read failed: %d\n", ret);
149		return ret;
150	}
151
152	if  (val & MAX77620_CNFG_GPIO_DIR_MASK)
153		return !!(val & MAX77620_CNFG_GPIO_INPUT_VAL_MASK);
154	else
155		return !!(val & MAX77620_CNFG_GPIO_OUTPUT_VAL_MASK);
156}
157
158static int max77620_gpio_dir_output(struct gpio_chip *gc, unsigned int offset,
159				    int value)
160{
161	struct max77620_gpio *mgpio = gpiochip_get_data(gc);
162	u8 val;
163	int ret;
164
165	val = (value) ? MAX77620_CNFG_GPIO_OUTPUT_VAL_HIGH :
166				MAX77620_CNFG_GPIO_OUTPUT_VAL_LOW;
167
168	ret = regmap_update_bits(mgpio->rmap, GPIO_REG_ADDR(offset),
169				 MAX77620_CNFG_GPIO_OUTPUT_VAL_MASK, val);
170	if (ret < 0) {
171		dev_err(mgpio->dev, "CNFG_GPIOx val update failed: %d\n", ret);
172		return ret;
173	}
174
175	ret = regmap_update_bits(mgpio->rmap, GPIO_REG_ADDR(offset),
176				 MAX77620_CNFG_GPIO_DIR_MASK,
177				 MAX77620_CNFG_GPIO_DIR_OUTPUT);
178	if (ret < 0)
179		dev_err(mgpio->dev, "CNFG_GPIOx dir update failed: %d\n", ret);
180
181	return ret;
182}
183
184static int max77620_gpio_set_debounce(struct max77620_gpio *mgpio,
185				      unsigned int offset,
186				      unsigned int debounce)
187{
188	u8 val;
189	int ret;
190
191	switch (debounce) {
192	case 0:
193		val = MAX77620_CNFG_GPIO_DBNC_None;
194		break;
195	case 1 ... 8000:
196		val = MAX77620_CNFG_GPIO_DBNC_8ms;
197		break;
198	case 8001 ... 16000:
199		val = MAX77620_CNFG_GPIO_DBNC_16ms;
200		break;
201	case 16001 ... 32000:
202		val = MAX77620_CNFG_GPIO_DBNC_32ms;
203		break;
204	default:
205		dev_err(mgpio->dev, "Illegal value %u\n", debounce);
206		return -EINVAL;
207	}
208
209	ret = regmap_update_bits(mgpio->rmap, GPIO_REG_ADDR(offset),
210				 MAX77620_CNFG_GPIO_DBNC_MASK, val);
211	if (ret < 0)
212		dev_err(mgpio->dev, "CNFG_GPIOx_DBNC update failed: %d\n", ret);
213
214	return ret;
215}
216
217static void max77620_gpio_set(struct gpio_chip *gc, unsigned int offset,
218			      int value)
219{
220	struct max77620_gpio *mgpio = gpiochip_get_data(gc);
221	u8 val;
222	int ret;
223
224	val = (value) ? MAX77620_CNFG_GPIO_OUTPUT_VAL_HIGH :
225				MAX77620_CNFG_GPIO_OUTPUT_VAL_LOW;
226
227	ret = regmap_update_bits(mgpio->rmap, GPIO_REG_ADDR(offset),
228				 MAX77620_CNFG_GPIO_OUTPUT_VAL_MASK, val);
229	if (ret < 0)
230		dev_err(mgpio->dev, "CNFG_GPIO_OUT update failed: %d\n", ret);
231}
232
233static int max77620_gpio_set_config(struct gpio_chip *gc, unsigned int offset,
234				    unsigned long config)
235{
236	struct max77620_gpio *mgpio = gpiochip_get_data(gc);
237
238	switch (pinconf_to_config_param(config)) {
239	case PIN_CONFIG_DRIVE_OPEN_DRAIN:
240		return regmap_update_bits(mgpio->rmap, GPIO_REG_ADDR(offset),
241					  MAX77620_CNFG_GPIO_DRV_MASK,
242					  MAX77620_CNFG_GPIO_DRV_OPENDRAIN);
243	case PIN_CONFIG_DRIVE_PUSH_PULL:
244		return regmap_update_bits(mgpio->rmap, GPIO_REG_ADDR(offset),
245					  MAX77620_CNFG_GPIO_DRV_MASK,
246					  MAX77620_CNFG_GPIO_DRV_PUSHPULL);
247	case PIN_CONFIG_INPUT_DEBOUNCE:
248		return max77620_gpio_set_debounce(mgpio, offset,
249			pinconf_to_config_argument(config));
250	default:
251		break;
252	}
253
254	return -ENOTSUPP;
255}
256
257static int max77620_gpio_to_irq(struct gpio_chip *gc, unsigned int offset)
258{
259	struct max77620_gpio *mgpio = gpiochip_get_data(gc);
260	struct max77620_chip *chip = dev_get_drvdata(mgpio->dev->parent);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
261
262	return regmap_irq_get_virq(chip->gpio_irq_data, offset);
263}
264
265static int max77620_gpio_probe(struct platform_device *pdev)
266{
267	struct max77620_chip *chip =  dev_get_drvdata(pdev->dev.parent);
268	struct max77620_gpio *mgpio;
269	int gpio_irq;
 
270	int ret;
271
272	gpio_irq = platform_get_irq(pdev, 0);
273	if (gpio_irq <= 0)
274		return -ENODEV;
 
 
275
276	mgpio = devm_kzalloc(&pdev->dev, sizeof(*mgpio), GFP_KERNEL);
277	if (!mgpio)
278		return -ENOMEM;
279
 
280	mgpio->rmap = chip->rmap;
281	mgpio->dev = &pdev->dev;
282
283	mgpio->gpio_chip.label = pdev->name;
284	mgpio->gpio_chip.parent = &pdev->dev;
285	mgpio->gpio_chip.direction_input = max77620_gpio_dir_input;
286	mgpio->gpio_chip.get = max77620_gpio_get;
287	mgpio->gpio_chip.direction_output = max77620_gpio_dir_output;
288	mgpio->gpio_chip.set = max77620_gpio_set;
289	mgpio->gpio_chip.set_config = max77620_gpio_set_config;
290	mgpio->gpio_chip.to_irq = max77620_gpio_to_irq;
291	mgpio->gpio_chip.ngpio = MAX77620_GPIO_NR;
292	mgpio->gpio_chip.can_sleep = 1;
293	mgpio->gpio_chip.base = -1;
294#ifdef CONFIG_OF_GPIO
295	mgpio->gpio_chip.of_node = pdev->dev.parent->of_node;
296#endif
297
298	platform_set_drvdata(pdev, mgpio);
 
 
 
 
 
 
 
 
 
299
300	ret = devm_gpiochip_add_data(&pdev->dev, &mgpio->gpio_chip, mgpio);
301	if (ret < 0) {
302		dev_err(&pdev->dev, "gpio_init: Failed to add max77620_gpio\n");
303		return ret;
304	}
305
306	ret = devm_regmap_add_irq_chip(&pdev->dev, chip->rmap, gpio_irq,
307				       IRQF_ONESHOT, -1,
308				       &max77620_gpio_irq_chip,
309				       &chip->gpio_irq_data);
310	if (ret < 0) {
311		dev_err(&pdev->dev, "Failed to add gpio irq_chip %d\n", ret);
312		return ret;
313	}
314
315	return 0;
316}
317
318static const struct platform_device_id max77620_gpio_devtype[] = {
319	{ .name = "max77620-gpio", },
320	{ .name = "max20024-gpio", },
321	{},
322};
323MODULE_DEVICE_TABLE(platform, max77620_gpio_devtype);
324
325static struct platform_driver max77620_gpio_driver = {
326	.driver.name	= "max77620-gpio",
327	.probe		= max77620_gpio_probe,
328	.id_table	= max77620_gpio_devtype,
329};
330
331module_platform_driver(max77620_gpio_driver);
332
333MODULE_DESCRIPTION("GPIO interface for MAX77620 and MAX20024 PMIC");
334MODULE_AUTHOR("Laxman Dewangan <ldewangan@nvidia.com>");
335MODULE_AUTHOR("Chaitanya Bandi <bandik@nvidia.com>");
336MODULE_ALIAS("platform:max77620-gpio");
337MODULE_LICENSE("GPL v2");