Linux Audio

Check our new training course

Loading...
v6.8
  1// SPDX-License-Identifier: GPL-2.0
  2/*
  3 * Copyright (c) 2013, The Linux Foundation. All rights reserved.
  4 * Copyright (c) 2015, Sony Mobile Communications AB
  5 */
  6
  7#include <linux/hwspinlock.h>
  8#include <linux/io.h>
  9#include <linux/kernel.h>
 10#include <linux/mfd/syscon.h>
 11#include <linux/module.h>
 12#include <linux/of.h>
 13#include <linux/of_device.h>
 14#include <linux/platform_device.h>
 
 15#include <linux/regmap.h>
 16
 17#include "hwspinlock_internal.h"
 18
 19#define QCOM_MUTEX_APPS_PROC_ID	1
 20#define QCOM_MUTEX_NUM_LOCKS	32
 21
 22struct qcom_hwspinlock_of_data {
 23	u32 offset;
 24	u32 stride;
 25	const struct regmap_config *regmap_config;
 26};
 27
 28static int qcom_hwspinlock_trylock(struct hwspinlock *lock)
 29{
 30	struct regmap_field *field = lock->priv;
 31	u32 lock_owner;
 32	int ret;
 33
 34	ret = regmap_field_write(field, QCOM_MUTEX_APPS_PROC_ID);
 35	if (ret)
 36		return ret;
 37
 38	ret = regmap_field_read(field, &lock_owner);
 39	if (ret)
 40		return ret;
 41
 42	return lock_owner == QCOM_MUTEX_APPS_PROC_ID;
 43}
 44
 45static void qcom_hwspinlock_unlock(struct hwspinlock *lock)
 46{
 47	struct regmap_field *field = lock->priv;
 48	u32 lock_owner;
 49	int ret;
 50
 51	ret = regmap_field_read(field, &lock_owner);
 52	if (ret) {
 53		pr_err("%s: unable to query spinlock owner\n", __func__);
 54		return;
 55	}
 56
 57	if (lock_owner != QCOM_MUTEX_APPS_PROC_ID) {
 58		pr_err("%s: spinlock not owned by us (actual owner is %d)\n",
 59				__func__, lock_owner);
 60	}
 61
 62	ret = regmap_field_write(field, 0);
 63	if (ret)
 64		pr_err("%s: failed to unlock spinlock\n", __func__);
 65}
 66
 67static const struct hwspinlock_ops qcom_hwspinlock_ops = {
 68	.trylock	= qcom_hwspinlock_trylock,
 69	.unlock		= qcom_hwspinlock_unlock,
 70};
 71
 72static const struct regmap_config sfpb_mutex_config = {
 73	.reg_bits		= 32,
 74	.reg_stride		= 4,
 75	.val_bits		= 32,
 76	.max_register		= 0x100,
 77	.fast_io		= true,
 78};
 79
 80static const struct qcom_hwspinlock_of_data of_sfpb_mutex = {
 81	.offset = 0x4,
 82	.stride = 0x4,
 83	.regmap_config = &sfpb_mutex_config,
 84};
 85
 86static const struct regmap_config tcsr_msm8226_mutex_config = {
 87	.reg_bits		= 32,
 88	.reg_stride		= 4,
 89	.val_bits		= 32,
 90	.max_register		= 0x1000,
 91	.fast_io		= true,
 92};
 93
 94static const struct qcom_hwspinlock_of_data of_msm8226_tcsr_mutex = {
 95	.offset = 0,
 96	.stride = 0x80,
 97	.regmap_config = &tcsr_msm8226_mutex_config,
 98};
 99
100static const struct regmap_config tcsr_mutex_config = {
101	.reg_bits		= 32,
102	.reg_stride		= 4,
103	.val_bits		= 32,
104	.max_register		= 0x20000,
105	.fast_io		= true,
106};
107
108static const struct qcom_hwspinlock_of_data of_tcsr_mutex = {
109	.offset = 0,
110	.stride = 0x1000,
111	.regmap_config = &tcsr_mutex_config,
112};
113
114static const struct of_device_id qcom_hwspinlock_of_match[] = {
115	{ .compatible = "qcom,sfpb-mutex", .data = &of_sfpb_mutex },
116	{ .compatible = "qcom,tcsr-mutex", .data = &of_tcsr_mutex },
117	{ .compatible = "qcom,apq8084-tcsr-mutex", .data = &of_msm8226_tcsr_mutex },
118	{ .compatible = "qcom,msm8226-tcsr-mutex", .data = &of_msm8226_tcsr_mutex },
119	{ .compatible = "qcom,msm8974-tcsr-mutex", .data = &of_msm8226_tcsr_mutex },
120	{ .compatible = "qcom,msm8994-tcsr-mutex", .data = &of_msm8226_tcsr_mutex },
121	{ }
122};
123MODULE_DEVICE_TABLE(of, qcom_hwspinlock_of_match);
124
125static struct regmap *qcom_hwspinlock_probe_syscon(struct platform_device *pdev,
126						   u32 *base, u32 *stride)
127{
 
128	struct device_node *syscon;
 
129	struct regmap *regmap;
 
 
 
130	int ret;
 
131
132	syscon = of_parse_phandle(pdev->dev.of_node, "syscon", 0);
133	if (!syscon)
134		return ERR_PTR(-ENODEV);
 
 
135
136	regmap = syscon_node_to_regmap(syscon);
137	of_node_put(syscon);
138	if (IS_ERR(regmap))
139		return regmap;
140
141	ret = of_property_read_u32_index(pdev->dev.of_node, "syscon", 1, base);
142	if (ret < 0) {
143		dev_err(&pdev->dev, "no offset in syscon\n");
144		return ERR_PTR(-EINVAL);
145	}
146
147	ret = of_property_read_u32_index(pdev->dev.of_node, "syscon", 2, stride);
148	if (ret < 0) {
149		dev_err(&pdev->dev, "no stride syscon\n");
150		return ERR_PTR(-EINVAL);
151	}
152
153	return regmap;
154}
155
156static struct regmap *qcom_hwspinlock_probe_mmio(struct platform_device *pdev,
157						 u32 *offset, u32 *stride)
158{
159	const struct qcom_hwspinlock_of_data *data;
160	struct device *dev = &pdev->dev;
161	void __iomem *base;
162
163	data = of_device_get_match_data(dev);
164	if (!data->regmap_config)
165		return ERR_PTR(-EINVAL);
166
167	*offset = data->offset;
168	*stride = data->stride;
169
170	base = devm_platform_ioremap_resource(pdev, 0);
171	if (IS_ERR(base))
172		return ERR_CAST(base);
173
174	return devm_regmap_init_mmio(dev, base, data->regmap_config);
175}
176
177static int qcom_hwspinlock_probe(struct platform_device *pdev)
178{
179	struct hwspinlock_device *bank;
180	struct reg_field field;
181	struct regmap *regmap;
182	size_t array_size;
183	u32 stride;
184	u32 base;
185	int i;
186
187	regmap = qcom_hwspinlock_probe_syscon(pdev, &base, &stride);
188	if (IS_ERR(regmap) && PTR_ERR(regmap) == -ENODEV)
189		regmap = qcom_hwspinlock_probe_mmio(pdev, &base, &stride);
190
191	if (IS_ERR(regmap))
192		return PTR_ERR(regmap);
193
194	array_size = QCOM_MUTEX_NUM_LOCKS * sizeof(struct hwspinlock);
195	bank = devm_kzalloc(&pdev->dev, sizeof(*bank) + array_size, GFP_KERNEL);
196	if (!bank)
197		return -ENOMEM;
198
199	platform_set_drvdata(pdev, bank);
200
201	for (i = 0; i < QCOM_MUTEX_NUM_LOCKS; i++) {
202		field.reg = base + i * stride;
203		field.lsb = 0;
204		field.msb = 31;
205
206		bank->lock[i].priv = devm_regmap_field_alloc(&pdev->dev,
207							     regmap, field);
208		if (IS_ERR(bank->lock[i].priv))
209			return PTR_ERR(bank->lock[i].priv);
210	}
211
212	return devm_hwspin_lock_register(&pdev->dev, bank, &qcom_hwspinlock_ops,
213					 0, QCOM_MUTEX_NUM_LOCKS);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
214}
215
216static struct platform_driver qcom_hwspinlock_driver = {
217	.probe		= qcom_hwspinlock_probe,
 
218	.driver		= {
219		.name	= "qcom_hwspinlock",
220		.of_match_table = qcom_hwspinlock_of_match,
221	},
222};
223
224static int __init qcom_hwspinlock_init(void)
225{
226	return platform_driver_register(&qcom_hwspinlock_driver);
227}
228/* board init code might need to reserve hwspinlocks for predefined purposes */
229postcore_initcall(qcom_hwspinlock_init);
230
231static void __exit qcom_hwspinlock_exit(void)
232{
233	platform_driver_unregister(&qcom_hwspinlock_driver);
234}
235module_exit(qcom_hwspinlock_exit);
236
237MODULE_LICENSE("GPL v2");
238MODULE_DESCRIPTION("Hardware spinlock driver for Qualcomm SoCs");
v5.4
  1// SPDX-License-Identifier: GPL-2.0
  2/*
  3 * Copyright (c) 2013, The Linux Foundation. All rights reserved.
  4 * Copyright (c) 2015, Sony Mobile Communications AB
  5 */
  6
  7#include <linux/hwspinlock.h>
  8#include <linux/io.h>
  9#include <linux/kernel.h>
 10#include <linux/mfd/syscon.h>
 11#include <linux/module.h>
 12#include <linux/of.h>
 13#include <linux/of_device.h>
 14#include <linux/platform_device.h>
 15#include <linux/pm_runtime.h>
 16#include <linux/regmap.h>
 17
 18#include "hwspinlock_internal.h"
 19
 20#define QCOM_MUTEX_APPS_PROC_ID	1
 21#define QCOM_MUTEX_NUM_LOCKS	32
 22
 
 
 
 
 
 
 23static int qcom_hwspinlock_trylock(struct hwspinlock *lock)
 24{
 25	struct regmap_field *field = lock->priv;
 26	u32 lock_owner;
 27	int ret;
 28
 29	ret = regmap_field_write(field, QCOM_MUTEX_APPS_PROC_ID);
 30	if (ret)
 31		return ret;
 32
 33	ret = regmap_field_read(field, &lock_owner);
 34	if (ret)
 35		return ret;
 36
 37	return lock_owner == QCOM_MUTEX_APPS_PROC_ID;
 38}
 39
 40static void qcom_hwspinlock_unlock(struct hwspinlock *lock)
 41{
 42	struct regmap_field *field = lock->priv;
 43	u32 lock_owner;
 44	int ret;
 45
 46	ret = regmap_field_read(field, &lock_owner);
 47	if (ret) {
 48		pr_err("%s: unable to query spinlock owner\n", __func__);
 49		return;
 50	}
 51
 52	if (lock_owner != QCOM_MUTEX_APPS_PROC_ID) {
 53		pr_err("%s: spinlock not owned by us (actual owner is %d)\n",
 54				__func__, lock_owner);
 55	}
 56
 57	ret = regmap_field_write(field, 0);
 58	if (ret)
 59		pr_err("%s: failed to unlock spinlock\n", __func__);
 60}
 61
 62static const struct hwspinlock_ops qcom_hwspinlock_ops = {
 63	.trylock	= qcom_hwspinlock_trylock,
 64	.unlock		= qcom_hwspinlock_unlock,
 65};
 66
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 67static const struct of_device_id qcom_hwspinlock_of_match[] = {
 68	{ .compatible = "qcom,sfpb-mutex" },
 69	{ .compatible = "qcom,tcsr-mutex" },
 
 
 
 
 70	{ }
 71};
 72MODULE_DEVICE_TABLE(of, qcom_hwspinlock_of_match);
 73
 74static int qcom_hwspinlock_probe(struct platform_device *pdev)
 
 75{
 76	struct hwspinlock_device *bank;
 77	struct device_node *syscon;
 78	struct reg_field field;
 79	struct regmap *regmap;
 80	size_t array_size;
 81	u32 stride;
 82	u32 base;
 83	int ret;
 84	int i;
 85
 86	syscon = of_parse_phandle(pdev->dev.of_node, "syscon", 0);
 87	if (!syscon) {
 88		dev_err(&pdev->dev, "no syscon property\n");
 89		return -ENODEV;
 90	}
 91
 92	regmap = syscon_node_to_regmap(syscon);
 93	of_node_put(syscon);
 94	if (IS_ERR(regmap))
 95		return PTR_ERR(regmap);
 96
 97	ret = of_property_read_u32_index(pdev->dev.of_node, "syscon", 1, &base);
 98	if (ret < 0) {
 99		dev_err(&pdev->dev, "no offset in syscon\n");
100		return -EINVAL;
101	}
102
103	ret = of_property_read_u32_index(pdev->dev.of_node, "syscon", 2, &stride);
104	if (ret < 0) {
105		dev_err(&pdev->dev, "no stride syscon\n");
106		return -EINVAL;
107	}
108
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
109	array_size = QCOM_MUTEX_NUM_LOCKS * sizeof(struct hwspinlock);
110	bank = devm_kzalloc(&pdev->dev, sizeof(*bank) + array_size, GFP_KERNEL);
111	if (!bank)
112		return -ENOMEM;
113
114	platform_set_drvdata(pdev, bank);
115
116	for (i = 0; i < QCOM_MUTEX_NUM_LOCKS; i++) {
117		field.reg = base + i * stride;
118		field.lsb = 0;
119		field.msb = 31;
120
121		bank->lock[i].priv = devm_regmap_field_alloc(&pdev->dev,
122							     regmap, field);
 
 
123	}
124
125	pm_runtime_enable(&pdev->dev);
126
127	ret = hwspin_lock_register(bank, &pdev->dev, &qcom_hwspinlock_ops,
128				   0, QCOM_MUTEX_NUM_LOCKS);
129	if (ret)
130		pm_runtime_disable(&pdev->dev);
131
132	return ret;
133}
134
135static int qcom_hwspinlock_remove(struct platform_device *pdev)
136{
137	struct hwspinlock_device *bank = platform_get_drvdata(pdev);
138	int ret;
139
140	ret = hwspin_lock_unregister(bank);
141	if (ret) {
142		dev_err(&pdev->dev, "%s failed: %d\n", __func__, ret);
143		return ret;
144	}
145
146	pm_runtime_disable(&pdev->dev);
147
148	return 0;
149}
150
151static struct platform_driver qcom_hwspinlock_driver = {
152	.probe		= qcom_hwspinlock_probe,
153	.remove		= qcom_hwspinlock_remove,
154	.driver		= {
155		.name	= "qcom_hwspinlock",
156		.of_match_table = qcom_hwspinlock_of_match,
157	},
158};
159
160static int __init qcom_hwspinlock_init(void)
161{
162	return platform_driver_register(&qcom_hwspinlock_driver);
163}
164/* board init code might need to reserve hwspinlocks for predefined purposes */
165postcore_initcall(qcom_hwspinlock_init);
166
167static void __exit qcom_hwspinlock_exit(void)
168{
169	platform_driver_unregister(&qcom_hwspinlock_driver);
170}
171module_exit(qcom_hwspinlock_exit);
172
173MODULE_LICENSE("GPL v2");
174MODULE_DESCRIPTION("Hardware spinlock driver for Qualcomm SoCs");