Loading...
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * Support functions for OMAP GPIO
4 *
5 * Copyright (C) 2003-2005 Nokia Corporation
6 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
7 *
8 * Copyright (C) 2009 Texas Instruments
9 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
10 */
11
12#include <linux/init.h>
13#include <linux/module.h>
14#include <linux/interrupt.h>
15#include <linux/seq_file.h>
16#include <linux/syscore_ops.h>
17#include <linux/err.h>
18#include <linux/clk.h>
19#include <linux/io.h>
20#include <linux/cpu_pm.h>
21#include <linux/device.h>
22#include <linux/pm_runtime.h>
23#include <linux/pm.h>
24#include <linux/of.h>
25#include <linux/gpio/driver.h>
26#include <linux/bitops.h>
27#include <linux/platform_data/gpio-omap.h>
28
29#define OMAP4_GPIO_DEBOUNCINGTIME_MASK 0xFF
30
31struct gpio_regs {
32 u32 sysconfig;
33 u32 irqenable1;
34 u32 irqenable2;
35 u32 wake_en;
36 u32 ctrl;
37 u32 oe;
38 u32 leveldetect0;
39 u32 leveldetect1;
40 u32 risingdetect;
41 u32 fallingdetect;
42 u32 dataout;
43 u32 debounce;
44 u32 debounce_en;
45};
46
47struct gpio_bank {
48 void __iomem *base;
49 const struct omap_gpio_reg_offs *regs;
50 struct device *dev;
51
52 int irq;
53 u32 non_wakeup_gpios;
54 u32 enabled_non_wakeup_gpios;
55 struct gpio_regs context;
56 u32 saved_datain;
57 u32 level_mask;
58 u32 toggle_mask;
59 raw_spinlock_t lock;
60 raw_spinlock_t wa_lock;
61 struct gpio_chip chip;
62 struct clk *dbck;
63 struct notifier_block nb;
64 unsigned int is_suspended:1;
65 unsigned int needs_resume:1;
66 u32 mod_usage;
67 u32 irq_usage;
68 u32 dbck_enable_mask;
69 bool dbck_enabled;
70 bool is_mpuio;
71 bool dbck_flag;
72 bool loses_context;
73 bool context_valid;
74 int stride;
75 u32 width;
76 int context_loss_count;
77
78 void (*set_dataout)(struct gpio_bank *bank, unsigned gpio, int enable);
79 int (*get_context_loss_count)(struct device *dev);
80};
81
82#define GPIO_MOD_CTRL_BIT BIT(0)
83
84#define BANK_USED(bank) (bank->mod_usage || bank->irq_usage)
85#define LINE_USED(line, offset) (line & (BIT(offset)))
86
87static void omap_gpio_unmask_irq(struct irq_data *d);
88
89static inline struct gpio_bank *omap_irq_data_get_bank(struct irq_data *d)
90{
91 struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
92 return gpiochip_get_data(chip);
93}
94
95static inline u32 omap_gpio_rmw(void __iomem *reg, u32 mask, bool set)
96{
97 u32 val = readl_relaxed(reg);
98
99 if (set)
100 val |= mask;
101 else
102 val &= ~mask;
103
104 writel_relaxed(val, reg);
105
106 return val;
107}
108
109static void omap_set_gpio_direction(struct gpio_bank *bank, int gpio,
110 int is_input)
111{
112 bank->context.oe = omap_gpio_rmw(bank->base + bank->regs->direction,
113 BIT(gpio), is_input);
114}
115
116
117/* set data out value using dedicate set/clear register */
118static void omap_set_gpio_dataout_reg(struct gpio_bank *bank, unsigned offset,
119 int enable)
120{
121 void __iomem *reg = bank->base;
122 u32 l = BIT(offset);
123
124 if (enable) {
125 reg += bank->regs->set_dataout;
126 bank->context.dataout |= l;
127 } else {
128 reg += bank->regs->clr_dataout;
129 bank->context.dataout &= ~l;
130 }
131
132 writel_relaxed(l, reg);
133}
134
135/* set data out value using mask register */
136static void omap_set_gpio_dataout_mask(struct gpio_bank *bank, unsigned offset,
137 int enable)
138{
139 bank->context.dataout = omap_gpio_rmw(bank->base + bank->regs->dataout,
140 BIT(offset), enable);
141}
142
143static inline void omap_gpio_dbck_enable(struct gpio_bank *bank)
144{
145 if (bank->dbck_enable_mask && !bank->dbck_enabled) {
146 clk_enable(bank->dbck);
147 bank->dbck_enabled = true;
148
149 writel_relaxed(bank->dbck_enable_mask,
150 bank->base + bank->regs->debounce_en);
151 }
152}
153
154static inline void omap_gpio_dbck_disable(struct gpio_bank *bank)
155{
156 if (bank->dbck_enable_mask && bank->dbck_enabled) {
157 /*
158 * Disable debounce before cutting it's clock. If debounce is
159 * enabled but the clock is not, GPIO module seems to be unable
160 * to detect events and generate interrupts at least on OMAP3.
161 */
162 writel_relaxed(0, bank->base + bank->regs->debounce_en);
163
164 clk_disable(bank->dbck);
165 bank->dbck_enabled = false;
166 }
167}
168
169/**
170 * omap2_set_gpio_debounce - low level gpio debounce time
171 * @bank: the gpio bank we're acting upon
172 * @offset: the gpio number on this @bank
173 * @debounce: debounce time to use
174 *
175 * OMAP's debounce time is in 31us steps
176 * <debounce time> = (GPIO_DEBOUNCINGTIME[7:0].DEBOUNCETIME + 1) x 31
177 * so we need to convert and round up to the closest unit.
178 *
179 * Return: 0 on success, negative error otherwise.
180 */
181static int omap2_set_gpio_debounce(struct gpio_bank *bank, unsigned offset,
182 unsigned debounce)
183{
184 u32 val;
185 u32 l;
186 bool enable = !!debounce;
187
188 if (!bank->dbck_flag)
189 return -ENOTSUPP;
190
191 if (enable) {
192 debounce = DIV_ROUND_UP(debounce, 31) - 1;
193 if ((debounce & OMAP4_GPIO_DEBOUNCINGTIME_MASK) != debounce)
194 return -EINVAL;
195 }
196
197 l = BIT(offset);
198
199 clk_enable(bank->dbck);
200 writel_relaxed(debounce, bank->base + bank->regs->debounce);
201
202 val = omap_gpio_rmw(bank->base + bank->regs->debounce_en, l, enable);
203 bank->dbck_enable_mask = val;
204
205 clk_disable(bank->dbck);
206 /*
207 * Enable debounce clock per module.
208 * This call is mandatory because in omap_gpio_request() when
209 * *_runtime_get_sync() is called, _gpio_dbck_enable() within
210 * runtime callbck fails to turn on dbck because dbck_enable_mask
211 * used within _gpio_dbck_enable() is still not initialized at
212 * that point. Therefore we have to enable dbck here.
213 */
214 omap_gpio_dbck_enable(bank);
215 if (bank->dbck_enable_mask) {
216 bank->context.debounce = debounce;
217 bank->context.debounce_en = val;
218 }
219
220 return 0;
221}
222
223/**
224 * omap_clear_gpio_debounce - clear debounce settings for a gpio
225 * @bank: the gpio bank we're acting upon
226 * @offset: the gpio number on this @bank
227 *
228 * If a gpio is using debounce, then clear the debounce enable bit and if
229 * this is the only gpio in this bank using debounce, then clear the debounce
230 * time too. The debounce clock will also be disabled when calling this function
231 * if this is the only gpio in the bank using debounce.
232 */
233static void omap_clear_gpio_debounce(struct gpio_bank *bank, unsigned offset)
234{
235 u32 gpio_bit = BIT(offset);
236
237 if (!bank->dbck_flag)
238 return;
239
240 if (!(bank->dbck_enable_mask & gpio_bit))
241 return;
242
243 bank->dbck_enable_mask &= ~gpio_bit;
244 bank->context.debounce_en &= ~gpio_bit;
245 writel_relaxed(bank->context.debounce_en,
246 bank->base + bank->regs->debounce_en);
247
248 if (!bank->dbck_enable_mask) {
249 bank->context.debounce = 0;
250 writel_relaxed(bank->context.debounce, bank->base +
251 bank->regs->debounce);
252 clk_disable(bank->dbck);
253 bank->dbck_enabled = false;
254 }
255}
256
257/*
258 * Off mode wake-up capable GPIOs in bank(s) that are in the wakeup domain.
259 * See TRM section for GPIO for "Wake-Up Generation" for the list of GPIOs
260 * in wakeup domain. If bank->non_wakeup_gpios is not configured, assume none
261 * are capable waking up the system from off mode.
262 */
263static bool omap_gpio_is_off_wakeup_capable(struct gpio_bank *bank, u32 gpio_mask)
264{
265 u32 no_wake = bank->non_wakeup_gpios;
266
267 if (no_wake)
268 return !!(~no_wake & gpio_mask);
269
270 return false;
271}
272
273static inline void omap_set_gpio_trigger(struct gpio_bank *bank, int gpio,
274 unsigned trigger)
275{
276 void __iomem *base = bank->base;
277 u32 gpio_bit = BIT(gpio);
278
279 omap_gpio_rmw(base + bank->regs->leveldetect0, gpio_bit,
280 trigger & IRQ_TYPE_LEVEL_LOW);
281 omap_gpio_rmw(base + bank->regs->leveldetect1, gpio_bit,
282 trigger & IRQ_TYPE_LEVEL_HIGH);
283
284 /*
285 * We need the edge detection enabled for to allow the GPIO block
286 * to be woken from idle state. Set the appropriate edge detection
287 * in addition to the level detection.
288 */
289 omap_gpio_rmw(base + bank->regs->risingdetect, gpio_bit,
290 trigger & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_LEVEL_HIGH));
291 omap_gpio_rmw(base + bank->regs->fallingdetect, gpio_bit,
292 trigger & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW));
293
294 bank->context.leveldetect0 =
295 readl_relaxed(bank->base + bank->regs->leveldetect0);
296 bank->context.leveldetect1 =
297 readl_relaxed(bank->base + bank->regs->leveldetect1);
298 bank->context.risingdetect =
299 readl_relaxed(bank->base + bank->regs->risingdetect);
300 bank->context.fallingdetect =
301 readl_relaxed(bank->base + bank->regs->fallingdetect);
302
303 bank->level_mask = bank->context.leveldetect0 |
304 bank->context.leveldetect1;
305
306 /* This part needs to be executed always for OMAP{34xx, 44xx} */
307 if (!bank->regs->irqctrl && !omap_gpio_is_off_wakeup_capable(bank, gpio)) {
308 /*
309 * Log the edge gpio and manually trigger the IRQ
310 * after resume if the input level changes
311 * to avoid irq lost during PER RET/OFF mode
312 * Applies for omap2 non-wakeup gpio and all omap3 gpios
313 */
314 if (trigger & IRQ_TYPE_EDGE_BOTH)
315 bank->enabled_non_wakeup_gpios |= gpio_bit;
316 else
317 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
318 }
319}
320
321/*
322 * This only applies to chips that can't do both rising and falling edge
323 * detection at once. For all other chips, this function is a noop.
324 */
325static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
326{
327 if (IS_ENABLED(CONFIG_ARCH_OMAP1) && bank->regs->irqctrl) {
328 void __iomem *reg = bank->base + bank->regs->irqctrl;
329
330 writel_relaxed(readl_relaxed(reg) ^ BIT(gpio), reg);
331 }
332}
333
334static int omap_set_gpio_triggering(struct gpio_bank *bank, int gpio,
335 unsigned trigger)
336{
337 void __iomem *reg = bank->base;
338 u32 l = 0;
339
340 if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
341 omap_set_gpio_trigger(bank, gpio, trigger);
342 } else if (bank->regs->irqctrl) {
343 reg += bank->regs->irqctrl;
344
345 l = readl_relaxed(reg);
346 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
347 bank->toggle_mask |= BIT(gpio);
348 if (trigger & IRQ_TYPE_EDGE_RISING)
349 l |= BIT(gpio);
350 else if (trigger & IRQ_TYPE_EDGE_FALLING)
351 l &= ~(BIT(gpio));
352 else
353 return -EINVAL;
354
355 writel_relaxed(l, reg);
356 } else if (bank->regs->edgectrl1) {
357 if (gpio & 0x08)
358 reg += bank->regs->edgectrl2;
359 else
360 reg += bank->regs->edgectrl1;
361
362 gpio &= 0x07;
363 l = readl_relaxed(reg);
364 l &= ~(3 << (gpio << 1));
365 if (trigger & IRQ_TYPE_EDGE_RISING)
366 l |= 2 << (gpio << 1);
367 if (trigger & IRQ_TYPE_EDGE_FALLING)
368 l |= BIT(gpio << 1);
369 writel_relaxed(l, reg);
370 }
371 return 0;
372}
373
374static void omap_enable_gpio_module(struct gpio_bank *bank, unsigned offset)
375{
376 if (bank->regs->pinctrl) {
377 void __iomem *reg = bank->base + bank->regs->pinctrl;
378
379 /* Claim the pin for MPU */
380 writel_relaxed(readl_relaxed(reg) | (BIT(offset)), reg);
381 }
382
383 if (bank->regs->ctrl && !BANK_USED(bank)) {
384 void __iomem *reg = bank->base + bank->regs->ctrl;
385 u32 ctrl;
386
387 ctrl = readl_relaxed(reg);
388 /* Module is enabled, clocks are not gated */
389 ctrl &= ~GPIO_MOD_CTRL_BIT;
390 writel_relaxed(ctrl, reg);
391 bank->context.ctrl = ctrl;
392 }
393}
394
395static void omap_disable_gpio_module(struct gpio_bank *bank, unsigned offset)
396{
397 if (bank->regs->ctrl && !BANK_USED(bank)) {
398 void __iomem *reg = bank->base + bank->regs->ctrl;
399 u32 ctrl;
400
401 ctrl = readl_relaxed(reg);
402 /* Module is disabled, clocks are gated */
403 ctrl |= GPIO_MOD_CTRL_BIT;
404 writel_relaxed(ctrl, reg);
405 bank->context.ctrl = ctrl;
406 }
407}
408
409static int omap_gpio_is_input(struct gpio_bank *bank, unsigned offset)
410{
411 void __iomem *reg = bank->base + bank->regs->direction;
412
413 return readl_relaxed(reg) & BIT(offset);
414}
415
416static void omap_gpio_init_irq(struct gpio_bank *bank, unsigned offset)
417{
418 if (!LINE_USED(bank->mod_usage, offset)) {
419 omap_enable_gpio_module(bank, offset);
420 omap_set_gpio_direction(bank, offset, 1);
421 }
422 bank->irq_usage |= BIT(offset);
423}
424
425static int omap_gpio_irq_type(struct irq_data *d, unsigned type)
426{
427 struct gpio_bank *bank = omap_irq_data_get_bank(d);
428 int retval;
429 unsigned long flags;
430 unsigned offset = d->hwirq;
431
432 if (type & ~IRQ_TYPE_SENSE_MASK)
433 return -EINVAL;
434
435 if (!bank->regs->leveldetect0 &&
436 (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
437 return -EINVAL;
438
439 raw_spin_lock_irqsave(&bank->lock, flags);
440 retval = omap_set_gpio_triggering(bank, offset, type);
441 if (retval) {
442 raw_spin_unlock_irqrestore(&bank->lock, flags);
443 goto error;
444 }
445 omap_gpio_init_irq(bank, offset);
446 if (!omap_gpio_is_input(bank, offset)) {
447 raw_spin_unlock_irqrestore(&bank->lock, flags);
448 retval = -EINVAL;
449 goto error;
450 }
451 raw_spin_unlock_irqrestore(&bank->lock, flags);
452
453 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
454 irq_set_handler_locked(d, handle_level_irq);
455 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
456 /*
457 * Edge IRQs are already cleared/acked in irq_handler and
458 * not need to be masked, as result handle_edge_irq()
459 * logic is excessed here and may cause lose of interrupts.
460 * So just use handle_simple_irq.
461 */
462 irq_set_handler_locked(d, handle_simple_irq);
463
464 return 0;
465
466error:
467 return retval;
468}
469
470static void omap_clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
471{
472 void __iomem *reg = bank->base;
473
474 reg += bank->regs->irqstatus;
475 writel_relaxed(gpio_mask, reg);
476
477 /* Workaround for clearing DSP GPIO interrupts to allow retention */
478 if (bank->regs->irqstatus2) {
479 reg = bank->base + bank->regs->irqstatus2;
480 writel_relaxed(gpio_mask, reg);
481 }
482
483 /* Flush posted write for the irq status to avoid spurious interrupts */
484 readl_relaxed(reg);
485}
486
487static inline void omap_clear_gpio_irqstatus(struct gpio_bank *bank,
488 unsigned offset)
489{
490 omap_clear_gpio_irqbank(bank, BIT(offset));
491}
492
493static u32 omap_get_gpio_irqbank_mask(struct gpio_bank *bank)
494{
495 void __iomem *reg = bank->base;
496 u32 l;
497 u32 mask = (BIT(bank->width)) - 1;
498
499 reg += bank->regs->irqenable;
500 l = readl_relaxed(reg);
501 if (bank->regs->irqenable_inv)
502 l = ~l;
503 l &= mask;
504 return l;
505}
506
507static inline void omap_set_gpio_irqenable(struct gpio_bank *bank,
508 unsigned offset, int enable)
509{
510 void __iomem *reg = bank->base;
511 u32 gpio_mask = BIT(offset);
512
513 if (bank->regs->set_irqenable && bank->regs->clr_irqenable) {
514 if (enable) {
515 reg += bank->regs->set_irqenable;
516 bank->context.irqenable1 |= gpio_mask;
517 } else {
518 reg += bank->regs->clr_irqenable;
519 bank->context.irqenable1 &= ~gpio_mask;
520 }
521 writel_relaxed(gpio_mask, reg);
522 } else {
523 bank->context.irqenable1 =
524 omap_gpio_rmw(reg + bank->regs->irqenable, gpio_mask,
525 enable ^ bank->regs->irqenable_inv);
526 }
527
528 /*
529 * Program GPIO wakeup along with IRQ enable to satisfy OMAP4430 TRM
530 * note requiring correlation between the IRQ enable registers and
531 * the wakeup registers. In any case, we want wakeup from idle
532 * enabled for the GPIOs which support this feature.
533 */
534 if (bank->regs->wkup_en &&
535 (bank->regs->edgectrl1 || !(bank->non_wakeup_gpios & gpio_mask))) {
536 bank->context.wake_en =
537 omap_gpio_rmw(bank->base + bank->regs->wkup_en,
538 gpio_mask, enable);
539 }
540}
541
542/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
543static int omap_gpio_wake_enable(struct irq_data *d, unsigned int enable)
544{
545 struct gpio_bank *bank = omap_irq_data_get_bank(d);
546
547 return irq_set_irq_wake(bank->irq, enable);
548}
549
550/*
551 * We need to unmask the GPIO bank interrupt as soon as possible to
552 * avoid missing GPIO interrupts for other lines in the bank.
553 * Then we need to mask-read-clear-unmask the triggered GPIO lines
554 * in the bank to avoid missing nested interrupts for a GPIO line.
555 * If we wait to unmask individual GPIO lines in the bank after the
556 * line's interrupt handler has been run, we may miss some nested
557 * interrupts.
558 */
559static irqreturn_t omap_gpio_irq_handler(int irq, void *gpiobank)
560{
561 void __iomem *isr_reg = NULL;
562 u32 enabled, isr, edge;
563 unsigned int bit;
564 struct gpio_bank *bank = gpiobank;
565 unsigned long wa_lock_flags;
566 unsigned long lock_flags;
567
568 isr_reg = bank->base + bank->regs->irqstatus;
569 if (WARN_ON(!isr_reg))
570 goto exit;
571
572 if (WARN_ONCE(!pm_runtime_active(bank->chip.parent),
573 "gpio irq%i while runtime suspended?\n", irq))
574 return IRQ_NONE;
575
576 while (1) {
577 raw_spin_lock_irqsave(&bank->lock, lock_flags);
578
579 enabled = omap_get_gpio_irqbank_mask(bank);
580 isr = readl_relaxed(isr_reg) & enabled;
581
582 /*
583 * Clear edge sensitive interrupts before calling handler(s)
584 * so subsequent edge transitions are not missed while the
585 * handlers are running.
586 */
587 edge = isr & ~bank->level_mask;
588 if (edge)
589 omap_clear_gpio_irqbank(bank, edge);
590
591 raw_spin_unlock_irqrestore(&bank->lock, lock_flags);
592
593 if (!isr)
594 break;
595
596 while (isr) {
597 bit = __ffs(isr);
598 isr &= ~(BIT(bit));
599
600 raw_spin_lock_irqsave(&bank->lock, lock_flags);
601 /*
602 * Some chips can't respond to both rising and falling
603 * at the same time. If this irq was requested with
604 * both flags, we need to flip the ICR data for the IRQ
605 * to respond to the IRQ for the opposite direction.
606 * This will be indicated in the bank toggle_mask.
607 */
608 if (bank->toggle_mask & (BIT(bit)))
609 omap_toggle_gpio_edge_triggering(bank, bit);
610
611 raw_spin_unlock_irqrestore(&bank->lock, lock_flags);
612
613 raw_spin_lock_irqsave(&bank->wa_lock, wa_lock_flags);
614
615 generic_handle_domain_irq(bank->chip.irq.domain, bit);
616
617 raw_spin_unlock_irqrestore(&bank->wa_lock,
618 wa_lock_flags);
619 }
620 }
621exit:
622 return IRQ_HANDLED;
623}
624
625static unsigned int omap_gpio_irq_startup(struct irq_data *d)
626{
627 struct gpio_bank *bank = omap_irq_data_get_bank(d);
628 unsigned long flags;
629 unsigned offset = d->hwirq;
630
631 raw_spin_lock_irqsave(&bank->lock, flags);
632
633 if (!LINE_USED(bank->mod_usage, offset))
634 omap_set_gpio_direction(bank, offset, 1);
635 omap_enable_gpio_module(bank, offset);
636 bank->irq_usage |= BIT(offset);
637
638 raw_spin_unlock_irqrestore(&bank->lock, flags);
639 omap_gpio_unmask_irq(d);
640
641 return 0;
642}
643
644static void omap_gpio_irq_shutdown(struct irq_data *d)
645{
646 struct gpio_bank *bank = omap_irq_data_get_bank(d);
647 unsigned long flags;
648 unsigned offset = d->hwirq;
649
650 raw_spin_lock_irqsave(&bank->lock, flags);
651 bank->irq_usage &= ~(BIT(offset));
652 omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
653 omap_clear_gpio_irqstatus(bank, offset);
654 omap_set_gpio_irqenable(bank, offset, 0);
655 if (!LINE_USED(bank->mod_usage, offset))
656 omap_clear_gpio_debounce(bank, offset);
657 omap_disable_gpio_module(bank, offset);
658 raw_spin_unlock_irqrestore(&bank->lock, flags);
659}
660
661static void omap_gpio_irq_bus_lock(struct irq_data *data)
662{
663 struct gpio_bank *bank = omap_irq_data_get_bank(data);
664
665 pm_runtime_get_sync(bank->chip.parent);
666}
667
668static void gpio_irq_bus_sync_unlock(struct irq_data *data)
669{
670 struct gpio_bank *bank = omap_irq_data_get_bank(data);
671
672 pm_runtime_put(bank->chip.parent);
673}
674
675static void omap_gpio_mask_irq(struct irq_data *d)
676{
677 struct gpio_bank *bank = omap_irq_data_get_bank(d);
678 unsigned offset = d->hwirq;
679 unsigned long flags;
680
681 raw_spin_lock_irqsave(&bank->lock, flags);
682 omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
683 omap_set_gpio_irqenable(bank, offset, 0);
684 raw_spin_unlock_irqrestore(&bank->lock, flags);
685 gpiochip_disable_irq(&bank->chip, offset);
686}
687
688static void omap_gpio_unmask_irq(struct irq_data *d)
689{
690 struct gpio_bank *bank = omap_irq_data_get_bank(d);
691 unsigned offset = d->hwirq;
692 u32 trigger = irqd_get_trigger_type(d);
693 unsigned long flags;
694
695 gpiochip_enable_irq(&bank->chip, offset);
696 raw_spin_lock_irqsave(&bank->lock, flags);
697 omap_set_gpio_irqenable(bank, offset, 1);
698
699 /*
700 * For level-triggered GPIOs, clearing must be done after the source
701 * is cleared, thus after the handler has run. OMAP4 needs this done
702 * after enabing the interrupt to clear the wakeup status.
703 */
704 if (bank->regs->leveldetect0 && bank->regs->wkup_en &&
705 trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW))
706 omap_clear_gpio_irqstatus(bank, offset);
707
708 if (trigger)
709 omap_set_gpio_triggering(bank, offset, trigger);
710
711 raw_spin_unlock_irqrestore(&bank->lock, flags);
712}
713
714static void omap_gpio_irq_print_chip(struct irq_data *d, struct seq_file *p)
715{
716 struct gpio_bank *bank = omap_irq_data_get_bank(d);
717
718 seq_printf(p, dev_name(bank->dev));
719}
720
721static const struct irq_chip omap_gpio_irq_chip = {
722 .irq_startup = omap_gpio_irq_startup,
723 .irq_shutdown = omap_gpio_irq_shutdown,
724 .irq_mask = omap_gpio_mask_irq,
725 .irq_unmask = omap_gpio_unmask_irq,
726 .irq_set_type = omap_gpio_irq_type,
727 .irq_set_wake = omap_gpio_wake_enable,
728 .irq_bus_lock = omap_gpio_irq_bus_lock,
729 .irq_bus_sync_unlock = gpio_irq_bus_sync_unlock,
730 .irq_print_chip = omap_gpio_irq_print_chip,
731 .flags = IRQCHIP_MASK_ON_SUSPEND | IRQCHIP_IMMUTABLE,
732 GPIOCHIP_IRQ_RESOURCE_HELPERS,
733};
734
735static const struct irq_chip omap_gpio_irq_chip_nowake = {
736 .irq_startup = omap_gpio_irq_startup,
737 .irq_shutdown = omap_gpio_irq_shutdown,
738 .irq_mask = omap_gpio_mask_irq,
739 .irq_unmask = omap_gpio_unmask_irq,
740 .irq_set_type = omap_gpio_irq_type,
741 .irq_bus_lock = omap_gpio_irq_bus_lock,
742 .irq_bus_sync_unlock = gpio_irq_bus_sync_unlock,
743 .irq_print_chip = omap_gpio_irq_print_chip,
744 .flags = IRQCHIP_MASK_ON_SUSPEND | IRQCHIP_IMMUTABLE,
745 GPIOCHIP_IRQ_RESOURCE_HELPERS,
746};
747
748/*---------------------------------------------------------------------*/
749
750static int omap_mpuio_suspend_noirq(struct device *dev)
751{
752 struct gpio_bank *bank = dev_get_drvdata(dev);
753 void __iomem *mask_reg = bank->base +
754 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
755 unsigned long flags;
756
757 raw_spin_lock_irqsave(&bank->lock, flags);
758 writel_relaxed(0xffff & ~bank->context.wake_en, mask_reg);
759 raw_spin_unlock_irqrestore(&bank->lock, flags);
760
761 return 0;
762}
763
764static int omap_mpuio_resume_noirq(struct device *dev)
765{
766 struct gpio_bank *bank = dev_get_drvdata(dev);
767 void __iomem *mask_reg = bank->base +
768 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
769 unsigned long flags;
770
771 raw_spin_lock_irqsave(&bank->lock, flags);
772 writel_relaxed(bank->context.wake_en, mask_reg);
773 raw_spin_unlock_irqrestore(&bank->lock, flags);
774
775 return 0;
776}
777
778static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
779 .suspend_noirq = omap_mpuio_suspend_noirq,
780 .resume_noirq = omap_mpuio_resume_noirq,
781};
782
783/* use platform_driver for this. */
784static struct platform_driver omap_mpuio_driver = {
785 .driver = {
786 .name = "mpuio",
787 .pm = &omap_mpuio_dev_pm_ops,
788 },
789};
790
791static struct platform_device omap_mpuio_device = {
792 .name = "mpuio",
793 .id = -1,
794 .dev = {
795 .driver = &omap_mpuio_driver.driver,
796 }
797 /* could list the /proc/iomem resources */
798};
799
800static inline void omap_mpuio_init(struct gpio_bank *bank)
801{
802 platform_set_drvdata(&omap_mpuio_device, bank);
803
804 if (platform_driver_register(&omap_mpuio_driver) == 0)
805 (void) platform_device_register(&omap_mpuio_device);
806}
807
808/*---------------------------------------------------------------------*/
809
810static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
811{
812 struct gpio_bank *bank = gpiochip_get_data(chip);
813 unsigned long flags;
814
815 pm_runtime_get_sync(chip->parent);
816
817 raw_spin_lock_irqsave(&bank->lock, flags);
818 omap_enable_gpio_module(bank, offset);
819 bank->mod_usage |= BIT(offset);
820 raw_spin_unlock_irqrestore(&bank->lock, flags);
821
822 return 0;
823}
824
825static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
826{
827 struct gpio_bank *bank = gpiochip_get_data(chip);
828 unsigned long flags;
829
830 raw_spin_lock_irqsave(&bank->lock, flags);
831 bank->mod_usage &= ~(BIT(offset));
832 if (!LINE_USED(bank->irq_usage, offset)) {
833 omap_set_gpio_direction(bank, offset, 1);
834 omap_clear_gpio_debounce(bank, offset);
835 }
836 omap_disable_gpio_module(bank, offset);
837 raw_spin_unlock_irqrestore(&bank->lock, flags);
838
839 pm_runtime_put(chip->parent);
840}
841
842static int omap_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
843{
844 struct gpio_bank *bank = gpiochip_get_data(chip);
845
846 if (readl_relaxed(bank->base + bank->regs->direction) & BIT(offset))
847 return GPIO_LINE_DIRECTION_IN;
848
849 return GPIO_LINE_DIRECTION_OUT;
850}
851
852static int omap_gpio_input(struct gpio_chip *chip, unsigned offset)
853{
854 struct gpio_bank *bank;
855 unsigned long flags;
856
857 bank = gpiochip_get_data(chip);
858 raw_spin_lock_irqsave(&bank->lock, flags);
859 omap_set_gpio_direction(bank, offset, 1);
860 raw_spin_unlock_irqrestore(&bank->lock, flags);
861 return 0;
862}
863
864static int omap_gpio_get(struct gpio_chip *chip, unsigned offset)
865{
866 struct gpio_bank *bank = gpiochip_get_data(chip);
867 void __iomem *reg;
868
869 if (omap_gpio_is_input(bank, offset))
870 reg = bank->base + bank->regs->datain;
871 else
872 reg = bank->base + bank->regs->dataout;
873
874 return (readl_relaxed(reg) & BIT(offset)) != 0;
875}
876
877static int omap_gpio_output(struct gpio_chip *chip, unsigned offset, int value)
878{
879 struct gpio_bank *bank;
880 unsigned long flags;
881
882 bank = gpiochip_get_data(chip);
883 raw_spin_lock_irqsave(&bank->lock, flags);
884 bank->set_dataout(bank, offset, value);
885 omap_set_gpio_direction(bank, offset, 0);
886 raw_spin_unlock_irqrestore(&bank->lock, flags);
887 return 0;
888}
889
890static int omap_gpio_get_multiple(struct gpio_chip *chip, unsigned long *mask,
891 unsigned long *bits)
892{
893 struct gpio_bank *bank = gpiochip_get_data(chip);
894 void __iomem *base = bank->base;
895 u32 direction, m, val = 0;
896
897 direction = readl_relaxed(base + bank->regs->direction);
898
899 m = direction & *mask;
900 if (m)
901 val |= readl_relaxed(base + bank->regs->datain) & m;
902
903 m = ~direction & *mask;
904 if (m)
905 val |= readl_relaxed(base + bank->regs->dataout) & m;
906
907 *bits = val;
908
909 return 0;
910}
911
912static int omap_gpio_debounce(struct gpio_chip *chip, unsigned offset,
913 unsigned debounce)
914{
915 struct gpio_bank *bank;
916 unsigned long flags;
917 int ret;
918
919 bank = gpiochip_get_data(chip);
920
921 raw_spin_lock_irqsave(&bank->lock, flags);
922 ret = omap2_set_gpio_debounce(bank, offset, debounce);
923 raw_spin_unlock_irqrestore(&bank->lock, flags);
924
925 if (ret)
926 dev_info(chip->parent,
927 "Could not set line %u debounce to %u microseconds (%d)",
928 offset, debounce, ret);
929
930 return ret;
931}
932
933static int omap_gpio_set_config(struct gpio_chip *chip, unsigned offset,
934 unsigned long config)
935{
936 u32 debounce;
937 int ret = -ENOTSUPP;
938
939 switch (pinconf_to_config_param(config)) {
940 case PIN_CONFIG_BIAS_DISABLE:
941 case PIN_CONFIG_BIAS_PULL_UP:
942 case PIN_CONFIG_BIAS_PULL_DOWN:
943 ret = gpiochip_generic_config(chip, offset, config);
944 break;
945 case PIN_CONFIG_INPUT_DEBOUNCE:
946 debounce = pinconf_to_config_argument(config);
947 ret = omap_gpio_debounce(chip, offset, debounce);
948 break;
949 default:
950 break;
951 }
952
953 return ret;
954}
955
956static void omap_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
957{
958 struct gpio_bank *bank;
959 unsigned long flags;
960
961 bank = gpiochip_get_data(chip);
962 raw_spin_lock_irqsave(&bank->lock, flags);
963 bank->set_dataout(bank, offset, value);
964 raw_spin_unlock_irqrestore(&bank->lock, flags);
965}
966
967static void omap_gpio_set_multiple(struct gpio_chip *chip, unsigned long *mask,
968 unsigned long *bits)
969{
970 struct gpio_bank *bank = gpiochip_get_data(chip);
971 void __iomem *reg = bank->base + bank->regs->dataout;
972 unsigned long flags;
973 u32 l;
974
975 raw_spin_lock_irqsave(&bank->lock, flags);
976 l = (readl_relaxed(reg) & ~*mask) | (*bits & *mask);
977 writel_relaxed(l, reg);
978 bank->context.dataout = l;
979 raw_spin_unlock_irqrestore(&bank->lock, flags);
980}
981
982/*---------------------------------------------------------------------*/
983
984static void omap_gpio_show_rev(struct gpio_bank *bank)
985{
986 static bool called;
987 u32 rev;
988
989 if (called || bank->regs->revision == USHRT_MAX)
990 return;
991
992 rev = readw_relaxed(bank->base + bank->regs->revision);
993 pr_info("OMAP GPIO hardware version %d.%d\n",
994 (rev >> 4) & 0x0f, rev & 0x0f);
995
996 called = true;
997}
998
999static void omap_gpio_mod_init(struct gpio_bank *bank)
1000{
1001 void __iomem *base = bank->base;
1002 u32 l = 0xffffffff;
1003
1004 if (bank->width == 16)
1005 l = 0xffff;
1006
1007 if (bank->is_mpuio) {
1008 writel_relaxed(l, bank->base + bank->regs->irqenable);
1009 return;
1010 }
1011
1012 omap_gpio_rmw(base + bank->regs->irqenable, l,
1013 bank->regs->irqenable_inv);
1014 omap_gpio_rmw(base + bank->regs->irqstatus, l,
1015 !bank->regs->irqenable_inv);
1016 if (bank->regs->debounce_en)
1017 writel_relaxed(0, base + bank->regs->debounce_en);
1018
1019 /* Save OE default value (0xffffffff) in the context */
1020 bank->context.oe = readl_relaxed(bank->base + bank->regs->direction);
1021 /* Initialize interface clk ungated, module enabled */
1022 if (bank->regs->ctrl)
1023 writel_relaxed(0, base + bank->regs->ctrl);
1024}
1025
1026static int omap_gpio_chip_init(struct gpio_bank *bank, struct device *pm_dev)
1027{
1028 struct gpio_irq_chip *irq;
1029 static int gpio;
1030 const char *label;
1031 int ret;
1032
1033 /*
1034 * REVISIT eventually switch from OMAP-specific gpio structs
1035 * over to the generic ones
1036 */
1037 bank->chip.request = omap_gpio_request;
1038 bank->chip.free = omap_gpio_free;
1039 bank->chip.get_direction = omap_gpio_get_direction;
1040 bank->chip.direction_input = omap_gpio_input;
1041 bank->chip.get = omap_gpio_get;
1042 bank->chip.get_multiple = omap_gpio_get_multiple;
1043 bank->chip.direction_output = omap_gpio_output;
1044 bank->chip.set_config = omap_gpio_set_config;
1045 bank->chip.set = omap_gpio_set;
1046 bank->chip.set_multiple = omap_gpio_set_multiple;
1047 if (bank->is_mpuio) {
1048 bank->chip.label = "mpuio";
1049 if (bank->regs->wkup_en)
1050 bank->chip.parent = &omap_mpuio_device.dev;
1051 } else {
1052 label = devm_kasprintf(bank->chip.parent, GFP_KERNEL, "gpio-%d-%d",
1053 gpio, gpio + bank->width - 1);
1054 if (!label)
1055 return -ENOMEM;
1056 bank->chip.label = label;
1057 }
1058 bank->chip.base = -1;
1059 bank->chip.ngpio = bank->width;
1060
1061 irq = &bank->chip.irq;
1062 /* MPUIO is a bit different, reading IRQ status clears it */
1063 if (bank->is_mpuio && !bank->regs->wkup_en)
1064 gpio_irq_chip_set_chip(irq, &omap_gpio_irq_chip_nowake);
1065 else
1066 gpio_irq_chip_set_chip(irq, &omap_gpio_irq_chip);
1067 irq->handler = handle_bad_irq;
1068 irq->default_type = IRQ_TYPE_NONE;
1069 irq->num_parents = 1;
1070 irq->parents = &bank->irq;
1071
1072 ret = gpiochip_add_data(&bank->chip, bank);
1073 if (ret)
1074 return dev_err_probe(bank->chip.parent, ret, "Could not register gpio chip\n");
1075
1076 irq_domain_set_pm_device(bank->chip.irq.domain, pm_dev);
1077 ret = devm_request_irq(bank->chip.parent, bank->irq,
1078 omap_gpio_irq_handler,
1079 0, dev_name(bank->chip.parent), bank);
1080 if (ret)
1081 gpiochip_remove(&bank->chip);
1082
1083 if (!bank->is_mpuio)
1084 gpio += bank->width;
1085
1086 return ret;
1087}
1088
1089static void omap_gpio_init_context(struct gpio_bank *p)
1090{
1091 const struct omap_gpio_reg_offs *regs = p->regs;
1092 void __iomem *base = p->base;
1093
1094 p->context.sysconfig = readl_relaxed(base + regs->sysconfig);
1095 p->context.ctrl = readl_relaxed(base + regs->ctrl);
1096 p->context.oe = readl_relaxed(base + regs->direction);
1097 p->context.wake_en = readl_relaxed(base + regs->wkup_en);
1098 p->context.leveldetect0 = readl_relaxed(base + regs->leveldetect0);
1099 p->context.leveldetect1 = readl_relaxed(base + regs->leveldetect1);
1100 p->context.risingdetect = readl_relaxed(base + regs->risingdetect);
1101 p->context.fallingdetect = readl_relaxed(base + regs->fallingdetect);
1102 p->context.irqenable1 = readl_relaxed(base + regs->irqenable);
1103 p->context.irqenable2 = readl_relaxed(base + regs->irqenable2);
1104 p->context.dataout = readl_relaxed(base + regs->dataout);
1105
1106 p->context_valid = true;
1107}
1108
1109static void omap_gpio_restore_context(struct gpio_bank *bank)
1110{
1111 const struct omap_gpio_reg_offs *regs = bank->regs;
1112 void __iomem *base = bank->base;
1113
1114 writel_relaxed(bank->context.sysconfig, base + regs->sysconfig);
1115 writel_relaxed(bank->context.wake_en, base + regs->wkup_en);
1116 writel_relaxed(bank->context.ctrl, base + regs->ctrl);
1117 writel_relaxed(bank->context.leveldetect0, base + regs->leveldetect0);
1118 writel_relaxed(bank->context.leveldetect1, base + regs->leveldetect1);
1119 writel_relaxed(bank->context.risingdetect, base + regs->risingdetect);
1120 writel_relaxed(bank->context.fallingdetect, base + regs->fallingdetect);
1121 writel_relaxed(bank->context.dataout, base + regs->dataout);
1122 writel_relaxed(bank->context.oe, base + regs->direction);
1123
1124 if (bank->dbck_enable_mask) {
1125 writel_relaxed(bank->context.debounce, base + regs->debounce);
1126 writel_relaxed(bank->context.debounce_en,
1127 base + regs->debounce_en);
1128 }
1129
1130 writel_relaxed(bank->context.irqenable1, base + regs->irqenable);
1131 writel_relaxed(bank->context.irqenable2, base + regs->irqenable2);
1132}
1133
1134static void omap_gpio_idle(struct gpio_bank *bank, bool may_lose_context)
1135{
1136 struct device *dev = bank->chip.parent;
1137 void __iomem *base = bank->base;
1138 u32 mask, nowake;
1139
1140 bank->saved_datain = readl_relaxed(base + bank->regs->datain);
1141
1142 /* Save syconfig, it's runtime value can be different from init value */
1143 if (bank->loses_context)
1144 bank->context.sysconfig = readl_relaxed(base + bank->regs->sysconfig);
1145
1146 if (!bank->enabled_non_wakeup_gpios)
1147 goto update_gpio_context_count;
1148
1149 /* Check for pending EDGE_FALLING, ignore EDGE_BOTH */
1150 mask = bank->enabled_non_wakeup_gpios & bank->context.fallingdetect;
1151 mask &= ~bank->context.risingdetect;
1152 bank->saved_datain |= mask;
1153
1154 /* Check for pending EDGE_RISING, ignore EDGE_BOTH */
1155 mask = bank->enabled_non_wakeup_gpios & bank->context.risingdetect;
1156 mask &= ~bank->context.fallingdetect;
1157 bank->saved_datain &= ~mask;
1158
1159 if (!may_lose_context)
1160 goto update_gpio_context_count;
1161
1162 /*
1163 * If going to OFF, remove triggering for all wkup domain
1164 * non-wakeup GPIOs. Otherwise spurious IRQs will be
1165 * generated. See OMAP2420 Errata item 1.101.
1166 */
1167 if (!bank->loses_context && bank->enabled_non_wakeup_gpios) {
1168 nowake = bank->enabled_non_wakeup_gpios;
1169 omap_gpio_rmw(base + bank->regs->fallingdetect, nowake, ~nowake);
1170 omap_gpio_rmw(base + bank->regs->risingdetect, nowake, ~nowake);
1171 }
1172
1173update_gpio_context_count:
1174 if (bank->get_context_loss_count)
1175 bank->context_loss_count =
1176 bank->get_context_loss_count(dev);
1177
1178 omap_gpio_dbck_disable(bank);
1179}
1180
1181static void omap_gpio_unidle(struct gpio_bank *bank)
1182{
1183 struct device *dev = bank->chip.parent;
1184 u32 l = 0, gen, gen0, gen1;
1185 int c;
1186
1187 /*
1188 * On the first resume during the probe, the context has not
1189 * been initialised and so initialise it now. Also initialise
1190 * the context loss count.
1191 */
1192 if (bank->loses_context && !bank->context_valid) {
1193 omap_gpio_init_context(bank);
1194
1195 if (bank->get_context_loss_count)
1196 bank->context_loss_count =
1197 bank->get_context_loss_count(dev);
1198 }
1199
1200 omap_gpio_dbck_enable(bank);
1201
1202 if (bank->loses_context) {
1203 if (!bank->get_context_loss_count) {
1204 omap_gpio_restore_context(bank);
1205 } else {
1206 c = bank->get_context_loss_count(dev);
1207 if (c != bank->context_loss_count) {
1208 omap_gpio_restore_context(bank);
1209 } else {
1210 return;
1211 }
1212 }
1213 } else {
1214 /* Restore changes done for OMAP2420 errata 1.101 */
1215 writel_relaxed(bank->context.fallingdetect,
1216 bank->base + bank->regs->fallingdetect);
1217 writel_relaxed(bank->context.risingdetect,
1218 bank->base + bank->regs->risingdetect);
1219 }
1220
1221 l = readl_relaxed(bank->base + bank->regs->datain);
1222
1223 /*
1224 * Check if any of the non-wakeup interrupt GPIOs have changed
1225 * state. If so, generate an IRQ by software. This is
1226 * horribly racy, but it's the best we can do to work around
1227 * this silicon bug.
1228 */
1229 l ^= bank->saved_datain;
1230 l &= bank->enabled_non_wakeup_gpios;
1231
1232 /*
1233 * No need to generate IRQs for the rising edge for gpio IRQs
1234 * configured with falling edge only; and vice versa.
1235 */
1236 gen0 = l & bank->context.fallingdetect;
1237 gen0 &= bank->saved_datain;
1238
1239 gen1 = l & bank->context.risingdetect;
1240 gen1 &= ~(bank->saved_datain);
1241
1242 /* FIXME: Consider GPIO IRQs with level detections properly! */
1243 gen = l & (~(bank->context.fallingdetect) &
1244 ~(bank->context.risingdetect));
1245 /* Consider all GPIO IRQs needed to be updated */
1246 gen |= gen0 | gen1;
1247
1248 if (gen) {
1249 u32 old0, old1;
1250
1251 old0 = readl_relaxed(bank->base + bank->regs->leveldetect0);
1252 old1 = readl_relaxed(bank->base + bank->regs->leveldetect1);
1253
1254 if (!bank->regs->irqstatus_raw0) {
1255 writel_relaxed(old0 | gen, bank->base +
1256 bank->regs->leveldetect0);
1257 writel_relaxed(old1 | gen, bank->base +
1258 bank->regs->leveldetect1);
1259 }
1260
1261 if (bank->regs->irqstatus_raw0) {
1262 writel_relaxed(old0 | l, bank->base +
1263 bank->regs->leveldetect0);
1264 writel_relaxed(old1 | l, bank->base +
1265 bank->regs->leveldetect1);
1266 }
1267 writel_relaxed(old0, bank->base + bank->regs->leveldetect0);
1268 writel_relaxed(old1, bank->base + bank->regs->leveldetect1);
1269 }
1270}
1271
1272static int gpio_omap_cpu_notifier(struct notifier_block *nb,
1273 unsigned long cmd, void *v)
1274{
1275 struct gpio_bank *bank;
1276 unsigned long flags;
1277 int ret = NOTIFY_OK;
1278 u32 isr, mask;
1279
1280 bank = container_of(nb, struct gpio_bank, nb);
1281
1282 raw_spin_lock_irqsave(&bank->lock, flags);
1283 if (bank->is_suspended)
1284 goto out_unlock;
1285
1286 switch (cmd) {
1287 case CPU_CLUSTER_PM_ENTER:
1288 mask = omap_get_gpio_irqbank_mask(bank);
1289 isr = readl_relaxed(bank->base + bank->regs->irqstatus) & mask;
1290 if (isr) {
1291 ret = NOTIFY_BAD;
1292 break;
1293 }
1294 omap_gpio_idle(bank, true);
1295 break;
1296 case CPU_CLUSTER_PM_ENTER_FAILED:
1297 case CPU_CLUSTER_PM_EXIT:
1298 omap_gpio_unidle(bank);
1299 break;
1300 }
1301
1302out_unlock:
1303 raw_spin_unlock_irqrestore(&bank->lock, flags);
1304
1305 return ret;
1306}
1307
1308static const struct omap_gpio_reg_offs omap2_gpio_regs = {
1309 .revision = OMAP24XX_GPIO_REVISION,
1310 .sysconfig = OMAP24XX_GPIO_SYSCONFIG,
1311 .direction = OMAP24XX_GPIO_OE,
1312 .datain = OMAP24XX_GPIO_DATAIN,
1313 .dataout = OMAP24XX_GPIO_DATAOUT,
1314 .set_dataout = OMAP24XX_GPIO_SETDATAOUT,
1315 .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT,
1316 .irqstatus = OMAP24XX_GPIO_IRQSTATUS1,
1317 .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2,
1318 .irqenable = OMAP24XX_GPIO_IRQENABLE1,
1319 .irqenable2 = OMAP24XX_GPIO_IRQENABLE2,
1320 .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1,
1321 .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1,
1322 .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL,
1323 .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN,
1324 .ctrl = OMAP24XX_GPIO_CTRL,
1325 .wkup_en = OMAP24XX_GPIO_WAKE_EN,
1326 .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0,
1327 .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1,
1328 .risingdetect = OMAP24XX_GPIO_RISINGDETECT,
1329 .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT,
1330};
1331
1332static const struct omap_gpio_reg_offs omap4_gpio_regs = {
1333 .revision = OMAP4_GPIO_REVISION,
1334 .sysconfig = OMAP4_GPIO_SYSCONFIG,
1335 .direction = OMAP4_GPIO_OE,
1336 .datain = OMAP4_GPIO_DATAIN,
1337 .dataout = OMAP4_GPIO_DATAOUT,
1338 .set_dataout = OMAP4_GPIO_SETDATAOUT,
1339 .clr_dataout = OMAP4_GPIO_CLEARDATAOUT,
1340 .irqstatus = OMAP4_GPIO_IRQSTATUS0,
1341 .irqstatus2 = OMAP4_GPIO_IRQSTATUS1,
1342 .irqstatus_raw0 = OMAP4_GPIO_IRQSTATUSRAW0,
1343 .irqstatus_raw1 = OMAP4_GPIO_IRQSTATUSRAW1,
1344 .irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1345 .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1,
1346 .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1347 .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0,
1348 .debounce = OMAP4_GPIO_DEBOUNCINGTIME,
1349 .debounce_en = OMAP4_GPIO_DEBOUNCENABLE,
1350 .ctrl = OMAP4_GPIO_CTRL,
1351 .wkup_en = OMAP4_GPIO_IRQWAKEN0,
1352 .leveldetect0 = OMAP4_GPIO_LEVELDETECT0,
1353 .leveldetect1 = OMAP4_GPIO_LEVELDETECT1,
1354 .risingdetect = OMAP4_GPIO_RISINGDETECT,
1355 .fallingdetect = OMAP4_GPIO_FALLINGDETECT,
1356};
1357
1358static const struct omap_gpio_platform_data omap2_pdata = {
1359 .regs = &omap2_gpio_regs,
1360 .bank_width = 32,
1361 .dbck_flag = false,
1362};
1363
1364static const struct omap_gpio_platform_data omap3_pdata = {
1365 .regs = &omap2_gpio_regs,
1366 .bank_width = 32,
1367 .dbck_flag = true,
1368};
1369
1370static const struct omap_gpio_platform_data omap4_pdata = {
1371 .regs = &omap4_gpio_regs,
1372 .bank_width = 32,
1373 .dbck_flag = true,
1374};
1375
1376static const struct of_device_id omap_gpio_match[] = {
1377 {
1378 .compatible = "ti,omap4-gpio",
1379 .data = &omap4_pdata,
1380 },
1381 {
1382 .compatible = "ti,omap3-gpio",
1383 .data = &omap3_pdata,
1384 },
1385 {
1386 .compatible = "ti,omap2-gpio",
1387 .data = &omap2_pdata,
1388 },
1389 { },
1390};
1391MODULE_DEVICE_TABLE(of, omap_gpio_match);
1392
1393static int omap_gpio_probe(struct platform_device *pdev)
1394{
1395 struct device *dev = &pdev->dev;
1396 struct device_node *node = dev->of_node;
1397 const struct omap_gpio_platform_data *pdata;
1398 struct gpio_bank *bank;
1399 int ret;
1400
1401 pdata = device_get_match_data(dev);
1402
1403 pdata = pdata ?: dev_get_platdata(dev);
1404 if (!pdata)
1405 return -EINVAL;
1406
1407 bank = devm_kzalloc(dev, sizeof(*bank), GFP_KERNEL);
1408 if (!bank)
1409 return -ENOMEM;
1410
1411 bank->dev = dev;
1412
1413 bank->irq = platform_get_irq(pdev, 0);
1414 if (bank->irq < 0)
1415 return bank->irq;
1416
1417 bank->chip.parent = dev;
1418 bank->chip.owner = THIS_MODULE;
1419 bank->dbck_flag = pdata->dbck_flag;
1420 bank->stride = pdata->bank_stride;
1421 bank->width = pdata->bank_width;
1422 bank->is_mpuio = pdata->is_mpuio;
1423 bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
1424 bank->regs = pdata->regs;
1425
1426 if (node) {
1427 if (!of_property_read_bool(node, "ti,gpio-always-on"))
1428 bank->loses_context = true;
1429 } else {
1430 bank->loses_context = pdata->loses_context;
1431
1432 if (bank->loses_context)
1433 bank->get_context_loss_count =
1434 pdata->get_context_loss_count;
1435 }
1436
1437 if (bank->regs->set_dataout && bank->regs->clr_dataout)
1438 bank->set_dataout = omap_set_gpio_dataout_reg;
1439 else
1440 bank->set_dataout = omap_set_gpio_dataout_mask;
1441
1442 raw_spin_lock_init(&bank->lock);
1443 raw_spin_lock_init(&bank->wa_lock);
1444
1445 /* Static mapping, never released */
1446 bank->base = devm_platform_ioremap_resource(pdev, 0);
1447 if (IS_ERR(bank->base)) {
1448 return PTR_ERR(bank->base);
1449 }
1450
1451 if (bank->dbck_flag) {
1452 bank->dbck = devm_clk_get(dev, "dbclk");
1453 if (IS_ERR(bank->dbck)) {
1454 dev_err(dev,
1455 "Could not get gpio dbck. Disable debounce\n");
1456 bank->dbck_flag = false;
1457 } else {
1458 clk_prepare(bank->dbck);
1459 }
1460 }
1461
1462 platform_set_drvdata(pdev, bank);
1463
1464 pm_runtime_enable(dev);
1465 pm_runtime_get_sync(dev);
1466
1467 if (bank->is_mpuio)
1468 omap_mpuio_init(bank);
1469
1470 omap_gpio_mod_init(bank);
1471
1472 ret = omap_gpio_chip_init(bank, dev);
1473 if (ret) {
1474 pm_runtime_put_sync(dev);
1475 pm_runtime_disable(dev);
1476 if (bank->dbck_flag)
1477 clk_unprepare(bank->dbck);
1478 return ret;
1479 }
1480
1481 omap_gpio_show_rev(bank);
1482
1483 bank->nb.notifier_call = gpio_omap_cpu_notifier;
1484 cpu_pm_register_notifier(&bank->nb);
1485
1486 pm_runtime_put(dev);
1487
1488 return 0;
1489}
1490
1491static void omap_gpio_remove(struct platform_device *pdev)
1492{
1493 struct gpio_bank *bank = platform_get_drvdata(pdev);
1494
1495 cpu_pm_unregister_notifier(&bank->nb);
1496 gpiochip_remove(&bank->chip);
1497 pm_runtime_disable(&pdev->dev);
1498 if (bank->dbck_flag)
1499 clk_unprepare(bank->dbck);
1500}
1501
1502static int __maybe_unused omap_gpio_runtime_suspend(struct device *dev)
1503{
1504 struct gpio_bank *bank = dev_get_drvdata(dev);
1505 unsigned long flags;
1506
1507 raw_spin_lock_irqsave(&bank->lock, flags);
1508 omap_gpio_idle(bank, true);
1509 bank->is_suspended = true;
1510 raw_spin_unlock_irqrestore(&bank->lock, flags);
1511
1512 return 0;
1513}
1514
1515static int __maybe_unused omap_gpio_runtime_resume(struct device *dev)
1516{
1517 struct gpio_bank *bank = dev_get_drvdata(dev);
1518 unsigned long flags;
1519
1520 raw_spin_lock_irqsave(&bank->lock, flags);
1521 omap_gpio_unidle(bank);
1522 bank->is_suspended = false;
1523 raw_spin_unlock_irqrestore(&bank->lock, flags);
1524
1525 return 0;
1526}
1527
1528static int __maybe_unused omap_gpio_suspend(struct device *dev)
1529{
1530 struct gpio_bank *bank = dev_get_drvdata(dev);
1531
1532 if (bank->is_suspended)
1533 return 0;
1534
1535 bank->needs_resume = 1;
1536
1537 return omap_gpio_runtime_suspend(dev);
1538}
1539
1540static int __maybe_unused omap_gpio_resume(struct device *dev)
1541{
1542 struct gpio_bank *bank = dev_get_drvdata(dev);
1543
1544 if (!bank->needs_resume)
1545 return 0;
1546
1547 bank->needs_resume = 0;
1548
1549 return omap_gpio_runtime_resume(dev);
1550}
1551
1552static const struct dev_pm_ops gpio_pm_ops = {
1553 SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
1554 NULL)
1555 SET_LATE_SYSTEM_SLEEP_PM_OPS(omap_gpio_suspend, omap_gpio_resume)
1556};
1557
1558static struct platform_driver omap_gpio_driver = {
1559 .probe = omap_gpio_probe,
1560 .remove_new = omap_gpio_remove,
1561 .driver = {
1562 .name = "omap_gpio",
1563 .pm = &gpio_pm_ops,
1564 .of_match_table = omap_gpio_match,
1565 },
1566};
1567
1568/*
1569 * gpio driver register needs to be done before
1570 * machine_init functions access gpio APIs.
1571 * Hence omap_gpio_drv_reg() is a postcore_initcall.
1572 */
1573static int __init omap_gpio_drv_reg(void)
1574{
1575 return platform_driver_register(&omap_gpio_driver);
1576}
1577postcore_initcall(omap_gpio_drv_reg);
1578
1579static void __exit omap_gpio_exit(void)
1580{
1581 platform_driver_unregister(&omap_gpio_driver);
1582}
1583module_exit(omap_gpio_exit);
1584
1585MODULE_DESCRIPTION("omap gpio driver");
1586MODULE_ALIAS("platform:gpio-omap");
1587MODULE_LICENSE("GPL v2");
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * Support functions for OMAP GPIO
4 *
5 * Copyright (C) 2003-2005 Nokia Corporation
6 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
7 *
8 * Copyright (C) 2009 Texas Instruments
9 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
10 */
11
12#include <linux/init.h>
13#include <linux/module.h>
14#include <linux/interrupt.h>
15#include <linux/syscore_ops.h>
16#include <linux/err.h>
17#include <linux/clk.h>
18#include <linux/io.h>
19#include <linux/cpu_pm.h>
20#include <linux/device.h>
21#include <linux/pm_runtime.h>
22#include <linux/pm.h>
23#include <linux/of.h>
24#include <linux/of_device.h>
25#include <linux/gpio/driver.h>
26#include <linux/bitops.h>
27#include <linux/platform_data/gpio-omap.h>
28
29#define OMAP4_GPIO_DEBOUNCINGTIME_MASK 0xFF
30
31struct gpio_regs {
32 u32 irqenable1;
33 u32 irqenable2;
34 u32 wake_en;
35 u32 ctrl;
36 u32 oe;
37 u32 leveldetect0;
38 u32 leveldetect1;
39 u32 risingdetect;
40 u32 fallingdetect;
41 u32 dataout;
42 u32 debounce;
43 u32 debounce_en;
44};
45
46struct gpio_bank {
47 void __iomem *base;
48 const struct omap_gpio_reg_offs *regs;
49
50 int irq;
51 u32 non_wakeup_gpios;
52 u32 enabled_non_wakeup_gpios;
53 struct gpio_regs context;
54 u32 saved_datain;
55 u32 level_mask;
56 u32 toggle_mask;
57 raw_spinlock_t lock;
58 raw_spinlock_t wa_lock;
59 struct gpio_chip chip;
60 struct clk *dbck;
61 struct notifier_block nb;
62 unsigned int is_suspended:1;
63 u32 mod_usage;
64 u32 irq_usage;
65 u32 dbck_enable_mask;
66 bool dbck_enabled;
67 bool is_mpuio;
68 bool dbck_flag;
69 bool loses_context;
70 bool context_valid;
71 int stride;
72 u32 width;
73 int context_loss_count;
74
75 void (*set_dataout)(struct gpio_bank *bank, unsigned gpio, int enable);
76 int (*get_context_loss_count)(struct device *dev);
77};
78
79#define GPIO_MOD_CTRL_BIT BIT(0)
80
81#define BANK_USED(bank) (bank->mod_usage || bank->irq_usage)
82#define LINE_USED(line, offset) (line & (BIT(offset)))
83
84static void omap_gpio_unmask_irq(struct irq_data *d);
85
86static inline struct gpio_bank *omap_irq_data_get_bank(struct irq_data *d)
87{
88 struct gpio_chip *chip = irq_data_get_irq_chip_data(d);
89 return gpiochip_get_data(chip);
90}
91
92static inline u32 omap_gpio_rmw(void __iomem *reg, u32 mask, bool set)
93{
94 u32 val = readl_relaxed(reg);
95
96 if (set)
97 val |= mask;
98 else
99 val &= ~mask;
100
101 writel_relaxed(val, reg);
102
103 return val;
104}
105
106static void omap_set_gpio_direction(struct gpio_bank *bank, int gpio,
107 int is_input)
108{
109 bank->context.oe = omap_gpio_rmw(bank->base + bank->regs->direction,
110 BIT(gpio), is_input);
111}
112
113
114/* set data out value using dedicate set/clear register */
115static void omap_set_gpio_dataout_reg(struct gpio_bank *bank, unsigned offset,
116 int enable)
117{
118 void __iomem *reg = bank->base;
119 u32 l = BIT(offset);
120
121 if (enable) {
122 reg += bank->regs->set_dataout;
123 bank->context.dataout |= l;
124 } else {
125 reg += bank->regs->clr_dataout;
126 bank->context.dataout &= ~l;
127 }
128
129 writel_relaxed(l, reg);
130}
131
132/* set data out value using mask register */
133static void omap_set_gpio_dataout_mask(struct gpio_bank *bank, unsigned offset,
134 int enable)
135{
136 bank->context.dataout = omap_gpio_rmw(bank->base + bank->regs->dataout,
137 BIT(offset), enable);
138}
139
140static inline void omap_gpio_dbck_enable(struct gpio_bank *bank)
141{
142 if (bank->dbck_enable_mask && !bank->dbck_enabled) {
143 clk_enable(bank->dbck);
144 bank->dbck_enabled = true;
145
146 writel_relaxed(bank->dbck_enable_mask,
147 bank->base + bank->regs->debounce_en);
148 }
149}
150
151static inline void omap_gpio_dbck_disable(struct gpio_bank *bank)
152{
153 if (bank->dbck_enable_mask && bank->dbck_enabled) {
154 /*
155 * Disable debounce before cutting it's clock. If debounce is
156 * enabled but the clock is not, GPIO module seems to be unable
157 * to detect events and generate interrupts at least on OMAP3.
158 */
159 writel_relaxed(0, bank->base + bank->regs->debounce_en);
160
161 clk_disable(bank->dbck);
162 bank->dbck_enabled = false;
163 }
164}
165
166/**
167 * omap2_set_gpio_debounce - low level gpio debounce time
168 * @bank: the gpio bank we're acting upon
169 * @offset: the gpio number on this @bank
170 * @debounce: debounce time to use
171 *
172 * OMAP's debounce time is in 31us steps
173 * <debounce time> = (GPIO_DEBOUNCINGTIME[7:0].DEBOUNCETIME + 1) x 31
174 * so we need to convert and round up to the closest unit.
175 *
176 * Return: 0 on success, negative error otherwise.
177 */
178static int omap2_set_gpio_debounce(struct gpio_bank *bank, unsigned offset,
179 unsigned debounce)
180{
181 u32 val;
182 u32 l;
183 bool enable = !!debounce;
184
185 if (!bank->dbck_flag)
186 return -ENOTSUPP;
187
188 if (enable) {
189 debounce = DIV_ROUND_UP(debounce, 31) - 1;
190 if ((debounce & OMAP4_GPIO_DEBOUNCINGTIME_MASK) != debounce)
191 return -EINVAL;
192 }
193
194 l = BIT(offset);
195
196 clk_enable(bank->dbck);
197 writel_relaxed(debounce, bank->base + bank->regs->debounce);
198
199 val = omap_gpio_rmw(bank->base + bank->regs->debounce_en, l, enable);
200 bank->dbck_enable_mask = val;
201
202 clk_disable(bank->dbck);
203 /*
204 * Enable debounce clock per module.
205 * This call is mandatory because in omap_gpio_request() when
206 * *_runtime_get_sync() is called, _gpio_dbck_enable() within
207 * runtime callbck fails to turn on dbck because dbck_enable_mask
208 * used within _gpio_dbck_enable() is still not initialized at
209 * that point. Therefore we have to enable dbck here.
210 */
211 omap_gpio_dbck_enable(bank);
212 if (bank->dbck_enable_mask) {
213 bank->context.debounce = debounce;
214 bank->context.debounce_en = val;
215 }
216
217 return 0;
218}
219
220/**
221 * omap_clear_gpio_debounce - clear debounce settings for a gpio
222 * @bank: the gpio bank we're acting upon
223 * @offset: the gpio number on this @bank
224 *
225 * If a gpio is using debounce, then clear the debounce enable bit and if
226 * this is the only gpio in this bank using debounce, then clear the debounce
227 * time too. The debounce clock will also be disabled when calling this function
228 * if this is the only gpio in the bank using debounce.
229 */
230static void omap_clear_gpio_debounce(struct gpio_bank *bank, unsigned offset)
231{
232 u32 gpio_bit = BIT(offset);
233
234 if (!bank->dbck_flag)
235 return;
236
237 if (!(bank->dbck_enable_mask & gpio_bit))
238 return;
239
240 bank->dbck_enable_mask &= ~gpio_bit;
241 bank->context.debounce_en &= ~gpio_bit;
242 writel_relaxed(bank->context.debounce_en,
243 bank->base + bank->regs->debounce_en);
244
245 if (!bank->dbck_enable_mask) {
246 bank->context.debounce = 0;
247 writel_relaxed(bank->context.debounce, bank->base +
248 bank->regs->debounce);
249 clk_disable(bank->dbck);
250 bank->dbck_enabled = false;
251 }
252}
253
254/*
255 * Off mode wake-up capable GPIOs in bank(s) that are in the wakeup domain.
256 * See TRM section for GPIO for "Wake-Up Generation" for the list of GPIOs
257 * in wakeup domain. If bank->non_wakeup_gpios is not configured, assume none
258 * are capable waking up the system from off mode.
259 */
260static bool omap_gpio_is_off_wakeup_capable(struct gpio_bank *bank, u32 gpio_mask)
261{
262 u32 no_wake = bank->non_wakeup_gpios;
263
264 if (no_wake)
265 return !!(~no_wake & gpio_mask);
266
267 return false;
268}
269
270static inline void omap_set_gpio_trigger(struct gpio_bank *bank, int gpio,
271 unsigned trigger)
272{
273 void __iomem *base = bank->base;
274 u32 gpio_bit = BIT(gpio);
275
276 omap_gpio_rmw(base + bank->regs->leveldetect0, gpio_bit,
277 trigger & IRQ_TYPE_LEVEL_LOW);
278 omap_gpio_rmw(base + bank->regs->leveldetect1, gpio_bit,
279 trigger & IRQ_TYPE_LEVEL_HIGH);
280
281 /*
282 * We need the edge detection enabled for to allow the GPIO block
283 * to be woken from idle state. Set the appropriate edge detection
284 * in addition to the level detection.
285 */
286 omap_gpio_rmw(base + bank->regs->risingdetect, gpio_bit,
287 trigger & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_LEVEL_HIGH));
288 omap_gpio_rmw(base + bank->regs->fallingdetect, gpio_bit,
289 trigger & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW));
290
291 bank->context.leveldetect0 =
292 readl_relaxed(bank->base + bank->regs->leveldetect0);
293 bank->context.leveldetect1 =
294 readl_relaxed(bank->base + bank->regs->leveldetect1);
295 bank->context.risingdetect =
296 readl_relaxed(bank->base + bank->regs->risingdetect);
297 bank->context.fallingdetect =
298 readl_relaxed(bank->base + bank->regs->fallingdetect);
299
300 bank->level_mask = bank->context.leveldetect0 |
301 bank->context.leveldetect1;
302
303 /* This part needs to be executed always for OMAP{34xx, 44xx} */
304 if (!bank->regs->irqctrl && !omap_gpio_is_off_wakeup_capable(bank, gpio)) {
305 /*
306 * Log the edge gpio and manually trigger the IRQ
307 * after resume if the input level changes
308 * to avoid irq lost during PER RET/OFF mode
309 * Applies for omap2 non-wakeup gpio and all omap3 gpios
310 */
311 if (trigger & IRQ_TYPE_EDGE_BOTH)
312 bank->enabled_non_wakeup_gpios |= gpio_bit;
313 else
314 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
315 }
316}
317
318/*
319 * This only applies to chips that can't do both rising and falling edge
320 * detection at once. For all other chips, this function is a noop.
321 */
322static void omap_toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
323{
324 if (IS_ENABLED(CONFIG_ARCH_OMAP1) && bank->regs->irqctrl) {
325 void __iomem *reg = bank->base + bank->regs->irqctrl;
326
327 writel_relaxed(readl_relaxed(reg) ^ BIT(gpio), reg);
328 }
329}
330
331static int omap_set_gpio_triggering(struct gpio_bank *bank, int gpio,
332 unsigned trigger)
333{
334 void __iomem *reg = bank->base;
335 u32 l = 0;
336
337 if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
338 omap_set_gpio_trigger(bank, gpio, trigger);
339 } else if (bank->regs->irqctrl) {
340 reg += bank->regs->irqctrl;
341
342 l = readl_relaxed(reg);
343 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
344 bank->toggle_mask |= BIT(gpio);
345 if (trigger & IRQ_TYPE_EDGE_RISING)
346 l |= BIT(gpio);
347 else if (trigger & IRQ_TYPE_EDGE_FALLING)
348 l &= ~(BIT(gpio));
349 else
350 return -EINVAL;
351
352 writel_relaxed(l, reg);
353 } else if (bank->regs->edgectrl1) {
354 if (gpio & 0x08)
355 reg += bank->regs->edgectrl2;
356 else
357 reg += bank->regs->edgectrl1;
358
359 gpio &= 0x07;
360 l = readl_relaxed(reg);
361 l &= ~(3 << (gpio << 1));
362 if (trigger & IRQ_TYPE_EDGE_RISING)
363 l |= 2 << (gpio << 1);
364 if (trigger & IRQ_TYPE_EDGE_FALLING)
365 l |= BIT(gpio << 1);
366 writel_relaxed(l, reg);
367 }
368 return 0;
369}
370
371static void omap_enable_gpio_module(struct gpio_bank *bank, unsigned offset)
372{
373 if (bank->regs->pinctrl) {
374 void __iomem *reg = bank->base + bank->regs->pinctrl;
375
376 /* Claim the pin for MPU */
377 writel_relaxed(readl_relaxed(reg) | (BIT(offset)), reg);
378 }
379
380 if (bank->regs->ctrl && !BANK_USED(bank)) {
381 void __iomem *reg = bank->base + bank->regs->ctrl;
382 u32 ctrl;
383
384 ctrl = readl_relaxed(reg);
385 /* Module is enabled, clocks are not gated */
386 ctrl &= ~GPIO_MOD_CTRL_BIT;
387 writel_relaxed(ctrl, reg);
388 bank->context.ctrl = ctrl;
389 }
390}
391
392static void omap_disable_gpio_module(struct gpio_bank *bank, unsigned offset)
393{
394 if (bank->regs->ctrl && !BANK_USED(bank)) {
395 void __iomem *reg = bank->base + bank->regs->ctrl;
396 u32 ctrl;
397
398 ctrl = readl_relaxed(reg);
399 /* Module is disabled, clocks are gated */
400 ctrl |= GPIO_MOD_CTRL_BIT;
401 writel_relaxed(ctrl, reg);
402 bank->context.ctrl = ctrl;
403 }
404}
405
406static int omap_gpio_is_input(struct gpio_bank *bank, unsigned offset)
407{
408 void __iomem *reg = bank->base + bank->regs->direction;
409
410 return readl_relaxed(reg) & BIT(offset);
411}
412
413static void omap_gpio_init_irq(struct gpio_bank *bank, unsigned offset)
414{
415 if (!LINE_USED(bank->mod_usage, offset)) {
416 omap_enable_gpio_module(bank, offset);
417 omap_set_gpio_direction(bank, offset, 1);
418 }
419 bank->irq_usage |= BIT(offset);
420}
421
422static int omap_gpio_irq_type(struct irq_data *d, unsigned type)
423{
424 struct gpio_bank *bank = omap_irq_data_get_bank(d);
425 int retval;
426 unsigned long flags;
427 unsigned offset = d->hwirq;
428
429 if (type & ~IRQ_TYPE_SENSE_MASK)
430 return -EINVAL;
431
432 if (!bank->regs->leveldetect0 &&
433 (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
434 return -EINVAL;
435
436 raw_spin_lock_irqsave(&bank->lock, flags);
437 retval = omap_set_gpio_triggering(bank, offset, type);
438 if (retval) {
439 raw_spin_unlock_irqrestore(&bank->lock, flags);
440 goto error;
441 }
442 omap_gpio_init_irq(bank, offset);
443 if (!omap_gpio_is_input(bank, offset)) {
444 raw_spin_unlock_irqrestore(&bank->lock, flags);
445 retval = -EINVAL;
446 goto error;
447 }
448 raw_spin_unlock_irqrestore(&bank->lock, flags);
449
450 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
451 irq_set_handler_locked(d, handle_level_irq);
452 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
453 /*
454 * Edge IRQs are already cleared/acked in irq_handler and
455 * not need to be masked, as result handle_edge_irq()
456 * logic is excessed here and may cause lose of interrupts.
457 * So just use handle_simple_irq.
458 */
459 irq_set_handler_locked(d, handle_simple_irq);
460
461 return 0;
462
463error:
464 return retval;
465}
466
467static void omap_clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
468{
469 void __iomem *reg = bank->base;
470
471 reg += bank->regs->irqstatus;
472 writel_relaxed(gpio_mask, reg);
473
474 /* Workaround for clearing DSP GPIO interrupts to allow retention */
475 if (bank->regs->irqstatus2) {
476 reg = bank->base + bank->regs->irqstatus2;
477 writel_relaxed(gpio_mask, reg);
478 }
479
480 /* Flush posted write for the irq status to avoid spurious interrupts */
481 readl_relaxed(reg);
482}
483
484static inline void omap_clear_gpio_irqstatus(struct gpio_bank *bank,
485 unsigned offset)
486{
487 omap_clear_gpio_irqbank(bank, BIT(offset));
488}
489
490static u32 omap_get_gpio_irqbank_mask(struct gpio_bank *bank)
491{
492 void __iomem *reg = bank->base;
493 u32 l;
494 u32 mask = (BIT(bank->width)) - 1;
495
496 reg += bank->regs->irqenable;
497 l = readl_relaxed(reg);
498 if (bank->regs->irqenable_inv)
499 l = ~l;
500 l &= mask;
501 return l;
502}
503
504static inline void omap_set_gpio_irqenable(struct gpio_bank *bank,
505 unsigned offset, int enable)
506{
507 void __iomem *reg = bank->base;
508 u32 gpio_mask = BIT(offset);
509
510 if (bank->regs->set_irqenable && bank->regs->clr_irqenable) {
511 if (enable) {
512 reg += bank->regs->set_irqenable;
513 bank->context.irqenable1 |= gpio_mask;
514 } else {
515 reg += bank->regs->clr_irqenable;
516 bank->context.irqenable1 &= ~gpio_mask;
517 }
518 writel_relaxed(gpio_mask, reg);
519 } else {
520 bank->context.irqenable1 =
521 omap_gpio_rmw(reg + bank->regs->irqenable, gpio_mask,
522 enable ^ bank->regs->irqenable_inv);
523 }
524
525 /*
526 * Program GPIO wakeup along with IRQ enable to satisfy OMAP4430 TRM
527 * note requiring correlation between the IRQ enable registers and
528 * the wakeup registers. In any case, we want wakeup from idle
529 * enabled for the GPIOs which support this feature.
530 */
531 if (bank->regs->wkup_en &&
532 (bank->regs->edgectrl1 || !(bank->non_wakeup_gpios & gpio_mask))) {
533 bank->context.wake_en =
534 omap_gpio_rmw(bank->base + bank->regs->wkup_en,
535 gpio_mask, enable);
536 }
537}
538
539/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
540static int omap_gpio_wake_enable(struct irq_data *d, unsigned int enable)
541{
542 struct gpio_bank *bank = omap_irq_data_get_bank(d);
543
544 return irq_set_irq_wake(bank->irq, enable);
545}
546
547/*
548 * We need to unmask the GPIO bank interrupt as soon as possible to
549 * avoid missing GPIO interrupts for other lines in the bank.
550 * Then we need to mask-read-clear-unmask the triggered GPIO lines
551 * in the bank to avoid missing nested interrupts for a GPIO line.
552 * If we wait to unmask individual GPIO lines in the bank after the
553 * line's interrupt handler has been run, we may miss some nested
554 * interrupts.
555 */
556static irqreturn_t omap_gpio_irq_handler(int irq, void *gpiobank)
557{
558 void __iomem *isr_reg = NULL;
559 u32 enabled, isr, edge;
560 unsigned int bit;
561 struct gpio_bank *bank = gpiobank;
562 unsigned long wa_lock_flags;
563 unsigned long lock_flags;
564
565 isr_reg = bank->base + bank->regs->irqstatus;
566 if (WARN_ON(!isr_reg))
567 goto exit;
568
569 if (WARN_ONCE(!pm_runtime_active(bank->chip.parent),
570 "gpio irq%i while runtime suspended?\n", irq))
571 return IRQ_NONE;
572
573 while (1) {
574 raw_spin_lock_irqsave(&bank->lock, lock_flags);
575
576 enabled = omap_get_gpio_irqbank_mask(bank);
577 isr = readl_relaxed(isr_reg) & enabled;
578
579 /*
580 * Clear edge sensitive interrupts before calling handler(s)
581 * so subsequent edge transitions are not missed while the
582 * handlers are running.
583 */
584 edge = isr & ~bank->level_mask;
585 if (edge)
586 omap_clear_gpio_irqbank(bank, edge);
587
588 raw_spin_unlock_irqrestore(&bank->lock, lock_flags);
589
590 if (!isr)
591 break;
592
593 while (isr) {
594 bit = __ffs(isr);
595 isr &= ~(BIT(bit));
596
597 raw_spin_lock_irqsave(&bank->lock, lock_flags);
598 /*
599 * Some chips can't respond to both rising and falling
600 * at the same time. If this irq was requested with
601 * both flags, we need to flip the ICR data for the IRQ
602 * to respond to the IRQ for the opposite direction.
603 * This will be indicated in the bank toggle_mask.
604 */
605 if (bank->toggle_mask & (BIT(bit)))
606 omap_toggle_gpio_edge_triggering(bank, bit);
607
608 raw_spin_unlock_irqrestore(&bank->lock, lock_flags);
609
610 raw_spin_lock_irqsave(&bank->wa_lock, wa_lock_flags);
611
612 generic_handle_irq(irq_find_mapping(bank->chip.irq.domain,
613 bit));
614
615 raw_spin_unlock_irqrestore(&bank->wa_lock,
616 wa_lock_flags);
617 }
618 }
619exit:
620 return IRQ_HANDLED;
621}
622
623static unsigned int omap_gpio_irq_startup(struct irq_data *d)
624{
625 struct gpio_bank *bank = omap_irq_data_get_bank(d);
626 unsigned long flags;
627 unsigned offset = d->hwirq;
628
629 raw_spin_lock_irqsave(&bank->lock, flags);
630
631 if (!LINE_USED(bank->mod_usage, offset))
632 omap_set_gpio_direction(bank, offset, 1);
633 omap_enable_gpio_module(bank, offset);
634 bank->irq_usage |= BIT(offset);
635
636 raw_spin_unlock_irqrestore(&bank->lock, flags);
637 omap_gpio_unmask_irq(d);
638
639 return 0;
640}
641
642static void omap_gpio_irq_shutdown(struct irq_data *d)
643{
644 struct gpio_bank *bank = omap_irq_data_get_bank(d);
645 unsigned long flags;
646 unsigned offset = d->hwirq;
647
648 raw_spin_lock_irqsave(&bank->lock, flags);
649 bank->irq_usage &= ~(BIT(offset));
650 omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
651 omap_clear_gpio_irqstatus(bank, offset);
652 omap_set_gpio_irqenable(bank, offset, 0);
653 if (!LINE_USED(bank->mod_usage, offset))
654 omap_clear_gpio_debounce(bank, offset);
655 omap_disable_gpio_module(bank, offset);
656 raw_spin_unlock_irqrestore(&bank->lock, flags);
657}
658
659static void omap_gpio_irq_bus_lock(struct irq_data *data)
660{
661 struct gpio_bank *bank = omap_irq_data_get_bank(data);
662
663 pm_runtime_get_sync(bank->chip.parent);
664}
665
666static void gpio_irq_bus_sync_unlock(struct irq_data *data)
667{
668 struct gpio_bank *bank = omap_irq_data_get_bank(data);
669
670 pm_runtime_put(bank->chip.parent);
671}
672
673static void omap_gpio_mask_irq(struct irq_data *d)
674{
675 struct gpio_bank *bank = omap_irq_data_get_bank(d);
676 unsigned offset = d->hwirq;
677 unsigned long flags;
678
679 raw_spin_lock_irqsave(&bank->lock, flags);
680 omap_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
681 omap_set_gpio_irqenable(bank, offset, 0);
682 raw_spin_unlock_irqrestore(&bank->lock, flags);
683}
684
685static void omap_gpio_unmask_irq(struct irq_data *d)
686{
687 struct gpio_bank *bank = omap_irq_data_get_bank(d);
688 unsigned offset = d->hwirq;
689 u32 trigger = irqd_get_trigger_type(d);
690 unsigned long flags;
691
692 raw_spin_lock_irqsave(&bank->lock, flags);
693 omap_set_gpio_irqenable(bank, offset, 1);
694
695 /*
696 * For level-triggered GPIOs, clearing must be done after the source
697 * is cleared, thus after the handler has run. OMAP4 needs this done
698 * after enabing the interrupt to clear the wakeup status.
699 */
700 if (bank->regs->leveldetect0 && bank->regs->wkup_en &&
701 trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW))
702 omap_clear_gpio_irqstatus(bank, offset);
703
704 if (trigger)
705 omap_set_gpio_triggering(bank, offset, trigger);
706
707 raw_spin_unlock_irqrestore(&bank->lock, flags);
708}
709
710/*---------------------------------------------------------------------*/
711
712static int omap_mpuio_suspend_noirq(struct device *dev)
713{
714 struct gpio_bank *bank = dev_get_drvdata(dev);
715 void __iomem *mask_reg = bank->base +
716 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
717 unsigned long flags;
718
719 raw_spin_lock_irqsave(&bank->lock, flags);
720 writel_relaxed(0xffff & ~bank->context.wake_en, mask_reg);
721 raw_spin_unlock_irqrestore(&bank->lock, flags);
722
723 return 0;
724}
725
726static int omap_mpuio_resume_noirq(struct device *dev)
727{
728 struct gpio_bank *bank = dev_get_drvdata(dev);
729 void __iomem *mask_reg = bank->base +
730 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
731 unsigned long flags;
732
733 raw_spin_lock_irqsave(&bank->lock, flags);
734 writel_relaxed(bank->context.wake_en, mask_reg);
735 raw_spin_unlock_irqrestore(&bank->lock, flags);
736
737 return 0;
738}
739
740static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
741 .suspend_noirq = omap_mpuio_suspend_noirq,
742 .resume_noirq = omap_mpuio_resume_noirq,
743};
744
745/* use platform_driver for this. */
746static struct platform_driver omap_mpuio_driver = {
747 .driver = {
748 .name = "mpuio",
749 .pm = &omap_mpuio_dev_pm_ops,
750 },
751};
752
753static struct platform_device omap_mpuio_device = {
754 .name = "mpuio",
755 .id = -1,
756 .dev = {
757 .driver = &omap_mpuio_driver.driver,
758 }
759 /* could list the /proc/iomem resources */
760};
761
762static inline void omap_mpuio_init(struct gpio_bank *bank)
763{
764 platform_set_drvdata(&omap_mpuio_device, bank);
765
766 if (platform_driver_register(&omap_mpuio_driver) == 0)
767 (void) platform_device_register(&omap_mpuio_device);
768}
769
770/*---------------------------------------------------------------------*/
771
772static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
773{
774 struct gpio_bank *bank = gpiochip_get_data(chip);
775 unsigned long flags;
776
777 pm_runtime_get_sync(chip->parent);
778
779 raw_spin_lock_irqsave(&bank->lock, flags);
780 omap_enable_gpio_module(bank, offset);
781 bank->mod_usage |= BIT(offset);
782 raw_spin_unlock_irqrestore(&bank->lock, flags);
783
784 return 0;
785}
786
787static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
788{
789 struct gpio_bank *bank = gpiochip_get_data(chip);
790 unsigned long flags;
791
792 raw_spin_lock_irqsave(&bank->lock, flags);
793 bank->mod_usage &= ~(BIT(offset));
794 if (!LINE_USED(bank->irq_usage, offset)) {
795 omap_set_gpio_direction(bank, offset, 1);
796 omap_clear_gpio_debounce(bank, offset);
797 }
798 omap_disable_gpio_module(bank, offset);
799 raw_spin_unlock_irqrestore(&bank->lock, flags);
800
801 pm_runtime_put(chip->parent);
802}
803
804static int omap_gpio_get_direction(struct gpio_chip *chip, unsigned offset)
805{
806 struct gpio_bank *bank = gpiochip_get_data(chip);
807
808 return !!(readl_relaxed(bank->base + bank->regs->direction) &
809 BIT(offset));
810}
811
812static int omap_gpio_input(struct gpio_chip *chip, unsigned offset)
813{
814 struct gpio_bank *bank;
815 unsigned long flags;
816
817 bank = gpiochip_get_data(chip);
818 raw_spin_lock_irqsave(&bank->lock, flags);
819 omap_set_gpio_direction(bank, offset, 1);
820 raw_spin_unlock_irqrestore(&bank->lock, flags);
821 return 0;
822}
823
824static int omap_gpio_get(struct gpio_chip *chip, unsigned offset)
825{
826 struct gpio_bank *bank = gpiochip_get_data(chip);
827 void __iomem *reg;
828
829 if (omap_gpio_is_input(bank, offset))
830 reg = bank->base + bank->regs->datain;
831 else
832 reg = bank->base + bank->regs->dataout;
833
834 return (readl_relaxed(reg) & BIT(offset)) != 0;
835}
836
837static int omap_gpio_output(struct gpio_chip *chip, unsigned offset, int value)
838{
839 struct gpio_bank *bank;
840 unsigned long flags;
841
842 bank = gpiochip_get_data(chip);
843 raw_spin_lock_irqsave(&bank->lock, flags);
844 bank->set_dataout(bank, offset, value);
845 omap_set_gpio_direction(bank, offset, 0);
846 raw_spin_unlock_irqrestore(&bank->lock, flags);
847 return 0;
848}
849
850static int omap_gpio_get_multiple(struct gpio_chip *chip, unsigned long *mask,
851 unsigned long *bits)
852{
853 struct gpio_bank *bank = gpiochip_get_data(chip);
854 void __iomem *base = bank->base;
855 u32 direction, m, val = 0;
856
857 direction = readl_relaxed(base + bank->regs->direction);
858
859 m = direction & *mask;
860 if (m)
861 val |= readl_relaxed(base + bank->regs->datain) & m;
862
863 m = ~direction & *mask;
864 if (m)
865 val |= readl_relaxed(base + bank->regs->dataout) & m;
866
867 *bits = val;
868
869 return 0;
870}
871
872static int omap_gpio_debounce(struct gpio_chip *chip, unsigned offset,
873 unsigned debounce)
874{
875 struct gpio_bank *bank;
876 unsigned long flags;
877 int ret;
878
879 bank = gpiochip_get_data(chip);
880
881 raw_spin_lock_irqsave(&bank->lock, flags);
882 ret = omap2_set_gpio_debounce(bank, offset, debounce);
883 raw_spin_unlock_irqrestore(&bank->lock, flags);
884
885 if (ret)
886 dev_info(chip->parent,
887 "Could not set line %u debounce to %u microseconds (%d)",
888 offset, debounce, ret);
889
890 return ret;
891}
892
893static int omap_gpio_set_config(struct gpio_chip *chip, unsigned offset,
894 unsigned long config)
895{
896 u32 debounce;
897
898 if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
899 return -ENOTSUPP;
900
901 debounce = pinconf_to_config_argument(config);
902 return omap_gpio_debounce(chip, offset, debounce);
903}
904
905static void omap_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
906{
907 struct gpio_bank *bank;
908 unsigned long flags;
909
910 bank = gpiochip_get_data(chip);
911 raw_spin_lock_irqsave(&bank->lock, flags);
912 bank->set_dataout(bank, offset, value);
913 raw_spin_unlock_irqrestore(&bank->lock, flags);
914}
915
916static void omap_gpio_set_multiple(struct gpio_chip *chip, unsigned long *mask,
917 unsigned long *bits)
918{
919 struct gpio_bank *bank = gpiochip_get_data(chip);
920 void __iomem *reg = bank->base + bank->regs->dataout;
921 unsigned long flags;
922 u32 l;
923
924 raw_spin_lock_irqsave(&bank->lock, flags);
925 l = (readl_relaxed(reg) & ~*mask) | (*bits & *mask);
926 writel_relaxed(l, reg);
927 bank->context.dataout = l;
928 raw_spin_unlock_irqrestore(&bank->lock, flags);
929}
930
931/*---------------------------------------------------------------------*/
932
933static void omap_gpio_show_rev(struct gpio_bank *bank)
934{
935 static bool called;
936 u32 rev;
937
938 if (called || bank->regs->revision == USHRT_MAX)
939 return;
940
941 rev = readw_relaxed(bank->base + bank->regs->revision);
942 pr_info("OMAP GPIO hardware version %d.%d\n",
943 (rev >> 4) & 0x0f, rev & 0x0f);
944
945 called = true;
946}
947
948static void omap_gpio_mod_init(struct gpio_bank *bank)
949{
950 void __iomem *base = bank->base;
951 u32 l = 0xffffffff;
952
953 if (bank->width == 16)
954 l = 0xffff;
955
956 if (bank->is_mpuio) {
957 writel_relaxed(l, bank->base + bank->regs->irqenable);
958 return;
959 }
960
961 omap_gpio_rmw(base + bank->regs->irqenable, l,
962 bank->regs->irqenable_inv);
963 omap_gpio_rmw(base + bank->regs->irqstatus, l,
964 !bank->regs->irqenable_inv);
965 if (bank->regs->debounce_en)
966 writel_relaxed(0, base + bank->regs->debounce_en);
967
968 /* Save OE default value (0xffffffff) in the context */
969 bank->context.oe = readl_relaxed(bank->base + bank->regs->direction);
970 /* Initialize interface clk ungated, module enabled */
971 if (bank->regs->ctrl)
972 writel_relaxed(0, base + bank->regs->ctrl);
973}
974
975static int omap_gpio_chip_init(struct gpio_bank *bank, struct irq_chip *irqc)
976{
977 struct gpio_irq_chip *irq;
978 static int gpio;
979 const char *label;
980 int irq_base = 0;
981 int ret;
982
983 /*
984 * REVISIT eventually switch from OMAP-specific gpio structs
985 * over to the generic ones
986 */
987 bank->chip.request = omap_gpio_request;
988 bank->chip.free = omap_gpio_free;
989 bank->chip.get_direction = omap_gpio_get_direction;
990 bank->chip.direction_input = omap_gpio_input;
991 bank->chip.get = omap_gpio_get;
992 bank->chip.get_multiple = omap_gpio_get_multiple;
993 bank->chip.direction_output = omap_gpio_output;
994 bank->chip.set_config = omap_gpio_set_config;
995 bank->chip.set = omap_gpio_set;
996 bank->chip.set_multiple = omap_gpio_set_multiple;
997 if (bank->is_mpuio) {
998 bank->chip.label = "mpuio";
999 if (bank->regs->wkup_en)
1000 bank->chip.parent = &omap_mpuio_device.dev;
1001 bank->chip.base = OMAP_MPUIO(0);
1002 } else {
1003 label = devm_kasprintf(bank->chip.parent, GFP_KERNEL, "gpio-%d-%d",
1004 gpio, gpio + bank->width - 1);
1005 if (!label)
1006 return -ENOMEM;
1007 bank->chip.label = label;
1008 bank->chip.base = gpio;
1009 }
1010 bank->chip.ngpio = bank->width;
1011
1012#ifdef CONFIG_ARCH_OMAP1
1013 /*
1014 * REVISIT: Once we have OMAP1 supporting SPARSE_IRQ, we can drop
1015 * irq_alloc_descs() since a base IRQ offset will no longer be needed.
1016 */
1017 irq_base = devm_irq_alloc_descs(bank->chip.parent,
1018 -1, 0, bank->width, 0);
1019 if (irq_base < 0) {
1020 dev_err(bank->chip.parent, "Couldn't allocate IRQ numbers\n");
1021 return -ENODEV;
1022 }
1023#endif
1024
1025 /* MPUIO is a bit different, reading IRQ status clears it */
1026 if (bank->is_mpuio && !bank->regs->wkup_en)
1027 irqc->irq_set_wake = NULL;
1028
1029 irq = &bank->chip.irq;
1030 irq->chip = irqc;
1031 irq->handler = handle_bad_irq;
1032 irq->default_type = IRQ_TYPE_NONE;
1033 irq->num_parents = 1;
1034 irq->parents = &bank->irq;
1035 irq->first = irq_base;
1036
1037 ret = gpiochip_add_data(&bank->chip, bank);
1038 if (ret) {
1039 dev_err(bank->chip.parent,
1040 "Could not register gpio chip %d\n", ret);
1041 return ret;
1042 }
1043
1044 ret = devm_request_irq(bank->chip.parent, bank->irq,
1045 omap_gpio_irq_handler,
1046 0, dev_name(bank->chip.parent), bank);
1047 if (ret)
1048 gpiochip_remove(&bank->chip);
1049
1050 if (!bank->is_mpuio)
1051 gpio += bank->width;
1052
1053 return ret;
1054}
1055
1056static void omap_gpio_init_context(struct gpio_bank *p)
1057{
1058 const struct omap_gpio_reg_offs *regs = p->regs;
1059 void __iomem *base = p->base;
1060
1061 p->context.ctrl = readl_relaxed(base + regs->ctrl);
1062 p->context.oe = readl_relaxed(base + regs->direction);
1063 p->context.wake_en = readl_relaxed(base + regs->wkup_en);
1064 p->context.leveldetect0 = readl_relaxed(base + regs->leveldetect0);
1065 p->context.leveldetect1 = readl_relaxed(base + regs->leveldetect1);
1066 p->context.risingdetect = readl_relaxed(base + regs->risingdetect);
1067 p->context.fallingdetect = readl_relaxed(base + regs->fallingdetect);
1068 p->context.irqenable1 = readl_relaxed(base + regs->irqenable);
1069 p->context.irqenable2 = readl_relaxed(base + regs->irqenable2);
1070 p->context.dataout = readl_relaxed(base + regs->dataout);
1071
1072 p->context_valid = true;
1073}
1074
1075static void omap_gpio_restore_context(struct gpio_bank *bank)
1076{
1077 const struct omap_gpio_reg_offs *regs = bank->regs;
1078 void __iomem *base = bank->base;
1079
1080 writel_relaxed(bank->context.wake_en, base + regs->wkup_en);
1081 writel_relaxed(bank->context.ctrl, base + regs->ctrl);
1082 writel_relaxed(bank->context.leveldetect0, base + regs->leveldetect0);
1083 writel_relaxed(bank->context.leveldetect1, base + regs->leveldetect1);
1084 writel_relaxed(bank->context.risingdetect, base + regs->risingdetect);
1085 writel_relaxed(bank->context.fallingdetect, base + regs->fallingdetect);
1086 writel_relaxed(bank->context.dataout, base + regs->dataout);
1087 writel_relaxed(bank->context.oe, base + regs->direction);
1088
1089 if (bank->dbck_enable_mask) {
1090 writel_relaxed(bank->context.debounce, base + regs->debounce);
1091 writel_relaxed(bank->context.debounce_en,
1092 base + regs->debounce_en);
1093 }
1094
1095 writel_relaxed(bank->context.irqenable1, base + regs->irqenable);
1096 writel_relaxed(bank->context.irqenable2, base + regs->irqenable2);
1097}
1098
1099static void omap_gpio_idle(struct gpio_bank *bank, bool may_lose_context)
1100{
1101 struct device *dev = bank->chip.parent;
1102 void __iomem *base = bank->base;
1103 u32 mask, nowake;
1104
1105 bank->saved_datain = readl_relaxed(base + bank->regs->datain);
1106
1107 if (!bank->enabled_non_wakeup_gpios)
1108 goto update_gpio_context_count;
1109
1110 /* Check for pending EDGE_FALLING, ignore EDGE_BOTH */
1111 mask = bank->enabled_non_wakeup_gpios & bank->context.fallingdetect;
1112 mask &= ~bank->context.risingdetect;
1113 bank->saved_datain |= mask;
1114
1115 /* Check for pending EDGE_RISING, ignore EDGE_BOTH */
1116 mask = bank->enabled_non_wakeup_gpios & bank->context.risingdetect;
1117 mask &= ~bank->context.fallingdetect;
1118 bank->saved_datain &= ~mask;
1119
1120 if (!may_lose_context)
1121 goto update_gpio_context_count;
1122
1123 /*
1124 * If going to OFF, remove triggering for all wkup domain
1125 * non-wakeup GPIOs. Otherwise spurious IRQs will be
1126 * generated. See OMAP2420 Errata item 1.101.
1127 */
1128 if (!bank->loses_context && bank->enabled_non_wakeup_gpios) {
1129 nowake = bank->enabled_non_wakeup_gpios;
1130 omap_gpio_rmw(base + bank->regs->fallingdetect, nowake, ~nowake);
1131 omap_gpio_rmw(base + bank->regs->risingdetect, nowake, ~nowake);
1132 }
1133
1134update_gpio_context_count:
1135 if (bank->get_context_loss_count)
1136 bank->context_loss_count =
1137 bank->get_context_loss_count(dev);
1138
1139 omap_gpio_dbck_disable(bank);
1140}
1141
1142static void omap_gpio_unidle(struct gpio_bank *bank)
1143{
1144 struct device *dev = bank->chip.parent;
1145 u32 l = 0, gen, gen0, gen1;
1146 int c;
1147
1148 /*
1149 * On the first resume during the probe, the context has not
1150 * been initialised and so initialise it now. Also initialise
1151 * the context loss count.
1152 */
1153 if (bank->loses_context && !bank->context_valid) {
1154 omap_gpio_init_context(bank);
1155
1156 if (bank->get_context_loss_count)
1157 bank->context_loss_count =
1158 bank->get_context_loss_count(dev);
1159 }
1160
1161 omap_gpio_dbck_enable(bank);
1162
1163 if (bank->loses_context) {
1164 if (!bank->get_context_loss_count) {
1165 omap_gpio_restore_context(bank);
1166 } else {
1167 c = bank->get_context_loss_count(dev);
1168 if (c != bank->context_loss_count) {
1169 omap_gpio_restore_context(bank);
1170 } else {
1171 return;
1172 }
1173 }
1174 } else {
1175 /* Restore changes done for OMAP2420 errata 1.101 */
1176 writel_relaxed(bank->context.fallingdetect,
1177 bank->base + bank->regs->fallingdetect);
1178 writel_relaxed(bank->context.risingdetect,
1179 bank->base + bank->regs->risingdetect);
1180 }
1181
1182 l = readl_relaxed(bank->base + bank->regs->datain);
1183
1184 /*
1185 * Check if any of the non-wakeup interrupt GPIOs have changed
1186 * state. If so, generate an IRQ by software. This is
1187 * horribly racy, but it's the best we can do to work around
1188 * this silicon bug.
1189 */
1190 l ^= bank->saved_datain;
1191 l &= bank->enabled_non_wakeup_gpios;
1192
1193 /*
1194 * No need to generate IRQs for the rising edge for gpio IRQs
1195 * configured with falling edge only; and vice versa.
1196 */
1197 gen0 = l & bank->context.fallingdetect;
1198 gen0 &= bank->saved_datain;
1199
1200 gen1 = l & bank->context.risingdetect;
1201 gen1 &= ~(bank->saved_datain);
1202
1203 /* FIXME: Consider GPIO IRQs with level detections properly! */
1204 gen = l & (~(bank->context.fallingdetect) &
1205 ~(bank->context.risingdetect));
1206 /* Consider all GPIO IRQs needed to be updated */
1207 gen |= gen0 | gen1;
1208
1209 if (gen) {
1210 u32 old0, old1;
1211
1212 old0 = readl_relaxed(bank->base + bank->regs->leveldetect0);
1213 old1 = readl_relaxed(bank->base + bank->regs->leveldetect1);
1214
1215 if (!bank->regs->irqstatus_raw0) {
1216 writel_relaxed(old0 | gen, bank->base +
1217 bank->regs->leveldetect0);
1218 writel_relaxed(old1 | gen, bank->base +
1219 bank->regs->leveldetect1);
1220 }
1221
1222 if (bank->regs->irqstatus_raw0) {
1223 writel_relaxed(old0 | l, bank->base +
1224 bank->regs->leveldetect0);
1225 writel_relaxed(old1 | l, bank->base +
1226 bank->regs->leveldetect1);
1227 }
1228 writel_relaxed(old0, bank->base + bank->regs->leveldetect0);
1229 writel_relaxed(old1, bank->base + bank->regs->leveldetect1);
1230 }
1231}
1232
1233static int gpio_omap_cpu_notifier(struct notifier_block *nb,
1234 unsigned long cmd, void *v)
1235{
1236 struct gpio_bank *bank;
1237 unsigned long flags;
1238
1239 bank = container_of(nb, struct gpio_bank, nb);
1240
1241 raw_spin_lock_irqsave(&bank->lock, flags);
1242 switch (cmd) {
1243 case CPU_CLUSTER_PM_ENTER:
1244 if (bank->is_suspended)
1245 break;
1246 omap_gpio_idle(bank, true);
1247 break;
1248 case CPU_CLUSTER_PM_ENTER_FAILED:
1249 case CPU_CLUSTER_PM_EXIT:
1250 if (bank->is_suspended)
1251 break;
1252 omap_gpio_unidle(bank);
1253 break;
1254 }
1255 raw_spin_unlock_irqrestore(&bank->lock, flags);
1256
1257 return NOTIFY_OK;
1258}
1259
1260static const struct omap_gpio_reg_offs omap2_gpio_regs = {
1261 .revision = OMAP24XX_GPIO_REVISION,
1262 .direction = OMAP24XX_GPIO_OE,
1263 .datain = OMAP24XX_GPIO_DATAIN,
1264 .dataout = OMAP24XX_GPIO_DATAOUT,
1265 .set_dataout = OMAP24XX_GPIO_SETDATAOUT,
1266 .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT,
1267 .irqstatus = OMAP24XX_GPIO_IRQSTATUS1,
1268 .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2,
1269 .irqenable = OMAP24XX_GPIO_IRQENABLE1,
1270 .irqenable2 = OMAP24XX_GPIO_IRQENABLE2,
1271 .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1,
1272 .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1,
1273 .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL,
1274 .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN,
1275 .ctrl = OMAP24XX_GPIO_CTRL,
1276 .wkup_en = OMAP24XX_GPIO_WAKE_EN,
1277 .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0,
1278 .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1,
1279 .risingdetect = OMAP24XX_GPIO_RISINGDETECT,
1280 .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT,
1281};
1282
1283static const struct omap_gpio_reg_offs omap4_gpio_regs = {
1284 .revision = OMAP4_GPIO_REVISION,
1285 .direction = OMAP4_GPIO_OE,
1286 .datain = OMAP4_GPIO_DATAIN,
1287 .dataout = OMAP4_GPIO_DATAOUT,
1288 .set_dataout = OMAP4_GPIO_SETDATAOUT,
1289 .clr_dataout = OMAP4_GPIO_CLEARDATAOUT,
1290 .irqstatus = OMAP4_GPIO_IRQSTATUS0,
1291 .irqstatus2 = OMAP4_GPIO_IRQSTATUS1,
1292 .irqstatus_raw0 = OMAP4_GPIO_IRQSTATUSRAW0,
1293 .irqstatus_raw1 = OMAP4_GPIO_IRQSTATUSRAW1,
1294 .irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1295 .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1,
1296 .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0,
1297 .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0,
1298 .debounce = OMAP4_GPIO_DEBOUNCINGTIME,
1299 .debounce_en = OMAP4_GPIO_DEBOUNCENABLE,
1300 .ctrl = OMAP4_GPIO_CTRL,
1301 .wkup_en = OMAP4_GPIO_IRQWAKEN0,
1302 .leveldetect0 = OMAP4_GPIO_LEVELDETECT0,
1303 .leveldetect1 = OMAP4_GPIO_LEVELDETECT1,
1304 .risingdetect = OMAP4_GPIO_RISINGDETECT,
1305 .fallingdetect = OMAP4_GPIO_FALLINGDETECT,
1306};
1307
1308static const struct omap_gpio_platform_data omap2_pdata = {
1309 .regs = &omap2_gpio_regs,
1310 .bank_width = 32,
1311 .dbck_flag = false,
1312};
1313
1314static const struct omap_gpio_platform_data omap3_pdata = {
1315 .regs = &omap2_gpio_regs,
1316 .bank_width = 32,
1317 .dbck_flag = true,
1318};
1319
1320static const struct omap_gpio_platform_data omap4_pdata = {
1321 .regs = &omap4_gpio_regs,
1322 .bank_width = 32,
1323 .dbck_flag = true,
1324};
1325
1326static const struct of_device_id omap_gpio_match[] = {
1327 {
1328 .compatible = "ti,omap4-gpio",
1329 .data = &omap4_pdata,
1330 },
1331 {
1332 .compatible = "ti,omap3-gpio",
1333 .data = &omap3_pdata,
1334 },
1335 {
1336 .compatible = "ti,omap2-gpio",
1337 .data = &omap2_pdata,
1338 },
1339 { },
1340};
1341MODULE_DEVICE_TABLE(of, omap_gpio_match);
1342
1343static int omap_gpio_probe(struct platform_device *pdev)
1344{
1345 struct device *dev = &pdev->dev;
1346 struct device_node *node = dev->of_node;
1347 const struct of_device_id *match;
1348 const struct omap_gpio_platform_data *pdata;
1349 struct gpio_bank *bank;
1350 struct irq_chip *irqc;
1351 int ret;
1352
1353 match = of_match_device(of_match_ptr(omap_gpio_match), dev);
1354
1355 pdata = match ? match->data : dev_get_platdata(dev);
1356 if (!pdata)
1357 return -EINVAL;
1358
1359 bank = devm_kzalloc(dev, sizeof(*bank), GFP_KERNEL);
1360 if (!bank)
1361 return -ENOMEM;
1362
1363 irqc = devm_kzalloc(dev, sizeof(*irqc), GFP_KERNEL);
1364 if (!irqc)
1365 return -ENOMEM;
1366
1367 irqc->irq_startup = omap_gpio_irq_startup,
1368 irqc->irq_shutdown = omap_gpio_irq_shutdown,
1369 irqc->irq_ack = dummy_irq_chip.irq_ack,
1370 irqc->irq_mask = omap_gpio_mask_irq,
1371 irqc->irq_unmask = omap_gpio_unmask_irq,
1372 irqc->irq_set_type = omap_gpio_irq_type,
1373 irqc->irq_set_wake = omap_gpio_wake_enable,
1374 irqc->irq_bus_lock = omap_gpio_irq_bus_lock,
1375 irqc->irq_bus_sync_unlock = gpio_irq_bus_sync_unlock,
1376 irqc->name = dev_name(&pdev->dev);
1377 irqc->flags = IRQCHIP_MASK_ON_SUSPEND;
1378 irqc->parent_device = dev;
1379
1380 bank->irq = platform_get_irq(pdev, 0);
1381 if (bank->irq <= 0) {
1382 if (!bank->irq)
1383 bank->irq = -ENXIO;
1384 if (bank->irq != -EPROBE_DEFER)
1385 dev_err(dev,
1386 "can't get irq resource ret=%d\n", bank->irq);
1387 return bank->irq;
1388 }
1389
1390 bank->chip.parent = dev;
1391 bank->chip.owner = THIS_MODULE;
1392 bank->dbck_flag = pdata->dbck_flag;
1393 bank->stride = pdata->bank_stride;
1394 bank->width = pdata->bank_width;
1395 bank->is_mpuio = pdata->is_mpuio;
1396 bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
1397 bank->regs = pdata->regs;
1398#ifdef CONFIG_OF_GPIO
1399 bank->chip.of_node = of_node_get(node);
1400#endif
1401
1402 if (node) {
1403 if (!of_property_read_bool(node, "ti,gpio-always-on"))
1404 bank->loses_context = true;
1405 } else {
1406 bank->loses_context = pdata->loses_context;
1407
1408 if (bank->loses_context)
1409 bank->get_context_loss_count =
1410 pdata->get_context_loss_count;
1411 }
1412
1413 if (bank->regs->set_dataout && bank->regs->clr_dataout)
1414 bank->set_dataout = omap_set_gpio_dataout_reg;
1415 else
1416 bank->set_dataout = omap_set_gpio_dataout_mask;
1417
1418 raw_spin_lock_init(&bank->lock);
1419 raw_spin_lock_init(&bank->wa_lock);
1420
1421 /* Static mapping, never released */
1422 bank->base = devm_platform_ioremap_resource(pdev, 0);
1423 if (IS_ERR(bank->base)) {
1424 return PTR_ERR(bank->base);
1425 }
1426
1427 if (bank->dbck_flag) {
1428 bank->dbck = devm_clk_get(dev, "dbclk");
1429 if (IS_ERR(bank->dbck)) {
1430 dev_err(dev,
1431 "Could not get gpio dbck. Disable debounce\n");
1432 bank->dbck_flag = false;
1433 } else {
1434 clk_prepare(bank->dbck);
1435 }
1436 }
1437
1438 platform_set_drvdata(pdev, bank);
1439
1440 pm_runtime_enable(dev);
1441 pm_runtime_get_sync(dev);
1442
1443 if (bank->is_mpuio)
1444 omap_mpuio_init(bank);
1445
1446 omap_gpio_mod_init(bank);
1447
1448 ret = omap_gpio_chip_init(bank, irqc);
1449 if (ret) {
1450 pm_runtime_put_sync(dev);
1451 pm_runtime_disable(dev);
1452 if (bank->dbck_flag)
1453 clk_unprepare(bank->dbck);
1454 return ret;
1455 }
1456
1457 omap_gpio_show_rev(bank);
1458
1459 bank->nb.notifier_call = gpio_omap_cpu_notifier;
1460 cpu_pm_register_notifier(&bank->nb);
1461
1462 pm_runtime_put(dev);
1463
1464 return 0;
1465}
1466
1467static int omap_gpio_remove(struct platform_device *pdev)
1468{
1469 struct gpio_bank *bank = platform_get_drvdata(pdev);
1470
1471 cpu_pm_unregister_notifier(&bank->nb);
1472 gpiochip_remove(&bank->chip);
1473 pm_runtime_disable(&pdev->dev);
1474 if (bank->dbck_flag)
1475 clk_unprepare(bank->dbck);
1476
1477 return 0;
1478}
1479
1480static int __maybe_unused omap_gpio_runtime_suspend(struct device *dev)
1481{
1482 struct gpio_bank *bank = dev_get_drvdata(dev);
1483 unsigned long flags;
1484
1485 raw_spin_lock_irqsave(&bank->lock, flags);
1486 omap_gpio_idle(bank, true);
1487 bank->is_suspended = true;
1488 raw_spin_unlock_irqrestore(&bank->lock, flags);
1489
1490 return 0;
1491}
1492
1493static int __maybe_unused omap_gpio_runtime_resume(struct device *dev)
1494{
1495 struct gpio_bank *bank = dev_get_drvdata(dev);
1496 unsigned long flags;
1497
1498 raw_spin_lock_irqsave(&bank->lock, flags);
1499 omap_gpio_unidle(bank);
1500 bank->is_suspended = false;
1501 raw_spin_unlock_irqrestore(&bank->lock, flags);
1502
1503 return 0;
1504}
1505
1506static const struct dev_pm_ops gpio_pm_ops = {
1507 SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
1508 NULL)
1509};
1510
1511static struct platform_driver omap_gpio_driver = {
1512 .probe = omap_gpio_probe,
1513 .remove = omap_gpio_remove,
1514 .driver = {
1515 .name = "omap_gpio",
1516 .pm = &gpio_pm_ops,
1517 .of_match_table = omap_gpio_match,
1518 },
1519};
1520
1521/*
1522 * gpio driver register needs to be done before
1523 * machine_init functions access gpio APIs.
1524 * Hence omap_gpio_drv_reg() is a postcore_initcall.
1525 */
1526static int __init omap_gpio_drv_reg(void)
1527{
1528 return platform_driver_register(&omap_gpio_driver);
1529}
1530postcore_initcall(omap_gpio_drv_reg);
1531
1532static void __exit omap_gpio_exit(void)
1533{
1534 platform_driver_unregister(&omap_gpio_driver);
1535}
1536module_exit(omap_gpio_exit);
1537
1538MODULE_DESCRIPTION("omap gpio driver");
1539MODULE_ALIAS("platform:gpio-omap");
1540MODULE_LICENSE("GPL v2");