Loading...
1/* SPDX-License-Identifier: GPL-2.0 OR MIT */
2/*
3 * Copyright 2020-2022 Advanced Micro Devices, Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 */
24
25/*--------------------MES_MAP_PROCESS (PER DEBUG VMID)--------------------*/
26
27#ifndef PM4_MES_MAP_PROCESS_PER_DEBUG_VMID_DEFINED
28#define PM4_MES_MAP_PROCESS_PER_DEBUG_VMID_DEFINED
29
30struct pm4_mes_map_process_aldebaran {
31 union {
32 union PM4_MES_TYPE_3_HEADER header; /* header */
33 uint32_t ordinal1;
34 };
35
36 union {
37 struct {
38 uint32_t pasid:16; /* 0 - 15 */
39 uint32_t single_memops:1; /* 16 */
40 uint32_t reserved1:1; /* 17 */
41 uint32_t debug_vmid:4; /* 18 - 21 */
42 uint32_t new_debug:1; /* 22 */
43 uint32_t tmz:1; /* 23 */
44 uint32_t diq_enable:1; /* 24 */
45 uint32_t process_quantum:7; /* 25 - 31 */
46 } bitfields2;
47 uint32_t ordinal2;
48 };
49
50 uint32_t vm_context_page_table_base_addr_lo32;
51
52 uint32_t vm_context_page_table_base_addr_hi32;
53
54 uint32_t sh_mem_bases;
55
56 uint32_t sh_mem_config;
57
58 uint32_t sq_shader_tba_lo;
59
60 uint32_t sq_shader_tba_hi;
61
62 uint32_t sq_shader_tma_lo;
63
64 uint32_t sq_shader_tma_hi;
65
66 uint32_t reserved6;
67
68 uint32_t gds_addr_lo;
69
70 uint32_t gds_addr_hi;
71
72 union {
73 struct {
74 uint32_t num_gws:7;
75 uint32_t sdma_enable:1;
76 uint32_t num_oac:4;
77 uint32_t gds_size_hi:4;
78 uint32_t gds_size:6;
79 uint32_t num_queues:10;
80 } bitfields14;
81 uint32_t ordinal14;
82 };
83
84 uint32_t spi_gdbg_per_vmid_cntl;
85
86 uint32_t tcp_watch_cntl[4];
87
88 uint32_t completion_signal_lo;
89
90 uint32_t completion_signal_hi;
91
92};
93
94#endif
1/*
2 * Copyright 2020 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23
24/*--------------------MES_MAP_PROCESS (PER DEBUG VMID)--------------------*/
25
26#ifndef PM4_MES_MAP_PROCESS_PER_DEBUG_VMID_DEFINED
27#define PM4_MES_MAP_PROCESS_PER_DEBUG_VMID_DEFINED
28
29struct pm4_mes_map_process_aldebaran {
30 union {
31 union PM4_MES_TYPE_3_HEADER header; /* header */
32 uint32_t ordinal1;
33 };
34
35 union {
36 struct {
37 uint32_t pasid:16; /* 0 - 15 */
38 uint32_t single_memops:1; /* 16 */
39 uint32_t reserved1:1; /* 17 */
40 uint32_t debug_vmid:4; /* 18 - 21 */
41 uint32_t new_debug:1; /* 22 */
42 uint32_t tmz:1; /* 23 */
43 uint32_t diq_enable:1; /* 24 */
44 uint32_t process_quantum:7; /* 25 - 31 */
45 } bitfields2;
46 uint32_t ordinal2;
47 };
48
49 uint32_t vm_context_page_table_base_addr_lo32;
50
51 uint32_t vm_context_page_table_base_addr_hi32;
52
53 uint32_t sh_mem_bases;
54
55 uint32_t sh_mem_config;
56
57 uint32_t sq_shader_tba_lo;
58
59 uint32_t sq_shader_tba_hi;
60
61 uint32_t sq_shader_tma_lo;
62
63 uint32_t sq_shader_tma_hi;
64
65 uint32_t reserved6;
66
67 uint32_t gds_addr_lo;
68
69 uint32_t gds_addr_hi;
70
71 union {
72 struct {
73 uint32_t num_gws:7;
74 uint32_t sdma_enable:1;
75 uint32_t num_oac:4;
76 uint32_t gds_size_hi:4;
77 uint32_t gds_size:6;
78 uint32_t num_queues:10;
79 } bitfields14;
80 uint32_t ordinal14;
81 };
82
83 uint32_t spi_gdbg_per_vmid_cntl;
84
85 uint32_t tcp_watch_cntl[4];
86
87 uint32_t completion_signal_lo;
88
89 uint32_t completion_signal_hi;
90
91};
92
93#endif