Loading...
1// SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause)
2//
3// Copyright(c) 2020 Intel Corporation. All rights reserved.
4//
5// Author: Fred Oh <fred.oh@linux.intel.com>
6//
7
8/*
9 * Hardware interface for audio DSP on IceLake.
10 */
11
12#include <linux/kernel.h>
13#include <linux/kconfig.h>
14#include <linux/export.h>
15#include <linux/bits.h>
16#include "../ipc4-priv.h"
17#include "../ops.h"
18#include "hda.h"
19#include "hda-ipc.h"
20#include "../sof-audio.h"
21
22#define ICL_DSP_HPRO_CORE_ID 3
23
24static const struct snd_sof_debugfs_map icl_dsp_debugfs[] = {
25 {"hda", HDA_DSP_HDA_BAR, 0, 0x4000, SOF_DEBUGFS_ACCESS_ALWAYS},
26 {"pp", HDA_DSP_PP_BAR, 0, 0x1000, SOF_DEBUGFS_ACCESS_ALWAYS},
27 {"dsp", HDA_DSP_BAR, 0, 0x10000, SOF_DEBUGFS_ACCESS_ALWAYS},
28};
29
30static int icl_dsp_core_stall(struct snd_sof_dev *sdev, unsigned int core_mask)
31{
32 struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
33 const struct sof_intel_dsp_desc *chip = hda->desc;
34
35 /* make sure core_mask in host managed cores */
36 core_mask &= chip->host_managed_cores_mask;
37 if (!core_mask) {
38 dev_err(sdev->dev, "error: core_mask is not in host managed cores\n");
39 return -EINVAL;
40 }
41
42 /* stall core */
43 snd_sof_dsp_update_bits_unlocked(sdev, HDA_DSP_BAR, HDA_DSP_REG_ADSPCS,
44 HDA_DSP_ADSPCS_CSTALL_MASK(core_mask),
45 HDA_DSP_ADSPCS_CSTALL_MASK(core_mask));
46
47 return 0;
48}
49
50/*
51 * post fw run operation for ICL.
52 * Core 3 will be powered up and in stall when HPRO is enabled
53 */
54static int icl_dsp_post_fw_run(struct snd_sof_dev *sdev)
55{
56 struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
57 int ret;
58
59 if (sdev->first_boot) {
60 struct sof_intel_hda_dev *hdev = sdev->pdata->hw_pdata;
61
62 ret = hda_sdw_startup(sdev);
63 if (ret < 0) {
64 dev_err(sdev->dev, "error: could not startup SoundWire links\n");
65 return ret;
66 }
67
68 /* Check if IMR boot is usable */
69 if (!sof_debug_check_flag(SOF_DBG_IGNORE_D3_PERSISTENT) &&
70 sdev->fw_ready.flags & SOF_IPC_INFO_D3_PERSISTENT)
71 hdev->imrboot_supported = true;
72 }
73
74 hda_sdw_int_enable(sdev, true);
75
76 /*
77 * The recommended HW programming sequence for ICL is to
78 * power up core 3 and keep it in stall if HPRO is enabled.
79 */
80 if (!hda->clk_config_lpro) {
81 ret = hda_dsp_enable_core(sdev, BIT(ICL_DSP_HPRO_CORE_ID));
82 if (ret < 0) {
83 dev_err(sdev->dev, "error: dsp core power up failed on core %d\n",
84 ICL_DSP_HPRO_CORE_ID);
85 return ret;
86 }
87
88 sdev->enabled_cores_mask |= BIT(ICL_DSP_HPRO_CORE_ID);
89 sdev->dsp_core_ref_count[ICL_DSP_HPRO_CORE_ID]++;
90
91 snd_sof_dsp_stall(sdev, BIT(ICL_DSP_HPRO_CORE_ID));
92 }
93
94 /* re-enable clock gating and power gating */
95 return hda_dsp_ctrl_clock_power_gating(sdev, true);
96}
97
98/* Icelake ops */
99struct snd_sof_dsp_ops sof_icl_ops;
100EXPORT_SYMBOL_NS(sof_icl_ops, SND_SOC_SOF_INTEL_HDA_COMMON);
101
102int sof_icl_ops_init(struct snd_sof_dev *sdev)
103{
104 /* common defaults */
105 memcpy(&sof_icl_ops, &sof_hda_common_ops, sizeof(struct snd_sof_dsp_ops));
106
107 /* probe/remove/shutdown */
108 sof_icl_ops.shutdown = hda_dsp_shutdown;
109
110 if (sdev->pdata->ipc_type == SOF_IPC_TYPE_3) {
111 /* doorbell */
112 sof_icl_ops.irq_thread = cnl_ipc_irq_thread;
113
114 /* ipc */
115 sof_icl_ops.send_msg = cnl_ipc_send_msg;
116
117 /* debug */
118 sof_icl_ops.ipc_dump = cnl_ipc_dump;
119
120 sof_icl_ops.set_power_state = hda_dsp_set_power_state_ipc3;
121 }
122
123 if (sdev->pdata->ipc_type == SOF_IPC_TYPE_4) {
124 struct sof_ipc4_fw_data *ipc4_data;
125
126 sdev->private = kzalloc(sizeof(*ipc4_data), GFP_KERNEL);
127 if (!sdev->private)
128 return -ENOMEM;
129
130 ipc4_data = sdev->private;
131 ipc4_data->manifest_fw_hdr_offset = SOF_MAN4_FW_HDR_OFFSET;
132
133 ipc4_data->mtrace_type = SOF_IPC4_MTRACE_INTEL_CAVS_2;
134
135 /* External library loading support */
136 ipc4_data->load_library = hda_dsp_ipc4_load_library;
137
138 /* doorbell */
139 sof_icl_ops.irq_thread = cnl_ipc4_irq_thread;
140
141 /* ipc */
142 sof_icl_ops.send_msg = cnl_ipc4_send_msg;
143
144 /* debug */
145 sof_icl_ops.ipc_dump = cnl_ipc4_dump;
146
147 sof_icl_ops.set_power_state = hda_dsp_set_power_state_ipc4;
148 }
149
150 /* debug */
151 sof_icl_ops.debug_map = icl_dsp_debugfs;
152 sof_icl_ops.debug_map_count = ARRAY_SIZE(icl_dsp_debugfs);
153
154 /* pre/post fw run */
155 sof_icl_ops.post_fw_run = icl_dsp_post_fw_run;
156
157 /* firmware run */
158 sof_icl_ops.run = hda_dsp_cl_boot_firmware_iccmax;
159 sof_icl_ops.stall = icl_dsp_core_stall;
160
161 /* dsp core get/put */
162 sof_icl_ops.core_get = hda_dsp_core_get;
163
164 /* set DAI driver ops */
165 hda_set_dai_drv_ops(sdev, &sof_icl_ops);
166
167 return 0;
168};
169EXPORT_SYMBOL_NS(sof_icl_ops_init, SND_SOC_SOF_INTEL_HDA_COMMON);
170
171const struct sof_intel_dsp_desc icl_chip_info = {
172 /* Icelake */
173 .cores_num = 4,
174 .init_core_mask = 1,
175 .host_managed_cores_mask = GENMASK(3, 0),
176 .ipc_req = CNL_DSP_REG_HIPCIDR,
177 .ipc_req_mask = CNL_DSP_REG_HIPCIDR_BUSY,
178 .ipc_ack = CNL_DSP_REG_HIPCIDA,
179 .ipc_ack_mask = CNL_DSP_REG_HIPCIDA_DONE,
180 .ipc_ctl = CNL_DSP_REG_HIPCCTL,
181 .rom_status_reg = HDA_DSP_SRAM_REG_ROM_STATUS,
182 .rom_init_timeout = 300,
183 .ssp_count = ICL_SSP_COUNT,
184 .ssp_base_offset = CNL_SSP_BASE_OFFSET,
185 .sdw_shim_base = SDW_SHIM_BASE,
186 .sdw_alh_base = SDW_ALH_BASE,
187 .d0i3_offset = SOF_HDA_VS_D0I3C,
188 .read_sdw_lcount = hda_sdw_check_lcount_common,
189 .enable_sdw_irq = hda_common_enable_sdw_irq,
190 .check_sdw_irq = hda_common_check_sdw_irq,
191 .check_sdw_wakeen_irq = hda_sdw_check_wakeen_irq_common,
192 .check_ipc_irq = hda_dsp_check_ipc_irq,
193 .cl_init = cl_dsp_init,
194 .power_down_dsp = hda_power_down_dsp,
195 .disable_interrupts = hda_dsp_disable_interrupts,
196 .hw_ip_version = SOF_INTEL_CAVS_2_0,
197};
198EXPORT_SYMBOL_NS(icl_chip_info, SND_SOC_SOF_INTEL_HDA_COMMON);
1// SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause)
2//
3// Copyright(c) 2020 Intel Corporation. All rights reserved.
4//
5// Author: Fred Oh <fred.oh@linux.intel.com>
6//
7
8/*
9 * Hardware interface for audio DSP on IceLake.
10 */
11
12#include <linux/kernel.h>
13#include <linux/kconfig.h>
14#include <linux/export.h>
15#include <linux/bits.h>
16#include "../ops.h"
17#include "hda.h"
18#include "hda-ipc.h"
19#include "../sof-audio.h"
20
21static const struct snd_sof_debugfs_map icl_dsp_debugfs[] = {
22 {"hda", HDA_DSP_HDA_BAR, 0, 0x4000, SOF_DEBUGFS_ACCESS_ALWAYS},
23 {"pp", HDA_DSP_PP_BAR, 0, 0x1000, SOF_DEBUGFS_ACCESS_ALWAYS},
24 {"dsp", HDA_DSP_BAR, 0, 0x10000, SOF_DEBUGFS_ACCESS_ALWAYS},
25};
26
27/* Icelake ops */
28const struct snd_sof_dsp_ops sof_icl_ops = {
29 /* probe/remove/shutdown */
30 .probe = hda_dsp_probe,
31 .remove = hda_dsp_remove,
32 .shutdown = hda_dsp_shutdown,
33
34 /* Register IO */
35 .write = sof_io_write,
36 .read = sof_io_read,
37 .write64 = sof_io_write64,
38 .read64 = sof_io_read64,
39
40 /* Block IO */
41 .block_read = sof_block_read,
42 .block_write = sof_block_write,
43
44 /* doorbell */
45 .irq_thread = cnl_ipc_irq_thread,
46
47 /* ipc */
48 .send_msg = cnl_ipc_send_msg,
49 .fw_ready = sof_fw_ready,
50 .get_mailbox_offset = hda_dsp_ipc_get_mailbox_offset,
51 .get_window_offset = hda_dsp_ipc_get_window_offset,
52
53 .ipc_msg_data = hda_ipc_msg_data,
54 .ipc_pcm_params = hda_ipc_pcm_params,
55
56 /* machine driver */
57 .machine_select = hda_machine_select,
58 .machine_register = sof_machine_register,
59 .machine_unregister = sof_machine_unregister,
60 .set_mach_params = hda_set_mach_params,
61
62 /* debug */
63 .debug_map = icl_dsp_debugfs,
64 .debug_map_count = ARRAY_SIZE(icl_dsp_debugfs),
65 .dbg_dump = hda_dsp_dump,
66 .ipc_dump = cnl_ipc_dump,
67
68 /* stream callbacks */
69 .pcm_open = hda_dsp_pcm_open,
70 .pcm_close = hda_dsp_pcm_close,
71 .pcm_hw_params = hda_dsp_pcm_hw_params,
72 .pcm_hw_free = hda_dsp_stream_hw_free,
73 .pcm_trigger = hda_dsp_pcm_trigger,
74 .pcm_pointer = hda_dsp_pcm_pointer,
75
76#if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA_PROBES)
77 /* probe callbacks */
78 .probe_assign = hda_probe_compr_assign,
79 .probe_free = hda_probe_compr_free,
80 .probe_set_params = hda_probe_compr_set_params,
81 .probe_trigger = hda_probe_compr_trigger,
82 .probe_pointer = hda_probe_compr_pointer,
83#endif
84
85 /* firmware loading */
86 .load_firmware = snd_sof_load_firmware_raw,
87
88 /* pre/post fw run */
89 .pre_fw_run = hda_dsp_pre_fw_run,
90 .post_fw_run = hda_dsp_post_fw_run_icl,
91
92 /* parse platform specific extended manifest */
93 .parse_platform_ext_manifest = hda_dsp_ext_man_get_cavs_config_data,
94
95 /* dsp core power up/down */
96 .core_power_up = hda_dsp_enable_core,
97 .core_power_down = hda_dsp_core_reset_power_down,
98
99 /* firmware run */
100 .run = hda_dsp_cl_boot_firmware_iccmax,
101 .stall = hda_dsp_core_stall_icl,
102
103 /* trace callback */
104 .trace_init = hda_dsp_trace_init,
105 .trace_release = hda_dsp_trace_release,
106 .trace_trigger = hda_dsp_trace_trigger,
107
108 /* DAI drivers */
109 .drv = skl_dai,
110 .num_drv = SOF_SKL_NUM_DAIS,
111
112 /* PM */
113 .suspend = hda_dsp_suspend,
114 .resume = hda_dsp_resume,
115 .runtime_suspend = hda_dsp_runtime_suspend,
116 .runtime_resume = hda_dsp_runtime_resume,
117 .runtime_idle = hda_dsp_runtime_idle,
118 .set_hw_params_upon_resume = hda_dsp_set_hw_params_upon_resume,
119 .set_power_state = hda_dsp_set_power_state,
120
121 /* ALSA HW info flags */
122 .hw_info = SNDRV_PCM_INFO_MMAP |
123 SNDRV_PCM_INFO_MMAP_VALID |
124 SNDRV_PCM_INFO_INTERLEAVED |
125 SNDRV_PCM_INFO_PAUSE |
126 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP,
127
128 .arch_ops = &sof_xtensa_arch_ops,
129};
130EXPORT_SYMBOL_NS(sof_icl_ops, SND_SOC_SOF_INTEL_HDA_COMMON);
131
132const struct sof_intel_dsp_desc icl_chip_info = {
133 /* Icelake */
134 .cores_num = 4,
135 .init_core_mask = 1,
136 .host_managed_cores_mask = GENMASK(3, 0),
137 .ipc_req = CNL_DSP_REG_HIPCIDR,
138 .ipc_req_mask = CNL_DSP_REG_HIPCIDR_BUSY,
139 .ipc_ack = CNL_DSP_REG_HIPCIDA,
140 .ipc_ack_mask = CNL_DSP_REG_HIPCIDA_DONE,
141 .ipc_ctl = CNL_DSP_REG_HIPCCTL,
142 .rom_init_timeout = 300,
143 .ssp_count = ICL_SSP_COUNT,
144 .ssp_base_offset = CNL_SSP_BASE_OFFSET,
145};
146EXPORT_SYMBOL_NS(icl_chip_info, SND_SOC_SOF_INTEL_HDA_COMMON);