Loading...
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * Special handling for DW DMA core
4 *
5 * Copyright (c) 2009, 2014 Intel Corporation.
6 */
7
8#include <linux/completion.h>
9#include <linux/dma-mapping.h>
10#include <linux/dmaengine.h>
11#include <linux/irqreturn.h>
12#include <linux/jiffies.h>
13#include <linux/module.h>
14#include <linux/pci.h>
15#include <linux/platform_data/dma-dw.h>
16#include <linux/spi/spi.h>
17#include <linux/types.h>
18
19#include "spi-dw.h"
20
21#define DW_SPI_RX_BUSY 0
22#define DW_SPI_RX_BURST_LEVEL 16
23#define DW_SPI_TX_BUSY 1
24#define DW_SPI_TX_BURST_LEVEL 16
25
26static bool dw_spi_dma_chan_filter(struct dma_chan *chan, void *param)
27{
28 struct dw_dma_slave *s = param;
29
30 if (s->dma_dev != chan->device->dev)
31 return false;
32
33 chan->private = s;
34 return true;
35}
36
37static void dw_spi_dma_maxburst_init(struct dw_spi *dws)
38{
39 struct dma_slave_caps caps;
40 u32 max_burst, def_burst;
41 int ret;
42
43 def_burst = dws->fifo_len / 2;
44
45 ret = dma_get_slave_caps(dws->rxchan, &caps);
46 if (!ret && caps.max_burst)
47 max_burst = caps.max_burst;
48 else
49 max_burst = DW_SPI_RX_BURST_LEVEL;
50
51 dws->rxburst = min(max_burst, def_burst);
52 dw_writel(dws, DW_SPI_DMARDLR, dws->rxburst - 1);
53
54 ret = dma_get_slave_caps(dws->txchan, &caps);
55 if (!ret && caps.max_burst)
56 max_burst = caps.max_burst;
57 else
58 max_burst = DW_SPI_TX_BURST_LEVEL;
59
60 /*
61 * Having a Rx DMA channel serviced with higher priority than a Tx DMA
62 * channel might not be enough to provide a well balanced DMA-based
63 * SPI transfer interface. There might still be moments when the Tx DMA
64 * channel is occasionally handled faster than the Rx DMA channel.
65 * That in its turn will eventually cause the SPI Rx FIFO overflow if
66 * SPI bus speed is high enough to fill the SPI Rx FIFO in before it's
67 * cleared by the Rx DMA channel. In order to fix the problem the Tx
68 * DMA activity is intentionally slowed down by limiting the SPI Tx
69 * FIFO depth with a value twice bigger than the Tx burst length.
70 */
71 dws->txburst = min(max_burst, def_burst);
72 dw_writel(dws, DW_SPI_DMATDLR, dws->txburst);
73}
74
75static int dw_spi_dma_caps_init(struct dw_spi *dws)
76{
77 struct dma_slave_caps tx, rx;
78 int ret;
79
80 ret = dma_get_slave_caps(dws->txchan, &tx);
81 if (ret)
82 return ret;
83
84 ret = dma_get_slave_caps(dws->rxchan, &rx);
85 if (ret)
86 return ret;
87
88 if (!(tx.directions & BIT(DMA_MEM_TO_DEV) &&
89 rx.directions & BIT(DMA_DEV_TO_MEM)))
90 return -ENXIO;
91
92 if (tx.max_sg_burst > 0 && rx.max_sg_burst > 0)
93 dws->dma_sg_burst = min(tx.max_sg_burst, rx.max_sg_burst);
94 else if (tx.max_sg_burst > 0)
95 dws->dma_sg_burst = tx.max_sg_burst;
96 else if (rx.max_sg_burst > 0)
97 dws->dma_sg_burst = rx.max_sg_burst;
98 else
99 dws->dma_sg_burst = 0;
100
101 /*
102 * Assuming both channels belong to the same DMA controller hence the
103 * peripheral side address width capabilities most likely would be
104 * the same.
105 */
106 dws->dma_addr_widths = tx.dst_addr_widths & rx.src_addr_widths;
107
108 return 0;
109}
110
111static int dw_spi_dma_init_mfld(struct device *dev, struct dw_spi *dws)
112{
113 struct dw_dma_slave dma_tx = { .dst_id = 1 }, *tx = &dma_tx;
114 struct dw_dma_slave dma_rx = { .src_id = 0 }, *rx = &dma_rx;
115 struct pci_dev *dma_dev;
116 dma_cap_mask_t mask;
117 int ret = -EBUSY;
118
119 /*
120 * Get pci device for DMA controller, currently it could only
121 * be the DMA controller of Medfield
122 */
123 dma_dev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x0827, NULL);
124 if (!dma_dev)
125 return -ENODEV;
126
127 dma_cap_zero(mask);
128 dma_cap_set(DMA_SLAVE, mask);
129
130 /* 1. Init rx channel */
131 rx->dma_dev = &dma_dev->dev;
132 dws->rxchan = dma_request_channel(mask, dw_spi_dma_chan_filter, rx);
133 if (!dws->rxchan)
134 goto err_exit;
135
136 /* 2. Init tx channel */
137 tx->dma_dev = &dma_dev->dev;
138 dws->txchan = dma_request_channel(mask, dw_spi_dma_chan_filter, tx);
139 if (!dws->txchan)
140 goto free_rxchan;
141
142 dws->host->dma_rx = dws->rxchan;
143 dws->host->dma_tx = dws->txchan;
144
145 init_completion(&dws->dma_completion);
146
147 ret = dw_spi_dma_caps_init(dws);
148 if (ret)
149 goto free_txchan;
150
151 dw_spi_dma_maxburst_init(dws);
152
153 pci_dev_put(dma_dev);
154
155 return 0;
156
157free_txchan:
158 dma_release_channel(dws->txchan);
159 dws->txchan = NULL;
160free_rxchan:
161 dma_release_channel(dws->rxchan);
162 dws->rxchan = NULL;
163err_exit:
164 pci_dev_put(dma_dev);
165 return ret;
166}
167
168static int dw_spi_dma_init_generic(struct device *dev, struct dw_spi *dws)
169{
170 int ret;
171
172 dws->rxchan = dma_request_chan(dev, "rx");
173 if (IS_ERR(dws->rxchan)) {
174 ret = PTR_ERR(dws->rxchan);
175 dws->rxchan = NULL;
176 goto err_exit;
177 }
178
179 dws->txchan = dma_request_chan(dev, "tx");
180 if (IS_ERR(dws->txchan)) {
181 ret = PTR_ERR(dws->txchan);
182 dws->txchan = NULL;
183 goto free_rxchan;
184 }
185
186 dws->host->dma_rx = dws->rxchan;
187 dws->host->dma_tx = dws->txchan;
188
189 init_completion(&dws->dma_completion);
190
191 ret = dw_spi_dma_caps_init(dws);
192 if (ret)
193 goto free_txchan;
194
195 dw_spi_dma_maxburst_init(dws);
196
197 return 0;
198
199free_txchan:
200 dma_release_channel(dws->txchan);
201 dws->txchan = NULL;
202free_rxchan:
203 dma_release_channel(dws->rxchan);
204 dws->rxchan = NULL;
205err_exit:
206 return ret;
207}
208
209static void dw_spi_dma_exit(struct dw_spi *dws)
210{
211 if (dws->txchan) {
212 dmaengine_terminate_sync(dws->txchan);
213 dma_release_channel(dws->txchan);
214 }
215
216 if (dws->rxchan) {
217 dmaengine_terminate_sync(dws->rxchan);
218 dma_release_channel(dws->rxchan);
219 }
220}
221
222static irqreturn_t dw_spi_dma_transfer_handler(struct dw_spi *dws)
223{
224 dw_spi_check_status(dws, false);
225
226 complete(&dws->dma_completion);
227
228 return IRQ_HANDLED;
229}
230
231static enum dma_slave_buswidth dw_spi_dma_convert_width(u8 n_bytes)
232{
233 switch (n_bytes) {
234 case 1:
235 return DMA_SLAVE_BUSWIDTH_1_BYTE;
236 case 2:
237 return DMA_SLAVE_BUSWIDTH_2_BYTES;
238 case 4:
239 return DMA_SLAVE_BUSWIDTH_4_BYTES;
240 default:
241 return DMA_SLAVE_BUSWIDTH_UNDEFINED;
242 }
243}
244
245static bool dw_spi_can_dma(struct spi_controller *host,
246 struct spi_device *spi, struct spi_transfer *xfer)
247{
248 struct dw_spi *dws = spi_controller_get_devdata(host);
249 enum dma_slave_buswidth dma_bus_width;
250
251 if (xfer->len <= dws->fifo_len)
252 return false;
253
254 dma_bus_width = dw_spi_dma_convert_width(dws->n_bytes);
255
256 return dws->dma_addr_widths & BIT(dma_bus_width);
257}
258
259static int dw_spi_dma_wait(struct dw_spi *dws, unsigned int len, u32 speed)
260{
261 unsigned long long ms;
262
263 ms = len * MSEC_PER_SEC * BITS_PER_BYTE;
264 do_div(ms, speed);
265 ms += ms + 200;
266
267 if (ms > UINT_MAX)
268 ms = UINT_MAX;
269
270 ms = wait_for_completion_timeout(&dws->dma_completion,
271 msecs_to_jiffies(ms));
272
273 if (ms == 0) {
274 dev_err(&dws->host->cur_msg->spi->dev,
275 "DMA transaction timed out\n");
276 return -ETIMEDOUT;
277 }
278
279 return 0;
280}
281
282static inline bool dw_spi_dma_tx_busy(struct dw_spi *dws)
283{
284 return !(dw_readl(dws, DW_SPI_SR) & DW_SPI_SR_TF_EMPT);
285}
286
287static int dw_spi_dma_wait_tx_done(struct dw_spi *dws,
288 struct spi_transfer *xfer)
289{
290 int retry = DW_SPI_WAIT_RETRIES;
291 struct spi_delay delay;
292 u32 nents;
293
294 nents = dw_readl(dws, DW_SPI_TXFLR);
295 delay.unit = SPI_DELAY_UNIT_SCK;
296 delay.value = nents * dws->n_bytes * BITS_PER_BYTE;
297
298 while (dw_spi_dma_tx_busy(dws) && retry--)
299 spi_delay_exec(&delay, xfer);
300
301 if (retry < 0) {
302 dev_err(&dws->host->dev, "Tx hanged up\n");
303 return -EIO;
304 }
305
306 return 0;
307}
308
309/*
310 * dws->dma_chan_busy is set before the dma transfer starts, callback for tx
311 * channel will clear a corresponding bit.
312 */
313static void dw_spi_dma_tx_done(void *arg)
314{
315 struct dw_spi *dws = arg;
316
317 clear_bit(DW_SPI_TX_BUSY, &dws->dma_chan_busy);
318 if (test_bit(DW_SPI_RX_BUSY, &dws->dma_chan_busy))
319 return;
320
321 complete(&dws->dma_completion);
322}
323
324static int dw_spi_dma_config_tx(struct dw_spi *dws)
325{
326 struct dma_slave_config txconf;
327
328 memset(&txconf, 0, sizeof(txconf));
329 txconf.direction = DMA_MEM_TO_DEV;
330 txconf.dst_addr = dws->dma_addr;
331 txconf.dst_maxburst = dws->txburst;
332 txconf.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
333 txconf.dst_addr_width = dw_spi_dma_convert_width(dws->n_bytes);
334 txconf.device_fc = false;
335
336 return dmaengine_slave_config(dws->txchan, &txconf);
337}
338
339static int dw_spi_dma_submit_tx(struct dw_spi *dws, struct scatterlist *sgl,
340 unsigned int nents)
341{
342 struct dma_async_tx_descriptor *txdesc;
343 dma_cookie_t cookie;
344 int ret;
345
346 txdesc = dmaengine_prep_slave_sg(dws->txchan, sgl, nents,
347 DMA_MEM_TO_DEV,
348 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
349 if (!txdesc)
350 return -ENOMEM;
351
352 txdesc->callback = dw_spi_dma_tx_done;
353 txdesc->callback_param = dws;
354
355 cookie = dmaengine_submit(txdesc);
356 ret = dma_submit_error(cookie);
357 if (ret) {
358 dmaengine_terminate_sync(dws->txchan);
359 return ret;
360 }
361
362 set_bit(DW_SPI_TX_BUSY, &dws->dma_chan_busy);
363
364 return 0;
365}
366
367static inline bool dw_spi_dma_rx_busy(struct dw_spi *dws)
368{
369 return !!(dw_readl(dws, DW_SPI_SR) & DW_SPI_SR_RF_NOT_EMPT);
370}
371
372static int dw_spi_dma_wait_rx_done(struct dw_spi *dws)
373{
374 int retry = DW_SPI_WAIT_RETRIES;
375 struct spi_delay delay;
376 unsigned long ns, us;
377 u32 nents;
378
379 /*
380 * It's unlikely that DMA engine is still doing the data fetching, but
381 * if it's let's give it some reasonable time. The timeout calculation
382 * is based on the synchronous APB/SSI reference clock rate, on a
383 * number of data entries left in the Rx FIFO, times a number of clock
384 * periods normally needed for a single APB read/write transaction
385 * without PREADY signal utilized (which is true for the DW APB SSI
386 * controller).
387 */
388 nents = dw_readl(dws, DW_SPI_RXFLR);
389 ns = 4U * NSEC_PER_SEC / dws->max_freq * nents;
390 if (ns <= NSEC_PER_USEC) {
391 delay.unit = SPI_DELAY_UNIT_NSECS;
392 delay.value = ns;
393 } else {
394 us = DIV_ROUND_UP(ns, NSEC_PER_USEC);
395 delay.unit = SPI_DELAY_UNIT_USECS;
396 delay.value = clamp_val(us, 0, USHRT_MAX);
397 }
398
399 while (dw_spi_dma_rx_busy(dws) && retry--)
400 spi_delay_exec(&delay, NULL);
401
402 if (retry < 0) {
403 dev_err(&dws->host->dev, "Rx hanged up\n");
404 return -EIO;
405 }
406
407 return 0;
408}
409
410/*
411 * dws->dma_chan_busy is set before the dma transfer starts, callback for rx
412 * channel will clear a corresponding bit.
413 */
414static void dw_spi_dma_rx_done(void *arg)
415{
416 struct dw_spi *dws = arg;
417
418 clear_bit(DW_SPI_RX_BUSY, &dws->dma_chan_busy);
419 if (test_bit(DW_SPI_TX_BUSY, &dws->dma_chan_busy))
420 return;
421
422 complete(&dws->dma_completion);
423}
424
425static int dw_spi_dma_config_rx(struct dw_spi *dws)
426{
427 struct dma_slave_config rxconf;
428
429 memset(&rxconf, 0, sizeof(rxconf));
430 rxconf.direction = DMA_DEV_TO_MEM;
431 rxconf.src_addr = dws->dma_addr;
432 rxconf.src_maxburst = dws->rxburst;
433 rxconf.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
434 rxconf.src_addr_width = dw_spi_dma_convert_width(dws->n_bytes);
435 rxconf.device_fc = false;
436
437 return dmaengine_slave_config(dws->rxchan, &rxconf);
438}
439
440static int dw_spi_dma_submit_rx(struct dw_spi *dws, struct scatterlist *sgl,
441 unsigned int nents)
442{
443 struct dma_async_tx_descriptor *rxdesc;
444 dma_cookie_t cookie;
445 int ret;
446
447 rxdesc = dmaengine_prep_slave_sg(dws->rxchan, sgl, nents,
448 DMA_DEV_TO_MEM,
449 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
450 if (!rxdesc)
451 return -ENOMEM;
452
453 rxdesc->callback = dw_spi_dma_rx_done;
454 rxdesc->callback_param = dws;
455
456 cookie = dmaengine_submit(rxdesc);
457 ret = dma_submit_error(cookie);
458 if (ret) {
459 dmaengine_terminate_sync(dws->rxchan);
460 return ret;
461 }
462
463 set_bit(DW_SPI_RX_BUSY, &dws->dma_chan_busy);
464
465 return 0;
466}
467
468static int dw_spi_dma_setup(struct dw_spi *dws, struct spi_transfer *xfer)
469{
470 u16 imr, dma_ctrl;
471 int ret;
472
473 if (!xfer->tx_buf)
474 return -EINVAL;
475
476 /* Setup DMA channels */
477 ret = dw_spi_dma_config_tx(dws);
478 if (ret)
479 return ret;
480
481 if (xfer->rx_buf) {
482 ret = dw_spi_dma_config_rx(dws);
483 if (ret)
484 return ret;
485 }
486
487 /* Set the DMA handshaking interface */
488 dma_ctrl = DW_SPI_DMACR_TDMAE;
489 if (xfer->rx_buf)
490 dma_ctrl |= DW_SPI_DMACR_RDMAE;
491 dw_writel(dws, DW_SPI_DMACR, dma_ctrl);
492
493 /* Set the interrupt mask */
494 imr = DW_SPI_INT_TXOI;
495 if (xfer->rx_buf)
496 imr |= DW_SPI_INT_RXUI | DW_SPI_INT_RXOI;
497 dw_spi_umask_intr(dws, imr);
498
499 reinit_completion(&dws->dma_completion);
500
501 dws->transfer_handler = dw_spi_dma_transfer_handler;
502
503 return 0;
504}
505
506static int dw_spi_dma_transfer_all(struct dw_spi *dws,
507 struct spi_transfer *xfer)
508{
509 int ret;
510
511 /* Submit the DMA Tx transfer */
512 ret = dw_spi_dma_submit_tx(dws, xfer->tx_sg.sgl, xfer->tx_sg.nents);
513 if (ret)
514 goto err_clear_dmac;
515
516 /* Submit the DMA Rx transfer if required */
517 if (xfer->rx_buf) {
518 ret = dw_spi_dma_submit_rx(dws, xfer->rx_sg.sgl,
519 xfer->rx_sg.nents);
520 if (ret)
521 goto err_clear_dmac;
522
523 /* rx must be started before tx due to spi instinct */
524 dma_async_issue_pending(dws->rxchan);
525 }
526
527 dma_async_issue_pending(dws->txchan);
528
529 ret = dw_spi_dma_wait(dws, xfer->len, xfer->effective_speed_hz);
530
531err_clear_dmac:
532 dw_writel(dws, DW_SPI_DMACR, 0);
533
534 return ret;
535}
536
537/*
538 * In case if at least one of the requested DMA channels doesn't support the
539 * hardware accelerated SG list entries traverse, the DMA driver will most
540 * likely work that around by performing the IRQ-based SG list entries
541 * resubmission. That might and will cause a problem if the DMA Tx channel is
542 * recharged and re-executed before the Rx DMA channel. Due to
543 * non-deterministic IRQ-handler execution latency the DMA Tx channel will
544 * start pushing data to the SPI bus before the Rx DMA channel is even
545 * reinitialized with the next inbound SG list entry. By doing so the DMA Tx
546 * channel will implicitly start filling the DW APB SSI Rx FIFO up, which while
547 * the DMA Rx channel being recharged and re-executed will eventually be
548 * overflown.
549 *
550 * In order to solve the problem we have to feed the DMA engine with SG list
551 * entries one-by-one. It shall keep the DW APB SSI Tx and Rx FIFOs
552 * synchronized and prevent the Rx FIFO overflow. Since in general the tx_sg
553 * and rx_sg lists may have different number of entries of different lengths
554 * (though total length should match) let's virtually split the SG-lists to the
555 * set of DMA transfers, which length is a minimum of the ordered SG-entries
556 * lengths. An ASCII-sketch of the implemented algo is following:
557 * xfer->len
558 * |___________|
559 * tx_sg list: |___|____|__|
560 * rx_sg list: |_|____|____|
561 * DMA transfers: |_|_|__|_|__|
562 *
563 * Note in order to have this workaround solving the denoted problem the DMA
564 * engine driver should properly initialize the max_sg_burst capability and set
565 * the DMA device max segment size parameter with maximum data block size the
566 * DMA engine supports.
567 */
568
569static int dw_spi_dma_transfer_one(struct dw_spi *dws,
570 struct spi_transfer *xfer)
571{
572 struct scatterlist *tx_sg = NULL, *rx_sg = NULL, tx_tmp, rx_tmp;
573 unsigned int tx_len = 0, rx_len = 0;
574 unsigned int base, len;
575 int ret;
576
577 sg_init_table(&tx_tmp, 1);
578 sg_init_table(&rx_tmp, 1);
579
580 for (base = 0, len = 0; base < xfer->len; base += len) {
581 /* Fetch next Tx DMA data chunk */
582 if (!tx_len) {
583 tx_sg = !tx_sg ? &xfer->tx_sg.sgl[0] : sg_next(tx_sg);
584 sg_dma_address(&tx_tmp) = sg_dma_address(tx_sg);
585 tx_len = sg_dma_len(tx_sg);
586 }
587
588 /* Fetch next Rx DMA data chunk */
589 if (!rx_len) {
590 rx_sg = !rx_sg ? &xfer->rx_sg.sgl[0] : sg_next(rx_sg);
591 sg_dma_address(&rx_tmp) = sg_dma_address(rx_sg);
592 rx_len = sg_dma_len(rx_sg);
593 }
594
595 len = min(tx_len, rx_len);
596
597 sg_dma_len(&tx_tmp) = len;
598 sg_dma_len(&rx_tmp) = len;
599
600 /* Submit DMA Tx transfer */
601 ret = dw_spi_dma_submit_tx(dws, &tx_tmp, 1);
602 if (ret)
603 break;
604
605 /* Submit DMA Rx transfer */
606 ret = dw_spi_dma_submit_rx(dws, &rx_tmp, 1);
607 if (ret)
608 break;
609
610 /* Rx must be started before Tx due to SPI instinct */
611 dma_async_issue_pending(dws->rxchan);
612
613 dma_async_issue_pending(dws->txchan);
614
615 /*
616 * Here we only need to wait for the DMA transfer to be
617 * finished since SPI controller is kept enabled during the
618 * procedure this loop implements and there is no risk to lose
619 * data left in the Tx/Rx FIFOs.
620 */
621 ret = dw_spi_dma_wait(dws, len, xfer->effective_speed_hz);
622 if (ret)
623 break;
624
625 reinit_completion(&dws->dma_completion);
626
627 sg_dma_address(&tx_tmp) += len;
628 sg_dma_address(&rx_tmp) += len;
629 tx_len -= len;
630 rx_len -= len;
631 }
632
633 dw_writel(dws, DW_SPI_DMACR, 0);
634
635 return ret;
636}
637
638static int dw_spi_dma_transfer(struct dw_spi *dws, struct spi_transfer *xfer)
639{
640 unsigned int nents;
641 int ret;
642
643 nents = max(xfer->tx_sg.nents, xfer->rx_sg.nents);
644
645 /*
646 * Execute normal DMA-based transfer (which submits the Rx and Tx SG
647 * lists directly to the DMA engine at once) if either full hardware
648 * accelerated SG list traverse is supported by both channels, or the
649 * Tx-only SPI transfer is requested, or the DMA engine is capable to
650 * handle both SG lists on hardware accelerated basis.
651 */
652 if (!dws->dma_sg_burst || !xfer->rx_buf || nents <= dws->dma_sg_burst)
653 ret = dw_spi_dma_transfer_all(dws, xfer);
654 else
655 ret = dw_spi_dma_transfer_one(dws, xfer);
656 if (ret)
657 return ret;
658
659 if (dws->host->cur_msg->status == -EINPROGRESS) {
660 ret = dw_spi_dma_wait_tx_done(dws, xfer);
661 if (ret)
662 return ret;
663 }
664
665 if (xfer->rx_buf && dws->host->cur_msg->status == -EINPROGRESS)
666 ret = dw_spi_dma_wait_rx_done(dws);
667
668 return ret;
669}
670
671static void dw_spi_dma_stop(struct dw_spi *dws)
672{
673 if (test_bit(DW_SPI_TX_BUSY, &dws->dma_chan_busy)) {
674 dmaengine_terminate_sync(dws->txchan);
675 clear_bit(DW_SPI_TX_BUSY, &dws->dma_chan_busy);
676 }
677 if (test_bit(DW_SPI_RX_BUSY, &dws->dma_chan_busy)) {
678 dmaengine_terminate_sync(dws->rxchan);
679 clear_bit(DW_SPI_RX_BUSY, &dws->dma_chan_busy);
680 }
681}
682
683static const struct dw_spi_dma_ops dw_spi_dma_mfld_ops = {
684 .dma_init = dw_spi_dma_init_mfld,
685 .dma_exit = dw_spi_dma_exit,
686 .dma_setup = dw_spi_dma_setup,
687 .can_dma = dw_spi_can_dma,
688 .dma_transfer = dw_spi_dma_transfer,
689 .dma_stop = dw_spi_dma_stop,
690};
691
692void dw_spi_dma_setup_mfld(struct dw_spi *dws)
693{
694 dws->dma_ops = &dw_spi_dma_mfld_ops;
695}
696EXPORT_SYMBOL_NS_GPL(dw_spi_dma_setup_mfld, SPI_DW_CORE);
697
698static const struct dw_spi_dma_ops dw_spi_dma_generic_ops = {
699 .dma_init = dw_spi_dma_init_generic,
700 .dma_exit = dw_spi_dma_exit,
701 .dma_setup = dw_spi_dma_setup,
702 .can_dma = dw_spi_can_dma,
703 .dma_transfer = dw_spi_dma_transfer,
704 .dma_stop = dw_spi_dma_stop,
705};
706
707void dw_spi_dma_setup_generic(struct dw_spi *dws)
708{
709 dws->dma_ops = &dw_spi_dma_generic_ops;
710}
711EXPORT_SYMBOL_NS_GPL(dw_spi_dma_setup_generic, SPI_DW_CORE);
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * Special handling for DW DMA core
4 *
5 * Copyright (c) 2009, 2014 Intel Corporation.
6 */
7
8#include <linux/completion.h>
9#include <linux/dma-mapping.h>
10#include <linux/dmaengine.h>
11#include <linux/irqreturn.h>
12#include <linux/jiffies.h>
13#include <linux/pci.h>
14#include <linux/platform_data/dma-dw.h>
15#include <linux/spi/spi.h>
16#include <linux/types.h>
17
18#include "spi-dw.h"
19
20#define RX_BUSY 0
21#define RX_BURST_LEVEL 16
22#define TX_BUSY 1
23#define TX_BURST_LEVEL 16
24
25static bool dw_spi_dma_chan_filter(struct dma_chan *chan, void *param)
26{
27 struct dw_dma_slave *s = param;
28
29 if (s->dma_dev != chan->device->dev)
30 return false;
31
32 chan->private = s;
33 return true;
34}
35
36static void dw_spi_dma_maxburst_init(struct dw_spi *dws)
37{
38 struct dma_slave_caps caps;
39 u32 max_burst, def_burst;
40 int ret;
41
42 def_burst = dws->fifo_len / 2;
43
44 ret = dma_get_slave_caps(dws->rxchan, &caps);
45 if (!ret && caps.max_burst)
46 max_burst = caps.max_burst;
47 else
48 max_burst = RX_BURST_LEVEL;
49
50 dws->rxburst = min(max_burst, def_burst);
51 dw_writel(dws, DW_SPI_DMARDLR, dws->rxburst - 1);
52
53 ret = dma_get_slave_caps(dws->txchan, &caps);
54 if (!ret && caps.max_burst)
55 max_burst = caps.max_burst;
56 else
57 max_burst = TX_BURST_LEVEL;
58
59 /*
60 * Having a Rx DMA channel serviced with higher priority than a Tx DMA
61 * channel might not be enough to provide a well balanced DMA-based
62 * SPI transfer interface. There might still be moments when the Tx DMA
63 * channel is occasionally handled faster than the Rx DMA channel.
64 * That in its turn will eventually cause the SPI Rx FIFO overflow if
65 * SPI bus speed is high enough to fill the SPI Rx FIFO in before it's
66 * cleared by the Rx DMA channel. In order to fix the problem the Tx
67 * DMA activity is intentionally slowed down by limiting the SPI Tx
68 * FIFO depth with a value twice bigger than the Tx burst length.
69 */
70 dws->txburst = min(max_burst, def_burst);
71 dw_writel(dws, DW_SPI_DMATDLR, dws->txburst);
72}
73
74static void dw_spi_dma_sg_burst_init(struct dw_spi *dws)
75{
76 struct dma_slave_caps tx = {0}, rx = {0};
77
78 dma_get_slave_caps(dws->txchan, &tx);
79 dma_get_slave_caps(dws->rxchan, &rx);
80
81 if (tx.max_sg_burst > 0 && rx.max_sg_burst > 0)
82 dws->dma_sg_burst = min(tx.max_sg_burst, rx.max_sg_burst);
83 else if (tx.max_sg_burst > 0)
84 dws->dma_sg_burst = tx.max_sg_burst;
85 else if (rx.max_sg_burst > 0)
86 dws->dma_sg_burst = rx.max_sg_burst;
87 else
88 dws->dma_sg_burst = 0;
89}
90
91static int dw_spi_dma_init_mfld(struct device *dev, struct dw_spi *dws)
92{
93 struct dw_dma_slave dma_tx = { .dst_id = 1 }, *tx = &dma_tx;
94 struct dw_dma_slave dma_rx = { .src_id = 0 }, *rx = &dma_rx;
95 struct pci_dev *dma_dev;
96 dma_cap_mask_t mask;
97
98 /*
99 * Get pci device for DMA controller, currently it could only
100 * be the DMA controller of Medfield
101 */
102 dma_dev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x0827, NULL);
103 if (!dma_dev)
104 return -ENODEV;
105
106 dma_cap_zero(mask);
107 dma_cap_set(DMA_SLAVE, mask);
108
109 /* 1. Init rx channel */
110 rx->dma_dev = &dma_dev->dev;
111 dws->rxchan = dma_request_channel(mask, dw_spi_dma_chan_filter, rx);
112 if (!dws->rxchan)
113 goto err_exit;
114
115 /* 2. Init tx channel */
116 tx->dma_dev = &dma_dev->dev;
117 dws->txchan = dma_request_channel(mask, dw_spi_dma_chan_filter, tx);
118 if (!dws->txchan)
119 goto free_rxchan;
120
121 dws->master->dma_rx = dws->rxchan;
122 dws->master->dma_tx = dws->txchan;
123
124 init_completion(&dws->dma_completion);
125
126 dw_spi_dma_maxburst_init(dws);
127
128 dw_spi_dma_sg_burst_init(dws);
129
130 return 0;
131
132free_rxchan:
133 dma_release_channel(dws->rxchan);
134 dws->rxchan = NULL;
135err_exit:
136 return -EBUSY;
137}
138
139static int dw_spi_dma_init_generic(struct device *dev, struct dw_spi *dws)
140{
141 dws->rxchan = dma_request_slave_channel(dev, "rx");
142 if (!dws->rxchan)
143 return -ENODEV;
144
145 dws->txchan = dma_request_slave_channel(dev, "tx");
146 if (!dws->txchan) {
147 dma_release_channel(dws->rxchan);
148 dws->rxchan = NULL;
149 return -ENODEV;
150 }
151
152 dws->master->dma_rx = dws->rxchan;
153 dws->master->dma_tx = dws->txchan;
154
155 init_completion(&dws->dma_completion);
156
157 dw_spi_dma_maxburst_init(dws);
158
159 dw_spi_dma_sg_burst_init(dws);
160
161 return 0;
162}
163
164static void dw_spi_dma_exit(struct dw_spi *dws)
165{
166 if (dws->txchan) {
167 dmaengine_terminate_sync(dws->txchan);
168 dma_release_channel(dws->txchan);
169 }
170
171 if (dws->rxchan) {
172 dmaengine_terminate_sync(dws->rxchan);
173 dma_release_channel(dws->rxchan);
174 }
175}
176
177static irqreturn_t dw_spi_dma_transfer_handler(struct dw_spi *dws)
178{
179 dw_spi_check_status(dws, false);
180
181 complete(&dws->dma_completion);
182
183 return IRQ_HANDLED;
184}
185
186static bool dw_spi_can_dma(struct spi_controller *master,
187 struct spi_device *spi, struct spi_transfer *xfer)
188{
189 struct dw_spi *dws = spi_controller_get_devdata(master);
190
191 return xfer->len > dws->fifo_len;
192}
193
194static enum dma_slave_buswidth dw_spi_dma_convert_width(u8 n_bytes)
195{
196 if (n_bytes == 1)
197 return DMA_SLAVE_BUSWIDTH_1_BYTE;
198 else if (n_bytes == 2)
199 return DMA_SLAVE_BUSWIDTH_2_BYTES;
200
201 return DMA_SLAVE_BUSWIDTH_UNDEFINED;
202}
203
204static int dw_spi_dma_wait(struct dw_spi *dws, unsigned int len, u32 speed)
205{
206 unsigned long long ms;
207
208 ms = len * MSEC_PER_SEC * BITS_PER_BYTE;
209 do_div(ms, speed);
210 ms += ms + 200;
211
212 if (ms > UINT_MAX)
213 ms = UINT_MAX;
214
215 ms = wait_for_completion_timeout(&dws->dma_completion,
216 msecs_to_jiffies(ms));
217
218 if (ms == 0) {
219 dev_err(&dws->master->cur_msg->spi->dev,
220 "DMA transaction timed out\n");
221 return -ETIMEDOUT;
222 }
223
224 return 0;
225}
226
227static inline bool dw_spi_dma_tx_busy(struct dw_spi *dws)
228{
229 return !(dw_readl(dws, DW_SPI_SR) & SR_TF_EMPT);
230}
231
232static int dw_spi_dma_wait_tx_done(struct dw_spi *dws,
233 struct spi_transfer *xfer)
234{
235 int retry = SPI_WAIT_RETRIES;
236 struct spi_delay delay;
237 u32 nents;
238
239 nents = dw_readl(dws, DW_SPI_TXFLR);
240 delay.unit = SPI_DELAY_UNIT_SCK;
241 delay.value = nents * dws->n_bytes * BITS_PER_BYTE;
242
243 while (dw_spi_dma_tx_busy(dws) && retry--)
244 spi_delay_exec(&delay, xfer);
245
246 if (retry < 0) {
247 dev_err(&dws->master->dev, "Tx hanged up\n");
248 return -EIO;
249 }
250
251 return 0;
252}
253
254/*
255 * dws->dma_chan_busy is set before the dma transfer starts, callback for tx
256 * channel will clear a corresponding bit.
257 */
258static void dw_spi_dma_tx_done(void *arg)
259{
260 struct dw_spi *dws = arg;
261
262 clear_bit(TX_BUSY, &dws->dma_chan_busy);
263 if (test_bit(RX_BUSY, &dws->dma_chan_busy))
264 return;
265
266 complete(&dws->dma_completion);
267}
268
269static int dw_spi_dma_config_tx(struct dw_spi *dws)
270{
271 struct dma_slave_config txconf;
272
273 memset(&txconf, 0, sizeof(txconf));
274 txconf.direction = DMA_MEM_TO_DEV;
275 txconf.dst_addr = dws->dma_addr;
276 txconf.dst_maxburst = dws->txburst;
277 txconf.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
278 txconf.dst_addr_width = dw_spi_dma_convert_width(dws->n_bytes);
279 txconf.device_fc = false;
280
281 return dmaengine_slave_config(dws->txchan, &txconf);
282}
283
284static int dw_spi_dma_submit_tx(struct dw_spi *dws, struct scatterlist *sgl,
285 unsigned int nents)
286{
287 struct dma_async_tx_descriptor *txdesc;
288 dma_cookie_t cookie;
289 int ret;
290
291 txdesc = dmaengine_prep_slave_sg(dws->txchan, sgl, nents,
292 DMA_MEM_TO_DEV,
293 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
294 if (!txdesc)
295 return -ENOMEM;
296
297 txdesc->callback = dw_spi_dma_tx_done;
298 txdesc->callback_param = dws;
299
300 cookie = dmaengine_submit(txdesc);
301 ret = dma_submit_error(cookie);
302 if (ret) {
303 dmaengine_terminate_sync(dws->txchan);
304 return ret;
305 }
306
307 set_bit(TX_BUSY, &dws->dma_chan_busy);
308
309 return 0;
310}
311
312static inline bool dw_spi_dma_rx_busy(struct dw_spi *dws)
313{
314 return !!(dw_readl(dws, DW_SPI_SR) & SR_RF_NOT_EMPT);
315}
316
317static int dw_spi_dma_wait_rx_done(struct dw_spi *dws)
318{
319 int retry = SPI_WAIT_RETRIES;
320 struct spi_delay delay;
321 unsigned long ns, us;
322 u32 nents;
323
324 /*
325 * It's unlikely that DMA engine is still doing the data fetching, but
326 * if it's let's give it some reasonable time. The timeout calculation
327 * is based on the synchronous APB/SSI reference clock rate, on a
328 * number of data entries left in the Rx FIFO, times a number of clock
329 * periods normally needed for a single APB read/write transaction
330 * without PREADY signal utilized (which is true for the DW APB SSI
331 * controller).
332 */
333 nents = dw_readl(dws, DW_SPI_RXFLR);
334 ns = 4U * NSEC_PER_SEC / dws->max_freq * nents;
335 if (ns <= NSEC_PER_USEC) {
336 delay.unit = SPI_DELAY_UNIT_NSECS;
337 delay.value = ns;
338 } else {
339 us = DIV_ROUND_UP(ns, NSEC_PER_USEC);
340 delay.unit = SPI_DELAY_UNIT_USECS;
341 delay.value = clamp_val(us, 0, USHRT_MAX);
342 }
343
344 while (dw_spi_dma_rx_busy(dws) && retry--)
345 spi_delay_exec(&delay, NULL);
346
347 if (retry < 0) {
348 dev_err(&dws->master->dev, "Rx hanged up\n");
349 return -EIO;
350 }
351
352 return 0;
353}
354
355/*
356 * dws->dma_chan_busy is set before the dma transfer starts, callback for rx
357 * channel will clear a corresponding bit.
358 */
359static void dw_spi_dma_rx_done(void *arg)
360{
361 struct dw_spi *dws = arg;
362
363 clear_bit(RX_BUSY, &dws->dma_chan_busy);
364 if (test_bit(TX_BUSY, &dws->dma_chan_busy))
365 return;
366
367 complete(&dws->dma_completion);
368}
369
370static int dw_spi_dma_config_rx(struct dw_spi *dws)
371{
372 struct dma_slave_config rxconf;
373
374 memset(&rxconf, 0, sizeof(rxconf));
375 rxconf.direction = DMA_DEV_TO_MEM;
376 rxconf.src_addr = dws->dma_addr;
377 rxconf.src_maxburst = dws->rxburst;
378 rxconf.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
379 rxconf.src_addr_width = dw_spi_dma_convert_width(dws->n_bytes);
380 rxconf.device_fc = false;
381
382 return dmaengine_slave_config(dws->rxchan, &rxconf);
383}
384
385static int dw_spi_dma_submit_rx(struct dw_spi *dws, struct scatterlist *sgl,
386 unsigned int nents)
387{
388 struct dma_async_tx_descriptor *rxdesc;
389 dma_cookie_t cookie;
390 int ret;
391
392 rxdesc = dmaengine_prep_slave_sg(dws->rxchan, sgl, nents,
393 DMA_DEV_TO_MEM,
394 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
395 if (!rxdesc)
396 return -ENOMEM;
397
398 rxdesc->callback = dw_spi_dma_rx_done;
399 rxdesc->callback_param = dws;
400
401 cookie = dmaengine_submit(rxdesc);
402 ret = dma_submit_error(cookie);
403 if (ret) {
404 dmaengine_terminate_sync(dws->rxchan);
405 return ret;
406 }
407
408 set_bit(RX_BUSY, &dws->dma_chan_busy);
409
410 return 0;
411}
412
413static int dw_spi_dma_setup(struct dw_spi *dws, struct spi_transfer *xfer)
414{
415 u16 imr, dma_ctrl;
416 int ret;
417
418 if (!xfer->tx_buf)
419 return -EINVAL;
420
421 /* Setup DMA channels */
422 ret = dw_spi_dma_config_tx(dws);
423 if (ret)
424 return ret;
425
426 if (xfer->rx_buf) {
427 ret = dw_spi_dma_config_rx(dws);
428 if (ret)
429 return ret;
430 }
431
432 /* Set the DMA handshaking interface */
433 dma_ctrl = SPI_DMA_TDMAE;
434 if (xfer->rx_buf)
435 dma_ctrl |= SPI_DMA_RDMAE;
436 dw_writel(dws, DW_SPI_DMACR, dma_ctrl);
437
438 /* Set the interrupt mask */
439 imr = SPI_INT_TXOI;
440 if (xfer->rx_buf)
441 imr |= SPI_INT_RXUI | SPI_INT_RXOI;
442 spi_umask_intr(dws, imr);
443
444 reinit_completion(&dws->dma_completion);
445
446 dws->transfer_handler = dw_spi_dma_transfer_handler;
447
448 return 0;
449}
450
451static int dw_spi_dma_transfer_all(struct dw_spi *dws,
452 struct spi_transfer *xfer)
453{
454 int ret;
455
456 /* Submit the DMA Tx transfer */
457 ret = dw_spi_dma_submit_tx(dws, xfer->tx_sg.sgl, xfer->tx_sg.nents);
458 if (ret)
459 goto err_clear_dmac;
460
461 /* Submit the DMA Rx transfer if required */
462 if (xfer->rx_buf) {
463 ret = dw_spi_dma_submit_rx(dws, xfer->rx_sg.sgl,
464 xfer->rx_sg.nents);
465 if (ret)
466 goto err_clear_dmac;
467
468 /* rx must be started before tx due to spi instinct */
469 dma_async_issue_pending(dws->rxchan);
470 }
471
472 dma_async_issue_pending(dws->txchan);
473
474 ret = dw_spi_dma_wait(dws, xfer->len, xfer->effective_speed_hz);
475
476err_clear_dmac:
477 dw_writel(dws, DW_SPI_DMACR, 0);
478
479 return ret;
480}
481
482/*
483 * In case if at least one of the requested DMA channels doesn't support the
484 * hardware accelerated SG list entries traverse, the DMA driver will most
485 * likely work that around by performing the IRQ-based SG list entries
486 * resubmission. That might and will cause a problem if the DMA Tx channel is
487 * recharged and re-executed before the Rx DMA channel. Due to
488 * non-deterministic IRQ-handler execution latency the DMA Tx channel will
489 * start pushing data to the SPI bus before the Rx DMA channel is even
490 * reinitialized with the next inbound SG list entry. By doing so the DMA Tx
491 * channel will implicitly start filling the DW APB SSI Rx FIFO up, which while
492 * the DMA Rx channel being recharged and re-executed will eventually be
493 * overflown.
494 *
495 * In order to solve the problem we have to feed the DMA engine with SG list
496 * entries one-by-one. It shall keep the DW APB SSI Tx and Rx FIFOs
497 * synchronized and prevent the Rx FIFO overflow. Since in general the tx_sg
498 * and rx_sg lists may have different number of entries of different lengths
499 * (though total length should match) let's virtually split the SG-lists to the
500 * set of DMA transfers, which length is a minimum of the ordered SG-entries
501 * lengths. An ASCII-sketch of the implemented algo is following:
502 * xfer->len
503 * |___________|
504 * tx_sg list: |___|____|__|
505 * rx_sg list: |_|____|____|
506 * DMA transfers: |_|_|__|_|__|
507 *
508 * Note in order to have this workaround solving the denoted problem the DMA
509 * engine driver should properly initialize the max_sg_burst capability and set
510 * the DMA device max segment size parameter with maximum data block size the
511 * DMA engine supports.
512 */
513
514static int dw_spi_dma_transfer_one(struct dw_spi *dws,
515 struct spi_transfer *xfer)
516{
517 struct scatterlist *tx_sg = NULL, *rx_sg = NULL, tx_tmp, rx_tmp;
518 unsigned int tx_len = 0, rx_len = 0;
519 unsigned int base, len;
520 int ret;
521
522 sg_init_table(&tx_tmp, 1);
523 sg_init_table(&rx_tmp, 1);
524
525 for (base = 0, len = 0; base < xfer->len; base += len) {
526 /* Fetch next Tx DMA data chunk */
527 if (!tx_len) {
528 tx_sg = !tx_sg ? &xfer->tx_sg.sgl[0] : sg_next(tx_sg);
529 sg_dma_address(&tx_tmp) = sg_dma_address(tx_sg);
530 tx_len = sg_dma_len(tx_sg);
531 }
532
533 /* Fetch next Rx DMA data chunk */
534 if (!rx_len) {
535 rx_sg = !rx_sg ? &xfer->rx_sg.sgl[0] : sg_next(rx_sg);
536 sg_dma_address(&rx_tmp) = sg_dma_address(rx_sg);
537 rx_len = sg_dma_len(rx_sg);
538 }
539
540 len = min(tx_len, rx_len);
541
542 sg_dma_len(&tx_tmp) = len;
543 sg_dma_len(&rx_tmp) = len;
544
545 /* Submit DMA Tx transfer */
546 ret = dw_spi_dma_submit_tx(dws, &tx_tmp, 1);
547 if (ret)
548 break;
549
550 /* Submit DMA Rx transfer */
551 ret = dw_spi_dma_submit_rx(dws, &rx_tmp, 1);
552 if (ret)
553 break;
554
555 /* Rx must be started before Tx due to SPI instinct */
556 dma_async_issue_pending(dws->rxchan);
557
558 dma_async_issue_pending(dws->txchan);
559
560 /*
561 * Here we only need to wait for the DMA transfer to be
562 * finished since SPI controller is kept enabled during the
563 * procedure this loop implements and there is no risk to lose
564 * data left in the Tx/Rx FIFOs.
565 */
566 ret = dw_spi_dma_wait(dws, len, xfer->effective_speed_hz);
567 if (ret)
568 break;
569
570 reinit_completion(&dws->dma_completion);
571
572 sg_dma_address(&tx_tmp) += len;
573 sg_dma_address(&rx_tmp) += len;
574 tx_len -= len;
575 rx_len -= len;
576 }
577
578 dw_writel(dws, DW_SPI_DMACR, 0);
579
580 return ret;
581}
582
583static int dw_spi_dma_transfer(struct dw_spi *dws, struct spi_transfer *xfer)
584{
585 unsigned int nents;
586 int ret;
587
588 nents = max(xfer->tx_sg.nents, xfer->rx_sg.nents);
589
590 /*
591 * Execute normal DMA-based transfer (which submits the Rx and Tx SG
592 * lists directly to the DMA engine at once) if either full hardware
593 * accelerated SG list traverse is supported by both channels, or the
594 * Tx-only SPI transfer is requested, or the DMA engine is capable to
595 * handle both SG lists on hardware accelerated basis.
596 */
597 if (!dws->dma_sg_burst || !xfer->rx_buf || nents <= dws->dma_sg_burst)
598 ret = dw_spi_dma_transfer_all(dws, xfer);
599 else
600 ret = dw_spi_dma_transfer_one(dws, xfer);
601 if (ret)
602 return ret;
603
604 if (dws->master->cur_msg->status == -EINPROGRESS) {
605 ret = dw_spi_dma_wait_tx_done(dws, xfer);
606 if (ret)
607 return ret;
608 }
609
610 if (xfer->rx_buf && dws->master->cur_msg->status == -EINPROGRESS)
611 ret = dw_spi_dma_wait_rx_done(dws);
612
613 return ret;
614}
615
616static void dw_spi_dma_stop(struct dw_spi *dws)
617{
618 if (test_bit(TX_BUSY, &dws->dma_chan_busy)) {
619 dmaengine_terminate_sync(dws->txchan);
620 clear_bit(TX_BUSY, &dws->dma_chan_busy);
621 }
622 if (test_bit(RX_BUSY, &dws->dma_chan_busy)) {
623 dmaengine_terminate_sync(dws->rxchan);
624 clear_bit(RX_BUSY, &dws->dma_chan_busy);
625 }
626}
627
628static const struct dw_spi_dma_ops dw_spi_dma_mfld_ops = {
629 .dma_init = dw_spi_dma_init_mfld,
630 .dma_exit = dw_spi_dma_exit,
631 .dma_setup = dw_spi_dma_setup,
632 .can_dma = dw_spi_can_dma,
633 .dma_transfer = dw_spi_dma_transfer,
634 .dma_stop = dw_spi_dma_stop,
635};
636
637void dw_spi_dma_setup_mfld(struct dw_spi *dws)
638{
639 dws->dma_ops = &dw_spi_dma_mfld_ops;
640}
641EXPORT_SYMBOL_GPL(dw_spi_dma_setup_mfld);
642
643static const struct dw_spi_dma_ops dw_spi_dma_generic_ops = {
644 .dma_init = dw_spi_dma_init_generic,
645 .dma_exit = dw_spi_dma_exit,
646 .dma_setup = dw_spi_dma_setup,
647 .can_dma = dw_spi_can_dma,
648 .dma_transfer = dw_spi_dma_transfer,
649 .dma_stop = dw_spi_dma_stop,
650};
651
652void dw_spi_dma_setup_generic(struct dw_spi *dws)
653{
654 dws->dma_ops = &dw_spi_dma_generic_ops;
655}
656EXPORT_SYMBOL_GPL(dw_spi_dma_setup_generic);