Loading...
1// SPDX-License-Identifier: GPL-2.0
2/* Copyright(c) 1999 - 2018 Intel Corporation. */
3
4#include "ixgbe_x540.h"
5#include "ixgbe_type.h"
6#include "ixgbe_common.h"
7#include "ixgbe_phy.h"
8
9static s32 ixgbe_setup_kr_speed_x550em(struct ixgbe_hw *, ixgbe_link_speed);
10static s32 ixgbe_setup_fc_x550em(struct ixgbe_hw *);
11static void ixgbe_fc_autoneg_fiber_x550em_a(struct ixgbe_hw *);
12static void ixgbe_fc_autoneg_backplane_x550em_a(struct ixgbe_hw *);
13static s32 ixgbe_setup_fc_backplane_x550em_a(struct ixgbe_hw *);
14
15static s32 ixgbe_get_invariants_X550_x(struct ixgbe_hw *hw)
16{
17 struct ixgbe_mac_info *mac = &hw->mac;
18 struct ixgbe_phy_info *phy = &hw->phy;
19 struct ixgbe_link_info *link = &hw->link;
20
21 /* Start with X540 invariants, since so simular */
22 ixgbe_get_invariants_X540(hw);
23
24 if (mac->ops.get_media_type(hw) != ixgbe_media_type_copper)
25 phy->ops.set_phy_power = NULL;
26
27 link->addr = IXGBE_CS4227;
28
29 return 0;
30}
31
32static s32 ixgbe_get_invariants_X550_x_fw(struct ixgbe_hw *hw)
33{
34 struct ixgbe_phy_info *phy = &hw->phy;
35
36 /* Start with X540 invariants, since so similar */
37 ixgbe_get_invariants_X540(hw);
38
39 phy->ops.set_phy_power = NULL;
40
41 return 0;
42}
43
44static s32 ixgbe_get_invariants_X550_a(struct ixgbe_hw *hw)
45{
46 struct ixgbe_mac_info *mac = &hw->mac;
47 struct ixgbe_phy_info *phy = &hw->phy;
48
49 /* Start with X540 invariants, since so simular */
50 ixgbe_get_invariants_X540(hw);
51
52 if (mac->ops.get_media_type(hw) != ixgbe_media_type_copper)
53 phy->ops.set_phy_power = NULL;
54
55 return 0;
56}
57
58static s32 ixgbe_get_invariants_X550_a_fw(struct ixgbe_hw *hw)
59{
60 struct ixgbe_phy_info *phy = &hw->phy;
61
62 /* Start with X540 invariants, since so similar */
63 ixgbe_get_invariants_X540(hw);
64
65 phy->ops.set_phy_power = NULL;
66
67 return 0;
68}
69
70/** ixgbe_setup_mux_ctl - Setup ESDP register for I2C mux control
71 * @hw: pointer to hardware structure
72 **/
73static void ixgbe_setup_mux_ctl(struct ixgbe_hw *hw)
74{
75 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
76
77 if (hw->bus.lan_id) {
78 esdp &= ~(IXGBE_ESDP_SDP1_NATIVE | IXGBE_ESDP_SDP1);
79 esdp |= IXGBE_ESDP_SDP1_DIR;
80 }
81 esdp &= ~(IXGBE_ESDP_SDP0_NATIVE | IXGBE_ESDP_SDP0_DIR);
82 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
83 IXGBE_WRITE_FLUSH(hw);
84}
85
86/**
87 * ixgbe_read_cs4227 - Read CS4227 register
88 * @hw: pointer to hardware structure
89 * @reg: register number to write
90 * @value: pointer to receive value read
91 *
92 * Returns status code
93 */
94static s32 ixgbe_read_cs4227(struct ixgbe_hw *hw, u16 reg, u16 *value)
95{
96 return hw->link.ops.read_link_unlocked(hw, hw->link.addr, reg, value);
97}
98
99/**
100 * ixgbe_write_cs4227 - Write CS4227 register
101 * @hw: pointer to hardware structure
102 * @reg: register number to write
103 * @value: value to write to register
104 *
105 * Returns status code
106 */
107static s32 ixgbe_write_cs4227(struct ixgbe_hw *hw, u16 reg, u16 value)
108{
109 return hw->link.ops.write_link_unlocked(hw, hw->link.addr, reg, value);
110}
111
112/**
113 * ixgbe_read_pe - Read register from port expander
114 * @hw: pointer to hardware structure
115 * @reg: register number to read
116 * @value: pointer to receive read value
117 *
118 * Returns status code
119 */
120static s32 ixgbe_read_pe(struct ixgbe_hw *hw, u8 reg, u8 *value)
121{
122 s32 status;
123
124 status = ixgbe_read_i2c_byte_generic_unlocked(hw, reg, IXGBE_PE, value);
125 if (status)
126 hw_err(hw, "port expander access failed with %d\n", status);
127 return status;
128}
129
130/**
131 * ixgbe_write_pe - Write register to port expander
132 * @hw: pointer to hardware structure
133 * @reg: register number to write
134 * @value: value to write
135 *
136 * Returns status code
137 */
138static s32 ixgbe_write_pe(struct ixgbe_hw *hw, u8 reg, u8 value)
139{
140 s32 status;
141
142 status = ixgbe_write_i2c_byte_generic_unlocked(hw, reg, IXGBE_PE,
143 value);
144 if (status)
145 hw_err(hw, "port expander access failed with %d\n", status);
146 return status;
147}
148
149/**
150 * ixgbe_reset_cs4227 - Reset CS4227 using port expander
151 * @hw: pointer to hardware structure
152 *
153 * This function assumes that the caller has acquired the proper semaphore.
154 * Returns error code
155 */
156static s32 ixgbe_reset_cs4227(struct ixgbe_hw *hw)
157{
158 s32 status;
159 u32 retry;
160 u16 value;
161 u8 reg;
162
163 /* Trigger hard reset. */
164 status = ixgbe_read_pe(hw, IXGBE_PE_OUTPUT, ®);
165 if (status)
166 return status;
167 reg |= IXGBE_PE_BIT1;
168 status = ixgbe_write_pe(hw, IXGBE_PE_OUTPUT, reg);
169 if (status)
170 return status;
171
172 status = ixgbe_read_pe(hw, IXGBE_PE_CONFIG, ®);
173 if (status)
174 return status;
175 reg &= ~IXGBE_PE_BIT1;
176 status = ixgbe_write_pe(hw, IXGBE_PE_CONFIG, reg);
177 if (status)
178 return status;
179
180 status = ixgbe_read_pe(hw, IXGBE_PE_OUTPUT, ®);
181 if (status)
182 return status;
183 reg &= ~IXGBE_PE_BIT1;
184 status = ixgbe_write_pe(hw, IXGBE_PE_OUTPUT, reg);
185 if (status)
186 return status;
187
188 usleep_range(IXGBE_CS4227_RESET_HOLD, IXGBE_CS4227_RESET_HOLD + 100);
189
190 status = ixgbe_read_pe(hw, IXGBE_PE_OUTPUT, ®);
191 if (status)
192 return status;
193 reg |= IXGBE_PE_BIT1;
194 status = ixgbe_write_pe(hw, IXGBE_PE_OUTPUT, reg);
195 if (status)
196 return status;
197
198 /* Wait for the reset to complete. */
199 msleep(IXGBE_CS4227_RESET_DELAY);
200 for (retry = 0; retry < IXGBE_CS4227_RETRIES; retry++) {
201 status = ixgbe_read_cs4227(hw, IXGBE_CS4227_EFUSE_STATUS,
202 &value);
203 if (!status && value == IXGBE_CS4227_EEPROM_LOAD_OK)
204 break;
205 msleep(IXGBE_CS4227_CHECK_DELAY);
206 }
207 if (retry == IXGBE_CS4227_RETRIES) {
208 hw_err(hw, "CS4227 reset did not complete\n");
209 return -EIO;
210 }
211
212 status = ixgbe_read_cs4227(hw, IXGBE_CS4227_EEPROM_STATUS, &value);
213 if (status || !(value & IXGBE_CS4227_EEPROM_LOAD_OK)) {
214 hw_err(hw, "CS4227 EEPROM did not load successfully\n");
215 return -EIO;
216 }
217
218 return 0;
219}
220
221/**
222 * ixgbe_check_cs4227 - Check CS4227 and reset as needed
223 * @hw: pointer to hardware structure
224 */
225static void ixgbe_check_cs4227(struct ixgbe_hw *hw)
226{
227 u32 swfw_mask = hw->phy.phy_semaphore_mask;
228 s32 status;
229 u16 value;
230 u8 retry;
231
232 for (retry = 0; retry < IXGBE_CS4227_RETRIES; retry++) {
233 status = hw->mac.ops.acquire_swfw_sync(hw, swfw_mask);
234 if (status) {
235 hw_err(hw, "semaphore failed with %d\n", status);
236 msleep(IXGBE_CS4227_CHECK_DELAY);
237 continue;
238 }
239
240 /* Get status of reset flow. */
241 status = ixgbe_read_cs4227(hw, IXGBE_CS4227_SCRATCH, &value);
242 if (!status && value == IXGBE_CS4227_RESET_COMPLETE)
243 goto out;
244
245 if (status || value != IXGBE_CS4227_RESET_PENDING)
246 break;
247
248 /* Reset is pending. Wait and check again. */
249 hw->mac.ops.release_swfw_sync(hw, swfw_mask);
250 msleep(IXGBE_CS4227_CHECK_DELAY);
251 }
252 /* If still pending, assume other instance failed. */
253 if (retry == IXGBE_CS4227_RETRIES) {
254 status = hw->mac.ops.acquire_swfw_sync(hw, swfw_mask);
255 if (status) {
256 hw_err(hw, "semaphore failed with %d\n", status);
257 return;
258 }
259 }
260
261 /* Reset the CS4227. */
262 status = ixgbe_reset_cs4227(hw);
263 if (status) {
264 hw_err(hw, "CS4227 reset failed: %d", status);
265 goto out;
266 }
267
268 /* Reset takes so long, temporarily release semaphore in case the
269 * other driver instance is waiting for the reset indication.
270 */
271 ixgbe_write_cs4227(hw, IXGBE_CS4227_SCRATCH,
272 IXGBE_CS4227_RESET_PENDING);
273 hw->mac.ops.release_swfw_sync(hw, swfw_mask);
274 usleep_range(10000, 12000);
275 status = hw->mac.ops.acquire_swfw_sync(hw, swfw_mask);
276 if (status) {
277 hw_err(hw, "semaphore failed with %d", status);
278 return;
279 }
280
281 /* Record completion for next time. */
282 status = ixgbe_write_cs4227(hw, IXGBE_CS4227_SCRATCH,
283 IXGBE_CS4227_RESET_COMPLETE);
284
285out:
286 hw->mac.ops.release_swfw_sync(hw, swfw_mask);
287 msleep(hw->eeprom.semaphore_delay);
288}
289
290/** ixgbe_identify_phy_x550em - Get PHY type based on device id
291 * @hw: pointer to hardware structure
292 *
293 * Returns error code
294 */
295static s32 ixgbe_identify_phy_x550em(struct ixgbe_hw *hw)
296{
297 switch (hw->device_id) {
298 case IXGBE_DEV_ID_X550EM_A_SFP:
299 if (hw->bus.lan_id)
300 hw->phy.phy_semaphore_mask = IXGBE_GSSR_PHY1_SM;
301 else
302 hw->phy.phy_semaphore_mask = IXGBE_GSSR_PHY0_SM;
303 return ixgbe_identify_module_generic(hw);
304 case IXGBE_DEV_ID_X550EM_X_SFP:
305 /* set up for CS4227 usage */
306 hw->phy.phy_semaphore_mask = IXGBE_GSSR_SHARED_I2C_SM;
307 ixgbe_setup_mux_ctl(hw);
308 ixgbe_check_cs4227(hw);
309 fallthrough;
310 case IXGBE_DEV_ID_X550EM_A_SFP_N:
311 return ixgbe_identify_module_generic(hw);
312 case IXGBE_DEV_ID_X550EM_X_KX4:
313 hw->phy.type = ixgbe_phy_x550em_kx4;
314 break;
315 case IXGBE_DEV_ID_X550EM_X_XFI:
316 hw->phy.type = ixgbe_phy_x550em_xfi;
317 break;
318 case IXGBE_DEV_ID_X550EM_X_KR:
319 case IXGBE_DEV_ID_X550EM_A_KR:
320 case IXGBE_DEV_ID_X550EM_A_KR_L:
321 hw->phy.type = ixgbe_phy_x550em_kr;
322 break;
323 case IXGBE_DEV_ID_X550EM_A_10G_T:
324 if (hw->bus.lan_id)
325 hw->phy.phy_semaphore_mask = IXGBE_GSSR_PHY1_SM;
326 else
327 hw->phy.phy_semaphore_mask = IXGBE_GSSR_PHY0_SM;
328 fallthrough;
329 case IXGBE_DEV_ID_X550EM_X_10G_T:
330 return ixgbe_identify_phy_generic(hw);
331 case IXGBE_DEV_ID_X550EM_X_1G_T:
332 hw->phy.type = ixgbe_phy_ext_1g_t;
333 break;
334 case IXGBE_DEV_ID_X550EM_A_1G_T:
335 case IXGBE_DEV_ID_X550EM_A_1G_T_L:
336 hw->phy.type = ixgbe_phy_fw;
337 hw->phy.ops.read_reg = NULL;
338 hw->phy.ops.write_reg = NULL;
339 if (hw->bus.lan_id)
340 hw->phy.phy_semaphore_mask |= IXGBE_GSSR_PHY1_SM;
341 else
342 hw->phy.phy_semaphore_mask |= IXGBE_GSSR_PHY0_SM;
343 break;
344 default:
345 break;
346 }
347 return 0;
348}
349
350static s32 ixgbe_read_phy_reg_x550em(struct ixgbe_hw *hw, u32 reg_addr,
351 u32 device_type, u16 *phy_data)
352{
353 return -EOPNOTSUPP;
354}
355
356static s32 ixgbe_write_phy_reg_x550em(struct ixgbe_hw *hw, u32 reg_addr,
357 u32 device_type, u16 phy_data)
358{
359 return -EOPNOTSUPP;
360}
361
362/**
363 * ixgbe_read_i2c_combined_generic - Perform I2C read combined operation
364 * @hw: pointer to the hardware structure
365 * @addr: I2C bus address to read from
366 * @reg: I2C device register to read from
367 * @val: pointer to location to receive read value
368 *
369 * Returns an error code on error.
370 **/
371static s32 ixgbe_read_i2c_combined_generic(struct ixgbe_hw *hw, u8 addr,
372 u16 reg, u16 *val)
373{
374 return ixgbe_read_i2c_combined_generic_int(hw, addr, reg, val, true);
375}
376
377/**
378 * ixgbe_read_i2c_combined_generic_unlocked - Do I2C read combined operation
379 * @hw: pointer to the hardware structure
380 * @addr: I2C bus address to read from
381 * @reg: I2C device register to read from
382 * @val: pointer to location to receive read value
383 *
384 * Returns an error code on error.
385 **/
386static s32
387ixgbe_read_i2c_combined_generic_unlocked(struct ixgbe_hw *hw, u8 addr,
388 u16 reg, u16 *val)
389{
390 return ixgbe_read_i2c_combined_generic_int(hw, addr, reg, val, false);
391}
392
393/**
394 * ixgbe_write_i2c_combined_generic - Perform I2C write combined operation
395 * @hw: pointer to the hardware structure
396 * @addr: I2C bus address to write to
397 * @reg: I2C device register to write to
398 * @val: value to write
399 *
400 * Returns an error code on error.
401 **/
402static s32 ixgbe_write_i2c_combined_generic(struct ixgbe_hw *hw,
403 u8 addr, u16 reg, u16 val)
404{
405 return ixgbe_write_i2c_combined_generic_int(hw, addr, reg, val, true);
406}
407
408/**
409 * ixgbe_write_i2c_combined_generic_unlocked - Do I2C write combined operation
410 * @hw: pointer to the hardware structure
411 * @addr: I2C bus address to write to
412 * @reg: I2C device register to write to
413 * @val: value to write
414 *
415 * Returns an error code on error.
416 **/
417static s32
418ixgbe_write_i2c_combined_generic_unlocked(struct ixgbe_hw *hw,
419 u8 addr, u16 reg, u16 val)
420{
421 return ixgbe_write_i2c_combined_generic_int(hw, addr, reg, val, false);
422}
423
424/**
425 * ixgbe_fw_phy_activity - Perform an activity on a PHY
426 * @hw: pointer to hardware structure
427 * @activity: activity to perform
428 * @data: Pointer to 4 32-bit words of data
429 */
430s32 ixgbe_fw_phy_activity(struct ixgbe_hw *hw, u16 activity,
431 u32 (*data)[FW_PHY_ACT_DATA_COUNT])
432{
433 union {
434 struct ixgbe_hic_phy_activity_req cmd;
435 struct ixgbe_hic_phy_activity_resp rsp;
436 } hic;
437 u16 retries = FW_PHY_ACT_RETRIES;
438 s32 rc;
439 u32 i;
440
441 do {
442 memset(&hic, 0, sizeof(hic));
443 hic.cmd.hdr.cmd = FW_PHY_ACT_REQ_CMD;
444 hic.cmd.hdr.buf_len = FW_PHY_ACT_REQ_LEN;
445 hic.cmd.hdr.checksum = FW_DEFAULT_CHECKSUM;
446 hic.cmd.port_number = hw->bus.lan_id;
447 hic.cmd.activity_id = cpu_to_le16(activity);
448 for (i = 0; i < ARRAY_SIZE(hic.cmd.data); ++i)
449 hic.cmd.data[i] = cpu_to_be32((*data)[i]);
450
451 rc = ixgbe_host_interface_command(hw, &hic.cmd, sizeof(hic.cmd),
452 IXGBE_HI_COMMAND_TIMEOUT,
453 true);
454 if (rc)
455 return rc;
456 if (hic.rsp.hdr.cmd_or_resp.ret_status ==
457 FW_CEM_RESP_STATUS_SUCCESS) {
458 for (i = 0; i < FW_PHY_ACT_DATA_COUNT; ++i)
459 (*data)[i] = be32_to_cpu(hic.rsp.data[i]);
460 return 0;
461 }
462 usleep_range(20, 30);
463 --retries;
464 } while (retries > 0);
465
466 return -EIO;
467}
468
469static const struct {
470 u16 fw_speed;
471 ixgbe_link_speed phy_speed;
472} ixgbe_fw_map[] = {
473 { FW_PHY_ACT_LINK_SPEED_10, IXGBE_LINK_SPEED_10_FULL },
474 { FW_PHY_ACT_LINK_SPEED_100, IXGBE_LINK_SPEED_100_FULL },
475 { FW_PHY_ACT_LINK_SPEED_1G, IXGBE_LINK_SPEED_1GB_FULL },
476 { FW_PHY_ACT_LINK_SPEED_2_5G, IXGBE_LINK_SPEED_2_5GB_FULL },
477 { FW_PHY_ACT_LINK_SPEED_5G, IXGBE_LINK_SPEED_5GB_FULL },
478 { FW_PHY_ACT_LINK_SPEED_10G, IXGBE_LINK_SPEED_10GB_FULL },
479};
480
481/**
482 * ixgbe_get_phy_id_fw - Get the phy ID via firmware command
483 * @hw: pointer to hardware structure
484 *
485 * Returns error code
486 */
487static s32 ixgbe_get_phy_id_fw(struct ixgbe_hw *hw)
488{
489 u32 info[FW_PHY_ACT_DATA_COUNT] = { 0 };
490 u16 phy_speeds;
491 u16 phy_id_lo;
492 s32 rc;
493 u16 i;
494
495 if (hw->phy.id)
496 return 0;
497
498 rc = ixgbe_fw_phy_activity(hw, FW_PHY_ACT_GET_PHY_INFO, &info);
499 if (rc)
500 return rc;
501
502 hw->phy.speeds_supported = 0;
503 phy_speeds = info[0] & FW_PHY_INFO_SPEED_MASK;
504 for (i = 0; i < ARRAY_SIZE(ixgbe_fw_map); ++i) {
505 if (phy_speeds & ixgbe_fw_map[i].fw_speed)
506 hw->phy.speeds_supported |= ixgbe_fw_map[i].phy_speed;
507 }
508
509 hw->phy.id = info[0] & FW_PHY_INFO_ID_HI_MASK;
510 phy_id_lo = info[1] & FW_PHY_INFO_ID_LO_MASK;
511 hw->phy.id |= phy_id_lo & IXGBE_PHY_REVISION_MASK;
512 hw->phy.revision = phy_id_lo & ~IXGBE_PHY_REVISION_MASK;
513 if (!hw->phy.id || hw->phy.id == IXGBE_PHY_REVISION_MASK)
514 return -EFAULT;
515
516 hw->phy.autoneg_advertised = hw->phy.speeds_supported;
517 hw->phy.eee_speeds_supported = IXGBE_LINK_SPEED_100_FULL |
518 IXGBE_LINK_SPEED_1GB_FULL;
519 hw->phy.eee_speeds_advertised = hw->phy.eee_speeds_supported;
520 return 0;
521}
522
523/**
524 * ixgbe_identify_phy_fw - Get PHY type based on firmware command
525 * @hw: pointer to hardware structure
526 *
527 * Returns error code
528 */
529static s32 ixgbe_identify_phy_fw(struct ixgbe_hw *hw)
530{
531 if (hw->bus.lan_id)
532 hw->phy.phy_semaphore_mask = IXGBE_GSSR_PHY1_SM;
533 else
534 hw->phy.phy_semaphore_mask = IXGBE_GSSR_PHY0_SM;
535
536 hw->phy.type = ixgbe_phy_fw;
537 hw->phy.ops.read_reg = NULL;
538 hw->phy.ops.write_reg = NULL;
539 return ixgbe_get_phy_id_fw(hw);
540}
541
542/**
543 * ixgbe_shutdown_fw_phy - Shutdown a firmware-controlled PHY
544 * @hw: pointer to hardware structure
545 *
546 * Returns error code
547 */
548static s32 ixgbe_shutdown_fw_phy(struct ixgbe_hw *hw)
549{
550 u32 setup[FW_PHY_ACT_DATA_COUNT] = { 0 };
551
552 setup[0] = FW_PHY_ACT_FORCE_LINK_DOWN_OFF;
553 return ixgbe_fw_phy_activity(hw, FW_PHY_ACT_FORCE_LINK_DOWN, &setup);
554}
555
556/**
557 * ixgbe_setup_fw_link - Setup firmware-controlled PHYs
558 * @hw: pointer to hardware structure
559 */
560static s32 ixgbe_setup_fw_link(struct ixgbe_hw *hw)
561{
562 u32 setup[FW_PHY_ACT_DATA_COUNT] = { 0 };
563 s32 rc;
564 u16 i;
565
566 if (hw->phy.reset_disable || ixgbe_check_reset_blocked(hw))
567 return 0;
568
569 if (hw->fc.strict_ieee && hw->fc.requested_mode == ixgbe_fc_rx_pause) {
570 hw_err(hw, "rx_pause not valid in strict IEEE mode\n");
571 return -EINVAL;
572 }
573
574 switch (hw->fc.requested_mode) {
575 case ixgbe_fc_full:
576 setup[0] |= FW_PHY_ACT_SETUP_LINK_PAUSE_RXTX <<
577 FW_PHY_ACT_SETUP_LINK_PAUSE_SHIFT;
578 break;
579 case ixgbe_fc_rx_pause:
580 setup[0] |= FW_PHY_ACT_SETUP_LINK_PAUSE_RX <<
581 FW_PHY_ACT_SETUP_LINK_PAUSE_SHIFT;
582 break;
583 case ixgbe_fc_tx_pause:
584 setup[0] |= FW_PHY_ACT_SETUP_LINK_PAUSE_TX <<
585 FW_PHY_ACT_SETUP_LINK_PAUSE_SHIFT;
586 break;
587 default:
588 break;
589 }
590
591 for (i = 0; i < ARRAY_SIZE(ixgbe_fw_map); ++i) {
592 if (hw->phy.autoneg_advertised & ixgbe_fw_map[i].phy_speed)
593 setup[0] |= ixgbe_fw_map[i].fw_speed;
594 }
595 setup[0] |= FW_PHY_ACT_SETUP_LINK_HP | FW_PHY_ACT_SETUP_LINK_AN;
596
597 if (hw->phy.eee_speeds_advertised)
598 setup[0] |= FW_PHY_ACT_SETUP_LINK_EEE;
599
600 rc = ixgbe_fw_phy_activity(hw, FW_PHY_ACT_SETUP_LINK, &setup);
601 if (rc)
602 return rc;
603
604 if (setup[0] == FW_PHY_ACT_SETUP_LINK_RSP_DOWN)
605 return -EIO;
606
607 return 0;
608}
609
610/**
611 * ixgbe_fc_autoneg_fw - Set up flow control for FW-controlled PHYs
612 * @hw: pointer to hardware structure
613 *
614 * Called at init time to set up flow control.
615 */
616static s32 ixgbe_fc_autoneg_fw(struct ixgbe_hw *hw)
617{
618 if (hw->fc.requested_mode == ixgbe_fc_default)
619 hw->fc.requested_mode = ixgbe_fc_full;
620
621 return ixgbe_setup_fw_link(hw);
622}
623
624/** ixgbe_init_eeprom_params_X550 - Initialize EEPROM params
625 * @hw: pointer to hardware structure
626 *
627 * Initializes the EEPROM parameters ixgbe_eeprom_info within the
628 * ixgbe_hw struct in order to set up EEPROM access.
629 **/
630static s32 ixgbe_init_eeprom_params_X550(struct ixgbe_hw *hw)
631{
632 struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
633
634 if (eeprom->type == ixgbe_eeprom_uninitialized) {
635 u16 eeprom_size;
636 u32 eec;
637
638 eeprom->semaphore_delay = 10;
639 eeprom->type = ixgbe_flash;
640
641 eec = IXGBE_READ_REG(hw, IXGBE_EEC(hw));
642 eeprom_size = FIELD_GET(IXGBE_EEC_SIZE, eec);
643 eeprom->word_size = BIT(eeprom_size +
644 IXGBE_EEPROM_WORD_SIZE_SHIFT);
645
646 hw_dbg(hw, "Eeprom params: type = %d, size = %d\n",
647 eeprom->type, eeprom->word_size);
648 }
649
650 return 0;
651}
652
653/**
654 * ixgbe_iosf_wait - Wait for IOSF command completion
655 * @hw: pointer to hardware structure
656 * @ctrl: pointer to location to receive final IOSF control value
657 *
658 * Return: failing status on timeout
659 *
660 * Note: ctrl can be NULL if the IOSF control register value is not needed
661 */
662static s32 ixgbe_iosf_wait(struct ixgbe_hw *hw, u32 *ctrl)
663{
664 u32 i, command;
665
666 /* Check every 10 usec to see if the address cycle completed.
667 * The SB IOSF BUSY bit will clear when the operation is
668 * complete.
669 */
670 for (i = 0; i < IXGBE_MDIO_COMMAND_TIMEOUT; i++) {
671 command = IXGBE_READ_REG(hw, IXGBE_SB_IOSF_INDIRECT_CTRL);
672 if (!(command & IXGBE_SB_IOSF_CTRL_BUSY))
673 break;
674 udelay(10);
675 }
676 if (ctrl)
677 *ctrl = command;
678 if (i == IXGBE_MDIO_COMMAND_TIMEOUT) {
679 hw_dbg(hw, "IOSF wait timed out\n");
680 return -EIO;
681 }
682
683 return 0;
684}
685
686/** ixgbe_read_iosf_sb_reg_x550 - Writes a value to specified register of the
687 * IOSF device
688 * @hw: pointer to hardware structure
689 * @reg_addr: 32 bit PHY register to write
690 * @device_type: 3 bit device type
691 * @phy_data: Pointer to read data from the register
692 **/
693static s32 ixgbe_read_iosf_sb_reg_x550(struct ixgbe_hw *hw, u32 reg_addr,
694 u32 device_type, u32 *data)
695{
696 u32 gssr = IXGBE_GSSR_PHY1_SM | IXGBE_GSSR_PHY0_SM;
697 u32 command, error;
698 s32 ret;
699
700 ret = hw->mac.ops.acquire_swfw_sync(hw, gssr);
701 if (ret)
702 return ret;
703
704 ret = ixgbe_iosf_wait(hw, NULL);
705 if (ret)
706 goto out;
707
708 command = ((reg_addr << IXGBE_SB_IOSF_CTRL_ADDR_SHIFT) |
709 (device_type << IXGBE_SB_IOSF_CTRL_TARGET_SELECT_SHIFT));
710
711 /* Write IOSF control register */
712 IXGBE_WRITE_REG(hw, IXGBE_SB_IOSF_INDIRECT_CTRL, command);
713
714 ret = ixgbe_iosf_wait(hw, &command);
715
716 if ((command & IXGBE_SB_IOSF_CTRL_RESP_STAT_MASK) != 0) {
717 error = FIELD_GET(IXGBE_SB_IOSF_CTRL_CMPL_ERR_MASK, command);
718 hw_dbg(hw, "Failed to read, error %x\n", error);
719 ret = -EIO;
720 goto out;
721 }
722
723 if (!ret)
724 *data = IXGBE_READ_REG(hw, IXGBE_SB_IOSF_INDIRECT_DATA);
725
726out:
727 hw->mac.ops.release_swfw_sync(hw, gssr);
728 return ret;
729}
730
731/**
732 * ixgbe_get_phy_token - Get the token for shared PHY access
733 * @hw: Pointer to hardware structure
734 */
735static s32 ixgbe_get_phy_token(struct ixgbe_hw *hw)
736{
737 struct ixgbe_hic_phy_token_req token_cmd;
738 s32 status;
739
740 token_cmd.hdr.cmd = FW_PHY_TOKEN_REQ_CMD;
741 token_cmd.hdr.buf_len = FW_PHY_TOKEN_REQ_LEN;
742 token_cmd.hdr.cmd_or_resp.cmd_resv = 0;
743 token_cmd.hdr.checksum = FW_DEFAULT_CHECKSUM;
744 token_cmd.port_number = hw->bus.lan_id;
745 token_cmd.command_type = FW_PHY_TOKEN_REQ;
746 token_cmd.pad = 0;
747 status = ixgbe_host_interface_command(hw, &token_cmd, sizeof(token_cmd),
748 IXGBE_HI_COMMAND_TIMEOUT,
749 true);
750 if (status)
751 return status;
752 if (token_cmd.hdr.cmd_or_resp.ret_status == FW_PHY_TOKEN_OK)
753 return 0;
754 if (token_cmd.hdr.cmd_or_resp.ret_status != FW_PHY_TOKEN_RETRY)
755 return -EIO;
756
757 return -EAGAIN;
758}
759
760/**
761 * ixgbe_put_phy_token - Put the token for shared PHY access
762 * @hw: Pointer to hardware structure
763 */
764static s32 ixgbe_put_phy_token(struct ixgbe_hw *hw)
765{
766 struct ixgbe_hic_phy_token_req token_cmd;
767 s32 status;
768
769 token_cmd.hdr.cmd = FW_PHY_TOKEN_REQ_CMD;
770 token_cmd.hdr.buf_len = FW_PHY_TOKEN_REQ_LEN;
771 token_cmd.hdr.cmd_or_resp.cmd_resv = 0;
772 token_cmd.hdr.checksum = FW_DEFAULT_CHECKSUM;
773 token_cmd.port_number = hw->bus.lan_id;
774 token_cmd.command_type = FW_PHY_TOKEN_REL;
775 token_cmd.pad = 0;
776 status = ixgbe_host_interface_command(hw, &token_cmd, sizeof(token_cmd),
777 IXGBE_HI_COMMAND_TIMEOUT,
778 true);
779 if (status)
780 return status;
781 if (token_cmd.hdr.cmd_or_resp.ret_status == FW_PHY_TOKEN_OK)
782 return 0;
783 return -EIO;
784}
785
786/**
787 * ixgbe_write_iosf_sb_reg_x550a - Write to IOSF PHY register
788 * @hw: pointer to hardware structure
789 * @reg_addr: 32 bit PHY register to write
790 * @device_type: 3 bit device type
791 * @data: Data to write to the register
792 **/
793static s32 ixgbe_write_iosf_sb_reg_x550a(struct ixgbe_hw *hw, u32 reg_addr,
794 __always_unused u32 device_type,
795 u32 data)
796{
797 struct ixgbe_hic_internal_phy_req write_cmd;
798
799 memset(&write_cmd, 0, sizeof(write_cmd));
800 write_cmd.hdr.cmd = FW_INT_PHY_REQ_CMD;
801 write_cmd.hdr.buf_len = FW_INT_PHY_REQ_LEN;
802 write_cmd.hdr.checksum = FW_DEFAULT_CHECKSUM;
803 write_cmd.port_number = hw->bus.lan_id;
804 write_cmd.command_type = FW_INT_PHY_REQ_WRITE;
805 write_cmd.address = cpu_to_be16(reg_addr);
806 write_cmd.write_data = cpu_to_be32(data);
807
808 return ixgbe_host_interface_command(hw, &write_cmd, sizeof(write_cmd),
809 IXGBE_HI_COMMAND_TIMEOUT, false);
810}
811
812/**
813 * ixgbe_read_iosf_sb_reg_x550a - Read from IOSF PHY register
814 * @hw: pointer to hardware structure
815 * @reg_addr: 32 bit PHY register to write
816 * @device_type: 3 bit device type
817 * @data: Pointer to read data from the register
818 **/
819static s32 ixgbe_read_iosf_sb_reg_x550a(struct ixgbe_hw *hw, u32 reg_addr,
820 __always_unused u32 device_type,
821 u32 *data)
822{
823 union {
824 struct ixgbe_hic_internal_phy_req cmd;
825 struct ixgbe_hic_internal_phy_resp rsp;
826 } hic;
827 s32 status;
828
829 memset(&hic, 0, sizeof(hic));
830 hic.cmd.hdr.cmd = FW_INT_PHY_REQ_CMD;
831 hic.cmd.hdr.buf_len = FW_INT_PHY_REQ_LEN;
832 hic.cmd.hdr.checksum = FW_DEFAULT_CHECKSUM;
833 hic.cmd.port_number = hw->bus.lan_id;
834 hic.cmd.command_type = FW_INT_PHY_REQ_READ;
835 hic.cmd.address = cpu_to_be16(reg_addr);
836
837 status = ixgbe_host_interface_command(hw, &hic.cmd, sizeof(hic.cmd),
838 IXGBE_HI_COMMAND_TIMEOUT, true);
839
840 /* Extract the register value from the response. */
841 *data = be32_to_cpu(hic.rsp.read_data);
842
843 return status;
844}
845
846/** ixgbe_read_ee_hostif_buffer_X550- Read EEPROM word(s) using hostif
847 * @hw: pointer to hardware structure
848 * @offset: offset of word in the EEPROM to read
849 * @words: number of words
850 * @data: word(s) read from the EEPROM
851 *
852 * Reads a 16 bit word(s) from the EEPROM using the hostif.
853 **/
854static s32 ixgbe_read_ee_hostif_buffer_X550(struct ixgbe_hw *hw,
855 u16 offset, u16 words, u16 *data)
856{
857 const u32 mask = IXGBE_GSSR_SW_MNG_SM | IXGBE_GSSR_EEP_SM;
858 struct ixgbe_hic_read_shadow_ram buffer;
859 u32 current_word = 0;
860 u16 words_to_read;
861 s32 status;
862 u32 i;
863
864 /* Take semaphore for the entire operation. */
865 status = hw->mac.ops.acquire_swfw_sync(hw, mask);
866 if (status) {
867 hw_dbg(hw, "EEPROM read buffer - semaphore failed\n");
868 return status;
869 }
870
871 while (words) {
872 if (words > FW_MAX_READ_BUFFER_SIZE / 2)
873 words_to_read = FW_MAX_READ_BUFFER_SIZE / 2;
874 else
875 words_to_read = words;
876
877 buffer.hdr.req.cmd = FW_READ_SHADOW_RAM_CMD;
878 buffer.hdr.req.buf_lenh = 0;
879 buffer.hdr.req.buf_lenl = FW_READ_SHADOW_RAM_LEN;
880 buffer.hdr.req.checksum = FW_DEFAULT_CHECKSUM;
881
882 /* convert offset from words to bytes */
883 buffer.address = (__force u32)cpu_to_be32((offset +
884 current_word) * 2);
885 buffer.length = (__force u16)cpu_to_be16(words_to_read * 2);
886 buffer.pad2 = 0;
887 buffer.pad3 = 0;
888
889 status = ixgbe_hic_unlocked(hw, (u32 *)&buffer, sizeof(buffer),
890 IXGBE_HI_COMMAND_TIMEOUT);
891 if (status) {
892 hw_dbg(hw, "Host interface command failed\n");
893 goto out;
894 }
895
896 for (i = 0; i < words_to_read; i++) {
897 u32 reg = IXGBE_FLEX_MNG + (FW_NVM_DATA_OFFSET << 2) +
898 2 * i;
899 u32 value = IXGBE_READ_REG(hw, reg);
900
901 data[current_word] = (u16)(value & 0xffff);
902 current_word++;
903 i++;
904 if (i < words_to_read) {
905 value >>= 16;
906 data[current_word] = (u16)(value & 0xffff);
907 current_word++;
908 }
909 }
910 words -= words_to_read;
911 }
912
913out:
914 hw->mac.ops.release_swfw_sync(hw, mask);
915 return status;
916}
917
918/** ixgbe_checksum_ptr_x550 - Checksum one pointer region
919 * @hw: pointer to hardware structure
920 * @ptr: pointer offset in eeprom
921 * @size: size of section pointed by ptr, if 0 first word will be used as size
922 * @csum: address of checksum to update
923 *
924 * Returns error status for any failure
925 **/
926static s32 ixgbe_checksum_ptr_x550(struct ixgbe_hw *hw, u16 ptr,
927 u16 size, u16 *csum, u16 *buffer,
928 u32 buffer_size)
929{
930 u16 buf[256];
931 s32 status;
932 u16 length, bufsz, i, start;
933 u16 *local_buffer;
934
935 bufsz = ARRAY_SIZE(buf);
936
937 /* Read a chunk at the pointer location */
938 if (!buffer) {
939 status = ixgbe_read_ee_hostif_buffer_X550(hw, ptr, bufsz, buf);
940 if (status) {
941 hw_dbg(hw, "Failed to read EEPROM image\n");
942 return status;
943 }
944 local_buffer = buf;
945 } else {
946 if (buffer_size < ptr)
947 return -EINVAL;
948 local_buffer = &buffer[ptr];
949 }
950
951 if (size) {
952 start = 0;
953 length = size;
954 } else {
955 start = 1;
956 length = local_buffer[0];
957
958 /* Skip pointer section if length is invalid. */
959 if (length == 0xFFFF || length == 0 ||
960 (ptr + length) >= hw->eeprom.word_size)
961 return 0;
962 }
963
964 if (buffer && ((u32)start + (u32)length > buffer_size))
965 return -EINVAL;
966
967 for (i = start; length; i++, length--) {
968 if (i == bufsz && !buffer) {
969 ptr += bufsz;
970 i = 0;
971 if (length < bufsz)
972 bufsz = length;
973
974 /* Read a chunk at the pointer location */
975 status = ixgbe_read_ee_hostif_buffer_X550(hw, ptr,
976 bufsz, buf);
977 if (status) {
978 hw_dbg(hw, "Failed to read EEPROM image\n");
979 return status;
980 }
981 }
982 *csum += local_buffer[i];
983 }
984 return 0;
985}
986
987/** ixgbe_calc_checksum_X550 - Calculates and returns the checksum
988 * @hw: pointer to hardware structure
989 * @buffer: pointer to buffer containing calculated checksum
990 * @buffer_size: size of buffer
991 *
992 * Returns a negative error code on error, or the 16-bit checksum
993 **/
994static s32 ixgbe_calc_checksum_X550(struct ixgbe_hw *hw, u16 *buffer,
995 u32 buffer_size)
996{
997 u16 eeprom_ptrs[IXGBE_EEPROM_LAST_WORD + 1];
998 u16 *local_buffer;
999 s32 status;
1000 u16 checksum = 0;
1001 u16 pointer, i, size;
1002
1003 hw->eeprom.ops.init_params(hw);
1004
1005 if (!buffer) {
1006 /* Read pointer area */
1007 status = ixgbe_read_ee_hostif_buffer_X550(hw, 0,
1008 IXGBE_EEPROM_LAST_WORD + 1,
1009 eeprom_ptrs);
1010 if (status) {
1011 hw_dbg(hw, "Failed to read EEPROM image\n");
1012 return status;
1013 }
1014 local_buffer = eeprom_ptrs;
1015 } else {
1016 if (buffer_size < IXGBE_EEPROM_LAST_WORD)
1017 return -EINVAL;
1018 local_buffer = buffer;
1019 }
1020
1021 /* For X550 hardware include 0x0-0x41 in the checksum, skip the
1022 * checksum word itself
1023 */
1024 for (i = 0; i <= IXGBE_EEPROM_LAST_WORD; i++)
1025 if (i != IXGBE_EEPROM_CHECKSUM)
1026 checksum += local_buffer[i];
1027
1028 /* Include all data from pointers 0x3, 0x6-0xE. This excludes the
1029 * FW, PHY module, and PCIe Expansion/Option ROM pointers.
1030 */
1031 for (i = IXGBE_PCIE_ANALOG_PTR_X550; i < IXGBE_FW_PTR; i++) {
1032 if (i == IXGBE_PHY_PTR || i == IXGBE_OPTION_ROM_PTR)
1033 continue;
1034
1035 pointer = local_buffer[i];
1036
1037 /* Skip pointer section if the pointer is invalid. */
1038 if (pointer == 0xFFFF || pointer == 0 ||
1039 pointer >= hw->eeprom.word_size)
1040 continue;
1041
1042 switch (i) {
1043 case IXGBE_PCIE_GENERAL_PTR:
1044 size = IXGBE_IXGBE_PCIE_GENERAL_SIZE;
1045 break;
1046 case IXGBE_PCIE_CONFIG0_PTR:
1047 case IXGBE_PCIE_CONFIG1_PTR:
1048 size = IXGBE_PCIE_CONFIG_SIZE;
1049 break;
1050 default:
1051 size = 0;
1052 break;
1053 }
1054
1055 status = ixgbe_checksum_ptr_x550(hw, pointer, size, &checksum,
1056 buffer, buffer_size);
1057 if (status)
1058 return status;
1059 }
1060
1061 checksum = (u16)IXGBE_EEPROM_SUM - checksum;
1062
1063 return (s32)checksum;
1064}
1065
1066/** ixgbe_calc_eeprom_checksum_X550 - Calculates and returns the checksum
1067 * @hw: pointer to hardware structure
1068 *
1069 * Returns a negative error code on error, or the 16-bit checksum
1070 **/
1071static s32 ixgbe_calc_eeprom_checksum_X550(struct ixgbe_hw *hw)
1072{
1073 return ixgbe_calc_checksum_X550(hw, NULL, 0);
1074}
1075
1076/** ixgbe_read_ee_hostif_X550 - Read EEPROM word using a host interface command
1077 * @hw: pointer to hardware structure
1078 * @offset: offset of word in the EEPROM to read
1079 * @data: word read from the EEPROM
1080 *
1081 * Reads a 16 bit word from the EEPROM using the hostif.
1082 **/
1083static s32 ixgbe_read_ee_hostif_X550(struct ixgbe_hw *hw, u16 offset, u16 *data)
1084{
1085 const u32 mask = IXGBE_GSSR_SW_MNG_SM | IXGBE_GSSR_EEP_SM;
1086 struct ixgbe_hic_read_shadow_ram buffer;
1087 s32 status;
1088
1089 buffer.hdr.req.cmd = FW_READ_SHADOW_RAM_CMD;
1090 buffer.hdr.req.buf_lenh = 0;
1091 buffer.hdr.req.buf_lenl = FW_READ_SHADOW_RAM_LEN;
1092 buffer.hdr.req.checksum = FW_DEFAULT_CHECKSUM;
1093
1094 /* convert offset from words to bytes */
1095 buffer.address = (__force u32)cpu_to_be32(offset * 2);
1096 /* one word */
1097 buffer.length = (__force u16)cpu_to_be16(sizeof(u16));
1098
1099 status = hw->mac.ops.acquire_swfw_sync(hw, mask);
1100 if (status)
1101 return status;
1102
1103 status = ixgbe_hic_unlocked(hw, (u32 *)&buffer, sizeof(buffer),
1104 IXGBE_HI_COMMAND_TIMEOUT);
1105 if (!status) {
1106 *data = (u16)IXGBE_READ_REG_ARRAY(hw, IXGBE_FLEX_MNG,
1107 FW_NVM_DATA_OFFSET);
1108 }
1109
1110 hw->mac.ops.release_swfw_sync(hw, mask);
1111 return status;
1112}
1113
1114/** ixgbe_validate_eeprom_checksum_X550 - Validate EEPROM checksum
1115 * @hw: pointer to hardware structure
1116 * @checksum_val: calculated checksum
1117 *
1118 * Performs checksum calculation and validates the EEPROM checksum. If the
1119 * caller does not need checksum_val, the value can be NULL.
1120 **/
1121static s32 ixgbe_validate_eeprom_checksum_X550(struct ixgbe_hw *hw,
1122 u16 *checksum_val)
1123{
1124 s32 status;
1125 u16 checksum;
1126 u16 read_checksum = 0;
1127
1128 /* Read the first word from the EEPROM. If this times out or fails, do
1129 * not continue or we could be in for a very long wait while every
1130 * EEPROM read fails
1131 */
1132 status = hw->eeprom.ops.read(hw, 0, &checksum);
1133 if (status) {
1134 hw_dbg(hw, "EEPROM read failed\n");
1135 return status;
1136 }
1137
1138 status = hw->eeprom.ops.calc_checksum(hw);
1139 if (status < 0)
1140 return status;
1141
1142 checksum = (u16)(status & 0xffff);
1143
1144 status = ixgbe_read_ee_hostif_X550(hw, IXGBE_EEPROM_CHECKSUM,
1145 &read_checksum);
1146 if (status)
1147 return status;
1148
1149 /* Verify read checksum from EEPROM is the same as
1150 * calculated checksum
1151 */
1152 if (read_checksum != checksum) {
1153 status = -EIO;
1154 hw_dbg(hw, "Invalid EEPROM checksum");
1155 }
1156
1157 /* If the user cares, return the calculated checksum */
1158 if (checksum_val)
1159 *checksum_val = checksum;
1160
1161 return status;
1162}
1163
1164/** ixgbe_write_ee_hostif_X550 - Write EEPROM word using hostif
1165 * @hw: pointer to hardware structure
1166 * @offset: offset of word in the EEPROM to write
1167 * @data: word write to the EEPROM
1168 *
1169 * Write a 16 bit word to the EEPROM using the hostif.
1170 **/
1171static s32 ixgbe_write_ee_hostif_data_X550(struct ixgbe_hw *hw, u16 offset,
1172 u16 data)
1173{
1174 s32 status;
1175 struct ixgbe_hic_write_shadow_ram buffer;
1176
1177 buffer.hdr.req.cmd = FW_WRITE_SHADOW_RAM_CMD;
1178 buffer.hdr.req.buf_lenh = 0;
1179 buffer.hdr.req.buf_lenl = FW_WRITE_SHADOW_RAM_LEN;
1180 buffer.hdr.req.checksum = FW_DEFAULT_CHECKSUM;
1181
1182 /* one word */
1183 buffer.length = cpu_to_be16(sizeof(u16));
1184 buffer.data = data;
1185 buffer.address = cpu_to_be32(offset * 2);
1186
1187 status = ixgbe_host_interface_command(hw, &buffer, sizeof(buffer),
1188 IXGBE_HI_COMMAND_TIMEOUT, false);
1189 return status;
1190}
1191
1192/** ixgbe_write_ee_hostif_X550 - Write EEPROM word using hostif
1193 * @hw: pointer to hardware structure
1194 * @offset: offset of word in the EEPROM to write
1195 * @data: word write to the EEPROM
1196 *
1197 * Write a 16 bit word to the EEPROM using the hostif.
1198 **/
1199static s32 ixgbe_write_ee_hostif_X550(struct ixgbe_hw *hw, u16 offset, u16 data)
1200{
1201 s32 status = 0;
1202
1203 if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM) == 0) {
1204 status = ixgbe_write_ee_hostif_data_X550(hw, offset, data);
1205 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
1206 } else {
1207 hw_dbg(hw, "write ee hostif failed to get semaphore");
1208 status = -EBUSY;
1209 }
1210
1211 return status;
1212}
1213
1214/** ixgbe_update_flash_X550 - Instruct HW to copy EEPROM to Flash device
1215 * @hw: pointer to hardware structure
1216 *
1217 * Issue a shadow RAM dump to FW to copy EEPROM from shadow RAM to the flash.
1218 **/
1219static s32 ixgbe_update_flash_X550(struct ixgbe_hw *hw)
1220{
1221 s32 status = 0;
1222 union ixgbe_hic_hdr2 buffer;
1223
1224 buffer.req.cmd = FW_SHADOW_RAM_DUMP_CMD;
1225 buffer.req.buf_lenh = 0;
1226 buffer.req.buf_lenl = FW_SHADOW_RAM_DUMP_LEN;
1227 buffer.req.checksum = FW_DEFAULT_CHECKSUM;
1228
1229 status = ixgbe_host_interface_command(hw, &buffer, sizeof(buffer),
1230 IXGBE_HI_COMMAND_TIMEOUT, false);
1231 return status;
1232}
1233
1234/**
1235 * ixgbe_get_bus_info_X550em - Set PCI bus info
1236 * @hw: pointer to hardware structure
1237 *
1238 * Sets bus link width and speed to unknown because X550em is
1239 * not a PCI device.
1240 **/
1241static s32 ixgbe_get_bus_info_X550em(struct ixgbe_hw *hw)
1242{
1243 hw->bus.type = ixgbe_bus_type_internal;
1244 hw->bus.width = ixgbe_bus_width_unknown;
1245 hw->bus.speed = ixgbe_bus_speed_unknown;
1246
1247 hw->mac.ops.set_lan_id(hw);
1248
1249 return 0;
1250}
1251
1252/**
1253 * ixgbe_fw_recovery_mode_X550 - Check FW NVM recovery mode
1254 * @hw: pointer t hardware structure
1255 *
1256 * Returns true if in FW NVM recovery mode.
1257 */
1258static bool ixgbe_fw_recovery_mode_X550(struct ixgbe_hw *hw)
1259{
1260 u32 fwsm;
1261
1262 fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM(hw));
1263 return !!(fwsm & IXGBE_FWSM_FW_NVM_RECOVERY_MODE);
1264}
1265
1266/** ixgbe_disable_rx_x550 - Disable RX unit
1267 *
1268 * Enables the Rx DMA unit for x550
1269 **/
1270static void ixgbe_disable_rx_x550(struct ixgbe_hw *hw)
1271{
1272 u32 rxctrl, pfdtxgswc;
1273 s32 status;
1274 struct ixgbe_hic_disable_rxen fw_cmd;
1275
1276 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
1277 if (rxctrl & IXGBE_RXCTRL_RXEN) {
1278 pfdtxgswc = IXGBE_READ_REG(hw, IXGBE_PFDTXGSWC);
1279 if (pfdtxgswc & IXGBE_PFDTXGSWC_VT_LBEN) {
1280 pfdtxgswc &= ~IXGBE_PFDTXGSWC_VT_LBEN;
1281 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, pfdtxgswc);
1282 hw->mac.set_lben = true;
1283 } else {
1284 hw->mac.set_lben = false;
1285 }
1286
1287 fw_cmd.hdr.cmd = FW_DISABLE_RXEN_CMD;
1288 fw_cmd.hdr.buf_len = FW_DISABLE_RXEN_LEN;
1289 fw_cmd.hdr.checksum = FW_DEFAULT_CHECKSUM;
1290 fw_cmd.port_number = hw->bus.lan_id;
1291
1292 status = ixgbe_host_interface_command(hw, &fw_cmd,
1293 sizeof(struct ixgbe_hic_disable_rxen),
1294 IXGBE_HI_COMMAND_TIMEOUT, true);
1295
1296 /* If we fail - disable RX using register write */
1297 if (status) {
1298 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
1299 if (rxctrl & IXGBE_RXCTRL_RXEN) {
1300 rxctrl &= ~IXGBE_RXCTRL_RXEN;
1301 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl);
1302 }
1303 }
1304 }
1305}
1306
1307/** ixgbe_update_eeprom_checksum_X550 - Updates the EEPROM checksum and flash
1308 * @hw: pointer to hardware structure
1309 *
1310 * After writing EEPROM to shadow RAM using EEWR register, software calculates
1311 * checksum and updates the EEPROM and instructs the hardware to update
1312 * the flash.
1313 **/
1314static s32 ixgbe_update_eeprom_checksum_X550(struct ixgbe_hw *hw)
1315{
1316 s32 status;
1317 u16 checksum = 0;
1318
1319 /* Read the first word from the EEPROM. If this times out or fails, do
1320 * not continue or we could be in for a very long wait while every
1321 * EEPROM read fails
1322 */
1323 status = ixgbe_read_ee_hostif_X550(hw, 0, &checksum);
1324 if (status) {
1325 hw_dbg(hw, "EEPROM read failed\n");
1326 return status;
1327 }
1328
1329 status = ixgbe_calc_eeprom_checksum_X550(hw);
1330 if (status < 0)
1331 return status;
1332
1333 checksum = (u16)(status & 0xffff);
1334
1335 status = ixgbe_write_ee_hostif_X550(hw, IXGBE_EEPROM_CHECKSUM,
1336 checksum);
1337 if (status)
1338 return status;
1339
1340 status = ixgbe_update_flash_X550(hw);
1341
1342 return status;
1343}
1344
1345/** ixgbe_write_ee_hostif_buffer_X550 - Write EEPROM word(s) using hostif
1346 * @hw: pointer to hardware structure
1347 * @offset: offset of word in the EEPROM to write
1348 * @words: number of words
1349 * @data: word(s) write to the EEPROM
1350 *
1351 *
1352 * Write a 16 bit word(s) to the EEPROM using the hostif.
1353 **/
1354static s32 ixgbe_write_ee_hostif_buffer_X550(struct ixgbe_hw *hw,
1355 u16 offset, u16 words,
1356 u16 *data)
1357{
1358 s32 status = 0;
1359 u32 i = 0;
1360
1361 /* Take semaphore for the entire operation. */
1362 status = hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
1363 if (status) {
1364 hw_dbg(hw, "EEPROM write buffer - semaphore failed\n");
1365 return status;
1366 }
1367
1368 for (i = 0; i < words; i++) {
1369 status = ixgbe_write_ee_hostif_data_X550(hw, offset + i,
1370 data[i]);
1371 if (status) {
1372 hw_dbg(hw, "Eeprom buffered write failed\n");
1373 break;
1374 }
1375 }
1376
1377 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
1378
1379 return status;
1380}
1381
1382/** ixgbe_write_iosf_sb_reg_x550 - Writes a value to specified register of the
1383 * IOSF device
1384 *
1385 * @hw: pointer to hardware structure
1386 * @reg_addr: 32 bit PHY register to write
1387 * @device_type: 3 bit device type
1388 * @data: Data to write to the register
1389 **/
1390static s32 ixgbe_write_iosf_sb_reg_x550(struct ixgbe_hw *hw, u32 reg_addr,
1391 u32 device_type, u32 data)
1392{
1393 u32 gssr = IXGBE_GSSR_PHY1_SM | IXGBE_GSSR_PHY0_SM;
1394 u32 command, error;
1395 s32 ret;
1396
1397 ret = hw->mac.ops.acquire_swfw_sync(hw, gssr);
1398 if (ret)
1399 return ret;
1400
1401 ret = ixgbe_iosf_wait(hw, NULL);
1402 if (ret)
1403 goto out;
1404
1405 command = ((reg_addr << IXGBE_SB_IOSF_CTRL_ADDR_SHIFT) |
1406 (device_type << IXGBE_SB_IOSF_CTRL_TARGET_SELECT_SHIFT));
1407
1408 /* Write IOSF control register */
1409 IXGBE_WRITE_REG(hw, IXGBE_SB_IOSF_INDIRECT_CTRL, command);
1410
1411 /* Write IOSF data register */
1412 IXGBE_WRITE_REG(hw, IXGBE_SB_IOSF_INDIRECT_DATA, data);
1413
1414 ret = ixgbe_iosf_wait(hw, &command);
1415
1416 if ((command & IXGBE_SB_IOSF_CTRL_RESP_STAT_MASK) != 0) {
1417 error = FIELD_GET(IXGBE_SB_IOSF_CTRL_CMPL_ERR_MASK, command);
1418 hw_dbg(hw, "Failed to write, error %x\n", error);
1419 return -EIO;
1420 }
1421
1422out:
1423 hw->mac.ops.release_swfw_sync(hw, gssr);
1424 return ret;
1425}
1426
1427/**
1428 * ixgbe_setup_ixfi_x550em_x - MAC specific iXFI configuration
1429 * @hw: pointer to hardware structure
1430 *
1431 * iXfI configuration needed for ixgbe_mac_X550EM_x devices.
1432 **/
1433static s32 ixgbe_setup_ixfi_x550em_x(struct ixgbe_hw *hw)
1434{
1435 s32 status;
1436 u32 reg_val;
1437
1438 /* Disable training protocol FSM. */
1439 status = ixgbe_read_iosf_sb_reg_x550(hw,
1440 IXGBE_KRM_RX_TRN_LINKUP_CTRL(hw->bus.lan_id),
1441 IXGBE_SB_IOSF_TARGET_KR_PHY, ®_val);
1442 if (status)
1443 return status;
1444
1445 reg_val |= IXGBE_KRM_RX_TRN_LINKUP_CTRL_CONV_WO_PROTOCOL;
1446 status = ixgbe_write_iosf_sb_reg_x550(hw,
1447 IXGBE_KRM_RX_TRN_LINKUP_CTRL(hw->bus.lan_id),
1448 IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
1449 if (status)
1450 return status;
1451
1452 /* Disable Flex from training TXFFE. */
1453 status = ixgbe_read_iosf_sb_reg_x550(hw,
1454 IXGBE_KRM_DSP_TXFFE_STATE_4(hw->bus.lan_id),
1455 IXGBE_SB_IOSF_TARGET_KR_PHY, ®_val);
1456 if (status)
1457 return status;
1458
1459 reg_val &= ~IXGBE_KRM_DSP_TXFFE_STATE_C0_EN;
1460 reg_val &= ~IXGBE_KRM_DSP_TXFFE_STATE_CP1_CN1_EN;
1461 reg_val &= ~IXGBE_KRM_DSP_TXFFE_STATE_CO_ADAPT_EN;
1462 status = ixgbe_write_iosf_sb_reg_x550(hw,
1463 IXGBE_KRM_DSP_TXFFE_STATE_4(hw->bus.lan_id),
1464 IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
1465 if (status)
1466 return status;
1467
1468 status = ixgbe_read_iosf_sb_reg_x550(hw,
1469 IXGBE_KRM_DSP_TXFFE_STATE_5(hw->bus.lan_id),
1470 IXGBE_SB_IOSF_TARGET_KR_PHY, ®_val);
1471 if (status)
1472 return status;
1473
1474 reg_val &= ~IXGBE_KRM_DSP_TXFFE_STATE_C0_EN;
1475 reg_val &= ~IXGBE_KRM_DSP_TXFFE_STATE_CP1_CN1_EN;
1476 reg_val &= ~IXGBE_KRM_DSP_TXFFE_STATE_CO_ADAPT_EN;
1477 status = ixgbe_write_iosf_sb_reg_x550(hw,
1478 IXGBE_KRM_DSP_TXFFE_STATE_5(hw->bus.lan_id),
1479 IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
1480 if (status)
1481 return status;
1482
1483 /* Enable override for coefficients. */
1484 status = ixgbe_read_iosf_sb_reg_x550(hw,
1485 IXGBE_KRM_TX_COEFF_CTRL_1(hw->bus.lan_id),
1486 IXGBE_SB_IOSF_TARGET_KR_PHY, ®_val);
1487 if (status)
1488 return status;
1489
1490 reg_val |= IXGBE_KRM_TX_COEFF_CTRL_1_OVRRD_EN;
1491 reg_val |= IXGBE_KRM_TX_COEFF_CTRL_1_CZERO_EN;
1492 reg_val |= IXGBE_KRM_TX_COEFF_CTRL_1_CPLUS1_OVRRD_EN;
1493 reg_val |= IXGBE_KRM_TX_COEFF_CTRL_1_CMINUS1_OVRRD_EN;
1494 status = ixgbe_write_iosf_sb_reg_x550(hw,
1495 IXGBE_KRM_TX_COEFF_CTRL_1(hw->bus.lan_id),
1496 IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
1497 return status;
1498}
1499
1500/**
1501 * ixgbe_restart_an_internal_phy_x550em - restart autonegotiation for the
1502 * internal PHY
1503 * @hw: pointer to hardware structure
1504 **/
1505static s32 ixgbe_restart_an_internal_phy_x550em(struct ixgbe_hw *hw)
1506{
1507 s32 status;
1508 u32 link_ctrl;
1509
1510 /* Restart auto-negotiation. */
1511 status = hw->mac.ops.read_iosf_sb_reg(hw,
1512 IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
1513 IXGBE_SB_IOSF_TARGET_KR_PHY, &link_ctrl);
1514
1515 if (status) {
1516 hw_dbg(hw, "Auto-negotiation did not complete\n");
1517 return status;
1518 }
1519
1520 link_ctrl |= IXGBE_KRM_LINK_CTRL_1_TETH_AN_RESTART;
1521 status = hw->mac.ops.write_iosf_sb_reg(hw,
1522 IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
1523 IXGBE_SB_IOSF_TARGET_KR_PHY, link_ctrl);
1524
1525 if (hw->mac.type == ixgbe_mac_x550em_a) {
1526 u32 flx_mask_st20;
1527
1528 /* Indicate to FW that AN restart has been asserted */
1529 status = hw->mac.ops.read_iosf_sb_reg(hw,
1530 IXGBE_KRM_PMD_FLX_MASK_ST20(hw->bus.lan_id),
1531 IXGBE_SB_IOSF_TARGET_KR_PHY, &flx_mask_st20);
1532
1533 if (status) {
1534 hw_dbg(hw, "Auto-negotiation did not complete\n");
1535 return status;
1536 }
1537
1538 flx_mask_st20 |= IXGBE_KRM_PMD_FLX_MASK_ST20_FW_AN_RESTART;
1539 status = hw->mac.ops.write_iosf_sb_reg(hw,
1540 IXGBE_KRM_PMD_FLX_MASK_ST20(hw->bus.lan_id),
1541 IXGBE_SB_IOSF_TARGET_KR_PHY, flx_mask_st20);
1542 }
1543
1544 return status;
1545}
1546
1547/** ixgbe_setup_ixfi_x550em - Configure the KR PHY for iXFI mode.
1548 * @hw: pointer to hardware structure
1549 * @speed: the link speed to force
1550 *
1551 * Configures the integrated KR PHY to use iXFI mode. Used to connect an
1552 * internal and external PHY at a specific speed, without autonegotiation.
1553 **/
1554static s32 ixgbe_setup_ixfi_x550em(struct ixgbe_hw *hw, ixgbe_link_speed *speed)
1555{
1556 struct ixgbe_mac_info *mac = &hw->mac;
1557 s32 status;
1558 u32 reg_val;
1559
1560 /* iXFI is only supported with X552 */
1561 if (mac->type != ixgbe_mac_X550EM_x)
1562 return -EIO;
1563
1564 /* Disable AN and force speed to 10G Serial. */
1565 status = ixgbe_read_iosf_sb_reg_x550(hw,
1566 IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
1567 IXGBE_SB_IOSF_TARGET_KR_PHY, ®_val);
1568 if (status)
1569 return status;
1570
1571 reg_val &= ~IXGBE_KRM_LINK_CTRL_1_TETH_AN_ENABLE;
1572 reg_val &= ~IXGBE_KRM_LINK_CTRL_1_TETH_FORCE_SPEED_MASK;
1573
1574 /* Select forced link speed for internal PHY. */
1575 switch (*speed) {
1576 case IXGBE_LINK_SPEED_10GB_FULL:
1577 reg_val |= IXGBE_KRM_LINK_CTRL_1_TETH_FORCE_SPEED_10G;
1578 break;
1579 case IXGBE_LINK_SPEED_1GB_FULL:
1580 reg_val |= IXGBE_KRM_LINK_CTRL_1_TETH_FORCE_SPEED_1G;
1581 break;
1582 default:
1583 /* Other link speeds are not supported by internal KR PHY. */
1584 return -EINVAL;
1585 }
1586
1587 status = ixgbe_write_iosf_sb_reg_x550(hw,
1588 IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
1589 IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
1590 if (status)
1591 return status;
1592
1593 /* Additional configuration needed for x550em_x */
1594 if (hw->mac.type == ixgbe_mac_X550EM_x) {
1595 status = ixgbe_setup_ixfi_x550em_x(hw);
1596 if (status)
1597 return status;
1598 }
1599
1600 /* Toggle port SW reset by AN reset. */
1601 status = ixgbe_restart_an_internal_phy_x550em(hw);
1602
1603 return status;
1604}
1605
1606/**
1607 * ixgbe_supported_sfp_modules_X550em - Check if SFP module type is supported
1608 * @hw: pointer to hardware structure
1609 * @linear: true if SFP module is linear
1610 */
1611static s32 ixgbe_supported_sfp_modules_X550em(struct ixgbe_hw *hw, bool *linear)
1612{
1613 switch (hw->phy.sfp_type) {
1614 case ixgbe_sfp_type_not_present:
1615 return -ENOENT;
1616 case ixgbe_sfp_type_da_cu_core0:
1617 case ixgbe_sfp_type_da_cu_core1:
1618 *linear = true;
1619 break;
1620 case ixgbe_sfp_type_srlr_core0:
1621 case ixgbe_sfp_type_srlr_core1:
1622 case ixgbe_sfp_type_da_act_lmt_core0:
1623 case ixgbe_sfp_type_da_act_lmt_core1:
1624 case ixgbe_sfp_type_1g_sx_core0:
1625 case ixgbe_sfp_type_1g_sx_core1:
1626 case ixgbe_sfp_type_1g_lx_core0:
1627 case ixgbe_sfp_type_1g_lx_core1:
1628 *linear = false;
1629 break;
1630 case ixgbe_sfp_type_unknown:
1631 case ixgbe_sfp_type_1g_cu_core0:
1632 case ixgbe_sfp_type_1g_cu_core1:
1633 default:
1634 return -EOPNOTSUPP;
1635 }
1636
1637 return 0;
1638}
1639
1640/**
1641 * ixgbe_setup_mac_link_sfp_x550em - Configure the KR PHY for SFP.
1642 * @hw: pointer to hardware structure
1643 * @speed: the link speed to force
1644 * @autoneg_wait_to_complete: unused
1645 *
1646 * Configures the extern PHY and the integrated KR PHY for SFP support.
1647 */
1648static s32
1649ixgbe_setup_mac_link_sfp_x550em(struct ixgbe_hw *hw,
1650 ixgbe_link_speed speed,
1651 __always_unused bool autoneg_wait_to_complete)
1652{
1653 s32 status;
1654 u16 reg_slice, reg_val;
1655 bool setup_linear = false;
1656
1657 /* Check if SFP module is supported and linear */
1658 status = ixgbe_supported_sfp_modules_X550em(hw, &setup_linear);
1659
1660 /* If no SFP module present, then return success. Return success since
1661 * there is no reason to configure CS4227 and SFP not present error is
1662 * not accepted in the setup MAC link flow.
1663 */
1664 if (status == -ENOENT)
1665 return 0;
1666
1667 if (status)
1668 return status;
1669
1670 /* Configure internal PHY for KR/KX. */
1671 ixgbe_setup_kr_speed_x550em(hw, speed);
1672
1673 /* Configure CS4227 LINE side to proper mode. */
1674 reg_slice = IXGBE_CS4227_LINE_SPARE24_LSB + (hw->bus.lan_id << 12);
1675 if (setup_linear)
1676 reg_val = (IXGBE_CS4227_EDC_MODE_CX1 << 1) | 0x1;
1677 else
1678 reg_val = (IXGBE_CS4227_EDC_MODE_SR << 1) | 0x1;
1679
1680 status = hw->link.ops.write_link(hw, hw->link.addr, reg_slice,
1681 reg_val);
1682
1683 return status;
1684}
1685
1686/**
1687 * ixgbe_setup_sfi_x550a - Configure the internal PHY for native SFI mode
1688 * @hw: pointer to hardware structure
1689 * @speed: the link speed to force
1690 *
1691 * Configures the integrated PHY for native SFI mode. Used to connect the
1692 * internal PHY directly to an SFP cage, without autonegotiation.
1693 **/
1694static s32 ixgbe_setup_sfi_x550a(struct ixgbe_hw *hw, ixgbe_link_speed *speed)
1695{
1696 struct ixgbe_mac_info *mac = &hw->mac;
1697 s32 status;
1698 u32 reg_val;
1699
1700 /* Disable all AN and force speed to 10G Serial. */
1701 status = mac->ops.read_iosf_sb_reg(hw,
1702 IXGBE_KRM_PMD_FLX_MASK_ST20(hw->bus.lan_id),
1703 IXGBE_SB_IOSF_TARGET_KR_PHY, ®_val);
1704 if (status)
1705 return status;
1706
1707 reg_val &= ~IXGBE_KRM_PMD_FLX_MASK_ST20_AN_EN;
1708 reg_val &= ~IXGBE_KRM_PMD_FLX_MASK_ST20_AN37_EN;
1709 reg_val &= ~IXGBE_KRM_PMD_FLX_MASK_ST20_SGMII_EN;
1710 reg_val &= ~IXGBE_KRM_PMD_FLX_MASK_ST20_SPEED_MASK;
1711
1712 /* Select forced link speed for internal PHY. */
1713 switch (*speed) {
1714 case IXGBE_LINK_SPEED_10GB_FULL:
1715 reg_val |= IXGBE_KRM_PMD_FLX_MASK_ST20_SPEED_10G;
1716 break;
1717 case IXGBE_LINK_SPEED_1GB_FULL:
1718 reg_val |= IXGBE_KRM_PMD_FLX_MASK_ST20_SPEED_1G;
1719 break;
1720 default:
1721 /* Other link speeds are not supported by internal PHY. */
1722 return -EINVAL;
1723 }
1724
1725 (void)mac->ops.write_iosf_sb_reg(hw,
1726 IXGBE_KRM_PMD_FLX_MASK_ST20(hw->bus.lan_id),
1727 IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
1728
1729 /* change mode enforcement rules to hybrid */
1730 (void)mac->ops.read_iosf_sb_reg(hw,
1731 IXGBE_KRM_FLX_TMRS_CTRL_ST31(hw->bus.lan_id),
1732 IXGBE_SB_IOSF_TARGET_KR_PHY, ®_val);
1733 reg_val |= 0x0400;
1734
1735 (void)mac->ops.write_iosf_sb_reg(hw,
1736 IXGBE_KRM_FLX_TMRS_CTRL_ST31(hw->bus.lan_id),
1737 IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
1738
1739 /* manually control the config */
1740 (void)mac->ops.read_iosf_sb_reg(hw,
1741 IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
1742 IXGBE_SB_IOSF_TARGET_KR_PHY, ®_val);
1743 reg_val |= 0x20002240;
1744
1745 (void)mac->ops.write_iosf_sb_reg(hw,
1746 IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
1747 IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
1748
1749 /* move the AN base page values */
1750 (void)mac->ops.read_iosf_sb_reg(hw,
1751 IXGBE_KRM_PCS_KX_AN(hw->bus.lan_id),
1752 IXGBE_SB_IOSF_TARGET_KR_PHY, ®_val);
1753 reg_val |= 0x1;
1754
1755 (void)mac->ops.write_iosf_sb_reg(hw,
1756 IXGBE_KRM_PCS_KX_AN(hw->bus.lan_id),
1757 IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
1758
1759 /* set the AN37 over CB mode */
1760 (void)mac->ops.read_iosf_sb_reg(hw,
1761 IXGBE_KRM_AN_CNTL_4(hw->bus.lan_id),
1762 IXGBE_SB_IOSF_TARGET_KR_PHY, ®_val);
1763 reg_val |= 0x20000000;
1764
1765 (void)mac->ops.write_iosf_sb_reg(hw,
1766 IXGBE_KRM_AN_CNTL_4(hw->bus.lan_id),
1767 IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
1768
1769 /* restart AN manually */
1770 (void)mac->ops.read_iosf_sb_reg(hw,
1771 IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
1772 IXGBE_SB_IOSF_TARGET_KR_PHY, ®_val);
1773 reg_val |= IXGBE_KRM_LINK_CTRL_1_TETH_AN_RESTART;
1774
1775 (void)mac->ops.write_iosf_sb_reg(hw,
1776 IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
1777 IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
1778
1779 /* Toggle port SW reset by AN reset. */
1780 status = ixgbe_restart_an_internal_phy_x550em(hw);
1781
1782 return status;
1783}
1784
1785/**
1786 * ixgbe_setup_mac_link_sfp_n - Setup internal PHY for native SFP
1787 * @hw: pointer to hardware structure
1788 * @speed: link speed
1789 * @autoneg_wait_to_complete: unused
1790 *
1791 * Configure the integrated PHY for native SFP support.
1792 */
1793static s32
1794ixgbe_setup_mac_link_sfp_n(struct ixgbe_hw *hw, ixgbe_link_speed speed,
1795 __always_unused bool autoneg_wait_to_complete)
1796{
1797 bool setup_linear = false;
1798 u32 reg_phy_int;
1799 s32 ret_val;
1800
1801 /* Check if SFP module is supported and linear */
1802 ret_val = ixgbe_supported_sfp_modules_X550em(hw, &setup_linear);
1803
1804 /* If no SFP module present, then return success. Return success since
1805 * SFP not present error is not excepted in the setup MAC link flow.
1806 */
1807 if (ret_val == -ENOENT)
1808 return 0;
1809
1810 if (ret_val)
1811 return ret_val;
1812
1813 /* Configure internal PHY for native SFI based on module type */
1814 ret_val = hw->mac.ops.read_iosf_sb_reg(hw,
1815 IXGBE_KRM_PMD_FLX_MASK_ST20(hw->bus.lan_id),
1816 IXGBE_SB_IOSF_TARGET_KR_PHY, ®_phy_int);
1817 if (ret_val)
1818 return ret_val;
1819
1820 reg_phy_int &= IXGBE_KRM_PMD_FLX_MASK_ST20_SFI_10G_DA;
1821 if (!setup_linear)
1822 reg_phy_int |= IXGBE_KRM_PMD_FLX_MASK_ST20_SFI_10G_SR;
1823
1824 ret_val = hw->mac.ops.write_iosf_sb_reg(hw,
1825 IXGBE_KRM_PMD_FLX_MASK_ST20(hw->bus.lan_id),
1826 IXGBE_SB_IOSF_TARGET_KR_PHY, reg_phy_int);
1827 if (ret_val)
1828 return ret_val;
1829
1830 /* Setup SFI internal link. */
1831 return ixgbe_setup_sfi_x550a(hw, &speed);
1832}
1833
1834/**
1835 * ixgbe_setup_mac_link_sfp_x550a - Setup internal PHY for SFP
1836 * @hw: pointer to hardware structure
1837 * @speed: link speed
1838 * @autoneg_wait_to_complete: unused
1839 *
1840 * Configure the integrated PHY for SFP support.
1841 */
1842static s32
1843ixgbe_setup_mac_link_sfp_x550a(struct ixgbe_hw *hw, ixgbe_link_speed speed,
1844 __always_unused bool autoneg_wait_to_complete)
1845{
1846 u32 reg_slice, slice_offset;
1847 bool setup_linear = false;
1848 u16 reg_phy_ext;
1849 s32 ret_val;
1850
1851 /* Check if SFP module is supported and linear */
1852 ret_val = ixgbe_supported_sfp_modules_X550em(hw, &setup_linear);
1853
1854 /* If no SFP module present, then return success. Return success since
1855 * SFP not present error is not excepted in the setup MAC link flow.
1856 */
1857 if (ret_val == -ENOENT)
1858 return 0;
1859
1860 if (ret_val)
1861 return ret_val;
1862
1863 /* Configure internal PHY for KR/KX. */
1864 ixgbe_setup_kr_speed_x550em(hw, speed);
1865
1866 if (hw->phy.mdio.prtad == MDIO_PRTAD_NONE)
1867 return -EFAULT;
1868
1869 /* Get external PHY SKU id */
1870 ret_val = hw->phy.ops.read_reg(hw, IXGBE_CS4227_EFUSE_PDF_SKU,
1871 IXGBE_MDIO_ZERO_DEV_TYPE, ®_phy_ext);
1872 if (ret_val)
1873 return ret_val;
1874
1875 /* When configuring quad port CS4223, the MAC instance is part
1876 * of the slice offset.
1877 */
1878 if (reg_phy_ext == IXGBE_CS4223_SKU_ID)
1879 slice_offset = (hw->bus.lan_id +
1880 (hw->bus.instance_id << 1)) << 12;
1881 else
1882 slice_offset = hw->bus.lan_id << 12;
1883
1884 /* Configure CS4227/CS4223 LINE side to proper mode. */
1885 reg_slice = IXGBE_CS4227_LINE_SPARE24_LSB + slice_offset;
1886
1887 ret_val = hw->phy.ops.read_reg(hw, reg_slice,
1888 IXGBE_MDIO_ZERO_DEV_TYPE, ®_phy_ext);
1889 if (ret_val)
1890 return ret_val;
1891
1892 reg_phy_ext &= ~((IXGBE_CS4227_EDC_MODE_CX1 << 1) |
1893 (IXGBE_CS4227_EDC_MODE_SR << 1));
1894
1895 if (setup_linear)
1896 reg_phy_ext |= (IXGBE_CS4227_EDC_MODE_CX1 << 1) | 1;
1897 else
1898 reg_phy_ext |= (IXGBE_CS4227_EDC_MODE_SR << 1) | 1;
1899
1900 ret_val = hw->phy.ops.write_reg(hw, reg_slice,
1901 IXGBE_MDIO_ZERO_DEV_TYPE, reg_phy_ext);
1902 if (ret_val)
1903 return ret_val;
1904
1905 /* Flush previous write with a read */
1906 return hw->phy.ops.read_reg(hw, reg_slice,
1907 IXGBE_MDIO_ZERO_DEV_TYPE, ®_phy_ext);
1908}
1909
1910/**
1911 * ixgbe_setup_mac_link_t_X550em - Sets the auto advertised link speed
1912 * @hw: pointer to hardware structure
1913 * @speed: new link speed
1914 * @autoneg_wait: true when waiting for completion is needed
1915 *
1916 * Setup internal/external PHY link speed based on link speed, then set
1917 * external PHY auto advertised link speed.
1918 *
1919 * Returns error status for any failure
1920 **/
1921static s32 ixgbe_setup_mac_link_t_X550em(struct ixgbe_hw *hw,
1922 ixgbe_link_speed speed,
1923 bool autoneg_wait)
1924{
1925 s32 status;
1926 ixgbe_link_speed force_speed;
1927
1928 /* Setup internal/external PHY link speed to iXFI (10G), unless
1929 * only 1G is auto advertised then setup KX link.
1930 */
1931 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
1932 force_speed = IXGBE_LINK_SPEED_10GB_FULL;
1933 else
1934 force_speed = IXGBE_LINK_SPEED_1GB_FULL;
1935
1936 /* If X552 and internal link mode is XFI, then setup XFI internal link.
1937 */
1938 if (hw->mac.type == ixgbe_mac_X550EM_x &&
1939 !(hw->phy.nw_mng_if_sel & IXGBE_NW_MNG_IF_SEL_INT_PHY_MODE)) {
1940 status = ixgbe_setup_ixfi_x550em(hw, &force_speed);
1941
1942 if (status)
1943 return status;
1944 }
1945
1946 return hw->phy.ops.setup_link_speed(hw, speed, autoneg_wait);
1947}
1948
1949/** ixgbe_check_link_t_X550em - Determine link and speed status
1950 * @hw: pointer to hardware structure
1951 * @speed: pointer to link speed
1952 * @link_up: true when link is up
1953 * @link_up_wait_to_complete: bool used to wait for link up or not
1954 *
1955 * Check that both the MAC and X557 external PHY have link.
1956 **/
1957static s32 ixgbe_check_link_t_X550em(struct ixgbe_hw *hw,
1958 ixgbe_link_speed *speed,
1959 bool *link_up,
1960 bool link_up_wait_to_complete)
1961{
1962 u32 status;
1963 u16 i, autoneg_status;
1964
1965 if (hw->mac.ops.get_media_type(hw) != ixgbe_media_type_copper)
1966 return -EIO;
1967
1968 status = ixgbe_check_mac_link_generic(hw, speed, link_up,
1969 link_up_wait_to_complete);
1970
1971 /* If check link fails or MAC link is not up, then return */
1972 if (status || !(*link_up))
1973 return status;
1974
1975 /* MAC link is up, so check external PHY link.
1976 * Link status is latching low, and can only be used to detect link
1977 * drop, and not the current status of the link without performing
1978 * back-to-back reads.
1979 */
1980 for (i = 0; i < 2; i++) {
1981 status = hw->phy.ops.read_reg(hw, MDIO_STAT1, MDIO_MMD_AN,
1982 &autoneg_status);
1983
1984 if (status)
1985 return status;
1986 }
1987
1988 /* If external PHY link is not up, then indicate link not up */
1989 if (!(autoneg_status & IXGBE_MDIO_AUTO_NEG_LINK_STATUS))
1990 *link_up = false;
1991
1992 return 0;
1993}
1994
1995/**
1996 * ixgbe_setup_sgmii - Set up link for sgmii
1997 * @hw: pointer to hardware structure
1998 * @speed: unused
1999 * @autoneg_wait_to_complete: unused
2000 */
2001static s32
2002ixgbe_setup_sgmii(struct ixgbe_hw *hw, __always_unused ixgbe_link_speed speed,
2003 __always_unused bool autoneg_wait_to_complete)
2004{
2005 struct ixgbe_mac_info *mac = &hw->mac;
2006 u32 lval, sval, flx_val;
2007 s32 rc;
2008
2009 rc = mac->ops.read_iosf_sb_reg(hw,
2010 IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
2011 IXGBE_SB_IOSF_TARGET_KR_PHY, &lval);
2012 if (rc)
2013 return rc;
2014
2015 lval &= ~IXGBE_KRM_LINK_CTRL_1_TETH_AN_ENABLE;
2016 lval &= ~IXGBE_KRM_LINK_CTRL_1_TETH_FORCE_SPEED_MASK;
2017 lval |= IXGBE_KRM_LINK_CTRL_1_TETH_AN_SGMII_EN;
2018 lval |= IXGBE_KRM_LINK_CTRL_1_TETH_AN_CLAUSE_37_EN;
2019 lval |= IXGBE_KRM_LINK_CTRL_1_TETH_FORCE_SPEED_1G;
2020 rc = mac->ops.write_iosf_sb_reg(hw,
2021 IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
2022 IXGBE_SB_IOSF_TARGET_KR_PHY, lval);
2023 if (rc)
2024 return rc;
2025
2026 rc = mac->ops.read_iosf_sb_reg(hw,
2027 IXGBE_KRM_SGMII_CTRL(hw->bus.lan_id),
2028 IXGBE_SB_IOSF_TARGET_KR_PHY, &sval);
2029 if (rc)
2030 return rc;
2031
2032 sval |= IXGBE_KRM_SGMII_CTRL_MAC_TAR_FORCE_10_D;
2033 sval |= IXGBE_KRM_SGMII_CTRL_MAC_TAR_FORCE_100_D;
2034 rc = mac->ops.write_iosf_sb_reg(hw,
2035 IXGBE_KRM_SGMII_CTRL(hw->bus.lan_id),
2036 IXGBE_SB_IOSF_TARGET_KR_PHY, sval);
2037 if (rc)
2038 return rc;
2039
2040 rc = mac->ops.read_iosf_sb_reg(hw,
2041 IXGBE_KRM_PMD_FLX_MASK_ST20(hw->bus.lan_id),
2042 IXGBE_SB_IOSF_TARGET_KR_PHY, &flx_val);
2043 if (rc)
2044 return rc;
2045
2046 rc = mac->ops.read_iosf_sb_reg(hw,
2047 IXGBE_KRM_PMD_FLX_MASK_ST20(hw->bus.lan_id),
2048 IXGBE_SB_IOSF_TARGET_KR_PHY, &flx_val);
2049 if (rc)
2050 return rc;
2051
2052 flx_val &= ~IXGBE_KRM_PMD_FLX_MASK_ST20_SPEED_MASK;
2053 flx_val |= IXGBE_KRM_PMD_FLX_MASK_ST20_SPEED_1G;
2054 flx_val &= ~IXGBE_KRM_PMD_FLX_MASK_ST20_AN_EN;
2055 flx_val |= IXGBE_KRM_PMD_FLX_MASK_ST20_SGMII_EN;
2056 flx_val |= IXGBE_KRM_PMD_FLX_MASK_ST20_AN37_EN;
2057
2058 rc = mac->ops.write_iosf_sb_reg(hw,
2059 IXGBE_KRM_PMD_FLX_MASK_ST20(hw->bus.lan_id),
2060 IXGBE_SB_IOSF_TARGET_KR_PHY, flx_val);
2061 if (rc)
2062 return rc;
2063
2064 rc = ixgbe_restart_an_internal_phy_x550em(hw);
2065 return rc;
2066}
2067
2068/**
2069 * ixgbe_setup_sgmii_fw - Set up link for sgmii with firmware-controlled PHYs
2070 * @hw: pointer to hardware structure
2071 * @speed: the link speed to force
2072 * @autoneg_wait: true when waiting for completion is needed
2073 */
2074static s32 ixgbe_setup_sgmii_fw(struct ixgbe_hw *hw, ixgbe_link_speed speed,
2075 bool autoneg_wait)
2076{
2077 struct ixgbe_mac_info *mac = &hw->mac;
2078 u32 lval, sval, flx_val;
2079 s32 rc;
2080
2081 rc = mac->ops.read_iosf_sb_reg(hw,
2082 IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
2083 IXGBE_SB_IOSF_TARGET_KR_PHY, &lval);
2084 if (rc)
2085 return rc;
2086
2087 lval &= ~IXGBE_KRM_LINK_CTRL_1_TETH_AN_ENABLE;
2088 lval &= ~IXGBE_KRM_LINK_CTRL_1_TETH_FORCE_SPEED_MASK;
2089 lval |= IXGBE_KRM_LINK_CTRL_1_TETH_AN_SGMII_EN;
2090 lval |= IXGBE_KRM_LINK_CTRL_1_TETH_AN_CLAUSE_37_EN;
2091 lval &= ~IXGBE_KRM_LINK_CTRL_1_TETH_FORCE_SPEED_1G;
2092 rc = mac->ops.write_iosf_sb_reg(hw,
2093 IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
2094 IXGBE_SB_IOSF_TARGET_KR_PHY, lval);
2095 if (rc)
2096 return rc;
2097
2098 rc = mac->ops.read_iosf_sb_reg(hw,
2099 IXGBE_KRM_SGMII_CTRL(hw->bus.lan_id),
2100 IXGBE_SB_IOSF_TARGET_KR_PHY, &sval);
2101 if (rc)
2102 return rc;
2103
2104 sval &= ~IXGBE_KRM_SGMII_CTRL_MAC_TAR_FORCE_10_D;
2105 sval &= ~IXGBE_KRM_SGMII_CTRL_MAC_TAR_FORCE_100_D;
2106 rc = mac->ops.write_iosf_sb_reg(hw,
2107 IXGBE_KRM_SGMII_CTRL(hw->bus.lan_id),
2108 IXGBE_SB_IOSF_TARGET_KR_PHY, sval);
2109 if (rc)
2110 return rc;
2111
2112 rc = mac->ops.write_iosf_sb_reg(hw,
2113 IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
2114 IXGBE_SB_IOSF_TARGET_KR_PHY, lval);
2115 if (rc)
2116 return rc;
2117
2118 rc = mac->ops.read_iosf_sb_reg(hw,
2119 IXGBE_KRM_PMD_FLX_MASK_ST20(hw->bus.lan_id),
2120 IXGBE_SB_IOSF_TARGET_KR_PHY, &flx_val);
2121 if (rc)
2122 return rc;
2123
2124 flx_val &= ~IXGBE_KRM_PMD_FLX_MASK_ST20_SPEED_MASK;
2125 flx_val |= IXGBE_KRM_PMD_FLX_MASK_ST20_SPEED_AN;
2126 flx_val &= ~IXGBE_KRM_PMD_FLX_MASK_ST20_AN_EN;
2127 flx_val |= IXGBE_KRM_PMD_FLX_MASK_ST20_SGMII_EN;
2128 flx_val |= IXGBE_KRM_PMD_FLX_MASK_ST20_AN37_EN;
2129
2130 rc = mac->ops.write_iosf_sb_reg(hw,
2131 IXGBE_KRM_PMD_FLX_MASK_ST20(hw->bus.lan_id),
2132 IXGBE_SB_IOSF_TARGET_KR_PHY, flx_val);
2133 if (rc)
2134 return rc;
2135
2136 ixgbe_restart_an_internal_phy_x550em(hw);
2137
2138 return hw->phy.ops.setup_link_speed(hw, speed, autoneg_wait);
2139}
2140
2141/**
2142 * ixgbe_fc_autoneg_sgmii_x550em_a - Enable flow control IEEE clause 37
2143 * @hw: pointer to hardware structure
2144 *
2145 * Enable flow control according to IEEE clause 37.
2146 */
2147static void ixgbe_fc_autoneg_sgmii_x550em_a(struct ixgbe_hw *hw)
2148{
2149 u32 info[FW_PHY_ACT_DATA_COUNT] = { 0 };
2150 ixgbe_link_speed speed;
2151 s32 status = -EIO;
2152 bool link_up;
2153
2154 /* AN should have completed when the cable was plugged in.
2155 * Look for reasons to bail out. Bail out if:
2156 * - FC autoneg is disabled, or if
2157 * - link is not up.
2158 */
2159 if (hw->fc.disable_fc_autoneg)
2160 goto out;
2161
2162 hw->mac.ops.check_link(hw, &speed, &link_up, false);
2163 if (!link_up)
2164 goto out;
2165
2166 /* Check if auto-negotiation has completed */
2167 status = ixgbe_fw_phy_activity(hw, FW_PHY_ACT_GET_LINK_INFO, &info);
2168 if (status || !(info[0] & FW_PHY_ACT_GET_LINK_INFO_AN_COMPLETE)) {
2169 status = -EIO;
2170 goto out;
2171 }
2172
2173 /* Negotiate the flow control */
2174 status = ixgbe_negotiate_fc(hw, info[0], info[0],
2175 FW_PHY_ACT_GET_LINK_INFO_FC_RX,
2176 FW_PHY_ACT_GET_LINK_INFO_FC_TX,
2177 FW_PHY_ACT_GET_LINK_INFO_LP_FC_RX,
2178 FW_PHY_ACT_GET_LINK_INFO_LP_FC_TX);
2179
2180out:
2181 if (!status) {
2182 hw->fc.fc_was_autonegged = true;
2183 } else {
2184 hw->fc.fc_was_autonegged = false;
2185 hw->fc.current_mode = hw->fc.requested_mode;
2186 }
2187}
2188
2189/** ixgbe_init_mac_link_ops_X550em_a - Init mac link function pointers
2190 * @hw: pointer to hardware structure
2191 **/
2192static void ixgbe_init_mac_link_ops_X550em_a(struct ixgbe_hw *hw)
2193{
2194 struct ixgbe_mac_info *mac = &hw->mac;
2195
2196 switch (mac->ops.get_media_type(hw)) {
2197 case ixgbe_media_type_fiber:
2198 mac->ops.setup_fc = NULL;
2199 mac->ops.fc_autoneg = ixgbe_fc_autoneg_fiber_x550em_a;
2200 break;
2201 case ixgbe_media_type_copper:
2202 if (hw->device_id != IXGBE_DEV_ID_X550EM_A_1G_T &&
2203 hw->device_id != IXGBE_DEV_ID_X550EM_A_1G_T_L) {
2204 mac->ops.setup_link = ixgbe_setup_mac_link_t_X550em;
2205 break;
2206 }
2207 mac->ops.fc_autoneg = ixgbe_fc_autoneg_sgmii_x550em_a;
2208 mac->ops.setup_fc = ixgbe_fc_autoneg_fw;
2209 mac->ops.setup_link = ixgbe_setup_sgmii_fw;
2210 mac->ops.check_link = ixgbe_check_mac_link_generic;
2211 break;
2212 case ixgbe_media_type_backplane:
2213 mac->ops.fc_autoneg = ixgbe_fc_autoneg_backplane_x550em_a;
2214 mac->ops.setup_fc = ixgbe_setup_fc_backplane_x550em_a;
2215 break;
2216 default:
2217 break;
2218 }
2219}
2220
2221/** ixgbe_init_mac_link_ops_X550em - init mac link function pointers
2222 * @hw: pointer to hardware structure
2223 **/
2224static void ixgbe_init_mac_link_ops_X550em(struct ixgbe_hw *hw)
2225{
2226 struct ixgbe_mac_info *mac = &hw->mac;
2227
2228 mac->ops.setup_fc = ixgbe_setup_fc_x550em;
2229
2230 switch (mac->ops.get_media_type(hw)) {
2231 case ixgbe_media_type_fiber:
2232 /* CS4227 does not support autoneg, so disable the laser control
2233 * functions for SFP+ fiber
2234 */
2235 mac->ops.disable_tx_laser = NULL;
2236 mac->ops.enable_tx_laser = NULL;
2237 mac->ops.flap_tx_laser = NULL;
2238 mac->ops.setup_link = ixgbe_setup_mac_link_multispeed_fiber;
2239 switch (hw->device_id) {
2240 case IXGBE_DEV_ID_X550EM_A_SFP_N:
2241 mac->ops.setup_mac_link = ixgbe_setup_mac_link_sfp_n;
2242 break;
2243 case IXGBE_DEV_ID_X550EM_A_SFP:
2244 mac->ops.setup_mac_link =
2245 ixgbe_setup_mac_link_sfp_x550a;
2246 break;
2247 default:
2248 mac->ops.setup_mac_link =
2249 ixgbe_setup_mac_link_sfp_x550em;
2250 break;
2251 }
2252 mac->ops.set_rate_select_speed =
2253 ixgbe_set_soft_rate_select_speed;
2254 break;
2255 case ixgbe_media_type_copper:
2256 if (hw->device_id == IXGBE_DEV_ID_X550EM_X_1G_T)
2257 break;
2258 mac->ops.setup_link = ixgbe_setup_mac_link_t_X550em;
2259 mac->ops.setup_fc = ixgbe_setup_fc_generic;
2260 mac->ops.check_link = ixgbe_check_link_t_X550em;
2261 break;
2262 case ixgbe_media_type_backplane:
2263 if (hw->device_id == IXGBE_DEV_ID_X550EM_A_SGMII ||
2264 hw->device_id == IXGBE_DEV_ID_X550EM_A_SGMII_L)
2265 mac->ops.setup_link = ixgbe_setup_sgmii;
2266 break;
2267 default:
2268 break;
2269 }
2270
2271 /* Additional modification for X550em_a devices */
2272 if (hw->mac.type == ixgbe_mac_x550em_a)
2273 ixgbe_init_mac_link_ops_X550em_a(hw);
2274}
2275
2276/** ixgbe_setup_sfp_modules_X550em - Setup SFP module
2277 * @hw: pointer to hardware structure
2278 */
2279static s32 ixgbe_setup_sfp_modules_X550em(struct ixgbe_hw *hw)
2280{
2281 s32 status;
2282 bool linear;
2283
2284 /* Check if SFP module is supported */
2285 status = ixgbe_supported_sfp_modules_X550em(hw, &linear);
2286 if (status)
2287 return status;
2288
2289 ixgbe_init_mac_link_ops_X550em(hw);
2290 hw->phy.ops.reset = NULL;
2291
2292 return 0;
2293}
2294
2295/** ixgbe_get_link_capabilities_x550em - Determines link capabilities
2296 * @hw: pointer to hardware structure
2297 * @speed: pointer to link speed
2298 * @autoneg: true when autoneg or autotry is enabled
2299 **/
2300static s32 ixgbe_get_link_capabilities_X550em(struct ixgbe_hw *hw,
2301 ixgbe_link_speed *speed,
2302 bool *autoneg)
2303{
2304 if (hw->phy.type == ixgbe_phy_fw) {
2305 *autoneg = true;
2306 *speed = hw->phy.speeds_supported;
2307 return 0;
2308 }
2309
2310 /* SFP */
2311 if (hw->phy.media_type == ixgbe_media_type_fiber) {
2312 /* CS4227 SFP must not enable auto-negotiation */
2313 *autoneg = false;
2314
2315 if (hw->phy.sfp_type == ixgbe_sfp_type_1g_sx_core0 ||
2316 hw->phy.sfp_type == ixgbe_sfp_type_1g_sx_core1 ||
2317 hw->phy.sfp_type == ixgbe_sfp_type_1g_lx_core0 ||
2318 hw->phy.sfp_type == ixgbe_sfp_type_1g_lx_core1) {
2319 *speed = IXGBE_LINK_SPEED_1GB_FULL;
2320 return 0;
2321 }
2322
2323 /* Link capabilities are based on SFP */
2324 if (hw->phy.multispeed_fiber)
2325 *speed = IXGBE_LINK_SPEED_10GB_FULL |
2326 IXGBE_LINK_SPEED_1GB_FULL;
2327 else
2328 *speed = IXGBE_LINK_SPEED_10GB_FULL;
2329 } else {
2330 switch (hw->phy.type) {
2331 case ixgbe_phy_x550em_kx4:
2332 *speed = IXGBE_LINK_SPEED_1GB_FULL |
2333 IXGBE_LINK_SPEED_2_5GB_FULL |
2334 IXGBE_LINK_SPEED_10GB_FULL;
2335 break;
2336 case ixgbe_phy_x550em_xfi:
2337 *speed = IXGBE_LINK_SPEED_1GB_FULL |
2338 IXGBE_LINK_SPEED_10GB_FULL;
2339 break;
2340 case ixgbe_phy_ext_1g_t:
2341 case ixgbe_phy_sgmii:
2342 *speed = IXGBE_LINK_SPEED_1GB_FULL;
2343 break;
2344 case ixgbe_phy_x550em_kr:
2345 if (hw->mac.type == ixgbe_mac_x550em_a) {
2346 /* check different backplane modes */
2347 if (hw->phy.nw_mng_if_sel &
2348 IXGBE_NW_MNG_IF_SEL_PHY_SPEED_2_5G) {
2349 *speed = IXGBE_LINK_SPEED_2_5GB_FULL;
2350 break;
2351 } else if (hw->device_id ==
2352 IXGBE_DEV_ID_X550EM_A_KR_L) {
2353 *speed = IXGBE_LINK_SPEED_1GB_FULL;
2354 break;
2355 }
2356 }
2357 fallthrough;
2358 default:
2359 *speed = IXGBE_LINK_SPEED_10GB_FULL |
2360 IXGBE_LINK_SPEED_1GB_FULL;
2361 break;
2362 }
2363 *autoneg = true;
2364 }
2365 return 0;
2366}
2367
2368/**
2369 * ixgbe_get_lasi_ext_t_x550em - Determime external Base T PHY interrupt cause
2370 * @hw: pointer to hardware structure
2371 * @lsc: pointer to boolean flag which indicates whether external Base T
2372 * PHY interrupt is lsc
2373 * @is_overtemp: indicate whether an overtemp event encountered
2374 *
2375 * Determime if external Base T PHY interrupt cause is high temperature
2376 * failure alarm or link status change.
2377 **/
2378static s32 ixgbe_get_lasi_ext_t_x550em(struct ixgbe_hw *hw, bool *lsc,
2379 bool *is_overtemp)
2380{
2381 u32 status;
2382 u16 reg;
2383
2384 *is_overtemp = false;
2385 *lsc = false;
2386
2387 /* Vendor alarm triggered */
2388 status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_GLOBAL_CHIP_STD_INT_FLAG,
2389 MDIO_MMD_VEND1,
2390 ®);
2391
2392 if (status || !(reg & IXGBE_MDIO_GLOBAL_VEN_ALM_INT_EN))
2393 return status;
2394
2395 /* Vendor Auto-Neg alarm triggered or Global alarm 1 triggered */
2396 status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_GLOBAL_INT_CHIP_VEN_FLAG,
2397 MDIO_MMD_VEND1,
2398 ®);
2399
2400 if (status || !(reg & (IXGBE_MDIO_GLOBAL_AN_VEN_ALM_INT_EN |
2401 IXGBE_MDIO_GLOBAL_ALARM_1_INT)))
2402 return status;
2403
2404 /* Global alarm triggered */
2405 status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_GLOBAL_ALARM_1,
2406 MDIO_MMD_VEND1,
2407 ®);
2408
2409 if (status)
2410 return status;
2411
2412 /* If high temperature failure, then return over temp error and exit */
2413 if (reg & IXGBE_MDIO_GLOBAL_ALM_1_HI_TMP_FAIL) {
2414 /* power down the PHY in case the PHY FW didn't already */
2415 ixgbe_set_copper_phy_power(hw, false);
2416 *is_overtemp = true;
2417 return -EIO;
2418 }
2419 if (reg & IXGBE_MDIO_GLOBAL_ALM_1_DEV_FAULT) {
2420 /* device fault alarm triggered */
2421 status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_GLOBAL_FAULT_MSG,
2422 MDIO_MMD_VEND1,
2423 ®);
2424 if (status)
2425 return status;
2426
2427 /* if device fault was due to high temp alarm handle and exit */
2428 if (reg == IXGBE_MDIO_GLOBAL_FAULT_MSG_HI_TMP) {
2429 /* power down the PHY in case the PHY FW didn't */
2430 ixgbe_set_copper_phy_power(hw, false);
2431 *is_overtemp = true;
2432 return -EIO;
2433 }
2434 }
2435
2436 /* Vendor alarm 2 triggered */
2437 status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_GLOBAL_CHIP_STD_INT_FLAG,
2438 MDIO_MMD_AN, ®);
2439
2440 if (status || !(reg & IXGBE_MDIO_GLOBAL_STD_ALM2_INT))
2441 return status;
2442
2443 /* link connect/disconnect event occurred */
2444 status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_AUTO_NEG_VENDOR_TX_ALARM2,
2445 MDIO_MMD_AN, ®);
2446
2447 if (status)
2448 return status;
2449
2450 /* Indicate LSC */
2451 if (reg & IXGBE_MDIO_AUTO_NEG_VEN_LSC)
2452 *lsc = true;
2453
2454 return 0;
2455}
2456
2457/**
2458 * ixgbe_enable_lasi_ext_t_x550em - Enable external Base T PHY interrupts
2459 * @hw: pointer to hardware structure
2460 *
2461 * Enable link status change and temperature failure alarm for the external
2462 * Base T PHY
2463 *
2464 * Returns PHY access status
2465 **/
2466static s32 ixgbe_enable_lasi_ext_t_x550em(struct ixgbe_hw *hw)
2467{
2468 bool lsc, overtemp;
2469 u32 status;
2470 u16 reg;
2471
2472 /* Clear interrupt flags */
2473 status = ixgbe_get_lasi_ext_t_x550em(hw, &lsc, &overtemp);
2474
2475 /* Enable link status change alarm */
2476
2477 /* Enable the LASI interrupts on X552 devices to receive notifications
2478 * of the link configurations of the external PHY and correspondingly
2479 * support the configuration of the internal iXFI link, since iXFI does
2480 * not support auto-negotiation. This is not required for X553 devices
2481 * having KR support, which performs auto-negotiations and which is used
2482 * as the internal link to the external PHY. Hence adding a check here
2483 * to avoid enabling LASI interrupts for X553 devices.
2484 */
2485 if (hw->mac.type != ixgbe_mac_x550em_a) {
2486 status = hw->phy.ops.read_reg(hw,
2487 IXGBE_MDIO_PMA_TX_VEN_LASI_INT_MASK,
2488 MDIO_MMD_AN, ®);
2489 if (status)
2490 return status;
2491
2492 reg |= IXGBE_MDIO_PMA_TX_VEN_LASI_INT_EN;
2493
2494 status = hw->phy.ops.write_reg(hw,
2495 IXGBE_MDIO_PMA_TX_VEN_LASI_INT_MASK,
2496 MDIO_MMD_AN, reg);
2497 if (status)
2498 return status;
2499 }
2500
2501 /* Enable high temperature failure and global fault alarms */
2502 status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_GLOBAL_INT_MASK,
2503 MDIO_MMD_VEND1,
2504 ®);
2505 if (status)
2506 return status;
2507
2508 reg |= (IXGBE_MDIO_GLOBAL_INT_HI_TEMP_EN |
2509 IXGBE_MDIO_GLOBAL_INT_DEV_FAULT_EN);
2510
2511 status = hw->phy.ops.write_reg(hw, IXGBE_MDIO_GLOBAL_INT_MASK,
2512 MDIO_MMD_VEND1,
2513 reg);
2514 if (status)
2515 return status;
2516
2517 /* Enable vendor Auto-Neg alarm and Global Interrupt Mask 1 alarm */
2518 status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_GLOBAL_INT_CHIP_VEN_MASK,
2519 MDIO_MMD_VEND1,
2520 ®);
2521 if (status)
2522 return status;
2523
2524 reg |= (IXGBE_MDIO_GLOBAL_AN_VEN_ALM_INT_EN |
2525 IXGBE_MDIO_GLOBAL_ALARM_1_INT);
2526
2527 status = hw->phy.ops.write_reg(hw, IXGBE_MDIO_GLOBAL_INT_CHIP_VEN_MASK,
2528 MDIO_MMD_VEND1,
2529 reg);
2530 if (status)
2531 return status;
2532
2533 /* Enable chip-wide vendor alarm */
2534 status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_GLOBAL_INT_CHIP_STD_MASK,
2535 MDIO_MMD_VEND1,
2536 ®);
2537 if (status)
2538 return status;
2539
2540 reg |= IXGBE_MDIO_GLOBAL_VEN_ALM_INT_EN;
2541
2542 status = hw->phy.ops.write_reg(hw, IXGBE_MDIO_GLOBAL_INT_CHIP_STD_MASK,
2543 MDIO_MMD_VEND1,
2544 reg);
2545
2546 return status;
2547}
2548
2549/**
2550 * ixgbe_handle_lasi_ext_t_x550em - Handle external Base T PHY interrupt
2551 * @hw: pointer to hardware structure
2552 * @is_overtemp: indicate whether an overtemp event encountered
2553 *
2554 * Handle external Base T PHY interrupt. If high temperature
2555 * failure alarm then return error, else if link status change
2556 * then setup internal/external PHY link
2557 **/
2558static s32 ixgbe_handle_lasi_ext_t_x550em(struct ixgbe_hw *hw,
2559 bool *is_overtemp)
2560{
2561 struct ixgbe_phy_info *phy = &hw->phy;
2562 bool lsc;
2563 u32 status;
2564
2565 status = ixgbe_get_lasi_ext_t_x550em(hw, &lsc, is_overtemp);
2566 if (status)
2567 return status;
2568
2569 if (lsc && phy->ops.setup_internal_link)
2570 return phy->ops.setup_internal_link(hw);
2571
2572 return 0;
2573}
2574
2575/**
2576 * ixgbe_setup_kr_speed_x550em - Configure the KR PHY for link speed.
2577 * @hw: pointer to hardware structure
2578 * @speed: link speed
2579 *
2580 * Configures the integrated KR PHY.
2581 **/
2582static s32 ixgbe_setup_kr_speed_x550em(struct ixgbe_hw *hw,
2583 ixgbe_link_speed speed)
2584{
2585 s32 status;
2586 u32 reg_val;
2587
2588 status = hw->mac.ops.read_iosf_sb_reg(hw,
2589 IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
2590 IXGBE_SB_IOSF_TARGET_KR_PHY, ®_val);
2591 if (status)
2592 return status;
2593
2594 reg_val |= IXGBE_KRM_LINK_CTRL_1_TETH_AN_ENABLE;
2595 reg_val &= ~(IXGBE_KRM_LINK_CTRL_1_TETH_AN_CAP_KR |
2596 IXGBE_KRM_LINK_CTRL_1_TETH_AN_CAP_KX);
2597
2598 /* Advertise 10G support. */
2599 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
2600 reg_val |= IXGBE_KRM_LINK_CTRL_1_TETH_AN_CAP_KR;
2601
2602 /* Advertise 1G support. */
2603 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
2604 reg_val |= IXGBE_KRM_LINK_CTRL_1_TETH_AN_CAP_KX;
2605
2606 status = hw->mac.ops.write_iosf_sb_reg(hw,
2607 IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
2608 IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
2609
2610 if (hw->mac.type == ixgbe_mac_x550em_a) {
2611 /* Set lane mode to KR auto negotiation */
2612 status = hw->mac.ops.read_iosf_sb_reg(hw,
2613 IXGBE_KRM_PMD_FLX_MASK_ST20(hw->bus.lan_id),
2614 IXGBE_SB_IOSF_TARGET_KR_PHY, ®_val);
2615
2616 if (status)
2617 return status;
2618
2619 reg_val &= ~IXGBE_KRM_PMD_FLX_MASK_ST20_SPEED_MASK;
2620 reg_val |= IXGBE_KRM_PMD_FLX_MASK_ST20_SPEED_AN;
2621 reg_val |= IXGBE_KRM_PMD_FLX_MASK_ST20_AN_EN;
2622 reg_val &= ~IXGBE_KRM_PMD_FLX_MASK_ST20_AN37_EN;
2623 reg_val &= ~IXGBE_KRM_PMD_FLX_MASK_ST20_SGMII_EN;
2624
2625 status = hw->mac.ops.write_iosf_sb_reg(hw,
2626 IXGBE_KRM_PMD_FLX_MASK_ST20(hw->bus.lan_id),
2627 IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
2628 }
2629
2630 return ixgbe_restart_an_internal_phy_x550em(hw);
2631}
2632
2633/**
2634 * ixgbe_setup_kr_x550em - Configure the KR PHY
2635 * @hw: pointer to hardware structure
2636 **/
2637static s32 ixgbe_setup_kr_x550em(struct ixgbe_hw *hw)
2638{
2639 /* leave link alone for 2.5G */
2640 if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_2_5GB_FULL)
2641 return 0;
2642
2643 if (ixgbe_check_reset_blocked(hw))
2644 return 0;
2645
2646 return ixgbe_setup_kr_speed_x550em(hw, hw->phy.autoneg_advertised);
2647}
2648
2649/** ixgbe_ext_phy_t_x550em_get_link - Get ext phy link status
2650 * @hw: address of hardware structure
2651 * @link_up: address of boolean to indicate link status
2652 *
2653 * Returns error code if unable to get link status.
2654 **/
2655static s32 ixgbe_ext_phy_t_x550em_get_link(struct ixgbe_hw *hw, bool *link_up)
2656{
2657 u32 ret;
2658 u16 autoneg_status;
2659
2660 *link_up = false;
2661
2662 /* read this twice back to back to indicate current status */
2663 ret = hw->phy.ops.read_reg(hw, MDIO_STAT1, MDIO_MMD_AN,
2664 &autoneg_status);
2665 if (ret)
2666 return ret;
2667
2668 ret = hw->phy.ops.read_reg(hw, MDIO_STAT1, MDIO_MMD_AN,
2669 &autoneg_status);
2670 if (ret)
2671 return ret;
2672
2673 *link_up = !!(autoneg_status & IXGBE_MDIO_AUTO_NEG_LINK_STATUS);
2674
2675 return 0;
2676}
2677
2678/** ixgbe_setup_internal_phy_t_x550em - Configure KR PHY to X557 link
2679 * @hw: point to hardware structure
2680 *
2681 * Configures the link between the integrated KR PHY and the external X557 PHY
2682 * The driver will call this function when it gets a link status change
2683 * interrupt from the X557 PHY. This function configures the link speed
2684 * between the PHYs to match the link speed of the BASE-T link.
2685 *
2686 * A return of a non-zero value indicates an error, and the base driver should
2687 * not report link up.
2688 **/
2689static s32 ixgbe_setup_internal_phy_t_x550em(struct ixgbe_hw *hw)
2690{
2691 ixgbe_link_speed force_speed;
2692 bool link_up;
2693 u32 status;
2694 u16 speed;
2695
2696 if (hw->mac.ops.get_media_type(hw) != ixgbe_media_type_copper)
2697 return -EIO;
2698
2699 if (!(hw->mac.type == ixgbe_mac_X550EM_x &&
2700 !(hw->phy.nw_mng_if_sel & IXGBE_NW_MNG_IF_SEL_INT_PHY_MODE))) {
2701 speed = IXGBE_LINK_SPEED_10GB_FULL |
2702 IXGBE_LINK_SPEED_1GB_FULL;
2703 return ixgbe_setup_kr_speed_x550em(hw, speed);
2704 }
2705
2706 /* If link is not up, then there is no setup necessary so return */
2707 status = ixgbe_ext_phy_t_x550em_get_link(hw, &link_up);
2708 if (status)
2709 return status;
2710
2711 if (!link_up)
2712 return 0;
2713
2714 status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_AUTO_NEG_VENDOR_STAT,
2715 MDIO_MMD_AN,
2716 &speed);
2717 if (status)
2718 return status;
2719
2720 /* If link is not still up, then no setup is necessary so return */
2721 status = ixgbe_ext_phy_t_x550em_get_link(hw, &link_up);
2722 if (status)
2723 return status;
2724
2725 if (!link_up)
2726 return 0;
2727
2728 /* clear everything but the speed and duplex bits */
2729 speed &= IXGBE_MDIO_AUTO_NEG_VENDOR_STATUS_MASK;
2730
2731 switch (speed) {
2732 case IXGBE_MDIO_AUTO_NEG_VENDOR_STATUS_10GB_FULL:
2733 force_speed = IXGBE_LINK_SPEED_10GB_FULL;
2734 break;
2735 case IXGBE_MDIO_AUTO_NEG_VENDOR_STATUS_1GB_FULL:
2736 force_speed = IXGBE_LINK_SPEED_1GB_FULL;
2737 break;
2738 default:
2739 /* Internal PHY does not support anything else */
2740 return -EINVAL;
2741 }
2742
2743 return ixgbe_setup_ixfi_x550em(hw, &force_speed);
2744}
2745
2746/** ixgbe_reset_phy_t_X550em - Performs X557 PHY reset and enables LASI
2747 * @hw: pointer to hardware structure
2748 **/
2749static s32 ixgbe_reset_phy_t_X550em(struct ixgbe_hw *hw)
2750{
2751 s32 status;
2752
2753 status = ixgbe_reset_phy_generic(hw);
2754
2755 if (status)
2756 return status;
2757
2758 /* Configure Link Status Alarm and Temperature Threshold interrupts */
2759 return ixgbe_enable_lasi_ext_t_x550em(hw);
2760}
2761
2762/**
2763 * ixgbe_led_on_t_x550em - Turns on the software controllable LEDs.
2764 * @hw: pointer to hardware structure
2765 * @led_idx: led number to turn on
2766 **/
2767static s32 ixgbe_led_on_t_x550em(struct ixgbe_hw *hw, u32 led_idx)
2768{
2769 u16 phy_data;
2770
2771 if (led_idx >= IXGBE_X557_MAX_LED_INDEX)
2772 return -EINVAL;
2773
2774 /* To turn on the LED, set mode to ON. */
2775 hw->phy.ops.read_reg(hw, IXGBE_X557_LED_PROVISIONING + led_idx,
2776 MDIO_MMD_VEND1, &phy_data);
2777 phy_data |= IXGBE_X557_LED_MANUAL_SET_MASK;
2778 hw->phy.ops.write_reg(hw, IXGBE_X557_LED_PROVISIONING + led_idx,
2779 MDIO_MMD_VEND1, phy_data);
2780
2781 return 0;
2782}
2783
2784/**
2785 * ixgbe_led_off_t_x550em - Turns off the software controllable LEDs.
2786 * @hw: pointer to hardware structure
2787 * @led_idx: led number to turn off
2788 **/
2789static s32 ixgbe_led_off_t_x550em(struct ixgbe_hw *hw, u32 led_idx)
2790{
2791 u16 phy_data;
2792
2793 if (led_idx >= IXGBE_X557_MAX_LED_INDEX)
2794 return -EINVAL;
2795
2796 /* To turn on the LED, set mode to ON. */
2797 hw->phy.ops.read_reg(hw, IXGBE_X557_LED_PROVISIONING + led_idx,
2798 MDIO_MMD_VEND1, &phy_data);
2799 phy_data &= ~IXGBE_X557_LED_MANUAL_SET_MASK;
2800 hw->phy.ops.write_reg(hw, IXGBE_X557_LED_PROVISIONING + led_idx,
2801 MDIO_MMD_VEND1, phy_data);
2802
2803 return 0;
2804}
2805
2806/**
2807 * ixgbe_set_fw_drv_ver_x550 - Sends driver version to firmware
2808 * @hw: pointer to the HW structure
2809 * @maj: driver version major number
2810 * @min: driver version minor number
2811 * @build: driver version build number
2812 * @sub: driver version sub build number
2813 * @len: length of driver_ver string
2814 * @driver_ver: driver string
2815 *
2816 * Sends driver version number to firmware through the manageability
2817 * block. On success return 0
2818 * else returns -EBUSY when encountering an error acquiring
2819 * semaphore, -EIO when command fails or -ENIVAL when incorrect
2820 * params passed.
2821 **/
2822static s32 ixgbe_set_fw_drv_ver_x550(struct ixgbe_hw *hw, u8 maj, u8 min,
2823 u8 build, u8 sub, u16 len,
2824 const char *driver_ver)
2825{
2826 struct ixgbe_hic_drv_info2 fw_cmd;
2827 s32 ret_val;
2828 int i;
2829
2830 if (!len || !driver_ver || (len > sizeof(fw_cmd.driver_string)))
2831 return -EINVAL;
2832
2833 fw_cmd.hdr.cmd = FW_CEM_CMD_DRIVER_INFO;
2834 fw_cmd.hdr.buf_len = FW_CEM_CMD_DRIVER_INFO_LEN + len;
2835 fw_cmd.hdr.cmd_or_resp.cmd_resv = FW_CEM_CMD_RESERVED;
2836 fw_cmd.port_num = (u8)hw->bus.func;
2837 fw_cmd.ver_maj = maj;
2838 fw_cmd.ver_min = min;
2839 fw_cmd.ver_build = build;
2840 fw_cmd.ver_sub = sub;
2841 fw_cmd.hdr.checksum = 0;
2842 memcpy(fw_cmd.driver_string, driver_ver, len);
2843 fw_cmd.hdr.checksum = ixgbe_calculate_checksum((u8 *)&fw_cmd,
2844 (FW_CEM_HDR_LEN + fw_cmd.hdr.buf_len));
2845
2846 for (i = 0; i <= FW_CEM_MAX_RETRIES; i++) {
2847 ret_val = ixgbe_host_interface_command(hw, (u32 *)&fw_cmd,
2848 sizeof(fw_cmd),
2849 IXGBE_HI_COMMAND_TIMEOUT,
2850 true);
2851 if (ret_val)
2852 continue;
2853
2854 if (fw_cmd.hdr.cmd_or_resp.ret_status !=
2855 FW_CEM_RESP_STATUS_SUCCESS)
2856 return -EIO;
2857 return 0;
2858 }
2859
2860 return ret_val;
2861}
2862
2863/** ixgbe_get_lcd_x550em - Determine lowest common denominator
2864 * @hw: pointer to hardware structure
2865 * @lcd_speed: pointer to lowest common link speed
2866 *
2867 * Determine lowest common link speed with link partner.
2868 **/
2869static s32 ixgbe_get_lcd_t_x550em(struct ixgbe_hw *hw,
2870 ixgbe_link_speed *lcd_speed)
2871{
2872 u16 an_lp_status;
2873 s32 status;
2874 u16 word = hw->eeprom.ctrl_word_3;
2875
2876 *lcd_speed = IXGBE_LINK_SPEED_UNKNOWN;
2877
2878 status = hw->phy.ops.read_reg(hw, IXGBE_AUTO_NEG_LP_STATUS,
2879 MDIO_MMD_AN,
2880 &an_lp_status);
2881 if (status)
2882 return status;
2883
2884 /* If link partner advertised 1G, return 1G */
2885 if (an_lp_status & IXGBE_AUTO_NEG_LP_1000BASE_CAP) {
2886 *lcd_speed = IXGBE_LINK_SPEED_1GB_FULL;
2887 return status;
2888 }
2889
2890 /* If 10G disabled for LPLU via NVM D10GMP, then return no valid LCD */
2891 if ((hw->bus.lan_id && (word & NVM_INIT_CTRL_3_D10GMP_PORT1)) ||
2892 (word & NVM_INIT_CTRL_3_D10GMP_PORT0))
2893 return status;
2894
2895 /* Link partner not capable of lower speeds, return 10G */
2896 *lcd_speed = IXGBE_LINK_SPEED_10GB_FULL;
2897 return status;
2898}
2899
2900/**
2901 * ixgbe_setup_fc_x550em - Set up flow control
2902 * @hw: pointer to hardware structure
2903 */
2904static s32 ixgbe_setup_fc_x550em(struct ixgbe_hw *hw)
2905{
2906 bool pause, asm_dir;
2907 u32 reg_val;
2908 s32 rc = 0;
2909
2910 /* Validate the requested mode */
2911 if (hw->fc.strict_ieee && hw->fc.requested_mode == ixgbe_fc_rx_pause) {
2912 hw_err(hw, "ixgbe_fc_rx_pause not valid in strict IEEE mode\n");
2913 return -EINVAL;
2914 }
2915
2916 /* 10gig parts do not have a word in the EEPROM to determine the
2917 * default flow control setting, so we explicitly set it to full.
2918 */
2919 if (hw->fc.requested_mode == ixgbe_fc_default)
2920 hw->fc.requested_mode = ixgbe_fc_full;
2921
2922 /* Determine PAUSE and ASM_DIR bits. */
2923 switch (hw->fc.requested_mode) {
2924 case ixgbe_fc_none:
2925 pause = false;
2926 asm_dir = false;
2927 break;
2928 case ixgbe_fc_tx_pause:
2929 pause = false;
2930 asm_dir = true;
2931 break;
2932 case ixgbe_fc_rx_pause:
2933 /* Rx Flow control is enabled and Tx Flow control is
2934 * disabled by software override. Since there really
2935 * isn't a way to advertise that we are capable of RX
2936 * Pause ONLY, we will advertise that we support both
2937 * symmetric and asymmetric Rx PAUSE, as such we fall
2938 * through to the fc_full statement. Later, we will
2939 * disable the adapter's ability to send PAUSE frames.
2940 */
2941 fallthrough;
2942 case ixgbe_fc_full:
2943 pause = true;
2944 asm_dir = true;
2945 break;
2946 default:
2947 hw_err(hw, "Flow control param set incorrectly\n");
2948 return -EIO;
2949 }
2950
2951 switch (hw->device_id) {
2952 case IXGBE_DEV_ID_X550EM_X_KR:
2953 case IXGBE_DEV_ID_X550EM_A_KR:
2954 case IXGBE_DEV_ID_X550EM_A_KR_L:
2955 rc = hw->mac.ops.read_iosf_sb_reg(hw,
2956 IXGBE_KRM_AN_CNTL_1(hw->bus.lan_id),
2957 IXGBE_SB_IOSF_TARGET_KR_PHY,
2958 ®_val);
2959 if (rc)
2960 return rc;
2961
2962 reg_val &= ~(IXGBE_KRM_AN_CNTL_1_SYM_PAUSE |
2963 IXGBE_KRM_AN_CNTL_1_ASM_PAUSE);
2964 if (pause)
2965 reg_val |= IXGBE_KRM_AN_CNTL_1_SYM_PAUSE;
2966 if (asm_dir)
2967 reg_val |= IXGBE_KRM_AN_CNTL_1_ASM_PAUSE;
2968 rc = hw->mac.ops.write_iosf_sb_reg(hw,
2969 IXGBE_KRM_AN_CNTL_1(hw->bus.lan_id),
2970 IXGBE_SB_IOSF_TARGET_KR_PHY,
2971 reg_val);
2972
2973 /* This device does not fully support AN. */
2974 hw->fc.disable_fc_autoneg = true;
2975 break;
2976 case IXGBE_DEV_ID_X550EM_X_XFI:
2977 hw->fc.disable_fc_autoneg = true;
2978 break;
2979 default:
2980 break;
2981 }
2982 return rc;
2983}
2984
2985/**
2986 * ixgbe_fc_autoneg_backplane_x550em_a - Enable flow control IEEE clause 37
2987 * @hw: pointer to hardware structure
2988 **/
2989static void ixgbe_fc_autoneg_backplane_x550em_a(struct ixgbe_hw *hw)
2990{
2991 u32 link_s1, lp_an_page_low, an_cntl_1;
2992 ixgbe_link_speed speed;
2993 s32 status = -EIO;
2994 bool link_up;
2995
2996 /* AN should have completed when the cable was plugged in.
2997 * Look for reasons to bail out. Bail out if:
2998 * - FC autoneg is disabled, or if
2999 * - link is not up.
3000 */
3001 if (hw->fc.disable_fc_autoneg) {
3002 hw_err(hw, "Flow control autoneg is disabled");
3003 goto out;
3004 }
3005
3006 hw->mac.ops.check_link(hw, &speed, &link_up, false);
3007 if (!link_up) {
3008 hw_err(hw, "The link is down");
3009 goto out;
3010 }
3011
3012 /* Check at auto-negotiation has completed */
3013 status = hw->mac.ops.read_iosf_sb_reg(hw,
3014 IXGBE_KRM_LINK_S1(hw->bus.lan_id),
3015 IXGBE_SB_IOSF_TARGET_KR_PHY, &link_s1);
3016
3017 if (status || (link_s1 & IXGBE_KRM_LINK_S1_MAC_AN_COMPLETE) == 0) {
3018 hw_dbg(hw, "Auto-Negotiation did not complete\n");
3019 status = -EIO;
3020 goto out;
3021 }
3022
3023 /* Read the 10g AN autoc and LP ability registers and resolve
3024 * local flow control settings accordingly
3025 */
3026 status = hw->mac.ops.read_iosf_sb_reg(hw,
3027 IXGBE_KRM_AN_CNTL_1(hw->bus.lan_id),
3028 IXGBE_SB_IOSF_TARGET_KR_PHY, &an_cntl_1);
3029
3030 if (status) {
3031 hw_dbg(hw, "Auto-Negotiation did not complete\n");
3032 goto out;
3033 }
3034
3035 status = hw->mac.ops.read_iosf_sb_reg(hw,
3036 IXGBE_KRM_LP_BASE_PAGE_HIGH(hw->bus.lan_id),
3037 IXGBE_SB_IOSF_TARGET_KR_PHY, &lp_an_page_low);
3038
3039 if (status) {
3040 hw_dbg(hw, "Auto-Negotiation did not complete\n");
3041 goto out;
3042 }
3043
3044 status = ixgbe_negotiate_fc(hw, an_cntl_1, lp_an_page_low,
3045 IXGBE_KRM_AN_CNTL_1_SYM_PAUSE,
3046 IXGBE_KRM_AN_CNTL_1_ASM_PAUSE,
3047 IXGBE_KRM_LP_BASE_PAGE_HIGH_SYM_PAUSE,
3048 IXGBE_KRM_LP_BASE_PAGE_HIGH_ASM_PAUSE);
3049
3050out:
3051 if (!status) {
3052 hw->fc.fc_was_autonegged = true;
3053 } else {
3054 hw->fc.fc_was_autonegged = false;
3055 hw->fc.current_mode = hw->fc.requested_mode;
3056 }
3057}
3058
3059/**
3060 * ixgbe_fc_autoneg_fiber_x550em_a - passthrough FC settings
3061 * @hw: pointer to hardware structure
3062 **/
3063static void ixgbe_fc_autoneg_fiber_x550em_a(struct ixgbe_hw *hw)
3064{
3065 hw->fc.fc_was_autonegged = false;
3066 hw->fc.current_mode = hw->fc.requested_mode;
3067}
3068
3069/** ixgbe_enter_lplu_x550em - Transition to low power states
3070 * @hw: pointer to hardware structure
3071 *
3072 * Configures Low Power Link Up on transition to low power states
3073 * (from D0 to non-D0). Link is required to enter LPLU so avoid resetting
3074 * the X557 PHY immediately prior to entering LPLU.
3075 **/
3076static s32 ixgbe_enter_lplu_t_x550em(struct ixgbe_hw *hw)
3077{
3078 u16 an_10g_cntl_reg, autoneg_reg, speed;
3079 s32 status;
3080 ixgbe_link_speed lcd_speed;
3081 u32 save_autoneg;
3082 bool link_up;
3083
3084 /* If blocked by MNG FW, then don't restart AN */
3085 if (ixgbe_check_reset_blocked(hw))
3086 return 0;
3087
3088 status = ixgbe_ext_phy_t_x550em_get_link(hw, &link_up);
3089 if (status)
3090 return status;
3091
3092 status = hw->eeprom.ops.read(hw, NVM_INIT_CTRL_3,
3093 &hw->eeprom.ctrl_word_3);
3094 if (status)
3095 return status;
3096
3097 /* If link is down, LPLU disabled in NVM, WoL disabled, or
3098 * manageability disabled, then force link down by entering
3099 * low power mode.
3100 */
3101 if (!link_up || !(hw->eeprom.ctrl_word_3 & NVM_INIT_CTRL_3_LPLU) ||
3102 !(hw->wol_enabled || ixgbe_mng_present(hw)))
3103 return ixgbe_set_copper_phy_power(hw, false);
3104
3105 /* Determine LCD */
3106 status = ixgbe_get_lcd_t_x550em(hw, &lcd_speed);
3107 if (status)
3108 return status;
3109
3110 /* If no valid LCD link speed, then force link down and exit. */
3111 if (lcd_speed == IXGBE_LINK_SPEED_UNKNOWN)
3112 return ixgbe_set_copper_phy_power(hw, false);
3113
3114 status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_AUTO_NEG_VENDOR_STAT,
3115 MDIO_MMD_AN,
3116 &speed);
3117 if (status)
3118 return status;
3119
3120 /* If no link now, speed is invalid so take link down */
3121 status = ixgbe_ext_phy_t_x550em_get_link(hw, &link_up);
3122 if (status)
3123 return ixgbe_set_copper_phy_power(hw, false);
3124
3125 /* clear everything but the speed bits */
3126 speed &= IXGBE_MDIO_AUTO_NEG_VEN_STAT_SPEED_MASK;
3127
3128 /* If current speed is already LCD, then exit. */
3129 if (((speed == IXGBE_MDIO_AUTO_NEG_VENDOR_STATUS_1GB) &&
3130 (lcd_speed == IXGBE_LINK_SPEED_1GB_FULL)) ||
3131 ((speed == IXGBE_MDIO_AUTO_NEG_VENDOR_STATUS_10GB) &&
3132 (lcd_speed == IXGBE_LINK_SPEED_10GB_FULL)))
3133 return status;
3134
3135 /* Clear AN completed indication */
3136 status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_AUTO_NEG_VENDOR_TX_ALARM,
3137 MDIO_MMD_AN,
3138 &autoneg_reg);
3139 if (status)
3140 return status;
3141
3142 status = hw->phy.ops.read_reg(hw, MDIO_AN_10GBT_CTRL,
3143 MDIO_MMD_AN,
3144 &an_10g_cntl_reg);
3145 if (status)
3146 return status;
3147
3148 status = hw->phy.ops.read_reg(hw,
3149 IXGBE_MII_AUTONEG_VENDOR_PROVISION_1_REG,
3150 MDIO_MMD_AN,
3151 &autoneg_reg);
3152 if (status)
3153 return status;
3154
3155 save_autoneg = hw->phy.autoneg_advertised;
3156
3157 /* Setup link at least common link speed */
3158 status = hw->mac.ops.setup_link(hw, lcd_speed, false);
3159
3160 /* restore autoneg from before setting lplu speed */
3161 hw->phy.autoneg_advertised = save_autoneg;
3162
3163 return status;
3164}
3165
3166/**
3167 * ixgbe_reset_phy_fw - Reset firmware-controlled PHYs
3168 * @hw: pointer to hardware structure
3169 */
3170static s32 ixgbe_reset_phy_fw(struct ixgbe_hw *hw)
3171{
3172 u32 store[FW_PHY_ACT_DATA_COUNT] = { 0 };
3173 s32 rc;
3174
3175 if (hw->phy.reset_disable || ixgbe_check_reset_blocked(hw))
3176 return 0;
3177
3178 rc = ixgbe_fw_phy_activity(hw, FW_PHY_ACT_PHY_SW_RESET, &store);
3179 if (rc)
3180 return rc;
3181 memset(store, 0, sizeof(store));
3182
3183 rc = ixgbe_fw_phy_activity(hw, FW_PHY_ACT_INIT_PHY, &store);
3184 if (rc)
3185 return rc;
3186
3187 return ixgbe_setup_fw_link(hw);
3188}
3189
3190/**
3191 * ixgbe_check_overtemp_fw - Check firmware-controlled PHYs for overtemp
3192 * @hw: pointer to hardware structure
3193 *
3194 * Return true when an overtemp event detected, otherwise false.
3195 */
3196static bool ixgbe_check_overtemp_fw(struct ixgbe_hw *hw)
3197{
3198 u32 store[FW_PHY_ACT_DATA_COUNT] = { 0 };
3199 s32 rc;
3200
3201 rc = ixgbe_fw_phy_activity(hw, FW_PHY_ACT_GET_LINK_INFO, &store);
3202 if (rc)
3203 return false;
3204
3205 if (store[0] & FW_PHY_ACT_GET_LINK_INFO_TEMP) {
3206 ixgbe_shutdown_fw_phy(hw);
3207 return true;
3208 }
3209 return false;
3210}
3211
3212/**
3213 * ixgbe_read_mng_if_sel_x550em - Read NW_MNG_IF_SEL register
3214 * @hw: pointer to hardware structure
3215 *
3216 * Read NW_MNG_IF_SEL register and save field values.
3217 */
3218static void ixgbe_read_mng_if_sel_x550em(struct ixgbe_hw *hw)
3219{
3220 /* Save NW management interface connected on board. This is used
3221 * to determine internal PHY mode.
3222 */
3223 hw->phy.nw_mng_if_sel = IXGBE_READ_REG(hw, IXGBE_NW_MNG_IF_SEL);
3224
3225 /* If X552 (X550EM_a) and MDIO is connected to external PHY, then set
3226 * PHY address. This register field was has only been used for X552.
3227 */
3228 if (hw->mac.type == ixgbe_mac_x550em_a &&
3229 hw->phy.nw_mng_if_sel & IXGBE_NW_MNG_IF_SEL_MDIO_ACT) {
3230 hw->phy.mdio.prtad = FIELD_GET(IXGBE_NW_MNG_IF_SEL_MDIO_PHY_ADD,
3231 hw->phy.nw_mng_if_sel);
3232 }
3233}
3234
3235/** ixgbe_init_phy_ops_X550em - PHY/SFP specific init
3236 * @hw: pointer to hardware structure
3237 *
3238 * Initialize any function pointers that were not able to be
3239 * set during init_shared_code because the PHY/SFP type was
3240 * not known. Perform the SFP init if necessary.
3241 **/
3242static s32 ixgbe_init_phy_ops_X550em(struct ixgbe_hw *hw)
3243{
3244 struct ixgbe_phy_info *phy = &hw->phy;
3245 s32 ret_val;
3246
3247 hw->mac.ops.set_lan_id(hw);
3248
3249 ixgbe_read_mng_if_sel_x550em(hw);
3250
3251 if (hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) {
3252 phy->phy_semaphore_mask = IXGBE_GSSR_SHARED_I2C_SM;
3253 ixgbe_setup_mux_ctl(hw);
3254 }
3255
3256 /* Identify the PHY or SFP module */
3257 ret_val = phy->ops.identify(hw);
3258 if (ret_val == -EOPNOTSUPP || ret_val == -EFAULT)
3259 return ret_val;
3260
3261 /* Setup function pointers based on detected hardware */
3262 ixgbe_init_mac_link_ops_X550em(hw);
3263 if (phy->sfp_type != ixgbe_sfp_type_unknown)
3264 phy->ops.reset = NULL;
3265
3266 /* Set functions pointers based on phy type */
3267 switch (hw->phy.type) {
3268 case ixgbe_phy_x550em_kx4:
3269 phy->ops.setup_link = NULL;
3270 phy->ops.read_reg = ixgbe_read_phy_reg_x550em;
3271 phy->ops.write_reg = ixgbe_write_phy_reg_x550em;
3272 break;
3273 case ixgbe_phy_x550em_kr:
3274 phy->ops.setup_link = ixgbe_setup_kr_x550em;
3275 phy->ops.read_reg = ixgbe_read_phy_reg_x550em;
3276 phy->ops.write_reg = ixgbe_write_phy_reg_x550em;
3277 break;
3278 case ixgbe_phy_x550em_xfi:
3279 /* link is managed by HW */
3280 phy->ops.setup_link = NULL;
3281 phy->ops.read_reg = ixgbe_read_phy_reg_x550em;
3282 phy->ops.write_reg = ixgbe_write_phy_reg_x550em;
3283 break;
3284 case ixgbe_phy_x550em_ext_t:
3285 /* Save NW management interface connected on board. This is used
3286 * to determine internal PHY mode
3287 */
3288 phy->nw_mng_if_sel = IXGBE_READ_REG(hw, IXGBE_NW_MNG_IF_SEL);
3289
3290 /* If internal link mode is XFI, then setup iXFI internal link,
3291 * else setup KR now.
3292 */
3293 phy->ops.setup_internal_link =
3294 ixgbe_setup_internal_phy_t_x550em;
3295
3296 /* setup SW LPLU only for first revision */
3297 if (hw->mac.type == ixgbe_mac_X550EM_x &&
3298 !(IXGBE_READ_REG(hw, IXGBE_FUSES0_GROUP(0)) &
3299 IXGBE_FUSES0_REV_MASK))
3300 phy->ops.enter_lplu = ixgbe_enter_lplu_t_x550em;
3301
3302 phy->ops.handle_lasi = ixgbe_handle_lasi_ext_t_x550em;
3303 phy->ops.reset = ixgbe_reset_phy_t_X550em;
3304 break;
3305 case ixgbe_phy_sgmii:
3306 phy->ops.setup_link = NULL;
3307 break;
3308 case ixgbe_phy_fw:
3309 phy->ops.setup_link = ixgbe_setup_fw_link;
3310 phy->ops.reset = ixgbe_reset_phy_fw;
3311 break;
3312 case ixgbe_phy_ext_1g_t:
3313 phy->ops.setup_link = NULL;
3314 phy->ops.read_reg = NULL;
3315 phy->ops.write_reg = NULL;
3316 phy->ops.reset = NULL;
3317 break;
3318 default:
3319 break;
3320 }
3321
3322 return ret_val;
3323}
3324
3325/** ixgbe_get_media_type_X550em - Get media type
3326 * @hw: pointer to hardware structure
3327 *
3328 * Returns the media type (fiber, copper, backplane)
3329 *
3330 */
3331static enum ixgbe_media_type ixgbe_get_media_type_X550em(struct ixgbe_hw *hw)
3332{
3333 enum ixgbe_media_type media_type;
3334
3335 /* Detect if there is a copper PHY attached. */
3336 switch (hw->device_id) {
3337 case IXGBE_DEV_ID_X550EM_A_SGMII:
3338 case IXGBE_DEV_ID_X550EM_A_SGMII_L:
3339 hw->phy.type = ixgbe_phy_sgmii;
3340 fallthrough;
3341 case IXGBE_DEV_ID_X550EM_X_KR:
3342 case IXGBE_DEV_ID_X550EM_X_KX4:
3343 case IXGBE_DEV_ID_X550EM_X_XFI:
3344 case IXGBE_DEV_ID_X550EM_A_KR:
3345 case IXGBE_DEV_ID_X550EM_A_KR_L:
3346 media_type = ixgbe_media_type_backplane;
3347 break;
3348 case IXGBE_DEV_ID_X550EM_X_SFP:
3349 case IXGBE_DEV_ID_X550EM_A_SFP:
3350 case IXGBE_DEV_ID_X550EM_A_SFP_N:
3351 media_type = ixgbe_media_type_fiber;
3352 break;
3353 case IXGBE_DEV_ID_X550EM_X_1G_T:
3354 case IXGBE_DEV_ID_X550EM_X_10G_T:
3355 case IXGBE_DEV_ID_X550EM_A_10G_T:
3356 case IXGBE_DEV_ID_X550EM_A_1G_T:
3357 case IXGBE_DEV_ID_X550EM_A_1G_T_L:
3358 media_type = ixgbe_media_type_copper;
3359 break;
3360 default:
3361 media_type = ixgbe_media_type_unknown;
3362 break;
3363 }
3364 return media_type;
3365}
3366
3367/** ixgbe_init_ext_t_x550em - Start (unstall) the external Base T PHY.
3368 ** @hw: pointer to hardware structure
3369 **/
3370static s32 ixgbe_init_ext_t_x550em(struct ixgbe_hw *hw)
3371{
3372 s32 status;
3373 u16 reg;
3374
3375 status = hw->phy.ops.read_reg(hw,
3376 IXGBE_MDIO_TX_VENDOR_ALARMS_3,
3377 MDIO_MMD_PMAPMD,
3378 ®);
3379 if (status)
3380 return status;
3381
3382 /* If PHY FW reset completed bit is set then this is the first
3383 * SW instance after a power on so the PHY FW must be un-stalled.
3384 */
3385 if (reg & IXGBE_MDIO_TX_VENDOR_ALARMS_3_RST_MASK) {
3386 status = hw->phy.ops.read_reg(hw,
3387 IXGBE_MDIO_GLOBAL_RES_PR_10,
3388 MDIO_MMD_VEND1,
3389 ®);
3390 if (status)
3391 return status;
3392
3393 reg &= ~IXGBE_MDIO_POWER_UP_STALL;
3394
3395 status = hw->phy.ops.write_reg(hw,
3396 IXGBE_MDIO_GLOBAL_RES_PR_10,
3397 MDIO_MMD_VEND1,
3398 reg);
3399 if (status)
3400 return status;
3401 }
3402
3403 return status;
3404}
3405
3406/**
3407 * ixgbe_set_mdio_speed - Set MDIO clock speed
3408 * @hw: pointer to hardware structure
3409 */
3410static void ixgbe_set_mdio_speed(struct ixgbe_hw *hw)
3411{
3412 u32 hlreg0;
3413
3414 switch (hw->device_id) {
3415 case IXGBE_DEV_ID_X550EM_X_10G_T:
3416 case IXGBE_DEV_ID_X550EM_A_SGMII:
3417 case IXGBE_DEV_ID_X550EM_A_SGMII_L:
3418 case IXGBE_DEV_ID_X550EM_A_10G_T:
3419 case IXGBE_DEV_ID_X550EM_A_SFP:
3420 /* Config MDIO clock speed before the first MDIO PHY access */
3421 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
3422 hlreg0 &= ~IXGBE_HLREG0_MDCSPD;
3423 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3424 break;
3425 case IXGBE_DEV_ID_X550EM_A_1G_T:
3426 case IXGBE_DEV_ID_X550EM_A_1G_T_L:
3427 /* Select fast MDIO clock speed for these devices */
3428 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
3429 hlreg0 |= IXGBE_HLREG0_MDCSPD;
3430 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3431 break;
3432 default:
3433 break;
3434 }
3435}
3436
3437/** ixgbe_reset_hw_X550em - Perform hardware reset
3438 ** @hw: pointer to hardware structure
3439 **
3440 ** Resets the hardware by resetting the transmit and receive units, masks
3441 ** and clears all interrupts, perform a PHY reset, and perform a link (MAC)
3442 ** reset.
3443 **/
3444static s32 ixgbe_reset_hw_X550em(struct ixgbe_hw *hw)
3445{
3446 ixgbe_link_speed link_speed;
3447 s32 status;
3448 u32 ctrl = 0;
3449 u32 i;
3450 bool link_up = false;
3451 u32 swfw_mask = hw->phy.phy_semaphore_mask;
3452
3453 /* Call adapter stop to disable Tx/Rx and clear interrupts */
3454 status = hw->mac.ops.stop_adapter(hw);
3455 if (status)
3456 return status;
3457
3458 /* flush pending Tx transactions */
3459 ixgbe_clear_tx_pending(hw);
3460
3461 /* set MDIO speed before talking to the PHY in case it's the 1st time */
3462 ixgbe_set_mdio_speed(hw);
3463
3464 /* PHY ops must be identified and initialized prior to reset */
3465 status = hw->phy.ops.init(hw);
3466 if (status == -EOPNOTSUPP || status == -EFAULT)
3467 return status;
3468
3469 /* start the external PHY */
3470 if (hw->phy.type == ixgbe_phy_x550em_ext_t) {
3471 status = ixgbe_init_ext_t_x550em(hw);
3472 if (status)
3473 return status;
3474 }
3475
3476 /* Setup SFP module if there is one present. */
3477 if (hw->phy.sfp_setup_needed) {
3478 status = hw->mac.ops.setup_sfp(hw);
3479 hw->phy.sfp_setup_needed = false;
3480 }
3481
3482 if (status == -EOPNOTSUPP)
3483 return status;
3484
3485 /* Reset PHY */
3486 if (!hw->phy.reset_disable && hw->phy.ops.reset)
3487 hw->phy.ops.reset(hw);
3488
3489mac_reset_top:
3490 /* Issue global reset to the MAC. Needs to be SW reset if link is up.
3491 * If link reset is used when link is up, it might reset the PHY when
3492 * mng is using it. If link is down or the flag to force full link
3493 * reset is set, then perform link reset.
3494 */
3495 ctrl = IXGBE_CTRL_LNK_RST;
3496
3497 if (!hw->force_full_reset) {
3498 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
3499 if (link_up)
3500 ctrl = IXGBE_CTRL_RST;
3501 }
3502
3503 status = hw->mac.ops.acquire_swfw_sync(hw, swfw_mask);
3504 if (status) {
3505 hw_dbg(hw, "semaphore failed with %d", status);
3506 return -EBUSY;
3507 }
3508
3509 ctrl |= IXGBE_READ_REG(hw, IXGBE_CTRL);
3510 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
3511 IXGBE_WRITE_FLUSH(hw);
3512 hw->mac.ops.release_swfw_sync(hw, swfw_mask);
3513 usleep_range(1000, 1200);
3514
3515 /* Poll for reset bit to self-clear meaning reset is complete */
3516 for (i = 0; i < 10; i++) {
3517 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
3518 if (!(ctrl & IXGBE_CTRL_RST_MASK))
3519 break;
3520 udelay(1);
3521 }
3522
3523 if (ctrl & IXGBE_CTRL_RST_MASK) {
3524 status = -EIO;
3525 hw_dbg(hw, "Reset polling failed to complete.\n");
3526 }
3527
3528 msleep(50);
3529
3530 /* Double resets are required for recovery from certain error
3531 * clear the multicast table. Also reset num_rar_entries to 128,
3532 * since we modify this value when programming the SAN MAC address.
3533 */
3534 if (hw->mac.flags & IXGBE_FLAGS_DOUBLE_RESET_REQUIRED) {
3535 hw->mac.flags &= ~IXGBE_FLAGS_DOUBLE_RESET_REQUIRED;
3536 goto mac_reset_top;
3537 }
3538
3539 /* Store the permanent mac address */
3540 hw->mac.ops.get_mac_addr(hw, hw->mac.perm_addr);
3541
3542 /* Store MAC address from RAR0, clear receive address registers, and
3543 * clear the multicast table. Also reset num_rar_entries to 128,
3544 * since we modify this value when programming the SAN MAC address.
3545 */
3546 hw->mac.num_rar_entries = 128;
3547 hw->mac.ops.init_rx_addrs(hw);
3548
3549 ixgbe_set_mdio_speed(hw);
3550
3551 if (hw->device_id == IXGBE_DEV_ID_X550EM_X_SFP)
3552 ixgbe_setup_mux_ctl(hw);
3553
3554 return status;
3555}
3556
3557/** ixgbe_set_ethertype_anti_spoofing_X550 - Enable/Disable Ethertype
3558 * anti-spoofing
3559 * @hw: pointer to hardware structure
3560 * @enable: enable or disable switch for Ethertype anti-spoofing
3561 * @vf: Virtual Function pool - VF Pool to set for Ethertype anti-spoofing
3562 **/
3563static void ixgbe_set_ethertype_anti_spoofing_X550(struct ixgbe_hw *hw,
3564 bool enable, int vf)
3565{
3566 int vf_target_reg = vf >> 3;
3567 int vf_target_shift = vf % 8 + IXGBE_SPOOF_ETHERTYPEAS_SHIFT;
3568 u32 pfvfspoof;
3569
3570 pfvfspoof = IXGBE_READ_REG(hw, IXGBE_PFVFSPOOF(vf_target_reg));
3571 if (enable)
3572 pfvfspoof |= BIT(vf_target_shift);
3573 else
3574 pfvfspoof &= ~BIT(vf_target_shift);
3575
3576 IXGBE_WRITE_REG(hw, IXGBE_PFVFSPOOF(vf_target_reg), pfvfspoof);
3577}
3578
3579/** ixgbe_set_source_address_pruning_X550 - Enable/Disbale src address pruning
3580 * @hw: pointer to hardware structure
3581 * @enable: enable or disable source address pruning
3582 * @pool: Rx pool to set source address pruning for
3583 **/
3584static void ixgbe_set_source_address_pruning_X550(struct ixgbe_hw *hw,
3585 bool enable,
3586 unsigned int pool)
3587{
3588 u64 pfflp;
3589
3590 /* max rx pool is 63 */
3591 if (pool > 63)
3592 return;
3593
3594 pfflp = (u64)IXGBE_READ_REG(hw, IXGBE_PFFLPL);
3595 pfflp |= (u64)IXGBE_READ_REG(hw, IXGBE_PFFLPH) << 32;
3596
3597 if (enable)
3598 pfflp |= (1ULL << pool);
3599 else
3600 pfflp &= ~(1ULL << pool);
3601
3602 IXGBE_WRITE_REG(hw, IXGBE_PFFLPL, (u32)pfflp);
3603 IXGBE_WRITE_REG(hw, IXGBE_PFFLPH, (u32)(pfflp >> 32));
3604}
3605
3606/**
3607 * ixgbe_setup_fc_backplane_x550em_a - Set up flow control
3608 * @hw: pointer to hardware structure
3609 *
3610 * Called at init time to set up flow control.
3611 **/
3612static s32 ixgbe_setup_fc_backplane_x550em_a(struct ixgbe_hw *hw)
3613{
3614 s32 status = 0;
3615 u32 an_cntl = 0;
3616
3617 /* Validate the requested mode */
3618 if (hw->fc.strict_ieee && hw->fc.requested_mode == ixgbe_fc_rx_pause) {
3619 hw_err(hw, "ixgbe_fc_rx_pause not valid in strict IEEE mode\n");
3620 return -EINVAL;
3621 }
3622
3623 if (hw->fc.requested_mode == ixgbe_fc_default)
3624 hw->fc.requested_mode = ixgbe_fc_full;
3625
3626 /* Set up the 1G and 10G flow control advertisement registers so the
3627 * HW will be able to do FC autoneg once the cable is plugged in. If
3628 * we link at 10G, the 1G advertisement is harmless and vice versa.
3629 */
3630 status = hw->mac.ops.read_iosf_sb_reg(hw,
3631 IXGBE_KRM_AN_CNTL_1(hw->bus.lan_id),
3632 IXGBE_SB_IOSF_TARGET_KR_PHY, &an_cntl);
3633
3634 if (status) {
3635 hw_dbg(hw, "Auto-Negotiation did not complete\n");
3636 return status;
3637 }
3638
3639 /* The possible values of fc.requested_mode are:
3640 * 0: Flow control is completely disabled
3641 * 1: Rx flow control is enabled (we can receive pause frames,
3642 * but not send pause frames).
3643 * 2: Tx flow control is enabled (we can send pause frames but
3644 * we do not support receiving pause frames).
3645 * 3: Both Rx and Tx flow control (symmetric) are enabled.
3646 * other: Invalid.
3647 */
3648 switch (hw->fc.requested_mode) {
3649 case ixgbe_fc_none:
3650 /* Flow control completely disabled by software override. */
3651 an_cntl &= ~(IXGBE_KRM_AN_CNTL_1_SYM_PAUSE |
3652 IXGBE_KRM_AN_CNTL_1_ASM_PAUSE);
3653 break;
3654 case ixgbe_fc_tx_pause:
3655 /* Tx Flow control is enabled, and Rx Flow control is
3656 * disabled by software override.
3657 */
3658 an_cntl |= IXGBE_KRM_AN_CNTL_1_ASM_PAUSE;
3659 an_cntl &= ~IXGBE_KRM_AN_CNTL_1_SYM_PAUSE;
3660 break;
3661 case ixgbe_fc_rx_pause:
3662 /* Rx Flow control is enabled and Tx Flow control is
3663 * disabled by software override. Since there really
3664 * isn't a way to advertise that we are capable of RX
3665 * Pause ONLY, we will advertise that we support both
3666 * symmetric and asymmetric Rx PAUSE, as such we fall
3667 * through to the fc_full statement. Later, we will
3668 * disable the adapter's ability to send PAUSE frames.
3669 */
3670 case ixgbe_fc_full:
3671 /* Flow control (both Rx and Tx) is enabled by SW override. */
3672 an_cntl |= IXGBE_KRM_AN_CNTL_1_SYM_PAUSE |
3673 IXGBE_KRM_AN_CNTL_1_ASM_PAUSE;
3674 break;
3675 default:
3676 hw_err(hw, "Flow control param set incorrectly\n");
3677 return -EIO;
3678 }
3679
3680 status = hw->mac.ops.write_iosf_sb_reg(hw,
3681 IXGBE_KRM_AN_CNTL_1(hw->bus.lan_id),
3682 IXGBE_SB_IOSF_TARGET_KR_PHY, an_cntl);
3683
3684 /* Restart auto-negotiation. */
3685 status = ixgbe_restart_an_internal_phy_x550em(hw);
3686
3687 return status;
3688}
3689
3690/**
3691 * ixgbe_set_mux - Set mux for port 1 access with CS4227
3692 * @hw: pointer to hardware structure
3693 * @state: set mux if 1, clear if 0
3694 */
3695static void ixgbe_set_mux(struct ixgbe_hw *hw, u8 state)
3696{
3697 u32 esdp;
3698
3699 if (!hw->bus.lan_id)
3700 return;
3701 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
3702 if (state)
3703 esdp |= IXGBE_ESDP_SDP1;
3704 else
3705 esdp &= ~IXGBE_ESDP_SDP1;
3706 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
3707 IXGBE_WRITE_FLUSH(hw);
3708}
3709
3710/**
3711 * ixgbe_acquire_swfw_sync_X550em - Acquire SWFW semaphore
3712 * @hw: pointer to hardware structure
3713 * @mask: Mask to specify which semaphore to acquire
3714 *
3715 * Acquires the SWFW semaphore and sets the I2C MUX
3716 */
3717static s32 ixgbe_acquire_swfw_sync_X550em(struct ixgbe_hw *hw, u32 mask)
3718{
3719 s32 status;
3720
3721 status = ixgbe_acquire_swfw_sync_X540(hw, mask);
3722 if (status)
3723 return status;
3724
3725 if (mask & IXGBE_GSSR_I2C_MASK)
3726 ixgbe_set_mux(hw, 1);
3727
3728 return 0;
3729}
3730
3731/**
3732 * ixgbe_release_swfw_sync_X550em - Release SWFW semaphore
3733 * @hw: pointer to hardware structure
3734 * @mask: Mask to specify which semaphore to release
3735 *
3736 * Releases the SWFW semaphore and sets the I2C MUX
3737 */
3738static void ixgbe_release_swfw_sync_X550em(struct ixgbe_hw *hw, u32 mask)
3739{
3740 if (mask & IXGBE_GSSR_I2C_MASK)
3741 ixgbe_set_mux(hw, 0);
3742
3743 ixgbe_release_swfw_sync_X540(hw, mask);
3744}
3745
3746/**
3747 * ixgbe_acquire_swfw_sync_x550em_a - Acquire SWFW semaphore
3748 * @hw: pointer to hardware structure
3749 * @mask: Mask to specify which semaphore to acquire
3750 *
3751 * Acquires the SWFW semaphore and get the shared PHY token as needed
3752 */
3753static s32 ixgbe_acquire_swfw_sync_x550em_a(struct ixgbe_hw *hw, u32 mask)
3754{
3755 u32 hmask = mask & ~IXGBE_GSSR_TOKEN_SM;
3756 int retries = FW_PHY_TOKEN_RETRIES;
3757 s32 status;
3758
3759 while (--retries) {
3760 status = 0;
3761 if (hmask)
3762 status = ixgbe_acquire_swfw_sync_X540(hw, hmask);
3763 if (status)
3764 return status;
3765 if (!(mask & IXGBE_GSSR_TOKEN_SM))
3766 return 0;
3767
3768 status = ixgbe_get_phy_token(hw);
3769 if (!status)
3770 return 0;
3771 if (hmask)
3772 ixgbe_release_swfw_sync_X540(hw, hmask);
3773 if (status != -EAGAIN)
3774 return status;
3775 msleep(FW_PHY_TOKEN_DELAY);
3776 }
3777
3778 return status;
3779}
3780
3781/**
3782 * ixgbe_release_swfw_sync_x550em_a - Release SWFW semaphore
3783 * @hw: pointer to hardware structure
3784 * @mask: Mask to specify which semaphore to release
3785 *
3786 * Release the SWFW semaphore and puts the shared PHY token as needed
3787 */
3788static void ixgbe_release_swfw_sync_x550em_a(struct ixgbe_hw *hw, u32 mask)
3789{
3790 u32 hmask = mask & ~IXGBE_GSSR_TOKEN_SM;
3791
3792 if (mask & IXGBE_GSSR_TOKEN_SM)
3793 ixgbe_put_phy_token(hw);
3794
3795 if (hmask)
3796 ixgbe_release_swfw_sync_X540(hw, hmask);
3797}
3798
3799/**
3800 * ixgbe_read_phy_reg_x550a - Reads specified PHY register
3801 * @hw: pointer to hardware structure
3802 * @reg_addr: 32 bit address of PHY register to read
3803 * @device_type: 5 bit device type
3804 * @phy_data: Pointer to read data from PHY register
3805 *
3806 * Reads a value from a specified PHY register using the SWFW lock and PHY
3807 * Token. The PHY Token is needed since the MDIO is shared between to MAC
3808 * instances.
3809 */
3810static s32 ixgbe_read_phy_reg_x550a(struct ixgbe_hw *hw, u32 reg_addr,
3811 u32 device_type, u16 *phy_data)
3812{
3813 u32 mask = hw->phy.phy_semaphore_mask | IXGBE_GSSR_TOKEN_SM;
3814 s32 status;
3815
3816 if (hw->mac.ops.acquire_swfw_sync(hw, mask))
3817 return -EBUSY;
3818
3819 status = hw->phy.ops.read_reg_mdi(hw, reg_addr, device_type, phy_data);
3820
3821 hw->mac.ops.release_swfw_sync(hw, mask);
3822
3823 return status;
3824}
3825
3826/**
3827 * ixgbe_write_phy_reg_x550a - Writes specified PHY register
3828 * @hw: pointer to hardware structure
3829 * @reg_addr: 32 bit PHY register to write
3830 * @device_type: 5 bit device type
3831 * @phy_data: Data to write to the PHY register
3832 *
3833 * Writes a value to specified PHY register using the SWFW lock and PHY Token.
3834 * The PHY Token is needed since the MDIO is shared between to MAC instances.
3835 */
3836static s32 ixgbe_write_phy_reg_x550a(struct ixgbe_hw *hw, u32 reg_addr,
3837 u32 device_type, u16 phy_data)
3838{
3839 u32 mask = hw->phy.phy_semaphore_mask | IXGBE_GSSR_TOKEN_SM;
3840 s32 status;
3841
3842 if (hw->mac.ops.acquire_swfw_sync(hw, mask))
3843 return -EBUSY;
3844
3845 status = ixgbe_write_phy_reg_mdi(hw, reg_addr, device_type, phy_data);
3846 hw->mac.ops.release_swfw_sync(hw, mask);
3847
3848 return status;
3849}
3850
3851#define X550_COMMON_MAC \
3852 .init_hw = &ixgbe_init_hw_generic, \
3853 .start_hw = &ixgbe_start_hw_X540, \
3854 .clear_hw_cntrs = &ixgbe_clear_hw_cntrs_generic, \
3855 .enable_rx_dma = &ixgbe_enable_rx_dma_generic, \
3856 .get_mac_addr = &ixgbe_get_mac_addr_generic, \
3857 .get_device_caps = &ixgbe_get_device_caps_generic, \
3858 .stop_adapter = &ixgbe_stop_adapter_generic, \
3859 .set_lan_id = &ixgbe_set_lan_id_multi_port_pcie, \
3860 .read_analog_reg8 = NULL, \
3861 .write_analog_reg8 = NULL, \
3862 .set_rxpba = &ixgbe_set_rxpba_generic, \
3863 .check_link = &ixgbe_check_mac_link_generic, \
3864 .blink_led_start = &ixgbe_blink_led_start_X540, \
3865 .blink_led_stop = &ixgbe_blink_led_stop_X540, \
3866 .set_rar = &ixgbe_set_rar_generic, \
3867 .clear_rar = &ixgbe_clear_rar_generic, \
3868 .set_vmdq = &ixgbe_set_vmdq_generic, \
3869 .set_vmdq_san_mac = &ixgbe_set_vmdq_san_mac_generic, \
3870 .clear_vmdq = &ixgbe_clear_vmdq_generic, \
3871 .init_rx_addrs = &ixgbe_init_rx_addrs_generic, \
3872 .update_mc_addr_list = &ixgbe_update_mc_addr_list_generic, \
3873 .enable_mc = &ixgbe_enable_mc_generic, \
3874 .disable_mc = &ixgbe_disable_mc_generic, \
3875 .clear_vfta = &ixgbe_clear_vfta_generic, \
3876 .set_vfta = &ixgbe_set_vfta_generic, \
3877 .fc_enable = &ixgbe_fc_enable_generic, \
3878 .set_fw_drv_ver = &ixgbe_set_fw_drv_ver_x550, \
3879 .init_uta_tables = &ixgbe_init_uta_tables_generic, \
3880 .set_mac_anti_spoofing = &ixgbe_set_mac_anti_spoofing, \
3881 .set_vlan_anti_spoofing = &ixgbe_set_vlan_anti_spoofing, \
3882 .set_source_address_pruning = \
3883 &ixgbe_set_source_address_pruning_X550, \
3884 .set_ethertype_anti_spoofing = \
3885 &ixgbe_set_ethertype_anti_spoofing_X550, \
3886 .disable_rx_buff = &ixgbe_disable_rx_buff_generic, \
3887 .enable_rx_buff = &ixgbe_enable_rx_buff_generic, \
3888 .get_thermal_sensor_data = NULL, \
3889 .init_thermal_sensor_thresh = NULL, \
3890 .fw_recovery_mode = &ixgbe_fw_recovery_mode_X550, \
3891 .enable_rx = &ixgbe_enable_rx_generic, \
3892 .disable_rx = &ixgbe_disable_rx_x550, \
3893
3894static const struct ixgbe_mac_operations mac_ops_X550 = {
3895 X550_COMMON_MAC
3896 .led_on = ixgbe_led_on_generic,
3897 .led_off = ixgbe_led_off_generic,
3898 .init_led_link_act = ixgbe_init_led_link_act_generic,
3899 .reset_hw = &ixgbe_reset_hw_X540,
3900 .get_media_type = &ixgbe_get_media_type_X540,
3901 .get_san_mac_addr = &ixgbe_get_san_mac_addr_generic,
3902 .get_wwn_prefix = &ixgbe_get_wwn_prefix_generic,
3903 .setup_link = &ixgbe_setup_mac_link_X540,
3904 .get_link_capabilities = &ixgbe_get_copper_link_capabilities_generic,
3905 .get_bus_info = &ixgbe_get_bus_info_generic,
3906 .setup_sfp = NULL,
3907 .acquire_swfw_sync = &ixgbe_acquire_swfw_sync_X540,
3908 .release_swfw_sync = &ixgbe_release_swfw_sync_X540,
3909 .init_swfw_sync = &ixgbe_init_swfw_sync_X540,
3910 .prot_autoc_read = prot_autoc_read_generic,
3911 .prot_autoc_write = prot_autoc_write_generic,
3912 .setup_fc = ixgbe_setup_fc_generic,
3913 .fc_autoneg = ixgbe_fc_autoneg,
3914};
3915
3916static const struct ixgbe_mac_operations mac_ops_X550EM_x = {
3917 X550_COMMON_MAC
3918 .led_on = ixgbe_led_on_t_x550em,
3919 .led_off = ixgbe_led_off_t_x550em,
3920 .init_led_link_act = ixgbe_init_led_link_act_generic,
3921 .reset_hw = &ixgbe_reset_hw_X550em,
3922 .get_media_type = &ixgbe_get_media_type_X550em,
3923 .get_san_mac_addr = NULL,
3924 .get_wwn_prefix = NULL,
3925 .setup_link = &ixgbe_setup_mac_link_X540,
3926 .get_link_capabilities = &ixgbe_get_link_capabilities_X550em,
3927 .get_bus_info = &ixgbe_get_bus_info_X550em,
3928 .setup_sfp = ixgbe_setup_sfp_modules_X550em,
3929 .acquire_swfw_sync = &ixgbe_acquire_swfw_sync_X550em,
3930 .release_swfw_sync = &ixgbe_release_swfw_sync_X550em,
3931 .init_swfw_sync = &ixgbe_init_swfw_sync_X540,
3932 .setup_fc = NULL, /* defined later */
3933 .fc_autoneg = ixgbe_fc_autoneg,
3934 .read_iosf_sb_reg = ixgbe_read_iosf_sb_reg_x550,
3935 .write_iosf_sb_reg = ixgbe_write_iosf_sb_reg_x550,
3936};
3937
3938static const struct ixgbe_mac_operations mac_ops_X550EM_x_fw = {
3939 X550_COMMON_MAC
3940 .led_on = NULL,
3941 .led_off = NULL,
3942 .init_led_link_act = NULL,
3943 .reset_hw = &ixgbe_reset_hw_X550em,
3944 .get_media_type = &ixgbe_get_media_type_X550em,
3945 .get_san_mac_addr = NULL,
3946 .get_wwn_prefix = NULL,
3947 .setup_link = &ixgbe_setup_mac_link_X540,
3948 .get_link_capabilities = &ixgbe_get_link_capabilities_X550em,
3949 .get_bus_info = &ixgbe_get_bus_info_X550em,
3950 .setup_sfp = ixgbe_setup_sfp_modules_X550em,
3951 .acquire_swfw_sync = &ixgbe_acquire_swfw_sync_X550em,
3952 .release_swfw_sync = &ixgbe_release_swfw_sync_X550em,
3953 .init_swfw_sync = &ixgbe_init_swfw_sync_X540,
3954 .setup_fc = NULL,
3955 .fc_autoneg = ixgbe_fc_autoneg,
3956 .read_iosf_sb_reg = ixgbe_read_iosf_sb_reg_x550,
3957 .write_iosf_sb_reg = ixgbe_write_iosf_sb_reg_x550,
3958};
3959
3960static const struct ixgbe_mac_operations mac_ops_x550em_a = {
3961 X550_COMMON_MAC
3962 .led_on = ixgbe_led_on_t_x550em,
3963 .led_off = ixgbe_led_off_t_x550em,
3964 .init_led_link_act = ixgbe_init_led_link_act_generic,
3965 .reset_hw = ixgbe_reset_hw_X550em,
3966 .get_media_type = ixgbe_get_media_type_X550em,
3967 .get_san_mac_addr = NULL,
3968 .get_wwn_prefix = NULL,
3969 .setup_link = &ixgbe_setup_mac_link_X540,
3970 .get_link_capabilities = ixgbe_get_link_capabilities_X550em,
3971 .get_bus_info = ixgbe_get_bus_info_X550em,
3972 .setup_sfp = ixgbe_setup_sfp_modules_X550em,
3973 .acquire_swfw_sync = ixgbe_acquire_swfw_sync_x550em_a,
3974 .release_swfw_sync = ixgbe_release_swfw_sync_x550em_a,
3975 .setup_fc = ixgbe_setup_fc_x550em,
3976 .fc_autoneg = ixgbe_fc_autoneg,
3977 .read_iosf_sb_reg = ixgbe_read_iosf_sb_reg_x550a,
3978 .write_iosf_sb_reg = ixgbe_write_iosf_sb_reg_x550a,
3979};
3980
3981static const struct ixgbe_mac_operations mac_ops_x550em_a_fw = {
3982 X550_COMMON_MAC
3983 .led_on = ixgbe_led_on_generic,
3984 .led_off = ixgbe_led_off_generic,
3985 .init_led_link_act = ixgbe_init_led_link_act_generic,
3986 .reset_hw = ixgbe_reset_hw_X550em,
3987 .get_media_type = ixgbe_get_media_type_X550em,
3988 .get_san_mac_addr = NULL,
3989 .get_wwn_prefix = NULL,
3990 .setup_link = NULL, /* defined later */
3991 .get_link_capabilities = ixgbe_get_link_capabilities_X550em,
3992 .get_bus_info = ixgbe_get_bus_info_X550em,
3993 .setup_sfp = ixgbe_setup_sfp_modules_X550em,
3994 .acquire_swfw_sync = ixgbe_acquire_swfw_sync_x550em_a,
3995 .release_swfw_sync = ixgbe_release_swfw_sync_x550em_a,
3996 .setup_fc = ixgbe_setup_fc_x550em,
3997 .fc_autoneg = ixgbe_fc_autoneg,
3998 .read_iosf_sb_reg = ixgbe_read_iosf_sb_reg_x550a,
3999 .write_iosf_sb_reg = ixgbe_write_iosf_sb_reg_x550a,
4000};
4001
4002#define X550_COMMON_EEP \
4003 .read = &ixgbe_read_ee_hostif_X550, \
4004 .read_buffer = &ixgbe_read_ee_hostif_buffer_X550, \
4005 .write = &ixgbe_write_ee_hostif_X550, \
4006 .write_buffer = &ixgbe_write_ee_hostif_buffer_X550, \
4007 .validate_checksum = &ixgbe_validate_eeprom_checksum_X550, \
4008 .update_checksum = &ixgbe_update_eeprom_checksum_X550, \
4009 .calc_checksum = &ixgbe_calc_eeprom_checksum_X550, \
4010
4011static const struct ixgbe_eeprom_operations eeprom_ops_X550 = {
4012 X550_COMMON_EEP
4013 .init_params = &ixgbe_init_eeprom_params_X550,
4014};
4015
4016static const struct ixgbe_eeprom_operations eeprom_ops_X550EM_x = {
4017 X550_COMMON_EEP
4018 .init_params = &ixgbe_init_eeprom_params_X540,
4019};
4020
4021#define X550_COMMON_PHY \
4022 .identify_sfp = &ixgbe_identify_module_generic, \
4023 .reset = NULL, \
4024 .setup_link_speed = &ixgbe_setup_phy_link_speed_generic, \
4025 .read_i2c_byte = &ixgbe_read_i2c_byte_generic, \
4026 .write_i2c_byte = &ixgbe_write_i2c_byte_generic, \
4027 .read_i2c_sff8472 = &ixgbe_read_i2c_sff8472_generic, \
4028 .read_i2c_eeprom = &ixgbe_read_i2c_eeprom_generic, \
4029 .write_i2c_eeprom = &ixgbe_write_i2c_eeprom_generic, \
4030 .setup_link = &ixgbe_setup_phy_link_generic, \
4031 .set_phy_power = NULL,
4032
4033static const struct ixgbe_phy_operations phy_ops_X550 = {
4034 X550_COMMON_PHY
4035 .check_overtemp = &ixgbe_tn_check_overtemp,
4036 .init = NULL,
4037 .identify = &ixgbe_identify_phy_generic,
4038 .read_reg = &ixgbe_read_phy_reg_generic,
4039 .write_reg = &ixgbe_write_phy_reg_generic,
4040};
4041
4042static const struct ixgbe_phy_operations phy_ops_X550EM_x = {
4043 X550_COMMON_PHY
4044 .check_overtemp = &ixgbe_tn_check_overtemp,
4045 .init = &ixgbe_init_phy_ops_X550em,
4046 .identify = &ixgbe_identify_phy_x550em,
4047 .read_reg = &ixgbe_read_phy_reg_generic,
4048 .write_reg = &ixgbe_write_phy_reg_generic,
4049};
4050
4051static const struct ixgbe_phy_operations phy_ops_x550em_x_fw = {
4052 X550_COMMON_PHY
4053 .check_overtemp = NULL,
4054 .init = ixgbe_init_phy_ops_X550em,
4055 .identify = ixgbe_identify_phy_x550em,
4056 .read_reg = NULL,
4057 .write_reg = NULL,
4058 .read_reg_mdi = NULL,
4059 .write_reg_mdi = NULL,
4060};
4061
4062static const struct ixgbe_phy_operations phy_ops_x550em_a = {
4063 X550_COMMON_PHY
4064 .check_overtemp = &ixgbe_tn_check_overtemp,
4065 .init = &ixgbe_init_phy_ops_X550em,
4066 .identify = &ixgbe_identify_phy_x550em,
4067 .read_reg = &ixgbe_read_phy_reg_x550a,
4068 .write_reg = &ixgbe_write_phy_reg_x550a,
4069 .read_reg_mdi = &ixgbe_read_phy_reg_mdi,
4070 .write_reg_mdi = &ixgbe_write_phy_reg_mdi,
4071};
4072
4073static const struct ixgbe_phy_operations phy_ops_x550em_a_fw = {
4074 X550_COMMON_PHY
4075 .check_overtemp = ixgbe_check_overtemp_fw,
4076 .init = ixgbe_init_phy_ops_X550em,
4077 .identify = ixgbe_identify_phy_fw,
4078 .read_reg = NULL,
4079 .write_reg = NULL,
4080 .read_reg_mdi = NULL,
4081 .write_reg_mdi = NULL,
4082};
4083
4084static const struct ixgbe_link_operations link_ops_x550em_x = {
4085 .read_link = &ixgbe_read_i2c_combined_generic,
4086 .read_link_unlocked = &ixgbe_read_i2c_combined_generic_unlocked,
4087 .write_link = &ixgbe_write_i2c_combined_generic,
4088 .write_link_unlocked = &ixgbe_write_i2c_combined_generic_unlocked,
4089};
4090
4091static const u32 ixgbe_mvals_X550[IXGBE_MVALS_IDX_LIMIT] = {
4092 IXGBE_MVALS_INIT(X550)
4093};
4094
4095static const u32 ixgbe_mvals_X550EM_x[IXGBE_MVALS_IDX_LIMIT] = {
4096 IXGBE_MVALS_INIT(X550EM_x)
4097};
4098
4099static const u32 ixgbe_mvals_x550em_a[IXGBE_MVALS_IDX_LIMIT] = {
4100 IXGBE_MVALS_INIT(X550EM_a)
4101};
4102
4103const struct ixgbe_info ixgbe_X550_info = {
4104 .mac = ixgbe_mac_X550,
4105 .get_invariants = &ixgbe_get_invariants_X540,
4106 .mac_ops = &mac_ops_X550,
4107 .eeprom_ops = &eeprom_ops_X550,
4108 .phy_ops = &phy_ops_X550,
4109 .mbx_ops = &mbx_ops_generic,
4110 .mvals = ixgbe_mvals_X550,
4111};
4112
4113const struct ixgbe_info ixgbe_X550EM_x_info = {
4114 .mac = ixgbe_mac_X550EM_x,
4115 .get_invariants = &ixgbe_get_invariants_X550_x,
4116 .mac_ops = &mac_ops_X550EM_x,
4117 .eeprom_ops = &eeprom_ops_X550EM_x,
4118 .phy_ops = &phy_ops_X550EM_x,
4119 .mbx_ops = &mbx_ops_generic,
4120 .mvals = ixgbe_mvals_X550EM_x,
4121 .link_ops = &link_ops_x550em_x,
4122};
4123
4124const struct ixgbe_info ixgbe_x550em_x_fw_info = {
4125 .mac = ixgbe_mac_X550EM_x,
4126 .get_invariants = ixgbe_get_invariants_X550_x_fw,
4127 .mac_ops = &mac_ops_X550EM_x_fw,
4128 .eeprom_ops = &eeprom_ops_X550EM_x,
4129 .phy_ops = &phy_ops_x550em_x_fw,
4130 .mbx_ops = &mbx_ops_generic,
4131 .mvals = ixgbe_mvals_X550EM_x,
4132};
4133
4134const struct ixgbe_info ixgbe_x550em_a_info = {
4135 .mac = ixgbe_mac_x550em_a,
4136 .get_invariants = &ixgbe_get_invariants_X550_a,
4137 .mac_ops = &mac_ops_x550em_a,
4138 .eeprom_ops = &eeprom_ops_X550EM_x,
4139 .phy_ops = &phy_ops_x550em_a,
4140 .mbx_ops = &mbx_ops_generic,
4141 .mvals = ixgbe_mvals_x550em_a,
4142};
4143
4144const struct ixgbe_info ixgbe_x550em_a_fw_info = {
4145 .mac = ixgbe_mac_x550em_a,
4146 .get_invariants = ixgbe_get_invariants_X550_a_fw,
4147 .mac_ops = &mac_ops_x550em_a_fw,
4148 .eeprom_ops = &eeprom_ops_X550EM_x,
4149 .phy_ops = &phy_ops_x550em_a_fw,
4150 .mbx_ops = &mbx_ops_generic,
4151 .mvals = ixgbe_mvals_x550em_a,
4152};
1/*******************************************************************************
2 *
3 * Intel 10 Gigabit PCI Express Linux driver
4 * Copyright(c) 1999 - 2015 Intel Corporation.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
15 * The full GNU General Public License is included in this distribution in
16 * the file called "COPYING".
17 *
18 * Contact Information:
19 * Linux NICS <linux.nics@intel.com>
20 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
21 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
22 *
23 ******************************************************************************/
24#include "ixgbe_x540.h"
25#include "ixgbe_type.h"
26#include "ixgbe_common.h"
27#include "ixgbe_phy.h"
28
29static s32 ixgbe_setup_kr_speed_x550em(struct ixgbe_hw *, ixgbe_link_speed);
30
31static s32 ixgbe_get_invariants_X550_x(struct ixgbe_hw *hw)
32{
33 struct ixgbe_mac_info *mac = &hw->mac;
34 struct ixgbe_phy_info *phy = &hw->phy;
35
36 /* Start with X540 invariants, since so simular */
37 ixgbe_get_invariants_X540(hw);
38
39 if (mac->ops.get_media_type(hw) != ixgbe_media_type_copper)
40 phy->ops.set_phy_power = NULL;
41
42 return 0;
43}
44
45/** ixgbe_setup_mux_ctl - Setup ESDP register for I2C mux control
46 * @hw: pointer to hardware structure
47 **/
48static void ixgbe_setup_mux_ctl(struct ixgbe_hw *hw)
49{
50 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
51
52 if (hw->bus.lan_id) {
53 esdp &= ~(IXGBE_ESDP_SDP1_NATIVE | IXGBE_ESDP_SDP1);
54 esdp |= IXGBE_ESDP_SDP1_DIR;
55 }
56 esdp &= ~(IXGBE_ESDP_SDP0_NATIVE | IXGBE_ESDP_SDP0_DIR);
57 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
58 IXGBE_WRITE_FLUSH(hw);
59}
60
61/**
62 * ixgbe_read_cs4227 - Read CS4227 register
63 * @hw: pointer to hardware structure
64 * @reg: register number to write
65 * @value: pointer to receive value read
66 *
67 * Returns status code
68 */
69static s32 ixgbe_read_cs4227(struct ixgbe_hw *hw, u16 reg, u16 *value)
70{
71 return hw->phy.ops.read_i2c_combined_unlocked(hw, IXGBE_CS4227, reg,
72 value);
73}
74
75/**
76 * ixgbe_write_cs4227 - Write CS4227 register
77 * @hw: pointer to hardware structure
78 * @reg: register number to write
79 * @value: value to write to register
80 *
81 * Returns status code
82 */
83static s32 ixgbe_write_cs4227(struct ixgbe_hw *hw, u16 reg, u16 value)
84{
85 return hw->phy.ops.write_i2c_combined_unlocked(hw, IXGBE_CS4227, reg,
86 value);
87}
88
89/**
90 * ixgbe_read_pe - Read register from port expander
91 * @hw: pointer to hardware structure
92 * @reg: register number to read
93 * @value: pointer to receive read value
94 *
95 * Returns status code
96 */
97static s32 ixgbe_read_pe(struct ixgbe_hw *hw, u8 reg, u8 *value)
98{
99 s32 status;
100
101 status = ixgbe_read_i2c_byte_generic_unlocked(hw, reg, IXGBE_PE, value);
102 if (status)
103 hw_err(hw, "port expander access failed with %d\n", status);
104 return status;
105}
106
107/**
108 * ixgbe_write_pe - Write register to port expander
109 * @hw: pointer to hardware structure
110 * @reg: register number to write
111 * @value: value to write
112 *
113 * Returns status code
114 */
115static s32 ixgbe_write_pe(struct ixgbe_hw *hw, u8 reg, u8 value)
116{
117 s32 status;
118
119 status = ixgbe_write_i2c_byte_generic_unlocked(hw, reg, IXGBE_PE,
120 value);
121 if (status)
122 hw_err(hw, "port expander access failed with %d\n", status);
123 return status;
124}
125
126/**
127 * ixgbe_reset_cs4227 - Reset CS4227 using port expander
128 * @hw: pointer to hardware structure
129 *
130 * This function assumes that the caller has acquired the proper semaphore.
131 * Returns error code
132 */
133static s32 ixgbe_reset_cs4227(struct ixgbe_hw *hw)
134{
135 s32 status;
136 u32 retry;
137 u16 value;
138 u8 reg;
139
140 /* Trigger hard reset. */
141 status = ixgbe_read_pe(hw, IXGBE_PE_OUTPUT, ®);
142 if (status)
143 return status;
144 reg |= IXGBE_PE_BIT1;
145 status = ixgbe_write_pe(hw, IXGBE_PE_OUTPUT, reg);
146 if (status)
147 return status;
148
149 status = ixgbe_read_pe(hw, IXGBE_PE_CONFIG, ®);
150 if (status)
151 return status;
152 reg &= ~IXGBE_PE_BIT1;
153 status = ixgbe_write_pe(hw, IXGBE_PE_CONFIG, reg);
154 if (status)
155 return status;
156
157 status = ixgbe_read_pe(hw, IXGBE_PE_OUTPUT, ®);
158 if (status)
159 return status;
160 reg &= ~IXGBE_PE_BIT1;
161 status = ixgbe_write_pe(hw, IXGBE_PE_OUTPUT, reg);
162 if (status)
163 return status;
164
165 usleep_range(IXGBE_CS4227_RESET_HOLD, IXGBE_CS4227_RESET_HOLD + 100);
166
167 status = ixgbe_read_pe(hw, IXGBE_PE_OUTPUT, ®);
168 if (status)
169 return status;
170 reg |= IXGBE_PE_BIT1;
171 status = ixgbe_write_pe(hw, IXGBE_PE_OUTPUT, reg);
172 if (status)
173 return status;
174
175 /* Wait for the reset to complete. */
176 msleep(IXGBE_CS4227_RESET_DELAY);
177 for (retry = 0; retry < IXGBE_CS4227_RETRIES; retry++) {
178 status = ixgbe_read_cs4227(hw, IXGBE_CS4227_EFUSE_STATUS,
179 &value);
180 if (!status && value == IXGBE_CS4227_EEPROM_LOAD_OK)
181 break;
182 msleep(IXGBE_CS4227_CHECK_DELAY);
183 }
184 if (retry == IXGBE_CS4227_RETRIES) {
185 hw_err(hw, "CS4227 reset did not complete\n");
186 return IXGBE_ERR_PHY;
187 }
188
189 status = ixgbe_read_cs4227(hw, IXGBE_CS4227_EEPROM_STATUS, &value);
190 if (status || !(value & IXGBE_CS4227_EEPROM_LOAD_OK)) {
191 hw_err(hw, "CS4227 EEPROM did not load successfully\n");
192 return IXGBE_ERR_PHY;
193 }
194
195 return 0;
196}
197
198/**
199 * ixgbe_check_cs4227 - Check CS4227 and reset as needed
200 * @hw: pointer to hardware structure
201 */
202static void ixgbe_check_cs4227(struct ixgbe_hw *hw)
203{
204 u32 swfw_mask = hw->phy.phy_semaphore_mask;
205 s32 status;
206 u16 value;
207 u8 retry;
208
209 for (retry = 0; retry < IXGBE_CS4227_RETRIES; retry++) {
210 status = hw->mac.ops.acquire_swfw_sync(hw, swfw_mask);
211 if (status) {
212 hw_err(hw, "semaphore failed with %d\n", status);
213 msleep(IXGBE_CS4227_CHECK_DELAY);
214 continue;
215 }
216
217 /* Get status of reset flow. */
218 status = ixgbe_read_cs4227(hw, IXGBE_CS4227_SCRATCH, &value);
219 if (!status && value == IXGBE_CS4227_RESET_COMPLETE)
220 goto out;
221
222 if (status || value != IXGBE_CS4227_RESET_PENDING)
223 break;
224
225 /* Reset is pending. Wait and check again. */
226 hw->mac.ops.release_swfw_sync(hw, swfw_mask);
227 msleep(IXGBE_CS4227_CHECK_DELAY);
228 }
229 /* If still pending, assume other instance failed. */
230 if (retry == IXGBE_CS4227_RETRIES) {
231 status = hw->mac.ops.acquire_swfw_sync(hw, swfw_mask);
232 if (status) {
233 hw_err(hw, "semaphore failed with %d\n", status);
234 return;
235 }
236 }
237
238 /* Reset the CS4227. */
239 status = ixgbe_reset_cs4227(hw);
240 if (status) {
241 hw_err(hw, "CS4227 reset failed: %d", status);
242 goto out;
243 }
244
245 /* Reset takes so long, temporarily release semaphore in case the
246 * other driver instance is waiting for the reset indication.
247 */
248 ixgbe_write_cs4227(hw, IXGBE_CS4227_SCRATCH,
249 IXGBE_CS4227_RESET_PENDING);
250 hw->mac.ops.release_swfw_sync(hw, swfw_mask);
251 usleep_range(10000, 12000);
252 status = hw->mac.ops.acquire_swfw_sync(hw, swfw_mask);
253 if (status) {
254 hw_err(hw, "semaphore failed with %d", status);
255 return;
256 }
257
258 /* Record completion for next time. */
259 status = ixgbe_write_cs4227(hw, IXGBE_CS4227_SCRATCH,
260 IXGBE_CS4227_RESET_COMPLETE);
261
262out:
263 hw->mac.ops.release_swfw_sync(hw, swfw_mask);
264 msleep(hw->eeprom.semaphore_delay);
265}
266
267/** ixgbe_identify_phy_x550em - Get PHY type based on device id
268 * @hw: pointer to hardware structure
269 *
270 * Returns error code
271 */
272static s32 ixgbe_identify_phy_x550em(struct ixgbe_hw *hw)
273{
274 switch (hw->device_id) {
275 case IXGBE_DEV_ID_X550EM_X_SFP:
276 /* set up for CS4227 usage */
277 hw->phy.phy_semaphore_mask = IXGBE_GSSR_SHARED_I2C_SM;
278 ixgbe_setup_mux_ctl(hw);
279 ixgbe_check_cs4227(hw);
280 return ixgbe_identify_module_generic(hw);
281 case IXGBE_DEV_ID_X550EM_X_KX4:
282 hw->phy.type = ixgbe_phy_x550em_kx4;
283 break;
284 case IXGBE_DEV_ID_X550EM_X_KR:
285 hw->phy.type = ixgbe_phy_x550em_kr;
286 break;
287 case IXGBE_DEV_ID_X550EM_X_1G_T:
288 case IXGBE_DEV_ID_X550EM_X_10G_T:
289 return ixgbe_identify_phy_generic(hw);
290 default:
291 break;
292 }
293 return 0;
294}
295
296static s32 ixgbe_read_phy_reg_x550em(struct ixgbe_hw *hw, u32 reg_addr,
297 u32 device_type, u16 *phy_data)
298{
299 return IXGBE_NOT_IMPLEMENTED;
300}
301
302static s32 ixgbe_write_phy_reg_x550em(struct ixgbe_hw *hw, u32 reg_addr,
303 u32 device_type, u16 phy_data)
304{
305 return IXGBE_NOT_IMPLEMENTED;
306}
307
308/** ixgbe_init_eeprom_params_X550 - Initialize EEPROM params
309 * @hw: pointer to hardware structure
310 *
311 * Initializes the EEPROM parameters ixgbe_eeprom_info within the
312 * ixgbe_hw struct in order to set up EEPROM access.
313 **/
314static s32 ixgbe_init_eeprom_params_X550(struct ixgbe_hw *hw)
315{
316 struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
317 u32 eec;
318 u16 eeprom_size;
319
320 if (eeprom->type == ixgbe_eeprom_uninitialized) {
321 eeprom->semaphore_delay = 10;
322 eeprom->type = ixgbe_flash;
323
324 eec = IXGBE_READ_REG(hw, IXGBE_EEC(hw));
325 eeprom_size = (u16)((eec & IXGBE_EEC_SIZE) >>
326 IXGBE_EEC_SIZE_SHIFT);
327 eeprom->word_size = 1 << (eeprom_size +
328 IXGBE_EEPROM_WORD_SIZE_SHIFT);
329
330 hw_dbg(hw, "Eeprom params: type = %d, size = %d\n",
331 eeprom->type, eeprom->word_size);
332 }
333
334 return 0;
335}
336
337/**
338 * ixgbe_iosf_wait - Wait for IOSF command completion
339 * @hw: pointer to hardware structure
340 * @ctrl: pointer to location to receive final IOSF control value
341 *
342 * Return: failing status on timeout
343 *
344 * Note: ctrl can be NULL if the IOSF control register value is not needed
345 */
346static s32 ixgbe_iosf_wait(struct ixgbe_hw *hw, u32 *ctrl)
347{
348 u32 i, command;
349
350 /* Check every 10 usec to see if the address cycle completed.
351 * The SB IOSF BUSY bit will clear when the operation is
352 * complete.
353 */
354 for (i = 0; i < IXGBE_MDIO_COMMAND_TIMEOUT; i++) {
355 command = IXGBE_READ_REG(hw, IXGBE_SB_IOSF_INDIRECT_CTRL);
356 if (!(command & IXGBE_SB_IOSF_CTRL_BUSY))
357 break;
358 udelay(10);
359 }
360 if (ctrl)
361 *ctrl = command;
362 if (i == IXGBE_MDIO_COMMAND_TIMEOUT) {
363 hw_dbg(hw, "IOSF wait timed out\n");
364 return IXGBE_ERR_PHY;
365 }
366
367 return 0;
368}
369
370/** ixgbe_read_iosf_sb_reg_x550 - Writes a value to specified register of the
371 * IOSF device
372 * @hw: pointer to hardware structure
373 * @reg_addr: 32 bit PHY register to write
374 * @device_type: 3 bit device type
375 * @phy_data: Pointer to read data from the register
376 **/
377static s32 ixgbe_read_iosf_sb_reg_x550(struct ixgbe_hw *hw, u32 reg_addr,
378 u32 device_type, u32 *data)
379{
380 u32 gssr = IXGBE_GSSR_PHY1_SM | IXGBE_GSSR_PHY0_SM;
381 u32 command, error;
382 s32 ret;
383
384 ret = hw->mac.ops.acquire_swfw_sync(hw, gssr);
385 if (ret)
386 return ret;
387
388 ret = ixgbe_iosf_wait(hw, NULL);
389 if (ret)
390 goto out;
391
392 command = ((reg_addr << IXGBE_SB_IOSF_CTRL_ADDR_SHIFT) |
393 (device_type << IXGBE_SB_IOSF_CTRL_TARGET_SELECT_SHIFT));
394
395 /* Write IOSF control register */
396 IXGBE_WRITE_REG(hw, IXGBE_SB_IOSF_INDIRECT_CTRL, command);
397
398 ret = ixgbe_iosf_wait(hw, &command);
399
400 if ((command & IXGBE_SB_IOSF_CTRL_RESP_STAT_MASK) != 0) {
401 error = (command & IXGBE_SB_IOSF_CTRL_CMPL_ERR_MASK) >>
402 IXGBE_SB_IOSF_CTRL_CMPL_ERR_SHIFT;
403 hw_dbg(hw, "Failed to read, error %x\n", error);
404 return IXGBE_ERR_PHY;
405 }
406
407 if (!ret)
408 *data = IXGBE_READ_REG(hw, IXGBE_SB_IOSF_INDIRECT_DATA);
409
410out:
411 hw->mac.ops.release_swfw_sync(hw, gssr);
412 return ret;
413}
414
415/** ixgbe_read_ee_hostif_data_X550 - Read EEPROM word using a host interface
416 * command assuming that the semaphore is already obtained.
417 * @hw: pointer to hardware structure
418 * @offset: offset of word in the EEPROM to read
419 * @data: word read from the EEPROM
420 *
421 * Reads a 16 bit word from the EEPROM using the hostif.
422 **/
423static s32 ixgbe_read_ee_hostif_data_X550(struct ixgbe_hw *hw, u16 offset,
424 u16 *data)
425{
426 s32 status;
427 struct ixgbe_hic_read_shadow_ram buffer;
428
429 buffer.hdr.req.cmd = FW_READ_SHADOW_RAM_CMD;
430 buffer.hdr.req.buf_lenh = 0;
431 buffer.hdr.req.buf_lenl = FW_READ_SHADOW_RAM_LEN;
432 buffer.hdr.req.checksum = FW_DEFAULT_CHECKSUM;
433
434 /* convert offset from words to bytes */
435 buffer.address = cpu_to_be32(offset * 2);
436 /* one word */
437 buffer.length = cpu_to_be16(sizeof(u16));
438
439 status = ixgbe_host_interface_command(hw, (u32 *)&buffer,
440 sizeof(buffer),
441 IXGBE_HI_COMMAND_TIMEOUT, false);
442 if (status)
443 return status;
444
445 *data = (u16)IXGBE_READ_REG_ARRAY(hw, IXGBE_FLEX_MNG,
446 FW_NVM_DATA_OFFSET);
447
448 return 0;
449}
450
451/** ixgbe_read_ee_hostif_buffer_X550- Read EEPROM word(s) using hostif
452 * @hw: pointer to hardware structure
453 * @offset: offset of word in the EEPROM to read
454 * @words: number of words
455 * @data: word(s) read from the EEPROM
456 *
457 * Reads a 16 bit word(s) from the EEPROM using the hostif.
458 **/
459static s32 ixgbe_read_ee_hostif_buffer_X550(struct ixgbe_hw *hw,
460 u16 offset, u16 words, u16 *data)
461{
462 struct ixgbe_hic_read_shadow_ram buffer;
463 u32 current_word = 0;
464 u16 words_to_read;
465 s32 status;
466 u32 i;
467
468 /* Take semaphore for the entire operation. */
469 status = hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
470 if (status) {
471 hw_dbg(hw, "EEPROM read buffer - semaphore failed\n");
472 return status;
473 }
474
475 while (words) {
476 if (words > FW_MAX_READ_BUFFER_SIZE / 2)
477 words_to_read = FW_MAX_READ_BUFFER_SIZE / 2;
478 else
479 words_to_read = words;
480
481 buffer.hdr.req.cmd = FW_READ_SHADOW_RAM_CMD;
482 buffer.hdr.req.buf_lenh = 0;
483 buffer.hdr.req.buf_lenl = FW_READ_SHADOW_RAM_LEN;
484 buffer.hdr.req.checksum = FW_DEFAULT_CHECKSUM;
485
486 /* convert offset from words to bytes */
487 buffer.address = cpu_to_be32((offset + current_word) * 2);
488 buffer.length = cpu_to_be16(words_to_read * 2);
489
490 status = ixgbe_host_interface_command(hw, (u32 *)&buffer,
491 sizeof(buffer),
492 IXGBE_HI_COMMAND_TIMEOUT,
493 false);
494 if (status) {
495 hw_dbg(hw, "Host interface command failed\n");
496 goto out;
497 }
498
499 for (i = 0; i < words_to_read; i++) {
500 u32 reg = IXGBE_FLEX_MNG + (FW_NVM_DATA_OFFSET << 2) +
501 2 * i;
502 u32 value = IXGBE_READ_REG(hw, reg);
503
504 data[current_word] = (u16)(value & 0xffff);
505 current_word++;
506 i++;
507 if (i < words_to_read) {
508 value >>= 16;
509 data[current_word] = (u16)(value & 0xffff);
510 current_word++;
511 }
512 }
513 words -= words_to_read;
514 }
515
516out:
517 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
518 return status;
519}
520
521/** ixgbe_checksum_ptr_x550 - Checksum one pointer region
522 * @hw: pointer to hardware structure
523 * @ptr: pointer offset in eeprom
524 * @size: size of section pointed by ptr, if 0 first word will be used as size
525 * @csum: address of checksum to update
526 *
527 * Returns error status for any failure
528 **/
529static s32 ixgbe_checksum_ptr_x550(struct ixgbe_hw *hw, u16 ptr,
530 u16 size, u16 *csum, u16 *buffer,
531 u32 buffer_size)
532{
533 u16 buf[256];
534 s32 status;
535 u16 length, bufsz, i, start;
536 u16 *local_buffer;
537
538 bufsz = sizeof(buf) / sizeof(buf[0]);
539
540 /* Read a chunk at the pointer location */
541 if (!buffer) {
542 status = ixgbe_read_ee_hostif_buffer_X550(hw, ptr, bufsz, buf);
543 if (status) {
544 hw_dbg(hw, "Failed to read EEPROM image\n");
545 return status;
546 }
547 local_buffer = buf;
548 } else {
549 if (buffer_size < ptr)
550 return IXGBE_ERR_PARAM;
551 local_buffer = &buffer[ptr];
552 }
553
554 if (size) {
555 start = 0;
556 length = size;
557 } else {
558 start = 1;
559 length = local_buffer[0];
560
561 /* Skip pointer section if length is invalid. */
562 if (length == 0xFFFF || length == 0 ||
563 (ptr + length) >= hw->eeprom.word_size)
564 return 0;
565 }
566
567 if (buffer && ((u32)start + (u32)length > buffer_size))
568 return IXGBE_ERR_PARAM;
569
570 for (i = start; length; i++, length--) {
571 if (i == bufsz && !buffer) {
572 ptr += bufsz;
573 i = 0;
574 if (length < bufsz)
575 bufsz = length;
576
577 /* Read a chunk at the pointer location */
578 status = ixgbe_read_ee_hostif_buffer_X550(hw, ptr,
579 bufsz, buf);
580 if (status) {
581 hw_dbg(hw, "Failed to read EEPROM image\n");
582 return status;
583 }
584 }
585 *csum += local_buffer[i];
586 }
587 return 0;
588}
589
590/** ixgbe_calc_checksum_X550 - Calculates and returns the checksum
591 * @hw: pointer to hardware structure
592 * @buffer: pointer to buffer containing calculated checksum
593 * @buffer_size: size of buffer
594 *
595 * Returns a negative error code on error, or the 16-bit checksum
596 **/
597static s32 ixgbe_calc_checksum_X550(struct ixgbe_hw *hw, u16 *buffer,
598 u32 buffer_size)
599{
600 u16 eeprom_ptrs[IXGBE_EEPROM_LAST_WORD + 1];
601 u16 *local_buffer;
602 s32 status;
603 u16 checksum = 0;
604 u16 pointer, i, size;
605
606 hw->eeprom.ops.init_params(hw);
607
608 if (!buffer) {
609 /* Read pointer area */
610 status = ixgbe_read_ee_hostif_buffer_X550(hw, 0,
611 IXGBE_EEPROM_LAST_WORD + 1,
612 eeprom_ptrs);
613 if (status) {
614 hw_dbg(hw, "Failed to read EEPROM image\n");
615 return status;
616 }
617 local_buffer = eeprom_ptrs;
618 } else {
619 if (buffer_size < IXGBE_EEPROM_LAST_WORD)
620 return IXGBE_ERR_PARAM;
621 local_buffer = buffer;
622 }
623
624 /* For X550 hardware include 0x0-0x41 in the checksum, skip the
625 * checksum word itself
626 */
627 for (i = 0; i <= IXGBE_EEPROM_LAST_WORD; i++)
628 if (i != IXGBE_EEPROM_CHECKSUM)
629 checksum += local_buffer[i];
630
631 /* Include all data from pointers 0x3, 0x6-0xE. This excludes the
632 * FW, PHY module, and PCIe Expansion/Option ROM pointers.
633 */
634 for (i = IXGBE_PCIE_ANALOG_PTR_X550; i < IXGBE_FW_PTR; i++) {
635 if (i == IXGBE_PHY_PTR || i == IXGBE_OPTION_ROM_PTR)
636 continue;
637
638 pointer = local_buffer[i];
639
640 /* Skip pointer section if the pointer is invalid. */
641 if (pointer == 0xFFFF || pointer == 0 ||
642 pointer >= hw->eeprom.word_size)
643 continue;
644
645 switch (i) {
646 case IXGBE_PCIE_GENERAL_PTR:
647 size = IXGBE_IXGBE_PCIE_GENERAL_SIZE;
648 break;
649 case IXGBE_PCIE_CONFIG0_PTR:
650 case IXGBE_PCIE_CONFIG1_PTR:
651 size = IXGBE_PCIE_CONFIG_SIZE;
652 break;
653 default:
654 size = 0;
655 break;
656 }
657
658 status = ixgbe_checksum_ptr_x550(hw, pointer, size, &checksum,
659 buffer, buffer_size);
660 if (status)
661 return status;
662 }
663
664 checksum = (u16)IXGBE_EEPROM_SUM - checksum;
665
666 return (s32)checksum;
667}
668
669/** ixgbe_calc_eeprom_checksum_X550 - Calculates and returns the checksum
670 * @hw: pointer to hardware structure
671 *
672 * Returns a negative error code on error, or the 16-bit checksum
673 **/
674static s32 ixgbe_calc_eeprom_checksum_X550(struct ixgbe_hw *hw)
675{
676 return ixgbe_calc_checksum_X550(hw, NULL, 0);
677}
678
679/** ixgbe_read_ee_hostif_X550 - Read EEPROM word using a host interface command
680 * @hw: pointer to hardware structure
681 * @offset: offset of word in the EEPROM to read
682 * @data: word read from the EEPROM
683 *
684 * Reads a 16 bit word from the EEPROM using the hostif.
685 **/
686static s32 ixgbe_read_ee_hostif_X550(struct ixgbe_hw *hw, u16 offset, u16 *data)
687{
688 s32 status = 0;
689
690 if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM) == 0) {
691 status = ixgbe_read_ee_hostif_data_X550(hw, offset, data);
692 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
693 } else {
694 status = IXGBE_ERR_SWFW_SYNC;
695 }
696
697 return status;
698}
699
700/** ixgbe_validate_eeprom_checksum_X550 - Validate EEPROM checksum
701 * @hw: pointer to hardware structure
702 * @checksum_val: calculated checksum
703 *
704 * Performs checksum calculation and validates the EEPROM checksum. If the
705 * caller does not need checksum_val, the value can be NULL.
706 **/
707static s32 ixgbe_validate_eeprom_checksum_X550(struct ixgbe_hw *hw,
708 u16 *checksum_val)
709{
710 s32 status;
711 u16 checksum;
712 u16 read_checksum = 0;
713
714 /* Read the first word from the EEPROM. If this times out or fails, do
715 * not continue or we could be in for a very long wait while every
716 * EEPROM read fails
717 */
718 status = hw->eeprom.ops.read(hw, 0, &checksum);
719 if (status) {
720 hw_dbg(hw, "EEPROM read failed\n");
721 return status;
722 }
723
724 status = hw->eeprom.ops.calc_checksum(hw);
725 if (status < 0)
726 return status;
727
728 checksum = (u16)(status & 0xffff);
729
730 status = ixgbe_read_ee_hostif_X550(hw, IXGBE_EEPROM_CHECKSUM,
731 &read_checksum);
732 if (status)
733 return status;
734
735 /* Verify read checksum from EEPROM is the same as
736 * calculated checksum
737 */
738 if (read_checksum != checksum) {
739 status = IXGBE_ERR_EEPROM_CHECKSUM;
740 hw_dbg(hw, "Invalid EEPROM checksum");
741 }
742
743 /* If the user cares, return the calculated checksum */
744 if (checksum_val)
745 *checksum_val = checksum;
746
747 return status;
748}
749
750/** ixgbe_write_ee_hostif_X550 - Write EEPROM word using hostif
751 * @hw: pointer to hardware structure
752 * @offset: offset of word in the EEPROM to write
753 * @data: word write to the EEPROM
754 *
755 * Write a 16 bit word to the EEPROM using the hostif.
756 **/
757static s32 ixgbe_write_ee_hostif_data_X550(struct ixgbe_hw *hw, u16 offset,
758 u16 data)
759{
760 s32 status;
761 struct ixgbe_hic_write_shadow_ram buffer;
762
763 buffer.hdr.req.cmd = FW_WRITE_SHADOW_RAM_CMD;
764 buffer.hdr.req.buf_lenh = 0;
765 buffer.hdr.req.buf_lenl = FW_WRITE_SHADOW_RAM_LEN;
766 buffer.hdr.req.checksum = FW_DEFAULT_CHECKSUM;
767
768 /* one word */
769 buffer.length = cpu_to_be16(sizeof(u16));
770 buffer.data = data;
771 buffer.address = cpu_to_be32(offset * 2);
772
773 status = ixgbe_host_interface_command(hw, (u32 *)&buffer,
774 sizeof(buffer),
775 IXGBE_HI_COMMAND_TIMEOUT, false);
776 return status;
777}
778
779/** ixgbe_write_ee_hostif_X550 - Write EEPROM word using hostif
780 * @hw: pointer to hardware structure
781 * @offset: offset of word in the EEPROM to write
782 * @data: word write to the EEPROM
783 *
784 * Write a 16 bit word to the EEPROM using the hostif.
785 **/
786static s32 ixgbe_write_ee_hostif_X550(struct ixgbe_hw *hw, u16 offset, u16 data)
787{
788 s32 status = 0;
789
790 if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM) == 0) {
791 status = ixgbe_write_ee_hostif_data_X550(hw, offset, data);
792 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
793 } else {
794 hw_dbg(hw, "write ee hostif failed to get semaphore");
795 status = IXGBE_ERR_SWFW_SYNC;
796 }
797
798 return status;
799}
800
801/** ixgbe_update_flash_X550 - Instruct HW to copy EEPROM to Flash device
802 * @hw: pointer to hardware structure
803 *
804 * Issue a shadow RAM dump to FW to copy EEPROM from shadow RAM to the flash.
805 **/
806static s32 ixgbe_update_flash_X550(struct ixgbe_hw *hw)
807{
808 s32 status = 0;
809 union ixgbe_hic_hdr2 buffer;
810
811 buffer.req.cmd = FW_SHADOW_RAM_DUMP_CMD;
812 buffer.req.buf_lenh = 0;
813 buffer.req.buf_lenl = FW_SHADOW_RAM_DUMP_LEN;
814 buffer.req.checksum = FW_DEFAULT_CHECKSUM;
815
816 status = ixgbe_host_interface_command(hw, (u32 *)&buffer,
817 sizeof(buffer),
818 IXGBE_HI_COMMAND_TIMEOUT, false);
819 return status;
820}
821
822/**
823 * ixgbe_get_bus_info_X550em - Set PCI bus info
824 * @hw: pointer to hardware structure
825 *
826 * Sets bus link width and speed to unknown because X550em is
827 * not a PCI device.
828 **/
829static s32 ixgbe_get_bus_info_X550em(struct ixgbe_hw *hw)
830{
831 hw->bus.type = ixgbe_bus_type_internal;
832 hw->bus.width = ixgbe_bus_width_unknown;
833 hw->bus.speed = ixgbe_bus_speed_unknown;
834
835 hw->mac.ops.set_lan_id(hw);
836
837 return 0;
838}
839
840/** ixgbe_disable_rx_x550 - Disable RX unit
841 *
842 * Enables the Rx DMA unit for x550
843 **/
844static void ixgbe_disable_rx_x550(struct ixgbe_hw *hw)
845{
846 u32 rxctrl, pfdtxgswc;
847 s32 status;
848 struct ixgbe_hic_disable_rxen fw_cmd;
849
850 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
851 if (rxctrl & IXGBE_RXCTRL_RXEN) {
852 pfdtxgswc = IXGBE_READ_REG(hw, IXGBE_PFDTXGSWC);
853 if (pfdtxgswc & IXGBE_PFDTXGSWC_VT_LBEN) {
854 pfdtxgswc &= ~IXGBE_PFDTXGSWC_VT_LBEN;
855 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, pfdtxgswc);
856 hw->mac.set_lben = true;
857 } else {
858 hw->mac.set_lben = false;
859 }
860
861 fw_cmd.hdr.cmd = FW_DISABLE_RXEN_CMD;
862 fw_cmd.hdr.buf_len = FW_DISABLE_RXEN_LEN;
863 fw_cmd.hdr.checksum = FW_DEFAULT_CHECKSUM;
864 fw_cmd.port_number = (u8)hw->bus.lan_id;
865
866 status = ixgbe_host_interface_command(hw, (u32 *)&fw_cmd,
867 sizeof(struct ixgbe_hic_disable_rxen),
868 IXGBE_HI_COMMAND_TIMEOUT, true);
869
870 /* If we fail - disable RX using register write */
871 if (status) {
872 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
873 if (rxctrl & IXGBE_RXCTRL_RXEN) {
874 rxctrl &= ~IXGBE_RXCTRL_RXEN;
875 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl);
876 }
877 }
878 }
879}
880
881/** ixgbe_update_eeprom_checksum_X550 - Updates the EEPROM checksum and flash
882 * @hw: pointer to hardware structure
883 *
884 * After writing EEPROM to shadow RAM using EEWR register, software calculates
885 * checksum and updates the EEPROM and instructs the hardware to update
886 * the flash.
887 **/
888static s32 ixgbe_update_eeprom_checksum_X550(struct ixgbe_hw *hw)
889{
890 s32 status;
891 u16 checksum = 0;
892
893 /* Read the first word from the EEPROM. If this times out or fails, do
894 * not continue or we could be in for a very long wait while every
895 * EEPROM read fails
896 */
897 status = ixgbe_read_ee_hostif_X550(hw, 0, &checksum);
898 if (status) {
899 hw_dbg(hw, "EEPROM read failed\n");
900 return status;
901 }
902
903 status = ixgbe_calc_eeprom_checksum_X550(hw);
904 if (status < 0)
905 return status;
906
907 checksum = (u16)(status & 0xffff);
908
909 status = ixgbe_write_ee_hostif_X550(hw, IXGBE_EEPROM_CHECKSUM,
910 checksum);
911 if (status)
912 return status;
913
914 status = ixgbe_update_flash_X550(hw);
915
916 return status;
917}
918
919/** ixgbe_write_ee_hostif_buffer_X550 - Write EEPROM word(s) using hostif
920 * @hw: pointer to hardware structure
921 * @offset: offset of word in the EEPROM to write
922 * @words: number of words
923 * @data: word(s) write to the EEPROM
924 *
925 *
926 * Write a 16 bit word(s) to the EEPROM using the hostif.
927 **/
928static s32 ixgbe_write_ee_hostif_buffer_X550(struct ixgbe_hw *hw,
929 u16 offset, u16 words,
930 u16 *data)
931{
932 s32 status = 0;
933 u32 i = 0;
934
935 /* Take semaphore for the entire operation. */
936 status = hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
937 if (status) {
938 hw_dbg(hw, "EEPROM write buffer - semaphore failed\n");
939 return status;
940 }
941
942 for (i = 0; i < words; i++) {
943 status = ixgbe_write_ee_hostif_data_X550(hw, offset + i,
944 data[i]);
945 if (status) {
946 hw_dbg(hw, "Eeprom buffered write failed\n");
947 break;
948 }
949 }
950
951 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_EEP_SM);
952
953 return status;
954}
955
956/** ixgbe_write_iosf_sb_reg_x550 - Writes a value to specified register of the
957 * IOSF device
958 *
959 * @hw: pointer to hardware structure
960 * @reg_addr: 32 bit PHY register to write
961 * @device_type: 3 bit device type
962 * @data: Data to write to the register
963 **/
964static s32 ixgbe_write_iosf_sb_reg_x550(struct ixgbe_hw *hw, u32 reg_addr,
965 u32 device_type, u32 data)
966{
967 u32 gssr = IXGBE_GSSR_PHY1_SM | IXGBE_GSSR_PHY0_SM;
968 u32 command, error;
969 s32 ret;
970
971 ret = hw->mac.ops.acquire_swfw_sync(hw, gssr);
972 if (ret)
973 return ret;
974
975 ret = ixgbe_iosf_wait(hw, NULL);
976 if (ret)
977 goto out;
978
979 command = ((reg_addr << IXGBE_SB_IOSF_CTRL_ADDR_SHIFT) |
980 (device_type << IXGBE_SB_IOSF_CTRL_TARGET_SELECT_SHIFT));
981
982 /* Write IOSF control register */
983 IXGBE_WRITE_REG(hw, IXGBE_SB_IOSF_INDIRECT_CTRL, command);
984
985 /* Write IOSF data register */
986 IXGBE_WRITE_REG(hw, IXGBE_SB_IOSF_INDIRECT_DATA, data);
987
988 ret = ixgbe_iosf_wait(hw, &command);
989
990 if ((command & IXGBE_SB_IOSF_CTRL_RESP_STAT_MASK) != 0) {
991 error = (command & IXGBE_SB_IOSF_CTRL_CMPL_ERR_MASK) >>
992 IXGBE_SB_IOSF_CTRL_CMPL_ERR_SHIFT;
993 hw_dbg(hw, "Failed to write, error %x\n", error);
994 return IXGBE_ERR_PHY;
995 }
996
997out:
998 hw->mac.ops.release_swfw_sync(hw, gssr);
999 return ret;
1000}
1001
1002/** ixgbe_setup_ixfi_x550em - Configure the KR PHY for iXFI mode.
1003 * @hw: pointer to hardware structure
1004 * @speed: the link speed to force
1005 *
1006 * Configures the integrated KR PHY to use iXFI mode. Used to connect an
1007 * internal and external PHY at a specific speed, without autonegotiation.
1008 **/
1009static s32 ixgbe_setup_ixfi_x550em(struct ixgbe_hw *hw, ixgbe_link_speed *speed)
1010{
1011 s32 status;
1012 u32 reg_val;
1013
1014 /* Disable AN and force speed to 10G Serial. */
1015 status = ixgbe_read_iosf_sb_reg_x550(hw,
1016 IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
1017 IXGBE_SB_IOSF_TARGET_KR_PHY, ®_val);
1018 if (status)
1019 return status;
1020
1021 reg_val &= ~IXGBE_KRM_LINK_CTRL_1_TETH_AN_ENABLE;
1022 reg_val &= ~IXGBE_KRM_LINK_CTRL_1_TETH_FORCE_SPEED_MASK;
1023
1024 /* Select forced link speed for internal PHY. */
1025 switch (*speed) {
1026 case IXGBE_LINK_SPEED_10GB_FULL:
1027 reg_val |= IXGBE_KRM_LINK_CTRL_1_TETH_FORCE_SPEED_10G;
1028 break;
1029 case IXGBE_LINK_SPEED_1GB_FULL:
1030 reg_val |= IXGBE_KRM_LINK_CTRL_1_TETH_FORCE_SPEED_1G;
1031 break;
1032 default:
1033 /* Other link speeds are not supported by internal KR PHY. */
1034 return IXGBE_ERR_LINK_SETUP;
1035 }
1036
1037 status = ixgbe_write_iosf_sb_reg_x550(hw,
1038 IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
1039 IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
1040 if (status)
1041 return status;
1042
1043 /* Disable training protocol FSM. */
1044 status = ixgbe_read_iosf_sb_reg_x550(hw,
1045 IXGBE_KRM_RX_TRN_LINKUP_CTRL(hw->bus.lan_id),
1046 IXGBE_SB_IOSF_TARGET_KR_PHY, ®_val);
1047 if (status)
1048 return status;
1049
1050 reg_val |= IXGBE_KRM_RX_TRN_LINKUP_CTRL_CONV_WO_PROTOCOL;
1051 status = ixgbe_write_iosf_sb_reg_x550(hw,
1052 IXGBE_KRM_RX_TRN_LINKUP_CTRL(hw->bus.lan_id),
1053 IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
1054 if (status)
1055 return status;
1056
1057 /* Disable Flex from training TXFFE. */
1058 status = ixgbe_read_iosf_sb_reg_x550(hw,
1059 IXGBE_KRM_DSP_TXFFE_STATE_4(hw->bus.lan_id),
1060 IXGBE_SB_IOSF_TARGET_KR_PHY, ®_val);
1061 if (status)
1062 return status;
1063
1064 reg_val &= ~IXGBE_KRM_DSP_TXFFE_STATE_C0_EN;
1065 reg_val &= ~IXGBE_KRM_DSP_TXFFE_STATE_CP1_CN1_EN;
1066 reg_val &= ~IXGBE_KRM_DSP_TXFFE_STATE_CO_ADAPT_EN;
1067 status = ixgbe_write_iosf_sb_reg_x550(hw,
1068 IXGBE_KRM_DSP_TXFFE_STATE_4(hw->bus.lan_id),
1069 IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
1070 if (status)
1071 return status;
1072
1073 status = ixgbe_read_iosf_sb_reg_x550(hw,
1074 IXGBE_KRM_DSP_TXFFE_STATE_5(hw->bus.lan_id),
1075 IXGBE_SB_IOSF_TARGET_KR_PHY, ®_val);
1076 if (status)
1077 return status;
1078
1079 reg_val &= ~IXGBE_KRM_DSP_TXFFE_STATE_C0_EN;
1080 reg_val &= ~IXGBE_KRM_DSP_TXFFE_STATE_CP1_CN1_EN;
1081 reg_val &= ~IXGBE_KRM_DSP_TXFFE_STATE_CO_ADAPT_EN;
1082 status = ixgbe_write_iosf_sb_reg_x550(hw,
1083 IXGBE_KRM_DSP_TXFFE_STATE_5(hw->bus.lan_id),
1084 IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
1085 if (status)
1086 return status;
1087
1088 /* Enable override for coefficients. */
1089 status = ixgbe_read_iosf_sb_reg_x550(hw,
1090 IXGBE_KRM_TX_COEFF_CTRL_1(hw->bus.lan_id),
1091 IXGBE_SB_IOSF_TARGET_KR_PHY, ®_val);
1092 if (status)
1093 return status;
1094
1095 reg_val |= IXGBE_KRM_TX_COEFF_CTRL_1_OVRRD_EN;
1096 reg_val |= IXGBE_KRM_TX_COEFF_CTRL_1_CZERO_EN;
1097 reg_val |= IXGBE_KRM_TX_COEFF_CTRL_1_CPLUS1_OVRRD_EN;
1098 reg_val |= IXGBE_KRM_TX_COEFF_CTRL_1_CMINUS1_OVRRD_EN;
1099 status = ixgbe_write_iosf_sb_reg_x550(hw,
1100 IXGBE_KRM_TX_COEFF_CTRL_1(hw->bus.lan_id),
1101 IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
1102 if (status)
1103 return status;
1104
1105 /* Toggle port SW reset by AN reset. */
1106 status = ixgbe_read_iosf_sb_reg_x550(hw,
1107 IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
1108 IXGBE_SB_IOSF_TARGET_KR_PHY, ®_val);
1109 if (status)
1110 return status;
1111
1112 reg_val |= IXGBE_KRM_LINK_CTRL_1_TETH_AN_RESTART;
1113 status = ixgbe_write_iosf_sb_reg_x550(hw,
1114 IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
1115 IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
1116
1117 return status;
1118}
1119
1120/**
1121 * ixgbe_supported_sfp_modules_X550em - Check if SFP module type is supported
1122 * @hw: pointer to hardware structure
1123 * @linear: true if SFP module is linear
1124 */
1125static s32 ixgbe_supported_sfp_modules_X550em(struct ixgbe_hw *hw, bool *linear)
1126{
1127 switch (hw->phy.sfp_type) {
1128 case ixgbe_sfp_type_not_present:
1129 return IXGBE_ERR_SFP_NOT_PRESENT;
1130 case ixgbe_sfp_type_da_cu_core0:
1131 case ixgbe_sfp_type_da_cu_core1:
1132 *linear = true;
1133 break;
1134 case ixgbe_sfp_type_srlr_core0:
1135 case ixgbe_sfp_type_srlr_core1:
1136 case ixgbe_sfp_type_da_act_lmt_core0:
1137 case ixgbe_sfp_type_da_act_lmt_core1:
1138 case ixgbe_sfp_type_1g_sx_core0:
1139 case ixgbe_sfp_type_1g_sx_core1:
1140 case ixgbe_sfp_type_1g_lx_core0:
1141 case ixgbe_sfp_type_1g_lx_core1:
1142 *linear = false;
1143 break;
1144 case ixgbe_sfp_type_unknown:
1145 case ixgbe_sfp_type_1g_cu_core0:
1146 case ixgbe_sfp_type_1g_cu_core1:
1147 default:
1148 return IXGBE_ERR_SFP_NOT_SUPPORTED;
1149 }
1150
1151 return 0;
1152}
1153
1154/**
1155 * ixgbe_setup_mac_link_sfp_x550em - Configure the KR PHY for SFP.
1156 * @hw: pointer to hardware structure
1157 *
1158 * Configures the extern PHY and the integrated KR PHY for SFP support.
1159 */
1160static s32
1161ixgbe_setup_mac_link_sfp_x550em(struct ixgbe_hw *hw,
1162 ixgbe_link_speed speed,
1163 __always_unused bool autoneg_wait_to_complete)
1164{
1165 s32 status;
1166 u16 slice, value;
1167 bool setup_linear = false;
1168
1169 /* Check if SFP module is supported and linear */
1170 status = ixgbe_supported_sfp_modules_X550em(hw, &setup_linear);
1171
1172 /* If no SFP module present, then return success. Return success since
1173 * there is no reason to configure CS4227 and SFP not present error is
1174 * not accepted in the setup MAC link flow.
1175 */
1176 if (status == IXGBE_ERR_SFP_NOT_PRESENT)
1177 return 0;
1178
1179 if (status)
1180 return status;
1181
1182 if (!(hw->phy.nw_mng_if_sel & IXGBE_NW_MNG_IF_SEL_INT_PHY_MODE)) {
1183 /* Configure CS4227 LINE side to 10G SR. */
1184 slice = IXGBE_CS4227_LINE_SPARE22_MSB + (hw->bus.lan_id << 12);
1185 value = IXGBE_CS4227_SPEED_10G;
1186 status = ixgbe_write_i2c_combined_generic(hw, IXGBE_CS4227,
1187 slice, value);
1188 if (status)
1189 goto i2c_err;
1190
1191 slice = IXGBE_CS4227_LINE_SPARE24_LSB + (hw->bus.lan_id << 12);
1192 value = (IXGBE_CS4227_EDC_MODE_SR << 1) | 1;
1193 status = ixgbe_write_i2c_combined_generic(hw, IXGBE_CS4227,
1194 slice, value);
1195 if (status)
1196 goto i2c_err;
1197
1198 /* Configure CS4227 for HOST connection rate then type. */
1199 slice = IXGBE_CS4227_HOST_SPARE22_MSB + (hw->bus.lan_id << 12);
1200 value = speed & IXGBE_LINK_SPEED_10GB_FULL ?
1201 IXGBE_CS4227_SPEED_10G : IXGBE_CS4227_SPEED_1G;
1202 status = ixgbe_write_i2c_combined_generic(hw, IXGBE_CS4227,
1203 slice, value);
1204 if (status)
1205 goto i2c_err;
1206
1207 slice = IXGBE_CS4227_HOST_SPARE24_LSB + (hw->bus.lan_id << 12);
1208 if (setup_linear)
1209 value = (IXGBE_CS4227_EDC_MODE_CX1 << 1) | 1;
1210 else
1211 value = (IXGBE_CS4227_EDC_MODE_SR << 1) | 1;
1212 status = ixgbe_write_i2c_combined_generic(hw, IXGBE_CS4227,
1213 slice, value);
1214 if (status)
1215 goto i2c_err;
1216
1217 /* Setup XFI internal link. */
1218 status = ixgbe_setup_ixfi_x550em(hw, &speed);
1219 if (status) {
1220 hw_dbg(hw, "setup_ixfi failed with %d\n", status);
1221 return status;
1222 }
1223 } else {
1224 /* Configure internal PHY for KR/KX. */
1225 status = ixgbe_setup_kr_speed_x550em(hw, speed);
1226 if (status) {
1227 hw_dbg(hw, "setup_kr_speed failed with %d\n", status);
1228 return status;
1229 }
1230
1231 /* Configure CS4227 LINE side to proper mode. */
1232 slice = IXGBE_CS4227_LINE_SPARE24_LSB + (hw->bus.lan_id << 12);
1233 if (setup_linear)
1234 value = (IXGBE_CS4227_EDC_MODE_CX1 << 1) | 1;
1235 else
1236 value = (IXGBE_CS4227_EDC_MODE_SR << 1) | 1;
1237 status = ixgbe_write_i2c_combined_generic(hw, IXGBE_CS4227,
1238 slice, value);
1239 if (status)
1240 goto i2c_err;
1241 }
1242
1243 return 0;
1244
1245i2c_err:
1246 hw_dbg(hw, "combined i2c access failed with %d\n", status);
1247 return status;
1248}
1249
1250/**
1251 * ixgbe_setup_mac_link_t_X550em - Sets the auto advertised link speed
1252 * @hw: pointer to hardware structure
1253 * @speed: new link speed
1254 * @autoneg_wait_to_complete: true when waiting for completion is needed
1255 *
1256 * Setup internal/external PHY link speed based on link speed, then set
1257 * external PHY auto advertised link speed.
1258 *
1259 * Returns error status for any failure
1260 **/
1261static s32 ixgbe_setup_mac_link_t_X550em(struct ixgbe_hw *hw,
1262 ixgbe_link_speed speed,
1263 bool autoneg_wait)
1264{
1265 s32 status;
1266 ixgbe_link_speed force_speed;
1267
1268 /* Setup internal/external PHY link speed to iXFI (10G), unless
1269 * only 1G is auto advertised then setup KX link.
1270 */
1271 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
1272 force_speed = IXGBE_LINK_SPEED_10GB_FULL;
1273 else
1274 force_speed = IXGBE_LINK_SPEED_1GB_FULL;
1275
1276 /* If internal link mode is XFI, then setup XFI internal link. */
1277 if (!(hw->phy.nw_mng_if_sel & IXGBE_NW_MNG_IF_SEL_INT_PHY_MODE)) {
1278 status = ixgbe_setup_ixfi_x550em(hw, &force_speed);
1279
1280 if (status)
1281 return status;
1282 }
1283
1284 return hw->phy.ops.setup_link_speed(hw, speed, autoneg_wait);
1285}
1286
1287/** ixgbe_check_link_t_X550em - Determine link and speed status
1288 * @hw: pointer to hardware structure
1289 * @speed: pointer to link speed
1290 * @link_up: true when link is up
1291 * @link_up_wait_to_complete: bool used to wait for link up or not
1292 *
1293 * Check that both the MAC and X557 external PHY have link.
1294 **/
1295static s32 ixgbe_check_link_t_X550em(struct ixgbe_hw *hw,
1296 ixgbe_link_speed *speed,
1297 bool *link_up,
1298 bool link_up_wait_to_complete)
1299{
1300 u32 status;
1301 u16 autoneg_status;
1302
1303 if (hw->mac.ops.get_media_type(hw) != ixgbe_media_type_copper)
1304 return IXGBE_ERR_CONFIG;
1305
1306 status = ixgbe_check_mac_link_generic(hw, speed, link_up,
1307 link_up_wait_to_complete);
1308
1309 /* If check link fails or MAC link is not up, then return */
1310 if (status || !(*link_up))
1311 return status;
1312
1313 /* MAC link is up, so check external PHY link.
1314 * Read this twice back to back to indicate current status.
1315 */
1316 status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_AUTO_NEG_STATUS,
1317 IXGBE_MDIO_AUTO_NEG_DEV_TYPE,
1318 &autoneg_status);
1319 if (status)
1320 return status;
1321
1322 /* If external PHY link is not up, then indicate link not up */
1323 if (!(autoneg_status & IXGBE_MDIO_AUTO_NEG_LINK_STATUS))
1324 *link_up = false;
1325
1326 return 0;
1327}
1328
1329/** ixgbe_init_mac_link_ops_X550em - init mac link function pointers
1330 * @hw: pointer to hardware structure
1331 **/
1332static void ixgbe_init_mac_link_ops_X550em(struct ixgbe_hw *hw)
1333{
1334 struct ixgbe_mac_info *mac = &hw->mac;
1335
1336 switch (mac->ops.get_media_type(hw)) {
1337 case ixgbe_media_type_fiber:
1338 /* CS4227 does not support autoneg, so disable the laser control
1339 * functions for SFP+ fiber
1340 */
1341 mac->ops.disable_tx_laser = NULL;
1342 mac->ops.enable_tx_laser = NULL;
1343 mac->ops.flap_tx_laser = NULL;
1344 mac->ops.setup_link = ixgbe_setup_mac_link_multispeed_fiber;
1345 mac->ops.setup_mac_link = ixgbe_setup_mac_link_sfp_x550em;
1346 mac->ops.set_rate_select_speed =
1347 ixgbe_set_soft_rate_select_speed;
1348 break;
1349 case ixgbe_media_type_copper:
1350 mac->ops.setup_link = ixgbe_setup_mac_link_t_X550em;
1351 mac->ops.check_link = ixgbe_check_link_t_X550em;
1352 break;
1353 default:
1354 break;
1355 }
1356}
1357
1358/** ixgbe_setup_sfp_modules_X550em - Setup SFP module
1359 * @hw: pointer to hardware structure
1360 */
1361static s32 ixgbe_setup_sfp_modules_X550em(struct ixgbe_hw *hw)
1362{
1363 s32 status;
1364 bool linear;
1365
1366 /* Check if SFP module is supported */
1367 status = ixgbe_supported_sfp_modules_X550em(hw, &linear);
1368 if (status)
1369 return status;
1370
1371 ixgbe_init_mac_link_ops_X550em(hw);
1372 hw->phy.ops.reset = NULL;
1373
1374 return 0;
1375}
1376
1377/** ixgbe_get_link_capabilities_x550em - Determines link capabilities
1378 * @hw: pointer to hardware structure
1379 * @speed: pointer to link speed
1380 * @autoneg: true when autoneg or autotry is enabled
1381 **/
1382static s32 ixgbe_get_link_capabilities_X550em(struct ixgbe_hw *hw,
1383 ixgbe_link_speed *speed,
1384 bool *autoneg)
1385{
1386 /* SFP */
1387 if (hw->phy.media_type == ixgbe_media_type_fiber) {
1388 /* CS4227 SFP must not enable auto-negotiation */
1389 *autoneg = false;
1390
1391 if (hw->phy.sfp_type == ixgbe_sfp_type_1g_sx_core0 ||
1392 hw->phy.sfp_type == ixgbe_sfp_type_1g_sx_core1) {
1393 *speed = IXGBE_LINK_SPEED_1GB_FULL;
1394 return 0;
1395 }
1396
1397 /* Link capabilities are based on SFP */
1398 if (hw->phy.multispeed_fiber)
1399 *speed = IXGBE_LINK_SPEED_10GB_FULL |
1400 IXGBE_LINK_SPEED_1GB_FULL;
1401 else
1402 *speed = IXGBE_LINK_SPEED_10GB_FULL;
1403 } else {
1404 *speed = IXGBE_LINK_SPEED_10GB_FULL |
1405 IXGBE_LINK_SPEED_1GB_FULL;
1406 *autoneg = true;
1407 }
1408 return 0;
1409}
1410
1411/**
1412 * ixgbe_get_lasi_ext_t_x550em - Determime external Base T PHY interrupt cause
1413 * @hw: pointer to hardware structure
1414 * @lsc: pointer to boolean flag which indicates whether external Base T
1415 * PHY interrupt is lsc
1416 *
1417 * Determime if external Base T PHY interrupt cause is high temperature
1418 * failure alarm or link status change.
1419 *
1420 * Return IXGBE_ERR_OVERTEMP if interrupt is high temperature
1421 * failure alarm, else return PHY access status.
1422 **/
1423static s32 ixgbe_get_lasi_ext_t_x550em(struct ixgbe_hw *hw, bool *lsc)
1424{
1425 u32 status;
1426 u16 reg;
1427
1428 *lsc = false;
1429
1430 /* Vendor alarm triggered */
1431 status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_GLOBAL_CHIP_STD_INT_FLAG,
1432 IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE,
1433 ®);
1434
1435 if (status || !(reg & IXGBE_MDIO_GLOBAL_VEN_ALM_INT_EN))
1436 return status;
1437
1438 /* Vendor Auto-Neg alarm triggered or Global alarm 1 triggered */
1439 status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_GLOBAL_INT_CHIP_VEN_FLAG,
1440 IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE,
1441 ®);
1442
1443 if (status || !(reg & (IXGBE_MDIO_GLOBAL_AN_VEN_ALM_INT_EN |
1444 IXGBE_MDIO_GLOBAL_ALARM_1_INT)))
1445 return status;
1446
1447 /* Global alarm triggered */
1448 status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_GLOBAL_ALARM_1,
1449 IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE,
1450 ®);
1451
1452 if (status)
1453 return status;
1454
1455 /* If high temperature failure, then return over temp error and exit */
1456 if (reg & IXGBE_MDIO_GLOBAL_ALM_1_HI_TMP_FAIL) {
1457 /* power down the PHY in case the PHY FW didn't already */
1458 ixgbe_set_copper_phy_power(hw, false);
1459 return IXGBE_ERR_OVERTEMP;
1460 }
1461 if (reg & IXGBE_MDIO_GLOBAL_ALM_1_DEV_FAULT) {
1462 /* device fault alarm triggered */
1463 status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_GLOBAL_FAULT_MSG,
1464 IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE,
1465 ®);
1466 if (status)
1467 return status;
1468
1469 /* if device fault was due to high temp alarm handle and exit */
1470 if (reg == IXGBE_MDIO_GLOBAL_FAULT_MSG_HI_TMP) {
1471 /* power down the PHY in case the PHY FW didn't */
1472 ixgbe_set_copper_phy_power(hw, false);
1473 return IXGBE_ERR_OVERTEMP;
1474 }
1475 }
1476
1477 /* Vendor alarm 2 triggered */
1478 status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_GLOBAL_CHIP_STD_INT_FLAG,
1479 IXGBE_MDIO_AUTO_NEG_DEV_TYPE, ®);
1480
1481 if (status || !(reg & IXGBE_MDIO_GLOBAL_STD_ALM2_INT))
1482 return status;
1483
1484 /* link connect/disconnect event occurred */
1485 status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_AUTO_NEG_VENDOR_TX_ALARM2,
1486 IXGBE_MDIO_AUTO_NEG_DEV_TYPE, ®);
1487
1488 if (status)
1489 return status;
1490
1491 /* Indicate LSC */
1492 if (reg & IXGBE_MDIO_AUTO_NEG_VEN_LSC)
1493 *lsc = true;
1494
1495 return 0;
1496}
1497
1498/**
1499 * ixgbe_enable_lasi_ext_t_x550em - Enable external Base T PHY interrupts
1500 * @hw: pointer to hardware structure
1501 *
1502 * Enable link status change and temperature failure alarm for the external
1503 * Base T PHY
1504 *
1505 * Returns PHY access status
1506 **/
1507static s32 ixgbe_enable_lasi_ext_t_x550em(struct ixgbe_hw *hw)
1508{
1509 u32 status;
1510 u16 reg;
1511 bool lsc;
1512
1513 /* Clear interrupt flags */
1514 status = ixgbe_get_lasi_ext_t_x550em(hw, &lsc);
1515
1516 /* Enable link status change alarm */
1517 status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_PMA_TX_VEN_LASI_INT_MASK,
1518 IXGBE_MDIO_AUTO_NEG_DEV_TYPE, ®);
1519 if (status)
1520 return status;
1521
1522 reg |= IXGBE_MDIO_PMA_TX_VEN_LASI_INT_EN;
1523
1524 status = hw->phy.ops.write_reg(hw, IXGBE_MDIO_PMA_TX_VEN_LASI_INT_MASK,
1525 IXGBE_MDIO_AUTO_NEG_DEV_TYPE, reg);
1526 if (status)
1527 return status;
1528
1529 /* Enable high temperature failure and global fault alarms */
1530 status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_GLOBAL_INT_MASK,
1531 IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE,
1532 ®);
1533 if (status)
1534 return status;
1535
1536 reg |= (IXGBE_MDIO_GLOBAL_INT_HI_TEMP_EN |
1537 IXGBE_MDIO_GLOBAL_INT_DEV_FAULT_EN);
1538
1539 status = hw->phy.ops.write_reg(hw, IXGBE_MDIO_GLOBAL_INT_MASK,
1540 IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE,
1541 reg);
1542 if (status)
1543 return status;
1544
1545 /* Enable vendor Auto-Neg alarm and Global Interrupt Mask 1 alarm */
1546 status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_GLOBAL_INT_CHIP_VEN_MASK,
1547 IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE,
1548 ®);
1549 if (status)
1550 return status;
1551
1552 reg |= (IXGBE_MDIO_GLOBAL_AN_VEN_ALM_INT_EN |
1553 IXGBE_MDIO_GLOBAL_ALARM_1_INT);
1554
1555 status = hw->phy.ops.write_reg(hw, IXGBE_MDIO_GLOBAL_INT_CHIP_VEN_MASK,
1556 IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE,
1557 reg);
1558 if (status)
1559 return status;
1560
1561 /* Enable chip-wide vendor alarm */
1562 status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_GLOBAL_INT_CHIP_STD_MASK,
1563 IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE,
1564 ®);
1565 if (status)
1566 return status;
1567
1568 reg |= IXGBE_MDIO_GLOBAL_VEN_ALM_INT_EN;
1569
1570 status = hw->phy.ops.write_reg(hw, IXGBE_MDIO_GLOBAL_INT_CHIP_STD_MASK,
1571 IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE,
1572 reg);
1573
1574 return status;
1575}
1576
1577/**
1578 * ixgbe_handle_lasi_ext_t_x550em - Handle external Base T PHY interrupt
1579 * @hw: pointer to hardware structure
1580 *
1581 * Handle external Base T PHY interrupt. If high temperature
1582 * failure alarm then return error, else if link status change
1583 * then setup internal/external PHY link
1584 *
1585 * Return IXGBE_ERR_OVERTEMP if interrupt is high temperature
1586 * failure alarm, else return PHY access status.
1587 **/
1588static s32 ixgbe_handle_lasi_ext_t_x550em(struct ixgbe_hw *hw)
1589{
1590 struct ixgbe_phy_info *phy = &hw->phy;
1591 bool lsc;
1592 u32 status;
1593
1594 status = ixgbe_get_lasi_ext_t_x550em(hw, &lsc);
1595 if (status)
1596 return status;
1597
1598 if (lsc && phy->ops.setup_internal_link)
1599 return phy->ops.setup_internal_link(hw);
1600
1601 return 0;
1602}
1603
1604/**
1605 * ixgbe_setup_kr_speed_x550em - Configure the KR PHY for link speed.
1606 * @hw: pointer to hardware structure
1607 * @speed: link speed
1608 *
1609 * Configures the integrated KR PHY.
1610 **/
1611static s32 ixgbe_setup_kr_speed_x550em(struct ixgbe_hw *hw,
1612 ixgbe_link_speed speed)
1613{
1614 s32 status;
1615 u32 reg_val;
1616
1617 status = ixgbe_read_iosf_sb_reg_x550(hw,
1618 IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
1619 IXGBE_SB_IOSF_TARGET_KR_PHY, ®_val);
1620 if (status)
1621 return status;
1622
1623 reg_val |= IXGBE_KRM_LINK_CTRL_1_TETH_AN_ENABLE;
1624 reg_val &= ~(IXGBE_KRM_LINK_CTRL_1_TETH_AN_FEC_REQ |
1625 IXGBE_KRM_LINK_CTRL_1_TETH_AN_CAP_FEC);
1626 reg_val &= ~(IXGBE_KRM_LINK_CTRL_1_TETH_AN_CAP_KR |
1627 IXGBE_KRM_LINK_CTRL_1_TETH_AN_CAP_KX);
1628
1629 /* Advertise 10G support. */
1630 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
1631 reg_val |= IXGBE_KRM_LINK_CTRL_1_TETH_AN_CAP_KR;
1632
1633 /* Advertise 1G support. */
1634 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
1635 reg_val |= IXGBE_KRM_LINK_CTRL_1_TETH_AN_CAP_KX;
1636
1637 /* Restart auto-negotiation. */
1638 reg_val |= IXGBE_KRM_LINK_CTRL_1_TETH_AN_RESTART;
1639 status = ixgbe_write_iosf_sb_reg_x550(hw,
1640 IXGBE_KRM_LINK_CTRL_1(hw->bus.lan_id),
1641 IXGBE_SB_IOSF_TARGET_KR_PHY, reg_val);
1642
1643 return status;
1644}
1645
1646/** ixgbe_setup_kx4_x550em - Configure the KX4 PHY.
1647 * @hw: pointer to hardware structure
1648 *
1649 * Configures the integrated KX4 PHY.
1650 **/
1651static s32 ixgbe_setup_kx4_x550em(struct ixgbe_hw *hw)
1652{
1653 s32 status;
1654 u32 reg_val;
1655
1656 status = ixgbe_read_iosf_sb_reg_x550(hw, IXGBE_KX4_LINK_CNTL_1,
1657 IXGBE_SB_IOSF_TARGET_KX4_PCS0 +
1658 hw->bus.lan_id, ®_val);
1659 if (status)
1660 return status;
1661
1662 reg_val &= ~(IXGBE_KX4_LINK_CNTL_1_TETH_AN_CAP_KX4 |
1663 IXGBE_KX4_LINK_CNTL_1_TETH_AN_CAP_KX);
1664
1665 reg_val |= IXGBE_KX4_LINK_CNTL_1_TETH_AN_ENABLE;
1666
1667 /* Advertise 10G support. */
1668 if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_10GB_FULL)
1669 reg_val |= IXGBE_KX4_LINK_CNTL_1_TETH_AN_CAP_KX4;
1670
1671 /* Advertise 1G support. */
1672 if (hw->phy.autoneg_advertised & IXGBE_LINK_SPEED_1GB_FULL)
1673 reg_val |= IXGBE_KX4_LINK_CNTL_1_TETH_AN_CAP_KX;
1674
1675 /* Restart auto-negotiation. */
1676 reg_val |= IXGBE_KX4_LINK_CNTL_1_TETH_AN_RESTART;
1677 status = ixgbe_write_iosf_sb_reg_x550(hw, IXGBE_KX4_LINK_CNTL_1,
1678 IXGBE_SB_IOSF_TARGET_KX4_PCS0 +
1679 hw->bus.lan_id, reg_val);
1680
1681 return status;
1682}
1683
1684/** ixgbe_setup_kr_x550em - Configure the KR PHY.
1685 * @hw: pointer to hardware structure
1686 *
1687 * Configures the integrated KR PHY.
1688 **/
1689static s32 ixgbe_setup_kr_x550em(struct ixgbe_hw *hw)
1690{
1691 return ixgbe_setup_kr_speed_x550em(hw, hw->phy.autoneg_advertised);
1692}
1693
1694/** ixgbe_ext_phy_t_x550em_get_link - Get ext phy link status
1695 * @hw: address of hardware structure
1696 * @link_up: address of boolean to indicate link status
1697 *
1698 * Returns error code if unable to get link status.
1699 **/
1700static s32 ixgbe_ext_phy_t_x550em_get_link(struct ixgbe_hw *hw, bool *link_up)
1701{
1702 u32 ret;
1703 u16 autoneg_status;
1704
1705 *link_up = false;
1706
1707 /* read this twice back to back to indicate current status */
1708 ret = hw->phy.ops.read_reg(hw, IXGBE_MDIO_AUTO_NEG_STATUS,
1709 IXGBE_MDIO_AUTO_NEG_DEV_TYPE,
1710 &autoneg_status);
1711 if (ret)
1712 return ret;
1713
1714 ret = hw->phy.ops.read_reg(hw, IXGBE_MDIO_AUTO_NEG_STATUS,
1715 IXGBE_MDIO_AUTO_NEG_DEV_TYPE,
1716 &autoneg_status);
1717 if (ret)
1718 return ret;
1719
1720 *link_up = !!(autoneg_status & IXGBE_MDIO_AUTO_NEG_LINK_STATUS);
1721
1722 return 0;
1723}
1724
1725/** ixgbe_setup_internal_phy_t_x550em - Configure KR PHY to X557 link
1726 * @hw: point to hardware structure
1727 *
1728 * Configures the link between the integrated KR PHY and the external X557 PHY
1729 * The driver will call this function when it gets a link status change
1730 * interrupt from the X557 PHY. This function configures the link speed
1731 * between the PHYs to match the link speed of the BASE-T link.
1732 *
1733 * A return of a non-zero value indicates an error, and the base driver should
1734 * not report link up.
1735 **/
1736static s32 ixgbe_setup_internal_phy_t_x550em(struct ixgbe_hw *hw)
1737{
1738 ixgbe_link_speed force_speed;
1739 bool link_up;
1740 u32 status;
1741 u16 speed;
1742
1743 if (hw->mac.ops.get_media_type(hw) != ixgbe_media_type_copper)
1744 return IXGBE_ERR_CONFIG;
1745
1746 if (hw->phy.nw_mng_if_sel & IXGBE_NW_MNG_IF_SEL_INT_PHY_MODE) {
1747 speed = IXGBE_LINK_SPEED_10GB_FULL |
1748 IXGBE_LINK_SPEED_1GB_FULL;
1749 return ixgbe_setup_kr_speed_x550em(hw, speed);
1750 }
1751
1752 /* If link is not up, then there is no setup necessary so return */
1753 status = ixgbe_ext_phy_t_x550em_get_link(hw, &link_up);
1754 if (status)
1755 return status;
1756
1757 if (!link_up)
1758 return 0;
1759
1760 status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_AUTO_NEG_VENDOR_STAT,
1761 IXGBE_MDIO_AUTO_NEG_DEV_TYPE,
1762 &speed);
1763 if (status)
1764 return status;
1765
1766 /* If link is not still up, then no setup is necessary so return */
1767 status = ixgbe_ext_phy_t_x550em_get_link(hw, &link_up);
1768 if (status)
1769 return status;
1770
1771 if (!link_up)
1772 return 0;
1773
1774 /* clear everything but the speed and duplex bits */
1775 speed &= IXGBE_MDIO_AUTO_NEG_VENDOR_STATUS_MASK;
1776
1777 switch (speed) {
1778 case IXGBE_MDIO_AUTO_NEG_VENDOR_STATUS_10GB_FULL:
1779 force_speed = IXGBE_LINK_SPEED_10GB_FULL;
1780 break;
1781 case IXGBE_MDIO_AUTO_NEG_VENDOR_STATUS_1GB_FULL:
1782 force_speed = IXGBE_LINK_SPEED_1GB_FULL;
1783 break;
1784 default:
1785 /* Internal PHY does not support anything else */
1786 return IXGBE_ERR_INVALID_LINK_SETTINGS;
1787 }
1788
1789 return ixgbe_setup_ixfi_x550em(hw, &force_speed);
1790}
1791
1792/** ixgbe_reset_phy_t_X550em - Performs X557 PHY reset and enables LASI
1793 * @hw: pointer to hardware structure
1794 **/
1795static s32 ixgbe_reset_phy_t_X550em(struct ixgbe_hw *hw)
1796{
1797 s32 status;
1798
1799 status = ixgbe_reset_phy_generic(hw);
1800
1801 if (status)
1802 return status;
1803
1804 /* Configure Link Status Alarm and Temperature Threshold interrupts */
1805 return ixgbe_enable_lasi_ext_t_x550em(hw);
1806}
1807
1808/** ixgbe_get_lcd_x550em - Determine lowest common denominator
1809 * @hw: pointer to hardware structure
1810 * @lcd_speed: pointer to lowest common link speed
1811 *
1812 * Determine lowest common link speed with link partner.
1813 **/
1814static s32 ixgbe_get_lcd_t_x550em(struct ixgbe_hw *hw,
1815 ixgbe_link_speed *lcd_speed)
1816{
1817 u16 an_lp_status;
1818 s32 status;
1819 u16 word = hw->eeprom.ctrl_word_3;
1820
1821 *lcd_speed = IXGBE_LINK_SPEED_UNKNOWN;
1822
1823 status = hw->phy.ops.read_reg(hw, IXGBE_AUTO_NEG_LP_STATUS,
1824 IXGBE_MDIO_AUTO_NEG_DEV_TYPE,
1825 &an_lp_status);
1826 if (status)
1827 return status;
1828
1829 /* If link partner advertised 1G, return 1G */
1830 if (an_lp_status & IXGBE_AUTO_NEG_LP_1000BASE_CAP) {
1831 *lcd_speed = IXGBE_LINK_SPEED_1GB_FULL;
1832 return status;
1833 }
1834
1835 /* If 10G disabled for LPLU via NVM D10GMP, then return no valid LCD */
1836 if ((hw->bus.lan_id && (word & NVM_INIT_CTRL_3_D10GMP_PORT1)) ||
1837 (word & NVM_INIT_CTRL_3_D10GMP_PORT0))
1838 return status;
1839
1840 /* Link partner not capable of lower speeds, return 10G */
1841 *lcd_speed = IXGBE_LINK_SPEED_10GB_FULL;
1842 return status;
1843}
1844
1845/** ixgbe_enter_lplu_x550em - Transition to low power states
1846 * @hw: pointer to hardware structure
1847 *
1848 * Configures Low Power Link Up on transition to low power states
1849 * (from D0 to non-D0). Link is required to enter LPLU so avoid resetting
1850 * the X557 PHY immediately prior to entering LPLU.
1851 **/
1852static s32 ixgbe_enter_lplu_t_x550em(struct ixgbe_hw *hw)
1853{
1854 u16 an_10g_cntl_reg, autoneg_reg, speed;
1855 s32 status;
1856 ixgbe_link_speed lcd_speed;
1857 u32 save_autoneg;
1858 bool link_up;
1859
1860 /* If blocked by MNG FW, then don't restart AN */
1861 if (ixgbe_check_reset_blocked(hw))
1862 return 0;
1863
1864 status = ixgbe_ext_phy_t_x550em_get_link(hw, &link_up);
1865 if (status)
1866 return status;
1867
1868 status = hw->eeprom.ops.read(hw, NVM_INIT_CTRL_3,
1869 &hw->eeprom.ctrl_word_3);
1870 if (status)
1871 return status;
1872
1873 /* If link is down, LPLU disabled in NVM, WoL disabled, or
1874 * manageability disabled, then force link down by entering
1875 * low power mode.
1876 */
1877 if (!link_up || !(hw->eeprom.ctrl_word_3 & NVM_INIT_CTRL_3_LPLU) ||
1878 !(hw->wol_enabled || ixgbe_mng_present(hw)))
1879 return ixgbe_set_copper_phy_power(hw, false);
1880
1881 /* Determine LCD */
1882 status = ixgbe_get_lcd_t_x550em(hw, &lcd_speed);
1883 if (status)
1884 return status;
1885
1886 /* If no valid LCD link speed, then force link down and exit. */
1887 if (lcd_speed == IXGBE_LINK_SPEED_UNKNOWN)
1888 return ixgbe_set_copper_phy_power(hw, false);
1889
1890 status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_AUTO_NEG_VENDOR_STAT,
1891 IXGBE_MDIO_AUTO_NEG_DEV_TYPE,
1892 &speed);
1893 if (status)
1894 return status;
1895
1896 /* If no link now, speed is invalid so take link down */
1897 status = ixgbe_ext_phy_t_x550em_get_link(hw, &link_up);
1898 if (status)
1899 return ixgbe_set_copper_phy_power(hw, false);
1900
1901 /* clear everything but the speed bits */
1902 speed &= IXGBE_MDIO_AUTO_NEG_VEN_STAT_SPEED_MASK;
1903
1904 /* If current speed is already LCD, then exit. */
1905 if (((speed == IXGBE_MDIO_AUTO_NEG_VENDOR_STATUS_1GB) &&
1906 (lcd_speed == IXGBE_LINK_SPEED_1GB_FULL)) ||
1907 ((speed == IXGBE_MDIO_AUTO_NEG_VENDOR_STATUS_10GB) &&
1908 (lcd_speed == IXGBE_LINK_SPEED_10GB_FULL)))
1909 return status;
1910
1911 /* Clear AN completed indication */
1912 status = hw->phy.ops.read_reg(hw, IXGBE_MDIO_AUTO_NEG_VENDOR_TX_ALARM,
1913 IXGBE_MDIO_AUTO_NEG_DEV_TYPE,
1914 &autoneg_reg);
1915 if (status)
1916 return status;
1917
1918 status = hw->phy.ops.read_reg(hw, IXGBE_MII_10GBASE_T_AUTONEG_CTRL_REG,
1919 IXGBE_MDIO_AUTO_NEG_DEV_TYPE,
1920 &an_10g_cntl_reg);
1921 if (status)
1922 return status;
1923
1924 status = hw->phy.ops.read_reg(hw,
1925 IXGBE_MII_AUTONEG_VENDOR_PROVISION_1_REG,
1926 IXGBE_MDIO_AUTO_NEG_DEV_TYPE,
1927 &autoneg_reg);
1928 if (status)
1929 return status;
1930
1931 save_autoneg = hw->phy.autoneg_advertised;
1932
1933 /* Setup link at least common link speed */
1934 status = hw->mac.ops.setup_link(hw, lcd_speed, false);
1935
1936 /* restore autoneg from before setting lplu speed */
1937 hw->phy.autoneg_advertised = save_autoneg;
1938
1939 return status;
1940}
1941
1942/** ixgbe_init_phy_ops_X550em - PHY/SFP specific init
1943 * @hw: pointer to hardware structure
1944 *
1945 * Initialize any function pointers that were not able to be
1946 * set during init_shared_code because the PHY/SFP type was
1947 * not known. Perform the SFP init if necessary.
1948 **/
1949static s32 ixgbe_init_phy_ops_X550em(struct ixgbe_hw *hw)
1950{
1951 struct ixgbe_phy_info *phy = &hw->phy;
1952 s32 ret_val;
1953
1954 hw->mac.ops.set_lan_id(hw);
1955
1956 if (hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) {
1957 phy->phy_semaphore_mask = IXGBE_GSSR_SHARED_I2C_SM;
1958 ixgbe_setup_mux_ctl(hw);
1959
1960 /* Save NW management interface connected on board. This is used
1961 * to determine internal PHY mode.
1962 */
1963 phy->nw_mng_if_sel = IXGBE_READ_REG(hw, IXGBE_NW_MNG_IF_SEL);
1964 }
1965
1966 /* Identify the PHY or SFP module */
1967 ret_val = phy->ops.identify(hw);
1968
1969 /* Setup function pointers based on detected hardware */
1970 ixgbe_init_mac_link_ops_X550em(hw);
1971 if (phy->sfp_type != ixgbe_sfp_type_unknown)
1972 phy->ops.reset = NULL;
1973
1974 /* Set functions pointers based on phy type */
1975 switch (hw->phy.type) {
1976 case ixgbe_phy_x550em_kx4:
1977 phy->ops.setup_link = ixgbe_setup_kx4_x550em;
1978 phy->ops.read_reg = ixgbe_read_phy_reg_x550em;
1979 phy->ops.write_reg = ixgbe_write_phy_reg_x550em;
1980 break;
1981 case ixgbe_phy_x550em_kr:
1982 phy->ops.setup_link = ixgbe_setup_kr_x550em;
1983 phy->ops.read_reg = ixgbe_read_phy_reg_x550em;
1984 phy->ops.write_reg = ixgbe_write_phy_reg_x550em;
1985 break;
1986 case ixgbe_phy_x550em_ext_t:
1987 /* Save NW management interface connected on board. This is used
1988 * to determine internal PHY mode
1989 */
1990 phy->nw_mng_if_sel = IXGBE_READ_REG(hw, IXGBE_NW_MNG_IF_SEL);
1991
1992 /* If internal link mode is XFI, then setup iXFI internal link,
1993 * else setup KR now.
1994 */
1995 phy->ops.setup_internal_link =
1996 ixgbe_setup_internal_phy_t_x550em;
1997
1998 /* setup SW LPLU only for first revision */
1999 if (hw->mac.type == ixgbe_mac_X550EM_x &&
2000 !(IXGBE_READ_REG(hw, IXGBE_FUSES0_GROUP(0)) &
2001 IXGBE_FUSES0_REV_MASK))
2002 phy->ops.enter_lplu = ixgbe_enter_lplu_t_x550em;
2003
2004 phy->ops.handle_lasi = ixgbe_handle_lasi_ext_t_x550em;
2005 phy->ops.reset = ixgbe_reset_phy_t_X550em;
2006 break;
2007 default:
2008 break;
2009 }
2010
2011 return ret_val;
2012}
2013
2014/** ixgbe_get_media_type_X550em - Get media type
2015 * @hw: pointer to hardware structure
2016 *
2017 * Returns the media type (fiber, copper, backplane)
2018 *
2019 */
2020static enum ixgbe_media_type ixgbe_get_media_type_X550em(struct ixgbe_hw *hw)
2021{
2022 enum ixgbe_media_type media_type;
2023
2024 /* Detect if there is a copper PHY attached. */
2025 switch (hw->device_id) {
2026 case IXGBE_DEV_ID_X550EM_X_KR:
2027 case IXGBE_DEV_ID_X550EM_X_KX4:
2028 media_type = ixgbe_media_type_backplane;
2029 break;
2030 case IXGBE_DEV_ID_X550EM_X_SFP:
2031 media_type = ixgbe_media_type_fiber;
2032 break;
2033 case IXGBE_DEV_ID_X550EM_X_1G_T:
2034 case IXGBE_DEV_ID_X550EM_X_10G_T:
2035 media_type = ixgbe_media_type_copper;
2036 break;
2037 default:
2038 media_type = ixgbe_media_type_unknown;
2039 break;
2040 }
2041 return media_type;
2042}
2043
2044/** ixgbe_init_ext_t_x550em - Start (unstall) the external Base T PHY.
2045 ** @hw: pointer to hardware structure
2046 **/
2047static s32 ixgbe_init_ext_t_x550em(struct ixgbe_hw *hw)
2048{
2049 s32 status;
2050 u16 reg;
2051
2052 status = hw->phy.ops.read_reg(hw,
2053 IXGBE_MDIO_TX_VENDOR_ALARMS_3,
2054 IXGBE_MDIO_PMA_PMD_DEV_TYPE,
2055 ®);
2056 if (status)
2057 return status;
2058
2059 /* If PHY FW reset completed bit is set then this is the first
2060 * SW instance after a power on so the PHY FW must be un-stalled.
2061 */
2062 if (reg & IXGBE_MDIO_TX_VENDOR_ALARMS_3_RST_MASK) {
2063 status = hw->phy.ops.read_reg(hw,
2064 IXGBE_MDIO_GLOBAL_RES_PR_10,
2065 IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE,
2066 ®);
2067 if (status)
2068 return status;
2069
2070 reg &= ~IXGBE_MDIO_POWER_UP_STALL;
2071
2072 status = hw->phy.ops.write_reg(hw,
2073 IXGBE_MDIO_GLOBAL_RES_PR_10,
2074 IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE,
2075 reg);
2076 if (status)
2077 return status;
2078 }
2079
2080 return status;
2081}
2082
2083/** ixgbe_reset_hw_X550em - Perform hardware reset
2084 ** @hw: pointer to hardware structure
2085 **
2086 ** Resets the hardware by resetting the transmit and receive units, masks
2087 ** and clears all interrupts, perform a PHY reset, and perform a link (MAC)
2088 ** reset.
2089 **/
2090static s32 ixgbe_reset_hw_X550em(struct ixgbe_hw *hw)
2091{
2092 ixgbe_link_speed link_speed;
2093 s32 status;
2094 u32 ctrl = 0;
2095 u32 i;
2096 u32 hlreg0;
2097 bool link_up = false;
2098
2099 /* Call adapter stop to disable Tx/Rx and clear interrupts */
2100 status = hw->mac.ops.stop_adapter(hw);
2101 if (status)
2102 return status;
2103
2104 /* flush pending Tx transactions */
2105 ixgbe_clear_tx_pending(hw);
2106
2107 /* PHY ops must be identified and initialized prior to reset */
2108
2109 /* Identify PHY and related function pointers */
2110 status = hw->phy.ops.init(hw);
2111
2112 /* start the external PHY */
2113 if (hw->phy.type == ixgbe_phy_x550em_ext_t) {
2114 status = ixgbe_init_ext_t_x550em(hw);
2115 if (status)
2116 return status;
2117 }
2118
2119 /* Setup SFP module if there is one present. */
2120 if (hw->phy.sfp_setup_needed) {
2121 status = hw->mac.ops.setup_sfp(hw);
2122 hw->phy.sfp_setup_needed = false;
2123 }
2124
2125 /* Reset PHY */
2126 if (!hw->phy.reset_disable && hw->phy.ops.reset)
2127 hw->phy.ops.reset(hw);
2128
2129mac_reset_top:
2130 /* Issue global reset to the MAC. Needs to be SW reset if link is up.
2131 * If link reset is used when link is up, it might reset the PHY when
2132 * mng is using it. If link is down or the flag to force full link
2133 * reset is set, then perform link reset.
2134 */
2135 ctrl = IXGBE_CTRL_LNK_RST;
2136
2137 if (!hw->force_full_reset) {
2138 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
2139 if (link_up)
2140 ctrl = IXGBE_CTRL_RST;
2141 }
2142
2143 ctrl |= IXGBE_READ_REG(hw, IXGBE_CTRL);
2144 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
2145 IXGBE_WRITE_FLUSH(hw);
2146 usleep_range(1000, 1200);
2147
2148 /* Poll for reset bit to self-clear meaning reset is complete */
2149 for (i = 0; i < 10; i++) {
2150 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
2151 if (!(ctrl & IXGBE_CTRL_RST_MASK))
2152 break;
2153 udelay(1);
2154 }
2155
2156 if (ctrl & IXGBE_CTRL_RST_MASK) {
2157 status = IXGBE_ERR_RESET_FAILED;
2158 hw_dbg(hw, "Reset polling failed to complete.\n");
2159 }
2160
2161 msleep(50);
2162
2163 /* Double resets are required for recovery from certain error
2164 * clear the multicast table. Also reset num_rar_entries to 128,
2165 * since we modify this value when programming the SAN MAC address.
2166 */
2167 if (hw->mac.flags & IXGBE_FLAGS_DOUBLE_RESET_REQUIRED) {
2168 hw->mac.flags &= ~IXGBE_FLAGS_DOUBLE_RESET_REQUIRED;
2169 goto mac_reset_top;
2170 }
2171
2172 /* Store the permanent mac address */
2173 hw->mac.ops.get_mac_addr(hw, hw->mac.perm_addr);
2174
2175 /* Store MAC address from RAR0, clear receive address registers, and
2176 * clear the multicast table. Also reset num_rar_entries to 128,
2177 * since we modify this value when programming the SAN MAC address.
2178 */
2179 hw->mac.num_rar_entries = 128;
2180 hw->mac.ops.init_rx_addrs(hw);
2181
2182 if (hw->device_id == IXGBE_DEV_ID_X550EM_X_10G_T) {
2183 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
2184 hlreg0 &= ~IXGBE_HLREG0_MDCSPD;
2185 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
2186 }
2187
2188 if (hw->device_id == IXGBE_DEV_ID_X550EM_X_SFP)
2189 ixgbe_setup_mux_ctl(hw);
2190
2191 return status;
2192}
2193
2194/** ixgbe_set_ethertype_anti_spoofing_X550 - Enable/Disable Ethertype
2195 * anti-spoofing
2196 * @hw: pointer to hardware structure
2197 * @enable: enable or disable switch for Ethertype anti-spoofing
2198 * @vf: Virtual Function pool - VF Pool to set for Ethertype anti-spoofing
2199 **/
2200static void ixgbe_set_ethertype_anti_spoofing_X550(struct ixgbe_hw *hw,
2201 bool enable, int vf)
2202{
2203 int vf_target_reg = vf >> 3;
2204 int vf_target_shift = vf % 8 + IXGBE_SPOOF_ETHERTYPEAS_SHIFT;
2205 u32 pfvfspoof;
2206
2207 pfvfspoof = IXGBE_READ_REG(hw, IXGBE_PFVFSPOOF(vf_target_reg));
2208 if (enable)
2209 pfvfspoof |= (1 << vf_target_shift);
2210 else
2211 pfvfspoof &= ~(1 << vf_target_shift);
2212
2213 IXGBE_WRITE_REG(hw, IXGBE_PFVFSPOOF(vf_target_reg), pfvfspoof);
2214}
2215
2216/** ixgbe_set_source_address_pruning_X550 - Enable/Disbale src address pruning
2217 * @hw: pointer to hardware structure
2218 * @enable: enable or disable source address pruning
2219 * @pool: Rx pool to set source address pruning for
2220 **/
2221static void ixgbe_set_source_address_pruning_X550(struct ixgbe_hw *hw,
2222 bool enable,
2223 unsigned int pool)
2224{
2225 u64 pfflp;
2226
2227 /* max rx pool is 63 */
2228 if (pool > 63)
2229 return;
2230
2231 pfflp = (u64)IXGBE_READ_REG(hw, IXGBE_PFFLPL);
2232 pfflp |= (u64)IXGBE_READ_REG(hw, IXGBE_PFFLPH) << 32;
2233
2234 if (enable)
2235 pfflp |= (1ULL << pool);
2236 else
2237 pfflp &= ~(1ULL << pool);
2238
2239 IXGBE_WRITE_REG(hw, IXGBE_PFFLPL, (u32)pfflp);
2240 IXGBE_WRITE_REG(hw, IXGBE_PFFLPH, (u32)(pfflp >> 32));
2241}
2242
2243/**
2244 * ixgbe_set_mux - Set mux for port 1 access with CS4227
2245 * @hw: pointer to hardware structure
2246 * @state: set mux if 1, clear if 0
2247 */
2248static void ixgbe_set_mux(struct ixgbe_hw *hw, u8 state)
2249{
2250 u32 esdp;
2251
2252 if (!hw->bus.lan_id)
2253 return;
2254 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2255 if (state)
2256 esdp |= IXGBE_ESDP_SDP1;
2257 else
2258 esdp &= ~IXGBE_ESDP_SDP1;
2259 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2260 IXGBE_WRITE_FLUSH(hw);
2261}
2262
2263/**
2264 * ixgbe_acquire_swfw_sync_X550em - Acquire SWFW semaphore
2265 * @hw: pointer to hardware structure
2266 * @mask: Mask to specify which semaphore to acquire
2267 *
2268 * Acquires the SWFW semaphore and sets the I2C MUX
2269 */
2270static s32 ixgbe_acquire_swfw_sync_X550em(struct ixgbe_hw *hw, u32 mask)
2271{
2272 s32 status;
2273
2274 status = ixgbe_acquire_swfw_sync_X540(hw, mask);
2275 if (status)
2276 return status;
2277
2278 if (mask & IXGBE_GSSR_I2C_MASK)
2279 ixgbe_set_mux(hw, 1);
2280
2281 return 0;
2282}
2283
2284/**
2285 * ixgbe_release_swfw_sync_X550em - Release SWFW semaphore
2286 * @hw: pointer to hardware structure
2287 * @mask: Mask to specify which semaphore to release
2288 *
2289 * Releases the SWFW semaphore and sets the I2C MUX
2290 */
2291static void ixgbe_release_swfw_sync_X550em(struct ixgbe_hw *hw, u32 mask)
2292{
2293 if (mask & IXGBE_GSSR_I2C_MASK)
2294 ixgbe_set_mux(hw, 0);
2295
2296 ixgbe_release_swfw_sync_X540(hw, mask);
2297}
2298
2299#define X550_COMMON_MAC \
2300 .init_hw = &ixgbe_init_hw_generic, \
2301 .start_hw = &ixgbe_start_hw_X540, \
2302 .clear_hw_cntrs = &ixgbe_clear_hw_cntrs_generic, \
2303 .enable_rx_dma = &ixgbe_enable_rx_dma_generic, \
2304 .get_mac_addr = &ixgbe_get_mac_addr_generic, \
2305 .get_device_caps = &ixgbe_get_device_caps_generic, \
2306 .stop_adapter = &ixgbe_stop_adapter_generic, \
2307 .set_lan_id = &ixgbe_set_lan_id_multi_port_pcie, \
2308 .read_analog_reg8 = NULL, \
2309 .write_analog_reg8 = NULL, \
2310 .set_rxpba = &ixgbe_set_rxpba_generic, \
2311 .check_link = &ixgbe_check_mac_link_generic, \
2312 .led_on = &ixgbe_led_on_generic, \
2313 .led_off = &ixgbe_led_off_generic, \
2314 .blink_led_start = &ixgbe_blink_led_start_X540, \
2315 .blink_led_stop = &ixgbe_blink_led_stop_X540, \
2316 .set_rar = &ixgbe_set_rar_generic, \
2317 .clear_rar = &ixgbe_clear_rar_generic, \
2318 .set_vmdq = &ixgbe_set_vmdq_generic, \
2319 .set_vmdq_san_mac = &ixgbe_set_vmdq_san_mac_generic, \
2320 .clear_vmdq = &ixgbe_clear_vmdq_generic, \
2321 .init_rx_addrs = &ixgbe_init_rx_addrs_generic, \
2322 .update_mc_addr_list = &ixgbe_update_mc_addr_list_generic, \
2323 .enable_mc = &ixgbe_enable_mc_generic, \
2324 .disable_mc = &ixgbe_disable_mc_generic, \
2325 .clear_vfta = &ixgbe_clear_vfta_generic, \
2326 .set_vfta = &ixgbe_set_vfta_generic, \
2327 .fc_enable = &ixgbe_fc_enable_generic, \
2328 .set_fw_drv_ver = &ixgbe_set_fw_drv_ver_generic, \
2329 .init_uta_tables = &ixgbe_init_uta_tables_generic, \
2330 .set_mac_anti_spoofing = &ixgbe_set_mac_anti_spoofing, \
2331 .set_vlan_anti_spoofing = &ixgbe_set_vlan_anti_spoofing, \
2332 .set_source_address_pruning = \
2333 &ixgbe_set_source_address_pruning_X550, \
2334 .set_ethertype_anti_spoofing = \
2335 &ixgbe_set_ethertype_anti_spoofing_X550, \
2336 .disable_rx_buff = &ixgbe_disable_rx_buff_generic, \
2337 .enable_rx_buff = &ixgbe_enable_rx_buff_generic, \
2338 .get_thermal_sensor_data = NULL, \
2339 .init_thermal_sensor_thresh = NULL, \
2340 .prot_autoc_read = &prot_autoc_read_generic, \
2341 .prot_autoc_write = &prot_autoc_write_generic, \
2342 .enable_rx = &ixgbe_enable_rx_generic, \
2343 .disable_rx = &ixgbe_disable_rx_x550, \
2344
2345static struct ixgbe_mac_operations mac_ops_X550 = {
2346 X550_COMMON_MAC
2347 .reset_hw = &ixgbe_reset_hw_X540,
2348 .get_media_type = &ixgbe_get_media_type_X540,
2349 .get_san_mac_addr = &ixgbe_get_san_mac_addr_generic,
2350 .get_wwn_prefix = &ixgbe_get_wwn_prefix_generic,
2351 .setup_link = &ixgbe_setup_mac_link_X540,
2352 .get_link_capabilities = &ixgbe_get_copper_link_capabilities_generic,
2353 .get_bus_info = &ixgbe_get_bus_info_generic,
2354 .setup_sfp = NULL,
2355 .acquire_swfw_sync = &ixgbe_acquire_swfw_sync_X540,
2356 .release_swfw_sync = &ixgbe_release_swfw_sync_X540,
2357};
2358
2359static struct ixgbe_mac_operations mac_ops_X550EM_x = {
2360 X550_COMMON_MAC
2361 .reset_hw = &ixgbe_reset_hw_X550em,
2362 .get_media_type = &ixgbe_get_media_type_X550em,
2363 .get_san_mac_addr = NULL,
2364 .get_wwn_prefix = NULL,
2365 .setup_link = NULL, /* defined later */
2366 .get_link_capabilities = &ixgbe_get_link_capabilities_X550em,
2367 .get_bus_info = &ixgbe_get_bus_info_X550em,
2368 .setup_sfp = ixgbe_setup_sfp_modules_X550em,
2369 .acquire_swfw_sync = &ixgbe_acquire_swfw_sync_X550em,
2370 .release_swfw_sync = &ixgbe_release_swfw_sync_X550em,
2371};
2372
2373#define X550_COMMON_EEP \
2374 .read = &ixgbe_read_ee_hostif_X550, \
2375 .read_buffer = &ixgbe_read_ee_hostif_buffer_X550, \
2376 .write = &ixgbe_write_ee_hostif_X550, \
2377 .write_buffer = &ixgbe_write_ee_hostif_buffer_X550, \
2378 .validate_checksum = &ixgbe_validate_eeprom_checksum_X550, \
2379 .update_checksum = &ixgbe_update_eeprom_checksum_X550, \
2380 .calc_checksum = &ixgbe_calc_eeprom_checksum_X550, \
2381
2382static struct ixgbe_eeprom_operations eeprom_ops_X550 = {
2383 X550_COMMON_EEP
2384 .init_params = &ixgbe_init_eeprom_params_X550,
2385};
2386
2387static struct ixgbe_eeprom_operations eeprom_ops_X550EM_x = {
2388 X550_COMMON_EEP
2389 .init_params = &ixgbe_init_eeprom_params_X540,
2390};
2391
2392#define X550_COMMON_PHY \
2393 .identify_sfp = &ixgbe_identify_module_generic, \
2394 .reset = NULL, \
2395 .setup_link_speed = &ixgbe_setup_phy_link_speed_generic, \
2396 .read_i2c_byte = &ixgbe_read_i2c_byte_generic, \
2397 .write_i2c_byte = &ixgbe_write_i2c_byte_generic, \
2398 .read_i2c_sff8472 = &ixgbe_read_i2c_sff8472_generic, \
2399 .read_i2c_eeprom = &ixgbe_read_i2c_eeprom_generic, \
2400 .write_i2c_eeprom = &ixgbe_write_i2c_eeprom_generic, \
2401 .read_reg = &ixgbe_read_phy_reg_generic, \
2402 .write_reg = &ixgbe_write_phy_reg_generic, \
2403 .setup_link = &ixgbe_setup_phy_link_generic, \
2404 .set_phy_power = NULL, \
2405 .check_overtemp = &ixgbe_tn_check_overtemp, \
2406 .get_firmware_version = &ixgbe_get_phy_firmware_version_generic,
2407
2408static struct ixgbe_phy_operations phy_ops_X550 = {
2409 X550_COMMON_PHY
2410 .init = NULL,
2411 .identify = &ixgbe_identify_phy_generic,
2412};
2413
2414static struct ixgbe_phy_operations phy_ops_X550EM_x = {
2415 X550_COMMON_PHY
2416 .init = &ixgbe_init_phy_ops_X550em,
2417 .identify = &ixgbe_identify_phy_x550em,
2418 .read_i2c_combined = &ixgbe_read_i2c_combined_generic,
2419 .write_i2c_combined = &ixgbe_write_i2c_combined_generic,
2420 .read_i2c_combined_unlocked = &ixgbe_read_i2c_combined_generic_unlocked,
2421 .write_i2c_combined_unlocked =
2422 &ixgbe_write_i2c_combined_generic_unlocked,
2423};
2424
2425static const u32 ixgbe_mvals_X550[IXGBE_MVALS_IDX_LIMIT] = {
2426 IXGBE_MVALS_INIT(X550)
2427};
2428
2429static const u32 ixgbe_mvals_X550EM_x[IXGBE_MVALS_IDX_LIMIT] = {
2430 IXGBE_MVALS_INIT(X550EM_x)
2431};
2432
2433struct ixgbe_info ixgbe_X550_info = {
2434 .mac = ixgbe_mac_X550,
2435 .get_invariants = &ixgbe_get_invariants_X540,
2436 .mac_ops = &mac_ops_X550,
2437 .eeprom_ops = &eeprom_ops_X550,
2438 .phy_ops = &phy_ops_X550,
2439 .mbx_ops = &mbx_ops_generic,
2440 .mvals = ixgbe_mvals_X550,
2441};
2442
2443struct ixgbe_info ixgbe_X550EM_x_info = {
2444 .mac = ixgbe_mac_X550EM_x,
2445 .get_invariants = &ixgbe_get_invariants_X550_x,
2446 .mac_ops = &mac_ops_X550EM_x,
2447 .eeprom_ops = &eeprom_ops_X550EM_x,
2448 .phy_ops = &phy_ops_X550EM_x,
2449 .mbx_ops = &mbx_ops_generic,
2450 .mvals = ixgbe_mvals_X550EM_x,
2451};