Loading...
1// SPDX-License-Identifier: GPL-2.0-or-later
2/*
3 * TQM5200 board Device Tree Source
4 *
5 * Copyright (C) 2007 Semihalf
6 * Marian Balakowicz <m8@semihalf.com>
7 */
8
9/dts-v1/;
10
11/ {
12 model = "tqc,tqm5200";
13 compatible = "tqc,tqm5200";
14 #address-cells = <1>;
15 #size-cells = <1>;
16 interrupt-parent = <&mpc5200_pic>;
17
18 cpus {
19 #address-cells = <1>;
20 #size-cells = <0>;
21
22 PowerPC,5200@0 {
23 device_type = "cpu";
24 reg = <0>;
25 d-cache-line-size = <32>;
26 i-cache-line-size = <32>;
27 d-cache-size = <0x4000>; // L1, 16K
28 i-cache-size = <0x4000>; // L1, 16K
29 timebase-frequency = <0>; // from bootloader
30 bus-frequency = <0>; // from bootloader
31 clock-frequency = <0>; // from bootloader
32 };
33 };
34
35 memory@0 {
36 device_type = "memory";
37 reg = <0x00000000 0x04000000>; // 64MB
38 };
39
40 soc5200@f0000000 {
41 #address-cells = <1>;
42 #size-cells = <1>;
43 compatible = "fsl,mpc5200-immr";
44 ranges = <0 0xf0000000 0x0000c000>;
45 reg = <0xf0000000 0x00000100>;
46 bus-frequency = <0>; // from bootloader
47 system-frequency = <0>; // from bootloader
48
49 cdm@200 {
50 compatible = "fsl,mpc5200-cdm";
51 reg = <0x200 0x38>;
52 };
53
54 mpc5200_pic: interrupt-controller@500 {
55 // 5200 interrupts are encoded into two levels;
56 interrupt-controller;
57 #interrupt-cells = <3>;
58 compatible = "fsl,mpc5200-pic";
59 reg = <0x500 0x80>;
60 };
61
62 timer@600 { // General Purpose Timer
63 compatible = "fsl,mpc5200-gpt";
64 reg = <0x600 0x10>;
65 interrupts = <1 9 0>;
66 fsl,has-wdt;
67 };
68
69 can@900 {
70 compatible = "fsl,mpc5200-mscan";
71 interrupts = <2 17 0>;
72 reg = <0x900 0x80>;
73 };
74
75 can@980 {
76 compatible = "fsl,mpc5200-mscan";
77 interrupts = <2 18 0>;
78 reg = <0x980 0x80>;
79 };
80
81 gpio_simple: gpio@b00 {
82 compatible = "fsl,mpc5200-gpio";
83 reg = <0xb00 0x40>;
84 interrupts = <1 7 0>;
85 gpio-controller;
86 #gpio-cells = <2>;
87 };
88
89 usb@1000 {
90 compatible = "fsl,mpc5200-ohci","ohci-be";
91 reg = <0x1000 0xff>;
92 interrupts = <2 6 0>;
93 };
94
95 dma-controller@1200 {
96 compatible = "fsl,mpc5200-bestcomm";
97 reg = <0x1200 0x80>;
98 interrupts = <3 0 0 3 1 0 3 2 0 3 3 0
99 3 4 0 3 5 0 3 6 0 3 7 0
100 3 8 0 3 9 0 3 10 0 3 11 0
101 3 12 0 3 13 0 3 14 0 3 15 0>;
102 };
103
104 xlb@1f00 {
105 compatible = "fsl,mpc5200-xlb";
106 reg = <0x1f00 0x100>;
107 };
108
109 serial@2000 { // PSC1
110 compatible = "fsl,mpc5200-psc-uart";
111 reg = <0x2000 0x100>;
112 interrupts = <2 1 0>;
113 };
114
115 serial@2200 { // PSC2
116 compatible = "fsl,mpc5200-psc-uart";
117 reg = <0x2200 0x100>;
118 interrupts = <2 2 0>;
119 };
120
121 serial@2400 { // PSC3
122 compatible = "fsl,mpc5200-psc-uart";
123 reg = <0x2400 0x100>;
124 interrupts = <2 3 0>;
125 };
126
127 ethernet@3000 {
128 compatible = "fsl,mpc5200-fec";
129 reg = <0x3000 0x400>;
130 local-mac-address = [ 00 00 00 00 00 00 ];
131 interrupts = <2 5 0>;
132 phy-handle = <&phy0>;
133 };
134
135 mdio@3000 {
136 #address-cells = <1>;
137 #size-cells = <0>;
138 compatible = "fsl,mpc5200-mdio";
139 reg = <0x3000 0x400>; // fec range, since we need to setup fec interrupts
140 interrupts = <2 5 0>; // these are for "mii command finished", not link changes & co.
141
142 phy0: ethernet-phy@0 {
143 reg = <0>;
144 };
145 };
146
147 ata@3a00 {
148 compatible = "fsl,mpc5200-ata";
149 reg = <0x3a00 0x100>;
150 interrupts = <2 7 0>;
151 };
152
153 i2c@3d40 {
154 #address-cells = <1>;
155 #size-cells = <0>;
156 compatible = "fsl,mpc5200-i2c","fsl-i2c";
157 reg = <0x3d40 0x40>;
158 interrupts = <2 16 0>;
159
160 rtc@68 {
161 compatible = "dallas,ds1307";
162 reg = <0x68>;
163 };
164 };
165
166 sram@8000 {
167 compatible = "fsl,mpc5200-sram";
168 reg = <0x8000 0x4000>;
169 };
170 };
171
172 localbus {
173 compatible = "fsl,mpc5200-lpb","simple-bus";
174 #address-cells = <2>;
175 #size-cells = <1>;
176 ranges = <0 0 0xfc000000 0x02000000>;
177
178 flash@0,0 {
179 compatible = "cfi-flash";
180 reg = <0 0 0x02000000>;
181 bank-width = <4>;
182 device-width = <2>;
183 #size-cells = <1>;
184 #address-cells = <1>;
185 };
186 };
187
188 pci@f0000d00 {
189 #interrupt-cells = <1>;
190 #size-cells = <2>;
191 #address-cells = <3>;
192 device_type = "pci";
193 compatible = "fsl,mpc5200-pci";
194 reg = <0xf0000d00 0x100>;
195 interrupt-map-mask = <0xf800 0 0 7>;
196 interrupt-map = <0xc000 0 0 1 &mpc5200_pic 0 0 3
197 0xc000 0 0 2 &mpc5200_pic 0 0 3
198 0xc000 0 0 3 &mpc5200_pic 0 0 3
199 0xc000 0 0 4 &mpc5200_pic 0 0 3>;
200 clock-frequency = <0>; // From boot loader
201 interrupts = <2 8 0 2 9 0 2 10 0>;
202 bus-range = <0 0>;
203 ranges = <0x42000000 0 0x80000000 0x80000000 0 0x10000000>,
204 <0x02000000 0 0x90000000 0x90000000 0 0x10000000>,
205 <0x01000000 0 0x00000000 0xa0000000 0 0x01000000>;
206 };
207};
1/*
2 * TQM5200 board Device Tree Source
3 *
4 * Copyright (C) 2007 Semihalf
5 * Marian Balakowicz <m8@semihalf.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the
9 * Free Software Foundation; either version 2 of the License, or (at your
10 * option) any later version.
11 */
12
13/dts-v1/;
14
15/ {
16 model = "tqc,tqm5200";
17 compatible = "tqc,tqm5200";
18 #address-cells = <1>;
19 #size-cells = <1>;
20 interrupt-parent = <&mpc5200_pic>;
21
22 cpus {
23 #address-cells = <1>;
24 #size-cells = <0>;
25
26 PowerPC,5200@0 {
27 device_type = "cpu";
28 reg = <0>;
29 d-cache-line-size = <32>;
30 i-cache-line-size = <32>;
31 d-cache-size = <0x4000>; // L1, 16K
32 i-cache-size = <0x4000>; // L1, 16K
33 timebase-frequency = <0>; // from bootloader
34 bus-frequency = <0>; // from bootloader
35 clock-frequency = <0>; // from bootloader
36 };
37 };
38
39 memory {
40 device_type = "memory";
41 reg = <0x00000000 0x04000000>; // 64MB
42 };
43
44 soc5200@f0000000 {
45 #address-cells = <1>;
46 #size-cells = <1>;
47 compatible = "fsl,mpc5200-immr";
48 ranges = <0 0xf0000000 0x0000c000>;
49 reg = <0xf0000000 0x00000100>;
50 bus-frequency = <0>; // from bootloader
51 system-frequency = <0>; // from bootloader
52
53 cdm@200 {
54 compatible = "fsl,mpc5200-cdm";
55 reg = <0x200 0x38>;
56 };
57
58 mpc5200_pic: interrupt-controller@500 {
59 // 5200 interrupts are encoded into two levels;
60 interrupt-controller;
61 #interrupt-cells = <3>;
62 compatible = "fsl,mpc5200-pic";
63 reg = <0x500 0x80>;
64 };
65
66 timer@600 { // General Purpose Timer
67 compatible = "fsl,mpc5200-gpt";
68 reg = <0x600 0x10>;
69 interrupts = <1 9 0>;
70 fsl,has-wdt;
71 };
72
73 can@900 {
74 compatible = "fsl,mpc5200-mscan";
75 interrupts = <2 17 0>;
76 reg = <0x900 0x80>;
77 };
78
79 can@980 {
80 compatible = "fsl,mpc5200-mscan";
81 interrupts = <2 18 0>;
82 reg = <0x980 0x80>;
83 };
84
85 gpio_simple: gpio@b00 {
86 compatible = "fsl,mpc5200-gpio";
87 reg = <0xb00 0x40>;
88 interrupts = <1 7 0>;
89 gpio-controller;
90 #gpio-cells = <2>;
91 };
92
93 usb@1000 {
94 compatible = "fsl,mpc5200-ohci","ohci-be";
95 reg = <0x1000 0xff>;
96 interrupts = <2 6 0>;
97 };
98
99 dma-controller@1200 {
100 compatible = "fsl,mpc5200-bestcomm";
101 reg = <0x1200 0x80>;
102 interrupts = <3 0 0 3 1 0 3 2 0 3 3 0
103 3 4 0 3 5 0 3 6 0 3 7 0
104 3 8 0 3 9 0 3 10 0 3 11 0
105 3 12 0 3 13 0 3 14 0 3 15 0>;
106 };
107
108 xlb@1f00 {
109 compatible = "fsl,mpc5200-xlb";
110 reg = <0x1f00 0x100>;
111 };
112
113 serial@2000 { // PSC1
114 compatible = "fsl,mpc5200-psc-uart";
115 reg = <0x2000 0x100>;
116 interrupts = <2 1 0>;
117 };
118
119 serial@2200 { // PSC2
120 compatible = "fsl,mpc5200-psc-uart";
121 reg = <0x2200 0x100>;
122 interrupts = <2 2 0>;
123 };
124
125 serial@2400 { // PSC3
126 compatible = "fsl,mpc5200-psc-uart";
127 reg = <0x2400 0x100>;
128 interrupts = <2 3 0>;
129 };
130
131 ethernet@3000 {
132 compatible = "fsl,mpc5200-fec";
133 reg = <0x3000 0x400>;
134 local-mac-address = [ 00 00 00 00 00 00 ];
135 interrupts = <2 5 0>;
136 phy-handle = <&phy0>;
137 };
138
139 mdio@3000 {
140 #address-cells = <1>;
141 #size-cells = <0>;
142 compatible = "fsl,mpc5200-mdio";
143 reg = <0x3000 0x400>; // fec range, since we need to setup fec interrupts
144 interrupts = <2 5 0>; // these are for "mii command finished", not link changes & co.
145
146 phy0: ethernet-phy@0 {
147 reg = <0>;
148 };
149 };
150
151 ata@3a00 {
152 compatible = "fsl,mpc5200-ata";
153 reg = <0x3a00 0x100>;
154 interrupts = <2 7 0>;
155 };
156
157 i2c@3d40 {
158 #address-cells = <1>;
159 #size-cells = <0>;
160 compatible = "fsl,mpc5200-i2c","fsl-i2c";
161 reg = <0x3d40 0x40>;
162 interrupts = <2 16 0>;
163
164 rtc@68 {
165 compatible = "dallas,ds1307";
166 reg = <0x68>;
167 };
168 };
169
170 sram@8000 {
171 compatible = "fsl,mpc5200-sram";
172 reg = <0x8000 0x4000>;
173 };
174 };
175
176 localbus {
177 compatible = "fsl,mpc5200-lpb","simple-bus";
178 #address-cells = <2>;
179 #size-cells = <1>;
180 ranges = <0 0 0xfc000000 0x02000000>;
181
182 flash@0,0 {
183 compatible = "cfi-flash";
184 reg = <0 0 0x02000000>;
185 bank-width = <4>;
186 device-width = <2>;
187 #size-cells = <1>;
188 #address-cells = <1>;
189 };
190 };
191
192 pci@f0000d00 {
193 #interrupt-cells = <1>;
194 #size-cells = <2>;
195 #address-cells = <3>;
196 device_type = "pci";
197 compatible = "fsl,mpc5200-pci";
198 reg = <0xf0000d00 0x100>;
199 interrupt-map-mask = <0xf800 0 0 7>;
200 interrupt-map = <0xc000 0 0 1 &mpc5200_pic 0 0 3
201 0xc000 0 0 2 &mpc5200_pic 0 0 3
202 0xc000 0 0 3 &mpc5200_pic 0 0 3
203 0xc000 0 0 4 &mpc5200_pic 0 0 3>;
204 clock-frequency = <0>; // From boot loader
205 interrupts = <2 8 0 2 9 0 2 10 0>;
206 bus-range = <0 0>;
207 ranges = <0x42000000 0 0x80000000 0x80000000 0 0x10000000
208 0x02000000 0 0x90000000 0x90000000 0 0x10000000
209 0x01000000 0 0x00000000 0xa0000000 0 0x01000000>;
210 };
211};