Loading...
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * Support for peripherals on the AXS10x mainboard (VDK version)
4 *
5 * Copyright (C) 2013-15 Synopsys, Inc. (www.synopsys.com)
6 */
7
8/ {
9 axs10x_mb_vdk {
10 compatible = "simple-bus";
11 #address-cells = <1>;
12 #size-cells = <1>;
13 ranges = <0x00000000 0xe0000000 0x10000000>;
14 interrupt-parent = <&mb_intc>;
15
16 clocks {
17 apbclk: apbclk {
18 compatible = "fixed-clock";
19 clock-frequency = <50000000>;
20 #clock-cells = <0>;
21 };
22
23 mmcclk: mmcclk {
24 compatible = "fixed-clock";
25 clock-frequency = <50000000>;
26 #clock-cells = <0>;
27 };
28
29 pguclk: pguclk {
30 #clock-cells = <0>;
31 compatible = "fixed-clock";
32 clock-frequency = <25175000>;
33 };
34 };
35
36 ethernet@18000 {
37 #interrupt-cells = <1>;
38 compatible = "snps,dwmac";
39 reg = < 0x18000 0x2000 >;
40 interrupts = < 4 >;
41 interrupt-names = "macirq";
42 phy-mode = "rgmii";
43 snps,phy-addr = < 0 >; // VDK model phy address is 0
44 snps,pbl = < 32 >;
45 clocks = <&apbclk>;
46 clock-names = "stmmaceth";
47 };
48
49 usb@40000 {
50 compatible = "generic-ehci";
51 reg = < 0x40000 0x100 >;
52 interrupts = < 8 >;
53 };
54
55 uart@20000 {
56 compatible = "snps,dw-apb-uart";
57 reg = <0x20000 0x100>;
58 clock-frequency = <2403200>;
59 interrupts = <17>;
60 baud = <115200>;
61 reg-shift = <2>;
62 reg-io-width = <4>;
63 };
64
65 uart@21000 {
66 compatible = "snps,dw-apb-uart";
67 reg = <0x21000 0x100>;
68 clock-frequency = <2403200>;
69 interrupts = <18>;
70 baud = <115200>;
71 reg-shift = <2>;
72 reg-io-width = <4>;
73 };
74
75 uart@22000 {
76 compatible = "snps,dw-apb-uart";
77 reg = <0x22000 0x100>;
78 clock-frequency = <2403200>;
79 interrupts = <19>;
80 baud = <115200>;
81 reg-shift = <2>;
82 reg-io-width = <4>;
83 };
84
85/* PGU output directly sent to virtual LCD screen; hdmi controller not modelled */
86 pgu@17000 {
87 compatible = "snps,arcpgu";
88 reg = <0x17000 0x400>;
89 clocks = <&pguclk>;
90 clock-names = "pxlclk";
91 };
92
93/* VDK has additional ps2 keyboard/mouse interface integrated in LCD screen model */
94 ps2: ps2@e0017400 {
95 compatible = "snps,arc_ps2";
96 reg = <0x17400 0x14>;
97 interrupts = <5>;
98 interrupt-names = "arc_ps2_irq";
99 };
100
101 mmc@15000 {
102 compatible = "snps,dw-mshc";
103 reg = <0x15000 0x400>;
104 fifo-depth = <1024>;
105 card-detect-delay = <200>;
106 clocks = <&apbclk>, <&mmcclk>;
107 clock-names = "biu", "ciu";
108 interrupts = <7>;
109 bus-width = <4>;
110 };
111 };
112
113 /*
114 * Embedded Vision subsystem UIO mappings; only relevant for EV VDK
115 *
116 * This node is intentionally put outside of MB above becase
117 * it maps areas outside of MB's 0xez-0xfz.
118 */
119 uio_ev: uio@d0000000 {
120 compatible = "generic-uio";
121 reg = <0xd0000000 0x2000 0xd1000000 0x2000 0x90000000 0x10000000 0xc0000000 0x10000000>;
122 reg-names = "ev_gsa", "ev_ctrl", "ev_shared_mem", "ev_code_mem";
123 interrupt-parent = <&mb_intc>;
124 interrupts = <23>;
125 };
126};
1/*
2 * Support for peripherals on the AXS10x mainboard (VDK version)
3 *
4 * Copyright (C) 2013-15 Synopsys, Inc. (www.synopsys.com)
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11/ {
12 axs10x_mb_vdk {
13 compatible = "simple-bus";
14 #address-cells = <1>;
15 #size-cells = <1>;
16 ranges = <0x00000000 0xe0000000 0x10000000>;
17 interrupt-parent = <&mb_intc>;
18
19 clocks {
20 apbclk: apbclk {
21 compatible = "fixed-clock";
22 clock-frequency = <50000000>;
23 #clock-cells = <0>;
24 };
25
26 };
27
28 ethernet@0x18000 {
29 #interrupt-cells = <1>;
30 compatible = "snps,dwmac";
31 reg = < 0x18000 0x2000 >;
32 interrupts = < 4 >;
33 interrupt-names = "macirq";
34 phy-mode = "rgmii";
35 snps,phy-addr = < 0 >; // VDK model phy address is 0
36 snps,pbl = < 32 >;
37 clocks = <&apbclk>;
38 clock-names = "stmmaceth";
39 };
40
41 ehci@0x40000 {
42 compatible = "generic-ehci";
43 reg = < 0x40000 0x100 >;
44 interrupts = < 8 >;
45 };
46
47 uart@0x20000 {
48 compatible = "snps,dw-apb-uart";
49 reg = <0x20000 0x100>;
50 clock-frequency = <2403200>;
51 interrupts = <17>;
52 baud = <115200>;
53 reg-shift = <2>;
54 reg-io-width = <4>;
55 };
56
57 uart@0x21000 {
58 compatible = "snps,dw-apb-uart";
59 reg = <0x21000 0x100>;
60 clock-frequency = <2403200>;
61 interrupts = <18>;
62 baud = <115200>;
63 reg-shift = <2>;
64 reg-io-width = <4>;
65 };
66
67 uart@0x22000 {
68 compatible = "snps,dw-apb-uart";
69 reg = <0x22000 0x100>;
70 clock-frequency = <2403200>;
71 interrupts = <19>;
72 baud = <115200>;
73 reg-shift = <2>;
74 reg-io-width = <4>;
75 };
76
77/* PGU output directly sent to virtual LCD screen; hdmi controller not modelled */
78 pgu@0x17000 {
79 compatible = "snps,arcpgufb";
80 reg = <0x17000 0x400>;
81 clock-frequency = <51000000>; /* PGU'clock is initated in init function */
82 /* interrupts = <5>; PGU interrupts not used, this vector is used for ps2 below */
83 };
84
85/* VDK has additional ps2 keyboard/mouse interface integrated in LCD screen model */
86 ps2: ps2@e0017400 {
87 compatible = "snps,arc_ps2";
88 reg = <0x17400 0x14>;
89 interrupts = <5>;
90 interrupt-names = "arc_ps2_irq";
91 };
92 };
93};