Loading...
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * mtu3_gadget_ep0.c - MediaTek USB3 DRD peripheral driver ep0 handling
4 *
5 * Copyright (c) 2016 MediaTek Inc.
6 *
7 * Author: Chunfeng.Yun <chunfeng.yun@mediatek.com>
8 */
9
10#include <linux/iopoll.h>
11#include <linux/usb/composite.h>
12
13#include "mtu3.h"
14#include "mtu3_debug.h"
15#include "mtu3_trace.h"
16
17/* ep0 is always mtu3->in_eps[0] */
18#define next_ep0_request(mtu) next_request((mtu)->ep0)
19
20/* for high speed test mode; see USB 2.0 spec 7.1.20 */
21static const u8 mtu3_test_packet[53] = {
22 /* implicit SYNC then DATA0 to start */
23
24 /* JKJKJKJK x9 */
25 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
26 /* JJKKJJKK x8 */
27 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa,
28 /* JJJJKKKK x8 */
29 0xee, 0xee, 0xee, 0xee, 0xee, 0xee, 0xee, 0xee,
30 /* JJJJJJJKKKKKKK x8 */
31 0xfe, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
32 /* JJJJJJJK x8 */
33 0x7f, 0xbf, 0xdf, 0xef, 0xf7, 0xfb, 0xfd,
34 /* JKKKKKKK x10, JK */
35 0xfc, 0x7e, 0xbf, 0xdf, 0xef, 0xf7, 0xfb, 0xfd, 0x7e,
36 /* implicit CRC16 then EOP to end */
37};
38
39static char *decode_ep0_state(struct mtu3 *mtu)
40{
41 switch (mtu->ep0_state) {
42 case MU3D_EP0_STATE_SETUP:
43 return "SETUP";
44 case MU3D_EP0_STATE_TX:
45 return "IN";
46 case MU3D_EP0_STATE_RX:
47 return "OUT";
48 case MU3D_EP0_STATE_TX_END:
49 return "TX-END";
50 case MU3D_EP0_STATE_STALL:
51 return "STALL";
52 default:
53 return "??";
54 }
55}
56
57static void ep0_req_giveback(struct mtu3 *mtu, struct usb_request *req)
58{
59 mtu3_req_complete(mtu->ep0, req, 0);
60}
61
62static int
63forward_to_driver(struct mtu3 *mtu, const struct usb_ctrlrequest *setup)
64__releases(mtu->lock)
65__acquires(mtu->lock)
66{
67 int ret;
68
69 if (!mtu->gadget_driver || !mtu->async_callbacks)
70 return -EOPNOTSUPP;
71
72 spin_unlock(&mtu->lock);
73 ret = mtu->gadget_driver->setup(&mtu->g, setup);
74 spin_lock(&mtu->lock);
75
76 dev_dbg(mtu->dev, "%s ret %d\n", __func__, ret);
77 return ret;
78}
79
80static void ep0_write_fifo(struct mtu3_ep *mep, const u8 *src, u16 len)
81{
82 void __iomem *fifo = mep->mtu->mac_base + U3D_FIFO0;
83 u16 index = 0;
84
85 dev_dbg(mep->mtu->dev, "%s: ep%din, len=%d, buf=%p\n",
86 __func__, mep->epnum, len, src);
87
88 if (len >= 4) {
89 iowrite32_rep(fifo, src, len >> 2);
90 index = len & ~0x03;
91 }
92 if (len & 0x02) {
93 writew(*(u16 *)&src[index], fifo);
94 index += 2;
95 }
96 if (len & 0x01)
97 writeb(src[index], fifo);
98}
99
100static void ep0_read_fifo(struct mtu3_ep *mep, u8 *dst, u16 len)
101{
102 void __iomem *fifo = mep->mtu->mac_base + U3D_FIFO0;
103 u32 value;
104 u16 index = 0;
105
106 dev_dbg(mep->mtu->dev, "%s: ep%dout len=%d buf=%p\n",
107 __func__, mep->epnum, len, dst);
108
109 if (len >= 4) {
110 ioread32_rep(fifo, dst, len >> 2);
111 index = len & ~0x03;
112 }
113 if (len & 0x3) {
114 value = readl(fifo);
115 memcpy(&dst[index], &value, len & 0x3);
116 }
117
118}
119
120static void ep0_load_test_packet(struct mtu3 *mtu)
121{
122 /*
123 * because the length of test packet is less than max packet of HS ep0,
124 * write it into fifo directly.
125 */
126 ep0_write_fifo(mtu->ep0, mtu3_test_packet, sizeof(mtu3_test_packet));
127}
128
129/*
130 * A. send STALL for setup transfer without data stage:
131 * set SENDSTALL and SETUPPKTRDY at the same time;
132 * B. send STALL for other cases:
133 * set SENDSTALL only.
134 */
135static void ep0_stall_set(struct mtu3_ep *mep0, bool set, u32 pktrdy)
136{
137 struct mtu3 *mtu = mep0->mtu;
138 void __iomem *mbase = mtu->mac_base;
139 u32 csr;
140
141 /* EP0_SENTSTALL is W1C */
142 csr = mtu3_readl(mbase, U3D_EP0CSR) & EP0_W1C_BITS;
143 if (set)
144 csr |= EP0_SENDSTALL | pktrdy;
145 else
146 csr = (csr & ~EP0_SENDSTALL) | EP0_SENTSTALL;
147 mtu3_writel(mtu->mac_base, U3D_EP0CSR, csr);
148
149 mtu->delayed_status = false;
150 mtu->ep0_state = MU3D_EP0_STATE_SETUP;
151
152 dev_dbg(mtu->dev, "ep0: %s STALL, ep0_state: %s\n",
153 set ? "SEND" : "CLEAR", decode_ep0_state(mtu));
154}
155
156static void ep0_do_status_stage(struct mtu3 *mtu)
157{
158 void __iomem *mbase = mtu->mac_base;
159 u32 value;
160
161 value = mtu3_readl(mbase, U3D_EP0CSR) & EP0_W1C_BITS;
162 mtu3_writel(mbase, U3D_EP0CSR, value | EP0_SETUPPKTRDY | EP0_DATAEND);
163}
164
165static int ep0_queue(struct mtu3_ep *mep0, struct mtu3_request *mreq);
166
167static void ep0_dummy_complete(struct usb_ep *ep, struct usb_request *req)
168{}
169
170static void ep0_set_sel_complete(struct usb_ep *ep, struct usb_request *req)
171{
172 struct mtu3_request *mreq;
173 struct mtu3 *mtu;
174 struct usb_set_sel_req sel;
175
176 memcpy(&sel, req->buf, sizeof(sel));
177
178 mreq = to_mtu3_request(req);
179 mtu = mreq->mtu;
180 dev_dbg(mtu->dev, "u1sel:%d, u1pel:%d, u2sel:%d, u2pel:%d\n",
181 sel.u1_sel, sel.u1_pel, sel.u2_sel, sel.u2_pel);
182}
183
184/* queue data stage to handle 6 byte SET_SEL request */
185static int ep0_set_sel(struct mtu3 *mtu, struct usb_ctrlrequest *setup)
186{
187 int ret;
188 u16 length = le16_to_cpu(setup->wLength);
189
190 if (unlikely(length != 6)) {
191 dev_err(mtu->dev, "%s wrong wLength:%d\n",
192 __func__, length);
193 return -EINVAL;
194 }
195
196 mtu->ep0_req.mep = mtu->ep0;
197 mtu->ep0_req.request.length = 6;
198 mtu->ep0_req.request.buf = mtu->setup_buf;
199 mtu->ep0_req.request.complete = ep0_set_sel_complete;
200 ret = ep0_queue(mtu->ep0, &mtu->ep0_req);
201
202 return ret < 0 ? ret : 1;
203}
204
205static int
206ep0_get_status(struct mtu3 *mtu, const struct usb_ctrlrequest *setup)
207{
208 struct mtu3_ep *mep = NULL;
209 int handled = 1;
210 u8 result[2] = {0, 0};
211 u8 epnum = 0;
212 int is_in;
213
214 switch (setup->bRequestType & USB_RECIP_MASK) {
215 case USB_RECIP_DEVICE:
216 result[0] = mtu->is_self_powered << USB_DEVICE_SELF_POWERED;
217 result[0] |= mtu->may_wakeup << USB_DEVICE_REMOTE_WAKEUP;
218
219 if (mtu->g.speed >= USB_SPEED_SUPER) {
220 result[0] |= mtu->u1_enable << USB_DEV_STAT_U1_ENABLED;
221 result[0] |= mtu->u2_enable << USB_DEV_STAT_U2_ENABLED;
222 }
223
224 dev_dbg(mtu->dev, "%s result=%x, U1=%x, U2=%x\n", __func__,
225 result[0], mtu->u1_enable, mtu->u2_enable);
226
227 break;
228 case USB_RECIP_INTERFACE:
229 /* status of function remote wakeup, forward request */
230 handled = 0;
231 break;
232 case USB_RECIP_ENDPOINT:
233 epnum = (u8) le16_to_cpu(setup->wIndex);
234 is_in = epnum & USB_DIR_IN;
235 epnum &= USB_ENDPOINT_NUMBER_MASK;
236
237 if (epnum >= mtu->num_eps) {
238 handled = -EINVAL;
239 break;
240 }
241 if (!epnum)
242 break;
243
244 mep = (is_in ? mtu->in_eps : mtu->out_eps) + epnum;
245 if (!mep->desc) {
246 handled = -EINVAL;
247 break;
248 }
249 if (mep->flags & MTU3_EP_STALL)
250 result[0] |= 1 << USB_ENDPOINT_HALT;
251
252 break;
253 default:
254 /* class, vendor, etc ... delegate */
255 handled = 0;
256 break;
257 }
258
259 if (handled > 0) {
260 int ret;
261
262 /* prepare a data stage for GET_STATUS */
263 dev_dbg(mtu->dev, "get_status=%x\n", *(u16 *)result);
264 memcpy(mtu->setup_buf, result, sizeof(result));
265 mtu->ep0_req.mep = mtu->ep0;
266 mtu->ep0_req.request.length = 2;
267 mtu->ep0_req.request.buf = &mtu->setup_buf;
268 mtu->ep0_req.request.complete = ep0_dummy_complete;
269 ret = ep0_queue(mtu->ep0, &mtu->ep0_req);
270 if (ret < 0)
271 handled = ret;
272 }
273 return handled;
274}
275
276static int handle_test_mode(struct mtu3 *mtu, struct usb_ctrlrequest *setup)
277{
278 void __iomem *mbase = mtu->mac_base;
279 int handled = 1;
280 u32 value;
281
282 switch (le16_to_cpu(setup->wIndex) >> 8) {
283 case USB_TEST_J:
284 dev_dbg(mtu->dev, "USB_TEST_J\n");
285 mtu->test_mode_nr = TEST_J_MODE;
286 break;
287 case USB_TEST_K:
288 dev_dbg(mtu->dev, "USB_TEST_K\n");
289 mtu->test_mode_nr = TEST_K_MODE;
290 break;
291 case USB_TEST_SE0_NAK:
292 dev_dbg(mtu->dev, "USB_TEST_SE0_NAK\n");
293 mtu->test_mode_nr = TEST_SE0_NAK_MODE;
294 break;
295 case USB_TEST_PACKET:
296 dev_dbg(mtu->dev, "USB_TEST_PACKET\n");
297 mtu->test_mode_nr = TEST_PACKET_MODE;
298 break;
299 default:
300 handled = -EINVAL;
301 goto out;
302 }
303
304 mtu->test_mode = true;
305
306 /* no TX completion interrupt, and need restart platform after test */
307 if (mtu->test_mode_nr == TEST_PACKET_MODE)
308 ep0_load_test_packet(mtu);
309
310 /* send status before entering test mode. */
311 ep0_do_status_stage(mtu);
312
313 /* wait for ACK status sent by host */
314 readl_poll_timeout_atomic(mbase + U3D_EP0CSR, value,
315 !(value & EP0_DATAEND), 100, 5000);
316
317 mtu3_writel(mbase, U3D_USB2_TEST_MODE, mtu->test_mode_nr);
318
319 mtu->ep0_state = MU3D_EP0_STATE_SETUP;
320
321out:
322 return handled;
323}
324
325static int ep0_handle_feature_dev(struct mtu3 *mtu,
326 struct usb_ctrlrequest *setup, bool set)
327{
328 void __iomem *mbase = mtu->mac_base;
329 int handled = -EINVAL;
330 u32 lpc;
331
332 switch (le16_to_cpu(setup->wValue)) {
333 case USB_DEVICE_REMOTE_WAKEUP:
334 mtu->may_wakeup = !!set;
335 handled = 1;
336 break;
337 case USB_DEVICE_TEST_MODE:
338 if (!set || (mtu->g.speed != USB_SPEED_HIGH) ||
339 (le16_to_cpu(setup->wIndex) & 0xff))
340 break;
341
342 handled = handle_test_mode(mtu, setup);
343 break;
344 case USB_DEVICE_U1_ENABLE:
345 if (mtu->g.speed < USB_SPEED_SUPER ||
346 mtu->g.state != USB_STATE_CONFIGURED)
347 break;
348
349 lpc = mtu3_readl(mbase, U3D_LINK_POWER_CONTROL);
350 if (set)
351 lpc |= SW_U1_REQUEST_ENABLE;
352 else
353 lpc &= ~SW_U1_REQUEST_ENABLE;
354 mtu3_writel(mbase, U3D_LINK_POWER_CONTROL, lpc);
355
356 mtu->u1_enable = !!set;
357 handled = 1;
358 break;
359 case USB_DEVICE_U2_ENABLE:
360 if (mtu->g.speed < USB_SPEED_SUPER ||
361 mtu->g.state != USB_STATE_CONFIGURED)
362 break;
363
364 lpc = mtu3_readl(mbase, U3D_LINK_POWER_CONTROL);
365 if (set)
366 lpc |= SW_U2_REQUEST_ENABLE;
367 else
368 lpc &= ~SW_U2_REQUEST_ENABLE;
369 mtu3_writel(mbase, U3D_LINK_POWER_CONTROL, lpc);
370
371 mtu->u2_enable = !!set;
372 handled = 1;
373 break;
374 default:
375 handled = -EINVAL;
376 break;
377 }
378 return handled;
379}
380
381static int ep0_handle_feature(struct mtu3 *mtu,
382 struct usb_ctrlrequest *setup, bool set)
383{
384 struct mtu3_ep *mep;
385 int handled = -EINVAL;
386 int is_in;
387 u16 value;
388 u16 index;
389 u8 epnum;
390
391 value = le16_to_cpu(setup->wValue);
392 index = le16_to_cpu(setup->wIndex);
393
394 switch (setup->bRequestType & USB_RECIP_MASK) {
395 case USB_RECIP_DEVICE:
396 handled = ep0_handle_feature_dev(mtu, setup, set);
397 break;
398 case USB_RECIP_INTERFACE:
399 /* superspeed only */
400 if (value == USB_INTRF_FUNC_SUSPEND &&
401 mtu->g.speed >= USB_SPEED_SUPER) {
402 /* forward the request for function suspend */
403 mtu->may_wakeup = !!(index & USB_INTRF_FUNC_SUSPEND_RW);
404 handled = 0;
405 }
406 break;
407 case USB_RECIP_ENDPOINT:
408 epnum = index & USB_ENDPOINT_NUMBER_MASK;
409 if (epnum == 0 || epnum >= mtu->num_eps ||
410 value != USB_ENDPOINT_HALT)
411 break;
412
413 is_in = index & USB_DIR_IN;
414 mep = (is_in ? mtu->in_eps : mtu->out_eps) + epnum;
415 if (!mep->desc)
416 break;
417
418 handled = 1;
419 /* ignore request if endpoint is wedged */
420 if (mep->flags & MTU3_EP_WEDGE)
421 break;
422
423 mtu3_ep_stall_set(mep, set);
424 break;
425 default:
426 /* class, vendor, etc ... delegate */
427 handled = 0;
428 break;
429 }
430 return handled;
431}
432
433/*
434 * handle all control requests can be handled
435 * returns:
436 * negative errno - error happened
437 * zero - need delegate SETUP to gadget driver
438 * positive - already handled
439 */
440static int handle_standard_request(struct mtu3 *mtu,
441 struct usb_ctrlrequest *setup)
442{
443 void __iomem *mbase = mtu->mac_base;
444 enum usb_device_state state = mtu->g.state;
445 int handled = -EINVAL;
446 u32 dev_conf;
447 u16 value;
448
449 value = le16_to_cpu(setup->wValue);
450
451 /* the gadget driver handles everything except what we must handle */
452 switch (setup->bRequest) {
453 case USB_REQ_SET_ADDRESS:
454 /* change it after the status stage */
455 mtu->address = (u8) (value & 0x7f);
456 dev_dbg(mtu->dev, "set address to 0x%x\n", mtu->address);
457
458 dev_conf = mtu3_readl(mbase, U3D_DEVICE_CONF);
459 dev_conf &= ~DEV_ADDR_MSK;
460 dev_conf |= DEV_ADDR(mtu->address);
461 mtu3_writel(mbase, U3D_DEVICE_CONF, dev_conf);
462
463 if (mtu->address)
464 usb_gadget_set_state(&mtu->g, USB_STATE_ADDRESS);
465 else
466 usb_gadget_set_state(&mtu->g, USB_STATE_DEFAULT);
467
468 handled = 1;
469 break;
470 case USB_REQ_SET_CONFIGURATION:
471 if (state == USB_STATE_ADDRESS) {
472 usb_gadget_set_state(&mtu->g,
473 USB_STATE_CONFIGURED);
474 } else if (state == USB_STATE_CONFIGURED) {
475 /*
476 * USB2 spec sec 9.4.7, if wValue is 0 then dev
477 * is moved to addressed state
478 */
479 if (!value)
480 usb_gadget_set_state(&mtu->g,
481 USB_STATE_ADDRESS);
482 }
483 handled = 0;
484 break;
485 case USB_REQ_CLEAR_FEATURE:
486 handled = ep0_handle_feature(mtu, setup, 0);
487 break;
488 case USB_REQ_SET_FEATURE:
489 handled = ep0_handle_feature(mtu, setup, 1);
490 break;
491 case USB_REQ_GET_STATUS:
492 handled = ep0_get_status(mtu, setup);
493 break;
494 case USB_REQ_SET_SEL:
495 handled = ep0_set_sel(mtu, setup);
496 break;
497 case USB_REQ_SET_ISOCH_DELAY:
498 handled = 1;
499 break;
500 default:
501 /* delegate SET_CONFIGURATION, etc */
502 handled = 0;
503 }
504
505 return handled;
506}
507
508/* receive an data packet (OUT) */
509static void ep0_rx_state(struct mtu3 *mtu)
510{
511 struct mtu3_request *mreq;
512 struct usb_request *req;
513 void __iomem *mbase = mtu->mac_base;
514 u32 maxp;
515 u32 csr;
516 u16 count = 0;
517
518 dev_dbg(mtu->dev, "%s\n", __func__);
519
520 csr = mtu3_readl(mbase, U3D_EP0CSR) & EP0_W1C_BITS;
521 mreq = next_ep0_request(mtu);
522 req = &mreq->request;
523
524 /* read packet and ack; or stall because of gadget driver bug */
525 if (req) {
526 void *buf = req->buf + req->actual;
527 unsigned int len = req->length - req->actual;
528
529 /* read the buffer */
530 count = mtu3_readl(mbase, U3D_RXCOUNT0);
531 if (count > len) {
532 req->status = -EOVERFLOW;
533 count = len;
534 }
535 ep0_read_fifo(mtu->ep0, buf, count);
536 req->actual += count;
537 csr |= EP0_RXPKTRDY;
538
539 maxp = mtu->g.ep0->maxpacket;
540 if (count < maxp || req->actual == req->length) {
541 mtu->ep0_state = MU3D_EP0_STATE_SETUP;
542 dev_dbg(mtu->dev, "ep0 state: %s\n",
543 decode_ep0_state(mtu));
544
545 csr |= EP0_DATAEND;
546 } else {
547 req = NULL;
548 }
549 } else {
550 csr |= EP0_RXPKTRDY | EP0_SENDSTALL;
551 dev_dbg(mtu->dev, "%s: SENDSTALL\n", __func__);
552 }
553
554 mtu3_writel(mbase, U3D_EP0CSR, csr);
555
556 /* give back the request if have received all data */
557 if (req)
558 ep0_req_giveback(mtu, req);
559
560}
561
562/* transmitting to the host (IN) */
563static void ep0_tx_state(struct mtu3 *mtu)
564{
565 struct mtu3_request *mreq = next_ep0_request(mtu);
566 struct usb_request *req;
567 u32 csr;
568 u8 *src;
569 u32 count;
570 u32 maxp;
571
572 dev_dbg(mtu->dev, "%s\n", __func__);
573
574 if (!mreq)
575 return;
576
577 maxp = mtu->g.ep0->maxpacket;
578 req = &mreq->request;
579
580 /* load the data */
581 src = (u8 *)req->buf + req->actual;
582 count = min(maxp, req->length - req->actual);
583 if (count)
584 ep0_write_fifo(mtu->ep0, src, count);
585
586 dev_dbg(mtu->dev, "%s act=%d, len=%d, cnt=%d, maxp=%d zero=%d\n",
587 __func__, req->actual, req->length, count, maxp, req->zero);
588
589 req->actual += count;
590
591 if ((count < maxp)
592 || ((req->actual == req->length) && !req->zero))
593 mtu->ep0_state = MU3D_EP0_STATE_TX_END;
594
595 /* send it out, triggering a "txpktrdy cleared" irq */
596 csr = mtu3_readl(mtu->mac_base, U3D_EP0CSR) & EP0_W1C_BITS;
597 mtu3_writel(mtu->mac_base, U3D_EP0CSR, csr | EP0_TXPKTRDY);
598
599 dev_dbg(mtu->dev, "%s ep0csr=0x%x\n", __func__,
600 mtu3_readl(mtu->mac_base, U3D_EP0CSR));
601}
602
603static void ep0_read_setup(struct mtu3 *mtu, struct usb_ctrlrequest *setup)
604{
605 struct mtu3_request *mreq;
606 u32 count;
607 u32 csr;
608
609 csr = mtu3_readl(mtu->mac_base, U3D_EP0CSR) & EP0_W1C_BITS;
610 count = mtu3_readl(mtu->mac_base, U3D_RXCOUNT0);
611
612 ep0_read_fifo(mtu->ep0, (u8 *)setup, count);
613
614 dev_dbg(mtu->dev, "SETUP req%02x.%02x v%04x i%04x l%04x\n",
615 setup->bRequestType, setup->bRequest,
616 le16_to_cpu(setup->wValue), le16_to_cpu(setup->wIndex),
617 le16_to_cpu(setup->wLength));
618
619 /* clean up any leftover transfers */
620 mreq = next_ep0_request(mtu);
621 if (mreq)
622 ep0_req_giveback(mtu, &mreq->request);
623
624 if (le16_to_cpu(setup->wLength) == 0) {
625 ; /* no data stage, nothing to do */
626 } else if (setup->bRequestType & USB_DIR_IN) {
627 mtu3_writel(mtu->mac_base, U3D_EP0CSR,
628 csr | EP0_SETUPPKTRDY | EP0_DPHTX);
629 mtu->ep0_state = MU3D_EP0_STATE_TX;
630 } else {
631 mtu3_writel(mtu->mac_base, U3D_EP0CSR,
632 (csr | EP0_SETUPPKTRDY) & (~EP0_DPHTX));
633 mtu->ep0_state = MU3D_EP0_STATE_RX;
634 }
635}
636
637static int ep0_handle_setup(struct mtu3 *mtu)
638__releases(mtu->lock)
639__acquires(mtu->lock)
640{
641 struct usb_ctrlrequest setup;
642 struct mtu3_request *mreq;
643 int handled = 0;
644
645 ep0_read_setup(mtu, &setup);
646 trace_mtu3_handle_setup(&setup);
647
648 if ((setup.bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
649 handled = handle_standard_request(mtu, &setup);
650
651 dev_dbg(mtu->dev, "handled %d, ep0_state: %s\n",
652 handled, decode_ep0_state(mtu));
653
654 if (handled < 0)
655 goto stall;
656 else if (handled > 0)
657 goto finish;
658
659 handled = forward_to_driver(mtu, &setup);
660 if (handled < 0) {
661stall:
662 dev_dbg(mtu->dev, "%s stall (%d)\n", __func__, handled);
663
664 ep0_stall_set(mtu->ep0, true,
665 le16_to_cpu(setup.wLength) ? 0 : EP0_SETUPPKTRDY);
666
667 return 0;
668 }
669
670finish:
671 if (mtu->test_mode) {
672 ; /* nothing to do */
673 } else if (handled == USB_GADGET_DELAYED_STATUS) {
674
675 mreq = next_ep0_request(mtu);
676 if (mreq) {
677 /* already asked us to continue delayed status */
678 ep0_do_status_stage(mtu);
679 ep0_req_giveback(mtu, &mreq->request);
680 } else {
681 /* do delayed STATUS stage till receive ep0_queue */
682 mtu->delayed_status = true;
683 }
684 } else if (le16_to_cpu(setup.wLength) == 0) { /* no data stage */
685
686 ep0_do_status_stage(mtu);
687 /* complete zlp request directly */
688 mreq = next_ep0_request(mtu);
689 if (mreq && !mreq->request.length)
690 ep0_req_giveback(mtu, &mreq->request);
691 }
692
693 return 0;
694}
695
696irqreturn_t mtu3_ep0_isr(struct mtu3 *mtu)
697{
698 void __iomem *mbase = mtu->mac_base;
699 struct mtu3_request *mreq;
700 u32 int_status;
701 irqreturn_t ret = IRQ_NONE;
702 u32 csr;
703 u32 len;
704
705 int_status = mtu3_readl(mbase, U3D_EPISR);
706 int_status &= mtu3_readl(mbase, U3D_EPIER);
707 mtu3_writel(mbase, U3D_EPISR, int_status); /* W1C */
708
709 /* only handle ep0's */
710 if (!(int_status & (EP0ISR | SETUPENDISR)))
711 return IRQ_NONE;
712
713 /* abort current SETUP, and process new one */
714 if (int_status & SETUPENDISR)
715 mtu->ep0_state = MU3D_EP0_STATE_SETUP;
716
717 csr = mtu3_readl(mbase, U3D_EP0CSR);
718
719 dev_dbg(mtu->dev, "%s csr=0x%x\n", __func__, csr);
720
721 /* we sent a stall.. need to clear it now.. */
722 if (csr & EP0_SENTSTALL) {
723 ep0_stall_set(mtu->ep0, false, 0);
724 csr = mtu3_readl(mbase, U3D_EP0CSR);
725 ret = IRQ_HANDLED;
726 }
727 dev_dbg(mtu->dev, "ep0_state: %s\n", decode_ep0_state(mtu));
728 mtu3_dbg_trace(mtu->dev, "ep0_state %s", decode_ep0_state(mtu));
729
730 switch (mtu->ep0_state) {
731 case MU3D_EP0_STATE_TX:
732 /* irq on clearing txpktrdy */
733 if ((csr & EP0_FIFOFULL) == 0) {
734 ep0_tx_state(mtu);
735 ret = IRQ_HANDLED;
736 }
737 break;
738 case MU3D_EP0_STATE_RX:
739 /* irq on set rxpktrdy */
740 if (csr & EP0_RXPKTRDY) {
741 ep0_rx_state(mtu);
742 ret = IRQ_HANDLED;
743 }
744 break;
745 case MU3D_EP0_STATE_TX_END:
746 mtu3_writel(mbase, U3D_EP0CSR,
747 (csr & EP0_W1C_BITS) | EP0_DATAEND);
748
749 mreq = next_ep0_request(mtu);
750 if (mreq)
751 ep0_req_giveback(mtu, &mreq->request);
752
753 mtu->ep0_state = MU3D_EP0_STATE_SETUP;
754 ret = IRQ_HANDLED;
755 dev_dbg(mtu->dev, "ep0_state: %s\n", decode_ep0_state(mtu));
756 break;
757 case MU3D_EP0_STATE_SETUP:
758 if (!(csr & EP0_SETUPPKTRDY))
759 break;
760
761 len = mtu3_readl(mbase, U3D_RXCOUNT0);
762 if (len != 8) {
763 dev_err(mtu->dev, "SETUP packet len %d != 8 ?\n", len);
764 break;
765 }
766
767 ep0_handle_setup(mtu);
768 ret = IRQ_HANDLED;
769 break;
770 default:
771 /* can't happen */
772 ep0_stall_set(mtu->ep0, true, 0);
773 WARN_ON(1);
774 break;
775 }
776
777 return ret;
778}
779
780
781static int mtu3_ep0_enable(struct usb_ep *ep,
782 const struct usb_endpoint_descriptor *desc)
783{
784 /* always enabled */
785 return -EINVAL;
786}
787
788static int mtu3_ep0_disable(struct usb_ep *ep)
789{
790 /* always enabled */
791 return -EINVAL;
792}
793
794static int ep0_queue(struct mtu3_ep *mep, struct mtu3_request *mreq)
795{
796 struct mtu3 *mtu = mep->mtu;
797
798 mreq->mtu = mtu;
799 mreq->request.actual = 0;
800 mreq->request.status = -EINPROGRESS;
801
802 dev_dbg(mtu->dev, "%s %s (ep0_state: %s), len#%d\n", __func__,
803 mep->name, decode_ep0_state(mtu), mreq->request.length);
804
805 switch (mtu->ep0_state) {
806 case MU3D_EP0_STATE_SETUP:
807 case MU3D_EP0_STATE_RX: /* control-OUT data */
808 case MU3D_EP0_STATE_TX: /* control-IN data */
809 break;
810 default:
811 dev_err(mtu->dev, "%s, error in ep0 state %s\n", __func__,
812 decode_ep0_state(mtu));
813 return -EINVAL;
814 }
815
816 if (mtu->delayed_status) {
817
818 mtu->delayed_status = false;
819 ep0_do_status_stage(mtu);
820 /* needn't giveback the request for handling delay STATUS */
821 return 0;
822 }
823
824 if (!list_empty(&mep->req_list))
825 return -EBUSY;
826
827 list_add_tail(&mreq->list, &mep->req_list);
828
829 /* sequence #1, IN ... start writing the data */
830 if (mtu->ep0_state == MU3D_EP0_STATE_TX)
831 ep0_tx_state(mtu);
832
833 return 0;
834}
835
836static int mtu3_ep0_queue(struct usb_ep *ep,
837 struct usb_request *req, gfp_t gfp)
838{
839 struct mtu3_ep *mep;
840 struct mtu3_request *mreq;
841 struct mtu3 *mtu;
842 unsigned long flags;
843 int ret = 0;
844
845 if (!ep || !req)
846 return -EINVAL;
847
848 mep = to_mtu3_ep(ep);
849 mtu = mep->mtu;
850 mreq = to_mtu3_request(req);
851
852 spin_lock_irqsave(&mtu->lock, flags);
853 ret = ep0_queue(mep, mreq);
854 spin_unlock_irqrestore(&mtu->lock, flags);
855 return ret;
856}
857
858static int mtu3_ep0_dequeue(struct usb_ep *ep, struct usb_request *req)
859{
860 /* we just won't support this */
861 return -EINVAL;
862}
863
864static int mtu3_ep0_halt(struct usb_ep *ep, int value)
865{
866 struct mtu3_ep *mep;
867 struct mtu3 *mtu;
868 unsigned long flags;
869 int ret = 0;
870
871 if (!ep || !value)
872 return -EINVAL;
873
874 mep = to_mtu3_ep(ep);
875 mtu = mep->mtu;
876
877 dev_dbg(mtu->dev, "%s\n", __func__);
878
879 spin_lock_irqsave(&mtu->lock, flags);
880
881 if (!list_empty(&mep->req_list)) {
882 ret = -EBUSY;
883 goto cleanup;
884 }
885
886 switch (mtu->ep0_state) {
887 /*
888 * stalls are usually issued after parsing SETUP packet, either
889 * directly in irq context from setup() or else later.
890 */
891 case MU3D_EP0_STATE_TX:
892 case MU3D_EP0_STATE_TX_END:
893 case MU3D_EP0_STATE_RX:
894 case MU3D_EP0_STATE_SETUP:
895 ep0_stall_set(mtu->ep0, true, 0);
896 break;
897 default:
898 dev_dbg(mtu->dev, "ep0 can't halt in state %s\n",
899 decode_ep0_state(mtu));
900 ret = -EINVAL;
901 }
902
903cleanup:
904 spin_unlock_irqrestore(&mtu->lock, flags);
905 return ret;
906}
907
908const struct usb_ep_ops mtu3_ep0_ops = {
909 .enable = mtu3_ep0_enable,
910 .disable = mtu3_ep0_disable,
911 .alloc_request = mtu3_alloc_request,
912 .free_request = mtu3_free_request,
913 .queue = mtu3_ep0_queue,
914 .dequeue = mtu3_ep0_dequeue,
915 .set_halt = mtu3_ep0_halt,
916};
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * mtu3_gadget_ep0.c - MediaTek USB3 DRD peripheral driver ep0 handling
4 *
5 * Copyright (c) 2016 MediaTek Inc.
6 *
7 * Author: Chunfeng.Yun <chunfeng.yun@mediatek.com>
8 */
9
10#include <linux/usb/composite.h>
11
12#include "mtu3.h"
13
14/* ep0 is always mtu3->in_eps[0] */
15#define next_ep0_request(mtu) next_request((mtu)->ep0)
16
17/* for high speed test mode; see USB 2.0 spec 7.1.20 */
18static const u8 mtu3_test_packet[53] = {
19 /* implicit SYNC then DATA0 to start */
20
21 /* JKJKJKJK x9 */
22 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
23 /* JJKKJJKK x8 */
24 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa,
25 /* JJJJKKKK x8 */
26 0xee, 0xee, 0xee, 0xee, 0xee, 0xee, 0xee, 0xee,
27 /* JJJJJJJKKKKKKK x8 */
28 0xfe, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
29 /* JJJJJJJK x8 */
30 0x7f, 0xbf, 0xdf, 0xef, 0xf7, 0xfb, 0xfd,
31 /* JKKKKKKK x10, JK */
32 0xfc, 0x7e, 0xbf, 0xdf, 0xef, 0xf7, 0xfb, 0xfd, 0x7e,
33 /* implicit CRC16 then EOP to end */
34};
35
36static char *decode_ep0_state(struct mtu3 *mtu)
37{
38 switch (mtu->ep0_state) {
39 case MU3D_EP0_STATE_SETUP:
40 return "SETUP";
41 case MU3D_EP0_STATE_TX:
42 return "IN";
43 case MU3D_EP0_STATE_RX:
44 return "OUT";
45 case MU3D_EP0_STATE_TX_END:
46 return "TX-END";
47 case MU3D_EP0_STATE_STALL:
48 return "STALL";
49 default:
50 return "??";
51 }
52}
53
54static void ep0_req_giveback(struct mtu3 *mtu, struct usb_request *req)
55{
56 mtu3_req_complete(mtu->ep0, req, 0);
57}
58
59static int
60forward_to_driver(struct mtu3 *mtu, const struct usb_ctrlrequest *setup)
61__releases(mtu->lock)
62__acquires(mtu->lock)
63{
64 int ret;
65
66 if (!mtu->gadget_driver)
67 return -EOPNOTSUPP;
68
69 spin_unlock(&mtu->lock);
70 ret = mtu->gadget_driver->setup(&mtu->g, setup);
71 spin_lock(&mtu->lock);
72
73 dev_dbg(mtu->dev, "%s ret %d\n", __func__, ret);
74 return ret;
75}
76
77static void ep0_write_fifo(struct mtu3_ep *mep, const u8 *src, u16 len)
78{
79 void __iomem *fifo = mep->mtu->mac_base + U3D_FIFO0;
80 u16 index = 0;
81
82 dev_dbg(mep->mtu->dev, "%s: ep%din, len=%d, buf=%p\n",
83 __func__, mep->epnum, len, src);
84
85 if (len >= 4) {
86 iowrite32_rep(fifo, src, len >> 2);
87 index = len & ~0x03;
88 }
89 if (len & 0x02) {
90 writew(*(u16 *)&src[index], fifo);
91 index += 2;
92 }
93 if (len & 0x01)
94 writeb(src[index], fifo);
95}
96
97static void ep0_read_fifo(struct mtu3_ep *mep, u8 *dst, u16 len)
98{
99 void __iomem *fifo = mep->mtu->mac_base + U3D_FIFO0;
100 u32 value;
101 u16 index = 0;
102
103 dev_dbg(mep->mtu->dev, "%s: ep%dout len=%d buf=%p\n",
104 __func__, mep->epnum, len, dst);
105
106 if (len >= 4) {
107 ioread32_rep(fifo, dst, len >> 2);
108 index = len & ~0x03;
109 }
110 if (len & 0x3) {
111 value = readl(fifo);
112 memcpy(&dst[index], &value, len & 0x3);
113 }
114
115}
116
117static void ep0_load_test_packet(struct mtu3 *mtu)
118{
119 /*
120 * because the length of test packet is less than max packet of HS ep0,
121 * write it into fifo directly.
122 */
123 ep0_write_fifo(mtu->ep0, mtu3_test_packet, sizeof(mtu3_test_packet));
124}
125
126/*
127 * A. send STALL for setup transfer without data stage:
128 * set SENDSTALL and SETUPPKTRDY at the same time;
129 * B. send STALL for other cases:
130 * set SENDSTALL only.
131 */
132static void ep0_stall_set(struct mtu3_ep *mep0, bool set, u32 pktrdy)
133{
134 struct mtu3 *mtu = mep0->mtu;
135 void __iomem *mbase = mtu->mac_base;
136 u32 csr;
137
138 /* EP0_SENTSTALL is W1C */
139 csr = mtu3_readl(mbase, U3D_EP0CSR) & EP0_W1C_BITS;
140 if (set)
141 csr |= EP0_SENDSTALL | pktrdy;
142 else
143 csr = (csr & ~EP0_SENDSTALL) | EP0_SENTSTALL;
144 mtu3_writel(mtu->mac_base, U3D_EP0CSR, csr);
145
146 mtu->delayed_status = false;
147 mtu->ep0_state = MU3D_EP0_STATE_SETUP;
148
149 dev_dbg(mtu->dev, "ep0: %s STALL, ep0_state: %s\n",
150 set ? "SEND" : "CLEAR", decode_ep0_state(mtu));
151}
152
153static int ep0_queue(struct mtu3_ep *mep0, struct mtu3_request *mreq);
154
155static void ep0_dummy_complete(struct usb_ep *ep, struct usb_request *req)
156{}
157
158static void ep0_set_sel_complete(struct usb_ep *ep, struct usb_request *req)
159{
160 struct mtu3_request *mreq;
161 struct mtu3 *mtu;
162 struct usb_set_sel_req sel;
163
164 memcpy(&sel, req->buf, sizeof(sel));
165
166 mreq = to_mtu3_request(req);
167 mtu = mreq->mtu;
168 dev_dbg(mtu->dev, "u1sel:%d, u1pel:%d, u2sel:%d, u2pel:%d\n",
169 sel.u1_sel, sel.u1_pel, sel.u2_sel, sel.u2_pel);
170}
171
172/* queue data stage to handle 6 byte SET_SEL request */
173static int ep0_set_sel(struct mtu3 *mtu, struct usb_ctrlrequest *setup)
174{
175 int ret;
176 u16 length = le16_to_cpu(setup->wLength);
177
178 if (unlikely(length != 6)) {
179 dev_err(mtu->dev, "%s wrong wLength:%d\n",
180 __func__, length);
181 return -EINVAL;
182 }
183
184 mtu->ep0_req.mep = mtu->ep0;
185 mtu->ep0_req.request.length = 6;
186 mtu->ep0_req.request.buf = mtu->setup_buf;
187 mtu->ep0_req.request.complete = ep0_set_sel_complete;
188 ret = ep0_queue(mtu->ep0, &mtu->ep0_req);
189
190 return ret < 0 ? ret : 1;
191}
192
193static int
194ep0_get_status(struct mtu3 *mtu, const struct usb_ctrlrequest *setup)
195{
196 struct mtu3_ep *mep = NULL;
197 int handled = 1;
198 u8 result[2] = {0, 0};
199 u8 epnum = 0;
200 int is_in;
201
202 switch (setup->bRequestType & USB_RECIP_MASK) {
203 case USB_RECIP_DEVICE:
204 result[0] = mtu->is_self_powered << USB_DEVICE_SELF_POWERED;
205 result[0] |= mtu->may_wakeup << USB_DEVICE_REMOTE_WAKEUP;
206
207 if (mtu->g.speed >= USB_SPEED_SUPER) {
208 result[0] |= mtu->u1_enable << USB_DEV_STAT_U1_ENABLED;
209 result[0] |= mtu->u2_enable << USB_DEV_STAT_U2_ENABLED;
210 }
211
212 dev_dbg(mtu->dev, "%s result=%x, U1=%x, U2=%x\n", __func__,
213 result[0], mtu->u1_enable, mtu->u2_enable);
214
215 break;
216 case USB_RECIP_INTERFACE:
217 break;
218 case USB_RECIP_ENDPOINT:
219 epnum = (u8) le16_to_cpu(setup->wIndex);
220 is_in = epnum & USB_DIR_IN;
221 epnum &= USB_ENDPOINT_NUMBER_MASK;
222
223 if (epnum >= mtu->num_eps) {
224 handled = -EINVAL;
225 break;
226 }
227 if (!epnum)
228 break;
229
230 mep = (is_in ? mtu->in_eps : mtu->out_eps) + epnum;
231 if (!mep->desc) {
232 handled = -EINVAL;
233 break;
234 }
235 if (mep->flags & MTU3_EP_STALL)
236 result[0] |= 1 << USB_ENDPOINT_HALT;
237
238 break;
239 default:
240 /* class, vendor, etc ... delegate */
241 handled = 0;
242 break;
243 }
244
245 if (handled > 0) {
246 int ret;
247
248 /* prepare a data stage for GET_STATUS */
249 dev_dbg(mtu->dev, "get_status=%x\n", *(u16 *)result);
250 memcpy(mtu->setup_buf, result, sizeof(result));
251 mtu->ep0_req.mep = mtu->ep0;
252 mtu->ep0_req.request.length = 2;
253 mtu->ep0_req.request.buf = &mtu->setup_buf;
254 mtu->ep0_req.request.complete = ep0_dummy_complete;
255 ret = ep0_queue(mtu->ep0, &mtu->ep0_req);
256 if (ret < 0)
257 handled = ret;
258 }
259 return handled;
260}
261
262static int handle_test_mode(struct mtu3 *mtu, struct usb_ctrlrequest *setup)
263{
264 void __iomem *mbase = mtu->mac_base;
265 int handled = 1;
266
267 switch (le16_to_cpu(setup->wIndex) >> 8) {
268 case TEST_J:
269 dev_dbg(mtu->dev, "TEST_J\n");
270 mtu->test_mode_nr = TEST_J_MODE;
271 break;
272 case TEST_K:
273 dev_dbg(mtu->dev, "TEST_K\n");
274 mtu->test_mode_nr = TEST_K_MODE;
275 break;
276 case TEST_SE0_NAK:
277 dev_dbg(mtu->dev, "TEST_SE0_NAK\n");
278 mtu->test_mode_nr = TEST_SE0_NAK_MODE;
279 break;
280 case TEST_PACKET:
281 dev_dbg(mtu->dev, "TEST_PACKET\n");
282 mtu->test_mode_nr = TEST_PACKET_MODE;
283 break;
284 default:
285 handled = -EINVAL;
286 goto out;
287 }
288
289 mtu->test_mode = true;
290
291 /* no TX completion interrupt, and need restart platform after test */
292 if (mtu->test_mode_nr == TEST_PACKET_MODE)
293 ep0_load_test_packet(mtu);
294
295 mtu3_writel(mbase, U3D_USB2_TEST_MODE, mtu->test_mode_nr);
296
297 mtu->ep0_state = MU3D_EP0_STATE_SETUP;
298
299out:
300 return handled;
301}
302
303static int ep0_handle_feature_dev(struct mtu3 *mtu,
304 struct usb_ctrlrequest *setup, bool set)
305{
306 void __iomem *mbase = mtu->mac_base;
307 int handled = -EINVAL;
308 u32 lpc;
309
310 switch (le16_to_cpu(setup->wValue)) {
311 case USB_DEVICE_REMOTE_WAKEUP:
312 mtu->may_wakeup = !!set;
313 handled = 1;
314 break;
315 case USB_DEVICE_TEST_MODE:
316 if (!set || (mtu->g.speed != USB_SPEED_HIGH) ||
317 (le16_to_cpu(setup->wIndex) & 0xff))
318 break;
319
320 handled = handle_test_mode(mtu, setup);
321 break;
322 case USB_DEVICE_U1_ENABLE:
323 if (mtu->g.speed < USB_SPEED_SUPER ||
324 mtu->g.state != USB_STATE_CONFIGURED)
325 break;
326
327 lpc = mtu3_readl(mbase, U3D_LINK_POWER_CONTROL);
328 if (set)
329 lpc |= SW_U1_ACCEPT_ENABLE;
330 else
331 lpc &= ~SW_U1_ACCEPT_ENABLE;
332 mtu3_writel(mbase, U3D_LINK_POWER_CONTROL, lpc);
333
334 mtu->u1_enable = !!set;
335 handled = 1;
336 break;
337 case USB_DEVICE_U2_ENABLE:
338 if (mtu->g.speed < USB_SPEED_SUPER ||
339 mtu->g.state != USB_STATE_CONFIGURED)
340 break;
341
342 lpc = mtu3_readl(mbase, U3D_LINK_POWER_CONTROL);
343 if (set)
344 lpc |= SW_U2_ACCEPT_ENABLE;
345 else
346 lpc &= ~SW_U2_ACCEPT_ENABLE;
347 mtu3_writel(mbase, U3D_LINK_POWER_CONTROL, lpc);
348
349 mtu->u2_enable = !!set;
350 handled = 1;
351 break;
352 default:
353 handled = -EINVAL;
354 break;
355 }
356 return handled;
357}
358
359static int ep0_handle_feature(struct mtu3 *mtu,
360 struct usb_ctrlrequest *setup, bool set)
361{
362 struct mtu3_ep *mep;
363 int handled = -EINVAL;
364 int is_in;
365 u16 value;
366 u16 index;
367 u8 epnum;
368
369 value = le16_to_cpu(setup->wValue);
370 index = le16_to_cpu(setup->wIndex);
371
372 switch (setup->bRequestType & USB_RECIP_MASK) {
373 case USB_RECIP_DEVICE:
374 handled = ep0_handle_feature_dev(mtu, setup, set);
375 break;
376 case USB_RECIP_INTERFACE:
377 /* superspeed only */
378 if (value == USB_INTRF_FUNC_SUSPEND &&
379 mtu->g.speed >= USB_SPEED_SUPER) {
380 /*
381 * forward the request because function drivers
382 * should handle it
383 */
384 handled = 0;
385 }
386 break;
387 case USB_RECIP_ENDPOINT:
388 epnum = index & USB_ENDPOINT_NUMBER_MASK;
389 if (epnum == 0 || epnum >= mtu->num_eps ||
390 value != USB_ENDPOINT_HALT)
391 break;
392
393 is_in = index & USB_DIR_IN;
394 mep = (is_in ? mtu->in_eps : mtu->out_eps) + epnum;
395 if (!mep->desc)
396 break;
397
398 handled = 1;
399 /* ignore request if endpoint is wedged */
400 if (mep->wedged)
401 break;
402
403 mtu3_ep_stall_set(mep, set);
404 break;
405 default:
406 /* class, vendor, etc ... delegate */
407 handled = 0;
408 break;
409 }
410 return handled;
411}
412
413/*
414 * handle all control requests can be handled
415 * returns:
416 * negative errno - error happened
417 * zero - need delegate SETUP to gadget driver
418 * positive - already handled
419 */
420static int handle_standard_request(struct mtu3 *mtu,
421 struct usb_ctrlrequest *setup)
422{
423 void __iomem *mbase = mtu->mac_base;
424 enum usb_device_state state = mtu->g.state;
425 int handled = -EINVAL;
426 u32 dev_conf;
427 u16 value;
428
429 value = le16_to_cpu(setup->wValue);
430
431 /* the gadget driver handles everything except what we must handle */
432 switch (setup->bRequest) {
433 case USB_REQ_SET_ADDRESS:
434 /* change it after the status stage */
435 mtu->address = (u8) (value & 0x7f);
436 dev_dbg(mtu->dev, "set address to 0x%x\n", mtu->address);
437
438 dev_conf = mtu3_readl(mbase, U3D_DEVICE_CONF);
439 dev_conf &= ~DEV_ADDR_MSK;
440 dev_conf |= DEV_ADDR(mtu->address);
441 mtu3_writel(mbase, U3D_DEVICE_CONF, dev_conf);
442
443 if (mtu->address)
444 usb_gadget_set_state(&mtu->g, USB_STATE_ADDRESS);
445 else
446 usb_gadget_set_state(&mtu->g, USB_STATE_DEFAULT);
447
448 handled = 1;
449 break;
450 case USB_REQ_SET_CONFIGURATION:
451 if (state == USB_STATE_ADDRESS) {
452 usb_gadget_set_state(&mtu->g,
453 USB_STATE_CONFIGURED);
454 } else if (state == USB_STATE_CONFIGURED) {
455 /*
456 * USB2 spec sec 9.4.7, if wValue is 0 then dev
457 * is moved to addressed state
458 */
459 if (!value)
460 usb_gadget_set_state(&mtu->g,
461 USB_STATE_ADDRESS);
462 }
463 handled = 0;
464 break;
465 case USB_REQ_CLEAR_FEATURE:
466 handled = ep0_handle_feature(mtu, setup, 0);
467 break;
468 case USB_REQ_SET_FEATURE:
469 handled = ep0_handle_feature(mtu, setup, 1);
470 break;
471 case USB_REQ_GET_STATUS:
472 handled = ep0_get_status(mtu, setup);
473 break;
474 case USB_REQ_SET_SEL:
475 handled = ep0_set_sel(mtu, setup);
476 break;
477 case USB_REQ_SET_ISOCH_DELAY:
478 handled = 1;
479 break;
480 default:
481 /* delegate SET_CONFIGURATION, etc */
482 handled = 0;
483 }
484
485 return handled;
486}
487
488/* receive an data packet (OUT) */
489static void ep0_rx_state(struct mtu3 *mtu)
490{
491 struct mtu3_request *mreq;
492 struct usb_request *req;
493 void __iomem *mbase = mtu->mac_base;
494 u32 maxp;
495 u32 csr;
496 u16 count = 0;
497
498 dev_dbg(mtu->dev, "%s\n", __func__);
499
500 csr = mtu3_readl(mbase, U3D_EP0CSR) & EP0_W1C_BITS;
501 mreq = next_ep0_request(mtu);
502 req = &mreq->request;
503
504 /* read packet and ack; or stall because of gadget driver bug */
505 if (req) {
506 void *buf = req->buf + req->actual;
507 unsigned int len = req->length - req->actual;
508
509 /* read the buffer */
510 count = mtu3_readl(mbase, U3D_RXCOUNT0);
511 if (count > len) {
512 req->status = -EOVERFLOW;
513 count = len;
514 }
515 ep0_read_fifo(mtu->ep0, buf, count);
516 req->actual += count;
517 csr |= EP0_RXPKTRDY;
518
519 maxp = mtu->g.ep0->maxpacket;
520 if (count < maxp || req->actual == req->length) {
521 mtu->ep0_state = MU3D_EP0_STATE_SETUP;
522 dev_dbg(mtu->dev, "ep0 state: %s\n",
523 decode_ep0_state(mtu));
524
525 csr |= EP0_DATAEND;
526 } else {
527 req = NULL;
528 }
529 } else {
530 csr |= EP0_RXPKTRDY | EP0_SENDSTALL;
531 dev_dbg(mtu->dev, "%s: SENDSTALL\n", __func__);
532 }
533
534 mtu3_writel(mbase, U3D_EP0CSR, csr);
535
536 /* give back the request if have received all data */
537 if (req)
538 ep0_req_giveback(mtu, req);
539
540}
541
542/* transmitting to the host (IN) */
543static void ep0_tx_state(struct mtu3 *mtu)
544{
545 struct mtu3_request *mreq = next_ep0_request(mtu);
546 struct usb_request *req;
547 u32 csr;
548 u8 *src;
549 u8 count;
550 u32 maxp;
551
552 dev_dbg(mtu->dev, "%s\n", __func__);
553
554 if (!mreq)
555 return;
556
557 maxp = mtu->g.ep0->maxpacket;
558 req = &mreq->request;
559
560 /* load the data */
561 src = (u8 *)req->buf + req->actual;
562 count = min(maxp, req->length - req->actual);
563 if (count)
564 ep0_write_fifo(mtu->ep0, src, count);
565
566 dev_dbg(mtu->dev, "%s act=%d, len=%d, cnt=%d, maxp=%d zero=%d\n",
567 __func__, req->actual, req->length, count, maxp, req->zero);
568
569 req->actual += count;
570
571 if ((count < maxp)
572 || ((req->actual == req->length) && !req->zero))
573 mtu->ep0_state = MU3D_EP0_STATE_TX_END;
574
575 /* send it out, triggering a "txpktrdy cleared" irq */
576 csr = mtu3_readl(mtu->mac_base, U3D_EP0CSR) & EP0_W1C_BITS;
577 mtu3_writel(mtu->mac_base, U3D_EP0CSR, csr | EP0_TXPKTRDY);
578
579 dev_dbg(mtu->dev, "%s ep0csr=0x%x\n", __func__,
580 mtu3_readl(mtu->mac_base, U3D_EP0CSR));
581}
582
583static void ep0_read_setup(struct mtu3 *mtu, struct usb_ctrlrequest *setup)
584{
585 struct mtu3_request *mreq;
586 u32 count;
587 u32 csr;
588
589 csr = mtu3_readl(mtu->mac_base, U3D_EP0CSR) & EP0_W1C_BITS;
590 count = mtu3_readl(mtu->mac_base, U3D_RXCOUNT0);
591
592 ep0_read_fifo(mtu->ep0, (u8 *)setup, count);
593
594 dev_dbg(mtu->dev, "SETUP req%02x.%02x v%04x i%04x l%04x\n",
595 setup->bRequestType, setup->bRequest,
596 le16_to_cpu(setup->wValue), le16_to_cpu(setup->wIndex),
597 le16_to_cpu(setup->wLength));
598
599 /* clean up any leftover transfers */
600 mreq = next_ep0_request(mtu);
601 if (mreq)
602 ep0_req_giveback(mtu, &mreq->request);
603
604 if (le16_to_cpu(setup->wLength) == 0) {
605 ; /* no data stage, nothing to do */
606 } else if (setup->bRequestType & USB_DIR_IN) {
607 mtu3_writel(mtu->mac_base, U3D_EP0CSR,
608 csr | EP0_SETUPPKTRDY | EP0_DPHTX);
609 mtu->ep0_state = MU3D_EP0_STATE_TX;
610 } else {
611 mtu3_writel(mtu->mac_base, U3D_EP0CSR,
612 (csr | EP0_SETUPPKTRDY) & (~EP0_DPHTX));
613 mtu->ep0_state = MU3D_EP0_STATE_RX;
614 }
615}
616
617static int ep0_handle_setup(struct mtu3 *mtu)
618__releases(mtu->lock)
619__acquires(mtu->lock)
620{
621 struct usb_ctrlrequest setup;
622 struct mtu3_request *mreq;
623 void __iomem *mbase = mtu->mac_base;
624 int handled = 0;
625
626 ep0_read_setup(mtu, &setup);
627
628 if ((setup.bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
629 handled = handle_standard_request(mtu, &setup);
630
631 dev_dbg(mtu->dev, "handled %d, ep0_state: %s\n",
632 handled, decode_ep0_state(mtu));
633
634 if (handled < 0)
635 goto stall;
636 else if (handled > 0)
637 goto finish;
638
639 handled = forward_to_driver(mtu, &setup);
640 if (handled < 0) {
641stall:
642 dev_dbg(mtu->dev, "%s stall (%d)\n", __func__, handled);
643
644 ep0_stall_set(mtu->ep0, true,
645 le16_to_cpu(setup.wLength) ? 0 : EP0_SETUPPKTRDY);
646
647 return 0;
648 }
649
650finish:
651 if (mtu->test_mode) {
652 ; /* nothing to do */
653 } else if (handled == USB_GADGET_DELAYED_STATUS) {
654 /* handle the delay STATUS phase till receive ep_queue on ep0 */
655 mtu->delayed_status = true;
656 } else if (le16_to_cpu(setup.wLength) == 0) { /* no data stage */
657
658 mtu3_writel(mbase, U3D_EP0CSR,
659 (mtu3_readl(mbase, U3D_EP0CSR) & EP0_W1C_BITS)
660 | EP0_SETUPPKTRDY | EP0_DATAEND);
661
662 /* complete zlp request directly */
663 mreq = next_ep0_request(mtu);
664 if (mreq && !mreq->request.length)
665 ep0_req_giveback(mtu, &mreq->request);
666 }
667
668 return 0;
669}
670
671irqreturn_t mtu3_ep0_isr(struct mtu3 *mtu)
672{
673 void __iomem *mbase = mtu->mac_base;
674 struct mtu3_request *mreq;
675 u32 int_status;
676 irqreturn_t ret = IRQ_NONE;
677 u32 csr;
678 u32 len;
679
680 int_status = mtu3_readl(mbase, U3D_EPISR);
681 int_status &= mtu3_readl(mbase, U3D_EPIER);
682 mtu3_writel(mbase, U3D_EPISR, int_status); /* W1C */
683
684 /* only handle ep0's */
685 if (!(int_status & EP0ISR))
686 return IRQ_NONE;
687
688 csr = mtu3_readl(mbase, U3D_EP0CSR);
689
690 dev_dbg(mtu->dev, "%s csr=0x%x\n", __func__, csr);
691
692 /* we sent a stall.. need to clear it now.. */
693 if (csr & EP0_SENTSTALL) {
694 ep0_stall_set(mtu->ep0, false, 0);
695 csr = mtu3_readl(mbase, U3D_EP0CSR);
696 ret = IRQ_HANDLED;
697 }
698 dev_dbg(mtu->dev, "ep0_state: %s\n", decode_ep0_state(mtu));
699
700 switch (mtu->ep0_state) {
701 case MU3D_EP0_STATE_TX:
702 /* irq on clearing txpktrdy */
703 if ((csr & EP0_FIFOFULL) == 0) {
704 ep0_tx_state(mtu);
705 ret = IRQ_HANDLED;
706 }
707 break;
708 case MU3D_EP0_STATE_RX:
709 /* irq on set rxpktrdy */
710 if (csr & EP0_RXPKTRDY) {
711 ep0_rx_state(mtu);
712 ret = IRQ_HANDLED;
713 }
714 break;
715 case MU3D_EP0_STATE_TX_END:
716 mtu3_writel(mbase, U3D_EP0CSR,
717 (csr & EP0_W1C_BITS) | EP0_DATAEND);
718
719 mreq = next_ep0_request(mtu);
720 if (mreq)
721 ep0_req_giveback(mtu, &mreq->request);
722
723 mtu->ep0_state = MU3D_EP0_STATE_SETUP;
724 ret = IRQ_HANDLED;
725 dev_dbg(mtu->dev, "ep0_state: %s\n", decode_ep0_state(mtu));
726 break;
727 case MU3D_EP0_STATE_SETUP:
728 if (!(csr & EP0_SETUPPKTRDY))
729 break;
730
731 len = mtu3_readl(mbase, U3D_RXCOUNT0);
732 if (len != 8) {
733 dev_err(mtu->dev, "SETUP packet len %d != 8 ?\n", len);
734 break;
735 }
736
737 ep0_handle_setup(mtu);
738 ret = IRQ_HANDLED;
739 break;
740 default:
741 /* can't happen */
742 ep0_stall_set(mtu->ep0, true, 0);
743 WARN_ON(1);
744 break;
745 }
746
747 return ret;
748}
749
750
751static int mtu3_ep0_enable(struct usb_ep *ep,
752 const struct usb_endpoint_descriptor *desc)
753{
754 /* always enabled */
755 return -EINVAL;
756}
757
758static int mtu3_ep0_disable(struct usb_ep *ep)
759{
760 /* always enabled */
761 return -EINVAL;
762}
763
764static int ep0_queue(struct mtu3_ep *mep, struct mtu3_request *mreq)
765{
766 struct mtu3 *mtu = mep->mtu;
767
768 mreq->mtu = mtu;
769 mreq->request.actual = 0;
770 mreq->request.status = -EINPROGRESS;
771
772 dev_dbg(mtu->dev, "%s %s (ep0_state: %s), len#%d\n", __func__,
773 mep->name, decode_ep0_state(mtu), mreq->request.length);
774
775 switch (mtu->ep0_state) {
776 case MU3D_EP0_STATE_SETUP:
777 case MU3D_EP0_STATE_RX: /* control-OUT data */
778 case MU3D_EP0_STATE_TX: /* control-IN data */
779 break;
780 default:
781 dev_err(mtu->dev, "%s, error in ep0 state %s\n", __func__,
782 decode_ep0_state(mtu));
783 return -EINVAL;
784 }
785
786 if (mtu->delayed_status) {
787 u32 csr;
788
789 mtu->delayed_status = false;
790 csr = mtu3_readl(mtu->mac_base, U3D_EP0CSR) & EP0_W1C_BITS;
791 csr |= EP0_SETUPPKTRDY | EP0_DATAEND;
792 mtu3_writel(mtu->mac_base, U3D_EP0CSR, csr);
793 /* needn't giveback the request for handling delay STATUS */
794 return 0;
795 }
796
797 if (!list_empty(&mep->req_list))
798 return -EBUSY;
799
800 list_add_tail(&mreq->list, &mep->req_list);
801
802 /* sequence #1, IN ... start writing the data */
803 if (mtu->ep0_state == MU3D_EP0_STATE_TX)
804 ep0_tx_state(mtu);
805
806 return 0;
807}
808
809static int mtu3_ep0_queue(struct usb_ep *ep,
810 struct usb_request *req, gfp_t gfp)
811{
812 struct mtu3_ep *mep;
813 struct mtu3_request *mreq;
814 struct mtu3 *mtu;
815 unsigned long flags;
816 int ret = 0;
817
818 if (!ep || !req)
819 return -EINVAL;
820
821 mep = to_mtu3_ep(ep);
822 mtu = mep->mtu;
823 mreq = to_mtu3_request(req);
824
825 spin_lock_irqsave(&mtu->lock, flags);
826 ret = ep0_queue(mep, mreq);
827 spin_unlock_irqrestore(&mtu->lock, flags);
828 return ret;
829}
830
831static int mtu3_ep0_dequeue(struct usb_ep *ep, struct usb_request *req)
832{
833 /* we just won't support this */
834 return -EINVAL;
835}
836
837static int mtu3_ep0_halt(struct usb_ep *ep, int value)
838{
839 struct mtu3_ep *mep;
840 struct mtu3 *mtu;
841 unsigned long flags;
842 int ret = 0;
843
844 if (!ep || !value)
845 return -EINVAL;
846
847 mep = to_mtu3_ep(ep);
848 mtu = mep->mtu;
849
850 dev_dbg(mtu->dev, "%s\n", __func__);
851
852 spin_lock_irqsave(&mtu->lock, flags);
853
854 if (!list_empty(&mep->req_list)) {
855 ret = -EBUSY;
856 goto cleanup;
857 }
858
859 switch (mtu->ep0_state) {
860 /*
861 * stalls are usually issued after parsing SETUP packet, either
862 * directly in irq context from setup() or else later.
863 */
864 case MU3D_EP0_STATE_TX:
865 case MU3D_EP0_STATE_TX_END:
866 case MU3D_EP0_STATE_RX:
867 case MU3D_EP0_STATE_SETUP:
868 ep0_stall_set(mtu->ep0, true, 0);
869 break;
870 default:
871 dev_dbg(mtu->dev, "ep0 can't halt in state %s\n",
872 decode_ep0_state(mtu));
873 ret = -EINVAL;
874 }
875
876cleanup:
877 spin_unlock_irqrestore(&mtu->lock, flags);
878 return ret;
879}
880
881const struct usb_ep_ops mtu3_ep0_ops = {
882 .enable = mtu3_ep0_enable,
883 .disable = mtu3_ep0_disable,
884 .alloc_request = mtu3_alloc_request,
885 .free_request = mtu3_free_request,
886 .queue = mtu3_ep0_queue,
887 .dequeue = mtu3_ep0_dequeue,
888 .set_halt = mtu3_ep0_halt,
889};