Loading...
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
4 *
5 * Copyright (C) 2004 Infineon IFAP DC COM CPE
6 * Copyright (C) 2007 Felix Fietkau <nbd@openwrt.org>
7 * Copyright (C) 2007 John Crispin <john@phrozen.org>
8 * Copyright (C) 2010 Thomas Langer, <thomas.langer@lantiq.com>
9 */
10
11#include <linux/bitfield.h>
12#include <linux/clk.h>
13#include <linux/console.h>
14#include <linux/device.h>
15#include <linux/init.h>
16#include <linux/io.h>
17#include <linux/ioport.h>
18#include <linux/lantiq.h>
19#include <linux/module.h>
20#include <linux/of.h>
21#include <linux/platform_device.h>
22#include <linux/serial.h>
23#include <linux/serial_core.h>
24#include <linux/slab.h>
25#include <linux/sysrq.h>
26#include <linux/tty.h>
27#include <linux/tty_flip.h>
28
29#define PORT_LTQ_ASC 111
30#define MAXPORTS 2
31#define UART_DUMMY_UER_RX 1
32#define DRVNAME "lantiq,asc"
33#ifdef __BIG_ENDIAN
34#define LTQ_ASC_TBUF (0x0020 + 3)
35#define LTQ_ASC_RBUF (0x0024 + 3)
36#else
37#define LTQ_ASC_TBUF 0x0020
38#define LTQ_ASC_RBUF 0x0024
39#endif
40#define LTQ_ASC_FSTAT 0x0048
41#define LTQ_ASC_WHBSTATE 0x0018
42#define LTQ_ASC_STATE 0x0014
43#define LTQ_ASC_IRNCR 0x00F8
44#define LTQ_ASC_CLC 0x0000
45#define LTQ_ASC_ID 0x0008
46#define LTQ_ASC_PISEL 0x0004
47#define LTQ_ASC_TXFCON 0x0044
48#define LTQ_ASC_RXFCON 0x0040
49#define LTQ_ASC_CON 0x0010
50#define LTQ_ASC_BG 0x0050
51#define LTQ_ASC_IRNREN 0x00F4
52
53#define ASC_IRNREN_TX 0x1
54#define ASC_IRNREN_RX 0x2
55#define ASC_IRNREN_ERR 0x4
56#define ASC_IRNREN_TX_BUF 0x8
57#define ASC_IRNCR_TIR 0x1
58#define ASC_IRNCR_RIR 0x2
59#define ASC_IRNCR_EIR 0x4
60#define ASC_IRNCR_MASK GENMASK(2, 0)
61
62#define ASCOPT_CSIZE 0x3
63#define TXFIFO_FL 1
64#define RXFIFO_FL 1
65#define ASCCLC_DISS 0x2
66#define ASCCLC_RMCMASK 0x0000FF00
67#define ASCCLC_RMCOFFSET 8
68#define ASCCON_M_8ASYNC 0x0
69#define ASCCON_M_7ASYNC 0x2
70#define ASCCON_ODD 0x00000020
71#define ASCCON_STP 0x00000080
72#define ASCCON_BRS 0x00000100
73#define ASCCON_FDE 0x00000200
74#define ASCCON_R 0x00008000
75#define ASCCON_FEN 0x00020000
76#define ASCCON_ROEN 0x00080000
77#define ASCCON_TOEN 0x00100000
78#define ASCSTATE_PE 0x00010000
79#define ASCSTATE_FE 0x00020000
80#define ASCSTATE_ROE 0x00080000
81#define ASCSTATE_ANY (ASCSTATE_ROE|ASCSTATE_PE|ASCSTATE_FE)
82#define ASCWHBSTATE_CLRREN 0x00000001
83#define ASCWHBSTATE_SETREN 0x00000002
84#define ASCWHBSTATE_CLRPE 0x00000004
85#define ASCWHBSTATE_CLRFE 0x00000008
86#define ASCWHBSTATE_CLRROE 0x00000020
87#define ASCTXFCON_TXFEN 0x0001
88#define ASCTXFCON_TXFFLU 0x0002
89#define ASCTXFCON_TXFITLMASK 0x3F00
90#define ASCTXFCON_TXFITLOFF 8
91#define ASCRXFCON_RXFEN 0x0001
92#define ASCRXFCON_RXFFLU 0x0002
93#define ASCRXFCON_RXFITLMASK 0x3F00
94#define ASCRXFCON_RXFITLOFF 8
95#define ASCFSTAT_RXFFLMASK 0x003F
96#define ASCFSTAT_TXFFLMASK 0x3F00
97#define ASCFSTAT_TXFREEMASK 0x3F000000
98
99static struct ltq_uart_port *lqasc_port[MAXPORTS];
100static struct uart_driver lqasc_reg;
101
102struct ltq_soc_data {
103 int (*fetch_irq)(struct device *dev, struct ltq_uart_port *ltq_port);
104 int (*request_irq)(struct uart_port *port);
105 void (*free_irq)(struct uart_port *port);
106};
107
108struct ltq_uart_port {
109 struct uart_port port;
110 /* clock used to derive divider */
111 struct clk *freqclk;
112 /* clock gating of the ASC core */
113 struct clk *clk;
114 unsigned int tx_irq;
115 unsigned int rx_irq;
116 unsigned int err_irq;
117 unsigned int common_irq;
118 spinlock_t lock; /* exclusive access for multi core */
119
120 const struct ltq_soc_data *soc;
121};
122
123static inline void asc_update_bits(u32 clear, u32 set, void __iomem *reg)
124{
125 u32 tmp = __raw_readl(reg);
126
127 __raw_writel((tmp & ~clear) | set, reg);
128}
129
130static inline struct
131ltq_uart_port *to_ltq_uart_port(struct uart_port *port)
132{
133 return container_of(port, struct ltq_uart_port, port);
134}
135
136static void
137lqasc_stop_tx(struct uart_port *port)
138{
139 return;
140}
141
142static bool lqasc_tx_ready(struct uart_port *port)
143{
144 u32 fstat = __raw_readl(port->membase + LTQ_ASC_FSTAT);
145
146 return FIELD_GET(ASCFSTAT_TXFREEMASK, fstat);
147}
148
149static void
150lqasc_start_tx(struct uart_port *port)
151{
152 unsigned long flags;
153 struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
154 u8 ch;
155
156 spin_lock_irqsave(<q_port->lock, flags);
157 uart_port_tx(port, ch,
158 lqasc_tx_ready(port),
159 writeb(ch, port->membase + LTQ_ASC_TBUF));
160 spin_unlock_irqrestore(<q_port->lock, flags);
161 return;
162}
163
164static void
165lqasc_stop_rx(struct uart_port *port)
166{
167 __raw_writel(ASCWHBSTATE_CLRREN, port->membase + LTQ_ASC_WHBSTATE);
168}
169
170static int
171lqasc_rx_chars(struct uart_port *port)
172{
173 struct tty_port *tport = &port->state->port;
174 unsigned int ch = 0, rsr = 0, fifocnt;
175
176 fifocnt = __raw_readl(port->membase + LTQ_ASC_FSTAT) &
177 ASCFSTAT_RXFFLMASK;
178 while (fifocnt--) {
179 u8 flag = TTY_NORMAL;
180 ch = readb(port->membase + LTQ_ASC_RBUF);
181 rsr = (__raw_readl(port->membase + LTQ_ASC_STATE)
182 & ASCSTATE_ANY) | UART_DUMMY_UER_RX;
183 tty_flip_buffer_push(tport);
184 port->icount.rx++;
185
186 /*
187 * Note that the error handling code is
188 * out of the main execution path
189 */
190 if (rsr & ASCSTATE_ANY) {
191 if (rsr & ASCSTATE_PE) {
192 port->icount.parity++;
193 asc_update_bits(0, ASCWHBSTATE_CLRPE,
194 port->membase + LTQ_ASC_WHBSTATE);
195 } else if (rsr & ASCSTATE_FE) {
196 port->icount.frame++;
197 asc_update_bits(0, ASCWHBSTATE_CLRFE,
198 port->membase + LTQ_ASC_WHBSTATE);
199 }
200 if (rsr & ASCSTATE_ROE) {
201 port->icount.overrun++;
202 asc_update_bits(0, ASCWHBSTATE_CLRROE,
203 port->membase + LTQ_ASC_WHBSTATE);
204 }
205
206 rsr &= port->read_status_mask;
207
208 if (rsr & ASCSTATE_PE)
209 flag = TTY_PARITY;
210 else if (rsr & ASCSTATE_FE)
211 flag = TTY_FRAME;
212 }
213
214 if ((rsr & port->ignore_status_mask) == 0)
215 tty_insert_flip_char(tport, ch, flag);
216
217 if (rsr & ASCSTATE_ROE)
218 /*
219 * Overrun is special, since it's reported
220 * immediately, and doesn't affect the current
221 * character
222 */
223 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
224 }
225
226 if (ch != 0)
227 tty_flip_buffer_push(tport);
228
229 return 0;
230}
231
232static irqreturn_t
233lqasc_tx_int(int irq, void *_port)
234{
235 unsigned long flags;
236 struct uart_port *port = (struct uart_port *)_port;
237 struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
238
239 spin_lock_irqsave(<q_port->lock, flags);
240 __raw_writel(ASC_IRNCR_TIR, port->membase + LTQ_ASC_IRNCR);
241 spin_unlock_irqrestore(<q_port->lock, flags);
242 lqasc_start_tx(port);
243 return IRQ_HANDLED;
244}
245
246static irqreturn_t
247lqasc_err_int(int irq, void *_port)
248{
249 unsigned long flags;
250 struct uart_port *port = (struct uart_port *)_port;
251 struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
252
253 spin_lock_irqsave(<q_port->lock, flags);
254 __raw_writel(ASC_IRNCR_EIR, port->membase + LTQ_ASC_IRNCR);
255 /* clear any pending interrupts */
256 asc_update_bits(0, ASCWHBSTATE_CLRPE | ASCWHBSTATE_CLRFE |
257 ASCWHBSTATE_CLRROE, port->membase + LTQ_ASC_WHBSTATE);
258 spin_unlock_irqrestore(<q_port->lock, flags);
259 return IRQ_HANDLED;
260}
261
262static irqreturn_t
263lqasc_rx_int(int irq, void *_port)
264{
265 unsigned long flags;
266 struct uart_port *port = (struct uart_port *)_port;
267 struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
268
269 spin_lock_irqsave(<q_port->lock, flags);
270 __raw_writel(ASC_IRNCR_RIR, port->membase + LTQ_ASC_IRNCR);
271 lqasc_rx_chars(port);
272 spin_unlock_irqrestore(<q_port->lock, flags);
273 return IRQ_HANDLED;
274}
275
276static irqreturn_t lqasc_irq(int irq, void *p)
277{
278 unsigned long flags;
279 u32 stat;
280 struct uart_port *port = p;
281 struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
282
283 spin_lock_irqsave(<q_port->lock, flags);
284 stat = readl(port->membase + LTQ_ASC_IRNCR);
285 spin_unlock_irqrestore(<q_port->lock, flags);
286 if (!(stat & ASC_IRNCR_MASK))
287 return IRQ_NONE;
288
289 if (stat & ASC_IRNCR_TIR)
290 lqasc_tx_int(irq, p);
291
292 if (stat & ASC_IRNCR_RIR)
293 lqasc_rx_int(irq, p);
294
295 if (stat & ASC_IRNCR_EIR)
296 lqasc_err_int(irq, p);
297
298 return IRQ_HANDLED;
299}
300
301static unsigned int
302lqasc_tx_empty(struct uart_port *port)
303{
304 int status;
305 status = __raw_readl(port->membase + LTQ_ASC_FSTAT) &
306 ASCFSTAT_TXFFLMASK;
307 return status ? 0 : TIOCSER_TEMT;
308}
309
310static unsigned int
311lqasc_get_mctrl(struct uart_port *port)
312{
313 return TIOCM_CTS | TIOCM_CAR | TIOCM_DSR;
314}
315
316static void
317lqasc_set_mctrl(struct uart_port *port, u_int mctrl)
318{
319}
320
321static void
322lqasc_break_ctl(struct uart_port *port, int break_state)
323{
324}
325
326static int
327lqasc_startup(struct uart_port *port)
328{
329 struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
330 int retval;
331 unsigned long flags;
332
333 if (!IS_ERR(ltq_port->clk))
334 clk_prepare_enable(ltq_port->clk);
335 port->uartclk = clk_get_rate(ltq_port->freqclk);
336
337 spin_lock_irqsave(<q_port->lock, flags);
338 asc_update_bits(ASCCLC_DISS | ASCCLC_RMCMASK, (1 << ASCCLC_RMCOFFSET),
339 port->membase + LTQ_ASC_CLC);
340
341 __raw_writel(0, port->membase + LTQ_ASC_PISEL);
342 __raw_writel(
343 ((TXFIFO_FL << ASCTXFCON_TXFITLOFF) & ASCTXFCON_TXFITLMASK) |
344 ASCTXFCON_TXFEN | ASCTXFCON_TXFFLU,
345 port->membase + LTQ_ASC_TXFCON);
346 __raw_writel(
347 ((RXFIFO_FL << ASCRXFCON_RXFITLOFF) & ASCRXFCON_RXFITLMASK)
348 | ASCRXFCON_RXFEN | ASCRXFCON_RXFFLU,
349 port->membase + LTQ_ASC_RXFCON);
350 /* make sure other settings are written to hardware before
351 * setting enable bits
352 */
353 wmb();
354 asc_update_bits(0, ASCCON_M_8ASYNC | ASCCON_FEN | ASCCON_TOEN |
355 ASCCON_ROEN, port->membase + LTQ_ASC_CON);
356
357 spin_unlock_irqrestore(<q_port->lock, flags);
358
359 retval = ltq_port->soc->request_irq(port);
360 if (retval)
361 return retval;
362
363 __raw_writel(ASC_IRNREN_RX | ASC_IRNREN_ERR | ASC_IRNREN_TX,
364 port->membase + LTQ_ASC_IRNREN);
365 return retval;
366}
367
368static void
369lqasc_shutdown(struct uart_port *port)
370{
371 struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
372 unsigned long flags;
373
374 ltq_port->soc->free_irq(port);
375
376 spin_lock_irqsave(<q_port->lock, flags);
377 __raw_writel(0, port->membase + LTQ_ASC_CON);
378 asc_update_bits(ASCRXFCON_RXFEN, ASCRXFCON_RXFFLU,
379 port->membase + LTQ_ASC_RXFCON);
380 asc_update_bits(ASCTXFCON_TXFEN, ASCTXFCON_TXFFLU,
381 port->membase + LTQ_ASC_TXFCON);
382 spin_unlock_irqrestore(<q_port->lock, flags);
383 if (!IS_ERR(ltq_port->clk))
384 clk_disable_unprepare(ltq_port->clk);
385}
386
387static void
388lqasc_set_termios(struct uart_port *port, struct ktermios *new,
389 const struct ktermios *old)
390{
391 unsigned int cflag;
392 unsigned int iflag;
393 unsigned int divisor;
394 unsigned int baud;
395 unsigned int con = 0;
396 unsigned long flags;
397 struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
398
399 cflag = new->c_cflag;
400 iflag = new->c_iflag;
401
402 switch (cflag & CSIZE) {
403 case CS7:
404 con = ASCCON_M_7ASYNC;
405 break;
406
407 case CS5:
408 case CS6:
409 default:
410 new->c_cflag &= ~ CSIZE;
411 new->c_cflag |= CS8;
412 con = ASCCON_M_8ASYNC;
413 break;
414 }
415
416 cflag &= ~CMSPAR; /* Mark/Space parity is not supported */
417
418 if (cflag & CSTOPB)
419 con |= ASCCON_STP;
420
421 if (cflag & PARENB) {
422 if (!(cflag & PARODD))
423 con &= ~ASCCON_ODD;
424 else
425 con |= ASCCON_ODD;
426 }
427
428 port->read_status_mask = ASCSTATE_ROE;
429 if (iflag & INPCK)
430 port->read_status_mask |= ASCSTATE_FE | ASCSTATE_PE;
431
432 port->ignore_status_mask = 0;
433 if (iflag & IGNPAR)
434 port->ignore_status_mask |= ASCSTATE_FE | ASCSTATE_PE;
435
436 if (iflag & IGNBRK) {
437 /*
438 * If we're ignoring parity and break indicators,
439 * ignore overruns too (for real raw support).
440 */
441 if (iflag & IGNPAR)
442 port->ignore_status_mask |= ASCSTATE_ROE;
443 }
444
445 if ((cflag & CREAD) == 0)
446 port->ignore_status_mask |= UART_DUMMY_UER_RX;
447
448 /* set error signals - framing, parity and overrun, enable receiver */
449 con |= ASCCON_FEN | ASCCON_TOEN | ASCCON_ROEN;
450
451 spin_lock_irqsave(<q_port->lock, flags);
452
453 /* set up CON */
454 asc_update_bits(0, con, port->membase + LTQ_ASC_CON);
455
456 /* Set baud rate - take a divider of 2 into account */
457 baud = uart_get_baud_rate(port, new, old, 0, port->uartclk / 16);
458 divisor = uart_get_divisor(port, baud);
459 divisor = divisor / 2 - 1;
460
461 /* disable the baudrate generator */
462 asc_update_bits(ASCCON_R, 0, port->membase + LTQ_ASC_CON);
463
464 /* make sure the fractional divider is off */
465 asc_update_bits(ASCCON_FDE, 0, port->membase + LTQ_ASC_CON);
466
467 /* set up to use divisor of 2 */
468 asc_update_bits(ASCCON_BRS, 0, port->membase + LTQ_ASC_CON);
469
470 /* now we can write the new baudrate into the register */
471 __raw_writel(divisor, port->membase + LTQ_ASC_BG);
472
473 /* turn the baudrate generator back on */
474 asc_update_bits(0, ASCCON_R, port->membase + LTQ_ASC_CON);
475
476 /* enable rx */
477 __raw_writel(ASCWHBSTATE_SETREN, port->membase + LTQ_ASC_WHBSTATE);
478
479 spin_unlock_irqrestore(<q_port->lock, flags);
480
481 /* Don't rewrite B0 */
482 if (tty_termios_baud_rate(new))
483 tty_termios_encode_baud_rate(new, baud, baud);
484
485 uart_update_timeout(port, cflag, baud);
486}
487
488static const char*
489lqasc_type(struct uart_port *port)
490{
491 if (port->type == PORT_LTQ_ASC)
492 return DRVNAME;
493 else
494 return NULL;
495}
496
497static void
498lqasc_release_port(struct uart_port *port)
499{
500 struct platform_device *pdev = to_platform_device(port->dev);
501
502 if (port->flags & UPF_IOREMAP) {
503 devm_iounmap(&pdev->dev, port->membase);
504 port->membase = NULL;
505 }
506}
507
508static int
509lqasc_request_port(struct uart_port *port)
510{
511 struct platform_device *pdev = to_platform_device(port->dev);
512 struct resource *res;
513 int size;
514
515 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
516 if (!res) {
517 dev_err(&pdev->dev, "cannot obtain I/O memory region");
518 return -ENODEV;
519 }
520 size = resource_size(res);
521
522 res = devm_request_mem_region(&pdev->dev, res->start,
523 size, dev_name(&pdev->dev));
524 if (!res) {
525 dev_err(&pdev->dev, "cannot request I/O memory region");
526 return -EBUSY;
527 }
528
529 if (port->flags & UPF_IOREMAP) {
530 port->membase = devm_ioremap(&pdev->dev,
531 port->mapbase, size);
532 if (port->membase == NULL)
533 return -ENOMEM;
534 }
535 return 0;
536}
537
538static void
539lqasc_config_port(struct uart_port *port, int flags)
540{
541 if (flags & UART_CONFIG_TYPE) {
542 port->type = PORT_LTQ_ASC;
543 lqasc_request_port(port);
544 }
545}
546
547static int
548lqasc_verify_port(struct uart_port *port,
549 struct serial_struct *ser)
550{
551 int ret = 0;
552 if (ser->type != PORT_UNKNOWN && ser->type != PORT_LTQ_ASC)
553 ret = -EINVAL;
554 if (ser->irq < 0 || ser->irq >= NR_IRQS)
555 ret = -EINVAL;
556 if (ser->baud_base < 9600)
557 ret = -EINVAL;
558 return ret;
559}
560
561static const struct uart_ops lqasc_pops = {
562 .tx_empty = lqasc_tx_empty,
563 .set_mctrl = lqasc_set_mctrl,
564 .get_mctrl = lqasc_get_mctrl,
565 .stop_tx = lqasc_stop_tx,
566 .start_tx = lqasc_start_tx,
567 .stop_rx = lqasc_stop_rx,
568 .break_ctl = lqasc_break_ctl,
569 .startup = lqasc_startup,
570 .shutdown = lqasc_shutdown,
571 .set_termios = lqasc_set_termios,
572 .type = lqasc_type,
573 .release_port = lqasc_release_port,
574 .request_port = lqasc_request_port,
575 .config_port = lqasc_config_port,
576 .verify_port = lqasc_verify_port,
577};
578
579#ifdef CONFIG_SERIAL_LANTIQ_CONSOLE
580static void
581lqasc_console_putchar(struct uart_port *port, unsigned char ch)
582{
583 if (!port->membase)
584 return;
585
586 while (!lqasc_tx_ready(port))
587 ;
588
589 writeb(ch, port->membase + LTQ_ASC_TBUF);
590}
591
592static void lqasc_serial_port_write(struct uart_port *port, const char *s,
593 u_int count)
594{
595 uart_console_write(port, s, count, lqasc_console_putchar);
596}
597
598static void
599lqasc_console_write(struct console *co, const char *s, u_int count)
600{
601 struct ltq_uart_port *ltq_port;
602 unsigned long flags;
603
604 if (co->index >= MAXPORTS)
605 return;
606
607 ltq_port = lqasc_port[co->index];
608 if (!ltq_port)
609 return;
610
611 spin_lock_irqsave(<q_port->lock, flags);
612 lqasc_serial_port_write(<q_port->port, s, count);
613 spin_unlock_irqrestore(<q_port->lock, flags);
614}
615
616static int __init
617lqasc_console_setup(struct console *co, char *options)
618{
619 struct ltq_uart_port *ltq_port;
620 struct uart_port *port;
621 int baud = 115200;
622 int bits = 8;
623 int parity = 'n';
624 int flow = 'n';
625
626 if (co->index >= MAXPORTS)
627 return -ENODEV;
628
629 ltq_port = lqasc_port[co->index];
630 if (!ltq_port)
631 return -ENODEV;
632
633 port = <q_port->port;
634
635 if (!IS_ERR(ltq_port->clk))
636 clk_prepare_enable(ltq_port->clk);
637
638 port->uartclk = clk_get_rate(ltq_port->freqclk);
639
640 if (options)
641 uart_parse_options(options, &baud, &parity, &bits, &flow);
642 return uart_set_options(port, co, baud, parity, bits, flow);
643}
644
645static struct console lqasc_console = {
646 .name = "ttyLTQ",
647 .write = lqasc_console_write,
648 .device = uart_console_device,
649 .setup = lqasc_console_setup,
650 .flags = CON_PRINTBUFFER,
651 .index = -1,
652 .data = &lqasc_reg,
653};
654
655static int __init
656lqasc_console_init(void)
657{
658 register_console(&lqasc_console);
659 return 0;
660}
661console_initcall(lqasc_console_init);
662
663static void lqasc_serial_early_console_write(struct console *co,
664 const char *s,
665 u_int count)
666{
667 struct earlycon_device *dev = co->data;
668
669 lqasc_serial_port_write(&dev->port, s, count);
670}
671
672static int __init
673lqasc_serial_early_console_setup(struct earlycon_device *device,
674 const char *opt)
675{
676 if (!device->port.membase)
677 return -ENODEV;
678
679 device->con->write = lqasc_serial_early_console_write;
680 return 0;
681}
682OF_EARLYCON_DECLARE(lantiq, "lantiq,asc", lqasc_serial_early_console_setup);
683OF_EARLYCON_DECLARE(lantiq, "intel,lgm-asc", lqasc_serial_early_console_setup);
684
685#define LANTIQ_SERIAL_CONSOLE (&lqasc_console)
686
687#else
688
689#define LANTIQ_SERIAL_CONSOLE NULL
690
691#endif /* CONFIG_SERIAL_LANTIQ_CONSOLE */
692
693static struct uart_driver lqasc_reg = {
694 .owner = THIS_MODULE,
695 .driver_name = DRVNAME,
696 .dev_name = "ttyLTQ",
697 .major = 0,
698 .minor = 0,
699 .nr = MAXPORTS,
700 .cons = LANTIQ_SERIAL_CONSOLE,
701};
702
703static int fetch_irq_lantiq(struct device *dev, struct ltq_uart_port *ltq_port)
704{
705 struct uart_port *port = <q_port->port;
706 struct platform_device *pdev = to_platform_device(dev);
707 int irq;
708
709 irq = platform_get_irq(pdev, 0);
710 if (irq < 0)
711 return irq;
712 ltq_port->tx_irq = irq;
713 irq = platform_get_irq(pdev, 1);
714 if (irq < 0)
715 return irq;
716 ltq_port->rx_irq = irq;
717 irq = platform_get_irq(pdev, 2);
718 if (irq < 0)
719 return irq;
720 ltq_port->err_irq = irq;
721
722 port->irq = ltq_port->tx_irq;
723
724 return 0;
725}
726
727static int request_irq_lantiq(struct uart_port *port)
728{
729 struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
730 int retval;
731
732 retval = request_irq(ltq_port->tx_irq, lqasc_tx_int,
733 0, "asc_tx", port);
734 if (retval) {
735 dev_err(port->dev, "failed to request asc_tx\n");
736 return retval;
737 }
738
739 retval = request_irq(ltq_port->rx_irq, lqasc_rx_int,
740 0, "asc_rx", port);
741 if (retval) {
742 dev_err(port->dev, "failed to request asc_rx\n");
743 goto err1;
744 }
745
746 retval = request_irq(ltq_port->err_irq, lqasc_err_int,
747 0, "asc_err", port);
748 if (retval) {
749 dev_err(port->dev, "failed to request asc_err\n");
750 goto err2;
751 }
752 return 0;
753
754err2:
755 free_irq(ltq_port->rx_irq, port);
756err1:
757 free_irq(ltq_port->tx_irq, port);
758 return retval;
759}
760
761static void free_irq_lantiq(struct uart_port *port)
762{
763 struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
764
765 free_irq(ltq_port->tx_irq, port);
766 free_irq(ltq_port->rx_irq, port);
767 free_irq(ltq_port->err_irq, port);
768}
769
770static int fetch_irq_intel(struct device *dev, struct ltq_uart_port *ltq_port)
771{
772 struct uart_port *port = <q_port->port;
773 int ret;
774
775 ret = platform_get_irq(to_platform_device(dev), 0);
776 if (ret < 0) {
777 dev_err(dev, "failed to fetch IRQ for serial port\n");
778 return ret;
779 }
780 ltq_port->common_irq = ret;
781 port->irq = ret;
782
783 return 0;
784}
785
786static int request_irq_intel(struct uart_port *port)
787{
788 struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
789 int retval;
790
791 retval = request_irq(ltq_port->common_irq, lqasc_irq, 0,
792 "asc_irq", port);
793 if (retval)
794 dev_err(port->dev, "failed to request asc_irq\n");
795
796 return retval;
797}
798
799static void free_irq_intel(struct uart_port *port)
800{
801 struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
802
803 free_irq(ltq_port->common_irq, port);
804}
805
806static int lqasc_probe(struct platform_device *pdev)
807{
808 struct device_node *node = pdev->dev.of_node;
809 struct ltq_uart_port *ltq_port;
810 struct uart_port *port;
811 struct resource *mmres;
812 int line;
813 int ret;
814
815 mmres = platform_get_resource(pdev, IORESOURCE_MEM, 0);
816 if (!mmres) {
817 dev_err(&pdev->dev,
818 "failed to get memory for serial port\n");
819 return -ENODEV;
820 }
821
822 ltq_port = devm_kzalloc(&pdev->dev, sizeof(struct ltq_uart_port),
823 GFP_KERNEL);
824 if (!ltq_port)
825 return -ENOMEM;
826
827 port = <q_port->port;
828
829 ltq_port->soc = of_device_get_match_data(&pdev->dev);
830 ret = ltq_port->soc->fetch_irq(&pdev->dev, ltq_port);
831 if (ret)
832 return ret;
833
834 /* get serial id */
835 line = of_alias_get_id(node, "serial");
836 if (line < 0) {
837 if (IS_ENABLED(CONFIG_LANTIQ)) {
838 if (mmres->start == CPHYSADDR(LTQ_EARLY_ASC))
839 line = 0;
840 else
841 line = 1;
842 } else {
843 dev_err(&pdev->dev, "failed to get alias id, errno %d\n",
844 line);
845 return line;
846 }
847 }
848
849 if (lqasc_port[line]) {
850 dev_err(&pdev->dev, "port %d already allocated\n", line);
851 return -EBUSY;
852 }
853
854 port->iotype = SERIAL_IO_MEM;
855 port->flags = UPF_BOOT_AUTOCONF | UPF_IOREMAP;
856 port->ops = &lqasc_pops;
857 port->fifosize = 16;
858 port->type = PORT_LTQ_ASC;
859 port->line = line;
860 port->dev = &pdev->dev;
861 /* unused, just to be backward-compatible */
862 port->mapbase = mmres->start;
863
864 if (IS_ENABLED(CONFIG_LANTIQ) && !IS_ENABLED(CONFIG_COMMON_CLK))
865 ltq_port->freqclk = clk_get_fpi();
866 else
867 ltq_port->freqclk = devm_clk_get(&pdev->dev, "freq");
868
869
870 if (IS_ERR(ltq_port->freqclk)) {
871 pr_err("failed to get fpi clk\n");
872 return -ENOENT;
873 }
874
875 /* not all asc ports have clock gates, lets ignore the return code */
876 if (IS_ENABLED(CONFIG_LANTIQ) && !IS_ENABLED(CONFIG_COMMON_CLK))
877 ltq_port->clk = clk_get(&pdev->dev, NULL);
878 else
879 ltq_port->clk = devm_clk_get(&pdev->dev, "asc");
880
881 spin_lock_init(<q_port->lock);
882 lqasc_port[line] = ltq_port;
883 platform_set_drvdata(pdev, ltq_port);
884
885 ret = uart_add_one_port(&lqasc_reg, port);
886
887 return ret;
888}
889
890static void lqasc_remove(struct platform_device *pdev)
891{
892 struct uart_port *port = platform_get_drvdata(pdev);
893
894 uart_remove_one_port(&lqasc_reg, port);
895}
896
897static const struct ltq_soc_data soc_data_lantiq = {
898 .fetch_irq = fetch_irq_lantiq,
899 .request_irq = request_irq_lantiq,
900 .free_irq = free_irq_lantiq,
901};
902
903static const struct ltq_soc_data soc_data_intel = {
904 .fetch_irq = fetch_irq_intel,
905 .request_irq = request_irq_intel,
906 .free_irq = free_irq_intel,
907};
908
909static const struct of_device_id ltq_asc_match[] = {
910 { .compatible = "lantiq,asc", .data = &soc_data_lantiq },
911 { .compatible = "intel,lgm-asc", .data = &soc_data_intel },
912 {},
913};
914MODULE_DEVICE_TABLE(of, ltq_asc_match);
915
916static struct platform_driver lqasc_driver = {
917 .probe = lqasc_probe,
918 .remove_new = lqasc_remove,
919 .driver = {
920 .name = DRVNAME,
921 .of_match_table = ltq_asc_match,
922 },
923};
924
925static int __init
926init_lqasc(void)
927{
928 int ret;
929
930 ret = uart_register_driver(&lqasc_reg);
931 if (ret != 0)
932 return ret;
933
934 ret = platform_driver_register(&lqasc_driver);
935 if (ret != 0)
936 uart_unregister_driver(&lqasc_reg);
937
938 return ret;
939}
940
941static void __exit exit_lqasc(void)
942{
943 platform_driver_unregister(&lqasc_driver);
944 uart_unregister_driver(&lqasc_reg);
945}
946
947module_init(init_lqasc);
948module_exit(exit_lqasc);
949
950MODULE_DESCRIPTION("Serial driver for Lantiq & Intel gateway SoCs");
951MODULE_LICENSE("GPL v2");
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
4 *
5 * Copyright (C) 2004 Infineon IFAP DC COM CPE
6 * Copyright (C) 2007 Felix Fietkau <nbd@openwrt.org>
7 * Copyright (C) 2007 John Crispin <john@phrozen.org>
8 * Copyright (C) 2010 Thomas Langer, <thomas.langer@lantiq.com>
9 */
10
11#include <linux/slab.h>
12#include <linux/ioport.h>
13#include <linux/init.h>
14#include <linux/console.h>
15#include <linux/sysrq.h>
16#include <linux/device.h>
17#include <linux/tty.h>
18#include <linux/tty_flip.h>
19#include <linux/serial_core.h>
20#include <linux/serial.h>
21#include <linux/of_platform.h>
22#include <linux/of_address.h>
23#include <linux/of_irq.h>
24#include <linux/io.h>
25#include <linux/clk.h>
26#include <linux/gpio.h>
27
28#include <lantiq_soc.h>
29
30#define PORT_LTQ_ASC 111
31#define MAXPORTS 2
32#define UART_DUMMY_UER_RX 1
33#define DRVNAME "lantiq,asc"
34#ifdef __BIG_ENDIAN
35#define LTQ_ASC_TBUF (0x0020 + 3)
36#define LTQ_ASC_RBUF (0x0024 + 3)
37#else
38#define LTQ_ASC_TBUF 0x0020
39#define LTQ_ASC_RBUF 0x0024
40#endif
41#define LTQ_ASC_FSTAT 0x0048
42#define LTQ_ASC_WHBSTATE 0x0018
43#define LTQ_ASC_STATE 0x0014
44#define LTQ_ASC_IRNCR 0x00F8
45#define LTQ_ASC_CLC 0x0000
46#define LTQ_ASC_ID 0x0008
47#define LTQ_ASC_PISEL 0x0004
48#define LTQ_ASC_TXFCON 0x0044
49#define LTQ_ASC_RXFCON 0x0040
50#define LTQ_ASC_CON 0x0010
51#define LTQ_ASC_BG 0x0050
52#define LTQ_ASC_IRNREN 0x00F4
53
54#define ASC_IRNREN_TX 0x1
55#define ASC_IRNREN_RX 0x2
56#define ASC_IRNREN_ERR 0x4
57#define ASC_IRNREN_TX_BUF 0x8
58#define ASC_IRNCR_TIR 0x1
59#define ASC_IRNCR_RIR 0x2
60#define ASC_IRNCR_EIR 0x4
61
62#define ASCOPT_CSIZE 0x3
63#define TXFIFO_FL 1
64#define RXFIFO_FL 1
65#define ASCCLC_DISS 0x2
66#define ASCCLC_RMCMASK 0x0000FF00
67#define ASCCLC_RMCOFFSET 8
68#define ASCCON_M_8ASYNC 0x0
69#define ASCCON_M_7ASYNC 0x2
70#define ASCCON_ODD 0x00000020
71#define ASCCON_STP 0x00000080
72#define ASCCON_BRS 0x00000100
73#define ASCCON_FDE 0x00000200
74#define ASCCON_R 0x00008000
75#define ASCCON_FEN 0x00020000
76#define ASCCON_ROEN 0x00080000
77#define ASCCON_TOEN 0x00100000
78#define ASCSTATE_PE 0x00010000
79#define ASCSTATE_FE 0x00020000
80#define ASCSTATE_ROE 0x00080000
81#define ASCSTATE_ANY (ASCSTATE_ROE|ASCSTATE_PE|ASCSTATE_FE)
82#define ASCWHBSTATE_CLRREN 0x00000001
83#define ASCWHBSTATE_SETREN 0x00000002
84#define ASCWHBSTATE_CLRPE 0x00000004
85#define ASCWHBSTATE_CLRFE 0x00000008
86#define ASCWHBSTATE_CLRROE 0x00000020
87#define ASCTXFCON_TXFEN 0x0001
88#define ASCTXFCON_TXFFLU 0x0002
89#define ASCTXFCON_TXFITLMASK 0x3F00
90#define ASCTXFCON_TXFITLOFF 8
91#define ASCRXFCON_RXFEN 0x0001
92#define ASCRXFCON_RXFFLU 0x0002
93#define ASCRXFCON_RXFITLMASK 0x3F00
94#define ASCRXFCON_RXFITLOFF 8
95#define ASCFSTAT_RXFFLMASK 0x003F
96#define ASCFSTAT_TXFFLMASK 0x3F00
97#define ASCFSTAT_TXFREEMASK 0x3F000000
98#define ASCFSTAT_TXFREEOFF 24
99
100static void lqasc_tx_chars(struct uart_port *port);
101static struct ltq_uart_port *lqasc_port[MAXPORTS];
102static struct uart_driver lqasc_reg;
103static DEFINE_SPINLOCK(ltq_asc_lock);
104
105struct ltq_uart_port {
106 struct uart_port port;
107 /* clock used to derive divider */
108 struct clk *fpiclk;
109 /* clock gating of the ASC core */
110 struct clk *clk;
111 unsigned int tx_irq;
112 unsigned int rx_irq;
113 unsigned int err_irq;
114};
115
116static inline struct
117ltq_uart_port *to_ltq_uart_port(struct uart_port *port)
118{
119 return container_of(port, struct ltq_uart_port, port);
120}
121
122static void
123lqasc_stop_tx(struct uart_port *port)
124{
125 return;
126}
127
128static void
129lqasc_start_tx(struct uart_port *port)
130{
131 unsigned long flags;
132 spin_lock_irqsave(<q_asc_lock, flags);
133 lqasc_tx_chars(port);
134 spin_unlock_irqrestore(<q_asc_lock, flags);
135 return;
136}
137
138static void
139lqasc_stop_rx(struct uart_port *port)
140{
141 ltq_w32(ASCWHBSTATE_CLRREN, port->membase + LTQ_ASC_WHBSTATE);
142}
143
144static int
145lqasc_rx_chars(struct uart_port *port)
146{
147 struct tty_port *tport = &port->state->port;
148 unsigned int ch = 0, rsr = 0, fifocnt;
149
150 fifocnt = ltq_r32(port->membase + LTQ_ASC_FSTAT) & ASCFSTAT_RXFFLMASK;
151 while (fifocnt--) {
152 u8 flag = TTY_NORMAL;
153 ch = ltq_r8(port->membase + LTQ_ASC_RBUF);
154 rsr = (ltq_r32(port->membase + LTQ_ASC_STATE)
155 & ASCSTATE_ANY) | UART_DUMMY_UER_RX;
156 tty_flip_buffer_push(tport);
157 port->icount.rx++;
158
159 /*
160 * Note that the error handling code is
161 * out of the main execution path
162 */
163 if (rsr & ASCSTATE_ANY) {
164 if (rsr & ASCSTATE_PE) {
165 port->icount.parity++;
166 ltq_w32_mask(0, ASCWHBSTATE_CLRPE,
167 port->membase + LTQ_ASC_WHBSTATE);
168 } else if (rsr & ASCSTATE_FE) {
169 port->icount.frame++;
170 ltq_w32_mask(0, ASCWHBSTATE_CLRFE,
171 port->membase + LTQ_ASC_WHBSTATE);
172 }
173 if (rsr & ASCSTATE_ROE) {
174 port->icount.overrun++;
175 ltq_w32_mask(0, ASCWHBSTATE_CLRROE,
176 port->membase + LTQ_ASC_WHBSTATE);
177 }
178
179 rsr &= port->read_status_mask;
180
181 if (rsr & ASCSTATE_PE)
182 flag = TTY_PARITY;
183 else if (rsr & ASCSTATE_FE)
184 flag = TTY_FRAME;
185 }
186
187 if ((rsr & port->ignore_status_mask) == 0)
188 tty_insert_flip_char(tport, ch, flag);
189
190 if (rsr & ASCSTATE_ROE)
191 /*
192 * Overrun is special, since it's reported
193 * immediately, and doesn't affect the current
194 * character
195 */
196 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
197 }
198
199 if (ch != 0)
200 tty_flip_buffer_push(tport);
201
202 return 0;
203}
204
205static void
206lqasc_tx_chars(struct uart_port *port)
207{
208 struct circ_buf *xmit = &port->state->xmit;
209 if (uart_tx_stopped(port)) {
210 lqasc_stop_tx(port);
211 return;
212 }
213
214 while (((ltq_r32(port->membase + LTQ_ASC_FSTAT) &
215 ASCFSTAT_TXFREEMASK) >> ASCFSTAT_TXFREEOFF) != 0) {
216 if (port->x_char) {
217 ltq_w8(port->x_char, port->membase + LTQ_ASC_TBUF);
218 port->icount.tx++;
219 port->x_char = 0;
220 continue;
221 }
222
223 if (uart_circ_empty(xmit))
224 break;
225
226 ltq_w8(port->state->xmit.buf[port->state->xmit.tail],
227 port->membase + LTQ_ASC_TBUF);
228 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
229 port->icount.tx++;
230 }
231
232 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
233 uart_write_wakeup(port);
234}
235
236static irqreturn_t
237lqasc_tx_int(int irq, void *_port)
238{
239 unsigned long flags;
240 struct uart_port *port = (struct uart_port *)_port;
241 spin_lock_irqsave(<q_asc_lock, flags);
242 ltq_w32(ASC_IRNCR_TIR, port->membase + LTQ_ASC_IRNCR);
243 spin_unlock_irqrestore(<q_asc_lock, flags);
244 lqasc_start_tx(port);
245 return IRQ_HANDLED;
246}
247
248static irqreturn_t
249lqasc_err_int(int irq, void *_port)
250{
251 unsigned long flags;
252 struct uart_port *port = (struct uart_port *)_port;
253 spin_lock_irqsave(<q_asc_lock, flags);
254 /* clear any pending interrupts */
255 ltq_w32_mask(0, ASCWHBSTATE_CLRPE | ASCWHBSTATE_CLRFE |
256 ASCWHBSTATE_CLRROE, port->membase + LTQ_ASC_WHBSTATE);
257 spin_unlock_irqrestore(<q_asc_lock, flags);
258 return IRQ_HANDLED;
259}
260
261static irqreturn_t
262lqasc_rx_int(int irq, void *_port)
263{
264 unsigned long flags;
265 struct uart_port *port = (struct uart_port *)_port;
266 spin_lock_irqsave(<q_asc_lock, flags);
267 ltq_w32(ASC_IRNCR_RIR, port->membase + LTQ_ASC_IRNCR);
268 lqasc_rx_chars(port);
269 spin_unlock_irqrestore(<q_asc_lock, flags);
270 return IRQ_HANDLED;
271}
272
273static unsigned int
274lqasc_tx_empty(struct uart_port *port)
275{
276 int status;
277 status = ltq_r32(port->membase + LTQ_ASC_FSTAT) & ASCFSTAT_TXFFLMASK;
278 return status ? 0 : TIOCSER_TEMT;
279}
280
281static unsigned int
282lqasc_get_mctrl(struct uart_port *port)
283{
284 return TIOCM_CTS | TIOCM_CAR | TIOCM_DSR;
285}
286
287static void
288lqasc_set_mctrl(struct uart_port *port, u_int mctrl)
289{
290}
291
292static void
293lqasc_break_ctl(struct uart_port *port, int break_state)
294{
295}
296
297static int
298lqasc_startup(struct uart_port *port)
299{
300 struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
301 int retval;
302
303 if (!IS_ERR(ltq_port->clk))
304 clk_enable(ltq_port->clk);
305 port->uartclk = clk_get_rate(ltq_port->fpiclk);
306
307 ltq_w32_mask(ASCCLC_DISS | ASCCLC_RMCMASK, (1 << ASCCLC_RMCOFFSET),
308 port->membase + LTQ_ASC_CLC);
309
310 ltq_w32(0, port->membase + LTQ_ASC_PISEL);
311 ltq_w32(
312 ((TXFIFO_FL << ASCTXFCON_TXFITLOFF) & ASCTXFCON_TXFITLMASK) |
313 ASCTXFCON_TXFEN | ASCTXFCON_TXFFLU,
314 port->membase + LTQ_ASC_TXFCON);
315 ltq_w32(
316 ((RXFIFO_FL << ASCRXFCON_RXFITLOFF) & ASCRXFCON_RXFITLMASK)
317 | ASCRXFCON_RXFEN | ASCRXFCON_RXFFLU,
318 port->membase + LTQ_ASC_RXFCON);
319 /* make sure other settings are written to hardware before
320 * setting enable bits
321 */
322 wmb();
323 ltq_w32_mask(0, ASCCON_M_8ASYNC | ASCCON_FEN | ASCCON_TOEN |
324 ASCCON_ROEN, port->membase + LTQ_ASC_CON);
325
326 retval = request_irq(ltq_port->tx_irq, lqasc_tx_int,
327 0, "asc_tx", port);
328 if (retval) {
329 pr_err("failed to request lqasc_tx_int\n");
330 return retval;
331 }
332
333 retval = request_irq(ltq_port->rx_irq, lqasc_rx_int,
334 0, "asc_rx", port);
335 if (retval) {
336 pr_err("failed to request lqasc_rx_int\n");
337 goto err1;
338 }
339
340 retval = request_irq(ltq_port->err_irq, lqasc_err_int,
341 0, "asc_err", port);
342 if (retval) {
343 pr_err("failed to request lqasc_err_int\n");
344 goto err2;
345 }
346
347 ltq_w32(ASC_IRNREN_RX | ASC_IRNREN_ERR | ASC_IRNREN_TX,
348 port->membase + LTQ_ASC_IRNREN);
349 return 0;
350
351err2:
352 free_irq(ltq_port->rx_irq, port);
353err1:
354 free_irq(ltq_port->tx_irq, port);
355 return retval;
356}
357
358static void
359lqasc_shutdown(struct uart_port *port)
360{
361 struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
362 free_irq(ltq_port->tx_irq, port);
363 free_irq(ltq_port->rx_irq, port);
364 free_irq(ltq_port->err_irq, port);
365
366 ltq_w32(0, port->membase + LTQ_ASC_CON);
367 ltq_w32_mask(ASCRXFCON_RXFEN, ASCRXFCON_RXFFLU,
368 port->membase + LTQ_ASC_RXFCON);
369 ltq_w32_mask(ASCTXFCON_TXFEN, ASCTXFCON_TXFFLU,
370 port->membase + LTQ_ASC_TXFCON);
371 if (!IS_ERR(ltq_port->clk))
372 clk_disable(ltq_port->clk);
373}
374
375static void
376lqasc_set_termios(struct uart_port *port,
377 struct ktermios *new, struct ktermios *old)
378{
379 unsigned int cflag;
380 unsigned int iflag;
381 unsigned int divisor;
382 unsigned int baud;
383 unsigned int con = 0;
384 unsigned long flags;
385
386 cflag = new->c_cflag;
387 iflag = new->c_iflag;
388
389 switch (cflag & CSIZE) {
390 case CS7:
391 con = ASCCON_M_7ASYNC;
392 break;
393
394 case CS5:
395 case CS6:
396 default:
397 new->c_cflag &= ~ CSIZE;
398 new->c_cflag |= CS8;
399 con = ASCCON_M_8ASYNC;
400 break;
401 }
402
403 cflag &= ~CMSPAR; /* Mark/Space parity is not supported */
404
405 if (cflag & CSTOPB)
406 con |= ASCCON_STP;
407
408 if (cflag & PARENB) {
409 if (!(cflag & PARODD))
410 con &= ~ASCCON_ODD;
411 else
412 con |= ASCCON_ODD;
413 }
414
415 port->read_status_mask = ASCSTATE_ROE;
416 if (iflag & INPCK)
417 port->read_status_mask |= ASCSTATE_FE | ASCSTATE_PE;
418
419 port->ignore_status_mask = 0;
420 if (iflag & IGNPAR)
421 port->ignore_status_mask |= ASCSTATE_FE | ASCSTATE_PE;
422
423 if (iflag & IGNBRK) {
424 /*
425 * If we're ignoring parity and break indicators,
426 * ignore overruns too (for real raw support).
427 */
428 if (iflag & IGNPAR)
429 port->ignore_status_mask |= ASCSTATE_ROE;
430 }
431
432 if ((cflag & CREAD) == 0)
433 port->ignore_status_mask |= UART_DUMMY_UER_RX;
434
435 /* set error signals - framing, parity and overrun, enable receiver */
436 con |= ASCCON_FEN | ASCCON_TOEN | ASCCON_ROEN;
437
438 spin_lock_irqsave(<q_asc_lock, flags);
439
440 /* set up CON */
441 ltq_w32_mask(0, con, port->membase + LTQ_ASC_CON);
442
443 /* Set baud rate - take a divider of 2 into account */
444 baud = uart_get_baud_rate(port, new, old, 0, port->uartclk / 16);
445 divisor = uart_get_divisor(port, baud);
446 divisor = divisor / 2 - 1;
447
448 /* disable the baudrate generator */
449 ltq_w32_mask(ASCCON_R, 0, port->membase + LTQ_ASC_CON);
450
451 /* make sure the fractional divider is off */
452 ltq_w32_mask(ASCCON_FDE, 0, port->membase + LTQ_ASC_CON);
453
454 /* set up to use divisor of 2 */
455 ltq_w32_mask(ASCCON_BRS, 0, port->membase + LTQ_ASC_CON);
456
457 /* now we can write the new baudrate into the register */
458 ltq_w32(divisor, port->membase + LTQ_ASC_BG);
459
460 /* turn the baudrate generator back on */
461 ltq_w32_mask(0, ASCCON_R, port->membase + LTQ_ASC_CON);
462
463 /* enable rx */
464 ltq_w32(ASCWHBSTATE_SETREN, port->membase + LTQ_ASC_WHBSTATE);
465
466 spin_unlock_irqrestore(<q_asc_lock, flags);
467
468 /* Don't rewrite B0 */
469 if (tty_termios_baud_rate(new))
470 tty_termios_encode_baud_rate(new, baud, baud);
471
472 uart_update_timeout(port, cflag, baud);
473}
474
475static const char*
476lqasc_type(struct uart_port *port)
477{
478 if (port->type == PORT_LTQ_ASC)
479 return DRVNAME;
480 else
481 return NULL;
482}
483
484static void
485lqasc_release_port(struct uart_port *port)
486{
487 struct platform_device *pdev = to_platform_device(port->dev);
488
489 if (port->flags & UPF_IOREMAP) {
490 devm_iounmap(&pdev->dev, port->membase);
491 port->membase = NULL;
492 }
493}
494
495static int
496lqasc_request_port(struct uart_port *port)
497{
498 struct platform_device *pdev = to_platform_device(port->dev);
499 struct resource *res;
500 int size;
501
502 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
503 if (!res) {
504 dev_err(&pdev->dev, "cannot obtain I/O memory region");
505 return -ENODEV;
506 }
507 size = resource_size(res);
508
509 res = devm_request_mem_region(&pdev->dev, res->start,
510 size, dev_name(&pdev->dev));
511 if (!res) {
512 dev_err(&pdev->dev, "cannot request I/O memory region");
513 return -EBUSY;
514 }
515
516 if (port->flags & UPF_IOREMAP) {
517 port->membase = devm_ioremap_nocache(&pdev->dev,
518 port->mapbase, size);
519 if (port->membase == NULL)
520 return -ENOMEM;
521 }
522 return 0;
523}
524
525static void
526lqasc_config_port(struct uart_port *port, int flags)
527{
528 if (flags & UART_CONFIG_TYPE) {
529 port->type = PORT_LTQ_ASC;
530 lqasc_request_port(port);
531 }
532}
533
534static int
535lqasc_verify_port(struct uart_port *port,
536 struct serial_struct *ser)
537{
538 int ret = 0;
539 if (ser->type != PORT_UNKNOWN && ser->type != PORT_LTQ_ASC)
540 ret = -EINVAL;
541 if (ser->irq < 0 || ser->irq >= NR_IRQS)
542 ret = -EINVAL;
543 if (ser->baud_base < 9600)
544 ret = -EINVAL;
545 return ret;
546}
547
548static const struct uart_ops lqasc_pops = {
549 .tx_empty = lqasc_tx_empty,
550 .set_mctrl = lqasc_set_mctrl,
551 .get_mctrl = lqasc_get_mctrl,
552 .stop_tx = lqasc_stop_tx,
553 .start_tx = lqasc_start_tx,
554 .stop_rx = lqasc_stop_rx,
555 .break_ctl = lqasc_break_ctl,
556 .startup = lqasc_startup,
557 .shutdown = lqasc_shutdown,
558 .set_termios = lqasc_set_termios,
559 .type = lqasc_type,
560 .release_port = lqasc_release_port,
561 .request_port = lqasc_request_port,
562 .config_port = lqasc_config_port,
563 .verify_port = lqasc_verify_port,
564};
565
566static void
567lqasc_console_putchar(struct uart_port *port, int ch)
568{
569 int fifofree;
570
571 if (!port->membase)
572 return;
573
574 do {
575 fifofree = (ltq_r32(port->membase + LTQ_ASC_FSTAT)
576 & ASCFSTAT_TXFREEMASK) >> ASCFSTAT_TXFREEOFF;
577 } while (fifofree == 0);
578 ltq_w8(ch, port->membase + LTQ_ASC_TBUF);
579}
580
581static void lqasc_serial_port_write(struct uart_port *port, const char *s,
582 u_int count)
583{
584 unsigned long flags;
585
586 spin_lock_irqsave(<q_asc_lock, flags);
587 uart_console_write(port, s, count, lqasc_console_putchar);
588 spin_unlock_irqrestore(<q_asc_lock, flags);
589}
590
591static void
592lqasc_console_write(struct console *co, const char *s, u_int count)
593{
594 struct ltq_uart_port *ltq_port;
595
596 if (co->index >= MAXPORTS)
597 return;
598
599 ltq_port = lqasc_port[co->index];
600 if (!ltq_port)
601 return;
602
603 lqasc_serial_port_write(<q_port->port, s, count);
604}
605
606static int __init
607lqasc_console_setup(struct console *co, char *options)
608{
609 struct ltq_uart_port *ltq_port;
610 struct uart_port *port;
611 int baud = 115200;
612 int bits = 8;
613 int parity = 'n';
614 int flow = 'n';
615
616 if (co->index >= MAXPORTS)
617 return -ENODEV;
618
619 ltq_port = lqasc_port[co->index];
620 if (!ltq_port)
621 return -ENODEV;
622
623 port = <q_port->port;
624
625 if (!IS_ERR(ltq_port->clk))
626 clk_enable(ltq_port->clk);
627
628 port->uartclk = clk_get_rate(ltq_port->fpiclk);
629
630 if (options)
631 uart_parse_options(options, &baud, &parity, &bits, &flow);
632 return uart_set_options(port, co, baud, parity, bits, flow);
633}
634
635static struct console lqasc_console = {
636 .name = "ttyLTQ",
637 .write = lqasc_console_write,
638 .device = uart_console_device,
639 .setup = lqasc_console_setup,
640 .flags = CON_PRINTBUFFER,
641 .index = -1,
642 .data = &lqasc_reg,
643};
644
645static int __init
646lqasc_console_init(void)
647{
648 register_console(&lqasc_console);
649 return 0;
650}
651console_initcall(lqasc_console_init);
652
653static void lqasc_serial_early_console_write(struct console *co,
654 const char *s,
655 u_int count)
656{
657 struct earlycon_device *dev = co->data;
658
659 lqasc_serial_port_write(&dev->port, s, count);
660}
661
662static int __init
663lqasc_serial_early_console_setup(struct earlycon_device *device,
664 const char *opt)
665{
666 if (!device->port.membase)
667 return -ENODEV;
668
669 device->con->write = lqasc_serial_early_console_write;
670 return 0;
671}
672OF_EARLYCON_DECLARE(lantiq, DRVNAME, lqasc_serial_early_console_setup);
673
674static struct uart_driver lqasc_reg = {
675 .owner = THIS_MODULE,
676 .driver_name = DRVNAME,
677 .dev_name = "ttyLTQ",
678 .major = 0,
679 .minor = 0,
680 .nr = MAXPORTS,
681 .cons = &lqasc_console,
682};
683
684static int __init
685lqasc_probe(struct platform_device *pdev)
686{
687 struct device_node *node = pdev->dev.of_node;
688 struct ltq_uart_port *ltq_port;
689 struct uart_port *port;
690 struct resource *mmres, irqres[3];
691 int line = 0;
692 int ret;
693
694 mmres = platform_get_resource(pdev, IORESOURCE_MEM, 0);
695 ret = of_irq_to_resource_table(node, irqres, 3);
696 if (!mmres || (ret != 3)) {
697 dev_err(&pdev->dev,
698 "failed to get memory/irq for serial port\n");
699 return -ENODEV;
700 }
701
702 /* check if this is the console port */
703 if (mmres->start != CPHYSADDR(LTQ_EARLY_ASC))
704 line = 1;
705
706 if (lqasc_port[line]) {
707 dev_err(&pdev->dev, "port %d already allocated\n", line);
708 return -EBUSY;
709 }
710
711 ltq_port = devm_kzalloc(&pdev->dev, sizeof(struct ltq_uart_port),
712 GFP_KERNEL);
713 if (!ltq_port)
714 return -ENOMEM;
715
716 port = <q_port->port;
717
718 port->iotype = SERIAL_IO_MEM;
719 port->flags = UPF_BOOT_AUTOCONF | UPF_IOREMAP;
720 port->ops = &lqasc_pops;
721 port->fifosize = 16;
722 port->type = PORT_LTQ_ASC,
723 port->line = line;
724 port->dev = &pdev->dev;
725 /* unused, just to be backward-compatible */
726 port->irq = irqres[0].start;
727 port->mapbase = mmres->start;
728
729 ltq_port->fpiclk = clk_get_fpi();
730 if (IS_ERR(ltq_port->fpiclk)) {
731 pr_err("failed to get fpi clk\n");
732 return -ENOENT;
733 }
734
735 /* not all asc ports have clock gates, lets ignore the return code */
736 ltq_port->clk = clk_get(&pdev->dev, NULL);
737
738 ltq_port->tx_irq = irqres[0].start;
739 ltq_port->rx_irq = irqres[1].start;
740 ltq_port->err_irq = irqres[2].start;
741
742 lqasc_port[line] = ltq_port;
743 platform_set_drvdata(pdev, ltq_port);
744
745 ret = uart_add_one_port(&lqasc_reg, port);
746
747 return ret;
748}
749
750static const struct of_device_id ltq_asc_match[] = {
751 { .compatible = DRVNAME },
752 {},
753};
754
755static struct platform_driver lqasc_driver = {
756 .driver = {
757 .name = DRVNAME,
758 .of_match_table = ltq_asc_match,
759 },
760};
761
762int __init
763init_lqasc(void)
764{
765 int ret;
766
767 ret = uart_register_driver(&lqasc_reg);
768 if (ret != 0)
769 return ret;
770
771 ret = platform_driver_probe(&lqasc_driver, lqasc_probe);
772 if (ret != 0)
773 uart_unregister_driver(&lqasc_reg);
774
775 return ret;
776}
777device_initcall(init_lqasc);