Loading...
1/* SPDX-License-Identifier: GPL-2.0+ */
2/* Copyright (C) 2018 Microchip Technology Inc. */
3
4#include <linux/module.h>
5#include <linux/pci.h>
6#include <linux/netdevice.h>
7#include <linux/etherdevice.h>
8#include <linux/crc32.h>
9#include <linux/microchipphy.h>
10#include <linux/net_tstamp.h>
11#include <linux/of_mdio.h>
12#include <linux/of_net.h>
13#include <linux/phy.h>
14#include <linux/phy_fixed.h>
15#include <linux/rtnetlink.h>
16#include <linux/iopoll.h>
17#include <linux/crc16.h>
18#include "lan743x_main.h"
19#include "lan743x_ethtool.h"
20
21#define MMD_ACCESS_ADDRESS 0
22#define MMD_ACCESS_WRITE 1
23#define MMD_ACCESS_READ 2
24#define MMD_ACCESS_READ_INC 3
25#define PCS_POWER_STATE_DOWN 0x6
26#define PCS_POWER_STATE_UP 0x4
27
28static void pci11x1x_strap_get_status(struct lan743x_adapter *adapter)
29{
30 u32 chip_rev;
31 u32 cfg_load;
32 u32 hw_cfg;
33 u32 strap;
34 int ret;
35
36 /* Timeout = 100 (i.e. 1 sec (10 msce * 100)) */
37 ret = lan743x_hs_syslock_acquire(adapter, 100);
38 if (ret < 0) {
39 netif_err(adapter, drv, adapter->netdev,
40 "Sys Lock acquire failed ret:%d\n", ret);
41 return;
42 }
43
44 cfg_load = lan743x_csr_read(adapter, ETH_SYS_CONFIG_LOAD_STARTED_REG);
45 lan743x_hs_syslock_release(adapter);
46 hw_cfg = lan743x_csr_read(adapter, HW_CFG);
47
48 if (cfg_load & GEN_SYS_LOAD_STARTED_REG_ETH_ ||
49 hw_cfg & HW_CFG_RST_PROTECT_) {
50 strap = lan743x_csr_read(adapter, STRAP_READ);
51 if (strap & STRAP_READ_SGMII_EN_)
52 adapter->is_sgmii_en = true;
53 else
54 adapter->is_sgmii_en = false;
55 } else {
56 chip_rev = lan743x_csr_read(adapter, FPGA_REV);
57 if (chip_rev) {
58 if (chip_rev & FPGA_SGMII_OP)
59 adapter->is_sgmii_en = true;
60 else
61 adapter->is_sgmii_en = false;
62 } else {
63 adapter->is_sgmii_en = false;
64 }
65 }
66 netif_dbg(adapter, drv, adapter->netdev,
67 "SGMII I/F %sable\n", adapter->is_sgmii_en ? "En" : "Dis");
68}
69
70static bool is_pci11x1x_chip(struct lan743x_adapter *adapter)
71{
72 struct lan743x_csr *csr = &adapter->csr;
73 u32 id_rev = csr->id_rev;
74
75 if (((id_rev & 0xFFFF0000) == ID_REV_ID_A011_) ||
76 ((id_rev & 0xFFFF0000) == ID_REV_ID_A041_)) {
77 return true;
78 }
79 return false;
80}
81
82static void lan743x_pci_cleanup(struct lan743x_adapter *adapter)
83{
84 pci_release_selected_regions(adapter->pdev,
85 pci_select_bars(adapter->pdev,
86 IORESOURCE_MEM));
87 pci_disable_device(adapter->pdev);
88}
89
90static int lan743x_pci_init(struct lan743x_adapter *adapter,
91 struct pci_dev *pdev)
92{
93 unsigned long bars = 0;
94 int ret;
95
96 adapter->pdev = pdev;
97 ret = pci_enable_device_mem(pdev);
98 if (ret)
99 goto return_error;
100
101 netif_info(adapter, probe, adapter->netdev,
102 "PCI: Vendor ID = 0x%04X, Device ID = 0x%04X\n",
103 pdev->vendor, pdev->device);
104 bars = pci_select_bars(pdev, IORESOURCE_MEM);
105 if (!test_bit(0, &bars))
106 goto disable_device;
107
108 ret = pci_request_selected_regions(pdev, bars, DRIVER_NAME);
109 if (ret)
110 goto disable_device;
111
112 pci_set_master(pdev);
113 return 0;
114
115disable_device:
116 pci_disable_device(adapter->pdev);
117
118return_error:
119 return ret;
120}
121
122u32 lan743x_csr_read(struct lan743x_adapter *adapter, int offset)
123{
124 return ioread32(&adapter->csr.csr_address[offset]);
125}
126
127void lan743x_csr_write(struct lan743x_adapter *adapter, int offset,
128 u32 data)
129{
130 iowrite32(data, &adapter->csr.csr_address[offset]);
131}
132
133#define LAN743X_CSR_READ_OP(offset) lan743x_csr_read(adapter, offset)
134
135static int lan743x_csr_light_reset(struct lan743x_adapter *adapter)
136{
137 u32 data;
138
139 data = lan743x_csr_read(adapter, HW_CFG);
140 data |= HW_CFG_LRST_;
141 lan743x_csr_write(adapter, HW_CFG, data);
142
143 return readx_poll_timeout(LAN743X_CSR_READ_OP, HW_CFG, data,
144 !(data & HW_CFG_LRST_), 100000, 10000000);
145}
146
147static int lan743x_csr_wait_for_bit_atomic(struct lan743x_adapter *adapter,
148 int offset, u32 bit_mask,
149 int target_value, int udelay_min,
150 int udelay_max, int count)
151{
152 u32 data;
153
154 return readx_poll_timeout_atomic(LAN743X_CSR_READ_OP, offset, data,
155 target_value == !!(data & bit_mask),
156 udelay_max, udelay_min * count);
157}
158
159static int lan743x_csr_wait_for_bit(struct lan743x_adapter *adapter,
160 int offset, u32 bit_mask,
161 int target_value, int usleep_min,
162 int usleep_max, int count)
163{
164 u32 data;
165
166 return readx_poll_timeout(LAN743X_CSR_READ_OP, offset, data,
167 target_value == !!(data & bit_mask),
168 usleep_max, usleep_min * count);
169}
170
171static int lan743x_csr_init(struct lan743x_adapter *adapter)
172{
173 struct lan743x_csr *csr = &adapter->csr;
174 resource_size_t bar_start, bar_length;
175
176 bar_start = pci_resource_start(adapter->pdev, 0);
177 bar_length = pci_resource_len(adapter->pdev, 0);
178 csr->csr_address = devm_ioremap(&adapter->pdev->dev,
179 bar_start, bar_length);
180 if (!csr->csr_address)
181 return -ENOMEM;
182
183 csr->id_rev = lan743x_csr_read(adapter, ID_REV);
184 csr->fpga_rev = lan743x_csr_read(adapter, FPGA_REV);
185 netif_info(adapter, probe, adapter->netdev,
186 "ID_REV = 0x%08X, FPGA_REV = %d.%d\n",
187 csr->id_rev, FPGA_REV_GET_MAJOR_(csr->fpga_rev),
188 FPGA_REV_GET_MINOR_(csr->fpga_rev));
189 if (!ID_REV_IS_VALID_CHIP_ID_(csr->id_rev))
190 return -ENODEV;
191
192 csr->flags = LAN743X_CSR_FLAG_SUPPORTS_INTR_AUTO_SET_CLR;
193 switch (csr->id_rev & ID_REV_CHIP_REV_MASK_) {
194 case ID_REV_CHIP_REV_A0_:
195 csr->flags |= LAN743X_CSR_FLAG_IS_A0;
196 csr->flags &= ~LAN743X_CSR_FLAG_SUPPORTS_INTR_AUTO_SET_CLR;
197 break;
198 case ID_REV_CHIP_REV_B0_:
199 csr->flags |= LAN743X_CSR_FLAG_IS_B0;
200 break;
201 }
202
203 return lan743x_csr_light_reset(adapter);
204}
205
206static void lan743x_intr_software_isr(struct lan743x_adapter *adapter)
207{
208 struct lan743x_intr *intr = &adapter->intr;
209
210 /* disable the interrupt to prevent repeated re-triggering */
211 lan743x_csr_write(adapter, INT_EN_CLR, INT_BIT_SW_GP_);
212 intr->software_isr_flag = true;
213 wake_up(&intr->software_isr_wq);
214}
215
216static void lan743x_tx_isr(void *context, u32 int_sts, u32 flags)
217{
218 struct lan743x_tx *tx = context;
219 struct lan743x_adapter *adapter = tx->adapter;
220 bool enable_flag = true;
221
222 lan743x_csr_read(adapter, INT_EN_SET);
223 if (flags & LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CLEAR) {
224 lan743x_csr_write(adapter, INT_EN_CLR,
225 INT_BIT_DMA_TX_(tx->channel_number));
226 }
227
228 if (int_sts & INT_BIT_DMA_TX_(tx->channel_number)) {
229 u32 ioc_bit = DMAC_INT_BIT_TX_IOC_(tx->channel_number);
230 u32 dmac_int_sts;
231 u32 dmac_int_en;
232
233 if (flags & LAN743X_VECTOR_FLAG_SOURCE_STATUS_READ)
234 dmac_int_sts = lan743x_csr_read(adapter, DMAC_INT_STS);
235 else
236 dmac_int_sts = ioc_bit;
237 if (flags & LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CHECK)
238 dmac_int_en = lan743x_csr_read(adapter,
239 DMAC_INT_EN_SET);
240 else
241 dmac_int_en = ioc_bit;
242
243 dmac_int_en &= ioc_bit;
244 dmac_int_sts &= dmac_int_en;
245 if (dmac_int_sts & ioc_bit) {
246 napi_schedule(&tx->napi);
247 enable_flag = false;/* poll func will enable later */
248 }
249 }
250
251 if (enable_flag)
252 /* enable isr */
253 lan743x_csr_write(adapter, INT_EN_SET,
254 INT_BIT_DMA_TX_(tx->channel_number));
255}
256
257static void lan743x_rx_isr(void *context, u32 int_sts, u32 flags)
258{
259 struct lan743x_rx *rx = context;
260 struct lan743x_adapter *adapter = rx->adapter;
261 bool enable_flag = true;
262
263 if (flags & LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CLEAR) {
264 lan743x_csr_write(adapter, INT_EN_CLR,
265 INT_BIT_DMA_RX_(rx->channel_number));
266 }
267
268 if (int_sts & INT_BIT_DMA_RX_(rx->channel_number)) {
269 u32 rx_frame_bit = DMAC_INT_BIT_RXFRM_(rx->channel_number);
270 u32 dmac_int_sts;
271 u32 dmac_int_en;
272
273 if (flags & LAN743X_VECTOR_FLAG_SOURCE_STATUS_READ)
274 dmac_int_sts = lan743x_csr_read(adapter, DMAC_INT_STS);
275 else
276 dmac_int_sts = rx_frame_bit;
277 if (flags & LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CHECK)
278 dmac_int_en = lan743x_csr_read(adapter,
279 DMAC_INT_EN_SET);
280 else
281 dmac_int_en = rx_frame_bit;
282
283 dmac_int_en &= rx_frame_bit;
284 dmac_int_sts &= dmac_int_en;
285 if (dmac_int_sts & rx_frame_bit) {
286 napi_schedule(&rx->napi);
287 enable_flag = false;/* poll funct will enable later */
288 }
289 }
290
291 if (enable_flag) {
292 /* enable isr */
293 lan743x_csr_write(adapter, INT_EN_SET,
294 INT_BIT_DMA_RX_(rx->channel_number));
295 }
296}
297
298static void lan743x_intr_shared_isr(void *context, u32 int_sts, u32 flags)
299{
300 struct lan743x_adapter *adapter = context;
301 unsigned int channel;
302
303 if (int_sts & INT_BIT_ALL_RX_) {
304 for (channel = 0; channel < LAN743X_USED_RX_CHANNELS;
305 channel++) {
306 u32 int_bit = INT_BIT_DMA_RX_(channel);
307
308 if (int_sts & int_bit) {
309 lan743x_rx_isr(&adapter->rx[channel],
310 int_bit, flags);
311 int_sts &= ~int_bit;
312 }
313 }
314 }
315 if (int_sts & INT_BIT_ALL_TX_) {
316 for (channel = 0; channel < adapter->used_tx_channels;
317 channel++) {
318 u32 int_bit = INT_BIT_DMA_TX_(channel);
319
320 if (int_sts & int_bit) {
321 lan743x_tx_isr(&adapter->tx[channel],
322 int_bit, flags);
323 int_sts &= ~int_bit;
324 }
325 }
326 }
327 if (int_sts & INT_BIT_ALL_OTHER_) {
328 if (int_sts & INT_BIT_SW_GP_) {
329 lan743x_intr_software_isr(adapter);
330 int_sts &= ~INT_BIT_SW_GP_;
331 }
332 if (int_sts & INT_BIT_1588_) {
333 lan743x_ptp_isr(adapter);
334 int_sts &= ~INT_BIT_1588_;
335 }
336 }
337 if (int_sts)
338 lan743x_csr_write(adapter, INT_EN_CLR, int_sts);
339}
340
341static irqreturn_t lan743x_intr_entry_isr(int irq, void *ptr)
342{
343 struct lan743x_vector *vector = ptr;
344 struct lan743x_adapter *adapter = vector->adapter;
345 irqreturn_t result = IRQ_NONE;
346 u32 int_enables;
347 u32 int_sts;
348
349 if (vector->flags & LAN743X_VECTOR_FLAG_SOURCE_STATUS_READ) {
350 int_sts = lan743x_csr_read(adapter, INT_STS);
351 } else if (vector->flags &
352 (LAN743X_VECTOR_FLAG_SOURCE_STATUS_R2C |
353 LAN743X_VECTOR_FLAG_SOURCE_ENABLE_R2C)) {
354 int_sts = lan743x_csr_read(adapter, INT_STS_R2C);
355 } else {
356 /* use mask as implied status */
357 int_sts = vector->int_mask | INT_BIT_MAS_;
358 }
359
360 if (!(int_sts & INT_BIT_MAS_))
361 goto irq_done;
362
363 if (vector->flags & LAN743X_VECTOR_FLAG_VECTOR_ENABLE_ISR_CLEAR)
364 /* disable vector interrupt */
365 lan743x_csr_write(adapter,
366 INT_VEC_EN_CLR,
367 INT_VEC_EN_(vector->vector_index));
368
369 if (vector->flags & LAN743X_VECTOR_FLAG_MASTER_ENABLE_CLEAR)
370 /* disable master interrupt */
371 lan743x_csr_write(adapter, INT_EN_CLR, INT_BIT_MAS_);
372
373 if (vector->flags & LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CHECK) {
374 int_enables = lan743x_csr_read(adapter, INT_EN_SET);
375 } else {
376 /* use vector mask as implied enable mask */
377 int_enables = vector->int_mask;
378 }
379
380 int_sts &= int_enables;
381 int_sts &= vector->int_mask;
382 if (int_sts) {
383 if (vector->handler) {
384 vector->handler(vector->context,
385 int_sts, vector->flags);
386 } else {
387 /* disable interrupts on this vector */
388 lan743x_csr_write(adapter, INT_EN_CLR,
389 vector->int_mask);
390 }
391 result = IRQ_HANDLED;
392 }
393
394 if (vector->flags & LAN743X_VECTOR_FLAG_MASTER_ENABLE_SET)
395 /* enable master interrupt */
396 lan743x_csr_write(adapter, INT_EN_SET, INT_BIT_MAS_);
397
398 if (vector->flags & LAN743X_VECTOR_FLAG_VECTOR_ENABLE_ISR_SET)
399 /* enable vector interrupt */
400 lan743x_csr_write(adapter,
401 INT_VEC_EN_SET,
402 INT_VEC_EN_(vector->vector_index));
403irq_done:
404 return result;
405}
406
407static int lan743x_intr_test_isr(struct lan743x_adapter *adapter)
408{
409 struct lan743x_intr *intr = &adapter->intr;
410 int ret;
411
412 intr->software_isr_flag = false;
413
414 /* enable and activate test interrupt */
415 lan743x_csr_write(adapter, INT_EN_SET, INT_BIT_SW_GP_);
416 lan743x_csr_write(adapter, INT_SET, INT_BIT_SW_GP_);
417
418 ret = wait_event_timeout(intr->software_isr_wq,
419 intr->software_isr_flag,
420 msecs_to_jiffies(200));
421
422 /* disable test interrupt */
423 lan743x_csr_write(adapter, INT_EN_CLR, INT_BIT_SW_GP_);
424
425 return ret > 0 ? 0 : -ENODEV;
426}
427
428static int lan743x_intr_register_isr(struct lan743x_adapter *adapter,
429 int vector_index, u32 flags,
430 u32 int_mask,
431 lan743x_vector_handler handler,
432 void *context)
433{
434 struct lan743x_vector *vector = &adapter->intr.vector_list
435 [vector_index];
436 int ret;
437
438 vector->adapter = adapter;
439 vector->flags = flags;
440 vector->vector_index = vector_index;
441 vector->int_mask = int_mask;
442 vector->handler = handler;
443 vector->context = context;
444
445 ret = request_irq(vector->irq,
446 lan743x_intr_entry_isr,
447 (flags & LAN743X_VECTOR_FLAG_IRQ_SHARED) ?
448 IRQF_SHARED : 0, DRIVER_NAME, vector);
449 if (ret) {
450 vector->handler = NULL;
451 vector->context = NULL;
452 vector->int_mask = 0;
453 vector->flags = 0;
454 }
455 return ret;
456}
457
458static void lan743x_intr_unregister_isr(struct lan743x_adapter *adapter,
459 int vector_index)
460{
461 struct lan743x_vector *vector = &adapter->intr.vector_list
462 [vector_index];
463
464 free_irq(vector->irq, vector);
465 vector->handler = NULL;
466 vector->context = NULL;
467 vector->int_mask = 0;
468 vector->flags = 0;
469}
470
471static u32 lan743x_intr_get_vector_flags(struct lan743x_adapter *adapter,
472 u32 int_mask)
473{
474 int index;
475
476 for (index = 0; index < adapter->max_vector_count; index++) {
477 if (adapter->intr.vector_list[index].int_mask & int_mask)
478 return adapter->intr.vector_list[index].flags;
479 }
480 return 0;
481}
482
483static void lan743x_intr_close(struct lan743x_adapter *adapter)
484{
485 struct lan743x_intr *intr = &adapter->intr;
486 int index = 0;
487
488 lan743x_csr_write(adapter, INT_EN_CLR, INT_BIT_MAS_);
489 if (adapter->is_pci11x1x)
490 lan743x_csr_write(adapter, INT_VEC_EN_CLR, 0x0000FFFF);
491 else
492 lan743x_csr_write(adapter, INT_VEC_EN_CLR, 0x000000FF);
493
494 for (index = 0; index < intr->number_of_vectors; index++) {
495 if (intr->flags & INTR_FLAG_IRQ_REQUESTED(index)) {
496 lan743x_intr_unregister_isr(adapter, index);
497 intr->flags &= ~INTR_FLAG_IRQ_REQUESTED(index);
498 }
499 }
500
501 if (intr->flags & INTR_FLAG_MSI_ENABLED) {
502 pci_disable_msi(adapter->pdev);
503 intr->flags &= ~INTR_FLAG_MSI_ENABLED;
504 }
505
506 if (intr->flags & INTR_FLAG_MSIX_ENABLED) {
507 pci_disable_msix(adapter->pdev);
508 intr->flags &= ~INTR_FLAG_MSIX_ENABLED;
509 }
510}
511
512static int lan743x_intr_open(struct lan743x_adapter *adapter)
513{
514 struct msix_entry msix_entries[PCI11X1X_MAX_VECTOR_COUNT];
515 struct lan743x_intr *intr = &adapter->intr;
516 unsigned int used_tx_channels;
517 u32 int_vec_en_auto_clr = 0;
518 u8 max_vector_count;
519 u32 int_vec_map0 = 0;
520 u32 int_vec_map1 = 0;
521 int ret = -ENODEV;
522 int index = 0;
523 u32 flags = 0;
524
525 intr->number_of_vectors = 0;
526
527 /* Try to set up MSIX interrupts */
528 max_vector_count = adapter->max_vector_count;
529 memset(&msix_entries[0], 0,
530 sizeof(struct msix_entry) * max_vector_count);
531 for (index = 0; index < max_vector_count; index++)
532 msix_entries[index].entry = index;
533 used_tx_channels = adapter->used_tx_channels;
534 ret = pci_enable_msix_range(adapter->pdev,
535 msix_entries, 1,
536 1 + used_tx_channels +
537 LAN743X_USED_RX_CHANNELS);
538
539 if (ret > 0) {
540 intr->flags |= INTR_FLAG_MSIX_ENABLED;
541 intr->number_of_vectors = ret;
542 intr->using_vectors = true;
543 for (index = 0; index < intr->number_of_vectors; index++)
544 intr->vector_list[index].irq = msix_entries
545 [index].vector;
546 netif_info(adapter, ifup, adapter->netdev,
547 "using MSIX interrupts, number of vectors = %d\n",
548 intr->number_of_vectors);
549 }
550
551 /* If MSIX failed try to setup using MSI interrupts */
552 if (!intr->number_of_vectors) {
553 if (!(adapter->csr.flags & LAN743X_CSR_FLAG_IS_A0)) {
554 if (!pci_enable_msi(adapter->pdev)) {
555 intr->flags |= INTR_FLAG_MSI_ENABLED;
556 intr->number_of_vectors = 1;
557 intr->using_vectors = true;
558 intr->vector_list[0].irq =
559 adapter->pdev->irq;
560 netif_info(adapter, ifup, adapter->netdev,
561 "using MSI interrupts, number of vectors = %d\n",
562 intr->number_of_vectors);
563 }
564 }
565 }
566
567 /* If MSIX, and MSI failed, setup using legacy interrupt */
568 if (!intr->number_of_vectors) {
569 intr->number_of_vectors = 1;
570 intr->using_vectors = false;
571 intr->vector_list[0].irq = intr->irq;
572 netif_info(adapter, ifup, adapter->netdev,
573 "using legacy interrupts\n");
574 }
575
576 /* At this point we must have at least one irq */
577 lan743x_csr_write(adapter, INT_VEC_EN_CLR, 0xFFFFFFFF);
578
579 /* map all interrupts to vector 0 */
580 lan743x_csr_write(adapter, INT_VEC_MAP0, 0x00000000);
581 lan743x_csr_write(adapter, INT_VEC_MAP1, 0x00000000);
582 lan743x_csr_write(adapter, INT_VEC_MAP2, 0x00000000);
583 flags = LAN743X_VECTOR_FLAG_SOURCE_STATUS_READ |
584 LAN743X_VECTOR_FLAG_SOURCE_STATUS_W2C |
585 LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CHECK |
586 LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CLEAR;
587
588 if (intr->using_vectors) {
589 flags |= LAN743X_VECTOR_FLAG_VECTOR_ENABLE_ISR_CLEAR |
590 LAN743X_VECTOR_FLAG_VECTOR_ENABLE_ISR_SET;
591 } else {
592 flags |= LAN743X_VECTOR_FLAG_MASTER_ENABLE_CLEAR |
593 LAN743X_VECTOR_FLAG_MASTER_ENABLE_SET |
594 LAN743X_VECTOR_FLAG_IRQ_SHARED;
595 }
596
597 if (adapter->csr.flags & LAN743X_CSR_FLAG_SUPPORTS_INTR_AUTO_SET_CLR) {
598 flags &= ~LAN743X_VECTOR_FLAG_SOURCE_STATUS_READ;
599 flags &= ~LAN743X_VECTOR_FLAG_SOURCE_STATUS_W2C;
600 flags &= ~LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CLEAR;
601 flags &= ~LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CHECK;
602 flags |= LAN743X_VECTOR_FLAG_SOURCE_STATUS_R2C;
603 flags |= LAN743X_VECTOR_FLAG_SOURCE_ENABLE_R2C;
604 }
605
606 init_waitqueue_head(&intr->software_isr_wq);
607
608 ret = lan743x_intr_register_isr(adapter, 0, flags,
609 INT_BIT_ALL_RX_ | INT_BIT_ALL_TX_ |
610 INT_BIT_ALL_OTHER_,
611 lan743x_intr_shared_isr, adapter);
612 if (ret)
613 goto clean_up;
614 intr->flags |= INTR_FLAG_IRQ_REQUESTED(0);
615
616 if (intr->using_vectors)
617 lan743x_csr_write(adapter, INT_VEC_EN_SET,
618 INT_VEC_EN_(0));
619
620 if (!(adapter->csr.flags & LAN743X_CSR_FLAG_IS_A0)) {
621 lan743x_csr_write(adapter, INT_MOD_CFG0, LAN743X_INT_MOD);
622 lan743x_csr_write(adapter, INT_MOD_CFG1, LAN743X_INT_MOD);
623 lan743x_csr_write(adapter, INT_MOD_CFG2, LAN743X_INT_MOD);
624 lan743x_csr_write(adapter, INT_MOD_CFG3, LAN743X_INT_MOD);
625 lan743x_csr_write(adapter, INT_MOD_CFG4, LAN743X_INT_MOD);
626 lan743x_csr_write(adapter, INT_MOD_CFG5, LAN743X_INT_MOD);
627 lan743x_csr_write(adapter, INT_MOD_CFG6, LAN743X_INT_MOD);
628 lan743x_csr_write(adapter, INT_MOD_CFG7, LAN743X_INT_MOD);
629 if (adapter->is_pci11x1x) {
630 lan743x_csr_write(adapter, INT_MOD_CFG8, LAN743X_INT_MOD);
631 lan743x_csr_write(adapter, INT_MOD_CFG9, LAN743X_INT_MOD);
632 lan743x_csr_write(adapter, INT_MOD_MAP0, 0x00007654);
633 lan743x_csr_write(adapter, INT_MOD_MAP1, 0x00003210);
634 } else {
635 lan743x_csr_write(adapter, INT_MOD_MAP0, 0x00005432);
636 lan743x_csr_write(adapter, INT_MOD_MAP1, 0x00000001);
637 }
638 lan743x_csr_write(adapter, INT_MOD_MAP2, 0x00FFFFFF);
639 }
640
641 /* enable interrupts */
642 lan743x_csr_write(adapter, INT_EN_SET, INT_BIT_MAS_);
643 ret = lan743x_intr_test_isr(adapter);
644 if (ret)
645 goto clean_up;
646
647 if (intr->number_of_vectors > 1) {
648 int number_of_tx_vectors = intr->number_of_vectors - 1;
649
650 if (number_of_tx_vectors > used_tx_channels)
651 number_of_tx_vectors = used_tx_channels;
652 flags = LAN743X_VECTOR_FLAG_SOURCE_STATUS_READ |
653 LAN743X_VECTOR_FLAG_SOURCE_STATUS_W2C |
654 LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CHECK |
655 LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CLEAR |
656 LAN743X_VECTOR_FLAG_VECTOR_ENABLE_ISR_CLEAR |
657 LAN743X_VECTOR_FLAG_VECTOR_ENABLE_ISR_SET;
658
659 if (adapter->csr.flags &
660 LAN743X_CSR_FLAG_SUPPORTS_INTR_AUTO_SET_CLR) {
661 flags = LAN743X_VECTOR_FLAG_VECTOR_ENABLE_AUTO_SET |
662 LAN743X_VECTOR_FLAG_SOURCE_ENABLE_AUTO_SET |
663 LAN743X_VECTOR_FLAG_SOURCE_ENABLE_AUTO_CLEAR |
664 LAN743X_VECTOR_FLAG_SOURCE_STATUS_AUTO_CLEAR;
665 }
666
667 for (index = 0; index < number_of_tx_vectors; index++) {
668 u32 int_bit = INT_BIT_DMA_TX_(index);
669 int vector = index + 1;
670
671 /* map TX interrupt to vector */
672 int_vec_map1 |= INT_VEC_MAP1_TX_VEC_(index, vector);
673 lan743x_csr_write(adapter, INT_VEC_MAP1, int_vec_map1);
674
675 /* Remove TX interrupt from shared mask */
676 intr->vector_list[0].int_mask &= ~int_bit;
677 ret = lan743x_intr_register_isr(adapter, vector, flags,
678 int_bit, lan743x_tx_isr,
679 &adapter->tx[index]);
680 if (ret)
681 goto clean_up;
682 intr->flags |= INTR_FLAG_IRQ_REQUESTED(vector);
683 if (!(flags &
684 LAN743X_VECTOR_FLAG_VECTOR_ENABLE_AUTO_SET))
685 lan743x_csr_write(adapter, INT_VEC_EN_SET,
686 INT_VEC_EN_(vector));
687 }
688 }
689 if ((intr->number_of_vectors - used_tx_channels) > 1) {
690 int number_of_rx_vectors = intr->number_of_vectors -
691 used_tx_channels - 1;
692
693 if (number_of_rx_vectors > LAN743X_USED_RX_CHANNELS)
694 number_of_rx_vectors = LAN743X_USED_RX_CHANNELS;
695
696 flags = LAN743X_VECTOR_FLAG_SOURCE_STATUS_READ |
697 LAN743X_VECTOR_FLAG_SOURCE_STATUS_W2C |
698 LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CHECK |
699 LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CLEAR |
700 LAN743X_VECTOR_FLAG_VECTOR_ENABLE_ISR_CLEAR |
701 LAN743X_VECTOR_FLAG_VECTOR_ENABLE_ISR_SET;
702
703 if (adapter->csr.flags &
704 LAN743X_CSR_FLAG_SUPPORTS_INTR_AUTO_SET_CLR) {
705 flags = LAN743X_VECTOR_FLAG_VECTOR_ENABLE_AUTO_CLEAR |
706 LAN743X_VECTOR_FLAG_VECTOR_ENABLE_AUTO_SET |
707 LAN743X_VECTOR_FLAG_SOURCE_ENABLE_AUTO_SET |
708 LAN743X_VECTOR_FLAG_SOURCE_ENABLE_AUTO_CLEAR |
709 LAN743X_VECTOR_FLAG_SOURCE_STATUS_AUTO_CLEAR;
710 }
711 for (index = 0; index < number_of_rx_vectors; index++) {
712 int vector = index + 1 + used_tx_channels;
713 u32 int_bit = INT_BIT_DMA_RX_(index);
714
715 /* map RX interrupt to vector */
716 int_vec_map0 |= INT_VEC_MAP0_RX_VEC_(index, vector);
717 lan743x_csr_write(adapter, INT_VEC_MAP0, int_vec_map0);
718 if (flags &
719 LAN743X_VECTOR_FLAG_VECTOR_ENABLE_AUTO_CLEAR) {
720 int_vec_en_auto_clr |= INT_VEC_EN_(vector);
721 lan743x_csr_write(adapter, INT_VEC_EN_AUTO_CLR,
722 int_vec_en_auto_clr);
723 }
724
725 /* Remove RX interrupt from shared mask */
726 intr->vector_list[0].int_mask &= ~int_bit;
727 ret = lan743x_intr_register_isr(adapter, vector, flags,
728 int_bit, lan743x_rx_isr,
729 &adapter->rx[index]);
730 if (ret)
731 goto clean_up;
732 intr->flags |= INTR_FLAG_IRQ_REQUESTED(vector);
733
734 lan743x_csr_write(adapter, INT_VEC_EN_SET,
735 INT_VEC_EN_(vector));
736 }
737 }
738 return 0;
739
740clean_up:
741 lan743x_intr_close(adapter);
742 return ret;
743}
744
745static int lan743x_dp_write(struct lan743x_adapter *adapter,
746 u32 select, u32 addr, u32 length, u32 *buf)
747{
748 u32 dp_sel;
749 int i;
750
751 if (lan743x_csr_wait_for_bit_atomic(adapter, DP_SEL, DP_SEL_DPRDY_,
752 1, 40, 100, 100))
753 return -EIO;
754 dp_sel = lan743x_csr_read(adapter, DP_SEL);
755 dp_sel &= ~DP_SEL_MASK_;
756 dp_sel |= select;
757 lan743x_csr_write(adapter, DP_SEL, dp_sel);
758
759 for (i = 0; i < length; i++) {
760 lan743x_csr_write(adapter, DP_ADDR, addr + i);
761 lan743x_csr_write(adapter, DP_DATA_0, buf[i]);
762 lan743x_csr_write(adapter, DP_CMD, DP_CMD_WRITE_);
763 if (lan743x_csr_wait_for_bit_atomic(adapter, DP_SEL,
764 DP_SEL_DPRDY_,
765 1, 40, 100, 100))
766 return -EIO;
767 }
768
769 return 0;
770}
771
772static u32 lan743x_mac_mii_access(u16 id, u16 index, int read)
773{
774 u32 ret;
775
776 ret = (id << MAC_MII_ACC_PHY_ADDR_SHIFT_) &
777 MAC_MII_ACC_PHY_ADDR_MASK_;
778 ret |= (index << MAC_MII_ACC_MIIRINDA_SHIFT_) &
779 MAC_MII_ACC_MIIRINDA_MASK_;
780
781 if (read)
782 ret |= MAC_MII_ACC_MII_READ_;
783 else
784 ret |= MAC_MII_ACC_MII_WRITE_;
785 ret |= MAC_MII_ACC_MII_BUSY_;
786
787 return ret;
788}
789
790static int lan743x_mac_mii_wait_till_not_busy(struct lan743x_adapter *adapter)
791{
792 u32 data;
793
794 return readx_poll_timeout(LAN743X_CSR_READ_OP, MAC_MII_ACC, data,
795 !(data & MAC_MII_ACC_MII_BUSY_), 0, 1000000);
796}
797
798static int lan743x_mdiobus_read_c22(struct mii_bus *bus, int phy_id, int index)
799{
800 struct lan743x_adapter *adapter = bus->priv;
801 u32 val, mii_access;
802 int ret;
803
804 /* comfirm MII not busy */
805 ret = lan743x_mac_mii_wait_till_not_busy(adapter);
806 if (ret < 0)
807 return ret;
808
809 /* set the address, index & direction (read from PHY) */
810 mii_access = lan743x_mac_mii_access(phy_id, index, MAC_MII_READ);
811 lan743x_csr_write(adapter, MAC_MII_ACC, mii_access);
812 ret = lan743x_mac_mii_wait_till_not_busy(adapter);
813 if (ret < 0)
814 return ret;
815
816 val = lan743x_csr_read(adapter, MAC_MII_DATA);
817 return (int)(val & 0xFFFF);
818}
819
820static int lan743x_mdiobus_write_c22(struct mii_bus *bus,
821 int phy_id, int index, u16 regval)
822{
823 struct lan743x_adapter *adapter = bus->priv;
824 u32 val, mii_access;
825 int ret;
826
827 /* confirm MII not busy */
828 ret = lan743x_mac_mii_wait_till_not_busy(adapter);
829 if (ret < 0)
830 return ret;
831 val = (u32)regval;
832 lan743x_csr_write(adapter, MAC_MII_DATA, val);
833
834 /* set the address, index & direction (write to PHY) */
835 mii_access = lan743x_mac_mii_access(phy_id, index, MAC_MII_WRITE);
836 lan743x_csr_write(adapter, MAC_MII_ACC, mii_access);
837 ret = lan743x_mac_mii_wait_till_not_busy(adapter);
838 return ret;
839}
840
841static u32 lan743x_mac_mmd_access(int id, int dev_addr, int op)
842{
843 u32 ret;
844
845 ret = (id << MAC_MII_ACC_PHY_ADDR_SHIFT_) &
846 MAC_MII_ACC_PHY_ADDR_MASK_;
847 ret |= (dev_addr << MAC_MII_ACC_MIIMMD_SHIFT_) &
848 MAC_MII_ACC_MIIMMD_MASK_;
849 if (op == MMD_ACCESS_WRITE)
850 ret |= MAC_MII_ACC_MIICMD_WRITE_;
851 else if (op == MMD_ACCESS_READ)
852 ret |= MAC_MII_ACC_MIICMD_READ_;
853 else if (op == MMD_ACCESS_READ_INC)
854 ret |= MAC_MII_ACC_MIICMD_READ_INC_;
855 else
856 ret |= MAC_MII_ACC_MIICMD_ADDR_;
857 ret |= (MAC_MII_ACC_MII_BUSY_ | MAC_MII_ACC_MIICL45_);
858
859 return ret;
860}
861
862static int lan743x_mdiobus_read_c45(struct mii_bus *bus, int phy_id,
863 int dev_addr, int index)
864{
865 struct lan743x_adapter *adapter = bus->priv;
866 u32 mmd_access;
867 int ret;
868
869 /* comfirm MII not busy */
870 ret = lan743x_mac_mii_wait_till_not_busy(adapter);
871 if (ret < 0)
872 return ret;
873
874 /* Load Register Address */
875 lan743x_csr_write(adapter, MAC_MII_DATA, index);
876 mmd_access = lan743x_mac_mmd_access(phy_id, dev_addr,
877 MMD_ACCESS_ADDRESS);
878 lan743x_csr_write(adapter, MAC_MII_ACC, mmd_access);
879 ret = lan743x_mac_mii_wait_till_not_busy(adapter);
880 if (ret < 0)
881 return ret;
882
883 /* Read Data */
884 mmd_access = lan743x_mac_mmd_access(phy_id, dev_addr,
885 MMD_ACCESS_READ);
886 lan743x_csr_write(adapter, MAC_MII_ACC, mmd_access);
887 ret = lan743x_mac_mii_wait_till_not_busy(adapter);
888 if (ret < 0)
889 return ret;
890
891 ret = lan743x_csr_read(adapter, MAC_MII_DATA);
892 return (int)(ret & 0xFFFF);
893}
894
895static int lan743x_mdiobus_write_c45(struct mii_bus *bus, int phy_id,
896 int dev_addr, int index, u16 regval)
897{
898 struct lan743x_adapter *adapter = bus->priv;
899 u32 mmd_access;
900 int ret;
901
902 /* confirm MII not busy */
903 ret = lan743x_mac_mii_wait_till_not_busy(adapter);
904 if (ret < 0)
905 return ret;
906
907 /* Load Register Address */
908 lan743x_csr_write(adapter, MAC_MII_DATA, (u32)index);
909 mmd_access = lan743x_mac_mmd_access(phy_id, dev_addr,
910 MMD_ACCESS_ADDRESS);
911 lan743x_csr_write(adapter, MAC_MII_ACC, mmd_access);
912 ret = lan743x_mac_mii_wait_till_not_busy(adapter);
913 if (ret < 0)
914 return ret;
915
916 /* Write Data */
917 lan743x_csr_write(adapter, MAC_MII_DATA, (u32)regval);
918 mmd_access = lan743x_mac_mmd_access(phy_id, dev_addr,
919 MMD_ACCESS_WRITE);
920 lan743x_csr_write(adapter, MAC_MII_ACC, mmd_access);
921
922 return lan743x_mac_mii_wait_till_not_busy(adapter);
923}
924
925static int lan743x_sgmii_wait_till_not_busy(struct lan743x_adapter *adapter)
926{
927 u32 data;
928 int ret;
929
930 ret = readx_poll_timeout(LAN743X_CSR_READ_OP, SGMII_ACC, data,
931 !(data & SGMII_ACC_SGMII_BZY_), 100, 1000000);
932 if (ret < 0)
933 netif_err(adapter, drv, adapter->netdev,
934 "%s: error %d sgmii wait timeout\n", __func__, ret);
935
936 return ret;
937}
938
939int lan743x_sgmii_read(struct lan743x_adapter *adapter, u8 mmd, u16 addr)
940{
941 u32 mmd_access;
942 int ret;
943 u32 val;
944
945 if (mmd > 31) {
946 netif_err(adapter, probe, adapter->netdev,
947 "%s mmd should <= 31\n", __func__);
948 return -EINVAL;
949 }
950
951 mutex_lock(&adapter->sgmii_rw_lock);
952 /* Load Register Address */
953 mmd_access = mmd << SGMII_ACC_SGMII_MMD_SHIFT_;
954 mmd_access |= (addr | SGMII_ACC_SGMII_BZY_);
955 lan743x_csr_write(adapter, SGMII_ACC, mmd_access);
956 ret = lan743x_sgmii_wait_till_not_busy(adapter);
957 if (ret < 0)
958 goto sgmii_unlock;
959
960 val = lan743x_csr_read(adapter, SGMII_DATA);
961 ret = (int)(val & SGMII_DATA_MASK_);
962
963sgmii_unlock:
964 mutex_unlock(&adapter->sgmii_rw_lock);
965
966 return ret;
967}
968
969static int lan743x_sgmii_write(struct lan743x_adapter *adapter,
970 u8 mmd, u16 addr, u16 val)
971{
972 u32 mmd_access;
973 int ret;
974
975 if (mmd > 31) {
976 netif_err(adapter, probe, adapter->netdev,
977 "%s mmd should <= 31\n", __func__);
978 return -EINVAL;
979 }
980 mutex_lock(&adapter->sgmii_rw_lock);
981 /* Load Register Data */
982 lan743x_csr_write(adapter, SGMII_DATA, (u32)(val & SGMII_DATA_MASK_));
983 /* Load Register Address */
984 mmd_access = mmd << SGMII_ACC_SGMII_MMD_SHIFT_;
985 mmd_access |= (addr | SGMII_ACC_SGMII_BZY_ | SGMII_ACC_SGMII_WR_);
986 lan743x_csr_write(adapter, SGMII_ACC, mmd_access);
987 ret = lan743x_sgmii_wait_till_not_busy(adapter);
988 mutex_unlock(&adapter->sgmii_rw_lock);
989
990 return ret;
991}
992
993static int lan743x_sgmii_mpll_set(struct lan743x_adapter *adapter,
994 u16 baud)
995{
996 int mpllctrl0;
997 int mpllctrl1;
998 int miscctrl1;
999 int ret;
1000
1001 mpllctrl0 = lan743x_sgmii_read(adapter, MDIO_MMD_VEND2,
1002 VR_MII_GEN2_4_MPLL_CTRL0);
1003 if (mpllctrl0 < 0)
1004 return mpllctrl0;
1005
1006 mpllctrl0 &= ~VR_MII_MPLL_CTRL0_USE_REFCLK_PAD_;
1007 if (baud == VR_MII_BAUD_RATE_1P25GBPS) {
1008 mpllctrl1 = VR_MII_MPLL_MULTIPLIER_100;
1009 /* mpll_baud_clk/4 */
1010 miscctrl1 = 0xA;
1011 } else {
1012 mpllctrl1 = VR_MII_MPLL_MULTIPLIER_125;
1013 /* mpll_baud_clk/2 */
1014 miscctrl1 = 0x5;
1015 }
1016
1017 ret = lan743x_sgmii_write(adapter, MDIO_MMD_VEND2,
1018 VR_MII_GEN2_4_MPLL_CTRL0, mpllctrl0);
1019 if (ret < 0)
1020 return ret;
1021
1022 ret = lan743x_sgmii_write(adapter, MDIO_MMD_VEND2,
1023 VR_MII_GEN2_4_MPLL_CTRL1, mpllctrl1);
1024 if (ret < 0)
1025 return ret;
1026
1027 return lan743x_sgmii_write(adapter, MDIO_MMD_VEND2,
1028 VR_MII_GEN2_4_MISC_CTRL1, miscctrl1);
1029}
1030
1031static int lan743x_sgmii_2_5G_mode_set(struct lan743x_adapter *adapter,
1032 bool enable)
1033{
1034 if (enable)
1035 return lan743x_sgmii_mpll_set(adapter,
1036 VR_MII_BAUD_RATE_3P125GBPS);
1037 else
1038 return lan743x_sgmii_mpll_set(adapter,
1039 VR_MII_BAUD_RATE_1P25GBPS);
1040}
1041
1042static int lan743x_is_sgmii_2_5G_mode(struct lan743x_adapter *adapter,
1043 bool *status)
1044{
1045 int ret;
1046
1047 ret = lan743x_sgmii_read(adapter, MDIO_MMD_VEND2,
1048 VR_MII_GEN2_4_MPLL_CTRL1);
1049 if (ret < 0)
1050 return ret;
1051
1052 if (ret == VR_MII_MPLL_MULTIPLIER_125 ||
1053 ret == VR_MII_MPLL_MULTIPLIER_50)
1054 *status = true;
1055 else
1056 *status = false;
1057
1058 return 0;
1059}
1060
1061static int lan743x_sgmii_aneg_update(struct lan743x_adapter *adapter)
1062{
1063 enum lan743x_sgmii_lsd lsd = adapter->sgmii_lsd;
1064 int mii_ctrl;
1065 int dgt_ctrl;
1066 int an_ctrl;
1067 int ret;
1068
1069 if (lsd == LINK_2500_MASTER || lsd == LINK_2500_SLAVE)
1070 /* Switch to 2.5 Gbps */
1071 ret = lan743x_sgmii_2_5G_mode_set(adapter, true);
1072 else
1073 /* Switch to 10/100/1000 Mbps clock */
1074 ret = lan743x_sgmii_2_5G_mode_set(adapter, false);
1075 if (ret < 0)
1076 return ret;
1077
1078 /* Enable SGMII Auto NEG */
1079 mii_ctrl = lan743x_sgmii_read(adapter, MDIO_MMD_VEND2, MII_BMCR);
1080 if (mii_ctrl < 0)
1081 return mii_ctrl;
1082
1083 an_ctrl = lan743x_sgmii_read(adapter, MDIO_MMD_VEND2, VR_MII_AN_CTRL);
1084 if (an_ctrl < 0)
1085 return an_ctrl;
1086
1087 dgt_ctrl = lan743x_sgmii_read(adapter, MDIO_MMD_VEND2,
1088 VR_MII_DIG_CTRL1);
1089 if (dgt_ctrl < 0)
1090 return dgt_ctrl;
1091
1092 if (lsd == LINK_2500_MASTER || lsd == LINK_2500_SLAVE) {
1093 mii_ctrl &= ~(BMCR_ANENABLE | BMCR_ANRESTART | BMCR_SPEED100);
1094 mii_ctrl |= BMCR_SPEED1000;
1095 dgt_ctrl |= VR_MII_DIG_CTRL1_CL37_TMR_OVR_RIDE_;
1096 dgt_ctrl &= ~VR_MII_DIG_CTRL1_MAC_AUTO_SW_;
1097 /* In order for Auto-Negotiation to operate properly at
1098 * 2.5 Gbps the 1.6ms link timer values must be adjusted
1099 * The VR_MII_LINK_TIMER_CTRL Register must be set to
1100 * 16'h7A1 and The CL37_TMR_OVR_RIDE bit of the
1101 * VR_MII_DIG_CTRL1 Register set to 1
1102 */
1103 ret = lan743x_sgmii_write(adapter, MDIO_MMD_VEND2,
1104 VR_MII_LINK_TIMER_CTRL, 0x7A1);
1105 if (ret < 0)
1106 return ret;
1107 } else {
1108 mii_ctrl |= (BMCR_ANENABLE | BMCR_ANRESTART);
1109 an_ctrl &= ~VR_MII_AN_CTRL_SGMII_LINK_STS_;
1110 dgt_ctrl &= ~VR_MII_DIG_CTRL1_CL37_TMR_OVR_RIDE_;
1111 dgt_ctrl |= VR_MII_DIG_CTRL1_MAC_AUTO_SW_;
1112 }
1113
1114 ret = lan743x_sgmii_write(adapter, MDIO_MMD_VEND2, MII_BMCR,
1115 mii_ctrl);
1116 if (ret < 0)
1117 return ret;
1118
1119 ret = lan743x_sgmii_write(adapter, MDIO_MMD_VEND2,
1120 VR_MII_DIG_CTRL1, dgt_ctrl);
1121 if (ret < 0)
1122 return ret;
1123
1124 return lan743x_sgmii_write(adapter, MDIO_MMD_VEND2,
1125 VR_MII_AN_CTRL, an_ctrl);
1126}
1127
1128static int lan743x_pcs_seq_state(struct lan743x_adapter *adapter, u8 state)
1129{
1130 u8 wait_cnt = 0;
1131 u32 dig_sts;
1132
1133 do {
1134 dig_sts = lan743x_sgmii_read(adapter, MDIO_MMD_VEND2,
1135 VR_MII_DIG_STS);
1136 if (((dig_sts & VR_MII_DIG_STS_PSEQ_STATE_MASK_) >>
1137 VR_MII_DIG_STS_PSEQ_STATE_POS_) == state)
1138 break;
1139 usleep_range(1000, 2000);
1140 } while (wait_cnt++ < 10);
1141
1142 if (wait_cnt >= 10)
1143 return -ETIMEDOUT;
1144
1145 return 0;
1146}
1147
1148static int lan743x_sgmii_config(struct lan743x_adapter *adapter)
1149{
1150 struct net_device *netdev = adapter->netdev;
1151 struct phy_device *phydev = netdev->phydev;
1152 enum lan743x_sgmii_lsd lsd = POWER_DOWN;
1153 int mii_ctl;
1154 bool status;
1155 int ret;
1156
1157 switch (phydev->speed) {
1158 case SPEED_2500:
1159 if (phydev->master_slave_state == MASTER_SLAVE_STATE_MASTER)
1160 lsd = LINK_2500_MASTER;
1161 else
1162 lsd = LINK_2500_SLAVE;
1163 break;
1164 case SPEED_1000:
1165 if (phydev->master_slave_state == MASTER_SLAVE_STATE_MASTER)
1166 lsd = LINK_1000_MASTER;
1167 else
1168 lsd = LINK_1000_SLAVE;
1169 break;
1170 case SPEED_100:
1171 if (phydev->duplex)
1172 lsd = LINK_100FD;
1173 else
1174 lsd = LINK_100HD;
1175 break;
1176 case SPEED_10:
1177 if (phydev->duplex)
1178 lsd = LINK_10FD;
1179 else
1180 lsd = LINK_10HD;
1181 break;
1182 default:
1183 netif_err(adapter, drv, adapter->netdev,
1184 "Invalid speed %d\n", phydev->speed);
1185 return -EINVAL;
1186 }
1187
1188 adapter->sgmii_lsd = lsd;
1189 ret = lan743x_sgmii_aneg_update(adapter);
1190 if (ret < 0) {
1191 netif_err(adapter, drv, adapter->netdev,
1192 "error %d SGMII cfg failed\n", ret);
1193 return ret;
1194 }
1195
1196 ret = lan743x_is_sgmii_2_5G_mode(adapter, &status);
1197 if (ret < 0) {
1198 netif_err(adapter, drv, adapter->netdev,
1199 "erro %d SGMII get mode failed\n", ret);
1200 return ret;
1201 }
1202
1203 if (status)
1204 netif_dbg(adapter, drv, adapter->netdev,
1205 "SGMII 2.5G mode enable\n");
1206 else
1207 netif_dbg(adapter, drv, adapter->netdev,
1208 "SGMII 1G mode enable\n");
1209
1210 /* SGMII/1000/2500BASE-X PCS power down */
1211 mii_ctl = lan743x_sgmii_read(adapter, MDIO_MMD_VEND2, MII_BMCR);
1212 if (mii_ctl < 0)
1213 return mii_ctl;
1214
1215 mii_ctl |= BMCR_PDOWN;
1216 ret = lan743x_sgmii_write(adapter, MDIO_MMD_VEND2, MII_BMCR, mii_ctl);
1217 if (ret < 0)
1218 return ret;
1219
1220 ret = lan743x_pcs_seq_state(adapter, PCS_POWER_STATE_DOWN);
1221 if (ret < 0)
1222 return ret;
1223
1224 /* SGMII/1000/2500BASE-X PCS power up */
1225 mii_ctl &= ~BMCR_PDOWN;
1226 ret = lan743x_sgmii_write(adapter, MDIO_MMD_VEND2, MII_BMCR, mii_ctl);
1227 if (ret < 0)
1228 return ret;
1229
1230 ret = lan743x_pcs_seq_state(adapter, PCS_POWER_STATE_UP);
1231 if (ret < 0)
1232 return ret;
1233
1234 return 0;
1235}
1236
1237static void lan743x_mac_set_address(struct lan743x_adapter *adapter,
1238 u8 *addr)
1239{
1240 u32 addr_lo, addr_hi;
1241
1242 addr_lo = addr[0] |
1243 addr[1] << 8 |
1244 addr[2] << 16 |
1245 addr[3] << 24;
1246 addr_hi = addr[4] |
1247 addr[5] << 8;
1248 lan743x_csr_write(adapter, MAC_RX_ADDRL, addr_lo);
1249 lan743x_csr_write(adapter, MAC_RX_ADDRH, addr_hi);
1250
1251 ether_addr_copy(adapter->mac_address, addr);
1252 netif_info(adapter, drv, adapter->netdev,
1253 "MAC address set to %pM\n", addr);
1254}
1255
1256static int lan743x_mac_init(struct lan743x_adapter *adapter)
1257{
1258 bool mac_address_valid = true;
1259 struct net_device *netdev;
1260 u32 mac_addr_hi = 0;
1261 u32 mac_addr_lo = 0;
1262 u32 data;
1263
1264 netdev = adapter->netdev;
1265
1266 /* disable auto duplex, and speed detection. Phylib does that */
1267 data = lan743x_csr_read(adapter, MAC_CR);
1268 data &= ~(MAC_CR_ADD_ | MAC_CR_ASD_);
1269 data |= MAC_CR_CNTR_RST_;
1270 lan743x_csr_write(adapter, MAC_CR, data);
1271
1272 if (!is_valid_ether_addr(adapter->mac_address)) {
1273 mac_addr_hi = lan743x_csr_read(adapter, MAC_RX_ADDRH);
1274 mac_addr_lo = lan743x_csr_read(adapter, MAC_RX_ADDRL);
1275 adapter->mac_address[0] = mac_addr_lo & 0xFF;
1276 adapter->mac_address[1] = (mac_addr_lo >> 8) & 0xFF;
1277 adapter->mac_address[2] = (mac_addr_lo >> 16) & 0xFF;
1278 adapter->mac_address[3] = (mac_addr_lo >> 24) & 0xFF;
1279 adapter->mac_address[4] = mac_addr_hi & 0xFF;
1280 adapter->mac_address[5] = (mac_addr_hi >> 8) & 0xFF;
1281
1282 if (((mac_addr_hi & 0x0000FFFF) == 0x0000FFFF) &&
1283 mac_addr_lo == 0xFFFFFFFF) {
1284 mac_address_valid = false;
1285 } else if (!is_valid_ether_addr(adapter->mac_address)) {
1286 mac_address_valid = false;
1287 }
1288
1289 if (!mac_address_valid)
1290 eth_random_addr(adapter->mac_address);
1291 }
1292 lan743x_mac_set_address(adapter, adapter->mac_address);
1293 eth_hw_addr_set(netdev, adapter->mac_address);
1294
1295 return 0;
1296}
1297
1298static int lan743x_mac_open(struct lan743x_adapter *adapter)
1299{
1300 u32 temp;
1301
1302 temp = lan743x_csr_read(adapter, MAC_RX);
1303 lan743x_csr_write(adapter, MAC_RX, temp | MAC_RX_RXEN_);
1304 temp = lan743x_csr_read(adapter, MAC_TX);
1305 lan743x_csr_write(adapter, MAC_TX, temp | MAC_TX_TXEN_);
1306 return 0;
1307}
1308
1309static void lan743x_mac_close(struct lan743x_adapter *adapter)
1310{
1311 u32 temp;
1312
1313 temp = lan743x_csr_read(adapter, MAC_TX);
1314 temp &= ~MAC_TX_TXEN_;
1315 lan743x_csr_write(adapter, MAC_TX, temp);
1316 lan743x_csr_wait_for_bit(adapter, MAC_TX, MAC_TX_TXD_,
1317 1, 1000, 20000, 100);
1318
1319 temp = lan743x_csr_read(adapter, MAC_RX);
1320 temp &= ~MAC_RX_RXEN_;
1321 lan743x_csr_write(adapter, MAC_RX, temp);
1322 lan743x_csr_wait_for_bit(adapter, MAC_RX, MAC_RX_RXD_,
1323 1, 1000, 20000, 100);
1324}
1325
1326void lan743x_mac_flow_ctrl_set_enables(struct lan743x_adapter *adapter,
1327 bool tx_enable, bool rx_enable)
1328{
1329 u32 flow_setting = 0;
1330
1331 /* set maximum pause time because when fifo space frees
1332 * up a zero value pause frame will be sent to release the pause
1333 */
1334 flow_setting = MAC_FLOW_CR_FCPT_MASK_;
1335 if (tx_enable)
1336 flow_setting |= MAC_FLOW_CR_TX_FCEN_;
1337 if (rx_enable)
1338 flow_setting |= MAC_FLOW_CR_RX_FCEN_;
1339 lan743x_csr_write(adapter, MAC_FLOW, flow_setting);
1340}
1341
1342static int lan743x_mac_set_mtu(struct lan743x_adapter *adapter, int new_mtu)
1343{
1344 int enabled = 0;
1345 u32 mac_rx = 0;
1346
1347 mac_rx = lan743x_csr_read(adapter, MAC_RX);
1348 if (mac_rx & MAC_RX_RXEN_) {
1349 enabled = 1;
1350 if (mac_rx & MAC_RX_RXD_) {
1351 lan743x_csr_write(adapter, MAC_RX, mac_rx);
1352 mac_rx &= ~MAC_RX_RXD_;
1353 }
1354 mac_rx &= ~MAC_RX_RXEN_;
1355 lan743x_csr_write(adapter, MAC_RX, mac_rx);
1356 lan743x_csr_wait_for_bit(adapter, MAC_RX, MAC_RX_RXD_,
1357 1, 1000, 20000, 100);
1358 lan743x_csr_write(adapter, MAC_RX, mac_rx | MAC_RX_RXD_);
1359 }
1360
1361 mac_rx &= ~(MAC_RX_MAX_SIZE_MASK_);
1362 mac_rx |= (((new_mtu + ETH_HLEN + ETH_FCS_LEN)
1363 << MAC_RX_MAX_SIZE_SHIFT_) & MAC_RX_MAX_SIZE_MASK_);
1364 lan743x_csr_write(adapter, MAC_RX, mac_rx);
1365
1366 if (enabled) {
1367 mac_rx |= MAC_RX_RXEN_;
1368 lan743x_csr_write(adapter, MAC_RX, mac_rx);
1369 }
1370 return 0;
1371}
1372
1373/* PHY */
1374static int lan743x_phy_reset(struct lan743x_adapter *adapter)
1375{
1376 u32 data;
1377
1378 /* Only called with in probe, and before mdiobus_register */
1379
1380 data = lan743x_csr_read(adapter, PMT_CTL);
1381 data |= PMT_CTL_ETH_PHY_RST_;
1382 lan743x_csr_write(adapter, PMT_CTL, data);
1383
1384 return readx_poll_timeout(LAN743X_CSR_READ_OP, PMT_CTL, data,
1385 (!(data & PMT_CTL_ETH_PHY_RST_) &&
1386 (data & PMT_CTL_READY_)),
1387 50000, 1000000);
1388}
1389
1390static void lan743x_phy_update_flowcontrol(struct lan743x_adapter *adapter,
1391 u16 local_adv, u16 remote_adv)
1392{
1393 struct lan743x_phy *phy = &adapter->phy;
1394 u8 cap;
1395
1396 if (phy->fc_autoneg)
1397 cap = mii_resolve_flowctrl_fdx(local_adv, remote_adv);
1398 else
1399 cap = phy->fc_request_control;
1400
1401 lan743x_mac_flow_ctrl_set_enables(adapter,
1402 cap & FLOW_CTRL_TX,
1403 cap & FLOW_CTRL_RX);
1404}
1405
1406static int lan743x_phy_init(struct lan743x_adapter *adapter)
1407{
1408 return lan743x_phy_reset(adapter);
1409}
1410
1411static void lan743x_phy_link_status_change(struct net_device *netdev)
1412{
1413 struct lan743x_adapter *adapter = netdev_priv(netdev);
1414 struct phy_device *phydev = netdev->phydev;
1415 u32 data;
1416
1417 phy_print_status(phydev);
1418 if (phydev->state == PHY_RUNNING) {
1419 int remote_advertisement = 0;
1420 int local_advertisement = 0;
1421
1422 data = lan743x_csr_read(adapter, MAC_CR);
1423
1424 /* set duplex mode */
1425 if (phydev->duplex)
1426 data |= MAC_CR_DPX_;
1427 else
1428 data &= ~MAC_CR_DPX_;
1429
1430 /* set bus speed */
1431 switch (phydev->speed) {
1432 case SPEED_10:
1433 data &= ~MAC_CR_CFG_H_;
1434 data &= ~MAC_CR_CFG_L_;
1435 break;
1436 case SPEED_100:
1437 data &= ~MAC_CR_CFG_H_;
1438 data |= MAC_CR_CFG_L_;
1439 break;
1440 case SPEED_1000:
1441 data |= MAC_CR_CFG_H_;
1442 data &= ~MAC_CR_CFG_L_;
1443 break;
1444 case SPEED_2500:
1445 data |= MAC_CR_CFG_H_;
1446 data |= MAC_CR_CFG_L_;
1447 break;
1448 }
1449 lan743x_csr_write(adapter, MAC_CR, data);
1450
1451 local_advertisement =
1452 linkmode_adv_to_mii_adv_t(phydev->advertising);
1453 remote_advertisement =
1454 linkmode_adv_to_mii_adv_t(phydev->lp_advertising);
1455
1456 lan743x_phy_update_flowcontrol(adapter, local_advertisement,
1457 remote_advertisement);
1458 lan743x_ptp_update_latency(adapter, phydev->speed);
1459 if (phydev->interface == PHY_INTERFACE_MODE_SGMII ||
1460 phydev->interface == PHY_INTERFACE_MODE_1000BASEX ||
1461 phydev->interface == PHY_INTERFACE_MODE_2500BASEX)
1462 lan743x_sgmii_config(adapter);
1463 }
1464}
1465
1466static void lan743x_phy_close(struct lan743x_adapter *adapter)
1467{
1468 struct net_device *netdev = adapter->netdev;
1469 struct phy_device *phydev = netdev->phydev;
1470
1471 phy_stop(netdev->phydev);
1472 phy_disconnect(netdev->phydev);
1473
1474 /* using phydev here as phy_disconnect NULLs netdev->phydev */
1475 if (phy_is_pseudo_fixed_link(phydev))
1476 fixed_phy_unregister(phydev);
1477
1478}
1479
1480static void lan743x_phy_interface_select(struct lan743x_adapter *adapter)
1481{
1482 u32 id_rev;
1483 u32 data;
1484
1485 data = lan743x_csr_read(adapter, MAC_CR);
1486 id_rev = adapter->csr.id_rev & ID_REV_ID_MASK_;
1487
1488 if (adapter->is_pci11x1x && adapter->is_sgmii_en)
1489 adapter->phy_interface = PHY_INTERFACE_MODE_SGMII;
1490 else if (id_rev == ID_REV_ID_LAN7430_)
1491 adapter->phy_interface = PHY_INTERFACE_MODE_GMII;
1492 else if ((id_rev == ID_REV_ID_LAN7431_) && (data & MAC_CR_MII_EN_))
1493 adapter->phy_interface = PHY_INTERFACE_MODE_MII;
1494 else
1495 adapter->phy_interface = PHY_INTERFACE_MODE_RGMII;
1496}
1497
1498static int lan743x_phy_open(struct lan743x_adapter *adapter)
1499{
1500 struct net_device *netdev = adapter->netdev;
1501 struct lan743x_phy *phy = &adapter->phy;
1502 struct fixed_phy_status fphy_status = {
1503 .link = 1,
1504 .speed = SPEED_1000,
1505 .duplex = DUPLEX_FULL,
1506 };
1507 struct phy_device *phydev;
1508 int ret = -EIO;
1509
1510 /* try devicetree phy, or fixed link */
1511 phydev = of_phy_get_and_connect(netdev, adapter->pdev->dev.of_node,
1512 lan743x_phy_link_status_change);
1513
1514 if (!phydev) {
1515 /* try internal phy */
1516 phydev = phy_find_first(adapter->mdiobus);
1517 if (!phydev) {
1518 if ((adapter->csr.id_rev & ID_REV_ID_MASK_) ==
1519 ID_REV_ID_LAN7431_) {
1520 phydev = fixed_phy_register(PHY_POLL,
1521 &fphy_status, NULL);
1522 if (IS_ERR(phydev)) {
1523 netdev_err(netdev, "No PHY/fixed_PHY found\n");
1524 return PTR_ERR(phydev);
1525 }
1526 } else {
1527 goto return_error;
1528 }
1529 }
1530
1531 lan743x_phy_interface_select(adapter);
1532
1533 ret = phy_connect_direct(netdev, phydev,
1534 lan743x_phy_link_status_change,
1535 adapter->phy_interface);
1536 if (ret)
1537 goto return_error;
1538 }
1539
1540 /* MAC doesn't support 1000T Half */
1541 phy_remove_link_mode(phydev, ETHTOOL_LINK_MODE_1000baseT_Half_BIT);
1542
1543 /* support both flow controls */
1544 phy_support_asym_pause(phydev);
1545 phy->fc_request_control = (FLOW_CTRL_RX | FLOW_CTRL_TX);
1546 phy->fc_autoneg = phydev->autoneg;
1547
1548 phy_start(phydev);
1549 phy_start_aneg(phydev);
1550 phy_attached_info(phydev);
1551 return 0;
1552
1553return_error:
1554 return ret;
1555}
1556
1557static void lan743x_rfe_open(struct lan743x_adapter *adapter)
1558{
1559 lan743x_csr_write(adapter, RFE_RSS_CFG,
1560 RFE_RSS_CFG_UDP_IPV6_EX_ |
1561 RFE_RSS_CFG_TCP_IPV6_EX_ |
1562 RFE_RSS_CFG_IPV6_EX_ |
1563 RFE_RSS_CFG_UDP_IPV6_ |
1564 RFE_RSS_CFG_TCP_IPV6_ |
1565 RFE_RSS_CFG_IPV6_ |
1566 RFE_RSS_CFG_UDP_IPV4_ |
1567 RFE_RSS_CFG_TCP_IPV4_ |
1568 RFE_RSS_CFG_IPV4_ |
1569 RFE_RSS_CFG_VALID_HASH_BITS_ |
1570 RFE_RSS_CFG_RSS_QUEUE_ENABLE_ |
1571 RFE_RSS_CFG_RSS_HASH_STORE_ |
1572 RFE_RSS_CFG_RSS_ENABLE_);
1573}
1574
1575static void lan743x_rfe_update_mac_address(struct lan743x_adapter *adapter)
1576{
1577 u8 *mac_addr;
1578 u32 mac_addr_hi = 0;
1579 u32 mac_addr_lo = 0;
1580
1581 /* Add mac address to perfect Filter */
1582 mac_addr = adapter->mac_address;
1583 mac_addr_lo = ((((u32)(mac_addr[0])) << 0) |
1584 (((u32)(mac_addr[1])) << 8) |
1585 (((u32)(mac_addr[2])) << 16) |
1586 (((u32)(mac_addr[3])) << 24));
1587 mac_addr_hi = ((((u32)(mac_addr[4])) << 0) |
1588 (((u32)(mac_addr[5])) << 8));
1589
1590 lan743x_csr_write(adapter, RFE_ADDR_FILT_LO(0), mac_addr_lo);
1591 lan743x_csr_write(adapter, RFE_ADDR_FILT_HI(0),
1592 mac_addr_hi | RFE_ADDR_FILT_HI_VALID_);
1593}
1594
1595static void lan743x_rfe_set_multicast(struct lan743x_adapter *adapter)
1596{
1597 struct net_device *netdev = adapter->netdev;
1598 u32 hash_table[DP_SEL_VHF_HASH_LEN];
1599 u32 rfctl;
1600 u32 data;
1601
1602 rfctl = lan743x_csr_read(adapter, RFE_CTL);
1603 rfctl &= ~(RFE_CTL_AU_ | RFE_CTL_AM_ |
1604 RFE_CTL_DA_PERFECT_ | RFE_CTL_MCAST_HASH_);
1605 rfctl |= RFE_CTL_AB_;
1606 if (netdev->flags & IFF_PROMISC) {
1607 rfctl |= RFE_CTL_AM_ | RFE_CTL_AU_;
1608 } else {
1609 if (netdev->flags & IFF_ALLMULTI)
1610 rfctl |= RFE_CTL_AM_;
1611 }
1612
1613 if (netdev->features & NETIF_F_RXCSUM)
1614 rfctl |= RFE_CTL_IP_COE_ | RFE_CTL_TCP_UDP_COE_;
1615
1616 memset(hash_table, 0, DP_SEL_VHF_HASH_LEN * sizeof(u32));
1617 if (netdev_mc_count(netdev)) {
1618 struct netdev_hw_addr *ha;
1619 int i;
1620
1621 rfctl |= RFE_CTL_DA_PERFECT_;
1622 i = 1;
1623 netdev_for_each_mc_addr(ha, netdev) {
1624 /* set first 32 into Perfect Filter */
1625 if (i < 33) {
1626 lan743x_csr_write(adapter,
1627 RFE_ADDR_FILT_HI(i), 0);
1628 data = ha->addr[3];
1629 data = ha->addr[2] | (data << 8);
1630 data = ha->addr[1] | (data << 8);
1631 data = ha->addr[0] | (data << 8);
1632 lan743x_csr_write(adapter,
1633 RFE_ADDR_FILT_LO(i), data);
1634 data = ha->addr[5];
1635 data = ha->addr[4] | (data << 8);
1636 data |= RFE_ADDR_FILT_HI_VALID_;
1637 lan743x_csr_write(adapter,
1638 RFE_ADDR_FILT_HI(i), data);
1639 } else {
1640 u32 bitnum = (ether_crc(ETH_ALEN, ha->addr) >>
1641 23) & 0x1FF;
1642 hash_table[bitnum / 32] |= (1 << (bitnum % 32));
1643 rfctl |= RFE_CTL_MCAST_HASH_;
1644 }
1645 i++;
1646 }
1647 }
1648
1649 lan743x_dp_write(adapter, DP_SEL_RFE_RAM,
1650 DP_SEL_VHF_VLAN_LEN,
1651 DP_SEL_VHF_HASH_LEN, hash_table);
1652 lan743x_csr_write(adapter, RFE_CTL, rfctl);
1653}
1654
1655static int lan743x_dmac_init(struct lan743x_adapter *adapter)
1656{
1657 u32 data = 0;
1658
1659 lan743x_csr_write(adapter, DMAC_CMD, DMAC_CMD_SWR_);
1660 lan743x_csr_wait_for_bit(adapter, DMAC_CMD, DMAC_CMD_SWR_,
1661 0, 1000, 20000, 100);
1662 switch (DEFAULT_DMA_DESCRIPTOR_SPACING) {
1663 case DMA_DESCRIPTOR_SPACING_16:
1664 data = DMAC_CFG_MAX_DSPACE_16_;
1665 break;
1666 case DMA_DESCRIPTOR_SPACING_32:
1667 data = DMAC_CFG_MAX_DSPACE_32_;
1668 break;
1669 case DMA_DESCRIPTOR_SPACING_64:
1670 data = DMAC_CFG_MAX_DSPACE_64_;
1671 break;
1672 case DMA_DESCRIPTOR_SPACING_128:
1673 data = DMAC_CFG_MAX_DSPACE_128_;
1674 break;
1675 default:
1676 return -EPERM;
1677 }
1678 if (!(adapter->csr.flags & LAN743X_CSR_FLAG_IS_A0))
1679 data |= DMAC_CFG_COAL_EN_;
1680 data |= DMAC_CFG_CH_ARB_SEL_RX_HIGH_;
1681 data |= DMAC_CFG_MAX_READ_REQ_SET_(6);
1682 lan743x_csr_write(adapter, DMAC_CFG, data);
1683 data = DMAC_COAL_CFG_TIMER_LIMIT_SET_(1);
1684 data |= DMAC_COAL_CFG_TIMER_TX_START_;
1685 data |= DMAC_COAL_CFG_FLUSH_INTS_;
1686 data |= DMAC_COAL_CFG_INT_EXIT_COAL_;
1687 data |= DMAC_COAL_CFG_CSR_EXIT_COAL_;
1688 data |= DMAC_COAL_CFG_TX_THRES_SET_(0x0A);
1689 data |= DMAC_COAL_CFG_RX_THRES_SET_(0x0C);
1690 lan743x_csr_write(adapter, DMAC_COAL_CFG, data);
1691 data = DMAC_OBFF_TX_THRES_SET_(0x08);
1692 data |= DMAC_OBFF_RX_THRES_SET_(0x0A);
1693 lan743x_csr_write(adapter, DMAC_OBFF_CFG, data);
1694 return 0;
1695}
1696
1697static int lan743x_dmac_tx_get_state(struct lan743x_adapter *adapter,
1698 int tx_channel)
1699{
1700 u32 dmac_cmd = 0;
1701
1702 dmac_cmd = lan743x_csr_read(adapter, DMAC_CMD);
1703 return DMAC_CHANNEL_STATE_SET((dmac_cmd &
1704 DMAC_CMD_START_T_(tx_channel)),
1705 (dmac_cmd &
1706 DMAC_CMD_STOP_T_(tx_channel)));
1707}
1708
1709static int lan743x_dmac_tx_wait_till_stopped(struct lan743x_adapter *adapter,
1710 int tx_channel)
1711{
1712 int timeout = 100;
1713 int result = 0;
1714
1715 while (timeout &&
1716 ((result = lan743x_dmac_tx_get_state(adapter, tx_channel)) ==
1717 DMAC_CHANNEL_STATE_STOP_PENDING)) {
1718 usleep_range(1000, 20000);
1719 timeout--;
1720 }
1721 if (result == DMAC_CHANNEL_STATE_STOP_PENDING)
1722 result = -ENODEV;
1723 return result;
1724}
1725
1726static int lan743x_dmac_rx_get_state(struct lan743x_adapter *adapter,
1727 int rx_channel)
1728{
1729 u32 dmac_cmd = 0;
1730
1731 dmac_cmd = lan743x_csr_read(adapter, DMAC_CMD);
1732 return DMAC_CHANNEL_STATE_SET((dmac_cmd &
1733 DMAC_CMD_START_R_(rx_channel)),
1734 (dmac_cmd &
1735 DMAC_CMD_STOP_R_(rx_channel)));
1736}
1737
1738static int lan743x_dmac_rx_wait_till_stopped(struct lan743x_adapter *adapter,
1739 int rx_channel)
1740{
1741 int timeout = 100;
1742 int result = 0;
1743
1744 while (timeout &&
1745 ((result = lan743x_dmac_rx_get_state(adapter, rx_channel)) ==
1746 DMAC_CHANNEL_STATE_STOP_PENDING)) {
1747 usleep_range(1000, 20000);
1748 timeout--;
1749 }
1750 if (result == DMAC_CHANNEL_STATE_STOP_PENDING)
1751 result = -ENODEV;
1752 return result;
1753}
1754
1755static void lan743x_tx_release_desc(struct lan743x_tx *tx,
1756 int descriptor_index, bool cleanup)
1757{
1758 struct lan743x_tx_buffer_info *buffer_info = NULL;
1759 struct lan743x_tx_descriptor *descriptor = NULL;
1760 u32 descriptor_type = 0;
1761 bool ignore_sync;
1762
1763 descriptor = &tx->ring_cpu_ptr[descriptor_index];
1764 buffer_info = &tx->buffer_info[descriptor_index];
1765 if (!(buffer_info->flags & TX_BUFFER_INFO_FLAG_ACTIVE))
1766 goto done;
1767
1768 descriptor_type = le32_to_cpu(descriptor->data0) &
1769 TX_DESC_DATA0_DTYPE_MASK_;
1770 if (descriptor_type == TX_DESC_DATA0_DTYPE_DATA_)
1771 goto clean_up_data_descriptor;
1772 else
1773 goto clear_active;
1774
1775clean_up_data_descriptor:
1776 if (buffer_info->dma_ptr) {
1777 if (buffer_info->flags &
1778 TX_BUFFER_INFO_FLAG_SKB_FRAGMENT) {
1779 dma_unmap_page(&tx->adapter->pdev->dev,
1780 buffer_info->dma_ptr,
1781 buffer_info->buffer_length,
1782 DMA_TO_DEVICE);
1783 } else {
1784 dma_unmap_single(&tx->adapter->pdev->dev,
1785 buffer_info->dma_ptr,
1786 buffer_info->buffer_length,
1787 DMA_TO_DEVICE);
1788 }
1789 buffer_info->dma_ptr = 0;
1790 buffer_info->buffer_length = 0;
1791 }
1792 if (!buffer_info->skb)
1793 goto clear_active;
1794
1795 if (!(buffer_info->flags & TX_BUFFER_INFO_FLAG_TIMESTAMP_REQUESTED)) {
1796 dev_kfree_skb_any(buffer_info->skb);
1797 goto clear_skb;
1798 }
1799
1800 if (cleanup) {
1801 lan743x_ptp_unrequest_tx_timestamp(tx->adapter);
1802 dev_kfree_skb_any(buffer_info->skb);
1803 } else {
1804 ignore_sync = (buffer_info->flags &
1805 TX_BUFFER_INFO_FLAG_IGNORE_SYNC) != 0;
1806 lan743x_ptp_tx_timestamp_skb(tx->adapter,
1807 buffer_info->skb, ignore_sync);
1808 }
1809
1810clear_skb:
1811 buffer_info->skb = NULL;
1812
1813clear_active:
1814 buffer_info->flags &= ~TX_BUFFER_INFO_FLAG_ACTIVE;
1815
1816done:
1817 memset(buffer_info, 0, sizeof(*buffer_info));
1818 memset(descriptor, 0, sizeof(*descriptor));
1819}
1820
1821static int lan743x_tx_next_index(struct lan743x_tx *tx, int index)
1822{
1823 return ((++index) % tx->ring_size);
1824}
1825
1826static void lan743x_tx_release_completed_descriptors(struct lan743x_tx *tx)
1827{
1828 while (le32_to_cpu(*tx->head_cpu_ptr) != (tx->last_head)) {
1829 lan743x_tx_release_desc(tx, tx->last_head, false);
1830 tx->last_head = lan743x_tx_next_index(tx, tx->last_head);
1831 }
1832}
1833
1834static void lan743x_tx_release_all_descriptors(struct lan743x_tx *tx)
1835{
1836 u32 original_head = 0;
1837
1838 original_head = tx->last_head;
1839 do {
1840 lan743x_tx_release_desc(tx, tx->last_head, true);
1841 tx->last_head = lan743x_tx_next_index(tx, tx->last_head);
1842 } while (tx->last_head != original_head);
1843 memset(tx->ring_cpu_ptr, 0,
1844 sizeof(*tx->ring_cpu_ptr) * (tx->ring_size));
1845 memset(tx->buffer_info, 0,
1846 sizeof(*tx->buffer_info) * (tx->ring_size));
1847}
1848
1849static int lan743x_tx_get_desc_cnt(struct lan743x_tx *tx,
1850 struct sk_buff *skb)
1851{
1852 int result = 1; /* 1 for the main skb buffer */
1853 int nr_frags = 0;
1854
1855 if (skb_is_gso(skb))
1856 result++; /* requires an extension descriptor */
1857 nr_frags = skb_shinfo(skb)->nr_frags;
1858 result += nr_frags; /* 1 for each fragment buffer */
1859 return result;
1860}
1861
1862static int lan743x_tx_get_avail_desc(struct lan743x_tx *tx)
1863{
1864 int last_head = tx->last_head;
1865 int last_tail = tx->last_tail;
1866
1867 if (last_tail >= last_head)
1868 return tx->ring_size - last_tail + last_head - 1;
1869 else
1870 return last_head - last_tail - 1;
1871}
1872
1873static void lan743x_rx_cfg_b_tstamp_config(struct lan743x_adapter *adapter,
1874 int rx_ts_config)
1875{
1876 int channel_number;
1877 int index;
1878 u32 data;
1879
1880 for (index = 0; index < LAN743X_USED_RX_CHANNELS; index++) {
1881 channel_number = adapter->rx[index].channel_number;
1882 data = lan743x_csr_read(adapter, RX_CFG_B(channel_number));
1883 data &= RX_CFG_B_TS_MASK_;
1884 data |= rx_ts_config;
1885 lan743x_csr_write(adapter, RX_CFG_B(channel_number),
1886 data);
1887 }
1888}
1889
1890int lan743x_rx_set_tstamp_mode(struct lan743x_adapter *adapter,
1891 int rx_filter)
1892{
1893 u32 data;
1894
1895 switch (rx_filter) {
1896 case HWTSTAMP_FILTER_PTP_V2_EVENT:
1897 lan743x_rx_cfg_b_tstamp_config(adapter,
1898 RX_CFG_B_TS_DESCR_EN_);
1899 data = lan743x_csr_read(adapter, PTP_RX_TS_CFG);
1900 data |= PTP_RX_TS_CFG_EVENT_MSGS_;
1901 lan743x_csr_write(adapter, PTP_RX_TS_CFG, data);
1902 break;
1903 case HWTSTAMP_FILTER_NONE:
1904 lan743x_rx_cfg_b_tstamp_config(adapter,
1905 RX_CFG_B_TS_NONE_);
1906 break;
1907 case HWTSTAMP_FILTER_ALL:
1908 lan743x_rx_cfg_b_tstamp_config(adapter,
1909 RX_CFG_B_TS_ALL_RX_);
1910 break;
1911 default:
1912 return -ERANGE;
1913 }
1914 return 0;
1915}
1916
1917void lan743x_tx_set_timestamping_mode(struct lan743x_tx *tx,
1918 bool enable_timestamping,
1919 bool enable_onestep_sync)
1920{
1921 if (enable_timestamping)
1922 tx->ts_flags |= TX_TS_FLAG_TIMESTAMPING_ENABLED;
1923 else
1924 tx->ts_flags &= ~TX_TS_FLAG_TIMESTAMPING_ENABLED;
1925 if (enable_onestep_sync)
1926 tx->ts_flags |= TX_TS_FLAG_ONE_STEP_SYNC;
1927 else
1928 tx->ts_flags &= ~TX_TS_FLAG_ONE_STEP_SYNC;
1929}
1930
1931static int lan743x_tx_frame_start(struct lan743x_tx *tx,
1932 unsigned char *first_buffer,
1933 unsigned int first_buffer_length,
1934 unsigned int frame_length,
1935 bool time_stamp,
1936 bool check_sum)
1937{
1938 /* called only from within lan743x_tx_xmit_frame.
1939 * assuming tx->ring_lock has already been acquired.
1940 */
1941 struct lan743x_tx_descriptor *tx_descriptor = NULL;
1942 struct lan743x_tx_buffer_info *buffer_info = NULL;
1943 struct lan743x_adapter *adapter = tx->adapter;
1944 struct device *dev = &adapter->pdev->dev;
1945 dma_addr_t dma_ptr;
1946
1947 tx->frame_flags |= TX_FRAME_FLAG_IN_PROGRESS;
1948 tx->frame_first = tx->last_tail;
1949 tx->frame_tail = tx->frame_first;
1950
1951 tx_descriptor = &tx->ring_cpu_ptr[tx->frame_tail];
1952 buffer_info = &tx->buffer_info[tx->frame_tail];
1953 dma_ptr = dma_map_single(dev, first_buffer, first_buffer_length,
1954 DMA_TO_DEVICE);
1955 if (dma_mapping_error(dev, dma_ptr))
1956 return -ENOMEM;
1957
1958 tx_descriptor->data1 = cpu_to_le32(DMA_ADDR_LOW32(dma_ptr));
1959 tx_descriptor->data2 = cpu_to_le32(DMA_ADDR_HIGH32(dma_ptr));
1960 tx_descriptor->data3 = cpu_to_le32((frame_length << 16) &
1961 TX_DESC_DATA3_FRAME_LENGTH_MSS_MASK_);
1962
1963 buffer_info->skb = NULL;
1964 buffer_info->dma_ptr = dma_ptr;
1965 buffer_info->buffer_length = first_buffer_length;
1966 buffer_info->flags |= TX_BUFFER_INFO_FLAG_ACTIVE;
1967
1968 tx->frame_data0 = (first_buffer_length &
1969 TX_DESC_DATA0_BUF_LENGTH_MASK_) |
1970 TX_DESC_DATA0_DTYPE_DATA_ |
1971 TX_DESC_DATA0_FS_ |
1972 TX_DESC_DATA0_FCS_;
1973 if (time_stamp)
1974 tx->frame_data0 |= TX_DESC_DATA0_TSE_;
1975
1976 if (check_sum)
1977 tx->frame_data0 |= TX_DESC_DATA0_ICE_ |
1978 TX_DESC_DATA0_IPE_ |
1979 TX_DESC_DATA0_TPE_;
1980
1981 /* data0 will be programmed in one of other frame assembler functions */
1982 return 0;
1983}
1984
1985static void lan743x_tx_frame_add_lso(struct lan743x_tx *tx,
1986 unsigned int frame_length,
1987 int nr_frags)
1988{
1989 /* called only from within lan743x_tx_xmit_frame.
1990 * assuming tx->ring_lock has already been acquired.
1991 */
1992 struct lan743x_tx_descriptor *tx_descriptor = NULL;
1993 struct lan743x_tx_buffer_info *buffer_info = NULL;
1994
1995 /* wrap up previous descriptor */
1996 tx->frame_data0 |= TX_DESC_DATA0_EXT_;
1997 if (nr_frags <= 0) {
1998 tx->frame_data0 |= TX_DESC_DATA0_LS_;
1999 tx->frame_data0 |= TX_DESC_DATA0_IOC_;
2000 }
2001 tx_descriptor = &tx->ring_cpu_ptr[tx->frame_tail];
2002 tx_descriptor->data0 = cpu_to_le32(tx->frame_data0);
2003
2004 /* move to next descriptor */
2005 tx->frame_tail = lan743x_tx_next_index(tx, tx->frame_tail);
2006 tx_descriptor = &tx->ring_cpu_ptr[tx->frame_tail];
2007 buffer_info = &tx->buffer_info[tx->frame_tail];
2008
2009 /* add extension descriptor */
2010 tx_descriptor->data1 = 0;
2011 tx_descriptor->data2 = 0;
2012 tx_descriptor->data3 = 0;
2013
2014 buffer_info->skb = NULL;
2015 buffer_info->dma_ptr = 0;
2016 buffer_info->buffer_length = 0;
2017 buffer_info->flags |= TX_BUFFER_INFO_FLAG_ACTIVE;
2018
2019 tx->frame_data0 = (frame_length & TX_DESC_DATA0_EXT_PAY_LENGTH_MASK_) |
2020 TX_DESC_DATA0_DTYPE_EXT_ |
2021 TX_DESC_DATA0_EXT_LSO_;
2022
2023 /* data0 will be programmed in one of other frame assembler functions */
2024}
2025
2026static int lan743x_tx_frame_add_fragment(struct lan743x_tx *tx,
2027 const skb_frag_t *fragment,
2028 unsigned int frame_length)
2029{
2030 /* called only from within lan743x_tx_xmit_frame
2031 * assuming tx->ring_lock has already been acquired
2032 */
2033 struct lan743x_tx_descriptor *tx_descriptor = NULL;
2034 struct lan743x_tx_buffer_info *buffer_info = NULL;
2035 struct lan743x_adapter *adapter = tx->adapter;
2036 struct device *dev = &adapter->pdev->dev;
2037 unsigned int fragment_length = 0;
2038 dma_addr_t dma_ptr;
2039
2040 fragment_length = skb_frag_size(fragment);
2041 if (!fragment_length)
2042 return 0;
2043
2044 /* wrap up previous descriptor */
2045 tx_descriptor = &tx->ring_cpu_ptr[tx->frame_tail];
2046 tx_descriptor->data0 = cpu_to_le32(tx->frame_data0);
2047
2048 /* move to next descriptor */
2049 tx->frame_tail = lan743x_tx_next_index(tx, tx->frame_tail);
2050 tx_descriptor = &tx->ring_cpu_ptr[tx->frame_tail];
2051 buffer_info = &tx->buffer_info[tx->frame_tail];
2052 dma_ptr = skb_frag_dma_map(dev, fragment,
2053 0, fragment_length,
2054 DMA_TO_DEVICE);
2055 if (dma_mapping_error(dev, dma_ptr)) {
2056 int desc_index;
2057
2058 /* cleanup all previously setup descriptors */
2059 desc_index = tx->frame_first;
2060 while (desc_index != tx->frame_tail) {
2061 lan743x_tx_release_desc(tx, desc_index, true);
2062 desc_index = lan743x_tx_next_index(tx, desc_index);
2063 }
2064 dma_wmb();
2065 tx->frame_flags &= ~TX_FRAME_FLAG_IN_PROGRESS;
2066 tx->frame_first = 0;
2067 tx->frame_data0 = 0;
2068 tx->frame_tail = 0;
2069 return -ENOMEM;
2070 }
2071
2072 tx_descriptor->data1 = cpu_to_le32(DMA_ADDR_LOW32(dma_ptr));
2073 tx_descriptor->data2 = cpu_to_le32(DMA_ADDR_HIGH32(dma_ptr));
2074 tx_descriptor->data3 = cpu_to_le32((frame_length << 16) &
2075 TX_DESC_DATA3_FRAME_LENGTH_MSS_MASK_);
2076
2077 buffer_info->skb = NULL;
2078 buffer_info->dma_ptr = dma_ptr;
2079 buffer_info->buffer_length = fragment_length;
2080 buffer_info->flags |= TX_BUFFER_INFO_FLAG_ACTIVE;
2081 buffer_info->flags |= TX_BUFFER_INFO_FLAG_SKB_FRAGMENT;
2082
2083 tx->frame_data0 = (fragment_length & TX_DESC_DATA0_BUF_LENGTH_MASK_) |
2084 TX_DESC_DATA0_DTYPE_DATA_ |
2085 TX_DESC_DATA0_FCS_;
2086
2087 /* data0 will be programmed in one of other frame assembler functions */
2088 return 0;
2089}
2090
2091static void lan743x_tx_frame_end(struct lan743x_tx *tx,
2092 struct sk_buff *skb,
2093 bool time_stamp,
2094 bool ignore_sync)
2095{
2096 /* called only from within lan743x_tx_xmit_frame
2097 * assuming tx->ring_lock has already been acquired
2098 */
2099 struct lan743x_tx_descriptor *tx_descriptor = NULL;
2100 struct lan743x_tx_buffer_info *buffer_info = NULL;
2101 struct lan743x_adapter *adapter = tx->adapter;
2102 u32 tx_tail_flags = 0;
2103
2104 /* wrap up previous descriptor */
2105 if ((tx->frame_data0 & TX_DESC_DATA0_DTYPE_MASK_) ==
2106 TX_DESC_DATA0_DTYPE_DATA_) {
2107 tx->frame_data0 |= TX_DESC_DATA0_LS_;
2108 tx->frame_data0 |= TX_DESC_DATA0_IOC_;
2109 }
2110
2111 tx_descriptor = &tx->ring_cpu_ptr[tx->frame_tail];
2112 buffer_info = &tx->buffer_info[tx->frame_tail];
2113 buffer_info->skb = skb;
2114 if (time_stamp)
2115 buffer_info->flags |= TX_BUFFER_INFO_FLAG_TIMESTAMP_REQUESTED;
2116 if (ignore_sync)
2117 buffer_info->flags |= TX_BUFFER_INFO_FLAG_IGNORE_SYNC;
2118
2119 tx_descriptor->data0 = cpu_to_le32(tx->frame_data0);
2120 tx->frame_tail = lan743x_tx_next_index(tx, tx->frame_tail);
2121 tx->last_tail = tx->frame_tail;
2122
2123 dma_wmb();
2124
2125 if (tx->vector_flags & LAN743X_VECTOR_FLAG_VECTOR_ENABLE_AUTO_SET)
2126 tx_tail_flags |= TX_TAIL_SET_TOP_INT_VEC_EN_;
2127 if (tx->vector_flags & LAN743X_VECTOR_FLAG_SOURCE_ENABLE_AUTO_SET)
2128 tx_tail_flags |= TX_TAIL_SET_DMAC_INT_EN_ |
2129 TX_TAIL_SET_TOP_INT_EN_;
2130
2131 lan743x_csr_write(adapter, TX_TAIL(tx->channel_number),
2132 tx_tail_flags | tx->frame_tail);
2133 tx->frame_flags &= ~TX_FRAME_FLAG_IN_PROGRESS;
2134}
2135
2136static netdev_tx_t lan743x_tx_xmit_frame(struct lan743x_tx *tx,
2137 struct sk_buff *skb)
2138{
2139 int required_number_of_descriptors = 0;
2140 unsigned int start_frame_length = 0;
2141 netdev_tx_t retval = NETDEV_TX_OK;
2142 unsigned int frame_length = 0;
2143 unsigned int head_length = 0;
2144 unsigned long irq_flags = 0;
2145 bool do_timestamp = false;
2146 bool ignore_sync = false;
2147 struct netdev_queue *txq;
2148 int nr_frags = 0;
2149 bool gso = false;
2150 int j;
2151
2152 required_number_of_descriptors = lan743x_tx_get_desc_cnt(tx, skb);
2153
2154 spin_lock_irqsave(&tx->ring_lock, irq_flags);
2155 if (required_number_of_descriptors >
2156 lan743x_tx_get_avail_desc(tx)) {
2157 if (required_number_of_descriptors > (tx->ring_size - 1)) {
2158 dev_kfree_skb_irq(skb);
2159 } else {
2160 /* save how many descriptors we needed to restart the queue */
2161 tx->rqd_descriptors = required_number_of_descriptors;
2162 retval = NETDEV_TX_BUSY;
2163 txq = netdev_get_tx_queue(tx->adapter->netdev,
2164 tx->channel_number);
2165 netif_tx_stop_queue(txq);
2166 }
2167 goto unlock;
2168 }
2169
2170 /* space available, transmit skb */
2171 if ((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2172 (tx->ts_flags & TX_TS_FLAG_TIMESTAMPING_ENABLED) &&
2173 (lan743x_ptp_request_tx_timestamp(tx->adapter))) {
2174 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2175 do_timestamp = true;
2176 if (tx->ts_flags & TX_TS_FLAG_ONE_STEP_SYNC)
2177 ignore_sync = true;
2178 }
2179 head_length = skb_headlen(skb);
2180 frame_length = skb_pagelen(skb);
2181 nr_frags = skb_shinfo(skb)->nr_frags;
2182 start_frame_length = frame_length;
2183 gso = skb_is_gso(skb);
2184 if (gso) {
2185 start_frame_length = max(skb_shinfo(skb)->gso_size,
2186 (unsigned short)8);
2187 }
2188
2189 if (lan743x_tx_frame_start(tx,
2190 skb->data, head_length,
2191 start_frame_length,
2192 do_timestamp,
2193 skb->ip_summed == CHECKSUM_PARTIAL)) {
2194 dev_kfree_skb_irq(skb);
2195 goto unlock;
2196 }
2197 tx->frame_count++;
2198
2199 if (gso)
2200 lan743x_tx_frame_add_lso(tx, frame_length, nr_frags);
2201
2202 if (nr_frags <= 0)
2203 goto finish;
2204
2205 for (j = 0; j < nr_frags; j++) {
2206 const skb_frag_t *frag = &(skb_shinfo(skb)->frags[j]);
2207
2208 if (lan743x_tx_frame_add_fragment(tx, frag, frame_length)) {
2209 /* upon error no need to call
2210 * lan743x_tx_frame_end
2211 * frame assembler clean up was performed inside
2212 * lan743x_tx_frame_add_fragment
2213 */
2214 dev_kfree_skb_irq(skb);
2215 goto unlock;
2216 }
2217 }
2218
2219finish:
2220 lan743x_tx_frame_end(tx, skb, do_timestamp, ignore_sync);
2221
2222unlock:
2223 spin_unlock_irqrestore(&tx->ring_lock, irq_flags);
2224 return retval;
2225}
2226
2227static int lan743x_tx_napi_poll(struct napi_struct *napi, int weight)
2228{
2229 struct lan743x_tx *tx = container_of(napi, struct lan743x_tx, napi);
2230 struct lan743x_adapter *adapter = tx->adapter;
2231 unsigned long irq_flags = 0;
2232 struct netdev_queue *txq;
2233 u32 ioc_bit = 0;
2234
2235 ioc_bit = DMAC_INT_BIT_TX_IOC_(tx->channel_number);
2236 lan743x_csr_read(adapter, DMAC_INT_STS);
2237 if (tx->vector_flags & LAN743X_VECTOR_FLAG_SOURCE_STATUS_W2C)
2238 lan743x_csr_write(adapter, DMAC_INT_STS, ioc_bit);
2239 spin_lock_irqsave(&tx->ring_lock, irq_flags);
2240
2241 /* clean up tx ring */
2242 lan743x_tx_release_completed_descriptors(tx);
2243 txq = netdev_get_tx_queue(adapter->netdev, tx->channel_number);
2244 if (netif_tx_queue_stopped(txq)) {
2245 if (tx->rqd_descriptors) {
2246 if (tx->rqd_descriptors <=
2247 lan743x_tx_get_avail_desc(tx)) {
2248 tx->rqd_descriptors = 0;
2249 netif_tx_wake_queue(txq);
2250 }
2251 } else {
2252 netif_tx_wake_queue(txq);
2253 }
2254 }
2255 spin_unlock_irqrestore(&tx->ring_lock, irq_flags);
2256
2257 if (!napi_complete(napi))
2258 goto done;
2259
2260 /* enable isr */
2261 lan743x_csr_write(adapter, INT_EN_SET,
2262 INT_BIT_DMA_TX_(tx->channel_number));
2263 lan743x_csr_read(adapter, INT_STS);
2264
2265done:
2266 return 0;
2267}
2268
2269static void lan743x_tx_ring_cleanup(struct lan743x_tx *tx)
2270{
2271 if (tx->head_cpu_ptr) {
2272 dma_free_coherent(&tx->adapter->pdev->dev,
2273 sizeof(*tx->head_cpu_ptr), tx->head_cpu_ptr,
2274 tx->head_dma_ptr);
2275 tx->head_cpu_ptr = NULL;
2276 tx->head_dma_ptr = 0;
2277 }
2278 kfree(tx->buffer_info);
2279 tx->buffer_info = NULL;
2280
2281 if (tx->ring_cpu_ptr) {
2282 dma_free_coherent(&tx->adapter->pdev->dev,
2283 tx->ring_allocation_size, tx->ring_cpu_ptr,
2284 tx->ring_dma_ptr);
2285 tx->ring_allocation_size = 0;
2286 tx->ring_cpu_ptr = NULL;
2287 tx->ring_dma_ptr = 0;
2288 }
2289 tx->ring_size = 0;
2290}
2291
2292static int lan743x_tx_ring_init(struct lan743x_tx *tx)
2293{
2294 size_t ring_allocation_size = 0;
2295 void *cpu_ptr = NULL;
2296 dma_addr_t dma_ptr;
2297 int ret = -ENOMEM;
2298
2299 tx->ring_size = LAN743X_TX_RING_SIZE;
2300 if (tx->ring_size & ~TX_CFG_B_TX_RING_LEN_MASK_) {
2301 ret = -EINVAL;
2302 goto cleanup;
2303 }
2304 if (dma_set_mask_and_coherent(&tx->adapter->pdev->dev,
2305 DMA_BIT_MASK(64))) {
2306 dev_warn(&tx->adapter->pdev->dev,
2307 "lan743x_: No suitable DMA available\n");
2308 ret = -ENOMEM;
2309 goto cleanup;
2310 }
2311 ring_allocation_size = ALIGN(tx->ring_size *
2312 sizeof(struct lan743x_tx_descriptor),
2313 PAGE_SIZE);
2314 dma_ptr = 0;
2315 cpu_ptr = dma_alloc_coherent(&tx->adapter->pdev->dev,
2316 ring_allocation_size, &dma_ptr, GFP_KERNEL);
2317 if (!cpu_ptr) {
2318 ret = -ENOMEM;
2319 goto cleanup;
2320 }
2321
2322 tx->ring_allocation_size = ring_allocation_size;
2323 tx->ring_cpu_ptr = (struct lan743x_tx_descriptor *)cpu_ptr;
2324 tx->ring_dma_ptr = dma_ptr;
2325
2326 cpu_ptr = kcalloc(tx->ring_size, sizeof(*tx->buffer_info), GFP_KERNEL);
2327 if (!cpu_ptr) {
2328 ret = -ENOMEM;
2329 goto cleanup;
2330 }
2331 tx->buffer_info = (struct lan743x_tx_buffer_info *)cpu_ptr;
2332 dma_ptr = 0;
2333 cpu_ptr = dma_alloc_coherent(&tx->adapter->pdev->dev,
2334 sizeof(*tx->head_cpu_ptr), &dma_ptr,
2335 GFP_KERNEL);
2336 if (!cpu_ptr) {
2337 ret = -ENOMEM;
2338 goto cleanup;
2339 }
2340
2341 tx->head_cpu_ptr = cpu_ptr;
2342 tx->head_dma_ptr = dma_ptr;
2343 if (tx->head_dma_ptr & 0x3) {
2344 ret = -ENOMEM;
2345 goto cleanup;
2346 }
2347
2348 return 0;
2349
2350cleanup:
2351 lan743x_tx_ring_cleanup(tx);
2352 return ret;
2353}
2354
2355static void lan743x_tx_close(struct lan743x_tx *tx)
2356{
2357 struct lan743x_adapter *adapter = tx->adapter;
2358
2359 lan743x_csr_write(adapter,
2360 DMAC_CMD,
2361 DMAC_CMD_STOP_T_(tx->channel_number));
2362 lan743x_dmac_tx_wait_till_stopped(adapter, tx->channel_number);
2363
2364 lan743x_csr_write(adapter,
2365 DMAC_INT_EN_CLR,
2366 DMAC_INT_BIT_TX_IOC_(tx->channel_number));
2367 lan743x_csr_write(adapter, INT_EN_CLR,
2368 INT_BIT_DMA_TX_(tx->channel_number));
2369 napi_disable(&tx->napi);
2370 netif_napi_del(&tx->napi);
2371
2372 lan743x_csr_write(adapter, FCT_TX_CTL,
2373 FCT_TX_CTL_DIS_(tx->channel_number));
2374 lan743x_csr_wait_for_bit(adapter, FCT_TX_CTL,
2375 FCT_TX_CTL_EN_(tx->channel_number),
2376 0, 1000, 20000, 100);
2377
2378 lan743x_tx_release_all_descriptors(tx);
2379
2380 tx->rqd_descriptors = 0;
2381
2382 lan743x_tx_ring_cleanup(tx);
2383}
2384
2385static int lan743x_tx_open(struct lan743x_tx *tx)
2386{
2387 struct lan743x_adapter *adapter = NULL;
2388 u32 data = 0;
2389 int ret;
2390
2391 adapter = tx->adapter;
2392 ret = lan743x_tx_ring_init(tx);
2393 if (ret)
2394 return ret;
2395
2396 /* initialize fifo */
2397 lan743x_csr_write(adapter, FCT_TX_CTL,
2398 FCT_TX_CTL_RESET_(tx->channel_number));
2399 lan743x_csr_wait_for_bit(adapter, FCT_TX_CTL,
2400 FCT_TX_CTL_RESET_(tx->channel_number),
2401 0, 1000, 20000, 100);
2402
2403 /* enable fifo */
2404 lan743x_csr_write(adapter, FCT_TX_CTL,
2405 FCT_TX_CTL_EN_(tx->channel_number));
2406
2407 /* reset tx channel */
2408 lan743x_csr_write(adapter, DMAC_CMD,
2409 DMAC_CMD_TX_SWR_(tx->channel_number));
2410 lan743x_csr_wait_for_bit(adapter, DMAC_CMD,
2411 DMAC_CMD_TX_SWR_(tx->channel_number),
2412 0, 1000, 20000, 100);
2413
2414 /* Write TX_BASE_ADDR */
2415 lan743x_csr_write(adapter,
2416 TX_BASE_ADDRH(tx->channel_number),
2417 DMA_ADDR_HIGH32(tx->ring_dma_ptr));
2418 lan743x_csr_write(adapter,
2419 TX_BASE_ADDRL(tx->channel_number),
2420 DMA_ADDR_LOW32(tx->ring_dma_ptr));
2421
2422 /* Write TX_CFG_B */
2423 data = lan743x_csr_read(adapter, TX_CFG_B(tx->channel_number));
2424 data &= ~TX_CFG_B_TX_RING_LEN_MASK_;
2425 data |= ((tx->ring_size) & TX_CFG_B_TX_RING_LEN_MASK_);
2426 if (!(adapter->csr.flags & LAN743X_CSR_FLAG_IS_A0))
2427 data |= TX_CFG_B_TDMABL_512_;
2428 lan743x_csr_write(adapter, TX_CFG_B(tx->channel_number), data);
2429
2430 /* Write TX_CFG_A */
2431 data = TX_CFG_A_TX_TMR_HPWB_SEL_IOC_ | TX_CFG_A_TX_HP_WB_EN_;
2432 if (!(adapter->csr.flags & LAN743X_CSR_FLAG_IS_A0)) {
2433 data |= TX_CFG_A_TX_HP_WB_ON_INT_TMR_;
2434 data |= TX_CFG_A_TX_PF_THRES_SET_(0x10);
2435 data |= TX_CFG_A_TX_PF_PRI_THRES_SET_(0x04);
2436 data |= TX_CFG_A_TX_HP_WB_THRES_SET_(0x07);
2437 }
2438 lan743x_csr_write(adapter, TX_CFG_A(tx->channel_number), data);
2439
2440 /* Write TX_HEAD_WRITEBACK_ADDR */
2441 lan743x_csr_write(adapter,
2442 TX_HEAD_WRITEBACK_ADDRH(tx->channel_number),
2443 DMA_ADDR_HIGH32(tx->head_dma_ptr));
2444 lan743x_csr_write(adapter,
2445 TX_HEAD_WRITEBACK_ADDRL(tx->channel_number),
2446 DMA_ADDR_LOW32(tx->head_dma_ptr));
2447
2448 /* set last head */
2449 tx->last_head = lan743x_csr_read(adapter, TX_HEAD(tx->channel_number));
2450
2451 /* write TX_TAIL */
2452 tx->last_tail = 0;
2453 lan743x_csr_write(adapter, TX_TAIL(tx->channel_number),
2454 (u32)(tx->last_tail));
2455 tx->vector_flags = lan743x_intr_get_vector_flags(adapter,
2456 INT_BIT_DMA_TX_
2457 (tx->channel_number));
2458 netif_napi_add_tx_weight(adapter->netdev,
2459 &tx->napi, lan743x_tx_napi_poll,
2460 NAPI_POLL_WEIGHT);
2461 napi_enable(&tx->napi);
2462
2463 data = 0;
2464 if (tx->vector_flags & LAN743X_VECTOR_FLAG_SOURCE_ENABLE_AUTO_CLEAR)
2465 data |= TX_CFG_C_TX_TOP_INT_EN_AUTO_CLR_;
2466 if (tx->vector_flags & LAN743X_VECTOR_FLAG_SOURCE_STATUS_AUTO_CLEAR)
2467 data |= TX_CFG_C_TX_DMA_INT_STS_AUTO_CLR_;
2468 if (tx->vector_flags & LAN743X_VECTOR_FLAG_SOURCE_STATUS_R2C)
2469 data |= TX_CFG_C_TX_INT_STS_R2C_MODE_MASK_;
2470 if (tx->vector_flags & LAN743X_VECTOR_FLAG_SOURCE_ENABLE_R2C)
2471 data |= TX_CFG_C_TX_INT_EN_R2C_;
2472 lan743x_csr_write(adapter, TX_CFG_C(tx->channel_number), data);
2473
2474 if (!(tx->vector_flags & LAN743X_VECTOR_FLAG_SOURCE_ENABLE_AUTO_SET))
2475 lan743x_csr_write(adapter, INT_EN_SET,
2476 INT_BIT_DMA_TX_(tx->channel_number));
2477 lan743x_csr_write(adapter, DMAC_INT_EN_SET,
2478 DMAC_INT_BIT_TX_IOC_(tx->channel_number));
2479
2480 /* start dmac channel */
2481 lan743x_csr_write(adapter, DMAC_CMD,
2482 DMAC_CMD_START_T_(tx->channel_number));
2483 return 0;
2484}
2485
2486static int lan743x_rx_next_index(struct lan743x_rx *rx, int index)
2487{
2488 return ((++index) % rx->ring_size);
2489}
2490
2491static void lan743x_rx_update_tail(struct lan743x_rx *rx, int index)
2492{
2493 /* update the tail once per 8 descriptors */
2494 if ((index & 7) == 7)
2495 lan743x_csr_write(rx->adapter, RX_TAIL(rx->channel_number),
2496 index);
2497}
2498
2499static int lan743x_rx_init_ring_element(struct lan743x_rx *rx, int index,
2500 gfp_t gfp)
2501{
2502 struct net_device *netdev = rx->adapter->netdev;
2503 struct device *dev = &rx->adapter->pdev->dev;
2504 struct lan743x_rx_buffer_info *buffer_info;
2505 unsigned int buffer_length, used_length;
2506 struct lan743x_rx_descriptor *descriptor;
2507 struct sk_buff *skb;
2508 dma_addr_t dma_ptr;
2509
2510 buffer_length = netdev->mtu + ETH_HLEN + ETH_FCS_LEN + RX_HEAD_PADDING;
2511
2512 descriptor = &rx->ring_cpu_ptr[index];
2513 buffer_info = &rx->buffer_info[index];
2514 skb = __netdev_alloc_skb(netdev, buffer_length, gfp);
2515 if (!skb)
2516 return -ENOMEM;
2517 dma_ptr = dma_map_single(dev, skb->data, buffer_length, DMA_FROM_DEVICE);
2518 if (dma_mapping_error(dev, dma_ptr)) {
2519 dev_kfree_skb_any(skb);
2520 return -ENOMEM;
2521 }
2522 if (buffer_info->dma_ptr) {
2523 /* sync used area of buffer only */
2524 if (le32_to_cpu(descriptor->data0) & RX_DESC_DATA0_LS_)
2525 /* frame length is valid only if LS bit is set.
2526 * it's a safe upper bound for the used area in this
2527 * buffer.
2528 */
2529 used_length = min(RX_DESC_DATA0_FRAME_LENGTH_GET_
2530 (le32_to_cpu(descriptor->data0)),
2531 buffer_info->buffer_length);
2532 else
2533 used_length = buffer_info->buffer_length;
2534 dma_sync_single_for_cpu(dev, buffer_info->dma_ptr,
2535 used_length,
2536 DMA_FROM_DEVICE);
2537 dma_unmap_single_attrs(dev, buffer_info->dma_ptr,
2538 buffer_info->buffer_length,
2539 DMA_FROM_DEVICE,
2540 DMA_ATTR_SKIP_CPU_SYNC);
2541 }
2542
2543 buffer_info->skb = skb;
2544 buffer_info->dma_ptr = dma_ptr;
2545 buffer_info->buffer_length = buffer_length;
2546 descriptor->data1 = cpu_to_le32(DMA_ADDR_LOW32(buffer_info->dma_ptr));
2547 descriptor->data2 = cpu_to_le32(DMA_ADDR_HIGH32(buffer_info->dma_ptr));
2548 descriptor->data3 = 0;
2549 descriptor->data0 = cpu_to_le32((RX_DESC_DATA0_OWN_ |
2550 (buffer_length & RX_DESC_DATA0_BUF_LENGTH_MASK_)));
2551 lan743x_rx_update_tail(rx, index);
2552
2553 return 0;
2554}
2555
2556static void lan743x_rx_reuse_ring_element(struct lan743x_rx *rx, int index)
2557{
2558 struct lan743x_rx_buffer_info *buffer_info;
2559 struct lan743x_rx_descriptor *descriptor;
2560
2561 descriptor = &rx->ring_cpu_ptr[index];
2562 buffer_info = &rx->buffer_info[index];
2563
2564 descriptor->data1 = cpu_to_le32(DMA_ADDR_LOW32(buffer_info->dma_ptr));
2565 descriptor->data2 = cpu_to_le32(DMA_ADDR_HIGH32(buffer_info->dma_ptr));
2566 descriptor->data3 = 0;
2567 descriptor->data0 = cpu_to_le32((RX_DESC_DATA0_OWN_ |
2568 ((buffer_info->buffer_length) &
2569 RX_DESC_DATA0_BUF_LENGTH_MASK_)));
2570 lan743x_rx_update_tail(rx, index);
2571}
2572
2573static void lan743x_rx_release_ring_element(struct lan743x_rx *rx, int index)
2574{
2575 struct lan743x_rx_buffer_info *buffer_info;
2576 struct lan743x_rx_descriptor *descriptor;
2577
2578 descriptor = &rx->ring_cpu_ptr[index];
2579 buffer_info = &rx->buffer_info[index];
2580
2581 memset(descriptor, 0, sizeof(*descriptor));
2582
2583 if (buffer_info->dma_ptr) {
2584 dma_unmap_single(&rx->adapter->pdev->dev,
2585 buffer_info->dma_ptr,
2586 buffer_info->buffer_length,
2587 DMA_FROM_DEVICE);
2588 buffer_info->dma_ptr = 0;
2589 }
2590
2591 if (buffer_info->skb) {
2592 dev_kfree_skb(buffer_info->skb);
2593 buffer_info->skb = NULL;
2594 }
2595
2596 memset(buffer_info, 0, sizeof(*buffer_info));
2597}
2598
2599static struct sk_buff *
2600lan743x_rx_trim_skb(struct sk_buff *skb, int frame_length)
2601{
2602 if (skb_linearize(skb)) {
2603 dev_kfree_skb_irq(skb);
2604 return NULL;
2605 }
2606 frame_length = max_t(int, 0, frame_length - ETH_FCS_LEN);
2607 if (skb->len > frame_length) {
2608 skb->tail -= skb->len - frame_length;
2609 skb->len = frame_length;
2610 }
2611 return skb;
2612}
2613
2614static int lan743x_rx_process_buffer(struct lan743x_rx *rx)
2615{
2616 int current_head_index = le32_to_cpu(*rx->head_cpu_ptr);
2617 struct lan743x_rx_descriptor *descriptor, *desc_ext;
2618 struct net_device *netdev = rx->adapter->netdev;
2619 int result = RX_PROCESS_RESULT_NOTHING_TO_DO;
2620 struct lan743x_rx_buffer_info *buffer_info;
2621 int frame_length, buffer_length;
2622 bool is_ice, is_tce, is_icsm;
2623 int extension_index = -1;
2624 bool is_last, is_first;
2625 struct sk_buff *skb;
2626
2627 if (current_head_index < 0 || current_head_index >= rx->ring_size)
2628 goto done;
2629
2630 if (rx->last_head < 0 || rx->last_head >= rx->ring_size)
2631 goto done;
2632
2633 if (rx->last_head == current_head_index)
2634 goto done;
2635
2636 descriptor = &rx->ring_cpu_ptr[rx->last_head];
2637 if (le32_to_cpu(descriptor->data0) & RX_DESC_DATA0_OWN_)
2638 goto done;
2639 buffer_info = &rx->buffer_info[rx->last_head];
2640
2641 is_last = le32_to_cpu(descriptor->data0) & RX_DESC_DATA0_LS_;
2642 is_first = le32_to_cpu(descriptor->data0) & RX_DESC_DATA0_FS_;
2643
2644 if (is_last && le32_to_cpu(descriptor->data0) & RX_DESC_DATA0_EXT_) {
2645 /* extension is expected to follow */
2646 int index = lan743x_rx_next_index(rx, rx->last_head);
2647
2648 if (index == current_head_index)
2649 /* extension not yet available */
2650 goto done;
2651 desc_ext = &rx->ring_cpu_ptr[index];
2652 if (le32_to_cpu(desc_ext->data0) & RX_DESC_DATA0_OWN_)
2653 /* extension not yet available */
2654 goto done;
2655 if (!(le32_to_cpu(desc_ext->data0) & RX_DESC_DATA0_EXT_))
2656 goto move_forward;
2657 extension_index = index;
2658 }
2659
2660 /* Only the last buffer in a multi-buffer frame contains the total frame
2661 * length. The chip occasionally sends more buffers than strictly
2662 * required to reach the total frame length.
2663 * Handle this by adding all buffers to the skb in their entirety.
2664 * Once the real frame length is known, trim the skb.
2665 */
2666 frame_length =
2667 RX_DESC_DATA0_FRAME_LENGTH_GET_(le32_to_cpu(descriptor->data0));
2668 buffer_length = buffer_info->buffer_length;
2669 is_ice = le32_to_cpu(descriptor->data1) & RX_DESC_DATA1_STATUS_ICE_;
2670 is_tce = le32_to_cpu(descriptor->data1) & RX_DESC_DATA1_STATUS_TCE_;
2671 is_icsm = le32_to_cpu(descriptor->data1) & RX_DESC_DATA1_STATUS_ICSM_;
2672
2673 netdev_dbg(netdev, "%s%schunk: %d/%d",
2674 is_first ? "first " : " ",
2675 is_last ? "last " : " ",
2676 frame_length, buffer_length);
2677
2678 /* save existing skb, allocate new skb and map to dma */
2679 skb = buffer_info->skb;
2680 if (lan743x_rx_init_ring_element(rx, rx->last_head,
2681 GFP_ATOMIC | GFP_DMA)) {
2682 /* failed to allocate next skb.
2683 * Memory is very low.
2684 * Drop this packet and reuse buffer.
2685 */
2686 lan743x_rx_reuse_ring_element(rx, rx->last_head);
2687 /* drop packet that was being assembled */
2688 dev_kfree_skb_irq(rx->skb_head);
2689 rx->skb_head = NULL;
2690 goto process_extension;
2691 }
2692
2693 /* add buffers to skb via skb->frag_list */
2694 if (is_first) {
2695 skb_reserve(skb, RX_HEAD_PADDING);
2696 skb_put(skb, buffer_length - RX_HEAD_PADDING);
2697 if (rx->skb_head)
2698 dev_kfree_skb_irq(rx->skb_head);
2699 rx->skb_head = skb;
2700 } else if (rx->skb_head) {
2701 skb_put(skb, buffer_length);
2702 if (skb_shinfo(rx->skb_head)->frag_list)
2703 rx->skb_tail->next = skb;
2704 else
2705 skb_shinfo(rx->skb_head)->frag_list = skb;
2706 rx->skb_tail = skb;
2707 rx->skb_head->len += skb->len;
2708 rx->skb_head->data_len += skb->len;
2709 rx->skb_head->truesize += skb->truesize;
2710 } else {
2711 /* packet to assemble has already been dropped because one or
2712 * more of its buffers could not be allocated
2713 */
2714 netdev_dbg(netdev, "drop buffer intended for dropped packet");
2715 dev_kfree_skb_irq(skb);
2716 }
2717
2718process_extension:
2719 if (extension_index >= 0) {
2720 u32 ts_sec;
2721 u32 ts_nsec;
2722
2723 ts_sec = le32_to_cpu(desc_ext->data1);
2724 ts_nsec = (le32_to_cpu(desc_ext->data2) &
2725 RX_DESC_DATA2_TS_NS_MASK_);
2726 if (rx->skb_head)
2727 skb_hwtstamps(rx->skb_head)->hwtstamp =
2728 ktime_set(ts_sec, ts_nsec);
2729 lan743x_rx_reuse_ring_element(rx, extension_index);
2730 rx->last_head = extension_index;
2731 netdev_dbg(netdev, "process extension");
2732 }
2733
2734 if (is_last && rx->skb_head)
2735 rx->skb_head = lan743x_rx_trim_skb(rx->skb_head, frame_length);
2736
2737 if (is_last && rx->skb_head) {
2738 rx->skb_head->protocol = eth_type_trans(rx->skb_head,
2739 rx->adapter->netdev);
2740 if (rx->adapter->netdev->features & NETIF_F_RXCSUM) {
2741 if (!is_ice && !is_tce && !is_icsm)
2742 skb->ip_summed = CHECKSUM_UNNECESSARY;
2743 }
2744 netdev_dbg(netdev, "sending %d byte frame to OS",
2745 rx->skb_head->len);
2746 napi_gro_receive(&rx->napi, rx->skb_head);
2747 rx->skb_head = NULL;
2748 }
2749
2750move_forward:
2751 /* push tail and head forward */
2752 rx->last_tail = rx->last_head;
2753 rx->last_head = lan743x_rx_next_index(rx, rx->last_head);
2754 result = RX_PROCESS_RESULT_BUFFER_RECEIVED;
2755done:
2756 return result;
2757}
2758
2759static int lan743x_rx_napi_poll(struct napi_struct *napi, int weight)
2760{
2761 struct lan743x_rx *rx = container_of(napi, struct lan743x_rx, napi);
2762 struct lan743x_adapter *adapter = rx->adapter;
2763 int result = RX_PROCESS_RESULT_NOTHING_TO_DO;
2764 u32 rx_tail_flags = 0;
2765 int count;
2766
2767 if (rx->vector_flags & LAN743X_VECTOR_FLAG_SOURCE_STATUS_W2C) {
2768 /* clear int status bit before reading packet */
2769 lan743x_csr_write(adapter, DMAC_INT_STS,
2770 DMAC_INT_BIT_RXFRM_(rx->channel_number));
2771 }
2772 for (count = 0; count < weight; count++) {
2773 result = lan743x_rx_process_buffer(rx);
2774 if (result == RX_PROCESS_RESULT_NOTHING_TO_DO)
2775 break;
2776 }
2777 rx->frame_count += count;
2778 if (count == weight || result == RX_PROCESS_RESULT_BUFFER_RECEIVED)
2779 return weight;
2780
2781 if (!napi_complete_done(napi, count))
2782 return count;
2783
2784 /* re-arm interrupts, must write to rx tail on some chip variants */
2785 if (rx->vector_flags & LAN743X_VECTOR_FLAG_VECTOR_ENABLE_AUTO_SET)
2786 rx_tail_flags |= RX_TAIL_SET_TOP_INT_VEC_EN_;
2787 if (rx->vector_flags & LAN743X_VECTOR_FLAG_SOURCE_ENABLE_AUTO_SET) {
2788 rx_tail_flags |= RX_TAIL_SET_TOP_INT_EN_;
2789 } else {
2790 lan743x_csr_write(adapter, INT_EN_SET,
2791 INT_BIT_DMA_RX_(rx->channel_number));
2792 }
2793
2794 if (rx_tail_flags)
2795 lan743x_csr_write(adapter, RX_TAIL(rx->channel_number),
2796 rx_tail_flags | rx->last_tail);
2797
2798 return count;
2799}
2800
2801static void lan743x_rx_ring_cleanup(struct lan743x_rx *rx)
2802{
2803 if (rx->buffer_info && rx->ring_cpu_ptr) {
2804 int index;
2805
2806 for (index = 0; index < rx->ring_size; index++)
2807 lan743x_rx_release_ring_element(rx, index);
2808 }
2809
2810 if (rx->head_cpu_ptr) {
2811 dma_free_coherent(&rx->adapter->pdev->dev,
2812 sizeof(*rx->head_cpu_ptr), rx->head_cpu_ptr,
2813 rx->head_dma_ptr);
2814 rx->head_cpu_ptr = NULL;
2815 rx->head_dma_ptr = 0;
2816 }
2817
2818 kfree(rx->buffer_info);
2819 rx->buffer_info = NULL;
2820
2821 if (rx->ring_cpu_ptr) {
2822 dma_free_coherent(&rx->adapter->pdev->dev,
2823 rx->ring_allocation_size, rx->ring_cpu_ptr,
2824 rx->ring_dma_ptr);
2825 rx->ring_allocation_size = 0;
2826 rx->ring_cpu_ptr = NULL;
2827 rx->ring_dma_ptr = 0;
2828 }
2829
2830 rx->ring_size = 0;
2831 rx->last_head = 0;
2832}
2833
2834static int lan743x_rx_ring_init(struct lan743x_rx *rx)
2835{
2836 size_t ring_allocation_size = 0;
2837 dma_addr_t dma_ptr = 0;
2838 void *cpu_ptr = NULL;
2839 int ret = -ENOMEM;
2840 int index = 0;
2841
2842 rx->ring_size = LAN743X_RX_RING_SIZE;
2843 if (rx->ring_size <= 1) {
2844 ret = -EINVAL;
2845 goto cleanup;
2846 }
2847 if (rx->ring_size & ~RX_CFG_B_RX_RING_LEN_MASK_) {
2848 ret = -EINVAL;
2849 goto cleanup;
2850 }
2851 if (dma_set_mask_and_coherent(&rx->adapter->pdev->dev,
2852 DMA_BIT_MASK(64))) {
2853 dev_warn(&rx->adapter->pdev->dev,
2854 "lan743x_: No suitable DMA available\n");
2855 ret = -ENOMEM;
2856 goto cleanup;
2857 }
2858 ring_allocation_size = ALIGN(rx->ring_size *
2859 sizeof(struct lan743x_rx_descriptor),
2860 PAGE_SIZE);
2861 dma_ptr = 0;
2862 cpu_ptr = dma_alloc_coherent(&rx->adapter->pdev->dev,
2863 ring_allocation_size, &dma_ptr, GFP_KERNEL);
2864 if (!cpu_ptr) {
2865 ret = -ENOMEM;
2866 goto cleanup;
2867 }
2868 rx->ring_allocation_size = ring_allocation_size;
2869 rx->ring_cpu_ptr = (struct lan743x_rx_descriptor *)cpu_ptr;
2870 rx->ring_dma_ptr = dma_ptr;
2871
2872 cpu_ptr = kcalloc(rx->ring_size, sizeof(*rx->buffer_info),
2873 GFP_KERNEL);
2874 if (!cpu_ptr) {
2875 ret = -ENOMEM;
2876 goto cleanup;
2877 }
2878 rx->buffer_info = (struct lan743x_rx_buffer_info *)cpu_ptr;
2879 dma_ptr = 0;
2880 cpu_ptr = dma_alloc_coherent(&rx->adapter->pdev->dev,
2881 sizeof(*rx->head_cpu_ptr), &dma_ptr,
2882 GFP_KERNEL);
2883 if (!cpu_ptr) {
2884 ret = -ENOMEM;
2885 goto cleanup;
2886 }
2887
2888 rx->head_cpu_ptr = cpu_ptr;
2889 rx->head_dma_ptr = dma_ptr;
2890 if (rx->head_dma_ptr & 0x3) {
2891 ret = -ENOMEM;
2892 goto cleanup;
2893 }
2894
2895 rx->last_head = 0;
2896 for (index = 0; index < rx->ring_size; index++) {
2897 ret = lan743x_rx_init_ring_element(rx, index, GFP_KERNEL);
2898 if (ret)
2899 goto cleanup;
2900 }
2901 return 0;
2902
2903cleanup:
2904 netif_warn(rx->adapter, ifup, rx->adapter->netdev,
2905 "Error allocating memory for LAN743x\n");
2906
2907 lan743x_rx_ring_cleanup(rx);
2908 return ret;
2909}
2910
2911static void lan743x_rx_close(struct lan743x_rx *rx)
2912{
2913 struct lan743x_adapter *adapter = rx->adapter;
2914
2915 lan743x_csr_write(adapter, FCT_RX_CTL,
2916 FCT_RX_CTL_DIS_(rx->channel_number));
2917 lan743x_csr_wait_for_bit(adapter, FCT_RX_CTL,
2918 FCT_RX_CTL_EN_(rx->channel_number),
2919 0, 1000, 20000, 100);
2920
2921 lan743x_csr_write(adapter, DMAC_CMD,
2922 DMAC_CMD_STOP_R_(rx->channel_number));
2923 lan743x_dmac_rx_wait_till_stopped(adapter, rx->channel_number);
2924
2925 lan743x_csr_write(adapter, DMAC_INT_EN_CLR,
2926 DMAC_INT_BIT_RXFRM_(rx->channel_number));
2927 lan743x_csr_write(adapter, INT_EN_CLR,
2928 INT_BIT_DMA_RX_(rx->channel_number));
2929 napi_disable(&rx->napi);
2930
2931 netif_napi_del(&rx->napi);
2932
2933 lan743x_rx_ring_cleanup(rx);
2934}
2935
2936static int lan743x_rx_open(struct lan743x_rx *rx)
2937{
2938 struct lan743x_adapter *adapter = rx->adapter;
2939 u32 data = 0;
2940 int ret;
2941
2942 rx->frame_count = 0;
2943 ret = lan743x_rx_ring_init(rx);
2944 if (ret)
2945 goto return_error;
2946
2947 netif_napi_add(adapter->netdev, &rx->napi, lan743x_rx_napi_poll);
2948
2949 lan743x_csr_write(adapter, DMAC_CMD,
2950 DMAC_CMD_RX_SWR_(rx->channel_number));
2951 lan743x_csr_wait_for_bit(adapter, DMAC_CMD,
2952 DMAC_CMD_RX_SWR_(rx->channel_number),
2953 0, 1000, 20000, 100);
2954
2955 /* set ring base address */
2956 lan743x_csr_write(adapter,
2957 RX_BASE_ADDRH(rx->channel_number),
2958 DMA_ADDR_HIGH32(rx->ring_dma_ptr));
2959 lan743x_csr_write(adapter,
2960 RX_BASE_ADDRL(rx->channel_number),
2961 DMA_ADDR_LOW32(rx->ring_dma_ptr));
2962
2963 /* set rx write back address */
2964 lan743x_csr_write(adapter,
2965 RX_HEAD_WRITEBACK_ADDRH(rx->channel_number),
2966 DMA_ADDR_HIGH32(rx->head_dma_ptr));
2967 lan743x_csr_write(adapter,
2968 RX_HEAD_WRITEBACK_ADDRL(rx->channel_number),
2969 DMA_ADDR_LOW32(rx->head_dma_ptr));
2970 data = RX_CFG_A_RX_HP_WB_EN_;
2971 if (!(adapter->csr.flags & LAN743X_CSR_FLAG_IS_A0)) {
2972 data |= (RX_CFG_A_RX_WB_ON_INT_TMR_ |
2973 RX_CFG_A_RX_WB_THRES_SET_(0x7) |
2974 RX_CFG_A_RX_PF_THRES_SET_(16) |
2975 RX_CFG_A_RX_PF_PRI_THRES_SET_(4));
2976 }
2977
2978 /* set RX_CFG_A */
2979 lan743x_csr_write(adapter,
2980 RX_CFG_A(rx->channel_number), data);
2981
2982 /* set RX_CFG_B */
2983 data = lan743x_csr_read(adapter, RX_CFG_B(rx->channel_number));
2984 data &= ~RX_CFG_B_RX_PAD_MASK_;
2985 if (!RX_HEAD_PADDING)
2986 data |= RX_CFG_B_RX_PAD_0_;
2987 else
2988 data |= RX_CFG_B_RX_PAD_2_;
2989 data &= ~RX_CFG_B_RX_RING_LEN_MASK_;
2990 data |= ((rx->ring_size) & RX_CFG_B_RX_RING_LEN_MASK_);
2991 if (!(adapter->csr.flags & LAN743X_CSR_FLAG_IS_A0))
2992 data |= RX_CFG_B_RDMABL_512_;
2993
2994 lan743x_csr_write(adapter, RX_CFG_B(rx->channel_number), data);
2995 rx->vector_flags = lan743x_intr_get_vector_flags(adapter,
2996 INT_BIT_DMA_RX_
2997 (rx->channel_number));
2998
2999 /* set RX_CFG_C */
3000 data = 0;
3001 if (rx->vector_flags & LAN743X_VECTOR_FLAG_SOURCE_ENABLE_AUTO_CLEAR)
3002 data |= RX_CFG_C_RX_TOP_INT_EN_AUTO_CLR_;
3003 if (rx->vector_flags & LAN743X_VECTOR_FLAG_SOURCE_STATUS_AUTO_CLEAR)
3004 data |= RX_CFG_C_RX_DMA_INT_STS_AUTO_CLR_;
3005 if (rx->vector_flags & LAN743X_VECTOR_FLAG_SOURCE_STATUS_R2C)
3006 data |= RX_CFG_C_RX_INT_STS_R2C_MODE_MASK_;
3007 if (rx->vector_flags & LAN743X_VECTOR_FLAG_SOURCE_ENABLE_R2C)
3008 data |= RX_CFG_C_RX_INT_EN_R2C_;
3009 lan743x_csr_write(adapter, RX_CFG_C(rx->channel_number), data);
3010
3011 rx->last_tail = ((u32)(rx->ring_size - 1));
3012 lan743x_csr_write(adapter, RX_TAIL(rx->channel_number),
3013 rx->last_tail);
3014 rx->last_head = lan743x_csr_read(adapter, RX_HEAD(rx->channel_number));
3015 if (rx->last_head) {
3016 ret = -EIO;
3017 goto napi_delete;
3018 }
3019
3020 napi_enable(&rx->napi);
3021
3022 lan743x_csr_write(adapter, INT_EN_SET,
3023 INT_BIT_DMA_RX_(rx->channel_number));
3024 lan743x_csr_write(adapter, DMAC_INT_STS,
3025 DMAC_INT_BIT_RXFRM_(rx->channel_number));
3026 lan743x_csr_write(adapter, DMAC_INT_EN_SET,
3027 DMAC_INT_BIT_RXFRM_(rx->channel_number));
3028 lan743x_csr_write(adapter, DMAC_CMD,
3029 DMAC_CMD_START_R_(rx->channel_number));
3030
3031 /* initialize fifo */
3032 lan743x_csr_write(adapter, FCT_RX_CTL,
3033 FCT_RX_CTL_RESET_(rx->channel_number));
3034 lan743x_csr_wait_for_bit(adapter, FCT_RX_CTL,
3035 FCT_RX_CTL_RESET_(rx->channel_number),
3036 0, 1000, 20000, 100);
3037 lan743x_csr_write(adapter, FCT_FLOW(rx->channel_number),
3038 FCT_FLOW_CTL_REQ_EN_ |
3039 FCT_FLOW_CTL_ON_THRESHOLD_SET_(0x2A) |
3040 FCT_FLOW_CTL_OFF_THRESHOLD_SET_(0xA));
3041
3042 /* enable fifo */
3043 lan743x_csr_write(adapter, FCT_RX_CTL,
3044 FCT_RX_CTL_EN_(rx->channel_number));
3045 return 0;
3046
3047napi_delete:
3048 netif_napi_del(&rx->napi);
3049 lan743x_rx_ring_cleanup(rx);
3050
3051return_error:
3052 return ret;
3053}
3054
3055static int lan743x_netdev_close(struct net_device *netdev)
3056{
3057 struct lan743x_adapter *adapter = netdev_priv(netdev);
3058 int index;
3059
3060 for (index = 0; index < adapter->used_tx_channels; index++)
3061 lan743x_tx_close(&adapter->tx[index]);
3062
3063 for (index = 0; index < LAN743X_USED_RX_CHANNELS; index++)
3064 lan743x_rx_close(&adapter->rx[index]);
3065
3066 lan743x_ptp_close(adapter);
3067
3068 lan743x_phy_close(adapter);
3069
3070 lan743x_mac_close(adapter);
3071
3072 lan743x_intr_close(adapter);
3073
3074 return 0;
3075}
3076
3077static int lan743x_netdev_open(struct net_device *netdev)
3078{
3079 struct lan743x_adapter *adapter = netdev_priv(netdev);
3080 int index;
3081 int ret;
3082
3083 ret = lan743x_intr_open(adapter);
3084 if (ret)
3085 goto return_error;
3086
3087 ret = lan743x_mac_open(adapter);
3088 if (ret)
3089 goto close_intr;
3090
3091 ret = lan743x_phy_open(adapter);
3092 if (ret)
3093 goto close_mac;
3094
3095 ret = lan743x_ptp_open(adapter);
3096 if (ret)
3097 goto close_phy;
3098
3099 lan743x_rfe_open(adapter);
3100
3101 for (index = 0; index < LAN743X_USED_RX_CHANNELS; index++) {
3102 ret = lan743x_rx_open(&adapter->rx[index]);
3103 if (ret)
3104 goto close_rx;
3105 }
3106
3107 for (index = 0; index < adapter->used_tx_channels; index++) {
3108 ret = lan743x_tx_open(&adapter->tx[index]);
3109 if (ret)
3110 goto close_tx;
3111 }
3112 return 0;
3113
3114close_tx:
3115 for (index = 0; index < adapter->used_tx_channels; index++) {
3116 if (adapter->tx[index].ring_cpu_ptr)
3117 lan743x_tx_close(&adapter->tx[index]);
3118 }
3119
3120close_rx:
3121 for (index = 0; index < LAN743X_USED_RX_CHANNELS; index++) {
3122 if (adapter->rx[index].ring_cpu_ptr)
3123 lan743x_rx_close(&adapter->rx[index]);
3124 }
3125 lan743x_ptp_close(adapter);
3126
3127close_phy:
3128 lan743x_phy_close(adapter);
3129
3130close_mac:
3131 lan743x_mac_close(adapter);
3132
3133close_intr:
3134 lan743x_intr_close(adapter);
3135
3136return_error:
3137 netif_warn(adapter, ifup, adapter->netdev,
3138 "Error opening LAN743x\n");
3139 return ret;
3140}
3141
3142static netdev_tx_t lan743x_netdev_xmit_frame(struct sk_buff *skb,
3143 struct net_device *netdev)
3144{
3145 struct lan743x_adapter *adapter = netdev_priv(netdev);
3146 u8 ch = 0;
3147
3148 if (adapter->is_pci11x1x)
3149 ch = skb->queue_mapping % PCI11X1X_USED_TX_CHANNELS;
3150
3151 return lan743x_tx_xmit_frame(&adapter->tx[ch], skb);
3152}
3153
3154static int lan743x_netdev_ioctl(struct net_device *netdev,
3155 struct ifreq *ifr, int cmd)
3156{
3157 if (!netif_running(netdev))
3158 return -EINVAL;
3159 if (cmd == SIOCSHWTSTAMP)
3160 return lan743x_ptp_ioctl(netdev, ifr, cmd);
3161 return phy_mii_ioctl(netdev->phydev, ifr, cmd);
3162}
3163
3164static void lan743x_netdev_set_multicast(struct net_device *netdev)
3165{
3166 struct lan743x_adapter *adapter = netdev_priv(netdev);
3167
3168 lan743x_rfe_set_multicast(adapter);
3169}
3170
3171static int lan743x_netdev_change_mtu(struct net_device *netdev, int new_mtu)
3172{
3173 struct lan743x_adapter *adapter = netdev_priv(netdev);
3174 int ret = 0;
3175
3176 ret = lan743x_mac_set_mtu(adapter, new_mtu);
3177 if (!ret)
3178 netdev->mtu = new_mtu;
3179 return ret;
3180}
3181
3182static void lan743x_netdev_get_stats64(struct net_device *netdev,
3183 struct rtnl_link_stats64 *stats)
3184{
3185 struct lan743x_adapter *adapter = netdev_priv(netdev);
3186
3187 stats->rx_packets = lan743x_csr_read(adapter, STAT_RX_TOTAL_FRAMES);
3188 stats->tx_packets = lan743x_csr_read(adapter, STAT_TX_TOTAL_FRAMES);
3189 stats->rx_bytes = lan743x_csr_read(adapter,
3190 STAT_RX_UNICAST_BYTE_COUNT) +
3191 lan743x_csr_read(adapter,
3192 STAT_RX_BROADCAST_BYTE_COUNT) +
3193 lan743x_csr_read(adapter,
3194 STAT_RX_MULTICAST_BYTE_COUNT);
3195 stats->tx_bytes = lan743x_csr_read(adapter,
3196 STAT_TX_UNICAST_BYTE_COUNT) +
3197 lan743x_csr_read(adapter,
3198 STAT_TX_BROADCAST_BYTE_COUNT) +
3199 lan743x_csr_read(adapter,
3200 STAT_TX_MULTICAST_BYTE_COUNT);
3201 stats->rx_errors = lan743x_csr_read(adapter, STAT_RX_FCS_ERRORS) +
3202 lan743x_csr_read(adapter,
3203 STAT_RX_ALIGNMENT_ERRORS) +
3204 lan743x_csr_read(adapter, STAT_RX_JABBER_ERRORS) +
3205 lan743x_csr_read(adapter,
3206 STAT_RX_UNDERSIZE_FRAME_ERRORS) +
3207 lan743x_csr_read(adapter,
3208 STAT_RX_OVERSIZE_FRAME_ERRORS);
3209 stats->tx_errors = lan743x_csr_read(adapter, STAT_TX_FCS_ERRORS) +
3210 lan743x_csr_read(adapter,
3211 STAT_TX_EXCESS_DEFERRAL_ERRORS) +
3212 lan743x_csr_read(adapter, STAT_TX_CARRIER_ERRORS);
3213 stats->rx_dropped = lan743x_csr_read(adapter,
3214 STAT_RX_DROPPED_FRAMES);
3215 stats->tx_dropped = lan743x_csr_read(adapter,
3216 STAT_TX_EXCESSIVE_COLLISION);
3217 stats->multicast = lan743x_csr_read(adapter,
3218 STAT_RX_MULTICAST_FRAMES) +
3219 lan743x_csr_read(adapter,
3220 STAT_TX_MULTICAST_FRAMES);
3221 stats->collisions = lan743x_csr_read(adapter,
3222 STAT_TX_SINGLE_COLLISIONS) +
3223 lan743x_csr_read(adapter,
3224 STAT_TX_MULTIPLE_COLLISIONS) +
3225 lan743x_csr_read(adapter,
3226 STAT_TX_LATE_COLLISIONS);
3227}
3228
3229static int lan743x_netdev_set_mac_address(struct net_device *netdev,
3230 void *addr)
3231{
3232 struct lan743x_adapter *adapter = netdev_priv(netdev);
3233 struct sockaddr *sock_addr = addr;
3234 int ret;
3235
3236 ret = eth_prepare_mac_addr_change(netdev, sock_addr);
3237 if (ret)
3238 return ret;
3239 eth_hw_addr_set(netdev, sock_addr->sa_data);
3240 lan743x_mac_set_address(adapter, sock_addr->sa_data);
3241 lan743x_rfe_update_mac_address(adapter);
3242 return 0;
3243}
3244
3245static const struct net_device_ops lan743x_netdev_ops = {
3246 .ndo_open = lan743x_netdev_open,
3247 .ndo_stop = lan743x_netdev_close,
3248 .ndo_start_xmit = lan743x_netdev_xmit_frame,
3249 .ndo_eth_ioctl = lan743x_netdev_ioctl,
3250 .ndo_set_rx_mode = lan743x_netdev_set_multicast,
3251 .ndo_change_mtu = lan743x_netdev_change_mtu,
3252 .ndo_get_stats64 = lan743x_netdev_get_stats64,
3253 .ndo_set_mac_address = lan743x_netdev_set_mac_address,
3254};
3255
3256static void lan743x_hardware_cleanup(struct lan743x_adapter *adapter)
3257{
3258 lan743x_csr_write(adapter, INT_EN_CLR, 0xFFFFFFFF);
3259}
3260
3261static void lan743x_mdiobus_cleanup(struct lan743x_adapter *adapter)
3262{
3263 mdiobus_unregister(adapter->mdiobus);
3264}
3265
3266static void lan743x_full_cleanup(struct lan743x_adapter *adapter)
3267{
3268 unregister_netdev(adapter->netdev);
3269
3270 lan743x_mdiobus_cleanup(adapter);
3271 lan743x_hardware_cleanup(adapter);
3272 lan743x_pci_cleanup(adapter);
3273}
3274
3275static int lan743x_hardware_init(struct lan743x_adapter *adapter,
3276 struct pci_dev *pdev)
3277{
3278 struct lan743x_tx *tx;
3279 int index;
3280 int ret;
3281
3282 adapter->is_pci11x1x = is_pci11x1x_chip(adapter);
3283 if (adapter->is_pci11x1x) {
3284 adapter->max_tx_channels = PCI11X1X_MAX_TX_CHANNELS;
3285 adapter->used_tx_channels = PCI11X1X_USED_TX_CHANNELS;
3286 adapter->max_vector_count = PCI11X1X_MAX_VECTOR_COUNT;
3287 pci11x1x_strap_get_status(adapter);
3288 spin_lock_init(&adapter->eth_syslock_spinlock);
3289 mutex_init(&adapter->sgmii_rw_lock);
3290 } else {
3291 adapter->max_tx_channels = LAN743X_MAX_TX_CHANNELS;
3292 adapter->used_tx_channels = LAN743X_USED_TX_CHANNELS;
3293 adapter->max_vector_count = LAN743X_MAX_VECTOR_COUNT;
3294 }
3295
3296 adapter->intr.irq = adapter->pdev->irq;
3297 lan743x_csr_write(adapter, INT_EN_CLR, 0xFFFFFFFF);
3298
3299 ret = lan743x_gpio_init(adapter);
3300 if (ret)
3301 return ret;
3302
3303 ret = lan743x_mac_init(adapter);
3304 if (ret)
3305 return ret;
3306
3307 ret = lan743x_phy_init(adapter);
3308 if (ret)
3309 return ret;
3310
3311 ret = lan743x_ptp_init(adapter);
3312 if (ret)
3313 return ret;
3314
3315 lan743x_rfe_update_mac_address(adapter);
3316
3317 ret = lan743x_dmac_init(adapter);
3318 if (ret)
3319 return ret;
3320
3321 for (index = 0; index < LAN743X_USED_RX_CHANNELS; index++) {
3322 adapter->rx[index].adapter = adapter;
3323 adapter->rx[index].channel_number = index;
3324 }
3325
3326 for (index = 0; index < adapter->used_tx_channels; index++) {
3327 tx = &adapter->tx[index];
3328 tx->adapter = adapter;
3329 tx->channel_number = index;
3330 spin_lock_init(&tx->ring_lock);
3331 }
3332
3333 return 0;
3334}
3335
3336static int lan743x_mdiobus_init(struct lan743x_adapter *adapter)
3337{
3338 u32 sgmii_ctl;
3339 int ret;
3340
3341 adapter->mdiobus = devm_mdiobus_alloc(&adapter->pdev->dev);
3342 if (!(adapter->mdiobus)) {
3343 ret = -ENOMEM;
3344 goto return_error;
3345 }
3346
3347 adapter->mdiobus->priv = (void *)adapter;
3348 if (adapter->is_pci11x1x) {
3349 if (adapter->is_sgmii_en) {
3350 sgmii_ctl = lan743x_csr_read(adapter, SGMII_CTL);
3351 sgmii_ctl |= SGMII_CTL_SGMII_ENABLE_;
3352 sgmii_ctl &= ~SGMII_CTL_SGMII_POWER_DN_;
3353 lan743x_csr_write(adapter, SGMII_CTL, sgmii_ctl);
3354 netif_dbg(adapter, drv, adapter->netdev,
3355 "SGMII operation\n");
3356 adapter->mdiobus->read = lan743x_mdiobus_read_c22;
3357 adapter->mdiobus->write = lan743x_mdiobus_write_c22;
3358 adapter->mdiobus->read_c45 = lan743x_mdiobus_read_c45;
3359 adapter->mdiobus->write_c45 = lan743x_mdiobus_write_c45;
3360 adapter->mdiobus->name = "lan743x-mdiobus-c45";
3361 netif_dbg(adapter, drv, adapter->netdev,
3362 "lan743x-mdiobus-c45\n");
3363 } else {
3364 sgmii_ctl = lan743x_csr_read(adapter, SGMII_CTL);
3365 sgmii_ctl &= ~SGMII_CTL_SGMII_ENABLE_;
3366 sgmii_ctl |= SGMII_CTL_SGMII_POWER_DN_;
3367 lan743x_csr_write(adapter, SGMII_CTL, sgmii_ctl);
3368 netif_dbg(adapter, drv, adapter->netdev,
3369 "RGMII operation\n");
3370 // Only C22 support when RGMII I/F
3371 adapter->mdiobus->read = lan743x_mdiobus_read_c22;
3372 adapter->mdiobus->write = lan743x_mdiobus_write_c22;
3373 adapter->mdiobus->name = "lan743x-mdiobus";
3374 netif_dbg(adapter, drv, adapter->netdev,
3375 "lan743x-mdiobus\n");
3376 }
3377 } else {
3378 adapter->mdiobus->read = lan743x_mdiobus_read_c22;
3379 adapter->mdiobus->write = lan743x_mdiobus_write_c22;
3380 adapter->mdiobus->name = "lan743x-mdiobus";
3381 netif_dbg(adapter, drv, adapter->netdev, "lan743x-mdiobus\n");
3382 }
3383
3384 snprintf(adapter->mdiobus->id, MII_BUS_ID_SIZE,
3385 "pci-%s", pci_name(adapter->pdev));
3386
3387 if ((adapter->csr.id_rev & ID_REV_ID_MASK_) == ID_REV_ID_LAN7430_)
3388 /* LAN7430 uses internal phy at address 1 */
3389 adapter->mdiobus->phy_mask = ~(u32)BIT(1);
3390
3391 /* register mdiobus */
3392 ret = mdiobus_register(adapter->mdiobus);
3393 if (ret < 0)
3394 goto return_error;
3395 return 0;
3396
3397return_error:
3398 return ret;
3399}
3400
3401/* lan743x_pcidev_probe - Device Initialization Routine
3402 * @pdev: PCI device information struct
3403 * @id: entry in lan743x_pci_tbl
3404 *
3405 * Returns 0 on success, negative on failure
3406 *
3407 * initializes an adapter identified by a pci_dev structure.
3408 * The OS initialization, configuring of the adapter private structure,
3409 * and a hardware reset occur.
3410 **/
3411static int lan743x_pcidev_probe(struct pci_dev *pdev,
3412 const struct pci_device_id *id)
3413{
3414 struct lan743x_adapter *adapter = NULL;
3415 struct net_device *netdev = NULL;
3416 int ret = -ENODEV;
3417
3418 if (id->device == PCI_DEVICE_ID_SMSC_A011 ||
3419 id->device == PCI_DEVICE_ID_SMSC_A041) {
3420 netdev = devm_alloc_etherdev_mqs(&pdev->dev,
3421 sizeof(struct lan743x_adapter),
3422 PCI11X1X_USED_TX_CHANNELS,
3423 LAN743X_USED_RX_CHANNELS);
3424 } else {
3425 netdev = devm_alloc_etherdev_mqs(&pdev->dev,
3426 sizeof(struct lan743x_adapter),
3427 LAN743X_USED_TX_CHANNELS,
3428 LAN743X_USED_RX_CHANNELS);
3429 }
3430
3431 if (!netdev)
3432 goto return_error;
3433
3434 SET_NETDEV_DEV(netdev, &pdev->dev);
3435 pci_set_drvdata(pdev, netdev);
3436 adapter = netdev_priv(netdev);
3437 adapter->netdev = netdev;
3438 adapter->msg_enable = NETIF_MSG_DRV | NETIF_MSG_PROBE |
3439 NETIF_MSG_LINK | NETIF_MSG_IFUP |
3440 NETIF_MSG_IFDOWN | NETIF_MSG_TX_QUEUED;
3441 netdev->max_mtu = LAN743X_MAX_FRAME_SIZE;
3442
3443 of_get_mac_address(pdev->dev.of_node, adapter->mac_address);
3444
3445 ret = lan743x_pci_init(adapter, pdev);
3446 if (ret)
3447 goto return_error;
3448
3449 ret = lan743x_csr_init(adapter);
3450 if (ret)
3451 goto cleanup_pci;
3452
3453 ret = lan743x_hardware_init(adapter, pdev);
3454 if (ret)
3455 goto cleanup_pci;
3456
3457 ret = lan743x_mdiobus_init(adapter);
3458 if (ret)
3459 goto cleanup_hardware;
3460
3461 adapter->netdev->netdev_ops = &lan743x_netdev_ops;
3462 adapter->netdev->ethtool_ops = &lan743x_ethtool_ops;
3463 adapter->netdev->features = NETIF_F_SG | NETIF_F_TSO |
3464 NETIF_F_HW_CSUM | NETIF_F_RXCSUM;
3465 adapter->netdev->hw_features = adapter->netdev->features;
3466
3467 /* carrier off reporting is important to ethtool even BEFORE open */
3468 netif_carrier_off(netdev);
3469
3470 ret = register_netdev(adapter->netdev);
3471 if (ret < 0)
3472 goto cleanup_mdiobus;
3473 return 0;
3474
3475cleanup_mdiobus:
3476 lan743x_mdiobus_cleanup(adapter);
3477
3478cleanup_hardware:
3479 lan743x_hardware_cleanup(adapter);
3480
3481cleanup_pci:
3482 lan743x_pci_cleanup(adapter);
3483
3484return_error:
3485 pr_warn("Initialization failed\n");
3486 return ret;
3487}
3488
3489/**
3490 * lan743x_pcidev_remove - Device Removal Routine
3491 * @pdev: PCI device information struct
3492 *
3493 * this is called by the PCI subsystem to alert the driver
3494 * that it should release a PCI device. This could be caused by a
3495 * Hot-Plug event, or because the driver is going to be removed from
3496 * memory.
3497 **/
3498static void lan743x_pcidev_remove(struct pci_dev *pdev)
3499{
3500 struct net_device *netdev = pci_get_drvdata(pdev);
3501 struct lan743x_adapter *adapter = netdev_priv(netdev);
3502
3503 lan743x_full_cleanup(adapter);
3504}
3505
3506static void lan743x_pcidev_shutdown(struct pci_dev *pdev)
3507{
3508 struct net_device *netdev = pci_get_drvdata(pdev);
3509 struct lan743x_adapter *adapter = netdev_priv(netdev);
3510
3511 rtnl_lock();
3512 netif_device_detach(netdev);
3513
3514 /* close netdev when netdev is at running state.
3515 * For instance, it is true when system goes to sleep by pm-suspend
3516 * However, it is false when system goes to sleep by suspend GUI menu
3517 */
3518 if (netif_running(netdev))
3519 lan743x_netdev_close(netdev);
3520 rtnl_unlock();
3521
3522#ifdef CONFIG_PM
3523 pci_save_state(pdev);
3524#endif
3525
3526 /* clean up lan743x portion */
3527 lan743x_hardware_cleanup(adapter);
3528}
3529
3530#ifdef CONFIG_PM_SLEEP
3531static u16 lan743x_pm_wakeframe_crc16(const u8 *buf, int len)
3532{
3533 return bitrev16(crc16(0xFFFF, buf, len));
3534}
3535
3536static void lan743x_pm_set_wol(struct lan743x_adapter *adapter)
3537{
3538 const u8 ipv4_multicast[3] = { 0x01, 0x00, 0x5E };
3539 const u8 ipv6_multicast[3] = { 0x33, 0x33 };
3540 const u8 arp_type[2] = { 0x08, 0x06 };
3541 int mask_index;
3542 u32 sopass;
3543 u32 pmtctl;
3544 u32 wucsr;
3545 u32 macrx;
3546 u16 crc;
3547
3548 for (mask_index = 0; mask_index < MAC_NUM_OF_WUF_CFG; mask_index++)
3549 lan743x_csr_write(adapter, MAC_WUF_CFG(mask_index), 0);
3550
3551 /* clear wake settings */
3552 pmtctl = lan743x_csr_read(adapter, PMT_CTL);
3553 pmtctl |= PMT_CTL_WUPS_MASK_;
3554 pmtctl &= ~(PMT_CTL_GPIO_WAKEUP_EN_ | PMT_CTL_EEE_WAKEUP_EN_ |
3555 PMT_CTL_WOL_EN_ | PMT_CTL_MAC_D3_RX_CLK_OVR_ |
3556 PMT_CTL_RX_FCT_RFE_D3_CLK_OVR_ | PMT_CTL_ETH_PHY_WAKE_EN_);
3557
3558 macrx = lan743x_csr_read(adapter, MAC_RX);
3559
3560 wucsr = 0;
3561 mask_index = 0;
3562
3563 pmtctl |= PMT_CTL_ETH_PHY_D3_COLD_OVR_ | PMT_CTL_ETH_PHY_D3_OVR_;
3564
3565 if (adapter->wolopts & WAKE_PHY) {
3566 pmtctl |= PMT_CTL_ETH_PHY_EDPD_PLL_CTL_;
3567 pmtctl |= PMT_CTL_ETH_PHY_WAKE_EN_;
3568 }
3569 if (adapter->wolopts & WAKE_MAGIC) {
3570 wucsr |= MAC_WUCSR_MPEN_;
3571 macrx |= MAC_RX_RXEN_;
3572 pmtctl |= PMT_CTL_WOL_EN_ | PMT_CTL_MAC_D3_RX_CLK_OVR_;
3573 }
3574 if (adapter->wolopts & WAKE_UCAST) {
3575 wucsr |= MAC_WUCSR_RFE_WAKE_EN_ | MAC_WUCSR_PFDA_EN_;
3576 macrx |= MAC_RX_RXEN_;
3577 pmtctl |= PMT_CTL_WOL_EN_ | PMT_CTL_MAC_D3_RX_CLK_OVR_;
3578 pmtctl |= PMT_CTL_RX_FCT_RFE_D3_CLK_OVR_;
3579 }
3580 if (adapter->wolopts & WAKE_BCAST) {
3581 wucsr |= MAC_WUCSR_RFE_WAKE_EN_ | MAC_WUCSR_BCST_EN_;
3582 macrx |= MAC_RX_RXEN_;
3583 pmtctl |= PMT_CTL_WOL_EN_ | PMT_CTL_MAC_D3_RX_CLK_OVR_;
3584 pmtctl |= PMT_CTL_RX_FCT_RFE_D3_CLK_OVR_;
3585 }
3586 if (adapter->wolopts & WAKE_MCAST) {
3587 /* IPv4 multicast */
3588 crc = lan743x_pm_wakeframe_crc16(ipv4_multicast, 3);
3589 lan743x_csr_write(adapter, MAC_WUF_CFG(mask_index),
3590 MAC_WUF_CFG_EN_ | MAC_WUF_CFG_TYPE_MCAST_ |
3591 (0 << MAC_WUF_CFG_OFFSET_SHIFT_) |
3592 (crc & MAC_WUF_CFG_CRC16_MASK_));
3593 lan743x_csr_write(adapter, MAC_WUF_MASK0(mask_index), 7);
3594 lan743x_csr_write(adapter, MAC_WUF_MASK1(mask_index), 0);
3595 lan743x_csr_write(adapter, MAC_WUF_MASK2(mask_index), 0);
3596 lan743x_csr_write(adapter, MAC_WUF_MASK3(mask_index), 0);
3597 mask_index++;
3598
3599 /* IPv6 multicast */
3600 crc = lan743x_pm_wakeframe_crc16(ipv6_multicast, 2);
3601 lan743x_csr_write(adapter, MAC_WUF_CFG(mask_index),
3602 MAC_WUF_CFG_EN_ | MAC_WUF_CFG_TYPE_MCAST_ |
3603 (0 << MAC_WUF_CFG_OFFSET_SHIFT_) |
3604 (crc & MAC_WUF_CFG_CRC16_MASK_));
3605 lan743x_csr_write(adapter, MAC_WUF_MASK0(mask_index), 3);
3606 lan743x_csr_write(adapter, MAC_WUF_MASK1(mask_index), 0);
3607 lan743x_csr_write(adapter, MAC_WUF_MASK2(mask_index), 0);
3608 lan743x_csr_write(adapter, MAC_WUF_MASK3(mask_index), 0);
3609 mask_index++;
3610
3611 wucsr |= MAC_WUCSR_RFE_WAKE_EN_ | MAC_WUCSR_WAKE_EN_;
3612 macrx |= MAC_RX_RXEN_;
3613 pmtctl |= PMT_CTL_WOL_EN_ | PMT_CTL_MAC_D3_RX_CLK_OVR_;
3614 pmtctl |= PMT_CTL_RX_FCT_RFE_D3_CLK_OVR_;
3615 }
3616 if (adapter->wolopts & WAKE_ARP) {
3617 /* set MAC_WUF_CFG & WUF_MASK
3618 * for packettype (offset 12,13) = ARP (0x0806)
3619 */
3620 crc = lan743x_pm_wakeframe_crc16(arp_type, 2);
3621 lan743x_csr_write(adapter, MAC_WUF_CFG(mask_index),
3622 MAC_WUF_CFG_EN_ | MAC_WUF_CFG_TYPE_ALL_ |
3623 (0 << MAC_WUF_CFG_OFFSET_SHIFT_) |
3624 (crc & MAC_WUF_CFG_CRC16_MASK_));
3625 lan743x_csr_write(adapter, MAC_WUF_MASK0(mask_index), 0x3000);
3626 lan743x_csr_write(adapter, MAC_WUF_MASK1(mask_index), 0);
3627 lan743x_csr_write(adapter, MAC_WUF_MASK2(mask_index), 0);
3628 lan743x_csr_write(adapter, MAC_WUF_MASK3(mask_index), 0);
3629 mask_index++;
3630
3631 wucsr |= MAC_WUCSR_RFE_WAKE_EN_ | MAC_WUCSR_WAKE_EN_;
3632 macrx |= MAC_RX_RXEN_;
3633 pmtctl |= PMT_CTL_WOL_EN_ | PMT_CTL_MAC_D3_RX_CLK_OVR_;
3634 pmtctl |= PMT_CTL_RX_FCT_RFE_D3_CLK_OVR_;
3635 }
3636
3637 if (adapter->wolopts & WAKE_MAGICSECURE) {
3638 sopass = *(u32 *)adapter->sopass;
3639 lan743x_csr_write(adapter, MAC_MP_SO_LO, sopass);
3640 sopass = *(u16 *)&adapter->sopass[4];
3641 lan743x_csr_write(adapter, MAC_MP_SO_HI, sopass);
3642 wucsr |= MAC_MP_SO_EN_;
3643 }
3644
3645 lan743x_csr_write(adapter, MAC_WUCSR, wucsr);
3646 lan743x_csr_write(adapter, PMT_CTL, pmtctl);
3647 lan743x_csr_write(adapter, MAC_RX, macrx);
3648}
3649
3650static int lan743x_pm_suspend(struct device *dev)
3651{
3652 struct pci_dev *pdev = to_pci_dev(dev);
3653 struct net_device *netdev = pci_get_drvdata(pdev);
3654 struct lan743x_adapter *adapter = netdev_priv(netdev);
3655 u32 data;
3656
3657 lan743x_pcidev_shutdown(pdev);
3658
3659 /* clear all wakes */
3660 lan743x_csr_write(adapter, MAC_WUCSR, 0);
3661 lan743x_csr_write(adapter, MAC_WUCSR2, 0);
3662 lan743x_csr_write(adapter, MAC_WK_SRC, 0xFFFFFFFF);
3663
3664 if (adapter->wolopts)
3665 lan743x_pm_set_wol(adapter);
3666
3667 if (adapter->is_pci11x1x) {
3668 /* Save HW_CFG to config again in PM resume */
3669 data = lan743x_csr_read(adapter, HW_CFG);
3670 adapter->hw_cfg = data;
3671 data |= (HW_CFG_RST_PROTECT_PCIE_ |
3672 HW_CFG_D3_RESET_DIS_ |
3673 HW_CFG_D3_VAUX_OVR_ |
3674 HW_CFG_HOT_RESET_DIS_ |
3675 HW_CFG_RST_PROTECT_);
3676 lan743x_csr_write(adapter, HW_CFG, data);
3677 }
3678
3679 /* Host sets PME_En, put D3hot */
3680 return pci_prepare_to_sleep(pdev);
3681}
3682
3683static int lan743x_pm_resume(struct device *dev)
3684{
3685 struct pci_dev *pdev = to_pci_dev(dev);
3686 struct net_device *netdev = pci_get_drvdata(pdev);
3687 struct lan743x_adapter *adapter = netdev_priv(netdev);
3688 int ret;
3689
3690 pci_set_power_state(pdev, PCI_D0);
3691 pci_restore_state(pdev);
3692 pci_save_state(pdev);
3693
3694 /* Restore HW_CFG that was saved during pm suspend */
3695 if (adapter->is_pci11x1x)
3696 lan743x_csr_write(adapter, HW_CFG, adapter->hw_cfg);
3697
3698 ret = lan743x_hardware_init(adapter, pdev);
3699 if (ret) {
3700 netif_err(adapter, probe, adapter->netdev,
3701 "lan743x_hardware_init returned %d\n", ret);
3702 lan743x_pci_cleanup(adapter);
3703 return ret;
3704 }
3705
3706 /* open netdev when netdev is at running state while resume.
3707 * For instance, it is true when system wakesup after pm-suspend
3708 * However, it is false when system wakes up after suspend GUI menu
3709 */
3710 if (netif_running(netdev))
3711 lan743x_netdev_open(netdev);
3712
3713 netif_device_attach(netdev);
3714 ret = lan743x_csr_read(adapter, MAC_WK_SRC);
3715 netif_info(adapter, drv, adapter->netdev,
3716 "Wakeup source : 0x%08X\n", ret);
3717
3718 return 0;
3719}
3720
3721static const struct dev_pm_ops lan743x_pm_ops = {
3722 SET_SYSTEM_SLEEP_PM_OPS(lan743x_pm_suspend, lan743x_pm_resume)
3723};
3724#endif /* CONFIG_PM_SLEEP */
3725
3726static const struct pci_device_id lan743x_pcidev_tbl[] = {
3727 { PCI_DEVICE(PCI_VENDOR_ID_SMSC, PCI_DEVICE_ID_SMSC_LAN7430) },
3728 { PCI_DEVICE(PCI_VENDOR_ID_SMSC, PCI_DEVICE_ID_SMSC_LAN7431) },
3729 { PCI_DEVICE(PCI_VENDOR_ID_SMSC, PCI_DEVICE_ID_SMSC_A011) },
3730 { PCI_DEVICE(PCI_VENDOR_ID_SMSC, PCI_DEVICE_ID_SMSC_A041) },
3731 { 0, }
3732};
3733
3734MODULE_DEVICE_TABLE(pci, lan743x_pcidev_tbl);
3735
3736static struct pci_driver lan743x_pcidev_driver = {
3737 .name = DRIVER_NAME,
3738 .id_table = lan743x_pcidev_tbl,
3739 .probe = lan743x_pcidev_probe,
3740 .remove = lan743x_pcidev_remove,
3741#ifdef CONFIG_PM_SLEEP
3742 .driver.pm = &lan743x_pm_ops,
3743#endif
3744 .shutdown = lan743x_pcidev_shutdown,
3745};
3746
3747module_pci_driver(lan743x_pcidev_driver);
3748
3749MODULE_AUTHOR(DRIVER_AUTHOR);
3750MODULE_DESCRIPTION(DRIVER_DESC);
3751MODULE_LICENSE("GPL");
1/* SPDX-License-Identifier: GPL-2.0+ */
2/* Copyright (C) 2018 Microchip Technology Inc. */
3
4#include <linux/module.h>
5#include <linux/pci.h>
6#include <linux/netdevice.h>
7#include <linux/etherdevice.h>
8#include <linux/crc32.h>
9#include <linux/microchipphy.h>
10#include <linux/net_tstamp.h>
11#include <linux/phy.h>
12#include <linux/rtnetlink.h>
13#include <linux/iopoll.h>
14#include "lan743x_main.h"
15
16static void lan743x_pci_cleanup(struct lan743x_adapter *adapter)
17{
18 pci_release_selected_regions(adapter->pdev,
19 pci_select_bars(adapter->pdev,
20 IORESOURCE_MEM));
21 pci_disable_device(adapter->pdev);
22}
23
24static int lan743x_pci_init(struct lan743x_adapter *adapter,
25 struct pci_dev *pdev)
26{
27 unsigned long bars = 0;
28 int ret;
29
30 adapter->pdev = pdev;
31 ret = pci_enable_device_mem(pdev);
32 if (ret)
33 goto return_error;
34
35 netif_info(adapter, probe, adapter->netdev,
36 "PCI: Vendor ID = 0x%04X, Device ID = 0x%04X\n",
37 pdev->vendor, pdev->device);
38 bars = pci_select_bars(pdev, IORESOURCE_MEM);
39 if (!test_bit(0, &bars))
40 goto disable_device;
41
42 ret = pci_request_selected_regions(pdev, bars, DRIVER_NAME);
43 if (ret)
44 goto disable_device;
45
46 pci_set_master(pdev);
47 return 0;
48
49disable_device:
50 pci_disable_device(adapter->pdev);
51
52return_error:
53 return ret;
54}
55
56static u32 lan743x_csr_read(struct lan743x_adapter *adapter, int offset)
57{
58 return ioread32(&adapter->csr.csr_address[offset]);
59}
60
61static void lan743x_csr_write(struct lan743x_adapter *adapter, int offset,
62 u32 data)
63{
64 iowrite32(data, &adapter->csr.csr_address[offset]);
65}
66
67#define LAN743X_CSR_READ_OP(offset) lan743x_csr_read(adapter, offset)
68
69static int lan743x_csr_light_reset(struct lan743x_adapter *adapter)
70{
71 u32 data;
72
73 data = lan743x_csr_read(adapter, HW_CFG);
74 data |= HW_CFG_LRST_;
75 lan743x_csr_write(adapter, HW_CFG, data);
76
77 return readx_poll_timeout(LAN743X_CSR_READ_OP, HW_CFG, data,
78 !(data & HW_CFG_LRST_), 100000, 10000000);
79}
80
81static int lan743x_csr_wait_for_bit(struct lan743x_adapter *adapter,
82 int offset, u32 bit_mask,
83 int target_value, int usleep_min,
84 int usleep_max, int count)
85{
86 u32 data;
87
88 return readx_poll_timeout(LAN743X_CSR_READ_OP, offset, data,
89 target_value == ((data & bit_mask) ? 1 : 0),
90 usleep_max, usleep_min * count);
91}
92
93static int lan743x_csr_init(struct lan743x_adapter *adapter)
94{
95 struct lan743x_csr *csr = &adapter->csr;
96 resource_size_t bar_start, bar_length;
97 int result;
98
99 bar_start = pci_resource_start(adapter->pdev, 0);
100 bar_length = pci_resource_len(adapter->pdev, 0);
101 csr->csr_address = devm_ioremap(&adapter->pdev->dev,
102 bar_start, bar_length);
103 if (!csr->csr_address) {
104 result = -ENOMEM;
105 goto clean_up;
106 }
107
108 csr->id_rev = lan743x_csr_read(adapter, ID_REV);
109 csr->fpga_rev = lan743x_csr_read(adapter, FPGA_REV);
110 netif_info(adapter, probe, adapter->netdev,
111 "ID_REV = 0x%08X, FPGA_REV = %d.%d\n",
112 csr->id_rev, FPGA_REV_GET_MAJOR_(csr->fpga_rev),
113 FPGA_REV_GET_MINOR_(csr->fpga_rev));
114 if (!ID_REV_IS_VALID_CHIP_ID_(csr->id_rev)) {
115 result = -ENODEV;
116 goto clean_up;
117 }
118
119 csr->flags = LAN743X_CSR_FLAG_SUPPORTS_INTR_AUTO_SET_CLR;
120 switch (csr->id_rev & ID_REV_CHIP_REV_MASK_) {
121 case ID_REV_CHIP_REV_A0_:
122 csr->flags |= LAN743X_CSR_FLAG_IS_A0;
123 csr->flags &= ~LAN743X_CSR_FLAG_SUPPORTS_INTR_AUTO_SET_CLR;
124 break;
125 case ID_REV_CHIP_REV_B0_:
126 csr->flags |= LAN743X_CSR_FLAG_IS_B0;
127 break;
128 }
129
130 result = lan743x_csr_light_reset(adapter);
131 if (result)
132 goto clean_up;
133 return 0;
134clean_up:
135 return result;
136}
137
138static void lan743x_intr_software_isr(void *context)
139{
140 struct lan743x_adapter *adapter = context;
141 struct lan743x_intr *intr = &adapter->intr;
142 u32 int_sts;
143
144 int_sts = lan743x_csr_read(adapter, INT_STS);
145 if (int_sts & INT_BIT_SW_GP_) {
146 lan743x_csr_write(adapter, INT_STS, INT_BIT_SW_GP_);
147 intr->software_isr_flag = 1;
148 }
149}
150
151static void lan743x_tx_isr(void *context, u32 int_sts, u32 flags)
152{
153 struct lan743x_tx *tx = context;
154 struct lan743x_adapter *adapter = tx->adapter;
155 bool enable_flag = true;
156 u32 int_en = 0;
157
158 int_en = lan743x_csr_read(adapter, INT_EN_SET);
159 if (flags & LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CLEAR) {
160 lan743x_csr_write(adapter, INT_EN_CLR,
161 INT_BIT_DMA_TX_(tx->channel_number));
162 }
163
164 if (int_sts & INT_BIT_DMA_TX_(tx->channel_number)) {
165 u32 ioc_bit = DMAC_INT_BIT_TX_IOC_(tx->channel_number);
166 u32 dmac_int_sts;
167 u32 dmac_int_en;
168
169 if (flags & LAN743X_VECTOR_FLAG_SOURCE_STATUS_READ)
170 dmac_int_sts = lan743x_csr_read(adapter, DMAC_INT_STS);
171 else
172 dmac_int_sts = ioc_bit;
173 if (flags & LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CHECK)
174 dmac_int_en = lan743x_csr_read(adapter,
175 DMAC_INT_EN_SET);
176 else
177 dmac_int_en = ioc_bit;
178
179 dmac_int_en &= ioc_bit;
180 dmac_int_sts &= dmac_int_en;
181 if (dmac_int_sts & ioc_bit) {
182 napi_schedule(&tx->napi);
183 enable_flag = false;/* poll func will enable later */
184 }
185 }
186
187 if (enable_flag)
188 /* enable isr */
189 lan743x_csr_write(adapter, INT_EN_SET,
190 INT_BIT_DMA_TX_(tx->channel_number));
191}
192
193static void lan743x_rx_isr(void *context, u32 int_sts, u32 flags)
194{
195 struct lan743x_rx *rx = context;
196 struct lan743x_adapter *adapter = rx->adapter;
197 bool enable_flag = true;
198
199 if (flags & LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CLEAR) {
200 lan743x_csr_write(adapter, INT_EN_CLR,
201 INT_BIT_DMA_RX_(rx->channel_number));
202 }
203
204 if (int_sts & INT_BIT_DMA_RX_(rx->channel_number)) {
205 u32 rx_frame_bit = DMAC_INT_BIT_RXFRM_(rx->channel_number);
206 u32 dmac_int_sts;
207 u32 dmac_int_en;
208
209 if (flags & LAN743X_VECTOR_FLAG_SOURCE_STATUS_READ)
210 dmac_int_sts = lan743x_csr_read(adapter, DMAC_INT_STS);
211 else
212 dmac_int_sts = rx_frame_bit;
213 if (flags & LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CHECK)
214 dmac_int_en = lan743x_csr_read(adapter,
215 DMAC_INT_EN_SET);
216 else
217 dmac_int_en = rx_frame_bit;
218
219 dmac_int_en &= rx_frame_bit;
220 dmac_int_sts &= dmac_int_en;
221 if (dmac_int_sts & rx_frame_bit) {
222 napi_schedule(&rx->napi);
223 enable_flag = false;/* poll funct will enable later */
224 }
225 }
226
227 if (enable_flag) {
228 /* enable isr */
229 lan743x_csr_write(adapter, INT_EN_SET,
230 INT_BIT_DMA_RX_(rx->channel_number));
231 }
232}
233
234static void lan743x_intr_shared_isr(void *context, u32 int_sts, u32 flags)
235{
236 struct lan743x_adapter *adapter = context;
237 unsigned int channel;
238
239 if (int_sts & INT_BIT_ALL_RX_) {
240 for (channel = 0; channel < LAN743X_USED_RX_CHANNELS;
241 channel++) {
242 u32 int_bit = INT_BIT_DMA_RX_(channel);
243
244 if (int_sts & int_bit) {
245 lan743x_rx_isr(&adapter->rx[channel],
246 int_bit, flags);
247 int_sts &= ~int_bit;
248 }
249 }
250 }
251 if (int_sts & INT_BIT_ALL_TX_) {
252 for (channel = 0; channel < LAN743X_USED_TX_CHANNELS;
253 channel++) {
254 u32 int_bit = INT_BIT_DMA_TX_(channel);
255
256 if (int_sts & int_bit) {
257 lan743x_tx_isr(&adapter->tx[channel],
258 int_bit, flags);
259 int_sts &= ~int_bit;
260 }
261 }
262 }
263 if (int_sts & INT_BIT_ALL_OTHER_) {
264 if (int_sts & INT_BIT_SW_GP_) {
265 lan743x_intr_software_isr(adapter);
266 int_sts &= ~INT_BIT_SW_GP_;
267 }
268 }
269 if (int_sts)
270 lan743x_csr_write(adapter, INT_EN_CLR, int_sts);
271}
272
273static irqreturn_t lan743x_intr_entry_isr(int irq, void *ptr)
274{
275 struct lan743x_vector *vector = ptr;
276 struct lan743x_adapter *adapter = vector->adapter;
277 irqreturn_t result = IRQ_NONE;
278 u32 int_enables;
279 u32 int_sts;
280
281 if (vector->flags & LAN743X_VECTOR_FLAG_SOURCE_STATUS_READ) {
282 int_sts = lan743x_csr_read(adapter, INT_STS);
283 } else if (vector->flags &
284 (LAN743X_VECTOR_FLAG_SOURCE_STATUS_R2C |
285 LAN743X_VECTOR_FLAG_SOURCE_ENABLE_R2C)) {
286 int_sts = lan743x_csr_read(adapter, INT_STS_R2C);
287 } else {
288 /* use mask as implied status */
289 int_sts = vector->int_mask | INT_BIT_MAS_;
290 }
291
292 if (!(int_sts & INT_BIT_MAS_))
293 goto irq_done;
294
295 if (vector->flags & LAN743X_VECTOR_FLAG_VECTOR_ENABLE_ISR_CLEAR)
296 /* disable vector interrupt */
297 lan743x_csr_write(adapter,
298 INT_VEC_EN_CLR,
299 INT_VEC_EN_(vector->vector_index));
300
301 if (vector->flags & LAN743X_VECTOR_FLAG_MASTER_ENABLE_CLEAR)
302 /* disable master interrupt */
303 lan743x_csr_write(adapter, INT_EN_CLR, INT_BIT_MAS_);
304
305 if (vector->flags & LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CHECK) {
306 int_enables = lan743x_csr_read(adapter, INT_EN_SET);
307 } else {
308 /* use vector mask as implied enable mask */
309 int_enables = vector->int_mask;
310 }
311
312 int_sts &= int_enables;
313 int_sts &= vector->int_mask;
314 if (int_sts) {
315 if (vector->handler) {
316 vector->handler(vector->context,
317 int_sts, vector->flags);
318 } else {
319 /* disable interrupts on this vector */
320 lan743x_csr_write(adapter, INT_EN_CLR,
321 vector->int_mask);
322 }
323 result = IRQ_HANDLED;
324 }
325
326 if (vector->flags & LAN743X_VECTOR_FLAG_MASTER_ENABLE_SET)
327 /* enable master interrupt */
328 lan743x_csr_write(adapter, INT_EN_SET, INT_BIT_MAS_);
329
330 if (vector->flags & LAN743X_VECTOR_FLAG_VECTOR_ENABLE_ISR_SET)
331 /* enable vector interrupt */
332 lan743x_csr_write(adapter,
333 INT_VEC_EN_SET,
334 INT_VEC_EN_(vector->vector_index));
335irq_done:
336 return result;
337}
338
339static int lan743x_intr_test_isr(struct lan743x_adapter *adapter)
340{
341 struct lan743x_intr *intr = &adapter->intr;
342 int result = -ENODEV;
343 int timeout = 10;
344
345 intr->software_isr_flag = 0;
346
347 /* enable interrupt */
348 lan743x_csr_write(adapter, INT_EN_SET, INT_BIT_SW_GP_);
349
350 /* activate interrupt here */
351 lan743x_csr_write(adapter, INT_SET, INT_BIT_SW_GP_);
352 while ((timeout > 0) && (!(intr->software_isr_flag))) {
353 usleep_range(1000, 20000);
354 timeout--;
355 }
356
357 if (intr->software_isr_flag)
358 result = 0;
359
360 /* disable interrupts */
361 lan743x_csr_write(adapter, INT_EN_CLR, INT_BIT_SW_GP_);
362 return result;
363}
364
365static int lan743x_intr_register_isr(struct lan743x_adapter *adapter,
366 int vector_index, u32 flags,
367 u32 int_mask,
368 lan743x_vector_handler handler,
369 void *context)
370{
371 struct lan743x_vector *vector = &adapter->intr.vector_list
372 [vector_index];
373 int ret;
374
375 vector->adapter = adapter;
376 vector->flags = flags;
377 vector->vector_index = vector_index;
378 vector->int_mask = int_mask;
379 vector->handler = handler;
380 vector->context = context;
381
382 ret = request_irq(vector->irq,
383 lan743x_intr_entry_isr,
384 (flags & LAN743X_VECTOR_FLAG_IRQ_SHARED) ?
385 IRQF_SHARED : 0, DRIVER_NAME, vector);
386 if (ret) {
387 vector->handler = NULL;
388 vector->context = NULL;
389 vector->int_mask = 0;
390 vector->flags = 0;
391 }
392 return ret;
393}
394
395static void lan743x_intr_unregister_isr(struct lan743x_adapter *adapter,
396 int vector_index)
397{
398 struct lan743x_vector *vector = &adapter->intr.vector_list
399 [vector_index];
400
401 free_irq(vector->irq, vector);
402 vector->handler = NULL;
403 vector->context = NULL;
404 vector->int_mask = 0;
405 vector->flags = 0;
406}
407
408static u32 lan743x_intr_get_vector_flags(struct lan743x_adapter *adapter,
409 u32 int_mask)
410{
411 int index;
412
413 for (index = 0; index < LAN743X_MAX_VECTOR_COUNT; index++) {
414 if (adapter->intr.vector_list[index].int_mask & int_mask)
415 return adapter->intr.vector_list[index].flags;
416 }
417 return 0;
418}
419
420static void lan743x_intr_close(struct lan743x_adapter *adapter)
421{
422 struct lan743x_intr *intr = &adapter->intr;
423 int index = 0;
424
425 lan743x_csr_write(adapter, INT_EN_CLR, INT_BIT_MAS_);
426 lan743x_csr_write(adapter, INT_VEC_EN_CLR, 0x000000FF);
427
428 for (index = 0; index < LAN743X_MAX_VECTOR_COUNT; index++) {
429 if (intr->flags & INTR_FLAG_IRQ_REQUESTED(index)) {
430 lan743x_intr_unregister_isr(adapter, index);
431 intr->flags &= ~INTR_FLAG_IRQ_REQUESTED(index);
432 }
433 }
434
435 if (intr->flags & INTR_FLAG_MSI_ENABLED) {
436 pci_disable_msi(adapter->pdev);
437 intr->flags &= ~INTR_FLAG_MSI_ENABLED;
438 }
439
440 if (intr->flags & INTR_FLAG_MSIX_ENABLED) {
441 pci_disable_msix(adapter->pdev);
442 intr->flags &= ~INTR_FLAG_MSIX_ENABLED;
443 }
444}
445
446static int lan743x_intr_open(struct lan743x_adapter *adapter)
447{
448 struct msix_entry msix_entries[LAN743X_MAX_VECTOR_COUNT];
449 struct lan743x_intr *intr = &adapter->intr;
450 u32 int_vec_en_auto_clr = 0;
451 u32 int_vec_map0 = 0;
452 u32 int_vec_map1 = 0;
453 int ret = -ENODEV;
454 int index = 0;
455 u32 flags = 0;
456
457 intr->number_of_vectors = 0;
458
459 /* Try to set up MSIX interrupts */
460 memset(&msix_entries[0], 0,
461 sizeof(struct msix_entry) * LAN743X_MAX_VECTOR_COUNT);
462 for (index = 0; index < LAN743X_MAX_VECTOR_COUNT; index++)
463 msix_entries[index].entry = index;
464 ret = pci_enable_msix_range(adapter->pdev,
465 msix_entries, 1,
466 1 + LAN743X_USED_TX_CHANNELS +
467 LAN743X_USED_RX_CHANNELS);
468
469 if (ret > 0) {
470 intr->flags |= INTR_FLAG_MSIX_ENABLED;
471 intr->number_of_vectors = ret;
472 intr->using_vectors = true;
473 for (index = 0; index < intr->number_of_vectors; index++)
474 intr->vector_list[index].irq = msix_entries
475 [index].vector;
476 netif_info(adapter, ifup, adapter->netdev,
477 "using MSIX interrupts, number of vectors = %d\n",
478 intr->number_of_vectors);
479 }
480
481 /* If MSIX failed try to setup using MSI interrupts */
482 if (!intr->number_of_vectors) {
483 if (!(adapter->csr.flags & LAN743X_CSR_FLAG_IS_A0)) {
484 if (!pci_enable_msi(adapter->pdev)) {
485 intr->flags |= INTR_FLAG_MSI_ENABLED;
486 intr->number_of_vectors = 1;
487 intr->using_vectors = true;
488 intr->vector_list[0].irq =
489 adapter->pdev->irq;
490 netif_info(adapter, ifup, adapter->netdev,
491 "using MSI interrupts, number of vectors = %d\n",
492 intr->number_of_vectors);
493 }
494 }
495 }
496
497 /* If MSIX, and MSI failed, setup using legacy interrupt */
498 if (!intr->number_of_vectors) {
499 intr->number_of_vectors = 1;
500 intr->using_vectors = false;
501 intr->vector_list[0].irq = intr->irq;
502 netif_info(adapter, ifup, adapter->netdev,
503 "using legacy interrupts\n");
504 }
505
506 /* At this point we must have at least one irq */
507 lan743x_csr_write(adapter, INT_VEC_EN_CLR, 0xFFFFFFFF);
508
509 /* map all interrupts to vector 0 */
510 lan743x_csr_write(adapter, INT_VEC_MAP0, 0x00000000);
511 lan743x_csr_write(adapter, INT_VEC_MAP1, 0x00000000);
512 lan743x_csr_write(adapter, INT_VEC_MAP2, 0x00000000);
513 flags = LAN743X_VECTOR_FLAG_SOURCE_STATUS_READ |
514 LAN743X_VECTOR_FLAG_SOURCE_STATUS_W2C |
515 LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CHECK |
516 LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CLEAR;
517
518 if (intr->using_vectors) {
519 flags |= LAN743X_VECTOR_FLAG_VECTOR_ENABLE_ISR_CLEAR |
520 LAN743X_VECTOR_FLAG_VECTOR_ENABLE_ISR_SET;
521 } else {
522 flags |= LAN743X_VECTOR_FLAG_MASTER_ENABLE_CLEAR |
523 LAN743X_VECTOR_FLAG_MASTER_ENABLE_SET |
524 LAN743X_VECTOR_FLAG_IRQ_SHARED;
525 }
526
527 if (adapter->csr.flags & LAN743X_CSR_FLAG_SUPPORTS_INTR_AUTO_SET_CLR) {
528 flags &= ~LAN743X_VECTOR_FLAG_SOURCE_STATUS_READ;
529 flags &= ~LAN743X_VECTOR_FLAG_SOURCE_STATUS_W2C;
530 flags &= ~LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CLEAR;
531 flags &= ~LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CHECK;
532 flags |= LAN743X_VECTOR_FLAG_SOURCE_STATUS_R2C;
533 flags |= LAN743X_VECTOR_FLAG_SOURCE_ENABLE_R2C;
534 }
535
536 ret = lan743x_intr_register_isr(adapter, 0, flags,
537 INT_BIT_ALL_RX_ | INT_BIT_ALL_TX_ |
538 INT_BIT_ALL_OTHER_,
539 lan743x_intr_shared_isr, adapter);
540 if (ret)
541 goto clean_up;
542 intr->flags |= INTR_FLAG_IRQ_REQUESTED(0);
543
544 if (intr->using_vectors)
545 lan743x_csr_write(adapter, INT_VEC_EN_SET,
546 INT_VEC_EN_(0));
547
548 if (!(adapter->csr.flags & LAN743X_CSR_FLAG_IS_A0)) {
549 lan743x_csr_write(adapter, INT_MOD_CFG0, LAN743X_INT_MOD);
550 lan743x_csr_write(adapter, INT_MOD_CFG1, LAN743X_INT_MOD);
551 lan743x_csr_write(adapter, INT_MOD_CFG2, LAN743X_INT_MOD);
552 lan743x_csr_write(adapter, INT_MOD_CFG3, LAN743X_INT_MOD);
553 lan743x_csr_write(adapter, INT_MOD_CFG4, LAN743X_INT_MOD);
554 lan743x_csr_write(adapter, INT_MOD_CFG5, LAN743X_INT_MOD);
555 lan743x_csr_write(adapter, INT_MOD_CFG6, LAN743X_INT_MOD);
556 lan743x_csr_write(adapter, INT_MOD_CFG7, LAN743X_INT_MOD);
557 lan743x_csr_write(adapter, INT_MOD_MAP0, 0x00005432);
558 lan743x_csr_write(adapter, INT_MOD_MAP1, 0x00000001);
559 lan743x_csr_write(adapter, INT_MOD_MAP2, 0x00FFFFFF);
560 }
561
562 /* enable interrupts */
563 lan743x_csr_write(adapter, INT_EN_SET, INT_BIT_MAS_);
564 ret = lan743x_intr_test_isr(adapter);
565 if (ret)
566 goto clean_up;
567
568 if (intr->number_of_vectors > 1) {
569 int number_of_tx_vectors = intr->number_of_vectors - 1;
570
571 if (number_of_tx_vectors > LAN743X_USED_TX_CHANNELS)
572 number_of_tx_vectors = LAN743X_USED_TX_CHANNELS;
573 flags = LAN743X_VECTOR_FLAG_SOURCE_STATUS_READ |
574 LAN743X_VECTOR_FLAG_SOURCE_STATUS_W2C |
575 LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CHECK |
576 LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CLEAR |
577 LAN743X_VECTOR_FLAG_VECTOR_ENABLE_ISR_CLEAR |
578 LAN743X_VECTOR_FLAG_VECTOR_ENABLE_ISR_SET;
579
580 if (adapter->csr.flags &
581 LAN743X_CSR_FLAG_SUPPORTS_INTR_AUTO_SET_CLR) {
582 flags = LAN743X_VECTOR_FLAG_VECTOR_ENABLE_AUTO_CLEAR |
583 LAN743X_VECTOR_FLAG_VECTOR_ENABLE_AUTO_SET |
584 LAN743X_VECTOR_FLAG_SOURCE_ENABLE_AUTO_SET |
585 LAN743X_VECTOR_FLAG_SOURCE_ENABLE_AUTO_CLEAR |
586 LAN743X_VECTOR_FLAG_SOURCE_STATUS_AUTO_CLEAR;
587 }
588
589 for (index = 0; index < number_of_tx_vectors; index++) {
590 u32 int_bit = INT_BIT_DMA_TX_(index);
591 int vector = index + 1;
592
593 /* map TX interrupt to vector */
594 int_vec_map1 |= INT_VEC_MAP1_TX_VEC_(index, vector);
595 lan743x_csr_write(adapter, INT_VEC_MAP1, int_vec_map1);
596 if (flags &
597 LAN743X_VECTOR_FLAG_VECTOR_ENABLE_AUTO_CLEAR) {
598 int_vec_en_auto_clr |= INT_VEC_EN_(vector);
599 lan743x_csr_write(adapter, INT_VEC_EN_AUTO_CLR,
600 int_vec_en_auto_clr);
601 }
602
603 /* Remove TX interrupt from shared mask */
604 intr->vector_list[0].int_mask &= ~int_bit;
605 ret = lan743x_intr_register_isr(adapter, vector, flags,
606 int_bit, lan743x_tx_isr,
607 &adapter->tx[index]);
608 if (ret)
609 goto clean_up;
610 intr->flags |= INTR_FLAG_IRQ_REQUESTED(vector);
611 if (!(flags &
612 LAN743X_VECTOR_FLAG_VECTOR_ENABLE_AUTO_SET))
613 lan743x_csr_write(adapter, INT_VEC_EN_SET,
614 INT_VEC_EN_(vector));
615 }
616 }
617 if ((intr->number_of_vectors - LAN743X_USED_TX_CHANNELS) > 1) {
618 int number_of_rx_vectors = intr->number_of_vectors -
619 LAN743X_USED_TX_CHANNELS - 1;
620
621 if (number_of_rx_vectors > LAN743X_USED_RX_CHANNELS)
622 number_of_rx_vectors = LAN743X_USED_RX_CHANNELS;
623
624 flags = LAN743X_VECTOR_FLAG_SOURCE_STATUS_READ |
625 LAN743X_VECTOR_FLAG_SOURCE_STATUS_W2C |
626 LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CHECK |
627 LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CLEAR |
628 LAN743X_VECTOR_FLAG_VECTOR_ENABLE_ISR_CLEAR |
629 LAN743X_VECTOR_FLAG_VECTOR_ENABLE_ISR_SET;
630
631 if (adapter->csr.flags &
632 LAN743X_CSR_FLAG_SUPPORTS_INTR_AUTO_SET_CLR) {
633 flags = LAN743X_VECTOR_FLAG_VECTOR_ENABLE_AUTO_CLEAR |
634 LAN743X_VECTOR_FLAG_VECTOR_ENABLE_AUTO_SET |
635 LAN743X_VECTOR_FLAG_SOURCE_ENABLE_AUTO_SET |
636 LAN743X_VECTOR_FLAG_SOURCE_ENABLE_AUTO_CLEAR |
637 LAN743X_VECTOR_FLAG_SOURCE_STATUS_AUTO_CLEAR;
638 }
639 for (index = 0; index < number_of_rx_vectors; index++) {
640 int vector = index + 1 + LAN743X_USED_TX_CHANNELS;
641 u32 int_bit = INT_BIT_DMA_RX_(index);
642
643 /* map RX interrupt to vector */
644 int_vec_map0 |= INT_VEC_MAP0_RX_VEC_(index, vector);
645 lan743x_csr_write(adapter, INT_VEC_MAP0, int_vec_map0);
646 if (flags &
647 LAN743X_VECTOR_FLAG_VECTOR_ENABLE_AUTO_CLEAR) {
648 int_vec_en_auto_clr |= INT_VEC_EN_(vector);
649 lan743x_csr_write(adapter, INT_VEC_EN_AUTO_CLR,
650 int_vec_en_auto_clr);
651 }
652
653 /* Remove RX interrupt from shared mask */
654 intr->vector_list[0].int_mask &= ~int_bit;
655 ret = lan743x_intr_register_isr(adapter, vector, flags,
656 int_bit, lan743x_rx_isr,
657 &adapter->rx[index]);
658 if (ret)
659 goto clean_up;
660 intr->flags |= INTR_FLAG_IRQ_REQUESTED(vector);
661
662 lan743x_csr_write(adapter, INT_VEC_EN_SET,
663 INT_VEC_EN_(vector));
664 }
665 }
666 return 0;
667
668clean_up:
669 lan743x_intr_close(adapter);
670 return ret;
671}
672
673static int lan743x_dp_write(struct lan743x_adapter *adapter,
674 u32 select, u32 addr, u32 length, u32 *buf)
675{
676 int ret = -EIO;
677 u32 dp_sel;
678 int i;
679
680 mutex_lock(&adapter->dp_lock);
681 if (lan743x_csr_wait_for_bit(adapter, DP_SEL, DP_SEL_DPRDY_,
682 1, 40, 100, 100))
683 goto unlock;
684 dp_sel = lan743x_csr_read(adapter, DP_SEL);
685 dp_sel &= ~DP_SEL_MASK_;
686 dp_sel |= select;
687 lan743x_csr_write(adapter, DP_SEL, dp_sel);
688
689 for (i = 0; i < length; i++) {
690 lan743x_csr_write(adapter, DP_ADDR, addr + i);
691 lan743x_csr_write(adapter, DP_DATA_0, buf[i]);
692 lan743x_csr_write(adapter, DP_CMD, DP_CMD_WRITE_);
693 if (lan743x_csr_wait_for_bit(adapter, DP_SEL, DP_SEL_DPRDY_,
694 1, 40, 100, 100))
695 goto unlock;
696 }
697 ret = 0;
698
699unlock:
700 mutex_unlock(&adapter->dp_lock);
701 return ret;
702}
703
704static u32 lan743x_mac_mii_access(u16 id, u16 index, int read)
705{
706 u32 ret;
707
708 ret = (id << MAC_MII_ACC_PHY_ADDR_SHIFT_) &
709 MAC_MII_ACC_PHY_ADDR_MASK_;
710 ret |= (index << MAC_MII_ACC_MIIRINDA_SHIFT_) &
711 MAC_MII_ACC_MIIRINDA_MASK_;
712
713 if (read)
714 ret |= MAC_MII_ACC_MII_READ_;
715 else
716 ret |= MAC_MII_ACC_MII_WRITE_;
717 ret |= MAC_MII_ACC_MII_BUSY_;
718
719 return ret;
720}
721
722static int lan743x_mac_mii_wait_till_not_busy(struct lan743x_adapter *adapter)
723{
724 u32 data;
725
726 return readx_poll_timeout(LAN743X_CSR_READ_OP, MAC_MII_ACC, data,
727 !(data & MAC_MII_ACC_MII_BUSY_), 0, 1000000);
728}
729
730static int lan743x_mdiobus_read(struct mii_bus *bus, int phy_id, int index)
731{
732 struct lan743x_adapter *adapter = bus->priv;
733 u32 val, mii_access;
734 int ret;
735
736 /* comfirm MII not busy */
737 ret = lan743x_mac_mii_wait_till_not_busy(adapter);
738 if (ret < 0)
739 return ret;
740
741 /* set the address, index & direction (read from PHY) */
742 mii_access = lan743x_mac_mii_access(phy_id, index, MAC_MII_READ);
743 lan743x_csr_write(adapter, MAC_MII_ACC, mii_access);
744 ret = lan743x_mac_mii_wait_till_not_busy(adapter);
745 if (ret < 0)
746 return ret;
747
748 val = lan743x_csr_read(adapter, MAC_MII_DATA);
749 return (int)(val & 0xFFFF);
750}
751
752static int lan743x_mdiobus_write(struct mii_bus *bus,
753 int phy_id, int index, u16 regval)
754{
755 struct lan743x_adapter *adapter = bus->priv;
756 u32 val, mii_access;
757 int ret;
758
759 /* confirm MII not busy */
760 ret = lan743x_mac_mii_wait_till_not_busy(adapter);
761 if (ret < 0)
762 return ret;
763 val = (u32)regval;
764 lan743x_csr_write(adapter, MAC_MII_DATA, val);
765
766 /* set the address, index & direction (write to PHY) */
767 mii_access = lan743x_mac_mii_access(phy_id, index, MAC_MII_WRITE);
768 lan743x_csr_write(adapter, MAC_MII_ACC, mii_access);
769 ret = lan743x_mac_mii_wait_till_not_busy(adapter);
770 return ret;
771}
772
773static void lan743x_mac_set_address(struct lan743x_adapter *adapter,
774 u8 *addr)
775{
776 u32 addr_lo, addr_hi;
777
778 addr_lo = addr[0] |
779 addr[1] << 8 |
780 addr[2] << 16 |
781 addr[3] << 24;
782 addr_hi = addr[4] |
783 addr[5] << 8;
784 lan743x_csr_write(adapter, MAC_RX_ADDRL, addr_lo);
785 lan743x_csr_write(adapter, MAC_RX_ADDRH, addr_hi);
786
787 ether_addr_copy(adapter->mac_address, addr);
788 netif_info(adapter, drv, adapter->netdev,
789 "MAC address set to %pM\n", addr);
790}
791
792static int lan743x_mac_init(struct lan743x_adapter *adapter)
793{
794 bool mac_address_valid = true;
795 struct net_device *netdev;
796 u32 mac_addr_hi = 0;
797 u32 mac_addr_lo = 0;
798 u32 data;
799 int ret;
800
801 netdev = adapter->netdev;
802 lan743x_csr_write(adapter, MAC_CR, MAC_CR_RST_);
803 ret = lan743x_csr_wait_for_bit(adapter, MAC_CR, MAC_CR_RST_,
804 0, 1000, 20000, 100);
805 if (ret)
806 return ret;
807
808 /* setup auto duplex, and speed detection */
809 data = lan743x_csr_read(adapter, MAC_CR);
810 data |= MAC_CR_ADD_ | MAC_CR_ASD_;
811 data |= MAC_CR_CNTR_RST_;
812 lan743x_csr_write(adapter, MAC_CR, data);
813
814 mac_addr_hi = lan743x_csr_read(adapter, MAC_RX_ADDRH);
815 mac_addr_lo = lan743x_csr_read(adapter, MAC_RX_ADDRL);
816 adapter->mac_address[0] = mac_addr_lo & 0xFF;
817 adapter->mac_address[1] = (mac_addr_lo >> 8) & 0xFF;
818 adapter->mac_address[2] = (mac_addr_lo >> 16) & 0xFF;
819 adapter->mac_address[3] = (mac_addr_lo >> 24) & 0xFF;
820 adapter->mac_address[4] = mac_addr_hi & 0xFF;
821 adapter->mac_address[5] = (mac_addr_hi >> 8) & 0xFF;
822
823 if (((mac_addr_hi & 0x0000FFFF) == 0x0000FFFF) &&
824 mac_addr_lo == 0xFFFFFFFF) {
825 mac_address_valid = false;
826 } else if (!is_valid_ether_addr(adapter->mac_address)) {
827 mac_address_valid = false;
828 }
829
830 if (!mac_address_valid)
831 random_ether_addr(adapter->mac_address);
832 lan743x_mac_set_address(adapter, adapter->mac_address);
833 ether_addr_copy(netdev->dev_addr, adapter->mac_address);
834 return 0;
835}
836
837static int lan743x_mac_open(struct lan743x_adapter *adapter)
838{
839 int ret = 0;
840 u32 temp;
841
842 temp = lan743x_csr_read(adapter, MAC_RX);
843 lan743x_csr_write(adapter, MAC_RX, temp | MAC_RX_RXEN_);
844 temp = lan743x_csr_read(adapter, MAC_TX);
845 lan743x_csr_write(adapter, MAC_TX, temp | MAC_TX_TXEN_);
846 return ret;
847}
848
849static void lan743x_mac_close(struct lan743x_adapter *adapter)
850{
851 u32 temp;
852
853 temp = lan743x_csr_read(adapter, MAC_TX);
854 temp &= ~MAC_TX_TXEN_;
855 lan743x_csr_write(adapter, MAC_TX, temp);
856 lan743x_csr_wait_for_bit(adapter, MAC_TX, MAC_TX_TXD_,
857 1, 1000, 20000, 100);
858
859 temp = lan743x_csr_read(adapter, MAC_RX);
860 temp &= ~MAC_RX_RXEN_;
861 lan743x_csr_write(adapter, MAC_RX, temp);
862 lan743x_csr_wait_for_bit(adapter, MAC_RX, MAC_RX_RXD_,
863 1, 1000, 20000, 100);
864}
865
866static void lan743x_mac_flow_ctrl_set_enables(struct lan743x_adapter *adapter,
867 bool tx_enable, bool rx_enable)
868{
869 u32 flow_setting = 0;
870
871 /* set maximum pause time because when fifo space frees
872 * up a zero value pause frame will be sent to release the pause
873 */
874 flow_setting = MAC_FLOW_CR_FCPT_MASK_;
875 if (tx_enable)
876 flow_setting |= MAC_FLOW_CR_TX_FCEN_;
877 if (rx_enable)
878 flow_setting |= MAC_FLOW_CR_RX_FCEN_;
879 lan743x_csr_write(adapter, MAC_FLOW, flow_setting);
880}
881
882static int lan743x_mac_set_mtu(struct lan743x_adapter *adapter, int new_mtu)
883{
884 int enabled = 0;
885 u32 mac_rx = 0;
886
887 mac_rx = lan743x_csr_read(adapter, MAC_RX);
888 if (mac_rx & MAC_RX_RXEN_) {
889 enabled = 1;
890 if (mac_rx & MAC_RX_RXD_) {
891 lan743x_csr_write(adapter, MAC_RX, mac_rx);
892 mac_rx &= ~MAC_RX_RXD_;
893 }
894 mac_rx &= ~MAC_RX_RXEN_;
895 lan743x_csr_write(adapter, MAC_RX, mac_rx);
896 lan743x_csr_wait_for_bit(adapter, MAC_RX, MAC_RX_RXD_,
897 1, 1000, 20000, 100);
898 lan743x_csr_write(adapter, MAC_RX, mac_rx | MAC_RX_RXD_);
899 }
900
901 mac_rx &= ~(MAC_RX_MAX_SIZE_MASK_);
902 mac_rx |= (((new_mtu + ETH_HLEN + 4) << MAC_RX_MAX_SIZE_SHIFT_) &
903 MAC_RX_MAX_SIZE_MASK_);
904 lan743x_csr_write(adapter, MAC_RX, mac_rx);
905
906 if (enabled) {
907 mac_rx |= MAC_RX_RXEN_;
908 lan743x_csr_write(adapter, MAC_RX, mac_rx);
909 }
910 return 0;
911}
912
913/* PHY */
914static int lan743x_phy_reset(struct lan743x_adapter *adapter)
915{
916 u32 data;
917
918 /* Only called with in probe, and before mdiobus_register */
919
920 data = lan743x_csr_read(adapter, PMT_CTL);
921 data |= PMT_CTL_ETH_PHY_RST_;
922 lan743x_csr_write(adapter, PMT_CTL, data);
923
924 return readx_poll_timeout(LAN743X_CSR_READ_OP, PMT_CTL, data,
925 (!(data & PMT_CTL_ETH_PHY_RST_) &&
926 (data & PMT_CTL_READY_)),
927 50000, 1000000);
928}
929
930static void lan743x_phy_update_flowcontrol(struct lan743x_adapter *adapter,
931 u8 duplex, u16 local_adv,
932 u16 remote_adv)
933{
934 struct lan743x_phy *phy = &adapter->phy;
935 u8 cap;
936
937 if (phy->fc_autoneg)
938 cap = mii_resolve_flowctrl_fdx(local_adv, remote_adv);
939 else
940 cap = phy->fc_request_control;
941
942 lan743x_mac_flow_ctrl_set_enables(adapter,
943 cap & FLOW_CTRL_TX,
944 cap & FLOW_CTRL_RX);
945}
946
947static int lan743x_phy_init(struct lan743x_adapter *adapter)
948{
949 return lan743x_phy_reset(adapter);
950}
951
952static void lan743x_phy_link_status_change(struct net_device *netdev)
953{
954 struct lan743x_adapter *adapter = netdev_priv(netdev);
955 struct phy_device *phydev = netdev->phydev;
956
957 phy_print_status(phydev);
958 if (phydev->state == PHY_RUNNING) {
959 struct ethtool_link_ksettings ksettings;
960 int remote_advertisement = 0;
961 int local_advertisement = 0;
962
963 memset(&ksettings, 0, sizeof(ksettings));
964 phy_ethtool_get_link_ksettings(netdev, &ksettings);
965 local_advertisement = phy_read(phydev, MII_ADVERTISE);
966 if (local_advertisement < 0)
967 return;
968
969 remote_advertisement = phy_read(phydev, MII_LPA);
970 if (remote_advertisement < 0)
971 return;
972
973 lan743x_phy_update_flowcontrol(adapter,
974 ksettings.base.duplex,
975 local_advertisement,
976 remote_advertisement);
977 }
978}
979
980static void lan743x_phy_close(struct lan743x_adapter *adapter)
981{
982 struct net_device *netdev = adapter->netdev;
983
984 phy_stop(netdev->phydev);
985 phy_disconnect(netdev->phydev);
986 netdev->phydev = NULL;
987}
988
989static int lan743x_phy_open(struct lan743x_adapter *adapter)
990{
991 struct lan743x_phy *phy = &adapter->phy;
992 struct phy_device *phydev;
993 struct net_device *netdev;
994 int ret = -EIO;
995 u32 mii_adv;
996
997 netdev = adapter->netdev;
998 phydev = phy_find_first(adapter->mdiobus);
999 if (!phydev)
1000 goto return_error;
1001
1002 ret = phy_connect_direct(netdev, phydev,
1003 lan743x_phy_link_status_change,
1004 PHY_INTERFACE_MODE_GMII);
1005 if (ret)
1006 goto return_error;
1007
1008 /* MAC doesn't support 1000T Half */
1009 phydev->supported &= ~SUPPORTED_1000baseT_Half;
1010
1011 /* support both flow controls */
1012 phy->fc_request_control = (FLOW_CTRL_RX | FLOW_CTRL_TX);
1013 phydev->advertising &= ~(ADVERTISED_Pause | ADVERTISED_Asym_Pause);
1014 mii_adv = (u32)mii_advertise_flowctrl(phy->fc_request_control);
1015 phydev->advertising |= mii_adv_to_ethtool_adv_t(mii_adv);
1016 phy->fc_autoneg = phydev->autoneg;
1017
1018 phy_start(phydev);
1019 phy_start_aneg(phydev);
1020 return 0;
1021
1022return_error:
1023 return ret;
1024}
1025
1026static void lan743x_rfe_update_mac_address(struct lan743x_adapter *adapter)
1027{
1028 u8 *mac_addr;
1029 u32 mac_addr_hi = 0;
1030 u32 mac_addr_lo = 0;
1031
1032 /* Add mac address to perfect Filter */
1033 mac_addr = adapter->mac_address;
1034 mac_addr_lo = ((((u32)(mac_addr[0])) << 0) |
1035 (((u32)(mac_addr[1])) << 8) |
1036 (((u32)(mac_addr[2])) << 16) |
1037 (((u32)(mac_addr[3])) << 24));
1038 mac_addr_hi = ((((u32)(mac_addr[4])) << 0) |
1039 (((u32)(mac_addr[5])) << 8));
1040
1041 lan743x_csr_write(adapter, RFE_ADDR_FILT_LO(0), mac_addr_lo);
1042 lan743x_csr_write(adapter, RFE_ADDR_FILT_HI(0),
1043 mac_addr_hi | RFE_ADDR_FILT_HI_VALID_);
1044}
1045
1046static void lan743x_rfe_set_multicast(struct lan743x_adapter *adapter)
1047{
1048 struct net_device *netdev = adapter->netdev;
1049 u32 hash_table[DP_SEL_VHF_HASH_LEN];
1050 u32 rfctl;
1051 u32 data;
1052
1053 rfctl = lan743x_csr_read(adapter, RFE_CTL);
1054 rfctl &= ~(RFE_CTL_AU_ | RFE_CTL_AM_ |
1055 RFE_CTL_DA_PERFECT_ | RFE_CTL_MCAST_HASH_);
1056 rfctl |= RFE_CTL_AB_;
1057 if (netdev->flags & IFF_PROMISC) {
1058 rfctl |= RFE_CTL_AM_ | RFE_CTL_AU_;
1059 } else {
1060 if (netdev->flags & IFF_ALLMULTI)
1061 rfctl |= RFE_CTL_AM_;
1062 }
1063
1064 memset(hash_table, 0, DP_SEL_VHF_HASH_LEN * sizeof(u32));
1065 if (netdev_mc_count(netdev)) {
1066 struct netdev_hw_addr *ha;
1067 int i;
1068
1069 rfctl |= RFE_CTL_DA_PERFECT_;
1070 i = 1;
1071 netdev_for_each_mc_addr(ha, netdev) {
1072 /* set first 32 into Perfect Filter */
1073 if (i < 33) {
1074 lan743x_csr_write(adapter,
1075 RFE_ADDR_FILT_HI(i), 0);
1076 data = ha->addr[3];
1077 data = ha->addr[2] | (data << 8);
1078 data = ha->addr[1] | (data << 8);
1079 data = ha->addr[0] | (data << 8);
1080 lan743x_csr_write(adapter,
1081 RFE_ADDR_FILT_LO(i), data);
1082 data = ha->addr[5];
1083 data = ha->addr[4] | (data << 8);
1084 data |= RFE_ADDR_FILT_HI_VALID_;
1085 lan743x_csr_write(adapter,
1086 RFE_ADDR_FILT_HI(i), data);
1087 } else {
1088 u32 bitnum = (ether_crc(ETH_ALEN, ha->addr) >>
1089 23) & 0x1FF;
1090 hash_table[bitnum / 32] |= (1 << (bitnum % 32));
1091 rfctl |= RFE_CTL_MCAST_HASH_;
1092 }
1093 i++;
1094 }
1095 }
1096
1097 lan743x_dp_write(adapter, DP_SEL_RFE_RAM,
1098 DP_SEL_VHF_VLAN_LEN,
1099 DP_SEL_VHF_HASH_LEN, hash_table);
1100 lan743x_csr_write(adapter, RFE_CTL, rfctl);
1101}
1102
1103static int lan743x_dmac_init(struct lan743x_adapter *adapter)
1104{
1105 u32 data = 0;
1106
1107 lan743x_csr_write(adapter, DMAC_CMD, DMAC_CMD_SWR_);
1108 lan743x_csr_wait_for_bit(adapter, DMAC_CMD, DMAC_CMD_SWR_,
1109 0, 1000, 20000, 100);
1110 switch (DEFAULT_DMA_DESCRIPTOR_SPACING) {
1111 case DMA_DESCRIPTOR_SPACING_16:
1112 data = DMAC_CFG_MAX_DSPACE_16_;
1113 break;
1114 case DMA_DESCRIPTOR_SPACING_32:
1115 data = DMAC_CFG_MAX_DSPACE_32_;
1116 break;
1117 case DMA_DESCRIPTOR_SPACING_64:
1118 data = DMAC_CFG_MAX_DSPACE_64_;
1119 break;
1120 case DMA_DESCRIPTOR_SPACING_128:
1121 data = DMAC_CFG_MAX_DSPACE_128_;
1122 break;
1123 default:
1124 return -EPERM;
1125 }
1126 if (!(adapter->csr.flags & LAN743X_CSR_FLAG_IS_A0))
1127 data |= DMAC_CFG_COAL_EN_;
1128 data |= DMAC_CFG_CH_ARB_SEL_RX_HIGH_;
1129 data |= DMAC_CFG_MAX_READ_REQ_SET_(6);
1130 lan743x_csr_write(adapter, DMAC_CFG, data);
1131 data = DMAC_COAL_CFG_TIMER_LIMIT_SET_(1);
1132 data |= DMAC_COAL_CFG_TIMER_TX_START_;
1133 data |= DMAC_COAL_CFG_FLUSH_INTS_;
1134 data |= DMAC_COAL_CFG_INT_EXIT_COAL_;
1135 data |= DMAC_COAL_CFG_CSR_EXIT_COAL_;
1136 data |= DMAC_COAL_CFG_TX_THRES_SET_(0x0A);
1137 data |= DMAC_COAL_CFG_RX_THRES_SET_(0x0C);
1138 lan743x_csr_write(adapter, DMAC_COAL_CFG, data);
1139 data = DMAC_OBFF_TX_THRES_SET_(0x08);
1140 data |= DMAC_OBFF_RX_THRES_SET_(0x0A);
1141 lan743x_csr_write(adapter, DMAC_OBFF_CFG, data);
1142 return 0;
1143}
1144
1145static int lan743x_dmac_tx_get_state(struct lan743x_adapter *adapter,
1146 int tx_channel)
1147{
1148 u32 dmac_cmd = 0;
1149
1150 dmac_cmd = lan743x_csr_read(adapter, DMAC_CMD);
1151 return DMAC_CHANNEL_STATE_SET((dmac_cmd &
1152 DMAC_CMD_START_T_(tx_channel)),
1153 (dmac_cmd &
1154 DMAC_CMD_STOP_T_(tx_channel)));
1155}
1156
1157static int lan743x_dmac_tx_wait_till_stopped(struct lan743x_adapter *adapter,
1158 int tx_channel)
1159{
1160 int timeout = 100;
1161 int result = 0;
1162
1163 while (timeout &&
1164 ((result = lan743x_dmac_tx_get_state(adapter, tx_channel)) ==
1165 DMAC_CHANNEL_STATE_STOP_PENDING)) {
1166 usleep_range(1000, 20000);
1167 timeout--;
1168 }
1169 if (result == DMAC_CHANNEL_STATE_STOP_PENDING)
1170 result = -ENODEV;
1171 return result;
1172}
1173
1174static int lan743x_dmac_rx_get_state(struct lan743x_adapter *adapter,
1175 int rx_channel)
1176{
1177 u32 dmac_cmd = 0;
1178
1179 dmac_cmd = lan743x_csr_read(adapter, DMAC_CMD);
1180 return DMAC_CHANNEL_STATE_SET((dmac_cmd &
1181 DMAC_CMD_START_R_(rx_channel)),
1182 (dmac_cmd &
1183 DMAC_CMD_STOP_R_(rx_channel)));
1184}
1185
1186static int lan743x_dmac_rx_wait_till_stopped(struct lan743x_adapter *adapter,
1187 int rx_channel)
1188{
1189 int timeout = 100;
1190 int result = 0;
1191
1192 while (timeout &&
1193 ((result = lan743x_dmac_rx_get_state(adapter, rx_channel)) ==
1194 DMAC_CHANNEL_STATE_STOP_PENDING)) {
1195 usleep_range(1000, 20000);
1196 timeout--;
1197 }
1198 if (result == DMAC_CHANNEL_STATE_STOP_PENDING)
1199 result = -ENODEV;
1200 return result;
1201}
1202
1203static void lan743x_tx_release_desc(struct lan743x_tx *tx,
1204 int descriptor_index, bool cleanup)
1205{
1206 struct lan743x_tx_buffer_info *buffer_info = NULL;
1207 struct lan743x_tx_descriptor *descriptor = NULL;
1208 u32 descriptor_type = 0;
1209
1210 descriptor = &tx->ring_cpu_ptr[descriptor_index];
1211 buffer_info = &tx->buffer_info[descriptor_index];
1212 if (!(buffer_info->flags & TX_BUFFER_INFO_FLAG_ACTIVE))
1213 goto done;
1214
1215 descriptor_type = (descriptor->data0) &
1216 TX_DESC_DATA0_DTYPE_MASK_;
1217 if (descriptor_type == TX_DESC_DATA0_DTYPE_DATA_)
1218 goto clean_up_data_descriptor;
1219 else
1220 goto clear_active;
1221
1222clean_up_data_descriptor:
1223 if (buffer_info->dma_ptr) {
1224 if (buffer_info->flags &
1225 TX_BUFFER_INFO_FLAG_SKB_FRAGMENT) {
1226 dma_unmap_page(&tx->adapter->pdev->dev,
1227 buffer_info->dma_ptr,
1228 buffer_info->buffer_length,
1229 DMA_TO_DEVICE);
1230 } else {
1231 dma_unmap_single(&tx->adapter->pdev->dev,
1232 buffer_info->dma_ptr,
1233 buffer_info->buffer_length,
1234 DMA_TO_DEVICE);
1235 }
1236 buffer_info->dma_ptr = 0;
1237 buffer_info->buffer_length = 0;
1238 }
1239 if (buffer_info->skb) {
1240 dev_kfree_skb(buffer_info->skb);
1241 buffer_info->skb = NULL;
1242 }
1243
1244clear_active:
1245 buffer_info->flags &= ~TX_BUFFER_INFO_FLAG_ACTIVE;
1246
1247done:
1248 memset(buffer_info, 0, sizeof(*buffer_info));
1249 memset(descriptor, 0, sizeof(*descriptor));
1250}
1251
1252static int lan743x_tx_next_index(struct lan743x_tx *tx, int index)
1253{
1254 return ((++index) % tx->ring_size);
1255}
1256
1257static void lan743x_tx_release_completed_descriptors(struct lan743x_tx *tx)
1258{
1259 while ((*tx->head_cpu_ptr) != (tx->last_head)) {
1260 lan743x_tx_release_desc(tx, tx->last_head, false);
1261 tx->last_head = lan743x_tx_next_index(tx, tx->last_head);
1262 }
1263}
1264
1265static void lan743x_tx_release_all_descriptors(struct lan743x_tx *tx)
1266{
1267 u32 original_head = 0;
1268
1269 original_head = tx->last_head;
1270 do {
1271 lan743x_tx_release_desc(tx, tx->last_head, true);
1272 tx->last_head = lan743x_tx_next_index(tx, tx->last_head);
1273 } while (tx->last_head != original_head);
1274 memset(tx->ring_cpu_ptr, 0,
1275 sizeof(*tx->ring_cpu_ptr) * (tx->ring_size));
1276 memset(tx->buffer_info, 0,
1277 sizeof(*tx->buffer_info) * (tx->ring_size));
1278}
1279
1280static int lan743x_tx_get_desc_cnt(struct lan743x_tx *tx,
1281 struct sk_buff *skb)
1282{
1283 int result = 1; /* 1 for the main skb buffer */
1284 int nr_frags = 0;
1285
1286 if (skb_is_gso(skb))
1287 result++; /* requires an extension descriptor */
1288 nr_frags = skb_shinfo(skb)->nr_frags;
1289 result += nr_frags; /* 1 for each fragment buffer */
1290 return result;
1291}
1292
1293static int lan743x_tx_get_avail_desc(struct lan743x_tx *tx)
1294{
1295 int last_head = tx->last_head;
1296 int last_tail = tx->last_tail;
1297
1298 if (last_tail >= last_head)
1299 return tx->ring_size - last_tail + last_head - 1;
1300 else
1301 return last_head - last_tail - 1;
1302}
1303
1304static int lan743x_tx_frame_start(struct lan743x_tx *tx,
1305 unsigned char *first_buffer,
1306 unsigned int first_buffer_length,
1307 unsigned int frame_length,
1308 bool check_sum)
1309{
1310 /* called only from within lan743x_tx_xmit_frame.
1311 * assuming tx->ring_lock has already been acquired.
1312 */
1313 struct lan743x_tx_descriptor *tx_descriptor = NULL;
1314 struct lan743x_tx_buffer_info *buffer_info = NULL;
1315 struct lan743x_adapter *adapter = tx->adapter;
1316 struct device *dev = &adapter->pdev->dev;
1317 dma_addr_t dma_ptr;
1318
1319 tx->frame_flags |= TX_FRAME_FLAG_IN_PROGRESS;
1320 tx->frame_first = tx->last_tail;
1321 tx->frame_tail = tx->frame_first;
1322
1323 tx_descriptor = &tx->ring_cpu_ptr[tx->frame_tail];
1324 buffer_info = &tx->buffer_info[tx->frame_tail];
1325 dma_ptr = dma_map_single(dev, first_buffer, first_buffer_length,
1326 DMA_TO_DEVICE);
1327 if (dma_mapping_error(dev, dma_ptr))
1328 return -ENOMEM;
1329
1330 tx_descriptor->data1 = DMA_ADDR_LOW32(dma_ptr);
1331 tx_descriptor->data2 = DMA_ADDR_HIGH32(dma_ptr);
1332 tx_descriptor->data3 = (frame_length << 16) &
1333 TX_DESC_DATA3_FRAME_LENGTH_MSS_MASK_;
1334
1335 buffer_info->skb = NULL;
1336 buffer_info->dma_ptr = dma_ptr;
1337 buffer_info->buffer_length = first_buffer_length;
1338 buffer_info->flags |= TX_BUFFER_INFO_FLAG_ACTIVE;
1339
1340 tx->frame_data0 = (first_buffer_length &
1341 TX_DESC_DATA0_BUF_LENGTH_MASK_) |
1342 TX_DESC_DATA0_DTYPE_DATA_ |
1343 TX_DESC_DATA0_FS_ |
1344 TX_DESC_DATA0_FCS_;
1345
1346 if (check_sum)
1347 tx->frame_data0 |= TX_DESC_DATA0_ICE_ |
1348 TX_DESC_DATA0_IPE_ |
1349 TX_DESC_DATA0_TPE_;
1350
1351 /* data0 will be programmed in one of other frame assembler functions */
1352 return 0;
1353}
1354
1355static void lan743x_tx_frame_add_lso(struct lan743x_tx *tx,
1356 unsigned int frame_length)
1357{
1358 /* called only from within lan743x_tx_xmit_frame.
1359 * assuming tx->ring_lock has already been acquired.
1360 */
1361 struct lan743x_tx_descriptor *tx_descriptor = NULL;
1362 struct lan743x_tx_buffer_info *buffer_info = NULL;
1363
1364 /* wrap up previous descriptor */
1365 tx->frame_data0 |= TX_DESC_DATA0_EXT_;
1366 tx_descriptor = &tx->ring_cpu_ptr[tx->frame_tail];
1367 tx_descriptor->data0 = tx->frame_data0;
1368
1369 /* move to next descriptor */
1370 tx->frame_tail = lan743x_tx_next_index(tx, tx->frame_tail);
1371 tx_descriptor = &tx->ring_cpu_ptr[tx->frame_tail];
1372 buffer_info = &tx->buffer_info[tx->frame_tail];
1373
1374 /* add extension descriptor */
1375 tx_descriptor->data1 = 0;
1376 tx_descriptor->data2 = 0;
1377 tx_descriptor->data3 = 0;
1378
1379 buffer_info->skb = NULL;
1380 buffer_info->dma_ptr = 0;
1381 buffer_info->buffer_length = 0;
1382 buffer_info->flags |= TX_BUFFER_INFO_FLAG_ACTIVE;
1383
1384 tx->frame_data0 = (frame_length & TX_DESC_DATA0_EXT_PAY_LENGTH_MASK_) |
1385 TX_DESC_DATA0_DTYPE_EXT_ |
1386 TX_DESC_DATA0_EXT_LSO_;
1387
1388 /* data0 will be programmed in one of other frame assembler functions */
1389}
1390
1391static int lan743x_tx_frame_add_fragment(struct lan743x_tx *tx,
1392 const struct skb_frag_struct *fragment,
1393 unsigned int frame_length)
1394{
1395 /* called only from within lan743x_tx_xmit_frame
1396 * assuming tx->ring_lock has already been acquired
1397 */
1398 struct lan743x_tx_descriptor *tx_descriptor = NULL;
1399 struct lan743x_tx_buffer_info *buffer_info = NULL;
1400 struct lan743x_adapter *adapter = tx->adapter;
1401 struct device *dev = &adapter->pdev->dev;
1402 unsigned int fragment_length = 0;
1403 dma_addr_t dma_ptr;
1404
1405 fragment_length = skb_frag_size(fragment);
1406 if (!fragment_length)
1407 return 0;
1408
1409 /* wrap up previous descriptor */
1410 tx_descriptor = &tx->ring_cpu_ptr[tx->frame_tail];
1411 tx_descriptor->data0 = tx->frame_data0;
1412
1413 /* move to next descriptor */
1414 tx->frame_tail = lan743x_tx_next_index(tx, tx->frame_tail);
1415 tx_descriptor = &tx->ring_cpu_ptr[tx->frame_tail];
1416 buffer_info = &tx->buffer_info[tx->frame_tail];
1417 dma_ptr = skb_frag_dma_map(dev, fragment,
1418 0, fragment_length,
1419 DMA_TO_DEVICE);
1420 if (dma_mapping_error(dev, dma_ptr)) {
1421 int desc_index;
1422
1423 /* cleanup all previously setup descriptors */
1424 desc_index = tx->frame_first;
1425 while (desc_index != tx->frame_tail) {
1426 lan743x_tx_release_desc(tx, desc_index, true);
1427 desc_index = lan743x_tx_next_index(tx, desc_index);
1428 }
1429 dma_wmb();
1430 tx->frame_flags &= ~TX_FRAME_FLAG_IN_PROGRESS;
1431 tx->frame_first = 0;
1432 tx->frame_data0 = 0;
1433 tx->frame_tail = 0;
1434 return -ENOMEM;
1435 }
1436
1437 tx_descriptor->data1 = DMA_ADDR_LOW32(dma_ptr);
1438 tx_descriptor->data2 = DMA_ADDR_HIGH32(dma_ptr);
1439 tx_descriptor->data3 = (frame_length << 16) &
1440 TX_DESC_DATA3_FRAME_LENGTH_MSS_MASK_;
1441
1442 buffer_info->skb = NULL;
1443 buffer_info->dma_ptr = dma_ptr;
1444 buffer_info->buffer_length = fragment_length;
1445 buffer_info->flags |= TX_BUFFER_INFO_FLAG_ACTIVE;
1446 buffer_info->flags |= TX_BUFFER_INFO_FLAG_SKB_FRAGMENT;
1447
1448 tx->frame_data0 = (fragment_length & TX_DESC_DATA0_BUF_LENGTH_MASK_) |
1449 TX_DESC_DATA0_DTYPE_DATA_ |
1450 TX_DESC_DATA0_FCS_;
1451
1452 /* data0 will be programmed in one of other frame assembler functions */
1453 return 0;
1454}
1455
1456static void lan743x_tx_frame_end(struct lan743x_tx *tx,
1457 struct sk_buff *skb,
1458 bool ignore_sync)
1459{
1460 /* called only from within lan743x_tx_xmit_frame
1461 * assuming tx->ring_lock has already been acquired
1462 */
1463 struct lan743x_tx_descriptor *tx_descriptor = NULL;
1464 struct lan743x_tx_buffer_info *buffer_info = NULL;
1465 struct lan743x_adapter *adapter = tx->adapter;
1466 u32 tx_tail_flags = 0;
1467
1468 /* wrap up previous descriptor */
1469 tx->frame_data0 |= TX_DESC_DATA0_LS_;
1470 tx->frame_data0 |= TX_DESC_DATA0_IOC_;
1471
1472 tx_descriptor = &tx->ring_cpu_ptr[tx->frame_tail];
1473 buffer_info = &tx->buffer_info[tx->frame_tail];
1474 buffer_info->skb = skb;
1475 if (ignore_sync)
1476 buffer_info->flags |= TX_BUFFER_INFO_FLAG_IGNORE_SYNC;
1477
1478 tx_descriptor->data0 = tx->frame_data0;
1479 tx->frame_tail = lan743x_tx_next_index(tx, tx->frame_tail);
1480 tx->last_tail = tx->frame_tail;
1481
1482 dma_wmb();
1483
1484 if (tx->vector_flags & LAN743X_VECTOR_FLAG_VECTOR_ENABLE_AUTO_SET)
1485 tx_tail_flags |= TX_TAIL_SET_TOP_INT_VEC_EN_;
1486 if (tx->vector_flags & LAN743X_VECTOR_FLAG_SOURCE_ENABLE_AUTO_SET)
1487 tx_tail_flags |= TX_TAIL_SET_DMAC_INT_EN_ |
1488 TX_TAIL_SET_TOP_INT_EN_;
1489
1490 lan743x_csr_write(adapter, TX_TAIL(tx->channel_number),
1491 tx_tail_flags | tx->frame_tail);
1492 tx->frame_flags &= ~TX_FRAME_FLAG_IN_PROGRESS;
1493}
1494
1495static netdev_tx_t lan743x_tx_xmit_frame(struct lan743x_tx *tx,
1496 struct sk_buff *skb)
1497{
1498 int required_number_of_descriptors = 0;
1499 unsigned int start_frame_length = 0;
1500 unsigned int frame_length = 0;
1501 unsigned int head_length = 0;
1502 unsigned long irq_flags = 0;
1503 bool ignore_sync = false;
1504 int nr_frags = 0;
1505 bool gso = false;
1506 int j;
1507
1508 required_number_of_descriptors = lan743x_tx_get_desc_cnt(tx, skb);
1509
1510 spin_lock_irqsave(&tx->ring_lock, irq_flags);
1511 if (required_number_of_descriptors >
1512 lan743x_tx_get_avail_desc(tx)) {
1513 if (required_number_of_descriptors > (tx->ring_size - 1)) {
1514 dev_kfree_skb(skb);
1515 } else {
1516 /* save to overflow buffer */
1517 tx->overflow_skb = skb;
1518 netif_stop_queue(tx->adapter->netdev);
1519 }
1520 goto unlock;
1521 }
1522
1523 /* space available, transmit skb */
1524 head_length = skb_headlen(skb);
1525 frame_length = skb_pagelen(skb);
1526 nr_frags = skb_shinfo(skb)->nr_frags;
1527 start_frame_length = frame_length;
1528 gso = skb_is_gso(skb);
1529 if (gso) {
1530 start_frame_length = max(skb_shinfo(skb)->gso_size,
1531 (unsigned short)8);
1532 }
1533
1534 if (lan743x_tx_frame_start(tx,
1535 skb->data, head_length,
1536 start_frame_length,
1537 skb->ip_summed == CHECKSUM_PARTIAL)) {
1538 dev_kfree_skb(skb);
1539 goto unlock;
1540 }
1541
1542 if (gso)
1543 lan743x_tx_frame_add_lso(tx, frame_length);
1544
1545 if (nr_frags <= 0)
1546 goto finish;
1547
1548 for (j = 0; j < nr_frags; j++) {
1549 const struct skb_frag_struct *frag;
1550
1551 frag = &(skb_shinfo(skb)->frags[j]);
1552 if (lan743x_tx_frame_add_fragment(tx, frag, frame_length)) {
1553 /* upon error no need to call
1554 * lan743x_tx_frame_end
1555 * frame assembler clean up was performed inside
1556 * lan743x_tx_frame_add_fragment
1557 */
1558 dev_kfree_skb(skb);
1559 goto unlock;
1560 }
1561 }
1562
1563finish:
1564 lan743x_tx_frame_end(tx, skb, ignore_sync);
1565
1566unlock:
1567 spin_unlock_irqrestore(&tx->ring_lock, irq_flags);
1568 return NETDEV_TX_OK;
1569}
1570
1571static int lan743x_tx_napi_poll(struct napi_struct *napi, int weight)
1572{
1573 struct lan743x_tx *tx = container_of(napi, struct lan743x_tx, napi);
1574 struct lan743x_adapter *adapter = tx->adapter;
1575 bool start_transmitter = false;
1576 unsigned long irq_flags = 0;
1577 u32 ioc_bit = 0;
1578 u32 int_sts = 0;
1579
1580 ioc_bit = DMAC_INT_BIT_TX_IOC_(tx->channel_number);
1581 int_sts = lan743x_csr_read(adapter, DMAC_INT_STS);
1582 if (tx->vector_flags & LAN743X_VECTOR_FLAG_SOURCE_STATUS_W2C)
1583 lan743x_csr_write(adapter, DMAC_INT_STS, ioc_bit);
1584 spin_lock_irqsave(&tx->ring_lock, irq_flags);
1585
1586 /* clean up tx ring */
1587 lan743x_tx_release_completed_descriptors(tx);
1588 if (netif_queue_stopped(adapter->netdev)) {
1589 if (tx->overflow_skb) {
1590 if (lan743x_tx_get_desc_cnt(tx, tx->overflow_skb) <=
1591 lan743x_tx_get_avail_desc(tx))
1592 start_transmitter = true;
1593 } else {
1594 netif_wake_queue(adapter->netdev);
1595 }
1596 }
1597 spin_unlock_irqrestore(&tx->ring_lock, irq_flags);
1598
1599 if (start_transmitter) {
1600 /* space is now available, transmit overflow skb */
1601 lan743x_tx_xmit_frame(tx, tx->overflow_skb);
1602 tx->overflow_skb = NULL;
1603 netif_wake_queue(adapter->netdev);
1604 }
1605
1606 if (!napi_complete_done(napi, weight))
1607 goto done;
1608
1609 /* enable isr */
1610 lan743x_csr_write(adapter, INT_EN_SET,
1611 INT_BIT_DMA_TX_(tx->channel_number));
1612 lan743x_csr_read(adapter, INT_STS);
1613
1614done:
1615 return weight;
1616}
1617
1618static void lan743x_tx_ring_cleanup(struct lan743x_tx *tx)
1619{
1620 if (tx->head_cpu_ptr) {
1621 pci_free_consistent(tx->adapter->pdev,
1622 sizeof(*tx->head_cpu_ptr),
1623 (void *)(tx->head_cpu_ptr),
1624 tx->head_dma_ptr);
1625 tx->head_cpu_ptr = NULL;
1626 tx->head_dma_ptr = 0;
1627 }
1628 kfree(tx->buffer_info);
1629 tx->buffer_info = NULL;
1630
1631 if (tx->ring_cpu_ptr) {
1632 pci_free_consistent(tx->adapter->pdev,
1633 tx->ring_allocation_size,
1634 tx->ring_cpu_ptr,
1635 tx->ring_dma_ptr);
1636 tx->ring_allocation_size = 0;
1637 tx->ring_cpu_ptr = NULL;
1638 tx->ring_dma_ptr = 0;
1639 }
1640 tx->ring_size = 0;
1641}
1642
1643static int lan743x_tx_ring_init(struct lan743x_tx *tx)
1644{
1645 size_t ring_allocation_size = 0;
1646 void *cpu_ptr = NULL;
1647 dma_addr_t dma_ptr;
1648 int ret = -ENOMEM;
1649
1650 tx->ring_size = LAN743X_TX_RING_SIZE;
1651 if (tx->ring_size & ~TX_CFG_B_TX_RING_LEN_MASK_) {
1652 ret = -EINVAL;
1653 goto cleanup;
1654 }
1655 ring_allocation_size = ALIGN(tx->ring_size *
1656 sizeof(struct lan743x_tx_descriptor),
1657 PAGE_SIZE);
1658 dma_ptr = 0;
1659 cpu_ptr = pci_zalloc_consistent(tx->adapter->pdev,
1660 ring_allocation_size, &dma_ptr);
1661 if (!cpu_ptr) {
1662 ret = -ENOMEM;
1663 goto cleanup;
1664 }
1665
1666 tx->ring_allocation_size = ring_allocation_size;
1667 tx->ring_cpu_ptr = (struct lan743x_tx_descriptor *)cpu_ptr;
1668 tx->ring_dma_ptr = dma_ptr;
1669
1670 cpu_ptr = kcalloc(tx->ring_size, sizeof(*tx->buffer_info), GFP_KERNEL);
1671 if (!cpu_ptr) {
1672 ret = -ENOMEM;
1673 goto cleanup;
1674 }
1675 tx->buffer_info = (struct lan743x_tx_buffer_info *)cpu_ptr;
1676 dma_ptr = 0;
1677 cpu_ptr = pci_zalloc_consistent(tx->adapter->pdev,
1678 sizeof(*tx->head_cpu_ptr), &dma_ptr);
1679 if (!cpu_ptr) {
1680 ret = -ENOMEM;
1681 goto cleanup;
1682 }
1683
1684 tx->head_cpu_ptr = cpu_ptr;
1685 tx->head_dma_ptr = dma_ptr;
1686 if (tx->head_dma_ptr & 0x3) {
1687 ret = -ENOMEM;
1688 goto cleanup;
1689 }
1690
1691 return 0;
1692
1693cleanup:
1694 lan743x_tx_ring_cleanup(tx);
1695 return ret;
1696}
1697
1698static void lan743x_tx_close(struct lan743x_tx *tx)
1699{
1700 struct lan743x_adapter *adapter = tx->adapter;
1701
1702 lan743x_csr_write(adapter,
1703 DMAC_CMD,
1704 DMAC_CMD_STOP_T_(tx->channel_number));
1705 lan743x_dmac_tx_wait_till_stopped(adapter, tx->channel_number);
1706
1707 lan743x_csr_write(adapter,
1708 DMAC_INT_EN_CLR,
1709 DMAC_INT_BIT_TX_IOC_(tx->channel_number));
1710 lan743x_csr_write(adapter, INT_EN_CLR,
1711 INT_BIT_DMA_TX_(tx->channel_number));
1712 napi_disable(&tx->napi);
1713 netif_napi_del(&tx->napi);
1714
1715 lan743x_csr_write(adapter, FCT_TX_CTL,
1716 FCT_TX_CTL_DIS_(tx->channel_number));
1717 lan743x_csr_wait_for_bit(adapter, FCT_TX_CTL,
1718 FCT_TX_CTL_EN_(tx->channel_number),
1719 0, 1000, 20000, 100);
1720
1721 lan743x_tx_release_all_descriptors(tx);
1722
1723 if (tx->overflow_skb) {
1724 dev_kfree_skb(tx->overflow_skb);
1725 tx->overflow_skb = NULL;
1726 }
1727
1728 lan743x_tx_ring_cleanup(tx);
1729}
1730
1731static int lan743x_tx_open(struct lan743x_tx *tx)
1732{
1733 struct lan743x_adapter *adapter = NULL;
1734 u32 data = 0;
1735 int ret;
1736
1737 adapter = tx->adapter;
1738 ret = lan743x_tx_ring_init(tx);
1739 if (ret)
1740 return ret;
1741
1742 /* initialize fifo */
1743 lan743x_csr_write(adapter, FCT_TX_CTL,
1744 FCT_TX_CTL_RESET_(tx->channel_number));
1745 lan743x_csr_wait_for_bit(adapter, FCT_TX_CTL,
1746 FCT_TX_CTL_RESET_(tx->channel_number),
1747 0, 1000, 20000, 100);
1748
1749 /* enable fifo */
1750 lan743x_csr_write(adapter, FCT_TX_CTL,
1751 FCT_TX_CTL_EN_(tx->channel_number));
1752
1753 /* reset tx channel */
1754 lan743x_csr_write(adapter, DMAC_CMD,
1755 DMAC_CMD_TX_SWR_(tx->channel_number));
1756 lan743x_csr_wait_for_bit(adapter, DMAC_CMD,
1757 DMAC_CMD_TX_SWR_(tx->channel_number),
1758 0, 1000, 20000, 100);
1759
1760 /* Write TX_BASE_ADDR */
1761 lan743x_csr_write(adapter,
1762 TX_BASE_ADDRH(tx->channel_number),
1763 DMA_ADDR_HIGH32(tx->ring_dma_ptr));
1764 lan743x_csr_write(adapter,
1765 TX_BASE_ADDRL(tx->channel_number),
1766 DMA_ADDR_LOW32(tx->ring_dma_ptr));
1767
1768 /* Write TX_CFG_B */
1769 data = lan743x_csr_read(adapter, TX_CFG_B(tx->channel_number));
1770 data &= ~TX_CFG_B_TX_RING_LEN_MASK_;
1771 data |= ((tx->ring_size) & TX_CFG_B_TX_RING_LEN_MASK_);
1772 if (!(adapter->csr.flags & LAN743X_CSR_FLAG_IS_A0))
1773 data |= TX_CFG_B_TDMABL_512_;
1774 lan743x_csr_write(adapter, TX_CFG_B(tx->channel_number), data);
1775
1776 /* Write TX_CFG_A */
1777 data = TX_CFG_A_TX_TMR_HPWB_SEL_IOC_ | TX_CFG_A_TX_HP_WB_EN_;
1778 if (!(adapter->csr.flags & LAN743X_CSR_FLAG_IS_A0)) {
1779 data |= TX_CFG_A_TX_HP_WB_ON_INT_TMR_;
1780 data |= TX_CFG_A_TX_PF_THRES_SET_(0x10);
1781 data |= TX_CFG_A_TX_PF_PRI_THRES_SET_(0x04);
1782 data |= TX_CFG_A_TX_HP_WB_THRES_SET_(0x07);
1783 }
1784 lan743x_csr_write(adapter, TX_CFG_A(tx->channel_number), data);
1785
1786 /* Write TX_HEAD_WRITEBACK_ADDR */
1787 lan743x_csr_write(adapter,
1788 TX_HEAD_WRITEBACK_ADDRH(tx->channel_number),
1789 DMA_ADDR_HIGH32(tx->head_dma_ptr));
1790 lan743x_csr_write(adapter,
1791 TX_HEAD_WRITEBACK_ADDRL(tx->channel_number),
1792 DMA_ADDR_LOW32(tx->head_dma_ptr));
1793
1794 /* set last head */
1795 tx->last_head = lan743x_csr_read(adapter, TX_HEAD(tx->channel_number));
1796
1797 /* write TX_TAIL */
1798 tx->last_tail = 0;
1799 lan743x_csr_write(adapter, TX_TAIL(tx->channel_number),
1800 (u32)(tx->last_tail));
1801 tx->vector_flags = lan743x_intr_get_vector_flags(adapter,
1802 INT_BIT_DMA_TX_
1803 (tx->channel_number));
1804 netif_napi_add(adapter->netdev,
1805 &tx->napi, lan743x_tx_napi_poll,
1806 tx->ring_size - 1);
1807 napi_enable(&tx->napi);
1808
1809 data = 0;
1810 if (tx->vector_flags & LAN743X_VECTOR_FLAG_SOURCE_ENABLE_AUTO_CLEAR)
1811 data |= TX_CFG_C_TX_TOP_INT_EN_AUTO_CLR_;
1812 if (tx->vector_flags & LAN743X_VECTOR_FLAG_SOURCE_STATUS_AUTO_CLEAR)
1813 data |= TX_CFG_C_TX_DMA_INT_STS_AUTO_CLR_;
1814 if (tx->vector_flags & LAN743X_VECTOR_FLAG_SOURCE_STATUS_R2C)
1815 data |= TX_CFG_C_TX_INT_STS_R2C_MODE_MASK_;
1816 if (tx->vector_flags & LAN743X_VECTOR_FLAG_SOURCE_ENABLE_R2C)
1817 data |= TX_CFG_C_TX_INT_EN_R2C_;
1818 lan743x_csr_write(adapter, TX_CFG_C(tx->channel_number), data);
1819
1820 if (!(tx->vector_flags & LAN743X_VECTOR_FLAG_SOURCE_ENABLE_AUTO_SET))
1821 lan743x_csr_write(adapter, INT_EN_SET,
1822 INT_BIT_DMA_TX_(tx->channel_number));
1823 lan743x_csr_write(adapter, DMAC_INT_EN_SET,
1824 DMAC_INT_BIT_TX_IOC_(tx->channel_number));
1825
1826 /* start dmac channel */
1827 lan743x_csr_write(adapter, DMAC_CMD,
1828 DMAC_CMD_START_T_(tx->channel_number));
1829 return 0;
1830}
1831
1832static int lan743x_rx_next_index(struct lan743x_rx *rx, int index)
1833{
1834 return ((++index) % rx->ring_size);
1835}
1836
1837static int lan743x_rx_allocate_ring_element(struct lan743x_rx *rx, int index)
1838{
1839 struct lan743x_rx_buffer_info *buffer_info;
1840 struct lan743x_rx_descriptor *descriptor;
1841 int length = 0;
1842
1843 length = (LAN743X_MAX_FRAME_SIZE + ETH_HLEN + 4 + RX_HEAD_PADDING);
1844 descriptor = &rx->ring_cpu_ptr[index];
1845 buffer_info = &rx->buffer_info[index];
1846 buffer_info->skb = __netdev_alloc_skb(rx->adapter->netdev,
1847 length,
1848 GFP_ATOMIC | GFP_DMA);
1849 if (!(buffer_info->skb))
1850 return -ENOMEM;
1851 buffer_info->dma_ptr = dma_map_single(&rx->adapter->pdev->dev,
1852 buffer_info->skb->data,
1853 length,
1854 DMA_FROM_DEVICE);
1855 if (dma_mapping_error(&rx->adapter->pdev->dev,
1856 buffer_info->dma_ptr)) {
1857 buffer_info->dma_ptr = 0;
1858 return -ENOMEM;
1859 }
1860
1861 buffer_info->buffer_length = length;
1862 descriptor->data1 = DMA_ADDR_LOW32(buffer_info->dma_ptr);
1863 descriptor->data2 = DMA_ADDR_HIGH32(buffer_info->dma_ptr);
1864 descriptor->data3 = 0;
1865 descriptor->data0 = (RX_DESC_DATA0_OWN_ |
1866 (length & RX_DESC_DATA0_BUF_LENGTH_MASK_));
1867 skb_reserve(buffer_info->skb, RX_HEAD_PADDING);
1868
1869 return 0;
1870}
1871
1872static void lan743x_rx_reuse_ring_element(struct lan743x_rx *rx, int index)
1873{
1874 struct lan743x_rx_buffer_info *buffer_info;
1875 struct lan743x_rx_descriptor *descriptor;
1876
1877 descriptor = &rx->ring_cpu_ptr[index];
1878 buffer_info = &rx->buffer_info[index];
1879
1880 descriptor->data1 = DMA_ADDR_LOW32(buffer_info->dma_ptr);
1881 descriptor->data2 = DMA_ADDR_HIGH32(buffer_info->dma_ptr);
1882 descriptor->data3 = 0;
1883 descriptor->data0 = (RX_DESC_DATA0_OWN_ |
1884 ((buffer_info->buffer_length) &
1885 RX_DESC_DATA0_BUF_LENGTH_MASK_));
1886}
1887
1888static void lan743x_rx_release_ring_element(struct lan743x_rx *rx, int index)
1889{
1890 struct lan743x_rx_buffer_info *buffer_info;
1891 struct lan743x_rx_descriptor *descriptor;
1892
1893 descriptor = &rx->ring_cpu_ptr[index];
1894 buffer_info = &rx->buffer_info[index];
1895
1896 memset(descriptor, 0, sizeof(*descriptor));
1897
1898 if (buffer_info->dma_ptr) {
1899 dma_unmap_single(&rx->adapter->pdev->dev,
1900 buffer_info->dma_ptr,
1901 buffer_info->buffer_length,
1902 DMA_FROM_DEVICE);
1903 buffer_info->dma_ptr = 0;
1904 }
1905
1906 if (buffer_info->skb) {
1907 dev_kfree_skb(buffer_info->skb);
1908 buffer_info->skb = NULL;
1909 }
1910
1911 memset(buffer_info, 0, sizeof(*buffer_info));
1912}
1913
1914static int lan743x_rx_process_packet(struct lan743x_rx *rx)
1915{
1916 struct skb_shared_hwtstamps *hwtstamps = NULL;
1917 int result = RX_PROCESS_RESULT_NOTHING_TO_DO;
1918 struct lan743x_rx_buffer_info *buffer_info;
1919 struct lan743x_rx_descriptor *descriptor;
1920 int current_head_index = -1;
1921 int extension_index = -1;
1922 int first_index = -1;
1923 int last_index = -1;
1924
1925 current_head_index = *rx->head_cpu_ptr;
1926 if (current_head_index < 0 || current_head_index >= rx->ring_size)
1927 goto done;
1928
1929 if (rx->last_head < 0 || rx->last_head >= rx->ring_size)
1930 goto done;
1931
1932 if (rx->last_head != current_head_index) {
1933 descriptor = &rx->ring_cpu_ptr[rx->last_head];
1934 if (descriptor->data0 & RX_DESC_DATA0_OWN_)
1935 goto done;
1936
1937 if (!(descriptor->data0 & RX_DESC_DATA0_FS_))
1938 goto done;
1939
1940 first_index = rx->last_head;
1941 if (descriptor->data0 & RX_DESC_DATA0_LS_) {
1942 last_index = rx->last_head;
1943 } else {
1944 int index;
1945
1946 index = lan743x_rx_next_index(rx, first_index);
1947 while (index != current_head_index) {
1948 descriptor = &rx->ring_cpu_ptr[index];
1949 if (descriptor->data0 & RX_DESC_DATA0_OWN_)
1950 goto done;
1951
1952 if (descriptor->data0 & RX_DESC_DATA0_LS_) {
1953 last_index = index;
1954 break;
1955 }
1956 index = lan743x_rx_next_index(rx, index);
1957 }
1958 }
1959 if (last_index >= 0) {
1960 descriptor = &rx->ring_cpu_ptr[last_index];
1961 if (descriptor->data0 & RX_DESC_DATA0_EXT_) {
1962 /* extension is expected to follow */
1963 int index = lan743x_rx_next_index(rx,
1964 last_index);
1965 if (index != current_head_index) {
1966 descriptor = &rx->ring_cpu_ptr[index];
1967 if (descriptor->data0 &
1968 RX_DESC_DATA0_OWN_) {
1969 goto done;
1970 }
1971 if (descriptor->data0 &
1972 RX_DESC_DATA0_EXT_) {
1973 extension_index = index;
1974 } else {
1975 goto done;
1976 }
1977 } else {
1978 /* extension is not yet available */
1979 /* prevent processing of this packet */
1980 first_index = -1;
1981 last_index = -1;
1982 }
1983 }
1984 }
1985 }
1986 if (first_index >= 0 && last_index >= 0) {
1987 int real_last_index = last_index;
1988 struct sk_buff *skb = NULL;
1989 u32 ts_sec = 0;
1990 u32 ts_nsec = 0;
1991
1992 /* packet is available */
1993 if (first_index == last_index) {
1994 /* single buffer packet */
1995 int packet_length;
1996
1997 buffer_info = &rx->buffer_info[first_index];
1998 skb = buffer_info->skb;
1999 descriptor = &rx->ring_cpu_ptr[first_index];
2000
2001 /* unmap from dma */
2002 if (buffer_info->dma_ptr) {
2003 dma_unmap_single(&rx->adapter->pdev->dev,
2004 buffer_info->dma_ptr,
2005 buffer_info->buffer_length,
2006 DMA_FROM_DEVICE);
2007 buffer_info->dma_ptr = 0;
2008 buffer_info->buffer_length = 0;
2009 }
2010 buffer_info->skb = NULL;
2011 packet_length = RX_DESC_DATA0_FRAME_LENGTH_GET_
2012 (descriptor->data0);
2013 skb_put(skb, packet_length - 4);
2014 skb->protocol = eth_type_trans(skb,
2015 rx->adapter->netdev);
2016 lan743x_rx_allocate_ring_element(rx, first_index);
2017 } else {
2018 int index = first_index;
2019
2020 /* multi buffer packet not supported */
2021 /* this should not happen since
2022 * buffers are allocated to be at least jumbo size
2023 */
2024
2025 /* clean up buffers */
2026 if (first_index <= last_index) {
2027 while ((index >= first_index) &&
2028 (index <= last_index)) {
2029 lan743x_rx_release_ring_element(rx,
2030 index);
2031 lan743x_rx_allocate_ring_element(rx,
2032 index);
2033 index = lan743x_rx_next_index(rx,
2034 index);
2035 }
2036 } else {
2037 while ((index >= first_index) ||
2038 (index <= last_index)) {
2039 lan743x_rx_release_ring_element(rx,
2040 index);
2041 lan743x_rx_allocate_ring_element(rx,
2042 index);
2043 index = lan743x_rx_next_index(rx,
2044 index);
2045 }
2046 }
2047 }
2048
2049 if (extension_index >= 0) {
2050 descriptor = &rx->ring_cpu_ptr[extension_index];
2051 buffer_info = &rx->buffer_info[extension_index];
2052
2053 ts_sec = descriptor->data1;
2054 ts_nsec = (descriptor->data2 &
2055 RX_DESC_DATA2_TS_NS_MASK_);
2056 lan743x_rx_reuse_ring_element(rx, extension_index);
2057 real_last_index = extension_index;
2058 }
2059
2060 if (!skb) {
2061 result = RX_PROCESS_RESULT_PACKET_DROPPED;
2062 goto move_forward;
2063 }
2064
2065 if (extension_index < 0)
2066 goto pass_packet_to_os;
2067 hwtstamps = skb_hwtstamps(skb);
2068 if (hwtstamps)
2069 hwtstamps->hwtstamp = ktime_set(ts_sec, ts_nsec);
2070
2071pass_packet_to_os:
2072 /* pass packet to OS */
2073 napi_gro_receive(&rx->napi, skb);
2074 result = RX_PROCESS_RESULT_PACKET_RECEIVED;
2075
2076move_forward:
2077 /* push tail and head forward */
2078 rx->last_tail = real_last_index;
2079 rx->last_head = lan743x_rx_next_index(rx, real_last_index);
2080 }
2081done:
2082 return result;
2083}
2084
2085static int lan743x_rx_napi_poll(struct napi_struct *napi, int weight)
2086{
2087 struct lan743x_rx *rx = container_of(napi, struct lan743x_rx, napi);
2088 struct lan743x_adapter *adapter = rx->adapter;
2089 u32 rx_tail_flags = 0;
2090 int count;
2091
2092 if (rx->vector_flags & LAN743X_VECTOR_FLAG_SOURCE_STATUS_W2C) {
2093 /* clear int status bit before reading packet */
2094 lan743x_csr_write(adapter, DMAC_INT_STS,
2095 DMAC_INT_BIT_RXFRM_(rx->channel_number));
2096 }
2097 count = 0;
2098 while (count < weight) {
2099 int rx_process_result = -1;
2100
2101 rx_process_result = lan743x_rx_process_packet(rx);
2102 if (rx_process_result == RX_PROCESS_RESULT_PACKET_RECEIVED) {
2103 count++;
2104 } else if (rx_process_result ==
2105 RX_PROCESS_RESULT_NOTHING_TO_DO) {
2106 break;
2107 } else if (rx_process_result ==
2108 RX_PROCESS_RESULT_PACKET_DROPPED) {
2109 continue;
2110 }
2111 }
2112 rx->frame_count += count;
2113 if (count == weight)
2114 goto done;
2115
2116 if (!napi_complete_done(napi, count))
2117 goto done;
2118
2119 if (rx->vector_flags & LAN743X_VECTOR_FLAG_VECTOR_ENABLE_AUTO_SET)
2120 rx_tail_flags |= RX_TAIL_SET_TOP_INT_VEC_EN_;
2121 if (rx->vector_flags & LAN743X_VECTOR_FLAG_SOURCE_ENABLE_AUTO_SET) {
2122 rx_tail_flags |= RX_TAIL_SET_TOP_INT_EN_;
2123 } else {
2124 lan743x_csr_write(adapter, INT_EN_SET,
2125 INT_BIT_DMA_RX_(rx->channel_number));
2126 }
2127
2128 /* update RX_TAIL */
2129 lan743x_csr_write(adapter, RX_TAIL(rx->channel_number),
2130 rx_tail_flags | rx->last_tail);
2131done:
2132 return count;
2133}
2134
2135static void lan743x_rx_ring_cleanup(struct lan743x_rx *rx)
2136{
2137 if (rx->buffer_info && rx->ring_cpu_ptr) {
2138 int index;
2139
2140 for (index = 0; index < rx->ring_size; index++)
2141 lan743x_rx_release_ring_element(rx, index);
2142 }
2143
2144 if (rx->head_cpu_ptr) {
2145 pci_free_consistent(rx->adapter->pdev,
2146 sizeof(*rx->head_cpu_ptr),
2147 rx->head_cpu_ptr,
2148 rx->head_dma_ptr);
2149 rx->head_cpu_ptr = NULL;
2150 rx->head_dma_ptr = 0;
2151 }
2152
2153 kfree(rx->buffer_info);
2154 rx->buffer_info = NULL;
2155
2156 if (rx->ring_cpu_ptr) {
2157 pci_free_consistent(rx->adapter->pdev,
2158 rx->ring_allocation_size,
2159 rx->ring_cpu_ptr,
2160 rx->ring_dma_ptr);
2161 rx->ring_allocation_size = 0;
2162 rx->ring_cpu_ptr = NULL;
2163 rx->ring_dma_ptr = 0;
2164 }
2165
2166 rx->ring_size = 0;
2167 rx->last_head = 0;
2168}
2169
2170static int lan743x_rx_ring_init(struct lan743x_rx *rx)
2171{
2172 size_t ring_allocation_size = 0;
2173 dma_addr_t dma_ptr = 0;
2174 void *cpu_ptr = NULL;
2175 int ret = -ENOMEM;
2176 int index = 0;
2177
2178 rx->ring_size = LAN743X_RX_RING_SIZE;
2179 if (rx->ring_size <= 1) {
2180 ret = -EINVAL;
2181 goto cleanup;
2182 }
2183 if (rx->ring_size & ~RX_CFG_B_RX_RING_LEN_MASK_) {
2184 ret = -EINVAL;
2185 goto cleanup;
2186 }
2187 ring_allocation_size = ALIGN(rx->ring_size *
2188 sizeof(struct lan743x_rx_descriptor),
2189 PAGE_SIZE);
2190 dma_ptr = 0;
2191 cpu_ptr = pci_zalloc_consistent(rx->adapter->pdev,
2192 ring_allocation_size, &dma_ptr);
2193 if (!cpu_ptr) {
2194 ret = -ENOMEM;
2195 goto cleanup;
2196 }
2197 rx->ring_allocation_size = ring_allocation_size;
2198 rx->ring_cpu_ptr = (struct lan743x_rx_descriptor *)cpu_ptr;
2199 rx->ring_dma_ptr = dma_ptr;
2200
2201 cpu_ptr = kcalloc(rx->ring_size, sizeof(*rx->buffer_info),
2202 GFP_KERNEL);
2203 if (!cpu_ptr) {
2204 ret = -ENOMEM;
2205 goto cleanup;
2206 }
2207 rx->buffer_info = (struct lan743x_rx_buffer_info *)cpu_ptr;
2208 dma_ptr = 0;
2209 cpu_ptr = pci_zalloc_consistent(rx->adapter->pdev,
2210 sizeof(*rx->head_cpu_ptr), &dma_ptr);
2211 if (!cpu_ptr) {
2212 ret = -ENOMEM;
2213 goto cleanup;
2214 }
2215
2216 rx->head_cpu_ptr = cpu_ptr;
2217 rx->head_dma_ptr = dma_ptr;
2218 if (rx->head_dma_ptr & 0x3) {
2219 ret = -ENOMEM;
2220 goto cleanup;
2221 }
2222
2223 rx->last_head = 0;
2224 for (index = 0; index < rx->ring_size; index++) {
2225 ret = lan743x_rx_allocate_ring_element(rx, index);
2226 if (ret)
2227 goto cleanup;
2228 }
2229 return 0;
2230
2231cleanup:
2232 lan743x_rx_ring_cleanup(rx);
2233 return ret;
2234}
2235
2236static void lan743x_rx_close(struct lan743x_rx *rx)
2237{
2238 struct lan743x_adapter *adapter = rx->adapter;
2239
2240 lan743x_csr_write(adapter, FCT_RX_CTL,
2241 FCT_RX_CTL_DIS_(rx->channel_number));
2242 lan743x_csr_wait_for_bit(adapter, FCT_RX_CTL,
2243 FCT_RX_CTL_EN_(rx->channel_number),
2244 0, 1000, 20000, 100);
2245
2246 lan743x_csr_write(adapter, DMAC_CMD,
2247 DMAC_CMD_STOP_R_(rx->channel_number));
2248 lan743x_dmac_rx_wait_till_stopped(adapter, rx->channel_number);
2249
2250 lan743x_csr_write(adapter, DMAC_INT_EN_CLR,
2251 DMAC_INT_BIT_RXFRM_(rx->channel_number));
2252 lan743x_csr_write(adapter, INT_EN_CLR,
2253 INT_BIT_DMA_RX_(rx->channel_number));
2254 napi_disable(&rx->napi);
2255
2256 netif_napi_del(&rx->napi);
2257
2258 lan743x_rx_ring_cleanup(rx);
2259}
2260
2261static int lan743x_rx_open(struct lan743x_rx *rx)
2262{
2263 struct lan743x_adapter *adapter = rx->adapter;
2264 u32 data = 0;
2265 int ret;
2266
2267 rx->frame_count = 0;
2268 ret = lan743x_rx_ring_init(rx);
2269 if (ret)
2270 goto return_error;
2271
2272 netif_napi_add(adapter->netdev,
2273 &rx->napi, lan743x_rx_napi_poll,
2274 rx->ring_size - 1);
2275
2276 lan743x_csr_write(adapter, DMAC_CMD,
2277 DMAC_CMD_RX_SWR_(rx->channel_number));
2278 lan743x_csr_wait_for_bit(adapter, DMAC_CMD,
2279 DMAC_CMD_RX_SWR_(rx->channel_number),
2280 0, 1000, 20000, 100);
2281
2282 /* set ring base address */
2283 lan743x_csr_write(adapter,
2284 RX_BASE_ADDRH(rx->channel_number),
2285 DMA_ADDR_HIGH32(rx->ring_dma_ptr));
2286 lan743x_csr_write(adapter,
2287 RX_BASE_ADDRL(rx->channel_number),
2288 DMA_ADDR_LOW32(rx->ring_dma_ptr));
2289
2290 /* set rx write back address */
2291 lan743x_csr_write(adapter,
2292 RX_HEAD_WRITEBACK_ADDRH(rx->channel_number),
2293 DMA_ADDR_HIGH32(rx->head_dma_ptr));
2294 lan743x_csr_write(adapter,
2295 RX_HEAD_WRITEBACK_ADDRL(rx->channel_number),
2296 DMA_ADDR_LOW32(rx->head_dma_ptr));
2297 data = RX_CFG_A_RX_HP_WB_EN_;
2298 if (!(adapter->csr.flags & LAN743X_CSR_FLAG_IS_A0)) {
2299 data |= (RX_CFG_A_RX_WB_ON_INT_TMR_ |
2300 RX_CFG_A_RX_WB_THRES_SET_(0x7) |
2301 RX_CFG_A_RX_PF_THRES_SET_(16) |
2302 RX_CFG_A_RX_PF_PRI_THRES_SET_(4));
2303 }
2304
2305 /* set RX_CFG_A */
2306 lan743x_csr_write(adapter,
2307 RX_CFG_A(rx->channel_number), data);
2308
2309 /* set RX_CFG_B */
2310 data = lan743x_csr_read(adapter, RX_CFG_B(rx->channel_number));
2311 data &= ~RX_CFG_B_RX_PAD_MASK_;
2312 if (!RX_HEAD_PADDING)
2313 data |= RX_CFG_B_RX_PAD_0_;
2314 else
2315 data |= RX_CFG_B_RX_PAD_2_;
2316 data &= ~RX_CFG_B_RX_RING_LEN_MASK_;
2317 data |= ((rx->ring_size) & RX_CFG_B_RX_RING_LEN_MASK_);
2318 data |= RX_CFG_B_TS_ALL_RX_;
2319 if (!(adapter->csr.flags & LAN743X_CSR_FLAG_IS_A0))
2320 data |= RX_CFG_B_RDMABL_512_;
2321
2322 lan743x_csr_write(adapter, RX_CFG_B(rx->channel_number), data);
2323 rx->vector_flags = lan743x_intr_get_vector_flags(adapter,
2324 INT_BIT_DMA_RX_
2325 (rx->channel_number));
2326
2327 /* set RX_CFG_C */
2328 data = 0;
2329 if (rx->vector_flags & LAN743X_VECTOR_FLAG_SOURCE_ENABLE_AUTO_CLEAR)
2330 data |= RX_CFG_C_RX_TOP_INT_EN_AUTO_CLR_;
2331 if (rx->vector_flags & LAN743X_VECTOR_FLAG_SOURCE_STATUS_AUTO_CLEAR)
2332 data |= RX_CFG_C_RX_DMA_INT_STS_AUTO_CLR_;
2333 if (rx->vector_flags & LAN743X_VECTOR_FLAG_SOURCE_STATUS_R2C)
2334 data |= RX_CFG_C_RX_INT_STS_R2C_MODE_MASK_;
2335 if (rx->vector_flags & LAN743X_VECTOR_FLAG_SOURCE_ENABLE_R2C)
2336 data |= RX_CFG_C_RX_INT_EN_R2C_;
2337 lan743x_csr_write(adapter, RX_CFG_C(rx->channel_number), data);
2338
2339 rx->last_tail = ((u32)(rx->ring_size - 1));
2340 lan743x_csr_write(adapter, RX_TAIL(rx->channel_number),
2341 rx->last_tail);
2342 rx->last_head = lan743x_csr_read(adapter, RX_HEAD(rx->channel_number));
2343 if (rx->last_head) {
2344 ret = -EIO;
2345 goto napi_delete;
2346 }
2347
2348 napi_enable(&rx->napi);
2349
2350 lan743x_csr_write(adapter, INT_EN_SET,
2351 INT_BIT_DMA_RX_(rx->channel_number));
2352 lan743x_csr_write(adapter, DMAC_INT_STS,
2353 DMAC_INT_BIT_RXFRM_(rx->channel_number));
2354 lan743x_csr_write(adapter, DMAC_INT_EN_SET,
2355 DMAC_INT_BIT_RXFRM_(rx->channel_number));
2356 lan743x_csr_write(adapter, DMAC_CMD,
2357 DMAC_CMD_START_R_(rx->channel_number));
2358
2359 /* initialize fifo */
2360 lan743x_csr_write(adapter, FCT_RX_CTL,
2361 FCT_RX_CTL_RESET_(rx->channel_number));
2362 lan743x_csr_wait_for_bit(adapter, FCT_RX_CTL,
2363 FCT_RX_CTL_RESET_(rx->channel_number),
2364 0, 1000, 20000, 100);
2365 lan743x_csr_write(adapter, FCT_FLOW(rx->channel_number),
2366 FCT_FLOW_CTL_REQ_EN_ |
2367 FCT_FLOW_CTL_ON_THRESHOLD_SET_(0x2A) |
2368 FCT_FLOW_CTL_OFF_THRESHOLD_SET_(0xA));
2369
2370 /* enable fifo */
2371 lan743x_csr_write(adapter, FCT_RX_CTL,
2372 FCT_RX_CTL_EN_(rx->channel_number));
2373 return 0;
2374
2375napi_delete:
2376 netif_napi_del(&rx->napi);
2377 lan743x_rx_ring_cleanup(rx);
2378
2379return_error:
2380 return ret;
2381}
2382
2383static int lan743x_netdev_close(struct net_device *netdev)
2384{
2385 struct lan743x_adapter *adapter = netdev_priv(netdev);
2386 int index;
2387
2388 lan743x_tx_close(&adapter->tx[0]);
2389
2390 for (index = 0; index < LAN743X_USED_RX_CHANNELS; index++)
2391 lan743x_rx_close(&adapter->rx[index]);
2392
2393 lan743x_phy_close(adapter);
2394
2395 lan743x_mac_close(adapter);
2396
2397 lan743x_intr_close(adapter);
2398
2399 return 0;
2400}
2401
2402static int lan743x_netdev_open(struct net_device *netdev)
2403{
2404 struct lan743x_adapter *adapter = netdev_priv(netdev);
2405 int index;
2406 int ret;
2407
2408 ret = lan743x_intr_open(adapter);
2409 if (ret)
2410 goto return_error;
2411
2412 ret = lan743x_mac_open(adapter);
2413 if (ret)
2414 goto close_intr;
2415
2416 ret = lan743x_phy_open(adapter);
2417 if (ret)
2418 goto close_mac;
2419
2420 for (index = 0; index < LAN743X_USED_RX_CHANNELS; index++) {
2421 ret = lan743x_rx_open(&adapter->rx[index]);
2422 if (ret)
2423 goto close_rx;
2424 }
2425
2426 ret = lan743x_tx_open(&adapter->tx[0]);
2427 if (ret)
2428 goto close_rx;
2429
2430 return 0;
2431
2432close_rx:
2433 for (index = 0; index < LAN743X_USED_RX_CHANNELS; index++) {
2434 if (adapter->rx[index].ring_cpu_ptr)
2435 lan743x_rx_close(&adapter->rx[index]);
2436 }
2437 lan743x_phy_close(adapter);
2438
2439close_mac:
2440 lan743x_mac_close(adapter);
2441
2442close_intr:
2443 lan743x_intr_close(adapter);
2444
2445return_error:
2446 netif_warn(adapter, ifup, adapter->netdev,
2447 "Error opening LAN743x\n");
2448 return ret;
2449}
2450
2451static netdev_tx_t lan743x_netdev_xmit_frame(struct sk_buff *skb,
2452 struct net_device *netdev)
2453{
2454 struct lan743x_adapter *adapter = netdev_priv(netdev);
2455
2456 return lan743x_tx_xmit_frame(&adapter->tx[0], skb);
2457}
2458
2459static int lan743x_netdev_ioctl(struct net_device *netdev,
2460 struct ifreq *ifr, int cmd)
2461{
2462 if (!netif_running(netdev))
2463 return -EINVAL;
2464 return phy_mii_ioctl(netdev->phydev, ifr, cmd);
2465}
2466
2467static void lan743x_netdev_set_multicast(struct net_device *netdev)
2468{
2469 struct lan743x_adapter *adapter = netdev_priv(netdev);
2470
2471 lan743x_rfe_set_multicast(adapter);
2472}
2473
2474static int lan743x_netdev_change_mtu(struct net_device *netdev, int new_mtu)
2475{
2476 struct lan743x_adapter *adapter = netdev_priv(netdev);
2477 int ret = 0;
2478
2479 ret = lan743x_mac_set_mtu(adapter, new_mtu);
2480 if (!ret)
2481 netdev->mtu = new_mtu;
2482 return ret;
2483}
2484
2485static void lan743x_netdev_get_stats64(struct net_device *netdev,
2486 struct rtnl_link_stats64 *stats)
2487{
2488 struct lan743x_adapter *adapter = netdev_priv(netdev);
2489
2490 stats->rx_packets = lan743x_csr_read(adapter, STAT_RX_TOTAL_FRAMES);
2491 stats->tx_packets = lan743x_csr_read(adapter, STAT_TX_TOTAL_FRAMES);
2492 stats->rx_bytes = lan743x_csr_read(adapter,
2493 STAT_RX_UNICAST_BYTE_COUNT) +
2494 lan743x_csr_read(adapter,
2495 STAT_RX_BROADCAST_BYTE_COUNT) +
2496 lan743x_csr_read(adapter,
2497 STAT_RX_MULTICAST_BYTE_COUNT);
2498 stats->tx_bytes = lan743x_csr_read(adapter,
2499 STAT_TX_UNICAST_BYTE_COUNT) +
2500 lan743x_csr_read(adapter,
2501 STAT_TX_BROADCAST_BYTE_COUNT) +
2502 lan743x_csr_read(adapter,
2503 STAT_TX_MULTICAST_BYTE_COUNT);
2504 stats->rx_errors = lan743x_csr_read(adapter, STAT_RX_FCS_ERRORS) +
2505 lan743x_csr_read(adapter,
2506 STAT_RX_ALIGNMENT_ERRORS) +
2507 lan743x_csr_read(adapter, STAT_RX_JABBER_ERRORS) +
2508 lan743x_csr_read(adapter,
2509 STAT_RX_UNDERSIZE_FRAME_ERRORS) +
2510 lan743x_csr_read(adapter,
2511 STAT_RX_OVERSIZE_FRAME_ERRORS);
2512 stats->tx_errors = lan743x_csr_read(adapter, STAT_TX_FCS_ERRORS) +
2513 lan743x_csr_read(adapter,
2514 STAT_TX_EXCESS_DEFERRAL_ERRORS) +
2515 lan743x_csr_read(adapter, STAT_TX_CARRIER_ERRORS);
2516 stats->rx_dropped = lan743x_csr_read(adapter,
2517 STAT_RX_DROPPED_FRAMES);
2518 stats->tx_dropped = lan743x_csr_read(adapter,
2519 STAT_TX_EXCESSIVE_COLLISION);
2520 stats->multicast = lan743x_csr_read(adapter,
2521 STAT_RX_MULTICAST_FRAMES) +
2522 lan743x_csr_read(adapter,
2523 STAT_TX_MULTICAST_FRAMES);
2524 stats->collisions = lan743x_csr_read(adapter,
2525 STAT_TX_SINGLE_COLLISIONS) +
2526 lan743x_csr_read(adapter,
2527 STAT_TX_MULTIPLE_COLLISIONS) +
2528 lan743x_csr_read(adapter,
2529 STAT_TX_LATE_COLLISIONS);
2530}
2531
2532static int lan743x_netdev_set_mac_address(struct net_device *netdev,
2533 void *addr)
2534{
2535 struct lan743x_adapter *adapter = netdev_priv(netdev);
2536 struct sockaddr *sock_addr = addr;
2537 int ret;
2538
2539 ret = eth_prepare_mac_addr_change(netdev, sock_addr);
2540 if (ret)
2541 return ret;
2542 ether_addr_copy(netdev->dev_addr, sock_addr->sa_data);
2543 lan743x_mac_set_address(adapter, sock_addr->sa_data);
2544 lan743x_rfe_update_mac_address(adapter);
2545 return 0;
2546}
2547
2548static const struct net_device_ops lan743x_netdev_ops = {
2549 .ndo_open = lan743x_netdev_open,
2550 .ndo_stop = lan743x_netdev_close,
2551 .ndo_start_xmit = lan743x_netdev_xmit_frame,
2552 .ndo_do_ioctl = lan743x_netdev_ioctl,
2553 .ndo_set_rx_mode = lan743x_netdev_set_multicast,
2554 .ndo_change_mtu = lan743x_netdev_change_mtu,
2555 .ndo_get_stats64 = lan743x_netdev_get_stats64,
2556 .ndo_set_mac_address = lan743x_netdev_set_mac_address,
2557};
2558
2559static void lan743x_hardware_cleanup(struct lan743x_adapter *adapter)
2560{
2561 lan743x_csr_write(adapter, INT_EN_CLR, 0xFFFFFFFF);
2562}
2563
2564static void lan743x_mdiobus_cleanup(struct lan743x_adapter *adapter)
2565{
2566 mdiobus_unregister(adapter->mdiobus);
2567}
2568
2569static void lan743x_full_cleanup(struct lan743x_adapter *adapter)
2570{
2571 unregister_netdev(adapter->netdev);
2572
2573 lan743x_mdiobus_cleanup(adapter);
2574 lan743x_hardware_cleanup(adapter);
2575 lan743x_pci_cleanup(adapter);
2576}
2577
2578static int lan743x_hardware_init(struct lan743x_adapter *adapter,
2579 struct pci_dev *pdev)
2580{
2581 struct lan743x_tx *tx;
2582 int index;
2583 int ret;
2584
2585 adapter->intr.irq = adapter->pdev->irq;
2586 lan743x_csr_write(adapter, INT_EN_CLR, 0xFFFFFFFF);
2587 mutex_init(&adapter->dp_lock);
2588 ret = lan743x_mac_init(adapter);
2589 if (ret)
2590 return ret;
2591
2592 ret = lan743x_phy_init(adapter);
2593 if (ret)
2594 return ret;
2595
2596 lan743x_rfe_update_mac_address(adapter);
2597
2598 ret = lan743x_dmac_init(adapter);
2599 if (ret)
2600 return ret;
2601
2602 for (index = 0; index < LAN743X_USED_RX_CHANNELS; index++) {
2603 adapter->rx[index].adapter = adapter;
2604 adapter->rx[index].channel_number = index;
2605 }
2606
2607 tx = &adapter->tx[0];
2608 tx->adapter = adapter;
2609 tx->channel_number = 0;
2610 spin_lock_init(&tx->ring_lock);
2611 return 0;
2612}
2613
2614static int lan743x_mdiobus_init(struct lan743x_adapter *adapter)
2615{
2616 int ret;
2617
2618 adapter->mdiobus = devm_mdiobus_alloc(&adapter->pdev->dev);
2619 if (!(adapter->mdiobus)) {
2620 ret = -ENOMEM;
2621 goto return_error;
2622 }
2623
2624 adapter->mdiobus->priv = (void *)adapter;
2625 adapter->mdiobus->read = lan743x_mdiobus_read;
2626 adapter->mdiobus->write = lan743x_mdiobus_write;
2627 adapter->mdiobus->name = "lan743x-mdiobus";
2628 snprintf(adapter->mdiobus->id, MII_BUS_ID_SIZE,
2629 "pci-%s", pci_name(adapter->pdev));
2630
2631 /* set to internal PHY id */
2632 adapter->mdiobus->phy_mask = ~(u32)BIT(1);
2633
2634 /* register mdiobus */
2635 ret = mdiobus_register(adapter->mdiobus);
2636 if (ret < 0)
2637 goto return_error;
2638 return 0;
2639
2640return_error:
2641 return ret;
2642}
2643
2644/* lan743x_pcidev_probe - Device Initialization Routine
2645 * @pdev: PCI device information struct
2646 * @id: entry in lan743x_pci_tbl
2647 *
2648 * Returns 0 on success, negative on failure
2649 *
2650 * initializes an adapter identified by a pci_dev structure.
2651 * The OS initialization, configuring of the adapter private structure,
2652 * and a hardware reset occur.
2653 **/
2654static int lan743x_pcidev_probe(struct pci_dev *pdev,
2655 const struct pci_device_id *id)
2656{
2657 struct lan743x_adapter *adapter = NULL;
2658 struct net_device *netdev = NULL;
2659 int ret = -ENODEV;
2660
2661 netdev = devm_alloc_etherdev(&pdev->dev,
2662 sizeof(struct lan743x_adapter));
2663 if (!netdev)
2664 goto return_error;
2665
2666 SET_NETDEV_DEV(netdev, &pdev->dev);
2667 pci_set_drvdata(pdev, netdev);
2668 adapter = netdev_priv(netdev);
2669 adapter->netdev = netdev;
2670 adapter->msg_enable = NETIF_MSG_DRV | NETIF_MSG_PROBE |
2671 NETIF_MSG_LINK | NETIF_MSG_IFUP |
2672 NETIF_MSG_IFDOWN | NETIF_MSG_TX_QUEUED;
2673 netdev->max_mtu = LAN743X_MAX_FRAME_SIZE;
2674
2675 ret = lan743x_pci_init(adapter, pdev);
2676 if (ret)
2677 goto return_error;
2678
2679 ret = lan743x_csr_init(adapter);
2680 if (ret)
2681 goto cleanup_pci;
2682
2683 ret = lan743x_hardware_init(adapter, pdev);
2684 if (ret)
2685 goto cleanup_pci;
2686
2687 ret = lan743x_mdiobus_init(adapter);
2688 if (ret)
2689 goto cleanup_hardware;
2690
2691 adapter->netdev->netdev_ops = &lan743x_netdev_ops;
2692 adapter->netdev->features = NETIF_F_SG | NETIF_F_TSO | NETIF_F_HW_CSUM;
2693 adapter->netdev->hw_features = adapter->netdev->features;
2694
2695 /* carrier off reporting is important to ethtool even BEFORE open */
2696 netif_carrier_off(netdev);
2697
2698 ret = register_netdev(adapter->netdev);
2699 if (ret < 0)
2700 goto cleanup_mdiobus;
2701 return 0;
2702
2703cleanup_mdiobus:
2704 lan743x_mdiobus_cleanup(adapter);
2705
2706cleanup_hardware:
2707 lan743x_hardware_cleanup(adapter);
2708
2709cleanup_pci:
2710 lan743x_pci_cleanup(adapter);
2711
2712return_error:
2713 pr_warn("Initialization failed\n");
2714 return ret;
2715}
2716
2717/**
2718 * lan743x_pcidev_remove - Device Removal Routine
2719 * @pdev: PCI device information struct
2720 *
2721 * this is called by the PCI subsystem to alert the driver
2722 * that it should release a PCI device. This could be caused by a
2723 * Hot-Plug event, or because the driver is going to be removed from
2724 * memory.
2725 **/
2726static void lan743x_pcidev_remove(struct pci_dev *pdev)
2727{
2728 struct net_device *netdev = pci_get_drvdata(pdev);
2729 struct lan743x_adapter *adapter = netdev_priv(netdev);
2730
2731 lan743x_full_cleanup(adapter);
2732}
2733
2734static void lan743x_pcidev_shutdown(struct pci_dev *pdev)
2735{
2736 struct net_device *netdev = pci_get_drvdata(pdev);
2737 struct lan743x_adapter *adapter = netdev_priv(netdev);
2738
2739 rtnl_lock();
2740 netif_device_detach(netdev);
2741
2742 /* close netdev when netdev is at running state.
2743 * For instance, it is true when system goes to sleep by pm-suspend
2744 * However, it is false when system goes to sleep by suspend GUI menu
2745 */
2746 if (netif_running(netdev))
2747 lan743x_netdev_close(netdev);
2748 rtnl_unlock();
2749
2750 /* clean up lan743x portion */
2751 lan743x_hardware_cleanup(adapter);
2752}
2753
2754static const struct pci_device_id lan743x_pcidev_tbl[] = {
2755 { PCI_DEVICE(PCI_VENDOR_ID_SMSC, PCI_DEVICE_ID_SMSC_LAN7430) },
2756 { 0, }
2757};
2758
2759static struct pci_driver lan743x_pcidev_driver = {
2760 .name = DRIVER_NAME,
2761 .id_table = lan743x_pcidev_tbl,
2762 .probe = lan743x_pcidev_probe,
2763 .remove = lan743x_pcidev_remove,
2764 .shutdown = lan743x_pcidev_shutdown,
2765};
2766
2767module_pci_driver(lan743x_pcidev_driver);
2768
2769MODULE_AUTHOR(DRIVER_AUTHOR);
2770MODULE_DESCRIPTION(DRIVER_DESC);
2771MODULE_LICENSE("GPL");