Linux Audio

Check our new training course

Loading...
v6.8
  1// SPDX-License-Identifier: GPL-2.0
  2//
  3// Copyright (C) 2017 Socionext Inc.
  4//   Author: Masahiro Yamada <yamada.masahiro@socionext.com>
 
 
 
 
 
 
 
 
 
  5
  6#include <linux/bits.h>
  7#include <linux/gpio/driver.h>
  8#include <linux/irq.h>
  9#include <linux/irqdomain.h>
 10#include <linux/module.h>
 11#include <linux/of.h>
 
 12#include <linux/of_irq.h>
 13#include <linux/platform_device.h>
 14#include <linux/spinlock.h>
 15#include <dt-bindings/gpio/uniphier-gpio.h>
 16
 
 
 
 17#define UNIPHIER_GPIO_IRQ_MAX_NUM	24
 18
 19#define UNIPHIER_GPIO_PORT_DATA		0x0	/* data */
 20#define UNIPHIER_GPIO_PORT_DIR		0x4	/* direction (1:in, 0:out) */
 21#define UNIPHIER_GPIO_IRQ_EN		0x90	/* irq enable */
 22#define UNIPHIER_GPIO_IRQ_MODE		0x94	/* irq mode (1: both edge) */
 23#define UNIPHIER_GPIO_IRQ_FLT_EN	0x98	/* noise filter enable */
 24#define UNIPHIER_GPIO_IRQ_FLT_CYC	0x9c	/* noise filter clock cycle */
 25
 26struct uniphier_gpio_priv {
 27	struct gpio_chip chip;
 28	struct irq_chip irq_chip;
 29	struct irq_domain *domain;
 30	void __iomem *regs;
 31	spinlock_t lock;
 32	u32 saved_vals[];
 33};
 34
 35static unsigned int uniphier_gpio_bank_to_reg(unsigned int bank)
 36{
 37	unsigned int reg;
 38
 39	reg = (bank + 1) * 8;
 40
 41	/*
 42	 * Unfortunately, the GPIO port registers are not contiguous because
 43	 * offset 0x90-0x9f is used for IRQ.  Add 0x10 when crossing the region.
 44	 */
 45	if (reg >= UNIPHIER_GPIO_IRQ_EN)
 46		reg += 0x10;
 47
 48	return reg;
 49}
 50
 51static void uniphier_gpio_get_bank_and_mask(unsigned int offset,
 52					    unsigned int *bank, u32 *mask)
 53{
 54	*bank = offset / UNIPHIER_GPIO_LINES_PER_BANK;
 55	*mask = BIT(offset % UNIPHIER_GPIO_LINES_PER_BANK);
 56}
 57
 58static void uniphier_gpio_reg_update(struct uniphier_gpio_priv *priv,
 59				     unsigned int reg, u32 mask, u32 val)
 60{
 61	unsigned long flags;
 62	u32 tmp;
 63
 64	spin_lock_irqsave(&priv->lock, flags);
 65	tmp = readl(priv->regs + reg);
 66	tmp &= ~mask;
 67	tmp |= mask & val;
 68	writel(tmp, priv->regs + reg);
 69	spin_unlock_irqrestore(&priv->lock, flags);
 70}
 71
 72static void uniphier_gpio_bank_write(struct gpio_chip *chip, unsigned int bank,
 73				     unsigned int reg, u32 mask, u32 val)
 74{
 75	struct uniphier_gpio_priv *priv = gpiochip_get_data(chip);
 76
 77	if (!mask)
 78		return;
 79
 80	uniphier_gpio_reg_update(priv, uniphier_gpio_bank_to_reg(bank) + reg,
 81				 mask, val);
 82}
 83
 84static void uniphier_gpio_offset_write(struct gpio_chip *chip,
 85				       unsigned int offset, unsigned int reg,
 86				       int val)
 87{
 88	unsigned int bank;
 89	u32 mask;
 90
 91	uniphier_gpio_get_bank_and_mask(offset, &bank, &mask);
 92
 93	uniphier_gpio_bank_write(chip, bank, reg, mask, val ? mask : 0);
 94}
 95
 96static int uniphier_gpio_offset_read(struct gpio_chip *chip,
 97				     unsigned int offset, unsigned int reg)
 98{
 99	struct uniphier_gpio_priv *priv = gpiochip_get_data(chip);
100	unsigned int bank, reg_offset;
101	u32 mask;
102
103	uniphier_gpio_get_bank_and_mask(offset, &bank, &mask);
104	reg_offset = uniphier_gpio_bank_to_reg(bank) + reg;
105
106	return !!(readl(priv->regs + reg_offset) & mask);
107}
108
109static int uniphier_gpio_get_direction(struct gpio_chip *chip,
110				       unsigned int offset)
111{
112	if (uniphier_gpio_offset_read(chip, offset, UNIPHIER_GPIO_PORT_DIR))
113		return GPIO_LINE_DIRECTION_IN;
114
115	return GPIO_LINE_DIRECTION_OUT;
116}
117
118static int uniphier_gpio_direction_input(struct gpio_chip *chip,
119					 unsigned int offset)
120{
121	uniphier_gpio_offset_write(chip, offset, UNIPHIER_GPIO_PORT_DIR, 1);
122
123	return 0;
124}
125
126static int uniphier_gpio_direction_output(struct gpio_chip *chip,
127					  unsigned int offset, int val)
128{
129	uniphier_gpio_offset_write(chip, offset, UNIPHIER_GPIO_PORT_DATA, val);
130	uniphier_gpio_offset_write(chip, offset, UNIPHIER_GPIO_PORT_DIR, 0);
131
132	return 0;
133}
134
135static int uniphier_gpio_get(struct gpio_chip *chip, unsigned int offset)
136{
137	return uniphier_gpio_offset_read(chip, offset, UNIPHIER_GPIO_PORT_DATA);
138}
139
140static void uniphier_gpio_set(struct gpio_chip *chip,
141			      unsigned int offset, int val)
142{
143	uniphier_gpio_offset_write(chip, offset, UNIPHIER_GPIO_PORT_DATA, val);
144}
145
146static void uniphier_gpio_set_multiple(struct gpio_chip *chip,
147				       unsigned long *mask, unsigned long *bits)
148{
149	unsigned long i, bank, bank_mask, bank_bits;
 
150
151	for_each_set_clump8(i, bank_mask, mask, chip->ngpio) {
152		bank = i / UNIPHIER_GPIO_LINES_PER_BANK;
153		bank_bits = bitmap_get_value8(bits, i);
 
 
 
154
155		uniphier_gpio_bank_write(chip, bank, UNIPHIER_GPIO_PORT_DATA,
156					 bank_mask, bank_bits);
157	}
158}
159
160static int uniphier_gpio_to_irq(struct gpio_chip *chip, unsigned int offset)
161{
162	struct irq_fwspec fwspec;
163
164	if (offset < UNIPHIER_GPIO_IRQ_OFFSET)
165		return -ENXIO;
166
167	fwspec.fwnode = of_node_to_fwnode(chip->parent->of_node);
168	fwspec.param_count = 2;
169	fwspec.param[0] = offset - UNIPHIER_GPIO_IRQ_OFFSET;
170	/*
171	 * IRQ_TYPE_NONE is rejected by the parent irq domain. Set LEVEL_HIGH
172	 * temporarily. Anyway, ->irq_set_type() will override it later.
173	 */
174	fwspec.param[1] = IRQ_TYPE_LEVEL_HIGH;
175
176	return irq_create_fwspec_mapping(&fwspec);
177}
178
179static void uniphier_gpio_irq_mask(struct irq_data *data)
180{
181	struct uniphier_gpio_priv *priv = irq_data_get_irq_chip_data(data);
182	u32 mask = BIT(irqd_to_hwirq(data));
183
184	uniphier_gpio_reg_update(priv, UNIPHIER_GPIO_IRQ_EN, mask, 0);
185
186	irq_chip_mask_parent(data);
187}
188
189static void uniphier_gpio_irq_unmask(struct irq_data *data)
190{
191	struct uniphier_gpio_priv *priv = irq_data_get_irq_chip_data(data);
192	u32 mask = BIT(irqd_to_hwirq(data));
193
194	uniphier_gpio_reg_update(priv, UNIPHIER_GPIO_IRQ_EN, mask, mask);
195
196	irq_chip_unmask_parent(data);
197}
198
199static int uniphier_gpio_irq_set_type(struct irq_data *data, unsigned int type)
200{
201	struct uniphier_gpio_priv *priv = irq_data_get_irq_chip_data(data);
202	u32 mask = BIT(irqd_to_hwirq(data));
203	u32 val = 0;
204
205	if (type == IRQ_TYPE_EDGE_BOTH) {
206		val = mask;
207		type = IRQ_TYPE_EDGE_FALLING;
208	}
209
210	uniphier_gpio_reg_update(priv, UNIPHIER_GPIO_IRQ_MODE, mask, val);
211	/* To enable both edge detection, the noise filter must be enabled. */
212	uniphier_gpio_reg_update(priv, UNIPHIER_GPIO_IRQ_FLT_EN, mask, val);
213
214	return irq_chip_set_type_parent(data, type);
215}
216
217static int uniphier_gpio_irq_get_parent_hwirq(struct uniphier_gpio_priv *priv,
218					      unsigned int hwirq)
219{
220	struct device_node *np = priv->chip.parent->of_node;
221	const __be32 *range;
222	u32 base, parent_base, size;
223	int len;
224
225	range = of_get_property(np, "socionext,interrupt-ranges", &len);
226	if (!range)
227		return -EINVAL;
228
229	len /= sizeof(*range);
230
231	for (; len >= 3; len -= 3) {
232		base = be32_to_cpu(*range++);
233		parent_base = be32_to_cpu(*range++);
234		size = be32_to_cpu(*range++);
235
236		if (base <= hwirq && hwirq < base + size)
237			return hwirq - base + parent_base;
238	}
239
240	return -ENOENT;
241}
242
243static int uniphier_gpio_irq_domain_translate(struct irq_domain *domain,
244					      struct irq_fwspec *fwspec,
245					      unsigned long *out_hwirq,
246					      unsigned int *out_type)
247{
248	if (WARN_ON(fwspec->param_count < 2))
249		return -EINVAL;
250
251	*out_hwirq = fwspec->param[0];
252	*out_type = fwspec->param[1] & IRQ_TYPE_SENSE_MASK;
253
254	return 0;
255}
256
257static int uniphier_gpio_irq_domain_alloc(struct irq_domain *domain,
258					  unsigned int virq,
259					  unsigned int nr_irqs, void *arg)
260{
261	struct uniphier_gpio_priv *priv = domain->host_data;
262	struct irq_fwspec parent_fwspec;
263	irq_hw_number_t hwirq;
264	unsigned int type;
265	int ret;
266
267	if (WARN_ON(nr_irqs != 1))
268		return -EINVAL;
269
270	ret = uniphier_gpio_irq_domain_translate(domain, arg, &hwirq, &type);
271	if (ret)
272		return ret;
273
274	ret = uniphier_gpio_irq_get_parent_hwirq(priv, hwirq);
275	if (ret < 0)
276		return ret;
277
278	/* parent is UniPhier AIDET */
279	parent_fwspec.fwnode = domain->parent->fwnode;
280	parent_fwspec.param_count = 2;
281	parent_fwspec.param[0] = ret;
282	parent_fwspec.param[1] = (type == IRQ_TYPE_EDGE_BOTH) ?
283						IRQ_TYPE_EDGE_FALLING : type;
284
285	ret = irq_domain_set_hwirq_and_chip(domain, virq, hwirq,
286					    &priv->irq_chip, priv);
287	if (ret)
288		return ret;
289
290	return irq_domain_alloc_irqs_parent(domain, virq, 1, &parent_fwspec);
291}
292
293static int uniphier_gpio_irq_domain_activate(struct irq_domain *domain,
294					     struct irq_data *data, bool early)
295{
296	struct uniphier_gpio_priv *priv = domain->host_data;
297	struct gpio_chip *chip = &priv->chip;
298
299	return gpiochip_lock_as_irq(chip,
300			irqd_to_hwirq(data) + UNIPHIER_GPIO_IRQ_OFFSET);
301}
302
303static void uniphier_gpio_irq_domain_deactivate(struct irq_domain *domain,
304						struct irq_data *data)
305{
306	struct uniphier_gpio_priv *priv = domain->host_data;
307	struct gpio_chip *chip = &priv->chip;
308
309	gpiochip_unlock_as_irq(chip,
310			irqd_to_hwirq(data) + UNIPHIER_GPIO_IRQ_OFFSET);
311}
312
313static const struct irq_domain_ops uniphier_gpio_irq_domain_ops = {
314	.alloc = uniphier_gpio_irq_domain_alloc,
315	.free = irq_domain_free_irqs_common,
316	.activate = uniphier_gpio_irq_domain_activate,
317	.deactivate = uniphier_gpio_irq_domain_deactivate,
318	.translate = uniphier_gpio_irq_domain_translate,
319};
320
321static void uniphier_gpio_hw_init(struct uniphier_gpio_priv *priv)
322{
323	/*
324	 * Due to the hardware design, the noise filter must be enabled to
325	 * detect both edge interrupts.  This filter is intended to remove the
326	 * noise from the irq lines.  It does not work for GPIO input, so GPIO
327	 * debounce is not supported.  Unfortunately, the filter period is
328	 * shared among all irq lines.  Just choose a sensible period here.
329	 */
330	writel(0xff, priv->regs + UNIPHIER_GPIO_IRQ_FLT_CYC);
331}
332
333static unsigned int uniphier_gpio_get_nbanks(unsigned int ngpio)
334{
335	return DIV_ROUND_UP(ngpio, UNIPHIER_GPIO_LINES_PER_BANK);
336}
337
338static int uniphier_gpio_probe(struct platform_device *pdev)
339{
340	struct device *dev = &pdev->dev;
341	struct device_node *parent_np;
342	struct irq_domain *parent_domain;
343	struct uniphier_gpio_priv *priv;
344	struct gpio_chip *chip;
345	struct irq_chip *irq_chip;
 
346	unsigned int nregs;
347	u32 ngpios;
348	int ret;
349
350	parent_np = of_irq_find_parent(dev->of_node);
351	if (!parent_np)
352		return -ENXIO;
353
354	parent_domain = irq_find_host(parent_np);
355	of_node_put(parent_np);
356	if (!parent_domain)
357		return -EPROBE_DEFER;
358
359	ret = of_property_read_u32(dev->of_node, "ngpios", &ngpios);
360	if (ret)
361		return ret;
362
363	nregs = uniphier_gpio_get_nbanks(ngpios) * 2 + 3;
364	priv = devm_kzalloc(dev, struct_size(priv, saved_vals, nregs),
 
365			    GFP_KERNEL);
366	if (!priv)
367		return -ENOMEM;
368
369	priv->regs = devm_platform_ioremap_resource(pdev, 0);
 
370	if (IS_ERR(priv->regs))
371		return PTR_ERR(priv->regs);
372
373	spin_lock_init(&priv->lock);
374
375	chip = &priv->chip;
376	chip->label = dev_name(dev);
377	chip->parent = dev;
378	chip->request = gpiochip_generic_request;
379	chip->free = gpiochip_generic_free;
380	chip->get_direction = uniphier_gpio_get_direction;
381	chip->direction_input = uniphier_gpio_direction_input;
382	chip->direction_output = uniphier_gpio_direction_output;
383	chip->get = uniphier_gpio_get;
384	chip->set = uniphier_gpio_set;
385	chip->set_multiple = uniphier_gpio_set_multiple;
386	chip->to_irq = uniphier_gpio_to_irq;
387	chip->base = -1;
388	chip->ngpio = ngpios;
389
390	irq_chip = &priv->irq_chip;
391	irq_chip->name = dev_name(dev);
392	irq_chip->irq_mask = uniphier_gpio_irq_mask;
393	irq_chip->irq_unmask = uniphier_gpio_irq_unmask;
394	irq_chip->irq_eoi = irq_chip_eoi_parent;
395	irq_chip->irq_set_affinity = irq_chip_set_affinity_parent;
396	irq_chip->irq_set_type = uniphier_gpio_irq_set_type;
397
398	uniphier_gpio_hw_init(priv);
399
400	ret = devm_gpiochip_add_data(dev, chip, priv);
401	if (ret)
402		return ret;
403
404	priv->domain = irq_domain_create_hierarchy(
405					parent_domain, 0,
406					UNIPHIER_GPIO_IRQ_MAX_NUM,
407					of_node_to_fwnode(dev->of_node),
408					&uniphier_gpio_irq_domain_ops, priv);
409	if (!priv->domain)
410		return -ENOMEM;
411
412	platform_set_drvdata(pdev, priv);
413
414	return 0;
415}
416
417static void uniphier_gpio_remove(struct platform_device *pdev)
418{
419	struct uniphier_gpio_priv *priv = platform_get_drvdata(pdev);
420
421	irq_domain_remove(priv->domain);
 
 
422}
423
424static int __maybe_unused uniphier_gpio_suspend(struct device *dev)
425{
426	struct uniphier_gpio_priv *priv = dev_get_drvdata(dev);
427	unsigned int nbanks = uniphier_gpio_get_nbanks(priv->chip.ngpio);
428	u32 *val = priv->saved_vals;
429	unsigned int reg;
430	int i;
431
432	for (i = 0; i < nbanks; i++) {
433		reg = uniphier_gpio_bank_to_reg(i);
434
435		*val++ = readl(priv->regs + reg + UNIPHIER_GPIO_PORT_DATA);
436		*val++ = readl(priv->regs + reg + UNIPHIER_GPIO_PORT_DIR);
437	}
438
439	*val++ = readl(priv->regs + UNIPHIER_GPIO_IRQ_EN);
440	*val++ = readl(priv->regs + UNIPHIER_GPIO_IRQ_MODE);
441	*val++ = readl(priv->regs + UNIPHIER_GPIO_IRQ_FLT_EN);
442
443	return 0;
444}
445
446static int __maybe_unused uniphier_gpio_resume(struct device *dev)
447{
448	struct uniphier_gpio_priv *priv = dev_get_drvdata(dev);
449	unsigned int nbanks = uniphier_gpio_get_nbanks(priv->chip.ngpio);
450	const u32 *val = priv->saved_vals;
451	unsigned int reg;
452	int i;
453
454	for (i = 0; i < nbanks; i++) {
455		reg = uniphier_gpio_bank_to_reg(i);
456
457		writel(*val++, priv->regs + reg + UNIPHIER_GPIO_PORT_DATA);
458		writel(*val++, priv->regs + reg + UNIPHIER_GPIO_PORT_DIR);
459	}
460
461	writel(*val++, priv->regs + UNIPHIER_GPIO_IRQ_EN);
462	writel(*val++, priv->regs + UNIPHIER_GPIO_IRQ_MODE);
463	writel(*val++, priv->regs + UNIPHIER_GPIO_IRQ_FLT_EN);
464
465	uniphier_gpio_hw_init(priv);
466
467	return 0;
468}
469
470static const struct dev_pm_ops uniphier_gpio_pm_ops = {
471	SET_LATE_SYSTEM_SLEEP_PM_OPS(uniphier_gpio_suspend,
472				     uniphier_gpio_resume)
473};
474
475static const struct of_device_id uniphier_gpio_match[] = {
476	{ .compatible = "socionext,uniphier-gpio" },
477	{ /* sentinel */ }
478};
479MODULE_DEVICE_TABLE(of, uniphier_gpio_match);
480
481static struct platform_driver uniphier_gpio_driver = {
482	.probe = uniphier_gpio_probe,
483	.remove_new = uniphier_gpio_remove,
484	.driver = {
485		.name = "uniphier-gpio",
486		.of_match_table = uniphier_gpio_match,
487		.pm = &uniphier_gpio_pm_ops,
488	},
489};
490module_platform_driver(uniphier_gpio_driver);
491
492MODULE_AUTHOR("Masahiro Yamada <yamada.masahiro@socionext.com>");
493MODULE_DESCRIPTION("UniPhier GPIO driver");
494MODULE_LICENSE("GPL v2");
v4.17
  1/*
  2 * Copyright (C) 2017 Socionext Inc.
  3 *   Author: Masahiro Yamada <yamada.masahiro@socionext.com>
  4 *
  5 * This program is free software; you can redistribute it and/or modify
  6 * it under the terms of the GNU General Public License version 2 as
  7 * published by the Free Software Foundation.
  8 *
  9 * This program is distributed in the hope that it will be useful,
 10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 12 * GNU General Public License for more details.
 13 */
 14
 15#include <linux/bitops.h>
 16#include <linux/gpio/driver.h>
 17#include <linux/irq.h>
 18#include <linux/irqdomain.h>
 19#include <linux/module.h>
 20#include <linux/of.h>
 21#include <linux/of_device.h>
 22#include <linux/of_irq.h>
 23#include <linux/platform_device.h>
 24#include <linux/spinlock.h>
 25#include <dt-bindings/gpio/uniphier-gpio.h>
 26
 27#define UNIPHIER_GPIO_BANK_MASK		\
 28				GENMASK((UNIPHIER_GPIO_LINES_PER_BANK) - 1, 0)
 29
 30#define UNIPHIER_GPIO_IRQ_MAX_NUM	24
 31
 32#define UNIPHIER_GPIO_PORT_DATA		0x0	/* data */
 33#define UNIPHIER_GPIO_PORT_DIR		0x4	/* direction (1:in, 0:out) */
 34#define UNIPHIER_GPIO_IRQ_EN		0x90	/* irq enable */
 35#define UNIPHIER_GPIO_IRQ_MODE		0x94	/* irq mode (1: both edge) */
 36#define UNIPHIER_GPIO_IRQ_FLT_EN	0x98	/* noise filter enable */
 37#define UNIPHIER_GPIO_IRQ_FLT_CYC	0x9c	/* noise filter clock cycle */
 38
 39struct uniphier_gpio_priv {
 40	struct gpio_chip chip;
 41	struct irq_chip irq_chip;
 42	struct irq_domain *domain;
 43	void __iomem *regs;
 44	spinlock_t lock;
 45	u32 saved_vals[0];
 46};
 47
 48static unsigned int uniphier_gpio_bank_to_reg(unsigned int bank)
 49{
 50	unsigned int reg;
 51
 52	reg = (bank + 1) * 8;
 53
 54	/*
 55	 * Unfortunately, the GPIO port registers are not contiguous because
 56	 * offset 0x90-0x9f is used for IRQ.  Add 0x10 when crossing the region.
 57	 */
 58	if (reg >= UNIPHIER_GPIO_IRQ_EN)
 59		reg += 0x10;
 60
 61	return reg;
 62}
 63
 64static void uniphier_gpio_get_bank_and_mask(unsigned int offset,
 65					    unsigned int *bank, u32 *mask)
 66{
 67	*bank = offset / UNIPHIER_GPIO_LINES_PER_BANK;
 68	*mask = BIT(offset % UNIPHIER_GPIO_LINES_PER_BANK);
 69}
 70
 71static void uniphier_gpio_reg_update(struct uniphier_gpio_priv *priv,
 72				     unsigned int reg, u32 mask, u32 val)
 73{
 74	unsigned long flags;
 75	u32 tmp;
 76
 77	spin_lock_irqsave(&priv->lock, flags);
 78	tmp = readl(priv->regs + reg);
 79	tmp &= ~mask;
 80	tmp |= mask & val;
 81	writel(tmp, priv->regs + reg);
 82	spin_unlock_irqrestore(&priv->lock, flags);
 83}
 84
 85static void uniphier_gpio_bank_write(struct gpio_chip *chip, unsigned int bank,
 86				     unsigned int reg, u32 mask, u32 val)
 87{
 88	struct uniphier_gpio_priv *priv = gpiochip_get_data(chip);
 89
 90	if (!mask)
 91		return;
 92
 93	uniphier_gpio_reg_update(priv, uniphier_gpio_bank_to_reg(bank) + reg,
 94				 mask, val);
 95}
 96
 97static void uniphier_gpio_offset_write(struct gpio_chip *chip,
 98				       unsigned int offset, unsigned int reg,
 99				       int val)
100{
101	unsigned int bank;
102	u32 mask;
103
104	uniphier_gpio_get_bank_and_mask(offset, &bank, &mask);
105
106	uniphier_gpio_bank_write(chip, bank, reg, mask, val ? mask : 0);
107}
108
109static int uniphier_gpio_offset_read(struct gpio_chip *chip,
110				     unsigned int offset, unsigned int reg)
111{
112	struct uniphier_gpio_priv *priv = gpiochip_get_data(chip);
113	unsigned int bank, reg_offset;
114	u32 mask;
115
116	uniphier_gpio_get_bank_and_mask(offset, &bank, &mask);
117	reg_offset = uniphier_gpio_bank_to_reg(bank) + reg;
118
119	return !!(readl(priv->regs + reg_offset) & mask);
120}
121
122static int uniphier_gpio_get_direction(struct gpio_chip *chip,
123				       unsigned int offset)
124{
125	return uniphier_gpio_offset_read(chip, offset, UNIPHIER_GPIO_PORT_DIR);
 
 
 
126}
127
128static int uniphier_gpio_direction_input(struct gpio_chip *chip,
129					 unsigned int offset)
130{
131	uniphier_gpio_offset_write(chip, offset, UNIPHIER_GPIO_PORT_DIR, 1);
132
133	return 0;
134}
135
136static int uniphier_gpio_direction_output(struct gpio_chip *chip,
137					  unsigned int offset, int val)
138{
139	uniphier_gpio_offset_write(chip, offset, UNIPHIER_GPIO_PORT_DATA, val);
140	uniphier_gpio_offset_write(chip, offset, UNIPHIER_GPIO_PORT_DIR, 0);
141
142	return 0;
143}
144
145static int uniphier_gpio_get(struct gpio_chip *chip, unsigned int offset)
146{
147	return uniphier_gpio_offset_read(chip, offset, UNIPHIER_GPIO_PORT_DATA);
148}
149
150static void uniphier_gpio_set(struct gpio_chip *chip,
151			      unsigned int offset, int val)
152{
153	uniphier_gpio_offset_write(chip, offset, UNIPHIER_GPIO_PORT_DATA, val);
154}
155
156static void uniphier_gpio_set_multiple(struct gpio_chip *chip,
157				       unsigned long *mask, unsigned long *bits)
158{
159	unsigned int bank, shift, bank_mask, bank_bits;
160	int i;
161
162	for (i = 0; i < chip->ngpio; i += UNIPHIER_GPIO_LINES_PER_BANK) {
163		bank = i / UNIPHIER_GPIO_LINES_PER_BANK;
164		shift = i % BITS_PER_LONG;
165		bank_mask = (mask[BIT_WORD(i)] >> shift) &
166						UNIPHIER_GPIO_BANK_MASK;
167		bank_bits = bits[BIT_WORD(i)] >> shift;
168
169		uniphier_gpio_bank_write(chip, bank, UNIPHIER_GPIO_PORT_DATA,
170					 bank_mask, bank_bits);
171	}
172}
173
174static int uniphier_gpio_to_irq(struct gpio_chip *chip, unsigned int offset)
175{
176	struct irq_fwspec fwspec;
177
178	if (offset < UNIPHIER_GPIO_IRQ_OFFSET)
179		return -ENXIO;
180
181	fwspec.fwnode = of_node_to_fwnode(chip->parent->of_node);
182	fwspec.param_count = 2;
183	fwspec.param[0] = offset - UNIPHIER_GPIO_IRQ_OFFSET;
184	fwspec.param[1] = IRQ_TYPE_NONE;
 
 
 
 
185
186	return irq_create_fwspec_mapping(&fwspec);
187}
188
189static void uniphier_gpio_irq_mask(struct irq_data *data)
190{
191	struct uniphier_gpio_priv *priv = data->chip_data;
192	u32 mask = BIT(data->hwirq);
193
194	uniphier_gpio_reg_update(priv, UNIPHIER_GPIO_IRQ_EN, mask, 0);
195
196	return irq_chip_mask_parent(data);
197}
198
199static void uniphier_gpio_irq_unmask(struct irq_data *data)
200{
201	struct uniphier_gpio_priv *priv = data->chip_data;
202	u32 mask = BIT(data->hwirq);
203
204	uniphier_gpio_reg_update(priv, UNIPHIER_GPIO_IRQ_EN, mask, mask);
205
206	return irq_chip_unmask_parent(data);
207}
208
209static int uniphier_gpio_irq_set_type(struct irq_data *data, unsigned int type)
210{
211	struct uniphier_gpio_priv *priv = data->chip_data;
212	u32 mask = BIT(data->hwirq);
213	u32 val = 0;
214
215	if (type == IRQ_TYPE_EDGE_BOTH) {
216		val = mask;
217		type = IRQ_TYPE_EDGE_FALLING;
218	}
219
220	uniphier_gpio_reg_update(priv, UNIPHIER_GPIO_IRQ_MODE, mask, val);
221	/* To enable both edge detection, the noise filter must be enabled. */
222	uniphier_gpio_reg_update(priv, UNIPHIER_GPIO_IRQ_FLT_EN, mask, val);
223
224	return irq_chip_set_type_parent(data, type);
225}
226
227static int uniphier_gpio_irq_get_parent_hwirq(struct uniphier_gpio_priv *priv,
228					      unsigned int hwirq)
229{
230	struct device_node *np = priv->chip.parent->of_node;
231	const __be32 *range;
232	u32 base, parent_base, size;
233	int len;
234
235	range = of_get_property(np, "socionext,interrupt-ranges", &len);
236	if (!range)
237		return -EINVAL;
238
239	len /= sizeof(*range);
240
241	for (; len >= 3; len -= 3) {
242		base = be32_to_cpu(*range++);
243		parent_base = be32_to_cpu(*range++);
244		size = be32_to_cpu(*range++);
245
246		if (base <= hwirq && hwirq < base + size)
247			return hwirq - base + parent_base;
248	}
249
250	return -ENOENT;
251}
252
253static int uniphier_gpio_irq_domain_translate(struct irq_domain *domain,
254					      struct irq_fwspec *fwspec,
255					      unsigned long *out_hwirq,
256					      unsigned int *out_type)
257{
258	if (WARN_ON(fwspec->param_count < 2))
259		return -EINVAL;
260
261	*out_hwirq = fwspec->param[0];
262	*out_type = fwspec->param[1] & IRQ_TYPE_SENSE_MASK;
263
264	return 0;
265}
266
267static int uniphier_gpio_irq_domain_alloc(struct irq_domain *domain,
268					  unsigned int virq,
269					  unsigned int nr_irqs, void *arg)
270{
271	struct uniphier_gpio_priv *priv = domain->host_data;
272	struct irq_fwspec parent_fwspec;
273	irq_hw_number_t hwirq;
274	unsigned int type;
275	int ret;
276
277	if (WARN_ON(nr_irqs != 1))
278		return -EINVAL;
279
280	ret = uniphier_gpio_irq_domain_translate(domain, arg, &hwirq, &type);
281	if (ret)
282		return ret;
283
284	ret = uniphier_gpio_irq_get_parent_hwirq(priv, hwirq);
285	if (ret < 0)
286		return ret;
287
288	/* parent is UniPhier AIDET */
289	parent_fwspec.fwnode = domain->parent->fwnode;
290	parent_fwspec.param_count = 2;
291	parent_fwspec.param[0] = ret;
292	parent_fwspec.param[1] = (type == IRQ_TYPE_EDGE_BOTH) ?
293						IRQ_TYPE_EDGE_FALLING : type;
294
295	ret = irq_domain_set_hwirq_and_chip(domain, virq, hwirq,
296					    &priv->irq_chip, priv);
297	if (ret)
298		return ret;
299
300	return irq_domain_alloc_irqs_parent(domain, virq, 1, &parent_fwspec);
301}
302
303static int uniphier_gpio_irq_domain_activate(struct irq_domain *domain,
304					     struct irq_data *data, bool early)
305{
306	struct uniphier_gpio_priv *priv = domain->host_data;
307	struct gpio_chip *chip = &priv->chip;
308
309	gpiochip_lock_as_irq(chip, data->hwirq + UNIPHIER_GPIO_IRQ_OFFSET);
310	return 0;
311}
312
313static void uniphier_gpio_irq_domain_deactivate(struct irq_domain *domain,
314						struct irq_data *data)
315{
316	struct uniphier_gpio_priv *priv = domain->host_data;
317	struct gpio_chip *chip = &priv->chip;
318
319	gpiochip_unlock_as_irq(chip, data->hwirq + UNIPHIER_GPIO_IRQ_OFFSET);
 
320}
321
322static const struct irq_domain_ops uniphier_gpio_irq_domain_ops = {
323	.alloc = uniphier_gpio_irq_domain_alloc,
324	.free = irq_domain_free_irqs_common,
325	.activate = uniphier_gpio_irq_domain_activate,
326	.deactivate = uniphier_gpio_irq_domain_deactivate,
327	.translate = uniphier_gpio_irq_domain_translate,
328};
329
330static void uniphier_gpio_hw_init(struct uniphier_gpio_priv *priv)
331{
332	/*
333	 * Due to the hardware design, the noise filter must be enabled to
334	 * detect both edge interrupts.  This filter is intended to remove the
335	 * noise from the irq lines.  It does not work for GPIO input, so GPIO
336	 * debounce is not supported.  Unfortunately, the filter period is
337	 * shared among all irq lines.  Just choose a sensible period here.
338	 */
339	writel(0xff, priv->regs + UNIPHIER_GPIO_IRQ_FLT_CYC);
340}
341
342static unsigned int uniphier_gpio_get_nbanks(unsigned int ngpio)
343{
344	return DIV_ROUND_UP(ngpio, UNIPHIER_GPIO_LINES_PER_BANK);
345}
346
347static int uniphier_gpio_probe(struct platform_device *pdev)
348{
349	struct device *dev = &pdev->dev;
350	struct device_node *parent_np;
351	struct irq_domain *parent_domain;
352	struct uniphier_gpio_priv *priv;
353	struct gpio_chip *chip;
354	struct irq_chip *irq_chip;
355	struct resource *regs;
356	unsigned int nregs;
357	u32 ngpios;
358	int ret;
359
360	parent_np = of_irq_find_parent(dev->of_node);
361	if (!parent_np)
362		return -ENXIO;
363
364	parent_domain = irq_find_host(parent_np);
365	of_node_put(parent_np);
366	if (!parent_domain)
367		return -EPROBE_DEFER;
368
369	ret = of_property_read_u32(dev->of_node, "ngpios", &ngpios);
370	if (ret)
371		return ret;
372
373	nregs = uniphier_gpio_get_nbanks(ngpios) * 2 + 3;
374	priv = devm_kzalloc(dev,
375			    sizeof(*priv) + sizeof(priv->saved_vals[0]) * nregs,
376			    GFP_KERNEL);
377	if (!priv)
378		return -ENOMEM;
379
380	regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
381	priv->regs = devm_ioremap_resource(dev, regs);
382	if (IS_ERR(priv->regs))
383		return PTR_ERR(priv->regs);
384
385	spin_lock_init(&priv->lock);
386
387	chip = &priv->chip;
388	chip->label = dev_name(dev);
389	chip->parent = dev;
390	chip->request = gpiochip_generic_request;
391	chip->free = gpiochip_generic_free;
392	chip->get_direction = uniphier_gpio_get_direction;
393	chip->direction_input = uniphier_gpio_direction_input;
394	chip->direction_output = uniphier_gpio_direction_output;
395	chip->get = uniphier_gpio_get;
396	chip->set = uniphier_gpio_set;
397	chip->set_multiple = uniphier_gpio_set_multiple;
398	chip->to_irq = uniphier_gpio_to_irq;
399	chip->base = -1;
400	chip->ngpio = ngpios;
401
402	irq_chip = &priv->irq_chip;
403	irq_chip->name = dev_name(dev);
404	irq_chip->irq_mask = uniphier_gpio_irq_mask;
405	irq_chip->irq_unmask = uniphier_gpio_irq_unmask;
406	irq_chip->irq_eoi = irq_chip_eoi_parent;
407	irq_chip->irq_set_affinity = irq_chip_set_affinity_parent;
408	irq_chip->irq_set_type = uniphier_gpio_irq_set_type;
409
410	uniphier_gpio_hw_init(priv);
411
412	ret = devm_gpiochip_add_data(dev, chip, priv);
413	if (ret)
414		return ret;
415
416	priv->domain = irq_domain_create_hierarchy(
417					parent_domain, 0,
418					UNIPHIER_GPIO_IRQ_MAX_NUM,
419					of_node_to_fwnode(dev->of_node),
420					&uniphier_gpio_irq_domain_ops, priv);
421	if (!priv->domain)
422		return -ENOMEM;
423
424	platform_set_drvdata(pdev, priv);
425
426	return 0;
427}
428
429static int uniphier_gpio_remove(struct platform_device *pdev)
430{
431	struct uniphier_gpio_priv *priv = platform_get_drvdata(pdev);
432
433	irq_domain_remove(priv->domain);
434
435	return 0;
436}
437
438static int __maybe_unused uniphier_gpio_suspend(struct device *dev)
439{
440	struct uniphier_gpio_priv *priv = dev_get_drvdata(dev);
441	unsigned int nbanks = uniphier_gpio_get_nbanks(priv->chip.ngpio);
442	u32 *val = priv->saved_vals;
443	unsigned int reg;
444	int i;
445
446	for (i = 0; i < nbanks; i++) {
447		reg = uniphier_gpio_bank_to_reg(i);
448
449		*val++ = readl(priv->regs + reg + UNIPHIER_GPIO_PORT_DATA);
450		*val++ = readl(priv->regs + reg + UNIPHIER_GPIO_PORT_DIR);
451	}
452
453	*val++ = readl(priv->regs + UNIPHIER_GPIO_IRQ_EN);
454	*val++ = readl(priv->regs + UNIPHIER_GPIO_IRQ_MODE);
455	*val++ = readl(priv->regs + UNIPHIER_GPIO_IRQ_FLT_EN);
456
457	return 0;
458}
459
460static int __maybe_unused uniphier_gpio_resume(struct device *dev)
461{
462	struct uniphier_gpio_priv *priv = dev_get_drvdata(dev);
463	unsigned int nbanks = uniphier_gpio_get_nbanks(priv->chip.ngpio);
464	const u32 *val = priv->saved_vals;
465	unsigned int reg;
466	int i;
467
468	for (i = 0; i < nbanks; i++) {
469		reg = uniphier_gpio_bank_to_reg(i);
470
471		writel(*val++, priv->regs + reg + UNIPHIER_GPIO_PORT_DATA);
472		writel(*val++, priv->regs + reg + UNIPHIER_GPIO_PORT_DIR);
473	}
474
475	writel(*val++, priv->regs + UNIPHIER_GPIO_IRQ_EN);
476	writel(*val++, priv->regs + UNIPHIER_GPIO_IRQ_MODE);
477	writel(*val++, priv->regs + UNIPHIER_GPIO_IRQ_FLT_EN);
478
479	uniphier_gpio_hw_init(priv);
480
481	return 0;
482}
483
484static const struct dev_pm_ops uniphier_gpio_pm_ops = {
485	SET_LATE_SYSTEM_SLEEP_PM_OPS(uniphier_gpio_suspend,
486				     uniphier_gpio_resume)
487};
488
489static const struct of_device_id uniphier_gpio_match[] = {
490	{ .compatible = "socionext,uniphier-gpio" },
491	{ /* sentinel */ }
492};
493MODULE_DEVICE_TABLE(of, uniphier_gpio_match);
494
495static struct platform_driver uniphier_gpio_driver = {
496	.probe = uniphier_gpio_probe,
497	.remove = uniphier_gpio_remove,
498	.driver = {
499		.name = "uniphier-gpio",
500		.of_match_table = uniphier_gpio_match,
501		.pm = &uniphier_gpio_pm_ops,
502	},
503};
504module_platform_driver(uniphier_gpio_driver);
505
506MODULE_AUTHOR("Masahiro Yamada <yamada.masahiro@socionext.com>");
507MODULE_DESCRIPTION("UniPhier GPIO driver");
508MODULE_LICENSE("GPL v2");