Linux Audio

Check our new training course

Yocto distribution development and maintenance

Need a Yocto distribution for your embedded project?
Loading...
v6.8
  1/*
  2 * This file is subject to the terms and conditions of the GNU General Public
  3 * License.  See the file "COPYING" in the main directory of this archive
  4 * for more details.
  5 *
  6 * Copyright (C) 2008 Maxime Bizon <mbizon@freebox.fr>
  7 * Copyright (C) 2014 Kevin Cernekee <cernekee@gmail.com>
  8 */
  9
 10#include <linux/init.h>
 11#include <linux/bitops.h>
 12#include <linux/memblock.h>
 
 13#include <linux/ioport.h>
 14#include <linux/kernel.h>
 15#include <linux/io.h>
 16#include <linux/of.h>
 17#include <linux/of_clk.h>
 18#include <linux/of_fdt.h>
 
 19#include <linux/libfdt.h>
 20#include <linux/smp.h>
 21#include <asm/addrspace.h>
 22#include <asm/bmips.h>
 23#include <asm/bootinfo.h>
 24#include <asm/cpu-type.h>
 25#include <asm/mipsregs.h>
 26#include <asm/prom.h>
 27#include <asm/smp-ops.h>
 28#include <asm/time.h>
 29#include <asm/traps.h>
 30#include <asm/fw/cfe/cfe_api.h>
 31
 32#define RELO_NORMAL_VEC		BIT(18)
 33
 34#define REG_BCM6328_OTP		((void __iomem *)CKSEG1ADDR(0x1000062c))
 35#define BCM6328_TP1_DISABLED	BIT(9)
 36
 37extern bool bmips_rac_flush_disable;
 38
 39static const unsigned long kbase = VMLINUX_LOAD_ADDRESS & 0xfff00000;
 40
 41struct bmips_quirk {
 42	const char		*compatible;
 43	void			(*quirk_fn)(void);
 44};
 45
 46static void kbase_setup(void)
 47{
 48	__raw_writel(kbase | RELO_NORMAL_VEC,
 49		     BMIPS_GET_CBR() + BMIPS_RELO_VECTOR_CONTROL_1);
 50	ebase = kbase;
 51}
 52
 53static void bcm3384_viper_quirks(void)
 54{
 55	/*
 56	 * Some experimental CM boxes are set up to let CM own the Viper TP0
 57	 * and let Linux own TP1.  This requires moving the kernel
 58	 * load address to a non-conflicting region (e.g. via
 59	 * CONFIG_PHYSICAL_START) and supplying an alternate DTB.
 60	 * If we detect this condition, we need to move the MIPS exception
 61	 * vectors up to an area that we own.
 62	 *
 63	 * This is distinct from the OTHER special case mentioned in
 64	 * smp-bmips.c (boot on TP1, but enable SMP, then TP0 becomes our
 65	 * logical CPU#1).  For the Viper TP1 case, SMP is off limits.
 66	 *
 67	 * Also note that many BMIPS435x CPUs do not have a
 68	 * BMIPS_RELO_VECTOR_CONTROL_1 register, so it isn't safe to just
 69	 * write VMLINUX_LOAD_ADDRESS into that register on every SoC.
 70	 */
 71	board_ebase_setup = &kbase_setup;
 72	bmips_smp_enabled = 0;
 73}
 74
 75static void bcm63xx_fixup_cpu1(void)
 76{
 77	/*
 78	 * The bootloader has set up the CPU1 reset vector at
 79	 * 0xa000_0200.
 80	 * This conflicts with the special interrupt vector (IV).
 81	 * The bootloader has also set up CPU1 to respond to the wrong
 82	 * IPI interrupt.
 83	 * Here we will start up CPU1 in the background and ask it to
 84	 * reconfigure itself then go back to sleep.
 85	 */
 86	memcpy((void *)0xa0000200, &bmips_smp_movevec, 0x20);
 87	__sync();
 88	set_c0_cause(C_SW0);
 89	cpumask_set_cpu(1, &bmips_booted_mask);
 90}
 91
 92static void bcm6328_quirks(void)
 93{
 94	/* Check CPU1 status in OTP (it is usually disabled) */
 95	if (__raw_readl(REG_BCM6328_OTP) & BCM6328_TP1_DISABLED)
 96		bmips_smp_enabled = 0;
 97	else
 98		bcm63xx_fixup_cpu1();
 99}
100
101static void bcm6358_quirks(void)
102{
103	/*
104	 * BCM3368/BCM6358 need special handling for their shared TLB, so
105	 * disable SMP for now
106	 */
107	bmips_smp_enabled = 0;
108
109	/*
110	 * RAC flush causes kernel panics on BCM6358 when booting from TP1
111	 * because the bootloader is not initializing it properly.
112	 */
113	bmips_rac_flush_disable = !!(read_c0_brcm_cmt_local() & (1 << 31));
114}
115
116static void bcm6368_quirks(void)
117{
118	bcm63xx_fixup_cpu1();
119}
120
121static const struct bmips_quirk bmips_quirk_list[] = {
122	{ "brcm,bcm3368",		&bcm6358_quirks			},
123	{ "brcm,bcm3384-viper",		&bcm3384_viper_quirks		},
124	{ "brcm,bcm33843-viper",	&bcm3384_viper_quirks		},
125	{ "brcm,bcm6328",		&bcm6328_quirks			},
126	{ "brcm,bcm6358",		&bcm6358_quirks			},
127	{ "brcm,bcm6362",		&bcm6368_quirks			},
128	{ "brcm,bcm6368",		&bcm6368_quirks			},
129	{ "brcm,bcm63168",		&bcm6368_quirks			},
130	{ "brcm,bcm63268",		&bcm6368_quirks			},
131	{ },
132};
133
134static void __init bmips_init_cfe(void)
135{
136	cfe_seal = fw_arg3;
137
138	if (cfe_seal != CFE_EPTSEAL)
139		return;
140
141	cfe_init(fw_arg0, fw_arg2);
142}
143
144void __init prom_init(void)
145{
146	bmips_init_cfe();
147	bmips_cpu_setup();
148	register_bmips_smp_ops();
149}
150
 
 
 
 
151const char *get_system_type(void)
152{
153	return "Generic BMIPS kernel";
154}
155
156void __init plat_time_init(void)
157{
158	struct device_node *np;
159	u32 freq;
160
161	np = of_find_node_by_name(NULL, "cpus");
162	if (!np)
163		panic("missing 'cpus' DT node");
164	if (of_property_read_u32(np, "mips-hpt-frequency", &freq) < 0)
165		panic("missing 'mips-hpt-frequency' property");
166	of_node_put(np);
167
168	mips_hpt_frequency = freq;
169}
170
 
 
171void __init plat_mem_setup(void)
172{
173	void *dtb;
174	const struct bmips_quirk *q;
175
176	set_io_port_base(0);
177	ioport_resource.start = 0;
178	ioport_resource.end = ~0;
179
180	/*
181	 * intended to somewhat resemble ARM; see
182	 * Documentation/arch/arm/booting.rst
183	 */
 
 
184	if (fw_arg0 == 0 && fw_arg1 == 0xffffffff)
185		dtb = phys_to_virt(fw_arg2);
 
 
 
 
186	else
187		dtb = get_fdt();
188
189	if (!dtb)
190		cfe_die("no dtb found");
191
192	__dt_setup_arch(dtb);
193
194	for (q = bmips_quirk_list; q->quirk_fn; q++) {
195		if (of_flat_dt_is_compatible(of_get_flat_dt_root(),
196					     q->compatible)) {
197			q->quirk_fn();
198		}
199	}
200}
201
202void __init device_tree_init(void)
203{
204	struct device_node *np;
205
206	unflatten_and_copy_device_tree();
207
208	/* Disable SMP boot unless both CPUs are listed in DT and !disabled */
209	np = of_find_node_by_name(NULL, "cpus");
210	if (np && of_get_available_child_count(np) <= 1)
211		bmips_smp_enabled = 0;
212	of_node_put(np);
213}
214
 
 
 
 
 
 
 
215static int __init plat_dev_init(void)
216{
217	of_clk_init(NULL);
218	return 0;
219}
220
221arch_initcall(plat_dev_init);
v4.17
  1/*
  2 * This file is subject to the terms and conditions of the GNU General Public
  3 * License.  See the file "COPYING" in the main directory of this archive
  4 * for more details.
  5 *
  6 * Copyright (C) 2008 Maxime Bizon <mbizon@freebox.fr>
  7 * Copyright (C) 2014 Kevin Cernekee <cernekee@gmail.com>
  8 */
  9
 10#include <linux/init.h>
 11#include <linux/bitops.h>
 12#include <linux/bootmem.h>
 13#include <linux/clk-provider.h>
 14#include <linux/ioport.h>
 15#include <linux/kernel.h>
 16#include <linux/io.h>
 17#include <linux/of.h>
 
 18#include <linux/of_fdt.h>
 19#include <linux/of_platform.h>
 20#include <linux/libfdt.h>
 21#include <linux/smp.h>
 22#include <asm/addrspace.h>
 23#include <asm/bmips.h>
 24#include <asm/bootinfo.h>
 25#include <asm/cpu-type.h>
 26#include <asm/mipsregs.h>
 27#include <asm/prom.h>
 28#include <asm/smp-ops.h>
 29#include <asm/time.h>
 30#include <asm/traps.h>
 
 31
 32#define RELO_NORMAL_VEC		BIT(18)
 33
 34#define REG_BCM6328_OTP		((void __iomem *)CKSEG1ADDR(0x1000062c))
 35#define BCM6328_TP1_DISABLED	BIT(9)
 36
 
 
 37static const unsigned long kbase = VMLINUX_LOAD_ADDRESS & 0xfff00000;
 38
 39struct bmips_quirk {
 40	const char		*compatible;
 41	void			(*quirk_fn)(void);
 42};
 43
 44static void kbase_setup(void)
 45{
 46	__raw_writel(kbase | RELO_NORMAL_VEC,
 47		     BMIPS_GET_CBR() + BMIPS_RELO_VECTOR_CONTROL_1);
 48	ebase = kbase;
 49}
 50
 51static void bcm3384_viper_quirks(void)
 52{
 53	/*
 54	 * Some experimental CM boxes are set up to let CM own the Viper TP0
 55	 * and let Linux own TP1.  This requires moving the kernel
 56	 * load address to a non-conflicting region (e.g. via
 57	 * CONFIG_PHYSICAL_START) and supplying an alternate DTB.
 58	 * If we detect this condition, we need to move the MIPS exception
 59	 * vectors up to an area that we own.
 60	 *
 61	 * This is distinct from the OTHER special case mentioned in
 62	 * smp-bmips.c (boot on TP1, but enable SMP, then TP0 becomes our
 63	 * logical CPU#1).  For the Viper TP1 case, SMP is off limits.
 64	 *
 65	 * Also note that many BMIPS435x CPUs do not have a
 66	 * BMIPS_RELO_VECTOR_CONTROL_1 register, so it isn't safe to just
 67	 * write VMLINUX_LOAD_ADDRESS into that register on every SoC.
 68	 */
 69	board_ebase_setup = &kbase_setup;
 70	bmips_smp_enabled = 0;
 71}
 72
 73static void bcm63xx_fixup_cpu1(void)
 74{
 75	/*
 76	 * The bootloader has set up the CPU1 reset vector at
 77	 * 0xa000_0200.
 78	 * This conflicts with the special interrupt vector (IV).
 79	 * The bootloader has also set up CPU1 to respond to the wrong
 80	 * IPI interrupt.
 81	 * Here we will start up CPU1 in the background and ask it to
 82	 * reconfigure itself then go back to sleep.
 83	 */
 84	memcpy((void *)0xa0000200, &bmips_smp_movevec, 0x20);
 85	__sync();
 86	set_c0_cause(C_SW0);
 87	cpumask_set_cpu(1, &bmips_booted_mask);
 88}
 89
 90static void bcm6328_quirks(void)
 91{
 92	/* Check CPU1 status in OTP (it is usually disabled) */
 93	if (__raw_readl(REG_BCM6328_OTP) & BCM6328_TP1_DISABLED)
 94		bmips_smp_enabled = 0;
 95	else
 96		bcm63xx_fixup_cpu1();
 97}
 98
 99static void bcm6358_quirks(void)
100{
101	/*
102	 * BCM3368/BCM6358 need special handling for their shared TLB, so
103	 * disable SMP for now
104	 */
105	bmips_smp_enabled = 0;
 
 
 
 
 
 
106}
107
108static void bcm6368_quirks(void)
109{
110	bcm63xx_fixup_cpu1();
111}
112
113static const struct bmips_quirk bmips_quirk_list[] = {
114	{ "brcm,bcm3368",		&bcm6358_quirks			},
115	{ "brcm,bcm3384-viper",		&bcm3384_viper_quirks		},
116	{ "brcm,bcm33843-viper",	&bcm3384_viper_quirks		},
117	{ "brcm,bcm6328",		&bcm6328_quirks			},
118	{ "brcm,bcm6358",		&bcm6358_quirks			},
119	{ "brcm,bcm6362",		&bcm6368_quirks			},
120	{ "brcm,bcm6368",		&bcm6368_quirks			},
121	{ "brcm,bcm63168",		&bcm6368_quirks			},
122	{ "brcm,bcm63268",		&bcm6368_quirks			},
123	{ },
124};
125
 
 
 
 
 
 
 
 
 
 
126void __init prom_init(void)
127{
 
128	bmips_cpu_setup();
129	register_bmips_smp_ops();
130}
131
132void __init prom_free_prom_memory(void)
133{
134}
135
136const char *get_system_type(void)
137{
138	return "Generic BMIPS kernel";
139}
140
141void __init plat_time_init(void)
142{
143	struct device_node *np;
144	u32 freq;
145
146	np = of_find_node_by_name(NULL, "cpus");
147	if (!np)
148		panic("missing 'cpus' DT node");
149	if (of_property_read_u32(np, "mips-hpt-frequency", &freq) < 0)
150		panic("missing 'mips-hpt-frequency' property");
151	of_node_put(np);
152
153	mips_hpt_frequency = freq;
154}
155
156extern const char __appended_dtb;
157
158void __init plat_mem_setup(void)
159{
160	void *dtb;
161	const struct bmips_quirk *q;
162
163	set_io_port_base(0);
164	ioport_resource.start = 0;
165	ioport_resource.end = ~0;
166
167#ifdef CONFIG_MIPS_ELF_APPENDED_DTB
168	if (!fdt_check_header(&__appended_dtb))
169		dtb = (void *)&__appended_dtb;
170	else
171#endif
172	/* intended to somewhat resemble ARM; see Documentation/arm/Booting */
173	if (fw_arg0 == 0 && fw_arg1 == 0xffffffff)
174		dtb = phys_to_virt(fw_arg2);
175	else if (fw_passed_dtb) /* UHI interface */
176		dtb = (void *)fw_passed_dtb;
177	else if (__dtb_start != __dtb_end)
178		dtb = (void *)__dtb_start;
179	else
180		panic("no dtb found");
 
 
 
181
182	__dt_setup_arch(dtb);
183
184	for (q = bmips_quirk_list; q->quirk_fn; q++) {
185		if (of_flat_dt_is_compatible(of_get_flat_dt_root(),
186					     q->compatible)) {
187			q->quirk_fn();
188		}
189	}
190}
191
192void __init device_tree_init(void)
193{
194	struct device_node *np;
195
196	unflatten_and_copy_device_tree();
197
198	/* Disable SMP boot unless both CPUs are listed in DT and !disabled */
199	np = of_find_node_by_name(NULL, "cpus");
200	if (np && of_get_available_child_count(np) <= 1)
201		bmips_smp_enabled = 0;
202	of_node_put(np);
203}
204
205int __init plat_of_setup(void)
206{
207	return __dt_register_buses("simple-bus", NULL);
208}
209
210arch_initcall(plat_of_setup);
211
212static int __init plat_dev_init(void)
213{
214	of_clk_init(NULL);
215	return 0;
216}
217
218device_initcall(plat_dev_init);