Linux Audio

Check our new training course

Loading...
v6.8
  1// SPDX-License-Identifier: GPL-2.0-only
  2/*
  3 * GPIO controller in LSI ZEVIO SoCs.
  4 *
  5 * Author: Fabian Vogt <fabian@ritter-vogt.de>
 
 
 
 
  6 */
  7
  8#include <linux/bitops.h>
  9#include <linux/errno.h>
 10#include <linux/init.h>
 
 11#include <linux/io.h>
 12#include <linux/mod_devicetable.h>
 13#include <linux/platform_device.h>
 14#include <linux/slab.h>
 15#include <linux/spinlock.h>
 16
 17#include <linux/gpio/driver.h>
 18
 19/*
 20 * Memory layout:
 21 * This chip has four gpio sections, each controls 8 GPIOs.
 22 * Bit 0 in section 0 is GPIO 0, bit 2 in section 1 is GPIO 10.
 23 * Disclaimer: Reverse engineered!
 24 * For more information refer to:
 25 * http://hackspire.unsads.com/wiki/index.php/Memory-mapped_I/O_ports#90000000_-_General_Purpose_I.2FO_.28GPIO.29
 26 *
 27 * 0x00-0x3F: Section 0
 28 *     +0x00: Masked interrupt status (read-only)
 29 *     +0x04: R: Interrupt status W: Reset interrupt status
 30 *     +0x08: R: Interrupt mask W: Mask interrupt
 31 *     +0x0C: W: Unmask interrupt (write-only)
 32 *     +0x10: Direction: I/O=1/0
 33 *     +0x14: Output
 34 *     +0x18: Input (read-only)
 35 *     +0x20: R: Level interrupt W: Set as level interrupt
 36 * 0x40-0x7F: Section 1
 37 * 0x80-0xBF: Section 2
 38 * 0xC0-0xFF: Section 3
 39 */
 40
 41#define ZEVIO_GPIO_SECTION_SIZE			0x40
 42
 43/* Offsets to various registers */
 44#define ZEVIO_GPIO_INT_MASKED_STATUS	0x00
 45#define ZEVIO_GPIO_INT_STATUS		0x04
 46#define ZEVIO_GPIO_INT_UNMASK		0x08
 47#define ZEVIO_GPIO_INT_MASK		0x0C
 48#define ZEVIO_GPIO_DIRECTION		0x10
 49#define ZEVIO_GPIO_OUTPUT		0x14
 50#define ZEVIO_GPIO_INPUT			0x18
 51#define ZEVIO_GPIO_INT_STICKY		0x20
 52
 53/* Bit number of GPIO in its section */
 54#define ZEVIO_GPIO_BIT(gpio) (gpio&7)
 55
 56struct zevio_gpio {
 57	struct gpio_chip        chip;
 58	spinlock_t		lock;
 59	void __iomem		*regs;
 60};
 61
 62static inline u32 zevio_gpio_port_get(struct zevio_gpio *c, unsigned pin,
 63					unsigned port_offset)
 64{
 65	unsigned section_offset = ((pin >> 3) & 3)*ZEVIO_GPIO_SECTION_SIZE;
 66	return readl(IOMEM(c->regs + section_offset + port_offset));
 67}
 68
 69static inline void zevio_gpio_port_set(struct zevio_gpio *c, unsigned pin,
 70					unsigned port_offset, u32 val)
 71{
 72	unsigned section_offset = ((pin >> 3) & 3)*ZEVIO_GPIO_SECTION_SIZE;
 73	writel(val, IOMEM(c->regs + section_offset + port_offset));
 74}
 75
 76/* Functions for struct gpio_chip */
 77static int zevio_gpio_get(struct gpio_chip *chip, unsigned pin)
 78{
 79	struct zevio_gpio *controller = gpiochip_get_data(chip);
 80	u32 val, dir;
 81
 82	spin_lock(&controller->lock);
 83	dir = zevio_gpio_port_get(controller, pin, ZEVIO_GPIO_DIRECTION);
 84	if (dir & BIT(ZEVIO_GPIO_BIT(pin)))
 85		val = zevio_gpio_port_get(controller, pin, ZEVIO_GPIO_INPUT);
 86	else
 87		val = zevio_gpio_port_get(controller, pin, ZEVIO_GPIO_OUTPUT);
 88	spin_unlock(&controller->lock);
 89
 90	return (val >> ZEVIO_GPIO_BIT(pin)) & 0x1;
 91}
 92
 93static void zevio_gpio_set(struct gpio_chip *chip, unsigned pin, int value)
 94{
 95	struct zevio_gpio *controller = gpiochip_get_data(chip);
 96	u32 val;
 97
 98	spin_lock(&controller->lock);
 99	val = zevio_gpio_port_get(controller, pin, ZEVIO_GPIO_OUTPUT);
100	if (value)
101		val |= BIT(ZEVIO_GPIO_BIT(pin));
102	else
103		val &= ~BIT(ZEVIO_GPIO_BIT(pin));
104
105	zevio_gpio_port_set(controller, pin, ZEVIO_GPIO_OUTPUT, val);
106	spin_unlock(&controller->lock);
107}
108
109static int zevio_gpio_direction_input(struct gpio_chip *chip, unsigned pin)
110{
111	struct zevio_gpio *controller = gpiochip_get_data(chip);
112	u32 val;
113
114	spin_lock(&controller->lock);
115
116	val = zevio_gpio_port_get(controller, pin, ZEVIO_GPIO_DIRECTION);
117	val |= BIT(ZEVIO_GPIO_BIT(pin));
118	zevio_gpio_port_set(controller, pin, ZEVIO_GPIO_DIRECTION, val);
119
120	spin_unlock(&controller->lock);
121
122	return 0;
123}
124
125static int zevio_gpio_direction_output(struct gpio_chip *chip,
126				       unsigned pin, int value)
127{
128	struct zevio_gpio *controller = gpiochip_get_data(chip);
129	u32 val;
130
131	spin_lock(&controller->lock);
132	val = zevio_gpio_port_get(controller, pin, ZEVIO_GPIO_OUTPUT);
133	if (value)
134		val |= BIT(ZEVIO_GPIO_BIT(pin));
135	else
136		val &= ~BIT(ZEVIO_GPIO_BIT(pin));
137
138	zevio_gpio_port_set(controller, pin, ZEVIO_GPIO_OUTPUT, val);
139	val = zevio_gpio_port_get(controller, pin, ZEVIO_GPIO_DIRECTION);
140	val &= ~BIT(ZEVIO_GPIO_BIT(pin));
141	zevio_gpio_port_set(controller, pin, ZEVIO_GPIO_DIRECTION, val);
142
143	spin_unlock(&controller->lock);
144
145	return 0;
146}
147
148static int zevio_gpio_to_irq(struct gpio_chip *chip, unsigned pin)
149{
150	/*
151	 * TODO: Implement IRQs.
152	 * Not implemented yet due to weird lockups
153	 */
154
155	return -ENXIO;
156}
157
158static const struct gpio_chip zevio_gpio_chip = {
159	.direction_input	= zevio_gpio_direction_input,
160	.direction_output	= zevio_gpio_direction_output,
161	.set			= zevio_gpio_set,
162	.get			= zevio_gpio_get,
163	.to_irq			= zevio_gpio_to_irq,
164	.base			= 0,
165	.owner			= THIS_MODULE,
166	.ngpio			= 32,
 
167};
168
169/* Initialization */
170static int zevio_gpio_probe(struct platform_device *pdev)
171{
172	struct zevio_gpio *controller;
173	int status, i;
174
175	controller = devm_kzalloc(&pdev->dev, sizeof(*controller), GFP_KERNEL);
176	if (!controller)
177		return -ENOMEM;
178
179	/* Copy our reference */
180	controller->chip = zevio_gpio_chip;
181	controller->chip.parent = &pdev->dev;
182
183	controller->regs = devm_platform_ioremap_resource(pdev, 0);
184	if (IS_ERR(controller->regs))
185		return dev_err_probe(&pdev->dev, PTR_ERR(controller->regs),
186				     "failed to ioremap memory resource\n");
187
188	status = devm_gpiochip_add_data(&pdev->dev, &controller->chip, controller);
 
 
189	if (status) {
190		dev_err(&pdev->dev, "failed to add gpiochip: %d\n", status);
191		return status;
192	}
193
194	spin_lock_init(&controller->lock);
195
196	/* Disable interrupts, they only cause errors */
197	for (i = 0; i < controller->chip.ngpio; i += 8)
198		zevio_gpio_port_set(controller, i, ZEVIO_GPIO_INT_MASK, 0xFF);
199
200	dev_dbg(controller->chip.parent, "ZEVIO GPIO controller set up!\n");
201
202	return 0;
203}
204
205static const struct of_device_id zevio_gpio_of_match[] = {
206	{ .compatible = "lsi,zevio-gpio", },
207	{ },
208};
209
210static struct platform_driver zevio_gpio_driver = {
211	.driver		= {
212		.name	= "gpio-zevio",
213		.of_match_table = zevio_gpio_of_match,
214		.suppress_bind_attrs = true,
215	},
216	.probe		= zevio_gpio_probe,
217};
218builtin_platform_driver(zevio_gpio_driver);
v4.17
 
  1/*
  2 * GPIO controller in LSI ZEVIO SoCs.
  3 *
  4 * Author: Fabian Vogt <fabian@ritter-vogt.de>
  5 *
  6 * This program is free software; you can redistribute it and/or modify
  7 * it under the terms of the GNU General Public License version 2 as
  8 * published by the Free Software Foundation.
  9 */
 10
 11#include <linux/spinlock.h>
 12#include <linux/errno.h>
 13#include <linux/init.h>
 14#include <linux/bitops.h>
 15#include <linux/io.h>
 16#include <linux/of_device.h>
 17#include <linux/of_gpio.h>
 18#include <linux/slab.h>
 19#include <linux/gpio.h>
 
 
 20
 21/*
 22 * Memory layout:
 23 * This chip has four gpio sections, each controls 8 GPIOs.
 24 * Bit 0 in section 0 is GPIO 0, bit 2 in section 1 is GPIO 10.
 25 * Disclaimer: Reverse engineered!
 26 * For more information refer to:
 27 * http://hackspire.unsads.com/wiki/index.php/Memory-mapped_I/O_ports#90000000_-_General_Purpose_I.2FO_.28GPIO.29
 28 *
 29 * 0x00-0x3F: Section 0
 30 *     +0x00: Masked interrupt status (read-only)
 31 *     +0x04: R: Interrupt status W: Reset interrupt status
 32 *     +0x08: R: Interrupt mask W: Mask interrupt
 33 *     +0x0C: W: Unmask interrupt (write-only)
 34 *     +0x10: Direction: I/O=1/0
 35 *     +0x14: Output
 36 *     +0x18: Input (read-only)
 37 *     +0x20: R: Level interrupt W: Set as level interrupt
 38 * 0x40-0x7F: Section 1
 39 * 0x80-0xBF: Section 2
 40 * 0xC0-0xFF: Section 3
 41 */
 42
 43#define ZEVIO_GPIO_SECTION_SIZE			0x40
 44
 45/* Offsets to various registers */
 46#define ZEVIO_GPIO_INT_MASKED_STATUS	0x00
 47#define ZEVIO_GPIO_INT_STATUS		0x04
 48#define ZEVIO_GPIO_INT_UNMASK		0x08
 49#define ZEVIO_GPIO_INT_MASK		0x0C
 50#define ZEVIO_GPIO_DIRECTION		0x10
 51#define ZEVIO_GPIO_OUTPUT		0x14
 52#define ZEVIO_GPIO_INPUT			0x18
 53#define ZEVIO_GPIO_INT_STICKY		0x20
 54
 55/* Bit number of GPIO in its section */
 56#define ZEVIO_GPIO_BIT(gpio) (gpio&7)
 57
 58struct zevio_gpio {
 
 59	spinlock_t		lock;
 60	struct of_mm_gpio_chip	chip;
 61};
 62
 63static inline u32 zevio_gpio_port_get(struct zevio_gpio *c, unsigned pin,
 64					unsigned port_offset)
 65{
 66	unsigned section_offset = ((pin >> 3) & 3)*ZEVIO_GPIO_SECTION_SIZE;
 67	return readl(IOMEM(c->chip.regs + section_offset + port_offset));
 68}
 69
 70static inline void zevio_gpio_port_set(struct zevio_gpio *c, unsigned pin,
 71					unsigned port_offset, u32 val)
 72{
 73	unsigned section_offset = ((pin >> 3) & 3)*ZEVIO_GPIO_SECTION_SIZE;
 74	writel(val, IOMEM(c->chip.regs + section_offset + port_offset));
 75}
 76
 77/* Functions for struct gpio_chip */
 78static int zevio_gpio_get(struct gpio_chip *chip, unsigned pin)
 79{
 80	struct zevio_gpio *controller = gpiochip_get_data(chip);
 81	u32 val, dir;
 82
 83	spin_lock(&controller->lock);
 84	dir = zevio_gpio_port_get(controller, pin, ZEVIO_GPIO_DIRECTION);
 85	if (dir & BIT(ZEVIO_GPIO_BIT(pin)))
 86		val = zevio_gpio_port_get(controller, pin, ZEVIO_GPIO_INPUT);
 87	else
 88		val = zevio_gpio_port_get(controller, pin, ZEVIO_GPIO_OUTPUT);
 89	spin_unlock(&controller->lock);
 90
 91	return (val >> ZEVIO_GPIO_BIT(pin)) & 0x1;
 92}
 93
 94static void zevio_gpio_set(struct gpio_chip *chip, unsigned pin, int value)
 95{
 96	struct zevio_gpio *controller = gpiochip_get_data(chip);
 97	u32 val;
 98
 99	spin_lock(&controller->lock);
100	val = zevio_gpio_port_get(controller, pin, ZEVIO_GPIO_OUTPUT);
101	if (value)
102		val |= BIT(ZEVIO_GPIO_BIT(pin));
103	else
104		val &= ~BIT(ZEVIO_GPIO_BIT(pin));
105
106	zevio_gpio_port_set(controller, pin, ZEVIO_GPIO_OUTPUT, val);
107	spin_unlock(&controller->lock);
108}
109
110static int zevio_gpio_direction_input(struct gpio_chip *chip, unsigned pin)
111{
112	struct zevio_gpio *controller = gpiochip_get_data(chip);
113	u32 val;
114
115	spin_lock(&controller->lock);
116
117	val = zevio_gpio_port_get(controller, pin, ZEVIO_GPIO_DIRECTION);
118	val |= BIT(ZEVIO_GPIO_BIT(pin));
119	zevio_gpio_port_set(controller, pin, ZEVIO_GPIO_DIRECTION, val);
120
121	spin_unlock(&controller->lock);
122
123	return 0;
124}
125
126static int zevio_gpio_direction_output(struct gpio_chip *chip,
127				       unsigned pin, int value)
128{
129	struct zevio_gpio *controller = gpiochip_get_data(chip);
130	u32 val;
131
132	spin_lock(&controller->lock);
133	val = zevio_gpio_port_get(controller, pin, ZEVIO_GPIO_OUTPUT);
134	if (value)
135		val |= BIT(ZEVIO_GPIO_BIT(pin));
136	else
137		val &= ~BIT(ZEVIO_GPIO_BIT(pin));
138
139	zevio_gpio_port_set(controller, pin, ZEVIO_GPIO_OUTPUT, val);
140	val = zevio_gpio_port_get(controller, pin, ZEVIO_GPIO_DIRECTION);
141	val &= ~BIT(ZEVIO_GPIO_BIT(pin));
142	zevio_gpio_port_set(controller, pin, ZEVIO_GPIO_DIRECTION, val);
143
144	spin_unlock(&controller->lock);
145
146	return 0;
147}
148
149static int zevio_gpio_to_irq(struct gpio_chip *chip, unsigned pin)
150{
151	/*
152	 * TODO: Implement IRQs.
153	 * Not implemented yet due to weird lockups
154	 */
155
156	return -ENXIO;
157}
158
159static const struct gpio_chip zevio_gpio_chip = {
160	.direction_input	= zevio_gpio_direction_input,
161	.direction_output	= zevio_gpio_direction_output,
162	.set			= zevio_gpio_set,
163	.get			= zevio_gpio_get,
164	.to_irq			= zevio_gpio_to_irq,
165	.base			= 0,
166	.owner			= THIS_MODULE,
167	.ngpio			= 32,
168	.of_gpio_n_cells	= 2,
169};
170
171/* Initialization */
172static int zevio_gpio_probe(struct platform_device *pdev)
173{
174	struct zevio_gpio *controller;
175	int status, i;
176
177	controller = devm_kzalloc(&pdev->dev, sizeof(*controller), GFP_KERNEL);
178	if (!controller)
179		return -ENOMEM;
180
181	platform_set_drvdata(pdev, controller);
 
 
182
183	/* Copy our reference */
184	controller->chip.gc = zevio_gpio_chip;
185	controller->chip.gc.parent = &pdev->dev;
 
186
187	status = of_mm_gpiochip_add_data(pdev->dev.of_node,
188					 &(controller->chip),
189					 controller);
190	if (status) {
191		dev_err(&pdev->dev, "failed to add gpiochip: %d\n", status);
192		return status;
193	}
194
195	spin_lock_init(&controller->lock);
196
197	/* Disable interrupts, they only cause errors */
198	for (i = 0; i < controller->chip.gc.ngpio; i += 8)
199		zevio_gpio_port_set(controller, i, ZEVIO_GPIO_INT_MASK, 0xFF);
200
201	dev_dbg(controller->chip.gc.parent, "ZEVIO GPIO controller set up!\n");
202
203	return 0;
204}
205
206static const struct of_device_id zevio_gpio_of_match[] = {
207	{ .compatible = "lsi,zevio-gpio", },
208	{ },
209};
210
211static struct platform_driver zevio_gpio_driver = {
212	.driver		= {
213		.name	= "gpio-zevio",
214		.of_match_table = zevio_gpio_of_match,
215		.suppress_bind_attrs = true,
216	},
217	.probe		= zevio_gpio_probe,
218};
219builtin_platform_driver(zevio_gpio_driver);