Linux Audio

Check our new training course

Loading...
v6.8
  1// SPDX-License-Identifier: GPL-2.0-only
  2/*
  3 * Ralink MT7621/MT7628 built-in hardware watchdog timer
  4 *
  5 * Copyright (C) 2014 John Crispin <john@phrozen.org>
  6 *
  7 * This driver was based on: drivers/watchdog/rt2880_wdt.c
 
 
 
 
  8 */
  9
 10#include <linux/clk.h>
 11#include <linux/reset.h>
 12#include <linux/module.h>
 13#include <linux/kernel.h>
 14#include <linux/watchdog.h>
 15#include <linux/moduleparam.h>
 16#include <linux/platform_device.h>
 17#include <linux/mod_devicetable.h>
 18#include <linux/mfd/syscon.h>
 19#include <linux/regmap.h>
 20
 21#define SYSC_RSTSTAT			0x38
 22#define WDT_RST_CAUSE			BIT(1)
 23
 24#define RALINK_WDT_TIMEOUT		30
 25
 26#define TIMER_REG_TMRSTAT		0x00
 27#define TIMER_REG_TMR1LOAD		0x24
 28#define TIMER_REG_TMR1CTL		0x20
 29
 30#define TMR1CTL_ENABLE			BIT(7)
 31#define TMR1CTL_RESTART			BIT(9)
 32#define TMR1CTL_PRESCALE_SHIFT		16
 33
 34struct mt7621_wdt_data {
 35	void __iomem *base;
 36	struct reset_control *rst;
 37	struct regmap *sysc;
 38	struct watchdog_device wdt;
 39};
 40
 41static bool nowayout = WATCHDOG_NOWAYOUT;
 42module_param(nowayout, bool, 0);
 43MODULE_PARM_DESC(nowayout,
 44		 "Watchdog cannot be stopped once started (default="
 45		 __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
 46
 47static inline void rt_wdt_w32(void __iomem *base, unsigned int reg, u32 val)
 48{
 49	iowrite32(val, base + reg);
 50}
 51
 52static inline u32 rt_wdt_r32(void __iomem *base, unsigned int reg)
 53{
 54	return ioread32(base + reg);
 55}
 56
 57static int mt7621_wdt_ping(struct watchdog_device *w)
 58{
 59	struct mt7621_wdt_data *drvdata = watchdog_get_drvdata(w);
 60
 61	rt_wdt_w32(drvdata->base, TIMER_REG_TMRSTAT, TMR1CTL_RESTART);
 62
 63	return 0;
 64}
 65
 66static int mt7621_wdt_set_timeout(struct watchdog_device *w, unsigned int t)
 67{
 68	struct mt7621_wdt_data *drvdata = watchdog_get_drvdata(w);
 69
 70	w->timeout = t;
 71	rt_wdt_w32(drvdata->base, TIMER_REG_TMR1LOAD, t * 1000);
 72	mt7621_wdt_ping(w);
 73
 74	return 0;
 75}
 76
 77static int mt7621_wdt_start(struct watchdog_device *w)
 78{
 79	struct mt7621_wdt_data *drvdata = watchdog_get_drvdata(w);
 80	u32 t;
 81
 82	/* set the prescaler to 1ms == 1000us */
 83	rt_wdt_w32(drvdata->base, TIMER_REG_TMR1CTL, 1000 << TMR1CTL_PRESCALE_SHIFT);
 84
 85	mt7621_wdt_set_timeout(w, w->timeout);
 86
 87	t = rt_wdt_r32(drvdata->base, TIMER_REG_TMR1CTL);
 88	t |= TMR1CTL_ENABLE;
 89	rt_wdt_w32(drvdata->base, TIMER_REG_TMR1CTL, t);
 90
 91	return 0;
 92}
 93
 94static int mt7621_wdt_stop(struct watchdog_device *w)
 95{
 96	struct mt7621_wdt_data *drvdata = watchdog_get_drvdata(w);
 97	u32 t;
 98
 99	mt7621_wdt_ping(w);
100
101	t = rt_wdt_r32(drvdata->base, TIMER_REG_TMR1CTL);
102	t &= ~TMR1CTL_ENABLE;
103	rt_wdt_w32(drvdata->base, TIMER_REG_TMR1CTL, t);
104
105	return 0;
106}
107
108static int mt7621_wdt_bootcause(struct mt7621_wdt_data *d)
109{
110	u32 val;
111
112	regmap_read(d->sysc, SYSC_RSTSTAT, &val);
113	if (val & WDT_RST_CAUSE)
114		return WDIOF_CARDRESET;
115
116	return 0;
117}
118
119static int mt7621_wdt_is_running(struct watchdog_device *w)
120{
121	struct mt7621_wdt_data *drvdata = watchdog_get_drvdata(w);
122
123	return !!(rt_wdt_r32(drvdata->base, TIMER_REG_TMR1CTL) & TMR1CTL_ENABLE);
124}
125
126static const struct watchdog_info mt7621_wdt_info = {
127	.identity = "Mediatek Watchdog",
128	.options = WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING | WDIOF_MAGICCLOSE,
129};
130
131static const struct watchdog_ops mt7621_wdt_ops = {
132	.owner = THIS_MODULE,
133	.start = mt7621_wdt_start,
134	.stop = mt7621_wdt_stop,
135	.ping = mt7621_wdt_ping,
136	.set_timeout = mt7621_wdt_set_timeout,
137};
138
 
 
 
 
 
 
 
139static int mt7621_wdt_probe(struct platform_device *pdev)
140{
141	struct device_node *np = pdev->dev.of_node;
142	struct device *dev = &pdev->dev;
143	struct watchdog_device *mt7621_wdt;
144	struct mt7621_wdt_data *drvdata;
145	int err;
146
147	drvdata = devm_kzalloc(dev, sizeof(*drvdata), GFP_KERNEL);
148	if (!drvdata)
149		return -ENOMEM;
150
151	drvdata->sysc = syscon_regmap_lookup_by_phandle(np, "mediatek,sysctl");
152	if (IS_ERR(drvdata->sysc)) {
153		drvdata->sysc = syscon_regmap_lookup_by_compatible("mediatek,mt7621-sysc");
154		if (IS_ERR(drvdata->sysc))
155			return PTR_ERR(drvdata->sysc);
156	}
157
158	drvdata->base = devm_platform_ioremap_resource(pdev, 0);
159	if (IS_ERR(drvdata->base))
160		return PTR_ERR(drvdata->base);
161
162	drvdata->rst = devm_reset_control_get_exclusive(dev, NULL);
163	if (!IS_ERR(drvdata->rst))
164		reset_control_deassert(drvdata->rst);
165
166	mt7621_wdt = &drvdata->wdt;
167	mt7621_wdt->info = &mt7621_wdt_info;
168	mt7621_wdt->ops = &mt7621_wdt_ops;
169	mt7621_wdt->min_timeout = 1;
170	mt7621_wdt->max_timeout = 0xfffful / 1000;
171	mt7621_wdt->parent = dev;
172
173	mt7621_wdt->bootstatus = mt7621_wdt_bootcause(drvdata);
174
175	watchdog_init_timeout(mt7621_wdt, mt7621_wdt->max_timeout, dev);
176	watchdog_set_nowayout(mt7621_wdt, nowayout);
177	watchdog_set_drvdata(mt7621_wdt, drvdata);
178
179	if (mt7621_wdt_is_running(mt7621_wdt)) {
180		/*
181		 * Make sure to apply timeout from watchdog core, taking
182		 * the prescaler of this driver here into account (the
183		 * boot loader might be using a different prescaler).
184		 *
185		 * To avoid spurious resets because of different scaling,
186		 * we first disable the watchdog, set the new prescaler
187		 * and timeout, and then re-enable the watchdog.
188		 */
189		mt7621_wdt_stop(mt7621_wdt);
190		mt7621_wdt_start(mt7621_wdt);
191		set_bit(WDOG_HW_RUNNING, &mt7621_wdt->status);
192	}
193
194	err = devm_watchdog_register_device(dev, &drvdata->wdt);
195	if (err)
196		return err;
197
198	platform_set_drvdata(pdev, drvdata);
 
 
 
 
 
 
199
200	return 0;
201}
202
203static void mt7621_wdt_shutdown(struct platform_device *pdev)
204{
205	struct mt7621_wdt_data *drvdata = platform_get_drvdata(pdev);
206
207	mt7621_wdt_stop(&drvdata->wdt);
 
 
 
 
 
208}
209
210static const struct of_device_id mt7621_wdt_match[] = {
211	{ .compatible = "mediatek,mt7621-wdt" },
212	{},
213};
214MODULE_DEVICE_TABLE(of, mt7621_wdt_match);
215
216static struct platform_driver mt7621_wdt_driver = {
217	.probe		= mt7621_wdt_probe,
 
218	.shutdown	= mt7621_wdt_shutdown,
219	.driver		= {
220		.name		= KBUILD_MODNAME,
221		.of_match_table	= mt7621_wdt_match,
222	},
223};
224
225module_platform_driver(mt7621_wdt_driver);
226
227MODULE_DESCRIPTION("MediaTek MT762x hardware watchdog driver");
228MODULE_AUTHOR("John Crispin <john@phrozen.org");
229MODULE_LICENSE("GPL v2");
v4.10.11
 
  1/*
  2 * Ralink MT7621/MT7628 built-in hardware watchdog timer
  3 *
  4 * Copyright (C) 2014 John Crispin <blogic@openwrt.org>
  5 *
  6 * This driver was based on: drivers/watchdog/rt2880_wdt.c
  7 *
  8 * This program is free software; you can redistribute it and/or modify it
  9 * under the terms of the GNU General Public License version 2 as published
 10 * by the Free Software Foundation.
 11 */
 12
 13#include <linux/clk.h>
 14#include <linux/reset.h>
 15#include <linux/module.h>
 16#include <linux/kernel.h>
 17#include <linux/watchdog.h>
 18#include <linux/moduleparam.h>
 19#include <linux/platform_device.h>
 20
 21#include <asm/mach-ralink/ralink_regs.h>
 
 22
 23#define SYSC_RSTSTAT			0x38
 24#define WDT_RST_CAUSE			BIT(1)
 25
 26#define RALINK_WDT_TIMEOUT		30
 27
 28#define TIMER_REG_TMRSTAT		0x00
 29#define TIMER_REG_TMR1LOAD		0x24
 30#define TIMER_REG_TMR1CTL		0x20
 31
 32#define TMR1CTL_ENABLE			BIT(7)
 33#define TMR1CTL_RESTART			BIT(9)
 34#define TMR1CTL_PRESCALE_SHIFT		16
 35
 36static void __iomem *mt7621_wdt_base;
 37static struct reset_control *mt7621_wdt_reset;
 
 
 
 
 38
 39static bool nowayout = WATCHDOG_NOWAYOUT;
 40module_param(nowayout, bool, 0);
 41MODULE_PARM_DESC(nowayout,
 42		 "Watchdog cannot be stopped once started (default="
 43		 __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
 44
 45static inline void rt_wdt_w32(unsigned reg, u32 val)
 46{
 47	iowrite32(val, mt7621_wdt_base + reg);
 48}
 49
 50static inline u32 rt_wdt_r32(unsigned reg)
 51{
 52	return ioread32(mt7621_wdt_base + reg);
 53}
 54
 55static int mt7621_wdt_ping(struct watchdog_device *w)
 56{
 57	rt_wdt_w32(TIMER_REG_TMRSTAT, TMR1CTL_RESTART);
 
 
 58
 59	return 0;
 60}
 61
 62static int mt7621_wdt_set_timeout(struct watchdog_device *w, unsigned int t)
 63{
 
 
 64	w->timeout = t;
 65	rt_wdt_w32(TIMER_REG_TMR1LOAD, t * 1000);
 66	mt7621_wdt_ping(w);
 67
 68	return 0;
 69}
 70
 71static int mt7621_wdt_start(struct watchdog_device *w)
 72{
 
 73	u32 t;
 74
 75	/* set the prescaler to 1ms == 1000us */
 76	rt_wdt_w32(TIMER_REG_TMR1CTL, 1000 << TMR1CTL_PRESCALE_SHIFT);
 77
 78	mt7621_wdt_set_timeout(w, w->timeout);
 79
 80	t = rt_wdt_r32(TIMER_REG_TMR1CTL);
 81	t |= TMR1CTL_ENABLE;
 82	rt_wdt_w32(TIMER_REG_TMR1CTL, t);
 83
 84	return 0;
 85}
 86
 87static int mt7621_wdt_stop(struct watchdog_device *w)
 88{
 
 89	u32 t;
 90
 91	mt7621_wdt_ping(w);
 92
 93	t = rt_wdt_r32(TIMER_REG_TMR1CTL);
 94	t &= ~TMR1CTL_ENABLE;
 95	rt_wdt_w32(TIMER_REG_TMR1CTL, t);
 96
 97	return 0;
 98}
 99
100static int mt7621_wdt_bootcause(void)
101{
102	if (rt_sysc_r32(SYSC_RSTSTAT) & WDT_RST_CAUSE)
 
 
 
103		return WDIOF_CARDRESET;
104
105	return 0;
106}
107
108static struct watchdog_info mt7621_wdt_info = {
 
 
 
 
 
 
 
109	.identity = "Mediatek Watchdog",
110	.options = WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING | WDIOF_MAGICCLOSE,
111};
112
113static struct watchdog_ops mt7621_wdt_ops = {
114	.owner = THIS_MODULE,
115	.start = mt7621_wdt_start,
116	.stop = mt7621_wdt_stop,
117	.ping = mt7621_wdt_ping,
118	.set_timeout = mt7621_wdt_set_timeout,
119};
120
121static struct watchdog_device mt7621_wdt_dev = {
122	.info = &mt7621_wdt_info,
123	.ops = &mt7621_wdt_ops,
124	.min_timeout = 1,
125	.max_timeout = 0xfffful / 1000,
126};
127
128static int mt7621_wdt_probe(struct platform_device *pdev)
129{
130	struct resource *res;
131	int ret;
132
133	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
134	mt7621_wdt_base = devm_ioremap_resource(&pdev->dev, res);
135	if (IS_ERR(mt7621_wdt_base))
136		return PTR_ERR(mt7621_wdt_base);
137
138	mt7621_wdt_reset = devm_reset_control_get(&pdev->dev, NULL);
139	if (!IS_ERR(mt7621_wdt_reset))
140		reset_control_deassert(mt7621_wdt_reset);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
141
142	mt7621_wdt_dev.bootstatus = mt7621_wdt_bootcause();
143
144	watchdog_init_timeout(&mt7621_wdt_dev, mt7621_wdt_dev.max_timeout,
145			      &pdev->dev);
146	watchdog_set_nowayout(&mt7621_wdt_dev, nowayout);
147
148	ret = watchdog_register_device(&mt7621_wdt_dev);
149
150	return 0;
151}
152
153static int mt7621_wdt_remove(struct platform_device *pdev)
154{
155	watchdog_unregister_device(&mt7621_wdt_dev);
156
157	return 0;
158}
159
160static void mt7621_wdt_shutdown(struct platform_device *pdev)
161{
162	mt7621_wdt_stop(&mt7621_wdt_dev);
163}
164
165static const struct of_device_id mt7621_wdt_match[] = {
166	{ .compatible = "mediatek,mt7621-wdt" },
167	{},
168};
169MODULE_DEVICE_TABLE(of, mt7621_wdt_match);
170
171static struct platform_driver mt7621_wdt_driver = {
172	.probe		= mt7621_wdt_probe,
173	.remove		= mt7621_wdt_remove,
174	.shutdown	= mt7621_wdt_shutdown,
175	.driver		= {
176		.name		= KBUILD_MODNAME,
177		.of_match_table	= mt7621_wdt_match,
178	},
179};
180
181module_platform_driver(mt7621_wdt_driver);
182
183MODULE_DESCRIPTION("MediaTek MT762x hardware watchdog driver");
184MODULE_AUTHOR("John Crispin <blogic@openwrt.org");
185MODULE_LICENSE("GPL v2");