Linux Audio

Check our new training course

Loading...
v6.8
  1// SPDX-License-Identifier: GPL-2.0-or-later
  2/*
  3 * Cyrus 5020 Device Tree Source, based on p5020ds.dts
  4 *
  5 * Copyright 2015 Andy Fleming
  6 *
  7 * p5020ds.dts copyright:
  8 * Copyright 2010 - 2014 Freescale Semiconductor Inc.
 
 
 
 
 
  9 */
 10
 11/include/ "p5020si-pre.dtsi"
 12
 13/ {
 14	model = "varisys,CYRUS";
 15	compatible = "varisys,CYRUS";
 16	#address-cells = <2>;
 17	#size-cells = <2>;
 18	interrupt-parent = <&mpic>;
 19
 20	memory {
 21		device_type = "memory";
 22	};
 23
 24	reserved-memory {
 25		#address-cells = <2>;
 26		#size-cells = <2>;
 27		ranges;
 28
 29		bman_fbpr: bman-fbpr {
 30			size = <0 0x1000000>;
 31			alignment = <0 0x1000000>;
 32		};
 33		qman_fqd: qman-fqd {
 34			size = <0 0x400000>;
 35			alignment = <0 0x400000>;
 36		};
 37		qman_pfdr: qman-pfdr {
 38			size = <0 0x2000000>;
 39			alignment = <0 0x2000000>;
 40		};
 41	};
 42
 43	dcsr: dcsr@f00000000 {
 44		ranges = <0x00000000 0xf 0x00000000 0x01008000>;
 45	};
 46
 47	bportals: bman-portals@ff4000000 {
 48		ranges = <0x0 0xf 0xf4000000 0x200000>;
 49	};
 50
 51	qportals: qman-portals@ff4200000 {
 52		ranges = <0x0 0xf 0xf4200000 0x200000>;
 53	};
 54
 55	soc: soc@ffe000000 {
 56		ranges = <0x00000000 0xf 0xfe000000 0x1000000>;
 57		reg = <0xf 0xfe000000 0 0x00001000>;
 58		spi@110000 {
 59		};
 60
 61		i2c@118100 {
 62		};
 63
 64		i2c@119100 {
 65			rtc@6f {
 66				compatible = "microchip,mcp7941x";
 67				reg = <0x6f>;
 68			};
 69		};
 70	};
 71
 72	rio: rapidio@ffe0c0000 {
 73		reg = <0xf 0xfe0c0000 0 0x11000>;
 74
 75		port1 {
 76			ranges = <0 0 0xc 0x20000000 0 0x10000000>;
 77		};
 78		port2 {
 79			ranges = <0 0 0xc 0x30000000 0 0x10000000>;
 80		};
 81	};
 82
 83	lbc: localbus@ffe124000 {
 84		reg = <0xf 0xfe124000 0 0x1000>;
 85		ranges = <0 0 0xf 0xe8000000 0x08000000
 86			  2 0 0xf 0xffa00000 0x00040000
 87			  3 0 0xf 0xffdf0000 0x00008000>;
 88	};
 89
 90	pci0: pcie@ffe200000 {
 91		reg = <0xf 0xfe200000 0 0x1000>;
 92		ranges = <0x02000000 0 0xe0000000 0xc 0x00000000 0x0 0x20000000
 93			  0x01000000 0 0x00000000 0xf 0xf8000000 0x0 0x00010000>;
 94		pcie@0 {
 95			ranges = <0x02000000 0 0xe0000000
 96				  0x02000000 0 0xe0000000
 97				  0 0x20000000
 98
 99				  0x01000000 0 0x00000000
100				  0x01000000 0 0x00000000
101				  0 0x00010000>;
102		};
103	};
104
105	pci1: pcie@ffe201000 {
106		reg = <0xf 0xfe201000 0 0x1000>;
107		ranges = <0x02000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000
108			  0x01000000 0x0 0x00000000 0xf 0xf8010000 0x0 0x00010000>;
109		pcie@0 {
110			ranges = <0x02000000 0 0xe0000000
111				  0x02000000 0 0xe0000000
112				  0 0x20000000
113
114				  0x01000000 0 0x00000000
115				  0x01000000 0 0x00000000
116				  0 0x00010000>;
117		};
118	};
119
120	pci2: pcie@ffe202000 {
121		reg = <0xf 0xfe202000 0 0x1000>;
122		ranges = <0x02000000 0 0xe0000000 0xc 0x40000000 0 0x20000000
123			  0x01000000 0 0x00000000 0xf 0xf8020000 0 0x00010000>;
124		pcie@0 {
125			ranges = <0x02000000 0 0xe0000000
126				  0x02000000 0 0xe0000000
127				  0 0x20000000
128
129				  0x01000000 0 0x00000000
130				  0x01000000 0 0x00000000
131				  0 0x00010000>;
132		};
133	};
134
135	pci3: pcie@ffe203000 {
136		reg = <0xf 0xfe203000 0 0x1000>;
137		ranges = <0x02000000 0 0xe0000000 0xc 0x60000000 0 0x20000000
138			  0x01000000 0 0x00000000 0xf 0xf8030000 0 0x00010000>;
139		pcie@0 {
140			ranges = <0x02000000 0 0xe0000000
141				  0x02000000 0 0xe0000000
142				  0 0x20000000
143
144				  0x01000000 0 0x00000000
145				  0x01000000 0 0x00000000
146				  0 0x00010000>;
147		};
148	};
149};
150
151/include/ "p5020si-post.dtsi"
v4.10.11
 
  1/*
  2 * Cyrus 5020 Device Tree Source, based on p5020ds.dts
  3 *
  4 * Copyright 2015 Andy Fleming
  5 *
  6 * p5020ds.dts copyright:
  7 * Copyright 2010 - 2014 Freescale Semiconductor Inc.
  8 *
  9 * This program is free software; you can redistribute  it and/or modify it
 10 * under  the terms of  the GNU General  Public License as published by the
 11 * Free Software Foundation;  either version 2 of the  License, or (at your
 12 * option) any later version.
 13 */
 14
 15/include/ "p5020si-pre.dtsi"
 16
 17/ {
 18	model = "varisys,CYRUS";
 19	compatible = "varisys,CYRUS";
 20	#address-cells = <2>;
 21	#size-cells = <2>;
 22	interrupt-parent = <&mpic>;
 23
 24	memory {
 25		device_type = "memory";
 26	};
 27
 28	reserved-memory {
 29		#address-cells = <2>;
 30		#size-cells = <2>;
 31		ranges;
 32
 33		bman_fbpr: bman-fbpr {
 34			size = <0 0x1000000>;
 35			alignment = <0 0x1000000>;
 36		};
 37		qman_fqd: qman-fqd {
 38			size = <0 0x400000>;
 39			alignment = <0 0x400000>;
 40		};
 41		qman_pfdr: qman-pfdr {
 42			size = <0 0x2000000>;
 43			alignment = <0 0x2000000>;
 44		};
 45	};
 46
 47	dcsr: dcsr@f00000000 {
 48		ranges = <0x00000000 0xf 0x00000000 0x01008000>;
 49	};
 50
 51	bportals: bman-portals@ff4000000 {
 52		ranges = <0x0 0xf 0xf4000000 0x200000>;
 53	};
 54
 55	qportals: qman-portals@ff4200000 {
 56		ranges = <0x0 0xf 0xf4200000 0x200000>;
 57	};
 58
 59	soc: soc@ffe000000 {
 60		ranges = <0x00000000 0xf 0xfe000000 0x1000000>;
 61		reg = <0xf 0xfe000000 0 0x00001000>;
 62		spi@110000 {
 63		};
 64
 65		i2c@118100 {
 66		};
 67
 68		i2c@119100 {
 69			rtc@6f {
 70				compatible = "microchip,mcp7941x";
 71				reg = <0x6f>;
 72			};
 73		};
 74	};
 75
 76	rio: rapidio@ffe0c0000 {
 77		reg = <0xf 0xfe0c0000 0 0x11000>;
 78
 79		port1 {
 80			ranges = <0 0 0xc 0x20000000 0 0x10000000>;
 81		};
 82		port2 {
 83			ranges = <0 0 0xc 0x30000000 0 0x10000000>;
 84		};
 85	};
 86
 87	lbc: localbus@ffe124000 {
 88		reg = <0xf 0xfe124000 0 0x1000>;
 89		ranges = <0 0 0xf 0xe8000000 0x08000000
 90			  2 0 0xf 0xffa00000 0x00040000
 91			  3 0 0xf 0xffdf0000 0x00008000>;
 92	};
 93
 94	pci0: pcie@ffe200000 {
 95		reg = <0xf 0xfe200000 0 0x1000>;
 96		ranges = <0x02000000 0 0xe0000000 0xc 0x00000000 0x0 0x20000000
 97			  0x01000000 0 0x00000000 0xf 0xf8000000 0x0 0x00010000>;
 98		pcie@0 {
 99			ranges = <0x02000000 0 0xe0000000
100				  0x02000000 0 0xe0000000
101				  0 0x20000000
102
103				  0x01000000 0 0x00000000
104				  0x01000000 0 0x00000000
105				  0 0x00010000>;
106		};
107	};
108
109	pci1: pcie@ffe201000 {
110		reg = <0xf 0xfe201000 0 0x1000>;
111		ranges = <0x02000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000
112			  0x01000000 0x0 0x00000000 0xf 0xf8010000 0x0 0x00010000>;
113		pcie@0 {
114			ranges = <0x02000000 0 0xe0000000
115				  0x02000000 0 0xe0000000
116				  0 0x20000000
117
118				  0x01000000 0 0x00000000
119				  0x01000000 0 0x00000000
120				  0 0x00010000>;
121		};
122	};
123
124	pci2: pcie@ffe202000 {
125		reg = <0xf 0xfe202000 0 0x1000>;
126		ranges = <0x02000000 0 0xe0000000 0xc 0x40000000 0 0x20000000
127			  0x01000000 0 0x00000000 0xf 0xf8020000 0 0x00010000>;
128		pcie@0 {
129			ranges = <0x02000000 0 0xe0000000
130				  0x02000000 0 0xe0000000
131				  0 0x20000000
132
133				  0x01000000 0 0x00000000
134				  0x01000000 0 0x00000000
135				  0 0x00010000>;
136		};
137	};
138
139	pci3: pcie@ffe203000 {
140		reg = <0xf 0xfe203000 0 0x1000>;
141		ranges = <0x02000000 0 0xe0000000 0xc 0x60000000 0 0x20000000
142			  0x01000000 0 0x00000000 0xf 0xf8030000 0 0x00010000>;
143		pcie@0 {
144			ranges = <0x02000000 0 0xe0000000
145				  0x02000000 0 0xe0000000
146				  0 0x20000000
147
148				  0x01000000 0 0x00000000
149				  0x01000000 0 0x00000000
150				  0 0x00010000>;
151		};
152	};
153};
154
155/include/ "p5020si-post.dtsi"