Loading...
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 *
4 * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
5 * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
6 * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
7 */
8
9#include <linux/of.h>
10#include <linux/of_mdio.h>
11#include <linux/of_net.h>
12#include <linux/of_address.h>
13#include <linux/mfd/syscon.h>
14#include <linux/platform_device.h>
15#include <linux/regmap.h>
16#include <linux/clk.h>
17#include <linux/pm_runtime.h>
18#include <linux/if_vlan.h>
19#include <linux/reset.h>
20#include <linux/tcp.h>
21#include <linux/interrupt.h>
22#include <linux/pinctrl/devinfo.h>
23#include <linux/phylink.h>
24#include <linux/pcs/pcs-mtk-lynxi.h>
25#include <linux/jhash.h>
26#include <linux/bitfield.h>
27#include <net/dsa.h>
28#include <net/dst_metadata.h>
29#include <net/page_pool/helpers.h>
30
31#include "mtk_eth_soc.h"
32#include "mtk_wed.h"
33
34static int mtk_msg_level = -1;
35module_param_named(msg_level, mtk_msg_level, int, 0);
36MODULE_PARM_DESC(msg_level, "Message level (-1=defaults,0=none,...,16=all)");
37
38#define MTK_ETHTOOL_STAT(x) { #x, \
39 offsetof(struct mtk_hw_stats, x) / sizeof(u64) }
40
41#define MTK_ETHTOOL_XDP_STAT(x) { #x, \
42 offsetof(struct mtk_hw_stats, xdp_stats.x) / \
43 sizeof(u64) }
44
45static const struct mtk_reg_map mtk_reg_map = {
46 .tx_irq_mask = 0x1a1c,
47 .tx_irq_status = 0x1a18,
48 .pdma = {
49 .rx_ptr = 0x0900,
50 .rx_cnt_cfg = 0x0904,
51 .pcrx_ptr = 0x0908,
52 .glo_cfg = 0x0a04,
53 .rst_idx = 0x0a08,
54 .delay_irq = 0x0a0c,
55 .irq_status = 0x0a20,
56 .irq_mask = 0x0a28,
57 .adma_rx_dbg0 = 0x0a38,
58 .int_grp = 0x0a50,
59 },
60 .qdma = {
61 .qtx_cfg = 0x1800,
62 .qtx_sch = 0x1804,
63 .rx_ptr = 0x1900,
64 .rx_cnt_cfg = 0x1904,
65 .qcrx_ptr = 0x1908,
66 .glo_cfg = 0x1a04,
67 .rst_idx = 0x1a08,
68 .delay_irq = 0x1a0c,
69 .fc_th = 0x1a10,
70 .tx_sch_rate = 0x1a14,
71 .int_grp = 0x1a20,
72 .hred = 0x1a44,
73 .ctx_ptr = 0x1b00,
74 .dtx_ptr = 0x1b04,
75 .crx_ptr = 0x1b10,
76 .drx_ptr = 0x1b14,
77 .fq_head = 0x1b20,
78 .fq_tail = 0x1b24,
79 .fq_count = 0x1b28,
80 .fq_blen = 0x1b2c,
81 },
82 .gdm1_cnt = 0x2400,
83 .gdma_to_ppe = 0x4444,
84 .ppe_base = 0x0c00,
85 .wdma_base = {
86 [0] = 0x2800,
87 [1] = 0x2c00,
88 },
89 .pse_iq_sta = 0x0110,
90 .pse_oq_sta = 0x0118,
91};
92
93static const struct mtk_reg_map mt7628_reg_map = {
94 .tx_irq_mask = 0x0a28,
95 .tx_irq_status = 0x0a20,
96 .pdma = {
97 .rx_ptr = 0x0900,
98 .rx_cnt_cfg = 0x0904,
99 .pcrx_ptr = 0x0908,
100 .glo_cfg = 0x0a04,
101 .rst_idx = 0x0a08,
102 .delay_irq = 0x0a0c,
103 .irq_status = 0x0a20,
104 .irq_mask = 0x0a28,
105 .int_grp = 0x0a50,
106 },
107};
108
109static const struct mtk_reg_map mt7986_reg_map = {
110 .tx_irq_mask = 0x461c,
111 .tx_irq_status = 0x4618,
112 .pdma = {
113 .rx_ptr = 0x6100,
114 .rx_cnt_cfg = 0x6104,
115 .pcrx_ptr = 0x6108,
116 .glo_cfg = 0x6204,
117 .rst_idx = 0x6208,
118 .delay_irq = 0x620c,
119 .irq_status = 0x6220,
120 .irq_mask = 0x6228,
121 .adma_rx_dbg0 = 0x6238,
122 .int_grp = 0x6250,
123 },
124 .qdma = {
125 .qtx_cfg = 0x4400,
126 .qtx_sch = 0x4404,
127 .rx_ptr = 0x4500,
128 .rx_cnt_cfg = 0x4504,
129 .qcrx_ptr = 0x4508,
130 .glo_cfg = 0x4604,
131 .rst_idx = 0x4608,
132 .delay_irq = 0x460c,
133 .fc_th = 0x4610,
134 .int_grp = 0x4620,
135 .hred = 0x4644,
136 .ctx_ptr = 0x4700,
137 .dtx_ptr = 0x4704,
138 .crx_ptr = 0x4710,
139 .drx_ptr = 0x4714,
140 .fq_head = 0x4720,
141 .fq_tail = 0x4724,
142 .fq_count = 0x4728,
143 .fq_blen = 0x472c,
144 .tx_sch_rate = 0x4798,
145 },
146 .gdm1_cnt = 0x1c00,
147 .gdma_to_ppe = 0x3333,
148 .ppe_base = 0x2000,
149 .wdma_base = {
150 [0] = 0x4800,
151 [1] = 0x4c00,
152 },
153 .pse_iq_sta = 0x0180,
154 .pse_oq_sta = 0x01a0,
155};
156
157static const struct mtk_reg_map mt7988_reg_map = {
158 .tx_irq_mask = 0x461c,
159 .tx_irq_status = 0x4618,
160 .pdma = {
161 .rx_ptr = 0x6900,
162 .rx_cnt_cfg = 0x6904,
163 .pcrx_ptr = 0x6908,
164 .glo_cfg = 0x6a04,
165 .rst_idx = 0x6a08,
166 .delay_irq = 0x6a0c,
167 .irq_status = 0x6a20,
168 .irq_mask = 0x6a28,
169 .adma_rx_dbg0 = 0x6a38,
170 .int_grp = 0x6a50,
171 },
172 .qdma = {
173 .qtx_cfg = 0x4400,
174 .qtx_sch = 0x4404,
175 .rx_ptr = 0x4500,
176 .rx_cnt_cfg = 0x4504,
177 .qcrx_ptr = 0x4508,
178 .glo_cfg = 0x4604,
179 .rst_idx = 0x4608,
180 .delay_irq = 0x460c,
181 .fc_th = 0x4610,
182 .int_grp = 0x4620,
183 .hred = 0x4644,
184 .ctx_ptr = 0x4700,
185 .dtx_ptr = 0x4704,
186 .crx_ptr = 0x4710,
187 .drx_ptr = 0x4714,
188 .fq_head = 0x4720,
189 .fq_tail = 0x4724,
190 .fq_count = 0x4728,
191 .fq_blen = 0x472c,
192 .tx_sch_rate = 0x4798,
193 },
194 .gdm1_cnt = 0x1c00,
195 .gdma_to_ppe = 0x3333,
196 .ppe_base = 0x2000,
197 .wdma_base = {
198 [0] = 0x4800,
199 [1] = 0x4c00,
200 [2] = 0x5000,
201 },
202 .pse_iq_sta = 0x0180,
203 .pse_oq_sta = 0x01a0,
204};
205
206/* strings used by ethtool */
207static const struct mtk_ethtool_stats {
208 char str[ETH_GSTRING_LEN];
209 u32 offset;
210} mtk_ethtool_stats[] = {
211 MTK_ETHTOOL_STAT(tx_bytes),
212 MTK_ETHTOOL_STAT(tx_packets),
213 MTK_ETHTOOL_STAT(tx_skip),
214 MTK_ETHTOOL_STAT(tx_collisions),
215 MTK_ETHTOOL_STAT(rx_bytes),
216 MTK_ETHTOOL_STAT(rx_packets),
217 MTK_ETHTOOL_STAT(rx_overflow),
218 MTK_ETHTOOL_STAT(rx_fcs_errors),
219 MTK_ETHTOOL_STAT(rx_short_errors),
220 MTK_ETHTOOL_STAT(rx_long_errors),
221 MTK_ETHTOOL_STAT(rx_checksum_errors),
222 MTK_ETHTOOL_STAT(rx_flow_control_packets),
223 MTK_ETHTOOL_XDP_STAT(rx_xdp_redirect),
224 MTK_ETHTOOL_XDP_STAT(rx_xdp_pass),
225 MTK_ETHTOOL_XDP_STAT(rx_xdp_drop),
226 MTK_ETHTOOL_XDP_STAT(rx_xdp_tx),
227 MTK_ETHTOOL_XDP_STAT(rx_xdp_tx_errors),
228 MTK_ETHTOOL_XDP_STAT(tx_xdp_xmit),
229 MTK_ETHTOOL_XDP_STAT(tx_xdp_xmit_errors),
230};
231
232static const char * const mtk_clks_source_name[] = {
233 "ethif",
234 "sgmiitop",
235 "esw",
236 "gp0",
237 "gp1",
238 "gp2",
239 "gp3",
240 "xgp1",
241 "xgp2",
242 "xgp3",
243 "crypto",
244 "fe",
245 "trgpll",
246 "sgmii_tx250m",
247 "sgmii_rx250m",
248 "sgmii_cdr_ref",
249 "sgmii_cdr_fb",
250 "sgmii2_tx250m",
251 "sgmii2_rx250m",
252 "sgmii2_cdr_ref",
253 "sgmii2_cdr_fb",
254 "sgmii_ck",
255 "eth2pll",
256 "wocpu0",
257 "wocpu1",
258 "netsys0",
259 "netsys1",
260 "ethwarp_wocpu2",
261 "ethwarp_wocpu1",
262 "ethwarp_wocpu0",
263 "top_usxgmii0_sel",
264 "top_usxgmii1_sel",
265 "top_sgm0_sel",
266 "top_sgm1_sel",
267 "top_xfi_phy0_xtal_sel",
268 "top_xfi_phy1_xtal_sel",
269 "top_eth_gmii_sel",
270 "top_eth_refck_50m_sel",
271 "top_eth_sys_200m_sel",
272 "top_eth_sys_sel",
273 "top_eth_xgmii_sel",
274 "top_eth_mii_sel",
275 "top_netsys_sel",
276 "top_netsys_500m_sel",
277 "top_netsys_pao_2x_sel",
278 "top_netsys_sync_250m_sel",
279 "top_netsys_ppefb_250m_sel",
280 "top_netsys_warp_sel",
281};
282
283void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg)
284{
285 __raw_writel(val, eth->base + reg);
286}
287
288u32 mtk_r32(struct mtk_eth *eth, unsigned reg)
289{
290 return __raw_readl(eth->base + reg);
291}
292
293u32 mtk_m32(struct mtk_eth *eth, u32 mask, u32 set, unsigned int reg)
294{
295 u32 val;
296
297 val = mtk_r32(eth, reg);
298 val &= ~mask;
299 val |= set;
300 mtk_w32(eth, val, reg);
301 return reg;
302}
303
304static int mtk_mdio_busy_wait(struct mtk_eth *eth)
305{
306 unsigned long t_start = jiffies;
307
308 while (1) {
309 if (!(mtk_r32(eth, MTK_PHY_IAC) & PHY_IAC_ACCESS))
310 return 0;
311 if (time_after(jiffies, t_start + PHY_IAC_TIMEOUT))
312 break;
313 cond_resched();
314 }
315
316 dev_err(eth->dev, "mdio: MDIO timeout\n");
317 return -ETIMEDOUT;
318}
319
320static int _mtk_mdio_write_c22(struct mtk_eth *eth, u32 phy_addr, u32 phy_reg,
321 u32 write_data)
322{
323 int ret;
324
325 ret = mtk_mdio_busy_wait(eth);
326 if (ret < 0)
327 return ret;
328
329 mtk_w32(eth, PHY_IAC_ACCESS |
330 PHY_IAC_START_C22 |
331 PHY_IAC_CMD_WRITE |
332 PHY_IAC_REG(phy_reg) |
333 PHY_IAC_ADDR(phy_addr) |
334 PHY_IAC_DATA(write_data),
335 MTK_PHY_IAC);
336
337 ret = mtk_mdio_busy_wait(eth);
338 if (ret < 0)
339 return ret;
340
341 return 0;
342}
343
344static int _mtk_mdio_write_c45(struct mtk_eth *eth, u32 phy_addr,
345 u32 devad, u32 phy_reg, u32 write_data)
346{
347 int ret;
348
349 ret = mtk_mdio_busy_wait(eth);
350 if (ret < 0)
351 return ret;
352
353 mtk_w32(eth, PHY_IAC_ACCESS |
354 PHY_IAC_START_C45 |
355 PHY_IAC_CMD_C45_ADDR |
356 PHY_IAC_REG(devad) |
357 PHY_IAC_ADDR(phy_addr) |
358 PHY_IAC_DATA(phy_reg),
359 MTK_PHY_IAC);
360
361 ret = mtk_mdio_busy_wait(eth);
362 if (ret < 0)
363 return ret;
364
365 mtk_w32(eth, PHY_IAC_ACCESS |
366 PHY_IAC_START_C45 |
367 PHY_IAC_CMD_WRITE |
368 PHY_IAC_REG(devad) |
369 PHY_IAC_ADDR(phy_addr) |
370 PHY_IAC_DATA(write_data),
371 MTK_PHY_IAC);
372
373 ret = mtk_mdio_busy_wait(eth);
374 if (ret < 0)
375 return ret;
376
377 return 0;
378}
379
380static int _mtk_mdio_read_c22(struct mtk_eth *eth, u32 phy_addr, u32 phy_reg)
381{
382 int ret;
383
384 ret = mtk_mdio_busy_wait(eth);
385 if (ret < 0)
386 return ret;
387
388 mtk_w32(eth, PHY_IAC_ACCESS |
389 PHY_IAC_START_C22 |
390 PHY_IAC_CMD_C22_READ |
391 PHY_IAC_REG(phy_reg) |
392 PHY_IAC_ADDR(phy_addr),
393 MTK_PHY_IAC);
394
395 ret = mtk_mdio_busy_wait(eth);
396 if (ret < 0)
397 return ret;
398
399 return mtk_r32(eth, MTK_PHY_IAC) & PHY_IAC_DATA_MASK;
400}
401
402static int _mtk_mdio_read_c45(struct mtk_eth *eth, u32 phy_addr,
403 u32 devad, u32 phy_reg)
404{
405 int ret;
406
407 ret = mtk_mdio_busy_wait(eth);
408 if (ret < 0)
409 return ret;
410
411 mtk_w32(eth, PHY_IAC_ACCESS |
412 PHY_IAC_START_C45 |
413 PHY_IAC_CMD_C45_ADDR |
414 PHY_IAC_REG(devad) |
415 PHY_IAC_ADDR(phy_addr) |
416 PHY_IAC_DATA(phy_reg),
417 MTK_PHY_IAC);
418
419 ret = mtk_mdio_busy_wait(eth);
420 if (ret < 0)
421 return ret;
422
423 mtk_w32(eth, PHY_IAC_ACCESS |
424 PHY_IAC_START_C45 |
425 PHY_IAC_CMD_C45_READ |
426 PHY_IAC_REG(devad) |
427 PHY_IAC_ADDR(phy_addr),
428 MTK_PHY_IAC);
429
430 ret = mtk_mdio_busy_wait(eth);
431 if (ret < 0)
432 return ret;
433
434 return mtk_r32(eth, MTK_PHY_IAC) & PHY_IAC_DATA_MASK;
435}
436
437static int mtk_mdio_write_c22(struct mii_bus *bus, int phy_addr,
438 int phy_reg, u16 val)
439{
440 struct mtk_eth *eth = bus->priv;
441
442 return _mtk_mdio_write_c22(eth, phy_addr, phy_reg, val);
443}
444
445static int mtk_mdio_write_c45(struct mii_bus *bus, int phy_addr,
446 int devad, int phy_reg, u16 val)
447{
448 struct mtk_eth *eth = bus->priv;
449
450 return _mtk_mdio_write_c45(eth, phy_addr, devad, phy_reg, val);
451}
452
453static int mtk_mdio_read_c22(struct mii_bus *bus, int phy_addr, int phy_reg)
454{
455 struct mtk_eth *eth = bus->priv;
456
457 return _mtk_mdio_read_c22(eth, phy_addr, phy_reg);
458}
459
460static int mtk_mdio_read_c45(struct mii_bus *bus, int phy_addr, int devad,
461 int phy_reg)
462{
463 struct mtk_eth *eth = bus->priv;
464
465 return _mtk_mdio_read_c45(eth, phy_addr, devad, phy_reg);
466}
467
468static int mt7621_gmac0_rgmii_adjust(struct mtk_eth *eth,
469 phy_interface_t interface)
470{
471 u32 val;
472
473 val = (interface == PHY_INTERFACE_MODE_TRGMII) ?
474 ETHSYS_TRGMII_MT7621_DDR_PLL : 0;
475
476 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
477 ETHSYS_TRGMII_MT7621_MASK, val);
478
479 return 0;
480}
481
482static void mtk_gmac0_rgmii_adjust(struct mtk_eth *eth,
483 phy_interface_t interface)
484{
485 int ret;
486
487 if (interface == PHY_INTERFACE_MODE_TRGMII) {
488 mtk_w32(eth, TRGMII_MODE, INTF_MODE);
489 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], 500000000);
490 if (ret)
491 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
492 return;
493 }
494
495 dev_err(eth->dev, "Missing PLL configuration, ethernet may not work\n");
496}
497
498static void mtk_setup_bridge_switch(struct mtk_eth *eth)
499{
500 /* Force Port1 XGMAC Link Up */
501 mtk_m32(eth, 0, MTK_XGMAC_FORCE_LINK(MTK_GMAC1_ID),
502 MTK_XGMAC_STS(MTK_GMAC1_ID));
503
504 /* Adjust GSW bridge IPG to 11 */
505 mtk_m32(eth, GSWTX_IPG_MASK | GSWRX_IPG_MASK,
506 (GSW_IPG_11 << GSWTX_IPG_SHIFT) |
507 (GSW_IPG_11 << GSWRX_IPG_SHIFT),
508 MTK_GSW_CFG);
509}
510
511static struct phylink_pcs *mtk_mac_select_pcs(struct phylink_config *config,
512 phy_interface_t interface)
513{
514 struct mtk_mac *mac = container_of(config, struct mtk_mac,
515 phylink_config);
516 struct mtk_eth *eth = mac->hw;
517 unsigned int sid;
518
519 if (interface == PHY_INTERFACE_MODE_SGMII ||
520 phy_interface_mode_is_8023z(interface)) {
521 sid = (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_SGMII)) ?
522 0 : mac->id;
523
524 return eth->sgmii_pcs[sid];
525 }
526
527 return NULL;
528}
529
530static void mtk_mac_config(struct phylink_config *config, unsigned int mode,
531 const struct phylink_link_state *state)
532{
533 struct mtk_mac *mac = container_of(config, struct mtk_mac,
534 phylink_config);
535 struct mtk_eth *eth = mac->hw;
536 int val, ge_mode, err = 0;
537 u32 i;
538
539 /* MT76x8 has no hardware settings between for the MAC */
540 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628) &&
541 mac->interface != state->interface) {
542 /* Setup soc pin functions */
543 switch (state->interface) {
544 case PHY_INTERFACE_MODE_TRGMII:
545 case PHY_INTERFACE_MODE_RGMII_TXID:
546 case PHY_INTERFACE_MODE_RGMII_RXID:
547 case PHY_INTERFACE_MODE_RGMII_ID:
548 case PHY_INTERFACE_MODE_RGMII:
549 case PHY_INTERFACE_MODE_MII:
550 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RGMII)) {
551 err = mtk_gmac_rgmii_path_setup(eth, mac->id);
552 if (err)
553 goto init_err;
554 }
555 break;
556 case PHY_INTERFACE_MODE_1000BASEX:
557 case PHY_INTERFACE_MODE_2500BASEX:
558 case PHY_INTERFACE_MODE_SGMII:
559 err = mtk_gmac_sgmii_path_setup(eth, mac->id);
560 if (err)
561 goto init_err;
562 break;
563 case PHY_INTERFACE_MODE_GMII:
564 if (MTK_HAS_CAPS(eth->soc->caps, MTK_GEPHY)) {
565 err = mtk_gmac_gephy_path_setup(eth, mac->id);
566 if (err)
567 goto init_err;
568 }
569 break;
570 case PHY_INTERFACE_MODE_INTERNAL:
571 break;
572 default:
573 goto err_phy;
574 }
575
576 /* Setup clock for 1st gmac */
577 if (!mac->id && state->interface != PHY_INTERFACE_MODE_SGMII &&
578 !phy_interface_mode_is_8023z(state->interface) &&
579 MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GMAC1_TRGMII)) {
580 if (MTK_HAS_CAPS(mac->hw->soc->caps,
581 MTK_TRGMII_MT7621_CLK)) {
582 if (mt7621_gmac0_rgmii_adjust(mac->hw,
583 state->interface))
584 goto err_phy;
585 } else {
586 mtk_gmac0_rgmii_adjust(mac->hw,
587 state->interface);
588
589 /* mt7623_pad_clk_setup */
590 for (i = 0 ; i < NUM_TRGMII_CTRL; i++)
591 mtk_w32(mac->hw,
592 TD_DM_DRVP(8) | TD_DM_DRVN(8),
593 TRGMII_TD_ODT(i));
594
595 /* Assert/release MT7623 RXC reset */
596 mtk_m32(mac->hw, 0, RXC_RST | RXC_DQSISEL,
597 TRGMII_RCK_CTRL);
598 mtk_m32(mac->hw, RXC_RST, 0, TRGMII_RCK_CTRL);
599 }
600 }
601
602 switch (state->interface) {
603 case PHY_INTERFACE_MODE_MII:
604 case PHY_INTERFACE_MODE_GMII:
605 ge_mode = 1;
606 break;
607 default:
608 ge_mode = 0;
609 break;
610 }
611
612 /* put the gmac into the right mode */
613 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
614 val &= ~SYSCFG0_GE_MODE(SYSCFG0_GE_MASK, mac->id);
615 val |= SYSCFG0_GE_MODE(ge_mode, mac->id);
616 regmap_write(eth->ethsys, ETHSYS_SYSCFG0, val);
617
618 mac->interface = state->interface;
619 }
620
621 /* SGMII */
622 if (state->interface == PHY_INTERFACE_MODE_SGMII ||
623 phy_interface_mode_is_8023z(state->interface)) {
624 /* The path GMAC to SGMII will be enabled once the SGMIISYS is
625 * being setup done.
626 */
627 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
628
629 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
630 SYSCFG0_SGMII_MASK,
631 ~(u32)SYSCFG0_SGMII_MASK);
632
633 /* Save the syscfg0 value for mac_finish */
634 mac->syscfg0 = val;
635 } else if (phylink_autoneg_inband(mode)) {
636 dev_err(eth->dev,
637 "In-band mode not supported in non SGMII mode!\n");
638 return;
639 }
640
641 /* Setup gmac */
642 if (mtk_is_netsys_v3_or_greater(eth) &&
643 mac->interface == PHY_INTERFACE_MODE_INTERNAL) {
644 mtk_w32(mac->hw, MTK_GDMA_XGDM_SEL, MTK_GDMA_EG_CTRL(mac->id));
645 mtk_w32(mac->hw, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(mac->id));
646
647 mtk_setup_bridge_switch(eth);
648 }
649
650 return;
651
652err_phy:
653 dev_err(eth->dev, "%s: GMAC%d mode %s not supported!\n", __func__,
654 mac->id, phy_modes(state->interface));
655 return;
656
657init_err:
658 dev_err(eth->dev, "%s: GMAC%d mode %s err: %d!\n", __func__,
659 mac->id, phy_modes(state->interface), err);
660}
661
662static int mtk_mac_finish(struct phylink_config *config, unsigned int mode,
663 phy_interface_t interface)
664{
665 struct mtk_mac *mac = container_of(config, struct mtk_mac,
666 phylink_config);
667 struct mtk_eth *eth = mac->hw;
668 u32 mcr_cur, mcr_new;
669
670 /* Enable SGMII */
671 if (interface == PHY_INTERFACE_MODE_SGMII ||
672 phy_interface_mode_is_8023z(interface))
673 regmap_update_bits(eth->ethsys, ETHSYS_SYSCFG0,
674 SYSCFG0_SGMII_MASK, mac->syscfg0);
675
676 /* Setup gmac */
677 mcr_cur = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
678 mcr_new = mcr_cur;
679 mcr_new |= MAC_MCR_IPG_CFG | MAC_MCR_FORCE_MODE |
680 MAC_MCR_BACKOFF_EN | MAC_MCR_BACKPR_EN | MAC_MCR_FORCE_LINK |
681 MAC_MCR_RX_FIFO_CLR_DIS;
682
683 /* Only update control register when needed! */
684 if (mcr_new != mcr_cur)
685 mtk_w32(mac->hw, mcr_new, MTK_MAC_MCR(mac->id));
686
687 return 0;
688}
689
690static void mtk_mac_link_down(struct phylink_config *config, unsigned int mode,
691 phy_interface_t interface)
692{
693 struct mtk_mac *mac = container_of(config, struct mtk_mac,
694 phylink_config);
695 u32 mcr = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
696
697 mcr &= ~(MAC_MCR_TX_EN | MAC_MCR_RX_EN);
698 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
699}
700
701static void mtk_set_queue_speed(struct mtk_eth *eth, unsigned int idx,
702 int speed)
703{
704 const struct mtk_soc_data *soc = eth->soc;
705 u32 ofs, val;
706
707 if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA))
708 return;
709
710 val = MTK_QTX_SCH_MIN_RATE_EN |
711 /* minimum: 10 Mbps */
712 FIELD_PREP(MTK_QTX_SCH_MIN_RATE_MAN, 1) |
713 FIELD_PREP(MTK_QTX_SCH_MIN_RATE_EXP, 4) |
714 MTK_QTX_SCH_LEAKY_BUCKET_SIZE;
715 if (mtk_is_netsys_v1(eth))
716 val |= MTK_QTX_SCH_LEAKY_BUCKET_EN;
717
718 if (IS_ENABLED(CONFIG_SOC_MT7621)) {
719 switch (speed) {
720 case SPEED_10:
721 val |= MTK_QTX_SCH_MAX_RATE_EN |
722 FIELD_PREP(MTK_QTX_SCH_MAX_RATE_MAN, 103) |
723 FIELD_PREP(MTK_QTX_SCH_MAX_RATE_EXP, 2) |
724 FIELD_PREP(MTK_QTX_SCH_MAX_RATE_WEIGHT, 1);
725 break;
726 case SPEED_100:
727 val |= MTK_QTX_SCH_MAX_RATE_EN |
728 FIELD_PREP(MTK_QTX_SCH_MAX_RATE_MAN, 103) |
729 FIELD_PREP(MTK_QTX_SCH_MAX_RATE_EXP, 3);
730 FIELD_PREP(MTK_QTX_SCH_MAX_RATE_WEIGHT, 1);
731 break;
732 case SPEED_1000:
733 val |= MTK_QTX_SCH_MAX_RATE_EN |
734 FIELD_PREP(MTK_QTX_SCH_MAX_RATE_MAN, 105) |
735 FIELD_PREP(MTK_QTX_SCH_MAX_RATE_EXP, 4) |
736 FIELD_PREP(MTK_QTX_SCH_MAX_RATE_WEIGHT, 10);
737 break;
738 default:
739 break;
740 }
741 } else {
742 switch (speed) {
743 case SPEED_10:
744 val |= MTK_QTX_SCH_MAX_RATE_EN |
745 FIELD_PREP(MTK_QTX_SCH_MAX_RATE_MAN, 1) |
746 FIELD_PREP(MTK_QTX_SCH_MAX_RATE_EXP, 4) |
747 FIELD_PREP(MTK_QTX_SCH_MAX_RATE_WEIGHT, 1);
748 break;
749 case SPEED_100:
750 val |= MTK_QTX_SCH_MAX_RATE_EN |
751 FIELD_PREP(MTK_QTX_SCH_MAX_RATE_MAN, 1) |
752 FIELD_PREP(MTK_QTX_SCH_MAX_RATE_EXP, 5);
753 FIELD_PREP(MTK_QTX_SCH_MAX_RATE_WEIGHT, 1);
754 break;
755 case SPEED_1000:
756 val |= MTK_QTX_SCH_MAX_RATE_EN |
757 FIELD_PREP(MTK_QTX_SCH_MAX_RATE_MAN, 10) |
758 FIELD_PREP(MTK_QTX_SCH_MAX_RATE_EXP, 5) |
759 FIELD_PREP(MTK_QTX_SCH_MAX_RATE_WEIGHT, 10);
760 break;
761 default:
762 break;
763 }
764 }
765
766 ofs = MTK_QTX_OFFSET * idx;
767 mtk_w32(eth, val, soc->reg_map->qdma.qtx_sch + ofs);
768}
769
770static void mtk_mac_link_up(struct phylink_config *config,
771 struct phy_device *phy,
772 unsigned int mode, phy_interface_t interface,
773 int speed, int duplex, bool tx_pause, bool rx_pause)
774{
775 struct mtk_mac *mac = container_of(config, struct mtk_mac,
776 phylink_config);
777 u32 mcr;
778
779 mcr = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
780 mcr &= ~(MAC_MCR_SPEED_100 | MAC_MCR_SPEED_1000 |
781 MAC_MCR_FORCE_DPX | MAC_MCR_FORCE_TX_FC |
782 MAC_MCR_FORCE_RX_FC);
783
784 /* Configure speed */
785 mac->speed = speed;
786 switch (speed) {
787 case SPEED_2500:
788 case SPEED_1000:
789 mcr |= MAC_MCR_SPEED_1000;
790 break;
791 case SPEED_100:
792 mcr |= MAC_MCR_SPEED_100;
793 break;
794 }
795
796 /* Configure duplex */
797 if (duplex == DUPLEX_FULL)
798 mcr |= MAC_MCR_FORCE_DPX;
799
800 /* Configure pause modes - phylink will avoid these for half duplex */
801 if (tx_pause)
802 mcr |= MAC_MCR_FORCE_TX_FC;
803 if (rx_pause)
804 mcr |= MAC_MCR_FORCE_RX_FC;
805
806 mcr |= MAC_MCR_TX_EN | MAC_MCR_RX_EN;
807 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
808}
809
810static const struct phylink_mac_ops mtk_phylink_ops = {
811 .mac_select_pcs = mtk_mac_select_pcs,
812 .mac_config = mtk_mac_config,
813 .mac_finish = mtk_mac_finish,
814 .mac_link_down = mtk_mac_link_down,
815 .mac_link_up = mtk_mac_link_up,
816};
817
818static int mtk_mdio_init(struct mtk_eth *eth)
819{
820 unsigned int max_clk = 2500000, divider;
821 struct device_node *mii_np;
822 int ret;
823 u32 val;
824
825 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
826 if (!mii_np) {
827 dev_err(eth->dev, "no %s child node found", "mdio-bus");
828 return -ENODEV;
829 }
830
831 if (!of_device_is_available(mii_np)) {
832 ret = -ENODEV;
833 goto err_put_node;
834 }
835
836 eth->mii_bus = devm_mdiobus_alloc(eth->dev);
837 if (!eth->mii_bus) {
838 ret = -ENOMEM;
839 goto err_put_node;
840 }
841
842 eth->mii_bus->name = "mdio";
843 eth->mii_bus->read = mtk_mdio_read_c22;
844 eth->mii_bus->write = mtk_mdio_write_c22;
845 eth->mii_bus->read_c45 = mtk_mdio_read_c45;
846 eth->mii_bus->write_c45 = mtk_mdio_write_c45;
847 eth->mii_bus->priv = eth;
848 eth->mii_bus->parent = eth->dev;
849
850 snprintf(eth->mii_bus->id, MII_BUS_ID_SIZE, "%pOFn", mii_np);
851
852 if (!of_property_read_u32(mii_np, "clock-frequency", &val)) {
853 if (val > MDC_MAX_FREQ || val < MDC_MAX_FREQ / MDC_MAX_DIVIDER) {
854 dev_err(eth->dev, "MDIO clock frequency out of range");
855 ret = -EINVAL;
856 goto err_put_node;
857 }
858 max_clk = val;
859 }
860 divider = min_t(unsigned int, DIV_ROUND_UP(MDC_MAX_FREQ, max_clk), 63);
861
862 /* Configure MDC Turbo Mode */
863 if (mtk_is_netsys_v3_or_greater(eth))
864 mtk_m32(eth, 0, MISC_MDC_TURBO, MTK_MAC_MISC_V3);
865
866 /* Configure MDC Divider */
867 val = FIELD_PREP(PPSC_MDC_CFG, divider);
868 if (!mtk_is_netsys_v3_or_greater(eth))
869 val |= PPSC_MDC_TURBO;
870 mtk_m32(eth, PPSC_MDC_CFG, val, MTK_PPSC);
871
872 dev_dbg(eth->dev, "MDC is running on %d Hz\n", MDC_MAX_FREQ / divider);
873
874 ret = of_mdiobus_register(eth->mii_bus, mii_np);
875
876err_put_node:
877 of_node_put(mii_np);
878 return ret;
879}
880
881static void mtk_mdio_cleanup(struct mtk_eth *eth)
882{
883 if (!eth->mii_bus)
884 return;
885
886 mdiobus_unregister(eth->mii_bus);
887}
888
889static inline void mtk_tx_irq_disable(struct mtk_eth *eth, u32 mask)
890{
891 unsigned long flags;
892 u32 val;
893
894 spin_lock_irqsave(ð->tx_irq_lock, flags);
895 val = mtk_r32(eth, eth->soc->reg_map->tx_irq_mask);
896 mtk_w32(eth, val & ~mask, eth->soc->reg_map->tx_irq_mask);
897 spin_unlock_irqrestore(ð->tx_irq_lock, flags);
898}
899
900static inline void mtk_tx_irq_enable(struct mtk_eth *eth, u32 mask)
901{
902 unsigned long flags;
903 u32 val;
904
905 spin_lock_irqsave(ð->tx_irq_lock, flags);
906 val = mtk_r32(eth, eth->soc->reg_map->tx_irq_mask);
907 mtk_w32(eth, val | mask, eth->soc->reg_map->tx_irq_mask);
908 spin_unlock_irqrestore(ð->tx_irq_lock, flags);
909}
910
911static inline void mtk_rx_irq_disable(struct mtk_eth *eth, u32 mask)
912{
913 unsigned long flags;
914 u32 val;
915
916 spin_lock_irqsave(ð->rx_irq_lock, flags);
917 val = mtk_r32(eth, eth->soc->reg_map->pdma.irq_mask);
918 mtk_w32(eth, val & ~mask, eth->soc->reg_map->pdma.irq_mask);
919 spin_unlock_irqrestore(ð->rx_irq_lock, flags);
920}
921
922static inline void mtk_rx_irq_enable(struct mtk_eth *eth, u32 mask)
923{
924 unsigned long flags;
925 u32 val;
926
927 spin_lock_irqsave(ð->rx_irq_lock, flags);
928 val = mtk_r32(eth, eth->soc->reg_map->pdma.irq_mask);
929 mtk_w32(eth, val | mask, eth->soc->reg_map->pdma.irq_mask);
930 spin_unlock_irqrestore(ð->rx_irq_lock, flags);
931}
932
933static int mtk_set_mac_address(struct net_device *dev, void *p)
934{
935 int ret = eth_mac_addr(dev, p);
936 struct mtk_mac *mac = netdev_priv(dev);
937 struct mtk_eth *eth = mac->hw;
938 const char *macaddr = dev->dev_addr;
939
940 if (ret)
941 return ret;
942
943 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
944 return -EBUSY;
945
946 spin_lock_bh(&mac->hw->page_lock);
947 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
948 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
949 MT7628_SDM_MAC_ADRH);
950 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
951 (macaddr[4] << 8) | macaddr[5],
952 MT7628_SDM_MAC_ADRL);
953 } else {
954 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
955 MTK_GDMA_MAC_ADRH(mac->id));
956 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
957 (macaddr[4] << 8) | macaddr[5],
958 MTK_GDMA_MAC_ADRL(mac->id));
959 }
960 spin_unlock_bh(&mac->hw->page_lock);
961
962 return 0;
963}
964
965void mtk_stats_update_mac(struct mtk_mac *mac)
966{
967 struct mtk_hw_stats *hw_stats = mac->hw_stats;
968 struct mtk_eth *eth = mac->hw;
969
970 u64_stats_update_begin(&hw_stats->syncp);
971
972 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
973 hw_stats->tx_packets += mtk_r32(mac->hw, MT7628_SDM_TPCNT);
974 hw_stats->tx_bytes += mtk_r32(mac->hw, MT7628_SDM_TBCNT);
975 hw_stats->rx_packets += mtk_r32(mac->hw, MT7628_SDM_RPCNT);
976 hw_stats->rx_bytes += mtk_r32(mac->hw, MT7628_SDM_RBCNT);
977 hw_stats->rx_checksum_errors +=
978 mtk_r32(mac->hw, MT7628_SDM_CS_ERR);
979 } else {
980 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
981 unsigned int offs = hw_stats->reg_offset;
982 u64 stats;
983
984 hw_stats->rx_bytes += mtk_r32(mac->hw, reg_map->gdm1_cnt + offs);
985 stats = mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x4 + offs);
986 if (stats)
987 hw_stats->rx_bytes += (stats << 32);
988 hw_stats->rx_packets +=
989 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x8 + offs);
990 hw_stats->rx_overflow +=
991 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x10 + offs);
992 hw_stats->rx_fcs_errors +=
993 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x14 + offs);
994 hw_stats->rx_short_errors +=
995 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x18 + offs);
996 hw_stats->rx_long_errors +=
997 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x1c + offs);
998 hw_stats->rx_checksum_errors +=
999 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x20 + offs);
1000 hw_stats->rx_flow_control_packets +=
1001 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x24 + offs);
1002
1003 if (mtk_is_netsys_v3_or_greater(eth)) {
1004 hw_stats->tx_skip +=
1005 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x50 + offs);
1006 hw_stats->tx_collisions +=
1007 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x54 + offs);
1008 hw_stats->tx_bytes +=
1009 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x40 + offs);
1010 stats = mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x44 + offs);
1011 if (stats)
1012 hw_stats->tx_bytes += (stats << 32);
1013 hw_stats->tx_packets +=
1014 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x48 + offs);
1015 } else {
1016 hw_stats->tx_skip +=
1017 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x28 + offs);
1018 hw_stats->tx_collisions +=
1019 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x2c + offs);
1020 hw_stats->tx_bytes +=
1021 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x30 + offs);
1022 stats = mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x34 + offs);
1023 if (stats)
1024 hw_stats->tx_bytes += (stats << 32);
1025 hw_stats->tx_packets +=
1026 mtk_r32(mac->hw, reg_map->gdm1_cnt + 0x38 + offs);
1027 }
1028 }
1029
1030 u64_stats_update_end(&hw_stats->syncp);
1031}
1032
1033static void mtk_stats_update(struct mtk_eth *eth)
1034{
1035 int i;
1036
1037 for (i = 0; i < MTK_MAX_DEVS; i++) {
1038 if (!eth->mac[i] || !eth->mac[i]->hw_stats)
1039 continue;
1040 if (spin_trylock(ð->mac[i]->hw_stats->stats_lock)) {
1041 mtk_stats_update_mac(eth->mac[i]);
1042 spin_unlock(ð->mac[i]->hw_stats->stats_lock);
1043 }
1044 }
1045}
1046
1047static void mtk_get_stats64(struct net_device *dev,
1048 struct rtnl_link_stats64 *storage)
1049{
1050 struct mtk_mac *mac = netdev_priv(dev);
1051 struct mtk_hw_stats *hw_stats = mac->hw_stats;
1052 unsigned int start;
1053
1054 if (netif_running(dev) && netif_device_present(dev)) {
1055 if (spin_trylock_bh(&hw_stats->stats_lock)) {
1056 mtk_stats_update_mac(mac);
1057 spin_unlock_bh(&hw_stats->stats_lock);
1058 }
1059 }
1060
1061 do {
1062 start = u64_stats_fetch_begin(&hw_stats->syncp);
1063 storage->rx_packets = hw_stats->rx_packets;
1064 storage->tx_packets = hw_stats->tx_packets;
1065 storage->rx_bytes = hw_stats->rx_bytes;
1066 storage->tx_bytes = hw_stats->tx_bytes;
1067 storage->collisions = hw_stats->tx_collisions;
1068 storage->rx_length_errors = hw_stats->rx_short_errors +
1069 hw_stats->rx_long_errors;
1070 storage->rx_over_errors = hw_stats->rx_overflow;
1071 storage->rx_crc_errors = hw_stats->rx_fcs_errors;
1072 storage->rx_errors = hw_stats->rx_checksum_errors;
1073 storage->tx_aborted_errors = hw_stats->tx_skip;
1074 } while (u64_stats_fetch_retry(&hw_stats->syncp, start));
1075
1076 storage->tx_errors = dev->stats.tx_errors;
1077 storage->rx_dropped = dev->stats.rx_dropped;
1078 storage->tx_dropped = dev->stats.tx_dropped;
1079}
1080
1081static inline int mtk_max_frag_size(int mtu)
1082{
1083 /* make sure buf_size will be at least MTK_MAX_RX_LENGTH */
1084 if (mtu + MTK_RX_ETH_HLEN < MTK_MAX_RX_LENGTH_2K)
1085 mtu = MTK_MAX_RX_LENGTH_2K - MTK_RX_ETH_HLEN;
1086
1087 return SKB_DATA_ALIGN(MTK_RX_HLEN + mtu) +
1088 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
1089}
1090
1091static inline int mtk_max_buf_size(int frag_size)
1092{
1093 int buf_size = frag_size - NET_SKB_PAD - NET_IP_ALIGN -
1094 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
1095
1096 WARN_ON(buf_size < MTK_MAX_RX_LENGTH_2K);
1097
1098 return buf_size;
1099}
1100
1101static bool mtk_rx_get_desc(struct mtk_eth *eth, struct mtk_rx_dma_v2 *rxd,
1102 struct mtk_rx_dma_v2 *dma_rxd)
1103{
1104 rxd->rxd2 = READ_ONCE(dma_rxd->rxd2);
1105 if (!(rxd->rxd2 & RX_DMA_DONE))
1106 return false;
1107
1108 rxd->rxd1 = READ_ONCE(dma_rxd->rxd1);
1109 rxd->rxd3 = READ_ONCE(dma_rxd->rxd3);
1110 rxd->rxd4 = READ_ONCE(dma_rxd->rxd4);
1111 if (mtk_is_netsys_v2_or_greater(eth)) {
1112 rxd->rxd5 = READ_ONCE(dma_rxd->rxd5);
1113 rxd->rxd6 = READ_ONCE(dma_rxd->rxd6);
1114 }
1115
1116 return true;
1117}
1118
1119static void *mtk_max_lro_buf_alloc(gfp_t gfp_mask)
1120{
1121 unsigned int size = mtk_max_frag_size(MTK_MAX_LRO_RX_LENGTH);
1122 unsigned long data;
1123
1124 data = __get_free_pages(gfp_mask | __GFP_COMP | __GFP_NOWARN,
1125 get_order(size));
1126
1127 return (void *)data;
1128}
1129
1130/* the qdma core needs scratch memory to be setup */
1131static int mtk_init_fq_dma(struct mtk_eth *eth)
1132{
1133 const struct mtk_soc_data *soc = eth->soc;
1134 dma_addr_t phy_ring_tail;
1135 int cnt = MTK_QDMA_RING_SIZE;
1136 dma_addr_t dma_addr;
1137 int i;
1138
1139 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SRAM))
1140 eth->scratch_ring = eth->sram_base;
1141 else
1142 eth->scratch_ring = dma_alloc_coherent(eth->dma_dev,
1143 cnt * soc->txrx.txd_size,
1144 ð->phy_scratch_ring,
1145 GFP_KERNEL);
1146 if (unlikely(!eth->scratch_ring))
1147 return -ENOMEM;
1148
1149 eth->scratch_head = kcalloc(cnt, MTK_QDMA_PAGE_SIZE, GFP_KERNEL);
1150 if (unlikely(!eth->scratch_head))
1151 return -ENOMEM;
1152
1153 dma_addr = dma_map_single(eth->dma_dev,
1154 eth->scratch_head, cnt * MTK_QDMA_PAGE_SIZE,
1155 DMA_FROM_DEVICE);
1156 if (unlikely(dma_mapping_error(eth->dma_dev, dma_addr)))
1157 return -ENOMEM;
1158
1159 phy_ring_tail = eth->phy_scratch_ring + soc->txrx.txd_size * (cnt - 1);
1160
1161 for (i = 0; i < cnt; i++) {
1162 dma_addr_t addr = dma_addr + i * MTK_QDMA_PAGE_SIZE;
1163 struct mtk_tx_dma_v2 *txd;
1164
1165 txd = eth->scratch_ring + i * soc->txrx.txd_size;
1166 txd->txd1 = addr;
1167 if (i < cnt - 1)
1168 txd->txd2 = eth->phy_scratch_ring +
1169 (i + 1) * soc->txrx.txd_size;
1170
1171 txd->txd3 = TX_DMA_PLEN0(MTK_QDMA_PAGE_SIZE);
1172 if (MTK_HAS_CAPS(soc->caps, MTK_36BIT_DMA))
1173 txd->txd3 |= TX_DMA_PREP_ADDR64(addr);
1174 txd->txd4 = 0;
1175 if (mtk_is_netsys_v2_or_greater(eth)) {
1176 txd->txd5 = 0;
1177 txd->txd6 = 0;
1178 txd->txd7 = 0;
1179 txd->txd8 = 0;
1180 }
1181 }
1182
1183 mtk_w32(eth, eth->phy_scratch_ring, soc->reg_map->qdma.fq_head);
1184 mtk_w32(eth, phy_ring_tail, soc->reg_map->qdma.fq_tail);
1185 mtk_w32(eth, (cnt << 16) | cnt, soc->reg_map->qdma.fq_count);
1186 mtk_w32(eth, MTK_QDMA_PAGE_SIZE << 16, soc->reg_map->qdma.fq_blen);
1187
1188 return 0;
1189}
1190
1191static void *mtk_qdma_phys_to_virt(struct mtk_tx_ring *ring, u32 desc)
1192{
1193 return ring->dma + (desc - ring->phys);
1194}
1195
1196static struct mtk_tx_buf *mtk_desc_to_tx_buf(struct mtk_tx_ring *ring,
1197 void *txd, u32 txd_size)
1198{
1199 int idx = (txd - ring->dma) / txd_size;
1200
1201 return &ring->buf[idx];
1202}
1203
1204static struct mtk_tx_dma *qdma_to_pdma(struct mtk_tx_ring *ring,
1205 struct mtk_tx_dma *dma)
1206{
1207 return ring->dma_pdma - (struct mtk_tx_dma *)ring->dma + dma;
1208}
1209
1210static int txd_to_idx(struct mtk_tx_ring *ring, void *dma, u32 txd_size)
1211{
1212 return (dma - ring->dma) / txd_size;
1213}
1214
1215static void mtk_tx_unmap(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
1216 struct xdp_frame_bulk *bq, bool napi)
1217{
1218 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1219 if (tx_buf->flags & MTK_TX_FLAGS_SINGLE0) {
1220 dma_unmap_single(eth->dma_dev,
1221 dma_unmap_addr(tx_buf, dma_addr0),
1222 dma_unmap_len(tx_buf, dma_len0),
1223 DMA_TO_DEVICE);
1224 } else if (tx_buf->flags & MTK_TX_FLAGS_PAGE0) {
1225 dma_unmap_page(eth->dma_dev,
1226 dma_unmap_addr(tx_buf, dma_addr0),
1227 dma_unmap_len(tx_buf, dma_len0),
1228 DMA_TO_DEVICE);
1229 }
1230 } else {
1231 if (dma_unmap_len(tx_buf, dma_len0)) {
1232 dma_unmap_page(eth->dma_dev,
1233 dma_unmap_addr(tx_buf, dma_addr0),
1234 dma_unmap_len(tx_buf, dma_len0),
1235 DMA_TO_DEVICE);
1236 }
1237
1238 if (dma_unmap_len(tx_buf, dma_len1)) {
1239 dma_unmap_page(eth->dma_dev,
1240 dma_unmap_addr(tx_buf, dma_addr1),
1241 dma_unmap_len(tx_buf, dma_len1),
1242 DMA_TO_DEVICE);
1243 }
1244 }
1245
1246 if (tx_buf->data && tx_buf->data != (void *)MTK_DMA_DUMMY_DESC) {
1247 if (tx_buf->type == MTK_TYPE_SKB) {
1248 struct sk_buff *skb = tx_buf->data;
1249
1250 if (napi)
1251 napi_consume_skb(skb, napi);
1252 else
1253 dev_kfree_skb_any(skb);
1254 } else {
1255 struct xdp_frame *xdpf = tx_buf->data;
1256
1257 if (napi && tx_buf->type == MTK_TYPE_XDP_TX)
1258 xdp_return_frame_rx_napi(xdpf);
1259 else if (bq)
1260 xdp_return_frame_bulk(xdpf, bq);
1261 else
1262 xdp_return_frame(xdpf);
1263 }
1264 }
1265 tx_buf->flags = 0;
1266 tx_buf->data = NULL;
1267}
1268
1269static void setup_tx_buf(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf,
1270 struct mtk_tx_dma *txd, dma_addr_t mapped_addr,
1271 size_t size, int idx)
1272{
1273 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
1274 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
1275 dma_unmap_len_set(tx_buf, dma_len0, size);
1276 } else {
1277 if (idx & 1) {
1278 txd->txd3 = mapped_addr;
1279 txd->txd2 |= TX_DMA_PLEN1(size);
1280 dma_unmap_addr_set(tx_buf, dma_addr1, mapped_addr);
1281 dma_unmap_len_set(tx_buf, dma_len1, size);
1282 } else {
1283 tx_buf->data = (void *)MTK_DMA_DUMMY_DESC;
1284 txd->txd1 = mapped_addr;
1285 txd->txd2 = TX_DMA_PLEN0(size);
1286 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
1287 dma_unmap_len_set(tx_buf, dma_len0, size);
1288 }
1289 }
1290}
1291
1292static void mtk_tx_set_dma_desc_v1(struct net_device *dev, void *txd,
1293 struct mtk_tx_dma_desc_info *info)
1294{
1295 struct mtk_mac *mac = netdev_priv(dev);
1296 struct mtk_eth *eth = mac->hw;
1297 struct mtk_tx_dma *desc = txd;
1298 u32 data;
1299
1300 WRITE_ONCE(desc->txd1, info->addr);
1301
1302 data = TX_DMA_SWC | TX_DMA_PLEN0(info->size) |
1303 FIELD_PREP(TX_DMA_PQID, info->qid);
1304 if (info->last)
1305 data |= TX_DMA_LS0;
1306 WRITE_ONCE(desc->txd3, data);
1307
1308 data = (mac->id + 1) << TX_DMA_FPORT_SHIFT; /* forward port */
1309 if (info->first) {
1310 if (info->gso)
1311 data |= TX_DMA_TSO;
1312 /* tx checksum offload */
1313 if (info->csum)
1314 data |= TX_DMA_CHKSUM;
1315 /* vlan header offload */
1316 if (info->vlan)
1317 data |= TX_DMA_INS_VLAN | info->vlan_tci;
1318 }
1319 WRITE_ONCE(desc->txd4, data);
1320}
1321
1322static void mtk_tx_set_dma_desc_v2(struct net_device *dev, void *txd,
1323 struct mtk_tx_dma_desc_info *info)
1324{
1325 struct mtk_mac *mac = netdev_priv(dev);
1326 struct mtk_tx_dma_v2 *desc = txd;
1327 struct mtk_eth *eth = mac->hw;
1328 u32 data;
1329
1330 WRITE_ONCE(desc->txd1, info->addr);
1331
1332 data = TX_DMA_PLEN0(info->size);
1333 if (info->last)
1334 data |= TX_DMA_LS0;
1335
1336 if (MTK_HAS_CAPS(eth->soc->caps, MTK_36BIT_DMA))
1337 data |= TX_DMA_PREP_ADDR64(info->addr);
1338
1339 WRITE_ONCE(desc->txd3, data);
1340
1341 /* set forward port */
1342 switch (mac->id) {
1343 case MTK_GMAC1_ID:
1344 data = PSE_GDM1_PORT << TX_DMA_FPORT_SHIFT_V2;
1345 break;
1346 case MTK_GMAC2_ID:
1347 data = PSE_GDM2_PORT << TX_DMA_FPORT_SHIFT_V2;
1348 break;
1349 case MTK_GMAC3_ID:
1350 data = PSE_GDM3_PORT << TX_DMA_FPORT_SHIFT_V2;
1351 break;
1352 }
1353
1354 data |= TX_DMA_SWC_V2 | QID_BITS_V2(info->qid);
1355 WRITE_ONCE(desc->txd4, data);
1356
1357 data = 0;
1358 if (info->first) {
1359 if (info->gso)
1360 data |= TX_DMA_TSO_V2;
1361 /* tx checksum offload */
1362 if (info->csum)
1363 data |= TX_DMA_CHKSUM_V2;
1364 if (mtk_is_netsys_v3_or_greater(eth) && netdev_uses_dsa(dev))
1365 data |= TX_DMA_SPTAG_V3;
1366 }
1367 WRITE_ONCE(desc->txd5, data);
1368
1369 data = 0;
1370 if (info->first && info->vlan)
1371 data |= TX_DMA_INS_VLAN_V2 | info->vlan_tci;
1372 WRITE_ONCE(desc->txd6, data);
1373
1374 WRITE_ONCE(desc->txd7, 0);
1375 WRITE_ONCE(desc->txd8, 0);
1376}
1377
1378static void mtk_tx_set_dma_desc(struct net_device *dev, void *txd,
1379 struct mtk_tx_dma_desc_info *info)
1380{
1381 struct mtk_mac *mac = netdev_priv(dev);
1382 struct mtk_eth *eth = mac->hw;
1383
1384 if (mtk_is_netsys_v2_or_greater(eth))
1385 mtk_tx_set_dma_desc_v2(dev, txd, info);
1386 else
1387 mtk_tx_set_dma_desc_v1(dev, txd, info);
1388}
1389
1390static int mtk_tx_map(struct sk_buff *skb, struct net_device *dev,
1391 int tx_num, struct mtk_tx_ring *ring, bool gso)
1392{
1393 struct mtk_tx_dma_desc_info txd_info = {
1394 .size = skb_headlen(skb),
1395 .gso = gso,
1396 .csum = skb->ip_summed == CHECKSUM_PARTIAL,
1397 .vlan = skb_vlan_tag_present(skb),
1398 .qid = skb_get_queue_mapping(skb),
1399 .vlan_tci = skb_vlan_tag_get(skb),
1400 .first = true,
1401 .last = !skb_is_nonlinear(skb),
1402 };
1403 struct netdev_queue *txq;
1404 struct mtk_mac *mac = netdev_priv(dev);
1405 struct mtk_eth *eth = mac->hw;
1406 const struct mtk_soc_data *soc = eth->soc;
1407 struct mtk_tx_dma *itxd, *txd;
1408 struct mtk_tx_dma *itxd_pdma, *txd_pdma;
1409 struct mtk_tx_buf *itx_buf, *tx_buf;
1410 int i, n_desc = 1;
1411 int queue = skb_get_queue_mapping(skb);
1412 int k = 0;
1413
1414 txq = netdev_get_tx_queue(dev, queue);
1415 itxd = ring->next_free;
1416 itxd_pdma = qdma_to_pdma(ring, itxd);
1417 if (itxd == ring->last_free)
1418 return -ENOMEM;
1419
1420 itx_buf = mtk_desc_to_tx_buf(ring, itxd, soc->txrx.txd_size);
1421 memset(itx_buf, 0, sizeof(*itx_buf));
1422
1423 txd_info.addr = dma_map_single(eth->dma_dev, skb->data, txd_info.size,
1424 DMA_TO_DEVICE);
1425 if (unlikely(dma_mapping_error(eth->dma_dev, txd_info.addr)))
1426 return -ENOMEM;
1427
1428 mtk_tx_set_dma_desc(dev, itxd, &txd_info);
1429
1430 itx_buf->flags |= MTK_TX_FLAGS_SINGLE0;
1431 itx_buf->mac_id = mac->id;
1432 setup_tx_buf(eth, itx_buf, itxd_pdma, txd_info.addr, txd_info.size,
1433 k++);
1434
1435 /* TX SG offload */
1436 txd = itxd;
1437 txd_pdma = qdma_to_pdma(ring, txd);
1438
1439 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1440 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1441 unsigned int offset = 0;
1442 int frag_size = skb_frag_size(frag);
1443
1444 while (frag_size) {
1445 bool new_desc = true;
1446
1447 if (MTK_HAS_CAPS(soc->caps, MTK_QDMA) ||
1448 (i & 0x1)) {
1449 txd = mtk_qdma_phys_to_virt(ring, txd->txd2);
1450 txd_pdma = qdma_to_pdma(ring, txd);
1451 if (txd == ring->last_free)
1452 goto err_dma;
1453
1454 n_desc++;
1455 } else {
1456 new_desc = false;
1457 }
1458
1459 memset(&txd_info, 0, sizeof(struct mtk_tx_dma_desc_info));
1460 txd_info.size = min_t(unsigned int, frag_size,
1461 soc->txrx.dma_max_len);
1462 txd_info.qid = queue;
1463 txd_info.last = i == skb_shinfo(skb)->nr_frags - 1 &&
1464 !(frag_size - txd_info.size);
1465 txd_info.addr = skb_frag_dma_map(eth->dma_dev, frag,
1466 offset, txd_info.size,
1467 DMA_TO_DEVICE);
1468 if (unlikely(dma_mapping_error(eth->dma_dev, txd_info.addr)))
1469 goto err_dma;
1470
1471 mtk_tx_set_dma_desc(dev, txd, &txd_info);
1472
1473 tx_buf = mtk_desc_to_tx_buf(ring, txd,
1474 soc->txrx.txd_size);
1475 if (new_desc)
1476 memset(tx_buf, 0, sizeof(*tx_buf));
1477 tx_buf->data = (void *)MTK_DMA_DUMMY_DESC;
1478 tx_buf->flags |= MTK_TX_FLAGS_PAGE0;
1479 tx_buf->mac_id = mac->id;
1480
1481 setup_tx_buf(eth, tx_buf, txd_pdma, txd_info.addr,
1482 txd_info.size, k++);
1483
1484 frag_size -= txd_info.size;
1485 offset += txd_info.size;
1486 }
1487 }
1488
1489 /* store skb to cleanup */
1490 itx_buf->type = MTK_TYPE_SKB;
1491 itx_buf->data = skb;
1492
1493 if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA)) {
1494 if (k & 0x1)
1495 txd_pdma->txd2 |= TX_DMA_LS0;
1496 else
1497 txd_pdma->txd2 |= TX_DMA_LS1;
1498 }
1499
1500 netdev_tx_sent_queue(txq, skb->len);
1501 skb_tx_timestamp(skb);
1502
1503 ring->next_free = mtk_qdma_phys_to_virt(ring, txd->txd2);
1504 atomic_sub(n_desc, &ring->free_count);
1505
1506 /* make sure that all changes to the dma ring are flushed before we
1507 * continue
1508 */
1509 wmb();
1510
1511 if (MTK_HAS_CAPS(soc->caps, MTK_QDMA)) {
1512 if (netif_xmit_stopped(txq) || !netdev_xmit_more())
1513 mtk_w32(eth, txd->txd2, soc->reg_map->qdma.ctx_ptr);
1514 } else {
1515 int next_idx;
1516
1517 next_idx = NEXT_DESP_IDX(txd_to_idx(ring, txd, soc->txrx.txd_size),
1518 ring->dma_size);
1519 mtk_w32(eth, next_idx, MT7628_TX_CTX_IDX0);
1520 }
1521
1522 return 0;
1523
1524err_dma:
1525 do {
1526 tx_buf = mtk_desc_to_tx_buf(ring, itxd, soc->txrx.txd_size);
1527
1528 /* unmap dma */
1529 mtk_tx_unmap(eth, tx_buf, NULL, false);
1530
1531 itxd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
1532 if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA))
1533 itxd_pdma->txd2 = TX_DMA_DESP2_DEF;
1534
1535 itxd = mtk_qdma_phys_to_virt(ring, itxd->txd2);
1536 itxd_pdma = qdma_to_pdma(ring, itxd);
1537 } while (itxd != txd);
1538
1539 return -ENOMEM;
1540}
1541
1542static int mtk_cal_txd_req(struct mtk_eth *eth, struct sk_buff *skb)
1543{
1544 int i, nfrags = 1;
1545 skb_frag_t *frag;
1546
1547 if (skb_is_gso(skb)) {
1548 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1549 frag = &skb_shinfo(skb)->frags[i];
1550 nfrags += DIV_ROUND_UP(skb_frag_size(frag),
1551 eth->soc->txrx.dma_max_len);
1552 }
1553 } else {
1554 nfrags += skb_shinfo(skb)->nr_frags;
1555 }
1556
1557 return nfrags;
1558}
1559
1560static int mtk_queue_stopped(struct mtk_eth *eth)
1561{
1562 int i;
1563
1564 for (i = 0; i < MTK_MAX_DEVS; i++) {
1565 if (!eth->netdev[i])
1566 continue;
1567 if (netif_queue_stopped(eth->netdev[i]))
1568 return 1;
1569 }
1570
1571 return 0;
1572}
1573
1574static void mtk_wake_queue(struct mtk_eth *eth)
1575{
1576 int i;
1577
1578 for (i = 0; i < MTK_MAX_DEVS; i++) {
1579 if (!eth->netdev[i])
1580 continue;
1581 netif_tx_wake_all_queues(eth->netdev[i]);
1582 }
1583}
1584
1585static netdev_tx_t mtk_start_xmit(struct sk_buff *skb, struct net_device *dev)
1586{
1587 struct mtk_mac *mac = netdev_priv(dev);
1588 struct mtk_eth *eth = mac->hw;
1589 struct mtk_tx_ring *ring = ð->tx_ring;
1590 struct net_device_stats *stats = &dev->stats;
1591 bool gso = false;
1592 int tx_num;
1593
1594 /* normally we can rely on the stack not calling this more than once,
1595 * however we have 2 queues running on the same ring so we need to lock
1596 * the ring access
1597 */
1598 spin_lock(ð->page_lock);
1599
1600 if (unlikely(test_bit(MTK_RESETTING, ð->state)))
1601 goto drop;
1602
1603 tx_num = mtk_cal_txd_req(eth, skb);
1604 if (unlikely(atomic_read(&ring->free_count) <= tx_num)) {
1605 netif_tx_stop_all_queues(dev);
1606 netif_err(eth, tx_queued, dev,
1607 "Tx Ring full when queue awake!\n");
1608 spin_unlock(ð->page_lock);
1609 return NETDEV_TX_BUSY;
1610 }
1611
1612 /* TSO: fill MSS info in tcp checksum field */
1613 if (skb_is_gso(skb)) {
1614 if (skb_cow_head(skb, 0)) {
1615 netif_warn(eth, tx_err, dev,
1616 "GSO expand head fail.\n");
1617 goto drop;
1618 }
1619
1620 if (skb_shinfo(skb)->gso_type &
1621 (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) {
1622 gso = true;
1623 tcp_hdr(skb)->check = htons(skb_shinfo(skb)->gso_size);
1624 }
1625 }
1626
1627 if (mtk_tx_map(skb, dev, tx_num, ring, gso) < 0)
1628 goto drop;
1629
1630 if (unlikely(atomic_read(&ring->free_count) <= ring->thresh))
1631 netif_tx_stop_all_queues(dev);
1632
1633 spin_unlock(ð->page_lock);
1634
1635 return NETDEV_TX_OK;
1636
1637drop:
1638 spin_unlock(ð->page_lock);
1639 stats->tx_dropped++;
1640 dev_kfree_skb_any(skb);
1641 return NETDEV_TX_OK;
1642}
1643
1644static struct mtk_rx_ring *mtk_get_rx_ring(struct mtk_eth *eth)
1645{
1646 int i;
1647 struct mtk_rx_ring *ring;
1648 int idx;
1649
1650 if (!eth->hwlro)
1651 return ð->rx_ring[0];
1652
1653 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
1654 struct mtk_rx_dma *rxd;
1655
1656 ring = ð->rx_ring[i];
1657 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
1658 rxd = ring->dma + idx * eth->soc->txrx.rxd_size;
1659 if (rxd->rxd2 & RX_DMA_DONE) {
1660 ring->calc_idx_update = true;
1661 return ring;
1662 }
1663 }
1664
1665 return NULL;
1666}
1667
1668static void mtk_update_rx_cpu_idx(struct mtk_eth *eth)
1669{
1670 struct mtk_rx_ring *ring;
1671 int i;
1672
1673 if (!eth->hwlro) {
1674 ring = ð->rx_ring[0];
1675 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
1676 } else {
1677 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
1678 ring = ð->rx_ring[i];
1679 if (ring->calc_idx_update) {
1680 ring->calc_idx_update = false;
1681 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
1682 }
1683 }
1684 }
1685}
1686
1687static bool mtk_page_pool_enabled(struct mtk_eth *eth)
1688{
1689 return mtk_is_netsys_v2_or_greater(eth);
1690}
1691
1692static struct page_pool *mtk_create_page_pool(struct mtk_eth *eth,
1693 struct xdp_rxq_info *xdp_q,
1694 int id, int size)
1695{
1696 struct page_pool_params pp_params = {
1697 .order = 0,
1698 .flags = PP_FLAG_DMA_MAP | PP_FLAG_DMA_SYNC_DEV,
1699 .pool_size = size,
1700 .nid = NUMA_NO_NODE,
1701 .dev = eth->dma_dev,
1702 .offset = MTK_PP_HEADROOM,
1703 .max_len = MTK_PP_MAX_BUF_SIZE,
1704 };
1705 struct page_pool *pp;
1706 int err;
1707
1708 pp_params.dma_dir = rcu_access_pointer(eth->prog) ? DMA_BIDIRECTIONAL
1709 : DMA_FROM_DEVICE;
1710 pp = page_pool_create(&pp_params);
1711 if (IS_ERR(pp))
1712 return pp;
1713
1714 err = __xdp_rxq_info_reg(xdp_q, ð->dummy_dev, id,
1715 eth->rx_napi.napi_id, PAGE_SIZE);
1716 if (err < 0)
1717 goto err_free_pp;
1718
1719 err = xdp_rxq_info_reg_mem_model(xdp_q, MEM_TYPE_PAGE_POOL, pp);
1720 if (err)
1721 goto err_unregister_rxq;
1722
1723 return pp;
1724
1725err_unregister_rxq:
1726 xdp_rxq_info_unreg(xdp_q);
1727err_free_pp:
1728 page_pool_destroy(pp);
1729
1730 return ERR_PTR(err);
1731}
1732
1733static void *mtk_page_pool_get_buff(struct page_pool *pp, dma_addr_t *dma_addr,
1734 gfp_t gfp_mask)
1735{
1736 struct page *page;
1737
1738 page = page_pool_alloc_pages(pp, gfp_mask | __GFP_NOWARN);
1739 if (!page)
1740 return NULL;
1741
1742 *dma_addr = page_pool_get_dma_addr(page) + MTK_PP_HEADROOM;
1743 return page_address(page);
1744}
1745
1746static void mtk_rx_put_buff(struct mtk_rx_ring *ring, void *data, bool napi)
1747{
1748 if (ring->page_pool)
1749 page_pool_put_full_page(ring->page_pool,
1750 virt_to_head_page(data), napi);
1751 else
1752 skb_free_frag(data);
1753}
1754
1755static int mtk_xdp_frame_map(struct mtk_eth *eth, struct net_device *dev,
1756 struct mtk_tx_dma_desc_info *txd_info,
1757 struct mtk_tx_dma *txd, struct mtk_tx_buf *tx_buf,
1758 void *data, u16 headroom, int index, bool dma_map)
1759{
1760 struct mtk_tx_ring *ring = ð->tx_ring;
1761 struct mtk_mac *mac = netdev_priv(dev);
1762 struct mtk_tx_dma *txd_pdma;
1763
1764 if (dma_map) { /* ndo_xdp_xmit */
1765 txd_info->addr = dma_map_single(eth->dma_dev, data,
1766 txd_info->size, DMA_TO_DEVICE);
1767 if (unlikely(dma_mapping_error(eth->dma_dev, txd_info->addr)))
1768 return -ENOMEM;
1769
1770 tx_buf->flags |= MTK_TX_FLAGS_SINGLE0;
1771 } else {
1772 struct page *page = virt_to_head_page(data);
1773
1774 txd_info->addr = page_pool_get_dma_addr(page) +
1775 sizeof(struct xdp_frame) + headroom;
1776 dma_sync_single_for_device(eth->dma_dev, txd_info->addr,
1777 txd_info->size, DMA_BIDIRECTIONAL);
1778 }
1779 mtk_tx_set_dma_desc(dev, txd, txd_info);
1780
1781 tx_buf->mac_id = mac->id;
1782 tx_buf->type = dma_map ? MTK_TYPE_XDP_NDO : MTK_TYPE_XDP_TX;
1783 tx_buf->data = (void *)MTK_DMA_DUMMY_DESC;
1784
1785 txd_pdma = qdma_to_pdma(ring, txd);
1786 setup_tx_buf(eth, tx_buf, txd_pdma, txd_info->addr, txd_info->size,
1787 index);
1788
1789 return 0;
1790}
1791
1792static int mtk_xdp_submit_frame(struct mtk_eth *eth, struct xdp_frame *xdpf,
1793 struct net_device *dev, bool dma_map)
1794{
1795 struct skb_shared_info *sinfo = xdp_get_shared_info_from_frame(xdpf);
1796 const struct mtk_soc_data *soc = eth->soc;
1797 struct mtk_tx_ring *ring = ð->tx_ring;
1798 struct mtk_mac *mac = netdev_priv(dev);
1799 struct mtk_tx_dma_desc_info txd_info = {
1800 .size = xdpf->len,
1801 .first = true,
1802 .last = !xdp_frame_has_frags(xdpf),
1803 .qid = mac->id,
1804 };
1805 int err, index = 0, n_desc = 1, nr_frags;
1806 struct mtk_tx_buf *htx_buf, *tx_buf;
1807 struct mtk_tx_dma *htxd, *txd;
1808 void *data = xdpf->data;
1809
1810 if (unlikely(test_bit(MTK_RESETTING, ð->state)))
1811 return -EBUSY;
1812
1813 nr_frags = unlikely(xdp_frame_has_frags(xdpf)) ? sinfo->nr_frags : 0;
1814 if (unlikely(atomic_read(&ring->free_count) <= 1 + nr_frags))
1815 return -EBUSY;
1816
1817 spin_lock(ð->page_lock);
1818
1819 txd = ring->next_free;
1820 if (txd == ring->last_free) {
1821 spin_unlock(ð->page_lock);
1822 return -ENOMEM;
1823 }
1824 htxd = txd;
1825
1826 tx_buf = mtk_desc_to_tx_buf(ring, txd, soc->txrx.txd_size);
1827 memset(tx_buf, 0, sizeof(*tx_buf));
1828 htx_buf = tx_buf;
1829
1830 for (;;) {
1831 err = mtk_xdp_frame_map(eth, dev, &txd_info, txd, tx_buf,
1832 data, xdpf->headroom, index, dma_map);
1833 if (err < 0)
1834 goto unmap;
1835
1836 if (txd_info.last)
1837 break;
1838
1839 if (MTK_HAS_CAPS(soc->caps, MTK_QDMA) || (index & 0x1)) {
1840 txd = mtk_qdma_phys_to_virt(ring, txd->txd2);
1841 if (txd == ring->last_free)
1842 goto unmap;
1843
1844 tx_buf = mtk_desc_to_tx_buf(ring, txd,
1845 soc->txrx.txd_size);
1846 memset(tx_buf, 0, sizeof(*tx_buf));
1847 n_desc++;
1848 }
1849
1850 memset(&txd_info, 0, sizeof(struct mtk_tx_dma_desc_info));
1851 txd_info.size = skb_frag_size(&sinfo->frags[index]);
1852 txd_info.last = index + 1 == nr_frags;
1853 txd_info.qid = mac->id;
1854 data = skb_frag_address(&sinfo->frags[index]);
1855
1856 index++;
1857 }
1858 /* store xdpf for cleanup */
1859 htx_buf->data = xdpf;
1860
1861 if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA)) {
1862 struct mtk_tx_dma *txd_pdma = qdma_to_pdma(ring, txd);
1863
1864 if (index & 1)
1865 txd_pdma->txd2 |= TX_DMA_LS0;
1866 else
1867 txd_pdma->txd2 |= TX_DMA_LS1;
1868 }
1869
1870 ring->next_free = mtk_qdma_phys_to_virt(ring, txd->txd2);
1871 atomic_sub(n_desc, &ring->free_count);
1872
1873 /* make sure that all changes to the dma ring are flushed before we
1874 * continue
1875 */
1876 wmb();
1877
1878 if (MTK_HAS_CAPS(soc->caps, MTK_QDMA)) {
1879 mtk_w32(eth, txd->txd2, soc->reg_map->qdma.ctx_ptr);
1880 } else {
1881 int idx;
1882
1883 idx = txd_to_idx(ring, txd, soc->txrx.txd_size);
1884 mtk_w32(eth, NEXT_DESP_IDX(idx, ring->dma_size),
1885 MT7628_TX_CTX_IDX0);
1886 }
1887
1888 spin_unlock(ð->page_lock);
1889
1890 return 0;
1891
1892unmap:
1893 while (htxd != txd) {
1894 tx_buf = mtk_desc_to_tx_buf(ring, htxd, soc->txrx.txd_size);
1895 mtk_tx_unmap(eth, tx_buf, NULL, false);
1896
1897 htxd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
1898 if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA)) {
1899 struct mtk_tx_dma *txd_pdma = qdma_to_pdma(ring, htxd);
1900
1901 txd_pdma->txd2 = TX_DMA_DESP2_DEF;
1902 }
1903
1904 htxd = mtk_qdma_phys_to_virt(ring, htxd->txd2);
1905 }
1906
1907 spin_unlock(ð->page_lock);
1908
1909 return err;
1910}
1911
1912static int mtk_xdp_xmit(struct net_device *dev, int num_frame,
1913 struct xdp_frame **frames, u32 flags)
1914{
1915 struct mtk_mac *mac = netdev_priv(dev);
1916 struct mtk_hw_stats *hw_stats = mac->hw_stats;
1917 struct mtk_eth *eth = mac->hw;
1918 int i, nxmit = 0;
1919
1920 if (unlikely(flags & ~XDP_XMIT_FLAGS_MASK))
1921 return -EINVAL;
1922
1923 for (i = 0; i < num_frame; i++) {
1924 if (mtk_xdp_submit_frame(eth, frames[i], dev, true))
1925 break;
1926 nxmit++;
1927 }
1928
1929 u64_stats_update_begin(&hw_stats->syncp);
1930 hw_stats->xdp_stats.tx_xdp_xmit += nxmit;
1931 hw_stats->xdp_stats.tx_xdp_xmit_errors += num_frame - nxmit;
1932 u64_stats_update_end(&hw_stats->syncp);
1933
1934 return nxmit;
1935}
1936
1937static u32 mtk_xdp_run(struct mtk_eth *eth, struct mtk_rx_ring *ring,
1938 struct xdp_buff *xdp, struct net_device *dev)
1939{
1940 struct mtk_mac *mac = netdev_priv(dev);
1941 struct mtk_hw_stats *hw_stats = mac->hw_stats;
1942 u64 *count = &hw_stats->xdp_stats.rx_xdp_drop;
1943 struct bpf_prog *prog;
1944 u32 act = XDP_PASS;
1945
1946 rcu_read_lock();
1947
1948 prog = rcu_dereference(eth->prog);
1949 if (!prog)
1950 goto out;
1951
1952 act = bpf_prog_run_xdp(prog, xdp);
1953 switch (act) {
1954 case XDP_PASS:
1955 count = &hw_stats->xdp_stats.rx_xdp_pass;
1956 goto update_stats;
1957 case XDP_REDIRECT:
1958 if (unlikely(xdp_do_redirect(dev, xdp, prog))) {
1959 act = XDP_DROP;
1960 break;
1961 }
1962
1963 count = &hw_stats->xdp_stats.rx_xdp_redirect;
1964 goto update_stats;
1965 case XDP_TX: {
1966 struct xdp_frame *xdpf = xdp_convert_buff_to_frame(xdp);
1967
1968 if (!xdpf || mtk_xdp_submit_frame(eth, xdpf, dev, false)) {
1969 count = &hw_stats->xdp_stats.rx_xdp_tx_errors;
1970 act = XDP_DROP;
1971 break;
1972 }
1973
1974 count = &hw_stats->xdp_stats.rx_xdp_tx;
1975 goto update_stats;
1976 }
1977 default:
1978 bpf_warn_invalid_xdp_action(dev, prog, act);
1979 fallthrough;
1980 case XDP_ABORTED:
1981 trace_xdp_exception(dev, prog, act);
1982 fallthrough;
1983 case XDP_DROP:
1984 break;
1985 }
1986
1987 page_pool_put_full_page(ring->page_pool,
1988 virt_to_head_page(xdp->data), true);
1989
1990update_stats:
1991 u64_stats_update_begin(&hw_stats->syncp);
1992 *count = *count + 1;
1993 u64_stats_update_end(&hw_stats->syncp);
1994out:
1995 rcu_read_unlock();
1996
1997 return act;
1998}
1999
2000static int mtk_poll_rx(struct napi_struct *napi, int budget,
2001 struct mtk_eth *eth)
2002{
2003 struct dim_sample dim_sample = {};
2004 struct mtk_rx_ring *ring;
2005 bool xdp_flush = false;
2006 int idx;
2007 struct sk_buff *skb;
2008 u64 addr64 = 0;
2009 u8 *data, *new_data;
2010 struct mtk_rx_dma_v2 *rxd, trxd;
2011 int done = 0, bytes = 0;
2012 dma_addr_t dma_addr = DMA_MAPPING_ERROR;
2013
2014 while (done < budget) {
2015 unsigned int pktlen, *rxdcsum;
2016 struct net_device *netdev;
2017 u32 hash, reason;
2018 int mac = 0;
2019
2020 ring = mtk_get_rx_ring(eth);
2021 if (unlikely(!ring))
2022 goto rx_done;
2023
2024 idx = NEXT_DESP_IDX(ring->calc_idx, ring->dma_size);
2025 rxd = ring->dma + idx * eth->soc->txrx.rxd_size;
2026 data = ring->data[idx];
2027
2028 if (!mtk_rx_get_desc(eth, &trxd, rxd))
2029 break;
2030
2031 /* find out which mac the packet come from. values start at 1 */
2032 if (mtk_is_netsys_v2_or_greater(eth)) {
2033 u32 val = RX_DMA_GET_SPORT_V2(trxd.rxd5);
2034
2035 switch (val) {
2036 case PSE_GDM1_PORT:
2037 case PSE_GDM2_PORT:
2038 mac = val - 1;
2039 break;
2040 case PSE_GDM3_PORT:
2041 mac = MTK_GMAC3_ID;
2042 break;
2043 default:
2044 break;
2045 }
2046 } else if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628) &&
2047 !(trxd.rxd4 & RX_DMA_SPECIAL_TAG)) {
2048 mac = RX_DMA_GET_SPORT(trxd.rxd4) - 1;
2049 }
2050
2051 if (unlikely(mac < 0 || mac >= MTK_MAX_DEVS ||
2052 !eth->netdev[mac]))
2053 goto release_desc;
2054
2055 netdev = eth->netdev[mac];
2056
2057 if (unlikely(test_bit(MTK_RESETTING, ð->state)))
2058 goto release_desc;
2059
2060 pktlen = RX_DMA_GET_PLEN0(trxd.rxd2);
2061
2062 /* alloc new buffer */
2063 if (ring->page_pool) {
2064 struct page *page = virt_to_head_page(data);
2065 struct xdp_buff xdp;
2066 u32 ret;
2067
2068 new_data = mtk_page_pool_get_buff(ring->page_pool,
2069 &dma_addr,
2070 GFP_ATOMIC);
2071 if (unlikely(!new_data)) {
2072 netdev->stats.rx_dropped++;
2073 goto release_desc;
2074 }
2075
2076 dma_sync_single_for_cpu(eth->dma_dev,
2077 page_pool_get_dma_addr(page) + MTK_PP_HEADROOM,
2078 pktlen, page_pool_get_dma_dir(ring->page_pool));
2079
2080 xdp_init_buff(&xdp, PAGE_SIZE, &ring->xdp_q);
2081 xdp_prepare_buff(&xdp, data, MTK_PP_HEADROOM, pktlen,
2082 false);
2083 xdp_buff_clear_frags_flag(&xdp);
2084
2085 ret = mtk_xdp_run(eth, ring, &xdp, netdev);
2086 if (ret == XDP_REDIRECT)
2087 xdp_flush = true;
2088
2089 if (ret != XDP_PASS)
2090 goto skip_rx;
2091
2092 skb = build_skb(data, PAGE_SIZE);
2093 if (unlikely(!skb)) {
2094 page_pool_put_full_page(ring->page_pool,
2095 page, true);
2096 netdev->stats.rx_dropped++;
2097 goto skip_rx;
2098 }
2099
2100 skb_reserve(skb, xdp.data - xdp.data_hard_start);
2101 skb_put(skb, xdp.data_end - xdp.data);
2102 skb_mark_for_recycle(skb);
2103 } else {
2104 if (ring->frag_size <= PAGE_SIZE)
2105 new_data = napi_alloc_frag(ring->frag_size);
2106 else
2107 new_data = mtk_max_lro_buf_alloc(GFP_ATOMIC);
2108
2109 if (unlikely(!new_data)) {
2110 netdev->stats.rx_dropped++;
2111 goto release_desc;
2112 }
2113
2114 dma_addr = dma_map_single(eth->dma_dev,
2115 new_data + NET_SKB_PAD + eth->ip_align,
2116 ring->buf_size, DMA_FROM_DEVICE);
2117 if (unlikely(dma_mapping_error(eth->dma_dev,
2118 dma_addr))) {
2119 skb_free_frag(new_data);
2120 netdev->stats.rx_dropped++;
2121 goto release_desc;
2122 }
2123
2124 if (MTK_HAS_CAPS(eth->soc->caps, MTK_36BIT_DMA))
2125 addr64 = RX_DMA_GET_ADDR64(trxd.rxd2);
2126
2127 dma_unmap_single(eth->dma_dev, ((u64)trxd.rxd1 | addr64),
2128 ring->buf_size, DMA_FROM_DEVICE);
2129
2130 skb = build_skb(data, ring->frag_size);
2131 if (unlikely(!skb)) {
2132 netdev->stats.rx_dropped++;
2133 skb_free_frag(data);
2134 goto skip_rx;
2135 }
2136
2137 skb_reserve(skb, NET_SKB_PAD + NET_IP_ALIGN);
2138 skb_put(skb, pktlen);
2139 }
2140
2141 skb->dev = netdev;
2142 bytes += skb->len;
2143
2144 if (mtk_is_netsys_v2_or_greater(eth)) {
2145 reason = FIELD_GET(MTK_RXD5_PPE_CPU_REASON, trxd.rxd5);
2146 hash = trxd.rxd5 & MTK_RXD5_FOE_ENTRY;
2147 if (hash != MTK_RXD5_FOE_ENTRY)
2148 skb_set_hash(skb, jhash_1word(hash, 0),
2149 PKT_HASH_TYPE_L4);
2150 rxdcsum = &trxd.rxd3;
2151 } else {
2152 reason = FIELD_GET(MTK_RXD4_PPE_CPU_REASON, trxd.rxd4);
2153 hash = trxd.rxd4 & MTK_RXD4_FOE_ENTRY;
2154 if (hash != MTK_RXD4_FOE_ENTRY)
2155 skb_set_hash(skb, jhash_1word(hash, 0),
2156 PKT_HASH_TYPE_L4);
2157 rxdcsum = &trxd.rxd4;
2158 }
2159
2160 if (*rxdcsum & eth->soc->txrx.rx_dma_l4_valid)
2161 skb->ip_summed = CHECKSUM_UNNECESSARY;
2162 else
2163 skb_checksum_none_assert(skb);
2164 skb->protocol = eth_type_trans(skb, netdev);
2165
2166 /* When using VLAN untagging in combination with DSA, the
2167 * hardware treats the MTK special tag as a VLAN and untags it.
2168 */
2169 if (mtk_is_netsys_v1(eth) && (trxd.rxd2 & RX_DMA_VTAG) &&
2170 netdev_uses_dsa(netdev)) {
2171 unsigned int port = RX_DMA_VPID(trxd.rxd3) & GENMASK(2, 0);
2172
2173 if (port < ARRAY_SIZE(eth->dsa_meta) &&
2174 eth->dsa_meta[port])
2175 skb_dst_set_noref(skb, ð->dsa_meta[port]->dst);
2176 }
2177
2178 if (reason == MTK_PPE_CPU_REASON_HIT_UNBIND_RATE_REACHED)
2179 mtk_ppe_check_skb(eth->ppe[0], skb, hash);
2180
2181 skb_record_rx_queue(skb, 0);
2182 napi_gro_receive(napi, skb);
2183
2184skip_rx:
2185 ring->data[idx] = new_data;
2186 rxd->rxd1 = (unsigned int)dma_addr;
2187release_desc:
2188 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
2189 rxd->rxd2 = RX_DMA_LSO;
2190 else
2191 rxd->rxd2 = RX_DMA_PREP_PLEN0(ring->buf_size);
2192
2193 if (MTK_HAS_CAPS(eth->soc->caps, MTK_36BIT_DMA) &&
2194 likely(dma_addr != DMA_MAPPING_ERROR))
2195 rxd->rxd2 |= RX_DMA_PREP_ADDR64(dma_addr);
2196
2197 ring->calc_idx = idx;
2198 done++;
2199 }
2200
2201rx_done:
2202 if (done) {
2203 /* make sure that all changes to the dma ring are flushed before
2204 * we continue
2205 */
2206 wmb();
2207 mtk_update_rx_cpu_idx(eth);
2208 }
2209
2210 eth->rx_packets += done;
2211 eth->rx_bytes += bytes;
2212 dim_update_sample(eth->rx_events, eth->rx_packets, eth->rx_bytes,
2213 &dim_sample);
2214 net_dim(ð->rx_dim, dim_sample);
2215
2216 if (xdp_flush)
2217 xdp_do_flush();
2218
2219 return done;
2220}
2221
2222struct mtk_poll_state {
2223 struct netdev_queue *txq;
2224 unsigned int total;
2225 unsigned int done;
2226 unsigned int bytes;
2227};
2228
2229static void
2230mtk_poll_tx_done(struct mtk_eth *eth, struct mtk_poll_state *state, u8 mac,
2231 struct sk_buff *skb)
2232{
2233 struct netdev_queue *txq;
2234 struct net_device *dev;
2235 unsigned int bytes = skb->len;
2236
2237 state->total++;
2238 eth->tx_packets++;
2239 eth->tx_bytes += bytes;
2240
2241 dev = eth->netdev[mac];
2242 if (!dev)
2243 return;
2244
2245 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
2246 if (state->txq == txq) {
2247 state->done++;
2248 state->bytes += bytes;
2249 return;
2250 }
2251
2252 if (state->txq)
2253 netdev_tx_completed_queue(state->txq, state->done, state->bytes);
2254
2255 state->txq = txq;
2256 state->done = 1;
2257 state->bytes = bytes;
2258}
2259
2260static int mtk_poll_tx_qdma(struct mtk_eth *eth, int budget,
2261 struct mtk_poll_state *state)
2262{
2263 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
2264 struct mtk_tx_ring *ring = ð->tx_ring;
2265 struct mtk_tx_buf *tx_buf;
2266 struct xdp_frame_bulk bq;
2267 struct mtk_tx_dma *desc;
2268 u32 cpu, dma;
2269
2270 cpu = ring->last_free_ptr;
2271 dma = mtk_r32(eth, reg_map->qdma.drx_ptr);
2272
2273 desc = mtk_qdma_phys_to_virt(ring, cpu);
2274 xdp_frame_bulk_init(&bq);
2275
2276 while ((cpu != dma) && budget) {
2277 u32 next_cpu = desc->txd2;
2278
2279 desc = mtk_qdma_phys_to_virt(ring, desc->txd2);
2280 if ((desc->txd3 & TX_DMA_OWNER_CPU) == 0)
2281 break;
2282
2283 tx_buf = mtk_desc_to_tx_buf(ring, desc,
2284 eth->soc->txrx.txd_size);
2285 if (!tx_buf->data)
2286 break;
2287
2288 if (tx_buf->data != (void *)MTK_DMA_DUMMY_DESC) {
2289 if (tx_buf->type == MTK_TYPE_SKB)
2290 mtk_poll_tx_done(eth, state, tx_buf->mac_id,
2291 tx_buf->data);
2292
2293 budget--;
2294 }
2295 mtk_tx_unmap(eth, tx_buf, &bq, true);
2296
2297 ring->last_free = desc;
2298 atomic_inc(&ring->free_count);
2299
2300 cpu = next_cpu;
2301 }
2302 xdp_flush_frame_bulk(&bq);
2303
2304 ring->last_free_ptr = cpu;
2305 mtk_w32(eth, cpu, reg_map->qdma.crx_ptr);
2306
2307 return budget;
2308}
2309
2310static int mtk_poll_tx_pdma(struct mtk_eth *eth, int budget,
2311 struct mtk_poll_state *state)
2312{
2313 struct mtk_tx_ring *ring = ð->tx_ring;
2314 struct mtk_tx_buf *tx_buf;
2315 struct xdp_frame_bulk bq;
2316 struct mtk_tx_dma *desc;
2317 u32 cpu, dma;
2318
2319 cpu = ring->cpu_idx;
2320 dma = mtk_r32(eth, MT7628_TX_DTX_IDX0);
2321 xdp_frame_bulk_init(&bq);
2322
2323 while ((cpu != dma) && budget) {
2324 tx_buf = &ring->buf[cpu];
2325 if (!tx_buf->data)
2326 break;
2327
2328 if (tx_buf->data != (void *)MTK_DMA_DUMMY_DESC) {
2329 if (tx_buf->type == MTK_TYPE_SKB)
2330 mtk_poll_tx_done(eth, state, 0, tx_buf->data);
2331 budget--;
2332 }
2333 mtk_tx_unmap(eth, tx_buf, &bq, true);
2334
2335 desc = ring->dma + cpu * eth->soc->txrx.txd_size;
2336 ring->last_free = desc;
2337 atomic_inc(&ring->free_count);
2338
2339 cpu = NEXT_DESP_IDX(cpu, ring->dma_size);
2340 }
2341 xdp_flush_frame_bulk(&bq);
2342
2343 ring->cpu_idx = cpu;
2344
2345 return budget;
2346}
2347
2348static int mtk_poll_tx(struct mtk_eth *eth, int budget)
2349{
2350 struct mtk_tx_ring *ring = ð->tx_ring;
2351 struct dim_sample dim_sample = {};
2352 struct mtk_poll_state state = {};
2353
2354 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
2355 budget = mtk_poll_tx_qdma(eth, budget, &state);
2356 else
2357 budget = mtk_poll_tx_pdma(eth, budget, &state);
2358
2359 if (state.txq)
2360 netdev_tx_completed_queue(state.txq, state.done, state.bytes);
2361
2362 dim_update_sample(eth->tx_events, eth->tx_packets, eth->tx_bytes,
2363 &dim_sample);
2364 net_dim(ð->tx_dim, dim_sample);
2365
2366 if (mtk_queue_stopped(eth) &&
2367 (atomic_read(&ring->free_count) > ring->thresh))
2368 mtk_wake_queue(eth);
2369
2370 return state.total;
2371}
2372
2373static void mtk_handle_status_irq(struct mtk_eth *eth)
2374{
2375 u32 status2 = mtk_r32(eth, MTK_INT_STATUS2);
2376
2377 if (unlikely(status2 & (MTK_GDM1_AF | MTK_GDM2_AF))) {
2378 mtk_stats_update(eth);
2379 mtk_w32(eth, (MTK_GDM1_AF | MTK_GDM2_AF),
2380 MTK_INT_STATUS2);
2381 }
2382}
2383
2384static int mtk_napi_tx(struct napi_struct *napi, int budget)
2385{
2386 struct mtk_eth *eth = container_of(napi, struct mtk_eth, tx_napi);
2387 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
2388 int tx_done = 0;
2389
2390 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
2391 mtk_handle_status_irq(eth);
2392 mtk_w32(eth, MTK_TX_DONE_INT, reg_map->tx_irq_status);
2393 tx_done = mtk_poll_tx(eth, budget);
2394
2395 if (unlikely(netif_msg_intr(eth))) {
2396 dev_info(eth->dev,
2397 "done tx %d, intr 0x%08x/0x%x\n", tx_done,
2398 mtk_r32(eth, reg_map->tx_irq_status),
2399 mtk_r32(eth, reg_map->tx_irq_mask));
2400 }
2401
2402 if (tx_done == budget)
2403 return budget;
2404
2405 if (mtk_r32(eth, reg_map->tx_irq_status) & MTK_TX_DONE_INT)
2406 return budget;
2407
2408 if (napi_complete_done(napi, tx_done))
2409 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
2410
2411 return tx_done;
2412}
2413
2414static int mtk_napi_rx(struct napi_struct *napi, int budget)
2415{
2416 struct mtk_eth *eth = container_of(napi, struct mtk_eth, rx_napi);
2417 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
2418 int rx_done_total = 0;
2419
2420 mtk_handle_status_irq(eth);
2421
2422 do {
2423 int rx_done;
2424
2425 mtk_w32(eth, eth->soc->txrx.rx_irq_done_mask,
2426 reg_map->pdma.irq_status);
2427 rx_done = mtk_poll_rx(napi, budget - rx_done_total, eth);
2428 rx_done_total += rx_done;
2429
2430 if (unlikely(netif_msg_intr(eth))) {
2431 dev_info(eth->dev,
2432 "done rx %d, intr 0x%08x/0x%x\n", rx_done,
2433 mtk_r32(eth, reg_map->pdma.irq_status),
2434 mtk_r32(eth, reg_map->pdma.irq_mask));
2435 }
2436
2437 if (rx_done_total == budget)
2438 return budget;
2439
2440 } while (mtk_r32(eth, reg_map->pdma.irq_status) &
2441 eth->soc->txrx.rx_irq_done_mask);
2442
2443 if (napi_complete_done(napi, rx_done_total))
2444 mtk_rx_irq_enable(eth, eth->soc->txrx.rx_irq_done_mask);
2445
2446 return rx_done_total;
2447}
2448
2449static int mtk_tx_alloc(struct mtk_eth *eth)
2450{
2451 const struct mtk_soc_data *soc = eth->soc;
2452 struct mtk_tx_ring *ring = ð->tx_ring;
2453 int i, sz = soc->txrx.txd_size;
2454 struct mtk_tx_dma_v2 *txd;
2455 int ring_size;
2456 u32 ofs, val;
2457
2458 if (MTK_HAS_CAPS(soc->caps, MTK_QDMA))
2459 ring_size = MTK_QDMA_RING_SIZE;
2460 else
2461 ring_size = MTK_DMA_SIZE;
2462
2463 ring->buf = kcalloc(ring_size, sizeof(*ring->buf),
2464 GFP_KERNEL);
2465 if (!ring->buf)
2466 goto no_tx_mem;
2467
2468 if (MTK_HAS_CAPS(soc->caps, MTK_SRAM)) {
2469 ring->dma = eth->sram_base + ring_size * sz;
2470 ring->phys = eth->phy_scratch_ring + ring_size * (dma_addr_t)sz;
2471 } else {
2472 ring->dma = dma_alloc_coherent(eth->dma_dev, ring_size * sz,
2473 &ring->phys, GFP_KERNEL);
2474 }
2475
2476 if (!ring->dma)
2477 goto no_tx_mem;
2478
2479 for (i = 0; i < ring_size; i++) {
2480 int next = (i + 1) % ring_size;
2481 u32 next_ptr = ring->phys + next * sz;
2482
2483 txd = ring->dma + i * sz;
2484 txd->txd2 = next_ptr;
2485 txd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
2486 txd->txd4 = 0;
2487 if (mtk_is_netsys_v2_or_greater(eth)) {
2488 txd->txd5 = 0;
2489 txd->txd6 = 0;
2490 txd->txd7 = 0;
2491 txd->txd8 = 0;
2492 }
2493 }
2494
2495 /* On MT7688 (PDMA only) this driver uses the ring->dma structs
2496 * only as the framework. The real HW descriptors are the PDMA
2497 * descriptors in ring->dma_pdma.
2498 */
2499 if (!MTK_HAS_CAPS(soc->caps, MTK_QDMA)) {
2500 ring->dma_pdma = dma_alloc_coherent(eth->dma_dev, ring_size * sz,
2501 &ring->phys_pdma, GFP_KERNEL);
2502 if (!ring->dma_pdma)
2503 goto no_tx_mem;
2504
2505 for (i = 0; i < ring_size; i++) {
2506 ring->dma_pdma[i].txd2 = TX_DMA_DESP2_DEF;
2507 ring->dma_pdma[i].txd4 = 0;
2508 }
2509 }
2510
2511 ring->dma_size = ring_size;
2512 atomic_set(&ring->free_count, ring_size - 2);
2513 ring->next_free = ring->dma;
2514 ring->last_free = (void *)txd;
2515 ring->last_free_ptr = (u32)(ring->phys + ((ring_size - 1) * sz));
2516 ring->thresh = MAX_SKB_FRAGS;
2517
2518 /* make sure that all changes to the dma ring are flushed before we
2519 * continue
2520 */
2521 wmb();
2522
2523 if (MTK_HAS_CAPS(soc->caps, MTK_QDMA)) {
2524 mtk_w32(eth, ring->phys, soc->reg_map->qdma.ctx_ptr);
2525 mtk_w32(eth, ring->phys, soc->reg_map->qdma.dtx_ptr);
2526 mtk_w32(eth,
2527 ring->phys + ((ring_size - 1) * sz),
2528 soc->reg_map->qdma.crx_ptr);
2529 mtk_w32(eth, ring->last_free_ptr, soc->reg_map->qdma.drx_ptr);
2530
2531 for (i = 0, ofs = 0; i < MTK_QDMA_NUM_QUEUES; i++) {
2532 val = (QDMA_RES_THRES << 8) | QDMA_RES_THRES;
2533 mtk_w32(eth, val, soc->reg_map->qdma.qtx_cfg + ofs);
2534
2535 val = MTK_QTX_SCH_MIN_RATE_EN |
2536 /* minimum: 10 Mbps */
2537 FIELD_PREP(MTK_QTX_SCH_MIN_RATE_MAN, 1) |
2538 FIELD_PREP(MTK_QTX_SCH_MIN_RATE_EXP, 4) |
2539 MTK_QTX_SCH_LEAKY_BUCKET_SIZE;
2540 if (mtk_is_netsys_v1(eth))
2541 val |= MTK_QTX_SCH_LEAKY_BUCKET_EN;
2542 mtk_w32(eth, val, soc->reg_map->qdma.qtx_sch + ofs);
2543 ofs += MTK_QTX_OFFSET;
2544 }
2545 val = MTK_QDMA_TX_SCH_MAX_WFQ | (MTK_QDMA_TX_SCH_MAX_WFQ << 16);
2546 mtk_w32(eth, val, soc->reg_map->qdma.tx_sch_rate);
2547 if (mtk_is_netsys_v2_or_greater(eth))
2548 mtk_w32(eth, val, soc->reg_map->qdma.tx_sch_rate + 4);
2549 } else {
2550 mtk_w32(eth, ring->phys_pdma, MT7628_TX_BASE_PTR0);
2551 mtk_w32(eth, ring_size, MT7628_TX_MAX_CNT0);
2552 mtk_w32(eth, 0, MT7628_TX_CTX_IDX0);
2553 mtk_w32(eth, MT7628_PST_DTX_IDX0, soc->reg_map->pdma.rst_idx);
2554 }
2555
2556 return 0;
2557
2558no_tx_mem:
2559 return -ENOMEM;
2560}
2561
2562static void mtk_tx_clean(struct mtk_eth *eth)
2563{
2564 const struct mtk_soc_data *soc = eth->soc;
2565 struct mtk_tx_ring *ring = ð->tx_ring;
2566 int i;
2567
2568 if (ring->buf) {
2569 for (i = 0; i < ring->dma_size; i++)
2570 mtk_tx_unmap(eth, &ring->buf[i], NULL, false);
2571 kfree(ring->buf);
2572 ring->buf = NULL;
2573 }
2574 if (!MTK_HAS_CAPS(soc->caps, MTK_SRAM) && ring->dma) {
2575 dma_free_coherent(eth->dma_dev,
2576 ring->dma_size * soc->txrx.txd_size,
2577 ring->dma, ring->phys);
2578 ring->dma = NULL;
2579 }
2580
2581 if (ring->dma_pdma) {
2582 dma_free_coherent(eth->dma_dev,
2583 ring->dma_size * soc->txrx.txd_size,
2584 ring->dma_pdma, ring->phys_pdma);
2585 ring->dma_pdma = NULL;
2586 }
2587}
2588
2589static int mtk_rx_alloc(struct mtk_eth *eth, int ring_no, int rx_flag)
2590{
2591 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
2592 struct mtk_rx_ring *ring;
2593 int rx_data_len, rx_dma_size, tx_ring_size;
2594 int i;
2595
2596 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
2597 tx_ring_size = MTK_QDMA_RING_SIZE;
2598 else
2599 tx_ring_size = MTK_DMA_SIZE;
2600
2601 if (rx_flag == MTK_RX_FLAGS_QDMA) {
2602 if (ring_no)
2603 return -EINVAL;
2604 ring = ð->rx_ring_qdma;
2605 } else {
2606 ring = ð->rx_ring[ring_no];
2607 }
2608
2609 if (rx_flag == MTK_RX_FLAGS_HWLRO) {
2610 rx_data_len = MTK_MAX_LRO_RX_LENGTH;
2611 rx_dma_size = MTK_HW_LRO_DMA_SIZE;
2612 } else {
2613 rx_data_len = ETH_DATA_LEN;
2614 rx_dma_size = MTK_DMA_SIZE;
2615 }
2616
2617 ring->frag_size = mtk_max_frag_size(rx_data_len);
2618 ring->buf_size = mtk_max_buf_size(ring->frag_size);
2619 ring->data = kcalloc(rx_dma_size, sizeof(*ring->data),
2620 GFP_KERNEL);
2621 if (!ring->data)
2622 return -ENOMEM;
2623
2624 if (mtk_page_pool_enabled(eth)) {
2625 struct page_pool *pp;
2626
2627 pp = mtk_create_page_pool(eth, &ring->xdp_q, ring_no,
2628 rx_dma_size);
2629 if (IS_ERR(pp))
2630 return PTR_ERR(pp);
2631
2632 ring->page_pool = pp;
2633 }
2634
2635 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SRAM) ||
2636 rx_flag != MTK_RX_FLAGS_NORMAL) {
2637 ring->dma = dma_alloc_coherent(eth->dma_dev,
2638 rx_dma_size * eth->soc->txrx.rxd_size,
2639 &ring->phys, GFP_KERNEL);
2640 } else {
2641 struct mtk_tx_ring *tx_ring = ð->tx_ring;
2642
2643 ring->dma = tx_ring->dma + tx_ring_size *
2644 eth->soc->txrx.txd_size * (ring_no + 1);
2645 ring->phys = tx_ring->phys + tx_ring_size *
2646 eth->soc->txrx.txd_size * (ring_no + 1);
2647 }
2648
2649 if (!ring->dma)
2650 return -ENOMEM;
2651
2652 for (i = 0; i < rx_dma_size; i++) {
2653 struct mtk_rx_dma_v2 *rxd;
2654 dma_addr_t dma_addr;
2655 void *data;
2656
2657 rxd = ring->dma + i * eth->soc->txrx.rxd_size;
2658 if (ring->page_pool) {
2659 data = mtk_page_pool_get_buff(ring->page_pool,
2660 &dma_addr, GFP_KERNEL);
2661 if (!data)
2662 return -ENOMEM;
2663 } else {
2664 if (ring->frag_size <= PAGE_SIZE)
2665 data = netdev_alloc_frag(ring->frag_size);
2666 else
2667 data = mtk_max_lro_buf_alloc(GFP_KERNEL);
2668
2669 if (!data)
2670 return -ENOMEM;
2671
2672 dma_addr = dma_map_single(eth->dma_dev,
2673 data + NET_SKB_PAD + eth->ip_align,
2674 ring->buf_size, DMA_FROM_DEVICE);
2675 if (unlikely(dma_mapping_error(eth->dma_dev,
2676 dma_addr))) {
2677 skb_free_frag(data);
2678 return -ENOMEM;
2679 }
2680 }
2681 rxd->rxd1 = (unsigned int)dma_addr;
2682 ring->data[i] = data;
2683
2684 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
2685 rxd->rxd2 = RX_DMA_LSO;
2686 else
2687 rxd->rxd2 = RX_DMA_PREP_PLEN0(ring->buf_size);
2688
2689 if (MTK_HAS_CAPS(eth->soc->caps, MTK_36BIT_DMA))
2690 rxd->rxd2 |= RX_DMA_PREP_ADDR64(dma_addr);
2691
2692 rxd->rxd3 = 0;
2693 rxd->rxd4 = 0;
2694 if (mtk_is_netsys_v2_or_greater(eth)) {
2695 rxd->rxd5 = 0;
2696 rxd->rxd6 = 0;
2697 rxd->rxd7 = 0;
2698 rxd->rxd8 = 0;
2699 }
2700 }
2701
2702 ring->dma_size = rx_dma_size;
2703 ring->calc_idx_update = false;
2704 ring->calc_idx = rx_dma_size - 1;
2705 if (rx_flag == MTK_RX_FLAGS_QDMA)
2706 ring->crx_idx_reg = reg_map->qdma.qcrx_ptr +
2707 ring_no * MTK_QRX_OFFSET;
2708 else
2709 ring->crx_idx_reg = reg_map->pdma.pcrx_ptr +
2710 ring_no * MTK_QRX_OFFSET;
2711 /* make sure that all changes to the dma ring are flushed before we
2712 * continue
2713 */
2714 wmb();
2715
2716 if (rx_flag == MTK_RX_FLAGS_QDMA) {
2717 mtk_w32(eth, ring->phys,
2718 reg_map->qdma.rx_ptr + ring_no * MTK_QRX_OFFSET);
2719 mtk_w32(eth, rx_dma_size,
2720 reg_map->qdma.rx_cnt_cfg + ring_no * MTK_QRX_OFFSET);
2721 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no),
2722 reg_map->qdma.rst_idx);
2723 } else {
2724 mtk_w32(eth, ring->phys,
2725 reg_map->pdma.rx_ptr + ring_no * MTK_QRX_OFFSET);
2726 mtk_w32(eth, rx_dma_size,
2727 reg_map->pdma.rx_cnt_cfg + ring_no * MTK_QRX_OFFSET);
2728 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no),
2729 reg_map->pdma.rst_idx);
2730 }
2731 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
2732
2733 return 0;
2734}
2735
2736static void mtk_rx_clean(struct mtk_eth *eth, struct mtk_rx_ring *ring, bool in_sram)
2737{
2738 u64 addr64 = 0;
2739 int i;
2740
2741 if (ring->data && ring->dma) {
2742 for (i = 0; i < ring->dma_size; i++) {
2743 struct mtk_rx_dma *rxd;
2744
2745 if (!ring->data[i])
2746 continue;
2747
2748 rxd = ring->dma + i * eth->soc->txrx.rxd_size;
2749 if (!rxd->rxd1)
2750 continue;
2751
2752 if (MTK_HAS_CAPS(eth->soc->caps, MTK_36BIT_DMA))
2753 addr64 = RX_DMA_GET_ADDR64(rxd->rxd2);
2754
2755 dma_unmap_single(eth->dma_dev, ((u64)rxd->rxd1 | addr64),
2756 ring->buf_size, DMA_FROM_DEVICE);
2757 mtk_rx_put_buff(ring, ring->data[i], false);
2758 }
2759 kfree(ring->data);
2760 ring->data = NULL;
2761 }
2762
2763 if (!in_sram && ring->dma) {
2764 dma_free_coherent(eth->dma_dev,
2765 ring->dma_size * eth->soc->txrx.rxd_size,
2766 ring->dma, ring->phys);
2767 ring->dma = NULL;
2768 }
2769
2770 if (ring->page_pool) {
2771 if (xdp_rxq_info_is_reg(&ring->xdp_q))
2772 xdp_rxq_info_unreg(&ring->xdp_q);
2773 page_pool_destroy(ring->page_pool);
2774 ring->page_pool = NULL;
2775 }
2776}
2777
2778static int mtk_hwlro_rx_init(struct mtk_eth *eth)
2779{
2780 int i;
2781 u32 ring_ctrl_dw1 = 0, ring_ctrl_dw2 = 0, ring_ctrl_dw3 = 0;
2782 u32 lro_ctrl_dw0 = 0, lro_ctrl_dw3 = 0;
2783
2784 /* set LRO rings to auto-learn modes */
2785 ring_ctrl_dw2 |= MTK_RING_AUTO_LERAN_MODE;
2786
2787 /* validate LRO ring */
2788 ring_ctrl_dw2 |= MTK_RING_VLD;
2789
2790 /* set AGE timer (unit: 20us) */
2791 ring_ctrl_dw2 |= MTK_RING_AGE_TIME_H;
2792 ring_ctrl_dw1 |= MTK_RING_AGE_TIME_L;
2793
2794 /* set max AGG timer (unit: 20us) */
2795 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_TIME;
2796
2797 /* set max LRO AGG count */
2798 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_CNT_L;
2799 ring_ctrl_dw3 |= MTK_RING_MAX_AGG_CNT_H;
2800
2801 for (i = 1; i < MTK_MAX_RX_RING_NUM; i++) {
2802 mtk_w32(eth, ring_ctrl_dw1, MTK_LRO_CTRL_DW1_CFG(i));
2803 mtk_w32(eth, ring_ctrl_dw2, MTK_LRO_CTRL_DW2_CFG(i));
2804 mtk_w32(eth, ring_ctrl_dw3, MTK_LRO_CTRL_DW3_CFG(i));
2805 }
2806
2807 /* IPv4 checksum update enable */
2808 lro_ctrl_dw0 |= MTK_L3_CKS_UPD_EN;
2809
2810 /* switch priority comparison to packet count mode */
2811 lro_ctrl_dw0 |= MTK_LRO_ALT_PKT_CNT_MODE;
2812
2813 /* bandwidth threshold setting */
2814 mtk_w32(eth, MTK_HW_LRO_BW_THRE, MTK_PDMA_LRO_CTRL_DW2);
2815
2816 /* auto-learn score delta setting */
2817 mtk_w32(eth, MTK_HW_LRO_REPLACE_DELTA, MTK_PDMA_LRO_ALT_SCORE_DELTA);
2818
2819 /* set refresh timer for altering flows to 1 sec. (unit: 20us) */
2820 mtk_w32(eth, (MTK_HW_LRO_TIMER_UNIT << 16) | MTK_HW_LRO_REFRESH_TIME,
2821 MTK_PDMA_LRO_ALT_REFRESH_TIMER);
2822
2823 /* set HW LRO mode & the max aggregation count for rx packets */
2824 lro_ctrl_dw3 |= MTK_ADMA_MODE | (MTK_HW_LRO_MAX_AGG_CNT & 0xff);
2825
2826 /* the minimal remaining room of SDL0 in RXD for lro aggregation */
2827 lro_ctrl_dw3 |= MTK_LRO_MIN_RXD_SDL;
2828
2829 /* enable HW LRO */
2830 lro_ctrl_dw0 |= MTK_LRO_EN;
2831
2832 mtk_w32(eth, lro_ctrl_dw3, MTK_PDMA_LRO_CTRL_DW3);
2833 mtk_w32(eth, lro_ctrl_dw0, MTK_PDMA_LRO_CTRL_DW0);
2834
2835 return 0;
2836}
2837
2838static void mtk_hwlro_rx_uninit(struct mtk_eth *eth)
2839{
2840 int i;
2841 u32 val;
2842
2843 /* relinquish lro rings, flush aggregated packets */
2844 mtk_w32(eth, MTK_LRO_RING_RELINQUISH_REQ, MTK_PDMA_LRO_CTRL_DW0);
2845
2846 /* wait for relinquishments done */
2847 for (i = 0; i < 10; i++) {
2848 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
2849 if (val & MTK_LRO_RING_RELINQUISH_DONE) {
2850 msleep(20);
2851 continue;
2852 }
2853 break;
2854 }
2855
2856 /* invalidate lro rings */
2857 for (i = 1; i < MTK_MAX_RX_RING_NUM; i++)
2858 mtk_w32(eth, 0, MTK_LRO_CTRL_DW2_CFG(i));
2859
2860 /* disable HW LRO */
2861 mtk_w32(eth, 0, MTK_PDMA_LRO_CTRL_DW0);
2862}
2863
2864static void mtk_hwlro_val_ipaddr(struct mtk_eth *eth, int idx, __be32 ip)
2865{
2866 u32 reg_val;
2867
2868 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2869
2870 /* invalidate the IP setting */
2871 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2872
2873 mtk_w32(eth, ip, MTK_LRO_DIP_DW0_CFG(idx));
2874
2875 /* validate the IP setting */
2876 mtk_w32(eth, (reg_val | MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2877}
2878
2879static void mtk_hwlro_inval_ipaddr(struct mtk_eth *eth, int idx)
2880{
2881 u32 reg_val;
2882
2883 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
2884
2885 /* invalidate the IP setting */
2886 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
2887
2888 mtk_w32(eth, 0, MTK_LRO_DIP_DW0_CFG(idx));
2889}
2890
2891static int mtk_hwlro_get_ip_cnt(struct mtk_mac *mac)
2892{
2893 int cnt = 0;
2894 int i;
2895
2896 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2897 if (mac->hwlro_ip[i])
2898 cnt++;
2899 }
2900
2901 return cnt;
2902}
2903
2904static int mtk_hwlro_add_ipaddr(struct net_device *dev,
2905 struct ethtool_rxnfc *cmd)
2906{
2907 struct ethtool_rx_flow_spec *fsp =
2908 (struct ethtool_rx_flow_spec *)&cmd->fs;
2909 struct mtk_mac *mac = netdev_priv(dev);
2910 struct mtk_eth *eth = mac->hw;
2911 int hwlro_idx;
2912
2913 if ((fsp->flow_type != TCP_V4_FLOW) ||
2914 (!fsp->h_u.tcp_ip4_spec.ip4dst) ||
2915 (fsp->location > 1))
2916 return -EINVAL;
2917
2918 mac->hwlro_ip[fsp->location] = htonl(fsp->h_u.tcp_ip4_spec.ip4dst);
2919 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2920
2921 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2922
2923 mtk_hwlro_val_ipaddr(eth, hwlro_idx, mac->hwlro_ip[fsp->location]);
2924
2925 return 0;
2926}
2927
2928static int mtk_hwlro_del_ipaddr(struct net_device *dev,
2929 struct ethtool_rxnfc *cmd)
2930{
2931 struct ethtool_rx_flow_spec *fsp =
2932 (struct ethtool_rx_flow_spec *)&cmd->fs;
2933 struct mtk_mac *mac = netdev_priv(dev);
2934 struct mtk_eth *eth = mac->hw;
2935 int hwlro_idx;
2936
2937 if (fsp->location > 1)
2938 return -EINVAL;
2939
2940 mac->hwlro_ip[fsp->location] = 0;
2941 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
2942
2943 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
2944
2945 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2946
2947 return 0;
2948}
2949
2950static void mtk_hwlro_netdev_disable(struct net_device *dev)
2951{
2952 struct mtk_mac *mac = netdev_priv(dev);
2953 struct mtk_eth *eth = mac->hw;
2954 int i, hwlro_idx;
2955
2956 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
2957 mac->hwlro_ip[i] = 0;
2958 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + i;
2959
2960 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
2961 }
2962
2963 mac->hwlro_ip_cnt = 0;
2964}
2965
2966static int mtk_hwlro_get_fdir_entry(struct net_device *dev,
2967 struct ethtool_rxnfc *cmd)
2968{
2969 struct mtk_mac *mac = netdev_priv(dev);
2970 struct ethtool_rx_flow_spec *fsp =
2971 (struct ethtool_rx_flow_spec *)&cmd->fs;
2972
2973 if (fsp->location >= ARRAY_SIZE(mac->hwlro_ip))
2974 return -EINVAL;
2975
2976 /* only tcp dst ipv4 is meaningful, others are meaningless */
2977 fsp->flow_type = TCP_V4_FLOW;
2978 fsp->h_u.tcp_ip4_spec.ip4dst = ntohl(mac->hwlro_ip[fsp->location]);
2979 fsp->m_u.tcp_ip4_spec.ip4dst = 0;
2980
2981 fsp->h_u.tcp_ip4_spec.ip4src = 0;
2982 fsp->m_u.tcp_ip4_spec.ip4src = 0xffffffff;
2983 fsp->h_u.tcp_ip4_spec.psrc = 0;
2984 fsp->m_u.tcp_ip4_spec.psrc = 0xffff;
2985 fsp->h_u.tcp_ip4_spec.pdst = 0;
2986 fsp->m_u.tcp_ip4_spec.pdst = 0xffff;
2987 fsp->h_u.tcp_ip4_spec.tos = 0;
2988 fsp->m_u.tcp_ip4_spec.tos = 0xff;
2989
2990 return 0;
2991}
2992
2993static int mtk_hwlro_get_fdir_all(struct net_device *dev,
2994 struct ethtool_rxnfc *cmd,
2995 u32 *rule_locs)
2996{
2997 struct mtk_mac *mac = netdev_priv(dev);
2998 int cnt = 0;
2999 int i;
3000
3001 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
3002 if (cnt == cmd->rule_cnt)
3003 return -EMSGSIZE;
3004
3005 if (mac->hwlro_ip[i]) {
3006 rule_locs[cnt] = i;
3007 cnt++;
3008 }
3009 }
3010
3011 cmd->rule_cnt = cnt;
3012
3013 return 0;
3014}
3015
3016static netdev_features_t mtk_fix_features(struct net_device *dev,
3017 netdev_features_t features)
3018{
3019 if (!(features & NETIF_F_LRO)) {
3020 struct mtk_mac *mac = netdev_priv(dev);
3021 int ip_cnt = mtk_hwlro_get_ip_cnt(mac);
3022
3023 if (ip_cnt) {
3024 netdev_info(dev, "RX flow is programmed, LRO should keep on\n");
3025
3026 features |= NETIF_F_LRO;
3027 }
3028 }
3029
3030 return features;
3031}
3032
3033static int mtk_set_features(struct net_device *dev, netdev_features_t features)
3034{
3035 netdev_features_t diff = dev->features ^ features;
3036
3037 if ((diff & NETIF_F_LRO) && !(features & NETIF_F_LRO))
3038 mtk_hwlro_netdev_disable(dev);
3039
3040 return 0;
3041}
3042
3043/* wait for DMA to finish whatever it is doing before we start using it again */
3044static int mtk_dma_busy_wait(struct mtk_eth *eth)
3045{
3046 unsigned int reg;
3047 int ret;
3048 u32 val;
3049
3050 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
3051 reg = eth->soc->reg_map->qdma.glo_cfg;
3052 else
3053 reg = eth->soc->reg_map->pdma.glo_cfg;
3054
3055 ret = readx_poll_timeout_atomic(__raw_readl, eth->base + reg, val,
3056 !(val & (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)),
3057 5, MTK_DMA_BUSY_TIMEOUT_US);
3058 if (ret)
3059 dev_err(eth->dev, "DMA init timeout\n");
3060
3061 return ret;
3062}
3063
3064static int mtk_dma_init(struct mtk_eth *eth)
3065{
3066 int err;
3067 u32 i;
3068
3069 if (mtk_dma_busy_wait(eth))
3070 return -EBUSY;
3071
3072 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3073 /* QDMA needs scratch memory for internal reordering of the
3074 * descriptors
3075 */
3076 err = mtk_init_fq_dma(eth);
3077 if (err)
3078 return err;
3079 }
3080
3081 err = mtk_tx_alloc(eth);
3082 if (err)
3083 return err;
3084
3085 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3086 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_QDMA);
3087 if (err)
3088 return err;
3089 }
3090
3091 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_NORMAL);
3092 if (err)
3093 return err;
3094
3095 if (eth->hwlro) {
3096 for (i = 1; i < MTK_MAX_RX_RING_NUM; i++) {
3097 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_HWLRO);
3098 if (err)
3099 return err;
3100 }
3101 err = mtk_hwlro_rx_init(eth);
3102 if (err)
3103 return err;
3104 }
3105
3106 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3107 /* Enable random early drop and set drop threshold
3108 * automatically
3109 */
3110 mtk_w32(eth, FC_THRES_DROP_MODE | FC_THRES_DROP_EN |
3111 FC_THRES_MIN, eth->soc->reg_map->qdma.fc_th);
3112 mtk_w32(eth, 0x0, eth->soc->reg_map->qdma.hred);
3113 }
3114
3115 return 0;
3116}
3117
3118static void mtk_dma_free(struct mtk_eth *eth)
3119{
3120 const struct mtk_soc_data *soc = eth->soc;
3121 int i;
3122
3123 for (i = 0; i < MTK_MAX_DEVS; i++)
3124 if (eth->netdev[i])
3125 netdev_reset_queue(eth->netdev[i]);
3126 if (!MTK_HAS_CAPS(soc->caps, MTK_SRAM) && eth->scratch_ring) {
3127 dma_free_coherent(eth->dma_dev,
3128 MTK_QDMA_RING_SIZE * soc->txrx.txd_size,
3129 eth->scratch_ring, eth->phy_scratch_ring);
3130 eth->scratch_ring = NULL;
3131 eth->phy_scratch_ring = 0;
3132 }
3133 mtk_tx_clean(eth);
3134 mtk_rx_clean(eth, ð->rx_ring[0], MTK_HAS_CAPS(soc->caps, MTK_SRAM));
3135 mtk_rx_clean(eth, ð->rx_ring_qdma, false);
3136
3137 if (eth->hwlro) {
3138 mtk_hwlro_rx_uninit(eth);
3139 for (i = 1; i < MTK_MAX_RX_RING_NUM; i++)
3140 mtk_rx_clean(eth, ð->rx_ring[i], false);
3141 }
3142
3143 kfree(eth->scratch_head);
3144}
3145
3146static bool mtk_hw_reset_check(struct mtk_eth *eth)
3147{
3148 u32 val = mtk_r32(eth, MTK_INT_STATUS2);
3149
3150 return (val & MTK_FE_INT_FQ_EMPTY) || (val & MTK_FE_INT_RFIFO_UF) ||
3151 (val & MTK_FE_INT_RFIFO_OV) || (val & MTK_FE_INT_TSO_FAIL) ||
3152 (val & MTK_FE_INT_TSO_ALIGN) || (val & MTK_FE_INT_TSO_ILLEGAL);
3153}
3154
3155static void mtk_tx_timeout(struct net_device *dev, unsigned int txqueue)
3156{
3157 struct mtk_mac *mac = netdev_priv(dev);
3158 struct mtk_eth *eth = mac->hw;
3159
3160 if (test_bit(MTK_RESETTING, ð->state))
3161 return;
3162
3163 if (!mtk_hw_reset_check(eth))
3164 return;
3165
3166 eth->netdev[mac->id]->stats.tx_errors++;
3167 netif_err(eth, tx_err, dev, "transmit timed out\n");
3168
3169 schedule_work(ð->pending_work);
3170}
3171
3172static irqreturn_t mtk_handle_irq_rx(int irq, void *_eth)
3173{
3174 struct mtk_eth *eth = _eth;
3175
3176 eth->rx_events++;
3177 if (likely(napi_schedule_prep(ð->rx_napi))) {
3178 mtk_rx_irq_disable(eth, eth->soc->txrx.rx_irq_done_mask);
3179 __napi_schedule(ð->rx_napi);
3180 }
3181
3182 return IRQ_HANDLED;
3183}
3184
3185static irqreturn_t mtk_handle_irq_tx(int irq, void *_eth)
3186{
3187 struct mtk_eth *eth = _eth;
3188
3189 eth->tx_events++;
3190 if (likely(napi_schedule_prep(ð->tx_napi))) {
3191 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
3192 __napi_schedule(ð->tx_napi);
3193 }
3194
3195 return IRQ_HANDLED;
3196}
3197
3198static irqreturn_t mtk_handle_irq(int irq, void *_eth)
3199{
3200 struct mtk_eth *eth = _eth;
3201 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
3202
3203 if (mtk_r32(eth, reg_map->pdma.irq_mask) &
3204 eth->soc->txrx.rx_irq_done_mask) {
3205 if (mtk_r32(eth, reg_map->pdma.irq_status) &
3206 eth->soc->txrx.rx_irq_done_mask)
3207 mtk_handle_irq_rx(irq, _eth);
3208 }
3209 if (mtk_r32(eth, reg_map->tx_irq_mask) & MTK_TX_DONE_INT) {
3210 if (mtk_r32(eth, reg_map->tx_irq_status) & MTK_TX_DONE_INT)
3211 mtk_handle_irq_tx(irq, _eth);
3212 }
3213
3214 return IRQ_HANDLED;
3215}
3216
3217#ifdef CONFIG_NET_POLL_CONTROLLER
3218static void mtk_poll_controller(struct net_device *dev)
3219{
3220 struct mtk_mac *mac = netdev_priv(dev);
3221 struct mtk_eth *eth = mac->hw;
3222
3223 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
3224 mtk_rx_irq_disable(eth, eth->soc->txrx.rx_irq_done_mask);
3225 mtk_handle_irq_rx(eth->irq[2], dev);
3226 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
3227 mtk_rx_irq_enable(eth, eth->soc->txrx.rx_irq_done_mask);
3228}
3229#endif
3230
3231static int mtk_start_dma(struct mtk_eth *eth)
3232{
3233 u32 val, rx_2b_offset = (NET_IP_ALIGN == 2) ? MTK_RX_2B_OFFSET : 0;
3234 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
3235 int err;
3236
3237 err = mtk_dma_init(eth);
3238 if (err) {
3239 mtk_dma_free(eth);
3240 return err;
3241 }
3242
3243 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
3244 val = mtk_r32(eth, reg_map->qdma.glo_cfg);
3245 val |= MTK_TX_DMA_EN | MTK_RX_DMA_EN |
3246 MTK_TX_BT_32DWORDS | MTK_NDP_CO_PRO |
3247 MTK_RX_2B_OFFSET | MTK_TX_WB_DDONE;
3248
3249 if (mtk_is_netsys_v2_or_greater(eth))
3250 val |= MTK_MUTLI_CNT | MTK_RESV_BUF |
3251 MTK_WCOMP_EN | MTK_DMAD_WR_WDONE |
3252 MTK_CHK_DDONE_EN | MTK_LEAKY_BUCKET_EN;
3253 else
3254 val |= MTK_RX_BT_32DWORDS;
3255 mtk_w32(eth, val, reg_map->qdma.glo_cfg);
3256
3257 mtk_w32(eth,
3258 MTK_RX_DMA_EN | rx_2b_offset |
3259 MTK_RX_BT_32DWORDS | MTK_MULTI_EN,
3260 reg_map->pdma.glo_cfg);
3261 } else {
3262 mtk_w32(eth, MTK_TX_WB_DDONE | MTK_TX_DMA_EN | MTK_RX_DMA_EN |
3263 MTK_MULTI_EN | MTK_PDMA_SIZE_8DWORDS,
3264 reg_map->pdma.glo_cfg);
3265 }
3266
3267 return 0;
3268}
3269
3270static void mtk_gdm_config(struct mtk_eth *eth, u32 config)
3271{
3272 int i;
3273
3274 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
3275 return;
3276
3277 for (i = 0; i < MTK_MAX_DEVS; i++) {
3278 u32 val;
3279
3280 if (!eth->netdev[i])
3281 continue;
3282
3283 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(i));
3284
3285 /* default setup the forward port to send frame to PDMA */
3286 val &= ~0xffff;
3287
3288 /* Enable RX checksum */
3289 val |= MTK_GDMA_ICS_EN | MTK_GDMA_TCS_EN | MTK_GDMA_UCS_EN;
3290
3291 val |= config;
3292
3293 if (netdev_uses_dsa(eth->netdev[i]))
3294 val |= MTK_GDMA_SPECIAL_TAG;
3295
3296 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(i));
3297 }
3298 /* Reset and enable PSE */
3299 mtk_w32(eth, RST_GL_PSE, MTK_RST_GL);
3300 mtk_w32(eth, 0, MTK_RST_GL);
3301}
3302
3303
3304static bool mtk_uses_dsa(struct net_device *dev)
3305{
3306#if IS_ENABLED(CONFIG_NET_DSA)
3307 return netdev_uses_dsa(dev) &&
3308 dev->dsa_ptr->tag_ops->proto == DSA_TAG_PROTO_MTK;
3309#else
3310 return false;
3311#endif
3312}
3313
3314static int mtk_device_event(struct notifier_block *n, unsigned long event, void *ptr)
3315{
3316 struct mtk_mac *mac = container_of(n, struct mtk_mac, device_notifier);
3317 struct mtk_eth *eth = mac->hw;
3318 struct net_device *dev = netdev_notifier_info_to_dev(ptr);
3319 struct ethtool_link_ksettings s;
3320 struct net_device *ldev;
3321 struct list_head *iter;
3322 struct dsa_port *dp;
3323
3324 if (event != NETDEV_CHANGE)
3325 return NOTIFY_DONE;
3326
3327 netdev_for_each_lower_dev(dev, ldev, iter) {
3328 if (netdev_priv(ldev) == mac)
3329 goto found;
3330 }
3331
3332 return NOTIFY_DONE;
3333
3334found:
3335 if (!dsa_user_dev_check(dev))
3336 return NOTIFY_DONE;
3337
3338 if (__ethtool_get_link_ksettings(dev, &s))
3339 return NOTIFY_DONE;
3340
3341 if (s.base.speed == 0 || s.base.speed == ((__u32)-1))
3342 return NOTIFY_DONE;
3343
3344 dp = dsa_port_from_netdev(dev);
3345 if (dp->index >= MTK_QDMA_NUM_QUEUES)
3346 return NOTIFY_DONE;
3347
3348 if (mac->speed > 0 && mac->speed <= s.base.speed)
3349 s.base.speed = 0;
3350
3351 mtk_set_queue_speed(eth, dp->index + 3, s.base.speed);
3352
3353 return NOTIFY_DONE;
3354}
3355
3356static int mtk_open(struct net_device *dev)
3357{
3358 struct mtk_mac *mac = netdev_priv(dev);
3359 struct mtk_eth *eth = mac->hw;
3360 int i, err;
3361
3362 err = phylink_of_phy_connect(mac->phylink, mac->of_node, 0);
3363 if (err) {
3364 netdev_err(dev, "%s: could not attach PHY: %d\n", __func__,
3365 err);
3366 return err;
3367 }
3368
3369 /* we run 2 netdevs on the same dma ring so we only bring it up once */
3370 if (!refcount_read(ð->dma_refcnt)) {
3371 const struct mtk_soc_data *soc = eth->soc;
3372 u32 gdm_config;
3373 int i;
3374
3375 err = mtk_start_dma(eth);
3376 if (err) {
3377 phylink_disconnect_phy(mac->phylink);
3378 return err;
3379 }
3380
3381 for (i = 0; i < ARRAY_SIZE(eth->ppe); i++)
3382 mtk_ppe_start(eth->ppe[i]);
3383
3384 gdm_config = soc->offload_version ? soc->reg_map->gdma_to_ppe
3385 : MTK_GDMA_TO_PDMA;
3386 mtk_gdm_config(eth, gdm_config);
3387
3388 napi_enable(ð->tx_napi);
3389 napi_enable(ð->rx_napi);
3390 mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
3391 mtk_rx_irq_enable(eth, soc->txrx.rx_irq_done_mask);
3392 refcount_set(ð->dma_refcnt, 1);
3393 }
3394 else
3395 refcount_inc(ð->dma_refcnt);
3396
3397 phylink_start(mac->phylink);
3398 netif_tx_start_all_queues(dev);
3399
3400 if (mtk_is_netsys_v2_or_greater(eth))
3401 return 0;
3402
3403 if (mtk_uses_dsa(dev) && !eth->prog) {
3404 for (i = 0; i < ARRAY_SIZE(eth->dsa_meta); i++) {
3405 struct metadata_dst *md_dst = eth->dsa_meta[i];
3406
3407 if (md_dst)
3408 continue;
3409
3410 md_dst = metadata_dst_alloc(0, METADATA_HW_PORT_MUX,
3411 GFP_KERNEL);
3412 if (!md_dst)
3413 return -ENOMEM;
3414
3415 md_dst->u.port_info.port_id = i;
3416 eth->dsa_meta[i] = md_dst;
3417 }
3418 } else {
3419 /* Hardware DSA untagging and VLAN RX offloading need to be
3420 * disabled if at least one MAC does not use DSA.
3421 */
3422 u32 val = mtk_r32(eth, MTK_CDMP_IG_CTRL);
3423
3424 val &= ~MTK_CDMP_STAG_EN;
3425 mtk_w32(eth, val, MTK_CDMP_IG_CTRL);
3426
3427 mtk_w32(eth, 0, MTK_CDMP_EG_CTRL);
3428 }
3429
3430 return 0;
3431}
3432
3433static void mtk_stop_dma(struct mtk_eth *eth, u32 glo_cfg)
3434{
3435 u32 val;
3436 int i;
3437
3438 /* stop the dma engine */
3439 spin_lock_bh(ð->page_lock);
3440 val = mtk_r32(eth, glo_cfg);
3441 mtk_w32(eth, val & ~(MTK_TX_WB_DDONE | MTK_RX_DMA_EN | MTK_TX_DMA_EN),
3442 glo_cfg);
3443 spin_unlock_bh(ð->page_lock);
3444
3445 /* wait for dma stop */
3446 for (i = 0; i < 10; i++) {
3447 val = mtk_r32(eth, glo_cfg);
3448 if (val & (MTK_TX_DMA_BUSY | MTK_RX_DMA_BUSY)) {
3449 msleep(20);
3450 continue;
3451 }
3452 break;
3453 }
3454}
3455
3456static int mtk_stop(struct net_device *dev)
3457{
3458 struct mtk_mac *mac = netdev_priv(dev);
3459 struct mtk_eth *eth = mac->hw;
3460 int i;
3461
3462 phylink_stop(mac->phylink);
3463
3464 netif_tx_disable(dev);
3465
3466 phylink_disconnect_phy(mac->phylink);
3467
3468 /* only shutdown DMA if this is the last user */
3469 if (!refcount_dec_and_test(ð->dma_refcnt))
3470 return 0;
3471
3472 mtk_gdm_config(eth, MTK_GDMA_DROP_ALL);
3473
3474 mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
3475 mtk_rx_irq_disable(eth, eth->soc->txrx.rx_irq_done_mask);
3476 napi_disable(ð->tx_napi);
3477 napi_disable(ð->rx_napi);
3478
3479 cancel_work_sync(ð->rx_dim.work);
3480 cancel_work_sync(ð->tx_dim.work);
3481
3482 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
3483 mtk_stop_dma(eth, eth->soc->reg_map->qdma.glo_cfg);
3484 mtk_stop_dma(eth, eth->soc->reg_map->pdma.glo_cfg);
3485
3486 mtk_dma_free(eth);
3487
3488 for (i = 0; i < ARRAY_SIZE(eth->ppe); i++)
3489 mtk_ppe_stop(eth->ppe[i]);
3490
3491 return 0;
3492}
3493
3494static int mtk_xdp_setup(struct net_device *dev, struct bpf_prog *prog,
3495 struct netlink_ext_ack *extack)
3496{
3497 struct mtk_mac *mac = netdev_priv(dev);
3498 struct mtk_eth *eth = mac->hw;
3499 struct bpf_prog *old_prog;
3500 bool need_update;
3501
3502 if (eth->hwlro) {
3503 NL_SET_ERR_MSG_MOD(extack, "XDP not supported with HWLRO");
3504 return -EOPNOTSUPP;
3505 }
3506
3507 if (dev->mtu > MTK_PP_MAX_BUF_SIZE) {
3508 NL_SET_ERR_MSG_MOD(extack, "MTU too large for XDP");
3509 return -EOPNOTSUPP;
3510 }
3511
3512 need_update = !!eth->prog != !!prog;
3513 if (netif_running(dev) && need_update)
3514 mtk_stop(dev);
3515
3516 old_prog = rcu_replace_pointer(eth->prog, prog, lockdep_rtnl_is_held());
3517 if (old_prog)
3518 bpf_prog_put(old_prog);
3519
3520 if (netif_running(dev) && need_update)
3521 return mtk_open(dev);
3522
3523 return 0;
3524}
3525
3526static int mtk_xdp(struct net_device *dev, struct netdev_bpf *xdp)
3527{
3528 switch (xdp->command) {
3529 case XDP_SETUP_PROG:
3530 return mtk_xdp_setup(dev, xdp->prog, xdp->extack);
3531 default:
3532 return -EINVAL;
3533 }
3534}
3535
3536static void ethsys_reset(struct mtk_eth *eth, u32 reset_bits)
3537{
3538 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
3539 reset_bits,
3540 reset_bits);
3541
3542 usleep_range(1000, 1100);
3543 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
3544 reset_bits,
3545 ~reset_bits);
3546 mdelay(10);
3547}
3548
3549static void mtk_clk_disable(struct mtk_eth *eth)
3550{
3551 int clk;
3552
3553 for (clk = MTK_CLK_MAX - 1; clk >= 0; clk--)
3554 clk_disable_unprepare(eth->clks[clk]);
3555}
3556
3557static int mtk_clk_enable(struct mtk_eth *eth)
3558{
3559 int clk, ret;
3560
3561 for (clk = 0; clk < MTK_CLK_MAX ; clk++) {
3562 ret = clk_prepare_enable(eth->clks[clk]);
3563 if (ret)
3564 goto err_disable_clks;
3565 }
3566
3567 return 0;
3568
3569err_disable_clks:
3570 while (--clk >= 0)
3571 clk_disable_unprepare(eth->clks[clk]);
3572
3573 return ret;
3574}
3575
3576static void mtk_dim_rx(struct work_struct *work)
3577{
3578 struct dim *dim = container_of(work, struct dim, work);
3579 struct mtk_eth *eth = container_of(dim, struct mtk_eth, rx_dim);
3580 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
3581 struct dim_cq_moder cur_profile;
3582 u32 val, cur;
3583
3584 cur_profile = net_dim_get_rx_moderation(eth->rx_dim.mode,
3585 dim->profile_ix);
3586 spin_lock_bh(ð->dim_lock);
3587
3588 val = mtk_r32(eth, reg_map->pdma.delay_irq);
3589 val &= MTK_PDMA_DELAY_TX_MASK;
3590 val |= MTK_PDMA_DELAY_RX_EN;
3591
3592 cur = min_t(u32, DIV_ROUND_UP(cur_profile.usec, 20), MTK_PDMA_DELAY_PTIME_MASK);
3593 val |= cur << MTK_PDMA_DELAY_RX_PTIME_SHIFT;
3594
3595 cur = min_t(u32, cur_profile.pkts, MTK_PDMA_DELAY_PINT_MASK);
3596 val |= cur << MTK_PDMA_DELAY_RX_PINT_SHIFT;
3597
3598 mtk_w32(eth, val, reg_map->pdma.delay_irq);
3599 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
3600 mtk_w32(eth, val, reg_map->qdma.delay_irq);
3601
3602 spin_unlock_bh(ð->dim_lock);
3603
3604 dim->state = DIM_START_MEASURE;
3605}
3606
3607static void mtk_dim_tx(struct work_struct *work)
3608{
3609 struct dim *dim = container_of(work, struct dim, work);
3610 struct mtk_eth *eth = container_of(dim, struct mtk_eth, tx_dim);
3611 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
3612 struct dim_cq_moder cur_profile;
3613 u32 val, cur;
3614
3615 cur_profile = net_dim_get_tx_moderation(eth->tx_dim.mode,
3616 dim->profile_ix);
3617 spin_lock_bh(ð->dim_lock);
3618
3619 val = mtk_r32(eth, reg_map->pdma.delay_irq);
3620 val &= MTK_PDMA_DELAY_RX_MASK;
3621 val |= MTK_PDMA_DELAY_TX_EN;
3622
3623 cur = min_t(u32, DIV_ROUND_UP(cur_profile.usec, 20), MTK_PDMA_DELAY_PTIME_MASK);
3624 val |= cur << MTK_PDMA_DELAY_TX_PTIME_SHIFT;
3625
3626 cur = min_t(u32, cur_profile.pkts, MTK_PDMA_DELAY_PINT_MASK);
3627 val |= cur << MTK_PDMA_DELAY_TX_PINT_SHIFT;
3628
3629 mtk_w32(eth, val, reg_map->pdma.delay_irq);
3630 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
3631 mtk_w32(eth, val, reg_map->qdma.delay_irq);
3632
3633 spin_unlock_bh(ð->dim_lock);
3634
3635 dim->state = DIM_START_MEASURE;
3636}
3637
3638static void mtk_set_mcr_max_rx(struct mtk_mac *mac, u32 val)
3639{
3640 struct mtk_eth *eth = mac->hw;
3641 u32 mcr_cur, mcr_new;
3642
3643 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
3644 return;
3645
3646 mcr_cur = mtk_r32(mac->hw, MTK_MAC_MCR(mac->id));
3647 mcr_new = mcr_cur & ~MAC_MCR_MAX_RX_MASK;
3648
3649 if (val <= 1518)
3650 mcr_new |= MAC_MCR_MAX_RX(MAC_MCR_MAX_RX_1518);
3651 else if (val <= 1536)
3652 mcr_new |= MAC_MCR_MAX_RX(MAC_MCR_MAX_RX_1536);
3653 else if (val <= 1552)
3654 mcr_new |= MAC_MCR_MAX_RX(MAC_MCR_MAX_RX_1552);
3655 else
3656 mcr_new |= MAC_MCR_MAX_RX(MAC_MCR_MAX_RX_2048);
3657
3658 if (mcr_new != mcr_cur)
3659 mtk_w32(mac->hw, mcr_new, MTK_MAC_MCR(mac->id));
3660}
3661
3662static void mtk_hw_reset(struct mtk_eth *eth)
3663{
3664 u32 val;
3665
3666 if (mtk_is_netsys_v2_or_greater(eth))
3667 regmap_write(eth->ethsys, ETHSYS_FE_RST_CHK_IDLE_EN, 0);
3668
3669 if (mtk_is_netsys_v3_or_greater(eth)) {
3670 val = RSTCTRL_PPE0_V3;
3671
3672 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
3673 val |= RSTCTRL_PPE1_V3;
3674
3675 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE2))
3676 val |= RSTCTRL_PPE2;
3677
3678 val |= RSTCTRL_WDMA0 | RSTCTRL_WDMA1 | RSTCTRL_WDMA2;
3679 } else if (mtk_is_netsys_v2_or_greater(eth)) {
3680 val = RSTCTRL_PPE0_V2;
3681
3682 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
3683 val |= RSTCTRL_PPE1;
3684 } else {
3685 val = RSTCTRL_PPE0;
3686 }
3687
3688 ethsys_reset(eth, RSTCTRL_ETH | RSTCTRL_FE | val);
3689
3690 if (mtk_is_netsys_v3_or_greater(eth))
3691 regmap_write(eth->ethsys, ETHSYS_FE_RST_CHK_IDLE_EN,
3692 0x6f8ff);
3693 else if (mtk_is_netsys_v2_or_greater(eth))
3694 regmap_write(eth->ethsys, ETHSYS_FE_RST_CHK_IDLE_EN,
3695 0x3ffffff);
3696}
3697
3698static u32 mtk_hw_reset_read(struct mtk_eth *eth)
3699{
3700 u32 val;
3701
3702 regmap_read(eth->ethsys, ETHSYS_RSTCTRL, &val);
3703 return val;
3704}
3705
3706static void mtk_hw_warm_reset(struct mtk_eth *eth)
3707{
3708 u32 rst_mask, val;
3709
3710 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL, RSTCTRL_FE,
3711 RSTCTRL_FE);
3712 if (readx_poll_timeout_atomic(mtk_hw_reset_read, eth, val,
3713 val & RSTCTRL_FE, 1, 1000)) {
3714 dev_err(eth->dev, "warm reset failed\n");
3715 mtk_hw_reset(eth);
3716 return;
3717 }
3718
3719 if (mtk_is_netsys_v3_or_greater(eth)) {
3720 rst_mask = RSTCTRL_ETH | RSTCTRL_PPE0_V3;
3721 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
3722 rst_mask |= RSTCTRL_PPE1_V3;
3723 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE2))
3724 rst_mask |= RSTCTRL_PPE2;
3725
3726 rst_mask |= RSTCTRL_WDMA0 | RSTCTRL_WDMA1 | RSTCTRL_WDMA2;
3727 } else if (mtk_is_netsys_v2_or_greater(eth)) {
3728 rst_mask = RSTCTRL_ETH | RSTCTRL_PPE0_V2;
3729 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
3730 rst_mask |= RSTCTRL_PPE1;
3731 } else {
3732 rst_mask = RSTCTRL_ETH | RSTCTRL_PPE0;
3733 }
3734
3735 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL, rst_mask, rst_mask);
3736
3737 udelay(1);
3738 val = mtk_hw_reset_read(eth);
3739 if (!(val & rst_mask))
3740 dev_err(eth->dev, "warm reset stage0 failed %08x (%08x)\n",
3741 val, rst_mask);
3742
3743 rst_mask |= RSTCTRL_FE;
3744 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL, rst_mask, ~rst_mask);
3745
3746 udelay(1);
3747 val = mtk_hw_reset_read(eth);
3748 if (val & rst_mask)
3749 dev_err(eth->dev, "warm reset stage1 failed %08x (%08x)\n",
3750 val, rst_mask);
3751}
3752
3753static bool mtk_hw_check_dma_hang(struct mtk_eth *eth)
3754{
3755 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
3756 bool gmac1_tx, gmac2_tx, gdm1_tx, gdm2_tx;
3757 bool oq_hang, cdm1_busy, adma_busy;
3758 bool wtx_busy, cdm_full, oq_free;
3759 u32 wdidx, val, gdm1_fc, gdm2_fc;
3760 bool qfsm_hang, qfwd_hang;
3761 bool ret = false;
3762
3763 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
3764 return false;
3765
3766 /* WDMA sanity checks */
3767 wdidx = mtk_r32(eth, reg_map->wdma_base[0] + 0xc);
3768
3769 val = mtk_r32(eth, reg_map->wdma_base[0] + 0x204);
3770 wtx_busy = FIELD_GET(MTK_TX_DMA_BUSY, val);
3771
3772 val = mtk_r32(eth, reg_map->wdma_base[0] + 0x230);
3773 cdm_full = !FIELD_GET(MTK_CDM_TXFIFO_RDY, val);
3774
3775 oq_free = (!(mtk_r32(eth, reg_map->pse_oq_sta) & GENMASK(24, 16)) &&
3776 !(mtk_r32(eth, reg_map->pse_oq_sta + 0x4) & GENMASK(8, 0)) &&
3777 !(mtk_r32(eth, reg_map->pse_oq_sta + 0x10) & GENMASK(24, 16)));
3778
3779 if (wdidx == eth->reset.wdidx && wtx_busy && cdm_full && oq_free) {
3780 if (++eth->reset.wdma_hang_count > 2) {
3781 eth->reset.wdma_hang_count = 0;
3782 ret = true;
3783 }
3784 goto out;
3785 }
3786
3787 /* QDMA sanity checks */
3788 qfsm_hang = !!mtk_r32(eth, reg_map->qdma.qtx_cfg + 0x234);
3789 qfwd_hang = !mtk_r32(eth, reg_map->qdma.qtx_cfg + 0x308);
3790
3791 gdm1_tx = FIELD_GET(GENMASK(31, 16), mtk_r32(eth, MTK_FE_GDM1_FSM)) > 0;
3792 gdm2_tx = FIELD_GET(GENMASK(31, 16), mtk_r32(eth, MTK_FE_GDM2_FSM)) > 0;
3793 gmac1_tx = FIELD_GET(GENMASK(31, 24), mtk_r32(eth, MTK_MAC_FSM(0))) != 1;
3794 gmac2_tx = FIELD_GET(GENMASK(31, 24), mtk_r32(eth, MTK_MAC_FSM(1))) != 1;
3795 gdm1_fc = mtk_r32(eth, reg_map->gdm1_cnt + 0x24);
3796 gdm2_fc = mtk_r32(eth, reg_map->gdm1_cnt + 0x64);
3797
3798 if (qfsm_hang && qfwd_hang &&
3799 ((gdm1_tx && gmac1_tx && gdm1_fc < 1) ||
3800 (gdm2_tx && gmac2_tx && gdm2_fc < 1))) {
3801 if (++eth->reset.qdma_hang_count > 2) {
3802 eth->reset.qdma_hang_count = 0;
3803 ret = true;
3804 }
3805 goto out;
3806 }
3807
3808 /* ADMA sanity checks */
3809 oq_hang = !!(mtk_r32(eth, reg_map->pse_oq_sta) & GENMASK(8, 0));
3810 cdm1_busy = !!(mtk_r32(eth, MTK_FE_CDM1_FSM) & GENMASK(31, 16));
3811 adma_busy = !(mtk_r32(eth, reg_map->pdma.adma_rx_dbg0) & GENMASK(4, 0)) &&
3812 !(mtk_r32(eth, reg_map->pdma.adma_rx_dbg0) & BIT(6));
3813
3814 if (oq_hang && cdm1_busy && adma_busy) {
3815 if (++eth->reset.adma_hang_count > 2) {
3816 eth->reset.adma_hang_count = 0;
3817 ret = true;
3818 }
3819 goto out;
3820 }
3821
3822 eth->reset.wdma_hang_count = 0;
3823 eth->reset.qdma_hang_count = 0;
3824 eth->reset.adma_hang_count = 0;
3825out:
3826 eth->reset.wdidx = wdidx;
3827
3828 return ret;
3829}
3830
3831static void mtk_hw_reset_monitor_work(struct work_struct *work)
3832{
3833 struct delayed_work *del_work = to_delayed_work(work);
3834 struct mtk_eth *eth = container_of(del_work, struct mtk_eth,
3835 reset.monitor_work);
3836
3837 if (test_bit(MTK_RESETTING, ð->state))
3838 goto out;
3839
3840 /* DMA stuck checks */
3841 if (mtk_hw_check_dma_hang(eth))
3842 schedule_work(ð->pending_work);
3843
3844out:
3845 schedule_delayed_work(ð->reset.monitor_work,
3846 MTK_DMA_MONITOR_TIMEOUT);
3847}
3848
3849static int mtk_hw_init(struct mtk_eth *eth, bool reset)
3850{
3851 u32 dma_mask = ETHSYS_DMA_AG_MAP_PDMA | ETHSYS_DMA_AG_MAP_QDMA |
3852 ETHSYS_DMA_AG_MAP_PPE;
3853 const struct mtk_reg_map *reg_map = eth->soc->reg_map;
3854 int i, val, ret;
3855
3856 if (!reset && test_and_set_bit(MTK_HW_INIT, ð->state))
3857 return 0;
3858
3859 if (!reset) {
3860 pm_runtime_enable(eth->dev);
3861 pm_runtime_get_sync(eth->dev);
3862
3863 ret = mtk_clk_enable(eth);
3864 if (ret)
3865 goto err_disable_pm;
3866 }
3867
3868 if (eth->ethsys)
3869 regmap_update_bits(eth->ethsys, ETHSYS_DMA_AG_MAP, dma_mask,
3870 of_dma_is_coherent(eth->dma_dev->of_node) * dma_mask);
3871
3872 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
3873 ret = device_reset(eth->dev);
3874 if (ret) {
3875 dev_err(eth->dev, "MAC reset failed!\n");
3876 goto err_disable_pm;
3877 }
3878
3879 /* set interrupt delays based on current Net DIM sample */
3880 mtk_dim_rx(ð->rx_dim.work);
3881 mtk_dim_tx(ð->tx_dim.work);
3882
3883 /* disable delay and normal interrupt */
3884 mtk_tx_irq_disable(eth, ~0);
3885 mtk_rx_irq_disable(eth, ~0);
3886
3887 return 0;
3888 }
3889
3890 msleep(100);
3891
3892 if (reset)
3893 mtk_hw_warm_reset(eth);
3894 else
3895 mtk_hw_reset(eth);
3896
3897 if (mtk_is_netsys_v2_or_greater(eth)) {
3898 /* Set FE to PDMAv2 if necessary */
3899 val = mtk_r32(eth, MTK_FE_GLO_MISC);
3900 mtk_w32(eth, val | BIT(4), MTK_FE_GLO_MISC);
3901 }
3902
3903 if (eth->pctl) {
3904 /* Set GE2 driving and slew rate */
3905 regmap_write(eth->pctl, GPIO_DRV_SEL10, 0xa00);
3906
3907 /* set GE2 TDSEL */
3908 regmap_write(eth->pctl, GPIO_OD33_CTRL8, 0x5);
3909
3910 /* set GE2 TUNE */
3911 regmap_write(eth->pctl, GPIO_BIAS_CTRL, 0x0);
3912 }
3913
3914 /* Set linkdown as the default for each GMAC. Its own MCR would be set
3915 * up with the more appropriate value when mtk_mac_config call is being
3916 * invoked.
3917 */
3918 for (i = 0; i < MTK_MAX_DEVS; i++) {
3919 struct net_device *dev = eth->netdev[i];
3920
3921 if (!dev)
3922 continue;
3923
3924 mtk_w32(eth, MAC_MCR_FORCE_LINK_DOWN, MTK_MAC_MCR(i));
3925 mtk_set_mcr_max_rx(netdev_priv(dev),
3926 dev->mtu + MTK_RX_ETH_HLEN);
3927 }
3928
3929 /* Indicates CDM to parse the MTK special tag from CPU
3930 * which also is working out for untag packets.
3931 */
3932 val = mtk_r32(eth, MTK_CDMQ_IG_CTRL);
3933 mtk_w32(eth, val | MTK_CDMQ_STAG_EN, MTK_CDMQ_IG_CTRL);
3934 if (mtk_is_netsys_v1(eth)) {
3935 val = mtk_r32(eth, MTK_CDMP_IG_CTRL);
3936 mtk_w32(eth, val | MTK_CDMP_STAG_EN, MTK_CDMP_IG_CTRL);
3937
3938 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
3939 }
3940
3941 /* set interrupt delays based on current Net DIM sample */
3942 mtk_dim_rx(ð->rx_dim.work);
3943 mtk_dim_tx(ð->tx_dim.work);
3944
3945 /* disable delay and normal interrupt */
3946 mtk_tx_irq_disable(eth, ~0);
3947 mtk_rx_irq_disable(eth, ~0);
3948
3949 /* FE int grouping */
3950 mtk_w32(eth, MTK_TX_DONE_INT, reg_map->pdma.int_grp);
3951 mtk_w32(eth, eth->soc->txrx.rx_irq_done_mask, reg_map->pdma.int_grp + 4);
3952 mtk_w32(eth, MTK_TX_DONE_INT, reg_map->qdma.int_grp);
3953 mtk_w32(eth, eth->soc->txrx.rx_irq_done_mask, reg_map->qdma.int_grp + 4);
3954 mtk_w32(eth, 0x21021000, MTK_FE_INT_GRP);
3955
3956 if (mtk_is_netsys_v3_or_greater(eth)) {
3957 /* PSE should not drop port1, port8 and port9 packets */
3958 mtk_w32(eth, 0x00000302, PSE_DROP_CFG);
3959
3960 /* GDM and CDM Threshold */
3961 mtk_w32(eth, 0x00000707, MTK_CDMW0_THRES);
3962 mtk_w32(eth, 0x00000077, MTK_CDMW1_THRES);
3963
3964 /* Disable GDM1 RX CRC stripping */
3965 mtk_m32(eth, MTK_GDMA_STRP_CRC, 0, MTK_GDMA_FWD_CFG(0));
3966
3967 /* PSE GDM3 MIB counter has incorrect hw default values,
3968 * so the driver ought to read clear the values beforehand
3969 * in case ethtool retrieve wrong mib values.
3970 */
3971 for (i = 0; i < 0x80; i += 0x4)
3972 mtk_r32(eth, reg_map->gdm1_cnt + 0x100 + i);
3973 } else if (!mtk_is_netsys_v1(eth)) {
3974 /* PSE should not drop port8 and port9 packets from WDMA Tx */
3975 mtk_w32(eth, 0x00000300, PSE_DROP_CFG);
3976
3977 /* PSE should drop packets to port 8/9 on WDMA Rx ring full */
3978 mtk_w32(eth, 0x00000300, PSE_PPE0_DROP);
3979
3980 /* PSE Free Queue Flow Control */
3981 mtk_w32(eth, 0x01fa01f4, PSE_FQFC_CFG2);
3982
3983 /* PSE config input queue threshold */
3984 mtk_w32(eth, 0x001a000e, PSE_IQ_REV(1));
3985 mtk_w32(eth, 0x01ff001a, PSE_IQ_REV(2));
3986 mtk_w32(eth, 0x000e01ff, PSE_IQ_REV(3));
3987 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(4));
3988 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(5));
3989 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(6));
3990 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(7));
3991 mtk_w32(eth, 0x000e000e, PSE_IQ_REV(8));
3992
3993 /* PSE config output queue threshold */
3994 mtk_w32(eth, 0x000f000a, PSE_OQ_TH(1));
3995 mtk_w32(eth, 0x001a000f, PSE_OQ_TH(2));
3996 mtk_w32(eth, 0x000f001a, PSE_OQ_TH(3));
3997 mtk_w32(eth, 0x01ff000f, PSE_OQ_TH(4));
3998 mtk_w32(eth, 0x000f000f, PSE_OQ_TH(5));
3999 mtk_w32(eth, 0x0006000f, PSE_OQ_TH(6));
4000 mtk_w32(eth, 0x00060006, PSE_OQ_TH(7));
4001 mtk_w32(eth, 0x00060006, PSE_OQ_TH(8));
4002
4003 /* GDM and CDM Threshold */
4004 mtk_w32(eth, 0x00000004, MTK_GDM2_THRES);
4005 mtk_w32(eth, 0x00000004, MTK_CDMW0_THRES);
4006 mtk_w32(eth, 0x00000004, MTK_CDMW1_THRES);
4007 mtk_w32(eth, 0x00000004, MTK_CDME0_THRES);
4008 mtk_w32(eth, 0x00000004, MTK_CDME1_THRES);
4009 mtk_w32(eth, 0x00000004, MTK_CDMM_THRES);
4010 }
4011
4012 return 0;
4013
4014err_disable_pm:
4015 if (!reset) {
4016 pm_runtime_put_sync(eth->dev);
4017 pm_runtime_disable(eth->dev);
4018 }
4019
4020 return ret;
4021}
4022
4023static int mtk_hw_deinit(struct mtk_eth *eth)
4024{
4025 if (!test_and_clear_bit(MTK_HW_INIT, ð->state))
4026 return 0;
4027
4028 mtk_clk_disable(eth);
4029
4030 pm_runtime_put_sync(eth->dev);
4031 pm_runtime_disable(eth->dev);
4032
4033 return 0;
4034}
4035
4036static void mtk_uninit(struct net_device *dev)
4037{
4038 struct mtk_mac *mac = netdev_priv(dev);
4039 struct mtk_eth *eth = mac->hw;
4040
4041 phylink_disconnect_phy(mac->phylink);
4042 mtk_tx_irq_disable(eth, ~0);
4043 mtk_rx_irq_disable(eth, ~0);
4044}
4045
4046static int mtk_change_mtu(struct net_device *dev, int new_mtu)
4047{
4048 int length = new_mtu + MTK_RX_ETH_HLEN;
4049 struct mtk_mac *mac = netdev_priv(dev);
4050 struct mtk_eth *eth = mac->hw;
4051
4052 if (rcu_access_pointer(eth->prog) &&
4053 length > MTK_PP_MAX_BUF_SIZE) {
4054 netdev_err(dev, "Invalid MTU for XDP mode\n");
4055 return -EINVAL;
4056 }
4057
4058 mtk_set_mcr_max_rx(mac, length);
4059 dev->mtu = new_mtu;
4060
4061 return 0;
4062}
4063
4064static int mtk_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
4065{
4066 struct mtk_mac *mac = netdev_priv(dev);
4067
4068 switch (cmd) {
4069 case SIOCGMIIPHY:
4070 case SIOCGMIIREG:
4071 case SIOCSMIIREG:
4072 return phylink_mii_ioctl(mac->phylink, ifr, cmd);
4073 default:
4074 break;
4075 }
4076
4077 return -EOPNOTSUPP;
4078}
4079
4080static void mtk_prepare_for_reset(struct mtk_eth *eth)
4081{
4082 u32 val;
4083 int i;
4084
4085 /* set FE PPE ports link down */
4086 for (i = MTK_GMAC1_ID;
4087 i <= (mtk_is_netsys_v3_or_greater(eth) ? MTK_GMAC3_ID : MTK_GMAC2_ID);
4088 i += 2) {
4089 val = mtk_r32(eth, MTK_FE_GLO_CFG(i)) | MTK_FE_LINK_DOWN_P(PSE_PPE0_PORT);
4090 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
4091 val |= MTK_FE_LINK_DOWN_P(PSE_PPE1_PORT);
4092 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE2))
4093 val |= MTK_FE_LINK_DOWN_P(PSE_PPE2_PORT);
4094 mtk_w32(eth, val, MTK_FE_GLO_CFG(i));
4095 }
4096
4097 /* adjust PPE configurations to prepare for reset */
4098 for (i = 0; i < ARRAY_SIZE(eth->ppe); i++)
4099 mtk_ppe_prepare_reset(eth->ppe[i]);
4100
4101 /* disable NETSYS interrupts */
4102 mtk_w32(eth, 0, MTK_FE_INT_ENABLE);
4103
4104 /* force link down GMAC */
4105 for (i = 0; i < 2; i++) {
4106 val = mtk_r32(eth, MTK_MAC_MCR(i)) & ~MAC_MCR_FORCE_LINK;
4107 mtk_w32(eth, val, MTK_MAC_MCR(i));
4108 }
4109}
4110
4111static void mtk_pending_work(struct work_struct *work)
4112{
4113 struct mtk_eth *eth = container_of(work, struct mtk_eth, pending_work);
4114 unsigned long restart = 0;
4115 u32 val;
4116 int i;
4117
4118 rtnl_lock();
4119 set_bit(MTK_RESETTING, ð->state);
4120
4121 mtk_prepare_for_reset(eth);
4122 mtk_wed_fe_reset();
4123 /* Run again reset preliminary configuration in order to avoid any
4124 * possible race during FE reset since it can run releasing RTNL lock.
4125 */
4126 mtk_prepare_for_reset(eth);
4127
4128 /* stop all devices to make sure that dma is properly shut down */
4129 for (i = 0; i < MTK_MAX_DEVS; i++) {
4130 if (!eth->netdev[i] || !netif_running(eth->netdev[i]))
4131 continue;
4132
4133 mtk_stop(eth->netdev[i]);
4134 __set_bit(i, &restart);
4135 }
4136
4137 usleep_range(15000, 16000);
4138
4139 if (eth->dev->pins)
4140 pinctrl_select_state(eth->dev->pins->p,
4141 eth->dev->pins->default_state);
4142 mtk_hw_init(eth, true);
4143
4144 /* restart DMA and enable IRQs */
4145 for (i = 0; i < MTK_MAX_DEVS; i++) {
4146 if (!eth->netdev[i] || !test_bit(i, &restart))
4147 continue;
4148
4149 if (mtk_open(eth->netdev[i])) {
4150 netif_alert(eth, ifup, eth->netdev[i],
4151 "Driver up/down cycle failed\n");
4152 dev_close(eth->netdev[i]);
4153 }
4154 }
4155
4156 /* set FE PPE ports link up */
4157 for (i = MTK_GMAC1_ID;
4158 i <= (mtk_is_netsys_v3_or_greater(eth) ? MTK_GMAC3_ID : MTK_GMAC2_ID);
4159 i += 2) {
4160 val = mtk_r32(eth, MTK_FE_GLO_CFG(i)) & ~MTK_FE_LINK_DOWN_P(PSE_PPE0_PORT);
4161 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE1))
4162 val &= ~MTK_FE_LINK_DOWN_P(PSE_PPE1_PORT);
4163 if (MTK_HAS_CAPS(eth->soc->caps, MTK_RSTCTRL_PPE2))
4164 val &= ~MTK_FE_LINK_DOWN_P(PSE_PPE2_PORT);
4165
4166 mtk_w32(eth, val, MTK_FE_GLO_CFG(i));
4167 }
4168
4169 clear_bit(MTK_RESETTING, ð->state);
4170
4171 mtk_wed_fe_reset_complete();
4172
4173 rtnl_unlock();
4174}
4175
4176static int mtk_free_dev(struct mtk_eth *eth)
4177{
4178 int i;
4179
4180 for (i = 0; i < MTK_MAX_DEVS; i++) {
4181 if (!eth->netdev[i])
4182 continue;
4183 free_netdev(eth->netdev[i]);
4184 }
4185
4186 for (i = 0; i < ARRAY_SIZE(eth->dsa_meta); i++) {
4187 if (!eth->dsa_meta[i])
4188 break;
4189 metadata_dst_free(eth->dsa_meta[i]);
4190 }
4191
4192 return 0;
4193}
4194
4195static int mtk_unreg_dev(struct mtk_eth *eth)
4196{
4197 int i;
4198
4199 for (i = 0; i < MTK_MAX_DEVS; i++) {
4200 struct mtk_mac *mac;
4201 if (!eth->netdev[i])
4202 continue;
4203 mac = netdev_priv(eth->netdev[i]);
4204 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
4205 unregister_netdevice_notifier(&mac->device_notifier);
4206 unregister_netdev(eth->netdev[i]);
4207 }
4208
4209 return 0;
4210}
4211
4212static void mtk_sgmii_destroy(struct mtk_eth *eth)
4213{
4214 int i;
4215
4216 for (i = 0; i < MTK_MAX_DEVS; i++)
4217 mtk_pcs_lynxi_destroy(eth->sgmii_pcs[i]);
4218}
4219
4220static int mtk_cleanup(struct mtk_eth *eth)
4221{
4222 mtk_sgmii_destroy(eth);
4223 mtk_unreg_dev(eth);
4224 mtk_free_dev(eth);
4225 cancel_work_sync(ð->pending_work);
4226 cancel_delayed_work_sync(ð->reset.monitor_work);
4227
4228 return 0;
4229}
4230
4231static int mtk_get_link_ksettings(struct net_device *ndev,
4232 struct ethtool_link_ksettings *cmd)
4233{
4234 struct mtk_mac *mac = netdev_priv(ndev);
4235
4236 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
4237 return -EBUSY;
4238
4239 return phylink_ethtool_ksettings_get(mac->phylink, cmd);
4240}
4241
4242static int mtk_set_link_ksettings(struct net_device *ndev,
4243 const struct ethtool_link_ksettings *cmd)
4244{
4245 struct mtk_mac *mac = netdev_priv(ndev);
4246
4247 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
4248 return -EBUSY;
4249
4250 return phylink_ethtool_ksettings_set(mac->phylink, cmd);
4251}
4252
4253static void mtk_get_drvinfo(struct net_device *dev,
4254 struct ethtool_drvinfo *info)
4255{
4256 struct mtk_mac *mac = netdev_priv(dev);
4257
4258 strscpy(info->driver, mac->hw->dev->driver->name, sizeof(info->driver));
4259 strscpy(info->bus_info, dev_name(mac->hw->dev), sizeof(info->bus_info));
4260 info->n_stats = ARRAY_SIZE(mtk_ethtool_stats);
4261}
4262
4263static u32 mtk_get_msglevel(struct net_device *dev)
4264{
4265 struct mtk_mac *mac = netdev_priv(dev);
4266
4267 return mac->hw->msg_enable;
4268}
4269
4270static void mtk_set_msglevel(struct net_device *dev, u32 value)
4271{
4272 struct mtk_mac *mac = netdev_priv(dev);
4273
4274 mac->hw->msg_enable = value;
4275}
4276
4277static int mtk_nway_reset(struct net_device *dev)
4278{
4279 struct mtk_mac *mac = netdev_priv(dev);
4280
4281 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
4282 return -EBUSY;
4283
4284 if (!mac->phylink)
4285 return -ENOTSUPP;
4286
4287 return phylink_ethtool_nway_reset(mac->phylink);
4288}
4289
4290static void mtk_get_strings(struct net_device *dev, u32 stringset, u8 *data)
4291{
4292 int i;
4293
4294 switch (stringset) {
4295 case ETH_SS_STATS: {
4296 struct mtk_mac *mac = netdev_priv(dev);
4297
4298 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++) {
4299 memcpy(data, mtk_ethtool_stats[i].str, ETH_GSTRING_LEN);
4300 data += ETH_GSTRING_LEN;
4301 }
4302 if (mtk_page_pool_enabled(mac->hw))
4303 page_pool_ethtool_stats_get_strings(data);
4304 break;
4305 }
4306 default:
4307 break;
4308 }
4309}
4310
4311static int mtk_get_sset_count(struct net_device *dev, int sset)
4312{
4313 switch (sset) {
4314 case ETH_SS_STATS: {
4315 int count = ARRAY_SIZE(mtk_ethtool_stats);
4316 struct mtk_mac *mac = netdev_priv(dev);
4317
4318 if (mtk_page_pool_enabled(mac->hw))
4319 count += page_pool_ethtool_stats_get_count();
4320 return count;
4321 }
4322 default:
4323 return -EOPNOTSUPP;
4324 }
4325}
4326
4327static void mtk_ethtool_pp_stats(struct mtk_eth *eth, u64 *data)
4328{
4329 struct page_pool_stats stats = {};
4330 int i;
4331
4332 for (i = 0; i < ARRAY_SIZE(eth->rx_ring); i++) {
4333 struct mtk_rx_ring *ring = ð->rx_ring[i];
4334
4335 if (!ring->page_pool)
4336 continue;
4337
4338 page_pool_get_stats(ring->page_pool, &stats);
4339 }
4340 page_pool_ethtool_stats_get(data, &stats);
4341}
4342
4343static void mtk_get_ethtool_stats(struct net_device *dev,
4344 struct ethtool_stats *stats, u64 *data)
4345{
4346 struct mtk_mac *mac = netdev_priv(dev);
4347 struct mtk_hw_stats *hwstats = mac->hw_stats;
4348 u64 *data_src, *data_dst;
4349 unsigned int start;
4350 int i;
4351
4352 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
4353 return;
4354
4355 if (netif_running(dev) && netif_device_present(dev)) {
4356 if (spin_trylock_bh(&hwstats->stats_lock)) {
4357 mtk_stats_update_mac(mac);
4358 spin_unlock_bh(&hwstats->stats_lock);
4359 }
4360 }
4361
4362 data_src = (u64 *)hwstats;
4363
4364 do {
4365 data_dst = data;
4366 start = u64_stats_fetch_begin(&hwstats->syncp);
4367
4368 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++)
4369 *data_dst++ = *(data_src + mtk_ethtool_stats[i].offset);
4370 if (mtk_page_pool_enabled(mac->hw))
4371 mtk_ethtool_pp_stats(mac->hw, data_dst);
4372 } while (u64_stats_fetch_retry(&hwstats->syncp, start));
4373}
4374
4375static int mtk_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
4376 u32 *rule_locs)
4377{
4378 int ret = -EOPNOTSUPP;
4379
4380 switch (cmd->cmd) {
4381 case ETHTOOL_GRXRINGS:
4382 if (dev->hw_features & NETIF_F_LRO) {
4383 cmd->data = MTK_MAX_RX_RING_NUM;
4384 ret = 0;
4385 }
4386 break;
4387 case ETHTOOL_GRXCLSRLCNT:
4388 if (dev->hw_features & NETIF_F_LRO) {
4389 struct mtk_mac *mac = netdev_priv(dev);
4390
4391 cmd->rule_cnt = mac->hwlro_ip_cnt;
4392 ret = 0;
4393 }
4394 break;
4395 case ETHTOOL_GRXCLSRULE:
4396 if (dev->hw_features & NETIF_F_LRO)
4397 ret = mtk_hwlro_get_fdir_entry(dev, cmd);
4398 break;
4399 case ETHTOOL_GRXCLSRLALL:
4400 if (dev->hw_features & NETIF_F_LRO)
4401 ret = mtk_hwlro_get_fdir_all(dev, cmd,
4402 rule_locs);
4403 break;
4404 default:
4405 break;
4406 }
4407
4408 return ret;
4409}
4410
4411static int mtk_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
4412{
4413 int ret = -EOPNOTSUPP;
4414
4415 switch (cmd->cmd) {
4416 case ETHTOOL_SRXCLSRLINS:
4417 if (dev->hw_features & NETIF_F_LRO)
4418 ret = mtk_hwlro_add_ipaddr(dev, cmd);
4419 break;
4420 case ETHTOOL_SRXCLSRLDEL:
4421 if (dev->hw_features & NETIF_F_LRO)
4422 ret = mtk_hwlro_del_ipaddr(dev, cmd);
4423 break;
4424 default:
4425 break;
4426 }
4427
4428 return ret;
4429}
4430
4431static u16 mtk_select_queue(struct net_device *dev, struct sk_buff *skb,
4432 struct net_device *sb_dev)
4433{
4434 struct mtk_mac *mac = netdev_priv(dev);
4435 unsigned int queue = 0;
4436
4437 if (netdev_uses_dsa(dev))
4438 queue = skb_get_queue_mapping(skb) + 3;
4439 else
4440 queue = mac->id;
4441
4442 if (queue >= dev->num_tx_queues)
4443 queue = 0;
4444
4445 return queue;
4446}
4447
4448static const struct ethtool_ops mtk_ethtool_ops = {
4449 .get_link_ksettings = mtk_get_link_ksettings,
4450 .set_link_ksettings = mtk_set_link_ksettings,
4451 .get_drvinfo = mtk_get_drvinfo,
4452 .get_msglevel = mtk_get_msglevel,
4453 .set_msglevel = mtk_set_msglevel,
4454 .nway_reset = mtk_nway_reset,
4455 .get_link = ethtool_op_get_link,
4456 .get_strings = mtk_get_strings,
4457 .get_sset_count = mtk_get_sset_count,
4458 .get_ethtool_stats = mtk_get_ethtool_stats,
4459 .get_rxnfc = mtk_get_rxnfc,
4460 .set_rxnfc = mtk_set_rxnfc,
4461};
4462
4463static const struct net_device_ops mtk_netdev_ops = {
4464 .ndo_uninit = mtk_uninit,
4465 .ndo_open = mtk_open,
4466 .ndo_stop = mtk_stop,
4467 .ndo_start_xmit = mtk_start_xmit,
4468 .ndo_set_mac_address = mtk_set_mac_address,
4469 .ndo_validate_addr = eth_validate_addr,
4470 .ndo_eth_ioctl = mtk_do_ioctl,
4471 .ndo_change_mtu = mtk_change_mtu,
4472 .ndo_tx_timeout = mtk_tx_timeout,
4473 .ndo_get_stats64 = mtk_get_stats64,
4474 .ndo_fix_features = mtk_fix_features,
4475 .ndo_set_features = mtk_set_features,
4476#ifdef CONFIG_NET_POLL_CONTROLLER
4477 .ndo_poll_controller = mtk_poll_controller,
4478#endif
4479 .ndo_setup_tc = mtk_eth_setup_tc,
4480 .ndo_bpf = mtk_xdp,
4481 .ndo_xdp_xmit = mtk_xdp_xmit,
4482 .ndo_select_queue = mtk_select_queue,
4483};
4484
4485static int mtk_add_mac(struct mtk_eth *eth, struct device_node *np)
4486{
4487 const __be32 *_id = of_get_property(np, "reg", NULL);
4488 phy_interface_t phy_mode;
4489 struct phylink *phylink;
4490 struct mtk_mac *mac;
4491 int id, err;
4492 int txqs = 1;
4493 u32 val;
4494
4495 if (!_id) {
4496 dev_err(eth->dev, "missing mac id\n");
4497 return -EINVAL;
4498 }
4499
4500 id = be32_to_cpup(_id);
4501 if (id >= MTK_MAX_DEVS) {
4502 dev_err(eth->dev, "%d is not a valid mac id\n", id);
4503 return -EINVAL;
4504 }
4505
4506 if (eth->netdev[id]) {
4507 dev_err(eth->dev, "duplicate mac id found: %d\n", id);
4508 return -EINVAL;
4509 }
4510
4511 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA))
4512 txqs = MTK_QDMA_NUM_QUEUES;
4513
4514 eth->netdev[id] = alloc_etherdev_mqs(sizeof(*mac), txqs, 1);
4515 if (!eth->netdev[id]) {
4516 dev_err(eth->dev, "alloc_etherdev failed\n");
4517 return -ENOMEM;
4518 }
4519 mac = netdev_priv(eth->netdev[id]);
4520 eth->mac[id] = mac;
4521 mac->id = id;
4522 mac->hw = eth;
4523 mac->of_node = np;
4524
4525 err = of_get_ethdev_address(mac->of_node, eth->netdev[id]);
4526 if (err == -EPROBE_DEFER)
4527 return err;
4528
4529 if (err) {
4530 /* If the mac address is invalid, use random mac address */
4531 eth_hw_addr_random(eth->netdev[id]);
4532 dev_err(eth->dev, "generated random MAC address %pM\n",
4533 eth->netdev[id]->dev_addr);
4534 }
4535
4536 memset(mac->hwlro_ip, 0, sizeof(mac->hwlro_ip));
4537 mac->hwlro_ip_cnt = 0;
4538
4539 mac->hw_stats = devm_kzalloc(eth->dev,
4540 sizeof(*mac->hw_stats),
4541 GFP_KERNEL);
4542 if (!mac->hw_stats) {
4543 dev_err(eth->dev, "failed to allocate counter memory\n");
4544 err = -ENOMEM;
4545 goto free_netdev;
4546 }
4547 spin_lock_init(&mac->hw_stats->stats_lock);
4548 u64_stats_init(&mac->hw_stats->syncp);
4549
4550 if (mtk_is_netsys_v3_or_greater(eth))
4551 mac->hw_stats->reg_offset = id * 0x80;
4552 else
4553 mac->hw_stats->reg_offset = id * 0x40;
4554
4555 /* phylink create */
4556 err = of_get_phy_mode(np, &phy_mode);
4557 if (err) {
4558 dev_err(eth->dev, "incorrect phy-mode\n");
4559 goto free_netdev;
4560 }
4561
4562 /* mac config is not set */
4563 mac->interface = PHY_INTERFACE_MODE_NA;
4564 mac->speed = SPEED_UNKNOWN;
4565
4566 mac->phylink_config.dev = ð->netdev[id]->dev;
4567 mac->phylink_config.type = PHYLINK_NETDEV;
4568 mac->phylink_config.mac_capabilities = MAC_ASYM_PAUSE | MAC_SYM_PAUSE |
4569 MAC_10 | MAC_100 | MAC_1000 | MAC_2500FD;
4570
4571 /* MT7623 gmac0 is now missing its speed-specific PLL configuration
4572 * in its .mac_config method (since state->speed is not valid there.
4573 * Disable support for MII, GMII and RGMII.
4574 */
4575 if (!mac->hw->soc->disable_pll_modes || mac->id != 0) {
4576 __set_bit(PHY_INTERFACE_MODE_MII,
4577 mac->phylink_config.supported_interfaces);
4578 __set_bit(PHY_INTERFACE_MODE_GMII,
4579 mac->phylink_config.supported_interfaces);
4580
4581 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_RGMII))
4582 phy_interface_set_rgmii(mac->phylink_config.supported_interfaces);
4583 }
4584
4585 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_TRGMII) && !mac->id)
4586 __set_bit(PHY_INTERFACE_MODE_TRGMII,
4587 mac->phylink_config.supported_interfaces);
4588
4589 /* TRGMII is not permitted on MT7621 if using DDR2 */
4590 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GMAC1_TRGMII) &&
4591 MTK_HAS_CAPS(mac->hw->soc->caps, MTK_TRGMII_MT7621_CLK)) {
4592 regmap_read(eth->ethsys, ETHSYS_SYSCFG, &val);
4593 if (val & SYSCFG_DRAM_TYPE_DDR2)
4594 __clear_bit(PHY_INTERFACE_MODE_TRGMII,
4595 mac->phylink_config.supported_interfaces);
4596 }
4597
4598 if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_SGMII)) {
4599 __set_bit(PHY_INTERFACE_MODE_SGMII,
4600 mac->phylink_config.supported_interfaces);
4601 __set_bit(PHY_INTERFACE_MODE_1000BASEX,
4602 mac->phylink_config.supported_interfaces);
4603 __set_bit(PHY_INTERFACE_MODE_2500BASEX,
4604 mac->phylink_config.supported_interfaces);
4605 }
4606
4607 if (mtk_is_netsys_v3_or_greater(mac->hw) &&
4608 MTK_HAS_CAPS(mac->hw->soc->caps, MTK_ESW_BIT) &&
4609 id == MTK_GMAC1_ID) {
4610 mac->phylink_config.mac_capabilities = MAC_ASYM_PAUSE |
4611 MAC_SYM_PAUSE |
4612 MAC_10000FD;
4613 phy_interface_zero(mac->phylink_config.supported_interfaces);
4614 __set_bit(PHY_INTERFACE_MODE_INTERNAL,
4615 mac->phylink_config.supported_interfaces);
4616 }
4617
4618 phylink = phylink_create(&mac->phylink_config,
4619 of_fwnode_handle(mac->of_node),
4620 phy_mode, &mtk_phylink_ops);
4621 if (IS_ERR(phylink)) {
4622 err = PTR_ERR(phylink);
4623 goto free_netdev;
4624 }
4625
4626 mac->phylink = phylink;
4627
4628 SET_NETDEV_DEV(eth->netdev[id], eth->dev);
4629 eth->netdev[id]->watchdog_timeo = 5 * HZ;
4630 eth->netdev[id]->netdev_ops = &mtk_netdev_ops;
4631 eth->netdev[id]->base_addr = (unsigned long)eth->base;
4632
4633 eth->netdev[id]->hw_features = eth->soc->hw_features;
4634 if (eth->hwlro)
4635 eth->netdev[id]->hw_features |= NETIF_F_LRO;
4636
4637 eth->netdev[id]->vlan_features = eth->soc->hw_features &
4638 ~NETIF_F_HW_VLAN_CTAG_TX;
4639 eth->netdev[id]->features |= eth->soc->hw_features;
4640 eth->netdev[id]->ethtool_ops = &mtk_ethtool_ops;
4641
4642 eth->netdev[id]->irq = eth->irq[0];
4643 eth->netdev[id]->dev.of_node = np;
4644
4645 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
4646 eth->netdev[id]->max_mtu = MTK_MAX_RX_LENGTH - MTK_RX_ETH_HLEN;
4647 else
4648 eth->netdev[id]->max_mtu = MTK_MAX_RX_LENGTH_2K - MTK_RX_ETH_HLEN;
4649
4650 if (MTK_HAS_CAPS(eth->soc->caps, MTK_QDMA)) {
4651 mac->device_notifier.notifier_call = mtk_device_event;
4652 register_netdevice_notifier(&mac->device_notifier);
4653 }
4654
4655 if (mtk_page_pool_enabled(eth))
4656 eth->netdev[id]->xdp_features = NETDEV_XDP_ACT_BASIC |
4657 NETDEV_XDP_ACT_REDIRECT |
4658 NETDEV_XDP_ACT_NDO_XMIT |
4659 NETDEV_XDP_ACT_NDO_XMIT_SG;
4660
4661 return 0;
4662
4663free_netdev:
4664 free_netdev(eth->netdev[id]);
4665 return err;
4666}
4667
4668void mtk_eth_set_dma_device(struct mtk_eth *eth, struct device *dma_dev)
4669{
4670 struct net_device *dev, *tmp;
4671 LIST_HEAD(dev_list);
4672 int i;
4673
4674 rtnl_lock();
4675
4676 for (i = 0; i < MTK_MAX_DEVS; i++) {
4677 dev = eth->netdev[i];
4678
4679 if (!dev || !(dev->flags & IFF_UP))
4680 continue;
4681
4682 list_add_tail(&dev->close_list, &dev_list);
4683 }
4684
4685 dev_close_many(&dev_list, false);
4686
4687 eth->dma_dev = dma_dev;
4688
4689 list_for_each_entry_safe(dev, tmp, &dev_list, close_list) {
4690 list_del_init(&dev->close_list);
4691 dev_open(dev, NULL);
4692 }
4693
4694 rtnl_unlock();
4695}
4696
4697static int mtk_sgmii_init(struct mtk_eth *eth)
4698{
4699 struct device_node *np;
4700 struct regmap *regmap;
4701 u32 flags;
4702 int i;
4703
4704 for (i = 0; i < MTK_MAX_DEVS; i++) {
4705 np = of_parse_phandle(eth->dev->of_node, "mediatek,sgmiisys", i);
4706 if (!np)
4707 break;
4708
4709 regmap = syscon_node_to_regmap(np);
4710 flags = 0;
4711 if (of_property_read_bool(np, "mediatek,pnswap"))
4712 flags |= MTK_SGMII_FLAG_PN_SWAP;
4713
4714 of_node_put(np);
4715
4716 if (IS_ERR(regmap))
4717 return PTR_ERR(regmap);
4718
4719 eth->sgmii_pcs[i] = mtk_pcs_lynxi_create(eth->dev, regmap,
4720 eth->soc->ana_rgc3,
4721 flags);
4722 }
4723
4724 return 0;
4725}
4726
4727static int mtk_probe(struct platform_device *pdev)
4728{
4729 struct resource *res = NULL, *res_sram;
4730 struct device_node *mac_np;
4731 struct mtk_eth *eth;
4732 int err, i;
4733
4734 eth = devm_kzalloc(&pdev->dev, sizeof(*eth), GFP_KERNEL);
4735 if (!eth)
4736 return -ENOMEM;
4737
4738 eth->soc = of_device_get_match_data(&pdev->dev);
4739
4740 eth->dev = &pdev->dev;
4741 eth->dma_dev = &pdev->dev;
4742 eth->base = devm_platform_ioremap_resource(pdev, 0);
4743 if (IS_ERR(eth->base))
4744 return PTR_ERR(eth->base);
4745
4746 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628))
4747 eth->ip_align = NET_IP_ALIGN;
4748
4749 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SRAM)) {
4750 /* SRAM is actual memory and supports transparent access just like DRAM.
4751 * Hence we don't require __iomem being set and don't need to use accessor
4752 * functions to read from or write to SRAM.
4753 */
4754 if (mtk_is_netsys_v3_or_greater(eth)) {
4755 eth->sram_base = (void __force *)devm_platform_ioremap_resource(pdev, 1);
4756 if (IS_ERR(eth->sram_base))
4757 return PTR_ERR(eth->sram_base);
4758 } else {
4759 eth->sram_base = (void __force *)eth->base + MTK_ETH_SRAM_OFFSET;
4760 }
4761 }
4762
4763 if (MTK_HAS_CAPS(eth->soc->caps, MTK_36BIT_DMA)) {
4764 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(36));
4765 if (!err)
4766 err = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
4767
4768 if (err) {
4769 dev_err(&pdev->dev, "Wrong DMA config\n");
4770 return -EINVAL;
4771 }
4772 }
4773
4774 spin_lock_init(ð->page_lock);
4775 spin_lock_init(ð->tx_irq_lock);
4776 spin_lock_init(ð->rx_irq_lock);
4777 spin_lock_init(ð->dim_lock);
4778
4779 eth->rx_dim.mode = DIM_CQ_PERIOD_MODE_START_FROM_EQE;
4780 INIT_WORK(ð->rx_dim.work, mtk_dim_rx);
4781 INIT_DELAYED_WORK(ð->reset.monitor_work, mtk_hw_reset_monitor_work);
4782
4783 eth->tx_dim.mode = DIM_CQ_PERIOD_MODE_START_FROM_EQE;
4784 INIT_WORK(ð->tx_dim.work, mtk_dim_tx);
4785
4786 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4787 eth->ethsys = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4788 "mediatek,ethsys");
4789 if (IS_ERR(eth->ethsys)) {
4790 dev_err(&pdev->dev, "no ethsys regmap found\n");
4791 return PTR_ERR(eth->ethsys);
4792 }
4793 }
4794
4795 if (MTK_HAS_CAPS(eth->soc->caps, MTK_INFRA)) {
4796 eth->infra = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4797 "mediatek,infracfg");
4798 if (IS_ERR(eth->infra)) {
4799 dev_err(&pdev->dev, "no infracfg regmap found\n");
4800 return PTR_ERR(eth->infra);
4801 }
4802 }
4803
4804 if (of_dma_is_coherent(pdev->dev.of_node)) {
4805 struct regmap *cci;
4806
4807 cci = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4808 "cci-control-port");
4809 /* enable CPU/bus coherency */
4810 if (!IS_ERR(cci))
4811 regmap_write(cci, 0, 3);
4812 }
4813
4814 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
4815 err = mtk_sgmii_init(eth);
4816
4817 if (err)
4818 return err;
4819 }
4820
4821 if (eth->soc->required_pctl) {
4822 eth->pctl = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
4823 "mediatek,pctl");
4824 if (IS_ERR(eth->pctl)) {
4825 dev_err(&pdev->dev, "no pctl regmap found\n");
4826 err = PTR_ERR(eth->pctl);
4827 goto err_destroy_sgmii;
4828 }
4829 }
4830
4831 if (mtk_is_netsys_v2_or_greater(eth)) {
4832 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
4833 if (!res) {
4834 err = -EINVAL;
4835 goto err_destroy_sgmii;
4836 }
4837 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SRAM)) {
4838 if (mtk_is_netsys_v3_or_greater(eth)) {
4839 res_sram = platform_get_resource(pdev, IORESOURCE_MEM, 1);
4840 if (!res_sram) {
4841 err = -EINVAL;
4842 goto err_destroy_sgmii;
4843 }
4844 eth->phy_scratch_ring = res_sram->start;
4845 } else {
4846 eth->phy_scratch_ring = res->start + MTK_ETH_SRAM_OFFSET;
4847 }
4848 }
4849 }
4850
4851 if (eth->soc->offload_version) {
4852 for (i = 0;; i++) {
4853 struct device_node *np;
4854 phys_addr_t wdma_phy;
4855 u32 wdma_base;
4856
4857 if (i >= ARRAY_SIZE(eth->soc->reg_map->wdma_base))
4858 break;
4859
4860 np = of_parse_phandle(pdev->dev.of_node,
4861 "mediatek,wed", i);
4862 if (!np)
4863 break;
4864
4865 wdma_base = eth->soc->reg_map->wdma_base[i];
4866 wdma_phy = res ? res->start + wdma_base : 0;
4867 mtk_wed_add_hw(np, eth, eth->base + wdma_base,
4868 wdma_phy, i);
4869 }
4870 }
4871
4872 for (i = 0; i < 3; i++) {
4873 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT) && i > 0)
4874 eth->irq[i] = eth->irq[0];
4875 else
4876 eth->irq[i] = platform_get_irq(pdev, i);
4877 if (eth->irq[i] < 0) {
4878 dev_err(&pdev->dev, "no IRQ%d resource found\n", i);
4879 err = -ENXIO;
4880 goto err_wed_exit;
4881 }
4882 }
4883 for (i = 0; i < ARRAY_SIZE(eth->clks); i++) {
4884 eth->clks[i] = devm_clk_get(eth->dev,
4885 mtk_clks_source_name[i]);
4886 if (IS_ERR(eth->clks[i])) {
4887 if (PTR_ERR(eth->clks[i]) == -EPROBE_DEFER) {
4888 err = -EPROBE_DEFER;
4889 goto err_wed_exit;
4890 }
4891 if (eth->soc->required_clks & BIT(i)) {
4892 dev_err(&pdev->dev, "clock %s not found\n",
4893 mtk_clks_source_name[i]);
4894 err = -EINVAL;
4895 goto err_wed_exit;
4896 }
4897 eth->clks[i] = NULL;
4898 }
4899 }
4900
4901 eth->msg_enable = netif_msg_init(mtk_msg_level, MTK_DEFAULT_MSG_ENABLE);
4902 INIT_WORK(ð->pending_work, mtk_pending_work);
4903
4904 err = mtk_hw_init(eth, false);
4905 if (err)
4906 goto err_wed_exit;
4907
4908 eth->hwlro = MTK_HAS_CAPS(eth->soc->caps, MTK_HWLRO);
4909
4910 for_each_child_of_node(pdev->dev.of_node, mac_np) {
4911 if (!of_device_is_compatible(mac_np,
4912 "mediatek,eth-mac"))
4913 continue;
4914
4915 if (!of_device_is_available(mac_np))
4916 continue;
4917
4918 err = mtk_add_mac(eth, mac_np);
4919 if (err) {
4920 of_node_put(mac_np);
4921 goto err_deinit_hw;
4922 }
4923 }
4924
4925 if (MTK_HAS_CAPS(eth->soc->caps, MTK_SHARED_INT)) {
4926 err = devm_request_irq(eth->dev, eth->irq[0],
4927 mtk_handle_irq, 0,
4928 dev_name(eth->dev), eth);
4929 } else {
4930 err = devm_request_irq(eth->dev, eth->irq[1],
4931 mtk_handle_irq_tx, 0,
4932 dev_name(eth->dev), eth);
4933 if (err)
4934 goto err_free_dev;
4935
4936 err = devm_request_irq(eth->dev, eth->irq[2],
4937 mtk_handle_irq_rx, 0,
4938 dev_name(eth->dev), eth);
4939 }
4940 if (err)
4941 goto err_free_dev;
4942
4943 /* No MT7628/88 support yet */
4944 if (!MTK_HAS_CAPS(eth->soc->caps, MTK_SOC_MT7628)) {
4945 err = mtk_mdio_init(eth);
4946 if (err)
4947 goto err_free_dev;
4948 }
4949
4950 if (eth->soc->offload_version) {
4951 u32 num_ppe = mtk_is_netsys_v2_or_greater(eth) ? 2 : 1;
4952
4953 num_ppe = min_t(u32, ARRAY_SIZE(eth->ppe), num_ppe);
4954 for (i = 0; i < num_ppe; i++) {
4955 u32 ppe_addr = eth->soc->reg_map->ppe_base + i * 0x400;
4956
4957 eth->ppe[i] = mtk_ppe_init(eth, eth->base + ppe_addr, i);
4958
4959 if (!eth->ppe[i]) {
4960 err = -ENOMEM;
4961 goto err_deinit_ppe;
4962 }
4963 }
4964
4965 err = mtk_eth_offload_init(eth);
4966 if (err)
4967 goto err_deinit_ppe;
4968 }
4969
4970 for (i = 0; i < MTK_MAX_DEVS; i++) {
4971 if (!eth->netdev[i])
4972 continue;
4973
4974 err = register_netdev(eth->netdev[i]);
4975 if (err) {
4976 dev_err(eth->dev, "error bringing up device\n");
4977 goto err_deinit_ppe;
4978 } else
4979 netif_info(eth, probe, eth->netdev[i],
4980 "mediatek frame engine at 0x%08lx, irq %d\n",
4981 eth->netdev[i]->base_addr, eth->irq[0]);
4982 }
4983
4984 /* we run 2 devices on the same DMA ring so we need a dummy device
4985 * for NAPI to work
4986 */
4987 init_dummy_netdev(ð->dummy_dev);
4988 netif_napi_add(ð->dummy_dev, ð->tx_napi, mtk_napi_tx);
4989 netif_napi_add(ð->dummy_dev, ð->rx_napi, mtk_napi_rx);
4990
4991 platform_set_drvdata(pdev, eth);
4992 schedule_delayed_work(ð->reset.monitor_work,
4993 MTK_DMA_MONITOR_TIMEOUT);
4994
4995 return 0;
4996
4997err_deinit_ppe:
4998 mtk_ppe_deinit(eth);
4999 mtk_mdio_cleanup(eth);
5000err_free_dev:
5001 mtk_free_dev(eth);
5002err_deinit_hw:
5003 mtk_hw_deinit(eth);
5004err_wed_exit:
5005 mtk_wed_exit();
5006err_destroy_sgmii:
5007 mtk_sgmii_destroy(eth);
5008
5009 return err;
5010}
5011
5012static void mtk_remove(struct platform_device *pdev)
5013{
5014 struct mtk_eth *eth = platform_get_drvdata(pdev);
5015 struct mtk_mac *mac;
5016 int i;
5017
5018 /* stop all devices to make sure that dma is properly shut down */
5019 for (i = 0; i < MTK_MAX_DEVS; i++) {
5020 if (!eth->netdev[i])
5021 continue;
5022 mtk_stop(eth->netdev[i]);
5023 mac = netdev_priv(eth->netdev[i]);
5024 phylink_disconnect_phy(mac->phylink);
5025 }
5026
5027 mtk_wed_exit();
5028 mtk_hw_deinit(eth);
5029
5030 netif_napi_del(ð->tx_napi);
5031 netif_napi_del(ð->rx_napi);
5032 mtk_cleanup(eth);
5033 mtk_mdio_cleanup(eth);
5034}
5035
5036static const struct mtk_soc_data mt2701_data = {
5037 .reg_map = &mtk_reg_map,
5038 .caps = MT7623_CAPS | MTK_HWLRO,
5039 .hw_features = MTK_HW_FEATURES,
5040 .required_clks = MT7623_CLKS_BITMAP,
5041 .required_pctl = true,
5042 .version = 1,
5043 .txrx = {
5044 .txd_size = sizeof(struct mtk_tx_dma),
5045 .rxd_size = sizeof(struct mtk_rx_dma),
5046 .rx_irq_done_mask = MTK_RX_DONE_INT,
5047 .rx_dma_l4_valid = RX_DMA_L4_VALID,
5048 .dma_max_len = MTK_TX_DMA_BUF_LEN,
5049 .dma_len_offset = 16,
5050 },
5051};
5052
5053static const struct mtk_soc_data mt7621_data = {
5054 .reg_map = &mtk_reg_map,
5055 .caps = MT7621_CAPS,
5056 .hw_features = MTK_HW_FEATURES,
5057 .required_clks = MT7621_CLKS_BITMAP,
5058 .required_pctl = false,
5059 .version = 1,
5060 .offload_version = 1,
5061 .hash_offset = 2,
5062 .foe_entry_size = MTK_FOE_ENTRY_V1_SIZE,
5063 .txrx = {
5064 .txd_size = sizeof(struct mtk_tx_dma),
5065 .rxd_size = sizeof(struct mtk_rx_dma),
5066 .rx_irq_done_mask = MTK_RX_DONE_INT,
5067 .rx_dma_l4_valid = RX_DMA_L4_VALID,
5068 .dma_max_len = MTK_TX_DMA_BUF_LEN,
5069 .dma_len_offset = 16,
5070 },
5071};
5072
5073static const struct mtk_soc_data mt7622_data = {
5074 .reg_map = &mtk_reg_map,
5075 .ana_rgc3 = 0x2028,
5076 .caps = MT7622_CAPS | MTK_HWLRO,
5077 .hw_features = MTK_HW_FEATURES,
5078 .required_clks = MT7622_CLKS_BITMAP,
5079 .required_pctl = false,
5080 .version = 1,
5081 .offload_version = 2,
5082 .hash_offset = 2,
5083 .has_accounting = true,
5084 .foe_entry_size = MTK_FOE_ENTRY_V1_SIZE,
5085 .txrx = {
5086 .txd_size = sizeof(struct mtk_tx_dma),
5087 .rxd_size = sizeof(struct mtk_rx_dma),
5088 .rx_irq_done_mask = MTK_RX_DONE_INT,
5089 .rx_dma_l4_valid = RX_DMA_L4_VALID,
5090 .dma_max_len = MTK_TX_DMA_BUF_LEN,
5091 .dma_len_offset = 16,
5092 },
5093};
5094
5095static const struct mtk_soc_data mt7623_data = {
5096 .reg_map = &mtk_reg_map,
5097 .caps = MT7623_CAPS | MTK_HWLRO,
5098 .hw_features = MTK_HW_FEATURES,
5099 .required_clks = MT7623_CLKS_BITMAP,
5100 .required_pctl = true,
5101 .version = 1,
5102 .offload_version = 1,
5103 .hash_offset = 2,
5104 .foe_entry_size = MTK_FOE_ENTRY_V1_SIZE,
5105 .disable_pll_modes = true,
5106 .txrx = {
5107 .txd_size = sizeof(struct mtk_tx_dma),
5108 .rxd_size = sizeof(struct mtk_rx_dma),
5109 .rx_irq_done_mask = MTK_RX_DONE_INT,
5110 .rx_dma_l4_valid = RX_DMA_L4_VALID,
5111 .dma_max_len = MTK_TX_DMA_BUF_LEN,
5112 .dma_len_offset = 16,
5113 },
5114};
5115
5116static const struct mtk_soc_data mt7629_data = {
5117 .reg_map = &mtk_reg_map,
5118 .ana_rgc3 = 0x128,
5119 .caps = MT7629_CAPS | MTK_HWLRO,
5120 .hw_features = MTK_HW_FEATURES,
5121 .required_clks = MT7629_CLKS_BITMAP,
5122 .required_pctl = false,
5123 .has_accounting = true,
5124 .version = 1,
5125 .txrx = {
5126 .txd_size = sizeof(struct mtk_tx_dma),
5127 .rxd_size = sizeof(struct mtk_rx_dma),
5128 .rx_irq_done_mask = MTK_RX_DONE_INT,
5129 .rx_dma_l4_valid = RX_DMA_L4_VALID,
5130 .dma_max_len = MTK_TX_DMA_BUF_LEN,
5131 .dma_len_offset = 16,
5132 },
5133};
5134
5135static const struct mtk_soc_data mt7981_data = {
5136 .reg_map = &mt7986_reg_map,
5137 .ana_rgc3 = 0x128,
5138 .caps = MT7981_CAPS,
5139 .hw_features = MTK_HW_FEATURES,
5140 .required_clks = MT7981_CLKS_BITMAP,
5141 .required_pctl = false,
5142 .version = 2,
5143 .offload_version = 2,
5144 .hash_offset = 4,
5145 .has_accounting = true,
5146 .foe_entry_size = MTK_FOE_ENTRY_V2_SIZE,
5147 .txrx = {
5148 .txd_size = sizeof(struct mtk_tx_dma_v2),
5149 .rxd_size = sizeof(struct mtk_rx_dma_v2),
5150 .rx_irq_done_mask = MTK_RX_DONE_INT_V2,
5151 .rx_dma_l4_valid = RX_DMA_L4_VALID_V2,
5152 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
5153 .dma_len_offset = 8,
5154 },
5155};
5156
5157static const struct mtk_soc_data mt7986_data = {
5158 .reg_map = &mt7986_reg_map,
5159 .ana_rgc3 = 0x128,
5160 .caps = MT7986_CAPS,
5161 .hw_features = MTK_HW_FEATURES,
5162 .required_clks = MT7986_CLKS_BITMAP,
5163 .required_pctl = false,
5164 .version = 2,
5165 .offload_version = 2,
5166 .hash_offset = 4,
5167 .has_accounting = true,
5168 .foe_entry_size = MTK_FOE_ENTRY_V2_SIZE,
5169 .txrx = {
5170 .txd_size = sizeof(struct mtk_tx_dma_v2),
5171 .rxd_size = sizeof(struct mtk_rx_dma_v2),
5172 .rx_irq_done_mask = MTK_RX_DONE_INT_V2,
5173 .rx_dma_l4_valid = RX_DMA_L4_VALID_V2,
5174 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
5175 .dma_len_offset = 8,
5176 },
5177};
5178
5179static const struct mtk_soc_data mt7988_data = {
5180 .reg_map = &mt7988_reg_map,
5181 .ana_rgc3 = 0x128,
5182 .caps = MT7988_CAPS,
5183 .hw_features = MTK_HW_FEATURES,
5184 .required_clks = MT7988_CLKS_BITMAP,
5185 .required_pctl = false,
5186 .version = 3,
5187 .offload_version = 2,
5188 .hash_offset = 4,
5189 .has_accounting = true,
5190 .foe_entry_size = MTK_FOE_ENTRY_V3_SIZE,
5191 .txrx = {
5192 .txd_size = sizeof(struct mtk_tx_dma_v2),
5193 .rxd_size = sizeof(struct mtk_rx_dma_v2),
5194 .rx_irq_done_mask = MTK_RX_DONE_INT_V2,
5195 .rx_dma_l4_valid = RX_DMA_L4_VALID_V2,
5196 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
5197 .dma_len_offset = 8,
5198 },
5199};
5200
5201static const struct mtk_soc_data rt5350_data = {
5202 .reg_map = &mt7628_reg_map,
5203 .caps = MT7628_CAPS,
5204 .hw_features = MTK_HW_FEATURES_MT7628,
5205 .required_clks = MT7628_CLKS_BITMAP,
5206 .required_pctl = false,
5207 .version = 1,
5208 .txrx = {
5209 .txd_size = sizeof(struct mtk_tx_dma),
5210 .rxd_size = sizeof(struct mtk_rx_dma),
5211 .rx_irq_done_mask = MTK_RX_DONE_INT,
5212 .rx_dma_l4_valid = RX_DMA_L4_VALID_PDMA,
5213 .dma_max_len = MTK_TX_DMA_BUF_LEN,
5214 .dma_len_offset = 16,
5215 },
5216};
5217
5218const struct of_device_id of_mtk_match[] = {
5219 { .compatible = "mediatek,mt2701-eth", .data = &mt2701_data },
5220 { .compatible = "mediatek,mt7621-eth", .data = &mt7621_data },
5221 { .compatible = "mediatek,mt7622-eth", .data = &mt7622_data },
5222 { .compatible = "mediatek,mt7623-eth", .data = &mt7623_data },
5223 { .compatible = "mediatek,mt7629-eth", .data = &mt7629_data },
5224 { .compatible = "mediatek,mt7981-eth", .data = &mt7981_data },
5225 { .compatible = "mediatek,mt7986-eth", .data = &mt7986_data },
5226 { .compatible = "mediatek,mt7988-eth", .data = &mt7988_data },
5227 { .compatible = "ralink,rt5350-eth", .data = &rt5350_data },
5228 {},
5229};
5230MODULE_DEVICE_TABLE(of, of_mtk_match);
5231
5232static struct platform_driver mtk_driver = {
5233 .probe = mtk_probe,
5234 .remove_new = mtk_remove,
5235 .driver = {
5236 .name = "mtk_soc_eth",
5237 .of_match_table = of_mtk_match,
5238 },
5239};
5240
5241module_platform_driver(mtk_driver);
5242
5243MODULE_LICENSE("GPL");
5244MODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
5245MODULE_DESCRIPTION("Ethernet driver for MediaTek SoC");
1/* This program is free software; you can redistribute it and/or modify
2 * it under the terms of the GNU General Public License as published by
3 * the Free Software Foundation; version 2 of the License
4 *
5 * This program is distributed in the hope that it will be useful,
6 * but WITHOUT ANY WARRANTY; without even the implied warranty of
7 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
8 * GNU General Public License for more details.
9 *
10 * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
11 * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
12 * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
13 */
14
15#include <linux/of_device.h>
16#include <linux/of_mdio.h>
17#include <linux/of_net.h>
18#include <linux/mfd/syscon.h>
19#include <linux/regmap.h>
20#include <linux/clk.h>
21#include <linux/pm_runtime.h>
22#include <linux/if_vlan.h>
23#include <linux/reset.h>
24#include <linux/tcp.h>
25
26#include "mtk_eth_soc.h"
27
28static int mtk_msg_level = -1;
29module_param_named(msg_level, mtk_msg_level, int, 0);
30MODULE_PARM_DESC(msg_level, "Message level (-1=defaults,0=none,...,16=all)");
31
32#define MTK_ETHTOOL_STAT(x) { #x, \
33 offsetof(struct mtk_hw_stats, x) / sizeof(u64) }
34
35/* strings used by ethtool */
36static const struct mtk_ethtool_stats {
37 char str[ETH_GSTRING_LEN];
38 u32 offset;
39} mtk_ethtool_stats[] = {
40 MTK_ETHTOOL_STAT(tx_bytes),
41 MTK_ETHTOOL_STAT(tx_packets),
42 MTK_ETHTOOL_STAT(tx_skip),
43 MTK_ETHTOOL_STAT(tx_collisions),
44 MTK_ETHTOOL_STAT(rx_bytes),
45 MTK_ETHTOOL_STAT(rx_packets),
46 MTK_ETHTOOL_STAT(rx_overflow),
47 MTK_ETHTOOL_STAT(rx_fcs_errors),
48 MTK_ETHTOOL_STAT(rx_short_errors),
49 MTK_ETHTOOL_STAT(rx_long_errors),
50 MTK_ETHTOOL_STAT(rx_checksum_errors),
51 MTK_ETHTOOL_STAT(rx_flow_control_packets),
52};
53
54static const char * const mtk_clks_source_name[] = {
55 "ethif", "esw", "gp1", "gp2", "trgpll"
56};
57
58void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg)
59{
60 __raw_writel(val, eth->base + reg);
61}
62
63u32 mtk_r32(struct mtk_eth *eth, unsigned reg)
64{
65 return __raw_readl(eth->base + reg);
66}
67
68static int mtk_mdio_busy_wait(struct mtk_eth *eth)
69{
70 unsigned long t_start = jiffies;
71
72 while (1) {
73 if (!(mtk_r32(eth, MTK_PHY_IAC) & PHY_IAC_ACCESS))
74 return 0;
75 if (time_after(jiffies, t_start + PHY_IAC_TIMEOUT))
76 break;
77 usleep_range(10, 20);
78 }
79
80 dev_err(eth->dev, "mdio: MDIO timeout\n");
81 return -1;
82}
83
84static u32 _mtk_mdio_write(struct mtk_eth *eth, u32 phy_addr,
85 u32 phy_register, u32 write_data)
86{
87 if (mtk_mdio_busy_wait(eth))
88 return -1;
89
90 write_data &= 0xffff;
91
92 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_WRITE |
93 (phy_register << PHY_IAC_REG_SHIFT) |
94 (phy_addr << PHY_IAC_ADDR_SHIFT) | write_data,
95 MTK_PHY_IAC);
96
97 if (mtk_mdio_busy_wait(eth))
98 return -1;
99
100 return 0;
101}
102
103static u32 _mtk_mdio_read(struct mtk_eth *eth, int phy_addr, int phy_reg)
104{
105 u32 d;
106
107 if (mtk_mdio_busy_wait(eth))
108 return 0xffff;
109
110 mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_READ |
111 (phy_reg << PHY_IAC_REG_SHIFT) |
112 (phy_addr << PHY_IAC_ADDR_SHIFT),
113 MTK_PHY_IAC);
114
115 if (mtk_mdio_busy_wait(eth))
116 return 0xffff;
117
118 d = mtk_r32(eth, MTK_PHY_IAC) & 0xffff;
119
120 return d;
121}
122
123static int mtk_mdio_write(struct mii_bus *bus, int phy_addr,
124 int phy_reg, u16 val)
125{
126 struct mtk_eth *eth = bus->priv;
127
128 return _mtk_mdio_write(eth, phy_addr, phy_reg, val);
129}
130
131static int mtk_mdio_read(struct mii_bus *bus, int phy_addr, int phy_reg)
132{
133 struct mtk_eth *eth = bus->priv;
134
135 return _mtk_mdio_read(eth, phy_addr, phy_reg);
136}
137
138static void mtk_gmac0_rgmii_adjust(struct mtk_eth *eth, int speed)
139{
140 u32 val;
141 int ret;
142
143 val = (speed == SPEED_1000) ?
144 INTF_MODE_RGMII_1000 : INTF_MODE_RGMII_10_100;
145 mtk_w32(eth, val, INTF_MODE);
146
147 regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
148 ETHSYS_TRGMII_CLK_SEL362_5,
149 ETHSYS_TRGMII_CLK_SEL362_5);
150
151 val = (speed == SPEED_1000) ? 250000000 : 500000000;
152 ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
153 if (ret)
154 dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
155
156 val = (speed == SPEED_1000) ?
157 RCK_CTRL_RGMII_1000 : RCK_CTRL_RGMII_10_100;
158 mtk_w32(eth, val, TRGMII_RCK_CTRL);
159
160 val = (speed == SPEED_1000) ?
161 TCK_CTRL_RGMII_1000 : TCK_CTRL_RGMII_10_100;
162 mtk_w32(eth, val, TRGMII_TCK_CTRL);
163}
164
165static void mtk_phy_link_adjust(struct net_device *dev)
166{
167 struct mtk_mac *mac = netdev_priv(dev);
168 u16 lcl_adv = 0, rmt_adv = 0;
169 u8 flowctrl;
170 u32 mcr = MAC_MCR_MAX_RX_1536 | MAC_MCR_IPG_CFG |
171 MAC_MCR_FORCE_MODE | MAC_MCR_TX_EN |
172 MAC_MCR_RX_EN | MAC_MCR_BACKOFF_EN |
173 MAC_MCR_BACKPR_EN;
174
175 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
176 return;
177
178 switch (dev->phydev->speed) {
179 case SPEED_1000:
180 mcr |= MAC_MCR_SPEED_1000;
181 break;
182 case SPEED_100:
183 mcr |= MAC_MCR_SPEED_100;
184 break;
185 };
186
187 if (mac->id == 0 && !mac->trgmii)
188 mtk_gmac0_rgmii_adjust(mac->hw, dev->phydev->speed);
189
190 if (dev->phydev->link)
191 mcr |= MAC_MCR_FORCE_LINK;
192
193 if (dev->phydev->duplex) {
194 mcr |= MAC_MCR_FORCE_DPX;
195
196 if (dev->phydev->pause)
197 rmt_adv = LPA_PAUSE_CAP;
198 if (dev->phydev->asym_pause)
199 rmt_adv |= LPA_PAUSE_ASYM;
200
201 if (dev->phydev->advertising & ADVERTISED_Pause)
202 lcl_adv |= ADVERTISE_PAUSE_CAP;
203 if (dev->phydev->advertising & ADVERTISED_Asym_Pause)
204 lcl_adv |= ADVERTISE_PAUSE_ASYM;
205
206 flowctrl = mii_resolve_flowctrl_fdx(lcl_adv, rmt_adv);
207
208 if (flowctrl & FLOW_CTRL_TX)
209 mcr |= MAC_MCR_FORCE_TX_FC;
210 if (flowctrl & FLOW_CTRL_RX)
211 mcr |= MAC_MCR_FORCE_RX_FC;
212
213 netif_dbg(mac->hw, link, dev, "rx pause %s, tx pause %s\n",
214 flowctrl & FLOW_CTRL_RX ? "enabled" : "disabled",
215 flowctrl & FLOW_CTRL_TX ? "enabled" : "disabled");
216 }
217
218 mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
219
220 if (dev->phydev->link)
221 netif_carrier_on(dev);
222 else
223 netif_carrier_off(dev);
224}
225
226static int mtk_phy_connect_node(struct mtk_eth *eth, struct mtk_mac *mac,
227 struct device_node *phy_node)
228{
229 struct phy_device *phydev;
230 int phy_mode;
231
232 phy_mode = of_get_phy_mode(phy_node);
233 if (phy_mode < 0) {
234 dev_err(eth->dev, "incorrect phy-mode %d\n", phy_mode);
235 return -EINVAL;
236 }
237
238 phydev = of_phy_connect(eth->netdev[mac->id], phy_node,
239 mtk_phy_link_adjust, 0, phy_mode);
240 if (!phydev) {
241 dev_err(eth->dev, "could not connect to PHY\n");
242 return -ENODEV;
243 }
244
245 dev_info(eth->dev,
246 "connected mac %d to PHY at %s [uid=%08x, driver=%s]\n",
247 mac->id, phydev_name(phydev), phydev->phy_id,
248 phydev->drv->name);
249
250 return 0;
251}
252
253static int mtk_phy_connect(struct net_device *dev)
254{
255 struct mtk_mac *mac = netdev_priv(dev);
256 struct mtk_eth *eth;
257 struct device_node *np;
258 u32 val;
259
260 eth = mac->hw;
261 np = of_parse_phandle(mac->of_node, "phy-handle", 0);
262 if (!np && of_phy_is_fixed_link(mac->of_node))
263 if (!of_phy_register_fixed_link(mac->of_node))
264 np = of_node_get(mac->of_node);
265 if (!np)
266 return -ENODEV;
267
268 switch (of_get_phy_mode(np)) {
269 case PHY_INTERFACE_MODE_TRGMII:
270 mac->trgmii = true;
271 case PHY_INTERFACE_MODE_RGMII_TXID:
272 case PHY_INTERFACE_MODE_RGMII_RXID:
273 case PHY_INTERFACE_MODE_RGMII_ID:
274 case PHY_INTERFACE_MODE_RGMII:
275 mac->ge_mode = 0;
276 break;
277 case PHY_INTERFACE_MODE_MII:
278 mac->ge_mode = 1;
279 break;
280 case PHY_INTERFACE_MODE_REVMII:
281 mac->ge_mode = 2;
282 break;
283 case PHY_INTERFACE_MODE_RMII:
284 if (!mac->id)
285 goto err_phy;
286 mac->ge_mode = 3;
287 break;
288 default:
289 goto err_phy;
290 }
291
292 /* put the gmac into the right mode */
293 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
294 val &= ~SYSCFG0_GE_MODE(SYSCFG0_GE_MASK, mac->id);
295 val |= SYSCFG0_GE_MODE(mac->ge_mode, mac->id);
296 regmap_write(eth->ethsys, ETHSYS_SYSCFG0, val);
297
298 /* couple phydev to net_device */
299 if (mtk_phy_connect_node(eth, mac, np))
300 goto err_phy;
301
302 dev->phydev->autoneg = AUTONEG_ENABLE;
303 dev->phydev->speed = 0;
304 dev->phydev->duplex = 0;
305
306 if (of_phy_is_fixed_link(mac->of_node))
307 dev->phydev->supported |=
308 SUPPORTED_Pause | SUPPORTED_Asym_Pause;
309
310 dev->phydev->supported &= PHY_GBIT_FEATURES | SUPPORTED_Pause |
311 SUPPORTED_Asym_Pause;
312 dev->phydev->advertising = dev->phydev->supported |
313 ADVERTISED_Autoneg;
314 phy_start_aneg(dev->phydev);
315
316 of_node_put(np);
317
318 return 0;
319
320err_phy:
321 if (of_phy_is_fixed_link(mac->of_node))
322 of_phy_deregister_fixed_link(mac->of_node);
323 of_node_put(np);
324 dev_err(eth->dev, "%s: invalid phy\n", __func__);
325 return -EINVAL;
326}
327
328static int mtk_mdio_init(struct mtk_eth *eth)
329{
330 struct device_node *mii_np;
331 int ret;
332
333 mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
334 if (!mii_np) {
335 dev_err(eth->dev, "no %s child node found", "mdio-bus");
336 return -ENODEV;
337 }
338
339 if (!of_device_is_available(mii_np)) {
340 ret = -ENODEV;
341 goto err_put_node;
342 }
343
344 eth->mii_bus = devm_mdiobus_alloc(eth->dev);
345 if (!eth->mii_bus) {
346 ret = -ENOMEM;
347 goto err_put_node;
348 }
349
350 eth->mii_bus->name = "mdio";
351 eth->mii_bus->read = mtk_mdio_read;
352 eth->mii_bus->write = mtk_mdio_write;
353 eth->mii_bus->priv = eth;
354 eth->mii_bus->parent = eth->dev;
355
356 snprintf(eth->mii_bus->id, MII_BUS_ID_SIZE, "%s", mii_np->name);
357 ret = of_mdiobus_register(eth->mii_bus, mii_np);
358
359err_put_node:
360 of_node_put(mii_np);
361 return ret;
362}
363
364static void mtk_mdio_cleanup(struct mtk_eth *eth)
365{
366 if (!eth->mii_bus)
367 return;
368
369 mdiobus_unregister(eth->mii_bus);
370}
371
372static inline void mtk_irq_disable(struct mtk_eth *eth,
373 unsigned reg, u32 mask)
374{
375 unsigned long flags;
376 u32 val;
377
378 spin_lock_irqsave(ð->irq_lock, flags);
379 val = mtk_r32(eth, reg);
380 mtk_w32(eth, val & ~mask, reg);
381 spin_unlock_irqrestore(ð->irq_lock, flags);
382}
383
384static inline void mtk_irq_enable(struct mtk_eth *eth,
385 unsigned reg, u32 mask)
386{
387 unsigned long flags;
388 u32 val;
389
390 spin_lock_irqsave(ð->irq_lock, flags);
391 val = mtk_r32(eth, reg);
392 mtk_w32(eth, val | mask, reg);
393 spin_unlock_irqrestore(ð->irq_lock, flags);
394}
395
396static int mtk_set_mac_address(struct net_device *dev, void *p)
397{
398 int ret = eth_mac_addr(dev, p);
399 struct mtk_mac *mac = netdev_priv(dev);
400 const char *macaddr = dev->dev_addr;
401
402 if (ret)
403 return ret;
404
405 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
406 return -EBUSY;
407
408 spin_lock_bh(&mac->hw->page_lock);
409 mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
410 MTK_GDMA_MAC_ADRH(mac->id));
411 mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
412 (macaddr[4] << 8) | macaddr[5],
413 MTK_GDMA_MAC_ADRL(mac->id));
414 spin_unlock_bh(&mac->hw->page_lock);
415
416 return 0;
417}
418
419void mtk_stats_update_mac(struct mtk_mac *mac)
420{
421 struct mtk_hw_stats *hw_stats = mac->hw_stats;
422 unsigned int base = MTK_GDM1_TX_GBCNT;
423 u64 stats;
424
425 base += hw_stats->reg_offset;
426
427 u64_stats_update_begin(&hw_stats->syncp);
428
429 hw_stats->rx_bytes += mtk_r32(mac->hw, base);
430 stats = mtk_r32(mac->hw, base + 0x04);
431 if (stats)
432 hw_stats->rx_bytes += (stats << 32);
433 hw_stats->rx_packets += mtk_r32(mac->hw, base + 0x08);
434 hw_stats->rx_overflow += mtk_r32(mac->hw, base + 0x10);
435 hw_stats->rx_fcs_errors += mtk_r32(mac->hw, base + 0x14);
436 hw_stats->rx_short_errors += mtk_r32(mac->hw, base + 0x18);
437 hw_stats->rx_long_errors += mtk_r32(mac->hw, base + 0x1c);
438 hw_stats->rx_checksum_errors += mtk_r32(mac->hw, base + 0x20);
439 hw_stats->rx_flow_control_packets +=
440 mtk_r32(mac->hw, base + 0x24);
441 hw_stats->tx_skip += mtk_r32(mac->hw, base + 0x28);
442 hw_stats->tx_collisions += mtk_r32(mac->hw, base + 0x2c);
443 hw_stats->tx_bytes += mtk_r32(mac->hw, base + 0x30);
444 stats = mtk_r32(mac->hw, base + 0x34);
445 if (stats)
446 hw_stats->tx_bytes += (stats << 32);
447 hw_stats->tx_packets += mtk_r32(mac->hw, base + 0x38);
448 u64_stats_update_end(&hw_stats->syncp);
449}
450
451static void mtk_stats_update(struct mtk_eth *eth)
452{
453 int i;
454
455 for (i = 0; i < MTK_MAC_COUNT; i++) {
456 if (!eth->mac[i] || !eth->mac[i]->hw_stats)
457 continue;
458 if (spin_trylock(ð->mac[i]->hw_stats->stats_lock)) {
459 mtk_stats_update_mac(eth->mac[i]);
460 spin_unlock(ð->mac[i]->hw_stats->stats_lock);
461 }
462 }
463}
464
465static struct rtnl_link_stats64 *mtk_get_stats64(struct net_device *dev,
466 struct rtnl_link_stats64 *storage)
467{
468 struct mtk_mac *mac = netdev_priv(dev);
469 struct mtk_hw_stats *hw_stats = mac->hw_stats;
470 unsigned int start;
471
472 if (netif_running(dev) && netif_device_present(dev)) {
473 if (spin_trylock(&hw_stats->stats_lock)) {
474 mtk_stats_update_mac(mac);
475 spin_unlock(&hw_stats->stats_lock);
476 }
477 }
478
479 do {
480 start = u64_stats_fetch_begin_irq(&hw_stats->syncp);
481 storage->rx_packets = hw_stats->rx_packets;
482 storage->tx_packets = hw_stats->tx_packets;
483 storage->rx_bytes = hw_stats->rx_bytes;
484 storage->tx_bytes = hw_stats->tx_bytes;
485 storage->collisions = hw_stats->tx_collisions;
486 storage->rx_length_errors = hw_stats->rx_short_errors +
487 hw_stats->rx_long_errors;
488 storage->rx_over_errors = hw_stats->rx_overflow;
489 storage->rx_crc_errors = hw_stats->rx_fcs_errors;
490 storage->rx_errors = hw_stats->rx_checksum_errors;
491 storage->tx_aborted_errors = hw_stats->tx_skip;
492 } while (u64_stats_fetch_retry_irq(&hw_stats->syncp, start));
493
494 storage->tx_errors = dev->stats.tx_errors;
495 storage->rx_dropped = dev->stats.rx_dropped;
496 storage->tx_dropped = dev->stats.tx_dropped;
497
498 return storage;
499}
500
501static inline int mtk_max_frag_size(int mtu)
502{
503 /* make sure buf_size will be at least MTK_MAX_RX_LENGTH */
504 if (mtu + MTK_RX_ETH_HLEN < MTK_MAX_RX_LENGTH)
505 mtu = MTK_MAX_RX_LENGTH - MTK_RX_ETH_HLEN;
506
507 return SKB_DATA_ALIGN(MTK_RX_HLEN + mtu) +
508 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
509}
510
511static inline int mtk_max_buf_size(int frag_size)
512{
513 int buf_size = frag_size - NET_SKB_PAD - NET_IP_ALIGN -
514 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
515
516 WARN_ON(buf_size < MTK_MAX_RX_LENGTH);
517
518 return buf_size;
519}
520
521static inline void mtk_rx_get_desc(struct mtk_rx_dma *rxd,
522 struct mtk_rx_dma *dma_rxd)
523{
524 rxd->rxd1 = READ_ONCE(dma_rxd->rxd1);
525 rxd->rxd2 = READ_ONCE(dma_rxd->rxd2);
526 rxd->rxd3 = READ_ONCE(dma_rxd->rxd3);
527 rxd->rxd4 = READ_ONCE(dma_rxd->rxd4);
528}
529
530/* the qdma core needs scratch memory to be setup */
531static int mtk_init_fq_dma(struct mtk_eth *eth)
532{
533 dma_addr_t phy_ring_tail;
534 int cnt = MTK_DMA_SIZE;
535 dma_addr_t dma_addr;
536 int i;
537
538 eth->scratch_ring = dma_alloc_coherent(eth->dev,
539 cnt * sizeof(struct mtk_tx_dma),
540 ð->phy_scratch_ring,
541 GFP_ATOMIC | __GFP_ZERO);
542 if (unlikely(!eth->scratch_ring))
543 return -ENOMEM;
544
545 eth->scratch_head = kcalloc(cnt, MTK_QDMA_PAGE_SIZE,
546 GFP_KERNEL);
547 if (unlikely(!eth->scratch_head))
548 return -ENOMEM;
549
550 dma_addr = dma_map_single(eth->dev,
551 eth->scratch_head, cnt * MTK_QDMA_PAGE_SIZE,
552 DMA_FROM_DEVICE);
553 if (unlikely(dma_mapping_error(eth->dev, dma_addr)))
554 return -ENOMEM;
555
556 memset(eth->scratch_ring, 0x0, sizeof(struct mtk_tx_dma) * cnt);
557 phy_ring_tail = eth->phy_scratch_ring +
558 (sizeof(struct mtk_tx_dma) * (cnt - 1));
559
560 for (i = 0; i < cnt; i++) {
561 eth->scratch_ring[i].txd1 =
562 (dma_addr + (i * MTK_QDMA_PAGE_SIZE));
563 if (i < cnt - 1)
564 eth->scratch_ring[i].txd2 = (eth->phy_scratch_ring +
565 ((i + 1) * sizeof(struct mtk_tx_dma)));
566 eth->scratch_ring[i].txd3 = TX_DMA_SDL(MTK_QDMA_PAGE_SIZE);
567 }
568
569 mtk_w32(eth, eth->phy_scratch_ring, MTK_QDMA_FQ_HEAD);
570 mtk_w32(eth, phy_ring_tail, MTK_QDMA_FQ_TAIL);
571 mtk_w32(eth, (cnt << 16) | cnt, MTK_QDMA_FQ_CNT);
572 mtk_w32(eth, MTK_QDMA_PAGE_SIZE << 16, MTK_QDMA_FQ_BLEN);
573
574 return 0;
575}
576
577static inline void *mtk_qdma_phys_to_virt(struct mtk_tx_ring *ring, u32 desc)
578{
579 void *ret = ring->dma;
580
581 return ret + (desc - ring->phys);
582}
583
584static inline struct mtk_tx_buf *mtk_desc_to_tx_buf(struct mtk_tx_ring *ring,
585 struct mtk_tx_dma *txd)
586{
587 int idx = txd - ring->dma;
588
589 return &ring->buf[idx];
590}
591
592static void mtk_tx_unmap(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf)
593{
594 if (tx_buf->flags & MTK_TX_FLAGS_SINGLE0) {
595 dma_unmap_single(eth->dev,
596 dma_unmap_addr(tx_buf, dma_addr0),
597 dma_unmap_len(tx_buf, dma_len0),
598 DMA_TO_DEVICE);
599 } else if (tx_buf->flags & MTK_TX_FLAGS_PAGE0) {
600 dma_unmap_page(eth->dev,
601 dma_unmap_addr(tx_buf, dma_addr0),
602 dma_unmap_len(tx_buf, dma_len0),
603 DMA_TO_DEVICE);
604 }
605 tx_buf->flags = 0;
606 if (tx_buf->skb &&
607 (tx_buf->skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC))
608 dev_kfree_skb_any(tx_buf->skb);
609 tx_buf->skb = NULL;
610}
611
612static int mtk_tx_map(struct sk_buff *skb, struct net_device *dev,
613 int tx_num, struct mtk_tx_ring *ring, bool gso)
614{
615 struct mtk_mac *mac = netdev_priv(dev);
616 struct mtk_eth *eth = mac->hw;
617 struct mtk_tx_dma *itxd, *txd;
618 struct mtk_tx_buf *tx_buf;
619 dma_addr_t mapped_addr;
620 unsigned int nr_frags;
621 int i, n_desc = 1;
622 u32 txd4 = 0, fport;
623
624 itxd = ring->next_free;
625 if (itxd == ring->last_free)
626 return -ENOMEM;
627
628 /* set the forward port */
629 fport = (mac->id + 1) << TX_DMA_FPORT_SHIFT;
630 txd4 |= fport;
631
632 tx_buf = mtk_desc_to_tx_buf(ring, itxd);
633 memset(tx_buf, 0, sizeof(*tx_buf));
634
635 if (gso)
636 txd4 |= TX_DMA_TSO;
637
638 /* TX Checksum offload */
639 if (skb->ip_summed == CHECKSUM_PARTIAL)
640 txd4 |= TX_DMA_CHKSUM;
641
642 /* VLAN header offload */
643 if (skb_vlan_tag_present(skb))
644 txd4 |= TX_DMA_INS_VLAN | skb_vlan_tag_get(skb);
645
646 mapped_addr = dma_map_single(eth->dev, skb->data,
647 skb_headlen(skb), DMA_TO_DEVICE);
648 if (unlikely(dma_mapping_error(eth->dev, mapped_addr)))
649 return -ENOMEM;
650
651 WRITE_ONCE(itxd->txd1, mapped_addr);
652 tx_buf->flags |= MTK_TX_FLAGS_SINGLE0;
653 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
654 dma_unmap_len_set(tx_buf, dma_len0, skb_headlen(skb));
655
656 /* TX SG offload */
657 txd = itxd;
658 nr_frags = skb_shinfo(skb)->nr_frags;
659 for (i = 0; i < nr_frags; i++) {
660 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[i];
661 unsigned int offset = 0;
662 int frag_size = skb_frag_size(frag);
663
664 while (frag_size) {
665 bool last_frag = false;
666 unsigned int frag_map_size;
667
668 txd = mtk_qdma_phys_to_virt(ring, txd->txd2);
669 if (txd == ring->last_free)
670 goto err_dma;
671
672 n_desc++;
673 frag_map_size = min(frag_size, MTK_TX_DMA_BUF_LEN);
674 mapped_addr = skb_frag_dma_map(eth->dev, frag, offset,
675 frag_map_size,
676 DMA_TO_DEVICE);
677 if (unlikely(dma_mapping_error(eth->dev, mapped_addr)))
678 goto err_dma;
679
680 if (i == nr_frags - 1 &&
681 (frag_size - frag_map_size) == 0)
682 last_frag = true;
683
684 WRITE_ONCE(txd->txd1, mapped_addr);
685 WRITE_ONCE(txd->txd3, (TX_DMA_SWC |
686 TX_DMA_PLEN0(frag_map_size) |
687 last_frag * TX_DMA_LS0));
688 WRITE_ONCE(txd->txd4, fport);
689
690 tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
691 tx_buf = mtk_desc_to_tx_buf(ring, txd);
692 memset(tx_buf, 0, sizeof(*tx_buf));
693
694 tx_buf->flags |= MTK_TX_FLAGS_PAGE0;
695 dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
696 dma_unmap_len_set(tx_buf, dma_len0, frag_map_size);
697 frag_size -= frag_map_size;
698 offset += frag_map_size;
699 }
700 }
701
702 /* store skb to cleanup */
703 tx_buf->skb = skb;
704
705 WRITE_ONCE(itxd->txd4, txd4);
706 WRITE_ONCE(itxd->txd3, (TX_DMA_SWC | TX_DMA_PLEN0(skb_headlen(skb)) |
707 (!nr_frags * TX_DMA_LS0)));
708
709 netdev_sent_queue(dev, skb->len);
710 skb_tx_timestamp(skb);
711
712 ring->next_free = mtk_qdma_phys_to_virt(ring, txd->txd2);
713 atomic_sub(n_desc, &ring->free_count);
714
715 /* make sure that all changes to the dma ring are flushed before we
716 * continue
717 */
718 wmb();
719
720 if (netif_xmit_stopped(netdev_get_tx_queue(dev, 0)) || !skb->xmit_more)
721 mtk_w32(eth, txd->txd2, MTK_QTX_CTX_PTR);
722
723 return 0;
724
725err_dma:
726 do {
727 tx_buf = mtk_desc_to_tx_buf(ring, itxd);
728
729 /* unmap dma */
730 mtk_tx_unmap(eth, tx_buf);
731
732 itxd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
733 itxd = mtk_qdma_phys_to_virt(ring, itxd->txd2);
734 } while (itxd != txd);
735
736 return -ENOMEM;
737}
738
739static inline int mtk_cal_txd_req(struct sk_buff *skb)
740{
741 int i, nfrags;
742 struct skb_frag_struct *frag;
743
744 nfrags = 1;
745 if (skb_is_gso(skb)) {
746 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
747 frag = &skb_shinfo(skb)->frags[i];
748 nfrags += DIV_ROUND_UP(frag->size, MTK_TX_DMA_BUF_LEN);
749 }
750 } else {
751 nfrags += skb_shinfo(skb)->nr_frags;
752 }
753
754 return nfrags;
755}
756
757static int mtk_queue_stopped(struct mtk_eth *eth)
758{
759 int i;
760
761 for (i = 0; i < MTK_MAC_COUNT; i++) {
762 if (!eth->netdev[i])
763 continue;
764 if (netif_queue_stopped(eth->netdev[i]))
765 return 1;
766 }
767
768 return 0;
769}
770
771static void mtk_wake_queue(struct mtk_eth *eth)
772{
773 int i;
774
775 for (i = 0; i < MTK_MAC_COUNT; i++) {
776 if (!eth->netdev[i])
777 continue;
778 netif_wake_queue(eth->netdev[i]);
779 }
780}
781
782static void mtk_stop_queue(struct mtk_eth *eth)
783{
784 int i;
785
786 for (i = 0; i < MTK_MAC_COUNT; i++) {
787 if (!eth->netdev[i])
788 continue;
789 netif_stop_queue(eth->netdev[i]);
790 }
791}
792
793static int mtk_start_xmit(struct sk_buff *skb, struct net_device *dev)
794{
795 struct mtk_mac *mac = netdev_priv(dev);
796 struct mtk_eth *eth = mac->hw;
797 struct mtk_tx_ring *ring = ð->tx_ring;
798 struct net_device_stats *stats = &dev->stats;
799 bool gso = false;
800 int tx_num;
801
802 /* normally we can rely on the stack not calling this more than once,
803 * however we have 2 queues running on the same ring so we need to lock
804 * the ring access
805 */
806 spin_lock(ð->page_lock);
807
808 if (unlikely(test_bit(MTK_RESETTING, ð->state)))
809 goto drop;
810
811 tx_num = mtk_cal_txd_req(skb);
812 if (unlikely(atomic_read(&ring->free_count) <= tx_num)) {
813 mtk_stop_queue(eth);
814 netif_err(eth, tx_queued, dev,
815 "Tx Ring full when queue awake!\n");
816 spin_unlock(ð->page_lock);
817 return NETDEV_TX_BUSY;
818 }
819
820 /* TSO: fill MSS info in tcp checksum field */
821 if (skb_is_gso(skb)) {
822 if (skb_cow_head(skb, 0)) {
823 netif_warn(eth, tx_err, dev,
824 "GSO expand head fail.\n");
825 goto drop;
826 }
827
828 if (skb_shinfo(skb)->gso_type &
829 (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) {
830 gso = true;
831 tcp_hdr(skb)->check = htons(skb_shinfo(skb)->gso_size);
832 }
833 }
834
835 if (mtk_tx_map(skb, dev, tx_num, ring, gso) < 0)
836 goto drop;
837
838 if (unlikely(atomic_read(&ring->free_count) <= ring->thresh))
839 mtk_stop_queue(eth);
840
841 spin_unlock(ð->page_lock);
842
843 return NETDEV_TX_OK;
844
845drop:
846 spin_unlock(ð->page_lock);
847 stats->tx_dropped++;
848 dev_kfree_skb_any(skb);
849 return NETDEV_TX_OK;
850}
851
852static struct mtk_rx_ring *mtk_get_rx_ring(struct mtk_eth *eth)
853{
854 int i;
855 struct mtk_rx_ring *ring;
856 int idx;
857
858 if (!eth->hwlro)
859 return ð->rx_ring[0];
860
861 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
862 ring = ð->rx_ring[i];
863 idx = NEXT_RX_DESP_IDX(ring->calc_idx, ring->dma_size);
864 if (ring->dma[idx].rxd2 & RX_DMA_DONE) {
865 ring->calc_idx_update = true;
866 return ring;
867 }
868 }
869
870 return NULL;
871}
872
873static void mtk_update_rx_cpu_idx(struct mtk_eth *eth)
874{
875 struct mtk_rx_ring *ring;
876 int i;
877
878 if (!eth->hwlro) {
879 ring = ð->rx_ring[0];
880 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
881 } else {
882 for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
883 ring = ð->rx_ring[i];
884 if (ring->calc_idx_update) {
885 ring->calc_idx_update = false;
886 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
887 }
888 }
889 }
890}
891
892static int mtk_poll_rx(struct napi_struct *napi, int budget,
893 struct mtk_eth *eth)
894{
895 struct mtk_rx_ring *ring;
896 int idx;
897 struct sk_buff *skb;
898 u8 *data, *new_data;
899 struct mtk_rx_dma *rxd, trxd;
900 int done = 0;
901
902 while (done < budget) {
903 struct net_device *netdev;
904 unsigned int pktlen;
905 dma_addr_t dma_addr;
906 int mac = 0;
907
908 ring = mtk_get_rx_ring(eth);
909 if (unlikely(!ring))
910 goto rx_done;
911
912 idx = NEXT_RX_DESP_IDX(ring->calc_idx, ring->dma_size);
913 rxd = &ring->dma[idx];
914 data = ring->data[idx];
915
916 mtk_rx_get_desc(&trxd, rxd);
917 if (!(trxd.rxd2 & RX_DMA_DONE))
918 break;
919
920 /* find out which mac the packet come from. values start at 1 */
921 mac = (trxd.rxd4 >> RX_DMA_FPORT_SHIFT) &
922 RX_DMA_FPORT_MASK;
923 mac--;
924
925 netdev = eth->netdev[mac];
926
927 if (unlikely(test_bit(MTK_RESETTING, ð->state)))
928 goto release_desc;
929
930 /* alloc new buffer */
931 new_data = napi_alloc_frag(ring->frag_size);
932 if (unlikely(!new_data)) {
933 netdev->stats.rx_dropped++;
934 goto release_desc;
935 }
936 dma_addr = dma_map_single(eth->dev,
937 new_data + NET_SKB_PAD,
938 ring->buf_size,
939 DMA_FROM_DEVICE);
940 if (unlikely(dma_mapping_error(eth->dev, dma_addr))) {
941 skb_free_frag(new_data);
942 netdev->stats.rx_dropped++;
943 goto release_desc;
944 }
945
946 /* receive data */
947 skb = build_skb(data, ring->frag_size);
948 if (unlikely(!skb)) {
949 skb_free_frag(new_data);
950 netdev->stats.rx_dropped++;
951 goto release_desc;
952 }
953 skb_reserve(skb, NET_SKB_PAD + NET_IP_ALIGN);
954
955 dma_unmap_single(eth->dev, trxd.rxd1,
956 ring->buf_size, DMA_FROM_DEVICE);
957 pktlen = RX_DMA_GET_PLEN0(trxd.rxd2);
958 skb->dev = netdev;
959 skb_put(skb, pktlen);
960 if (trxd.rxd4 & RX_DMA_L4_VALID)
961 skb->ip_summed = CHECKSUM_UNNECESSARY;
962 else
963 skb_checksum_none_assert(skb);
964 skb->protocol = eth_type_trans(skb, netdev);
965
966 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX &&
967 RX_DMA_VID(trxd.rxd3))
968 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
969 RX_DMA_VID(trxd.rxd3));
970 napi_gro_receive(napi, skb);
971
972 ring->data[idx] = new_data;
973 rxd->rxd1 = (unsigned int)dma_addr;
974
975release_desc:
976 rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size);
977
978 ring->calc_idx = idx;
979
980 done++;
981 }
982
983rx_done:
984 if (done) {
985 /* make sure that all changes to the dma ring are flushed before
986 * we continue
987 */
988 wmb();
989 mtk_update_rx_cpu_idx(eth);
990 }
991
992 return done;
993}
994
995static int mtk_poll_tx(struct mtk_eth *eth, int budget)
996{
997 struct mtk_tx_ring *ring = ð->tx_ring;
998 struct mtk_tx_dma *desc;
999 struct sk_buff *skb;
1000 struct mtk_tx_buf *tx_buf;
1001 unsigned int done[MTK_MAX_DEVS];
1002 unsigned int bytes[MTK_MAX_DEVS];
1003 u32 cpu, dma;
1004 static int condition;
1005 int total = 0, i;
1006
1007 memset(done, 0, sizeof(done));
1008 memset(bytes, 0, sizeof(bytes));
1009
1010 cpu = mtk_r32(eth, MTK_QTX_CRX_PTR);
1011 dma = mtk_r32(eth, MTK_QTX_DRX_PTR);
1012
1013 desc = mtk_qdma_phys_to_virt(ring, cpu);
1014
1015 while ((cpu != dma) && budget) {
1016 u32 next_cpu = desc->txd2;
1017 int mac;
1018
1019 desc = mtk_qdma_phys_to_virt(ring, desc->txd2);
1020 if ((desc->txd3 & TX_DMA_OWNER_CPU) == 0)
1021 break;
1022
1023 mac = (desc->txd4 >> TX_DMA_FPORT_SHIFT) &
1024 TX_DMA_FPORT_MASK;
1025 mac--;
1026
1027 tx_buf = mtk_desc_to_tx_buf(ring, desc);
1028 skb = tx_buf->skb;
1029 if (!skb) {
1030 condition = 1;
1031 break;
1032 }
1033
1034 if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
1035 bytes[mac] += skb->len;
1036 done[mac]++;
1037 budget--;
1038 }
1039 mtk_tx_unmap(eth, tx_buf);
1040
1041 ring->last_free = desc;
1042 atomic_inc(&ring->free_count);
1043
1044 cpu = next_cpu;
1045 }
1046
1047 mtk_w32(eth, cpu, MTK_QTX_CRX_PTR);
1048
1049 for (i = 0; i < MTK_MAC_COUNT; i++) {
1050 if (!eth->netdev[i] || !done[i])
1051 continue;
1052 netdev_completed_queue(eth->netdev[i], done[i], bytes[i]);
1053 total += done[i];
1054 }
1055
1056 if (mtk_queue_stopped(eth) &&
1057 (atomic_read(&ring->free_count) > ring->thresh))
1058 mtk_wake_queue(eth);
1059
1060 return total;
1061}
1062
1063static void mtk_handle_status_irq(struct mtk_eth *eth)
1064{
1065 u32 status2 = mtk_r32(eth, MTK_INT_STATUS2);
1066
1067 if (unlikely(status2 & (MTK_GDM1_AF | MTK_GDM2_AF))) {
1068 mtk_stats_update(eth);
1069 mtk_w32(eth, (MTK_GDM1_AF | MTK_GDM2_AF),
1070 MTK_INT_STATUS2);
1071 }
1072}
1073
1074static int mtk_napi_tx(struct napi_struct *napi, int budget)
1075{
1076 struct mtk_eth *eth = container_of(napi, struct mtk_eth, tx_napi);
1077 u32 status, mask;
1078 int tx_done = 0;
1079
1080 mtk_handle_status_irq(eth);
1081 mtk_w32(eth, MTK_TX_DONE_INT, MTK_QMTK_INT_STATUS);
1082 tx_done = mtk_poll_tx(eth, budget);
1083
1084 if (unlikely(netif_msg_intr(eth))) {
1085 status = mtk_r32(eth, MTK_QMTK_INT_STATUS);
1086 mask = mtk_r32(eth, MTK_QDMA_INT_MASK);
1087 dev_info(eth->dev,
1088 "done tx %d, intr 0x%08x/0x%x\n",
1089 tx_done, status, mask);
1090 }
1091
1092 if (tx_done == budget)
1093 return budget;
1094
1095 status = mtk_r32(eth, MTK_QMTK_INT_STATUS);
1096 if (status & MTK_TX_DONE_INT)
1097 return budget;
1098
1099 napi_complete(napi);
1100 mtk_irq_enable(eth, MTK_QDMA_INT_MASK, MTK_TX_DONE_INT);
1101
1102 return tx_done;
1103}
1104
1105static int mtk_napi_rx(struct napi_struct *napi, int budget)
1106{
1107 struct mtk_eth *eth = container_of(napi, struct mtk_eth, rx_napi);
1108 u32 status, mask;
1109 int rx_done = 0;
1110 int remain_budget = budget;
1111
1112 mtk_handle_status_irq(eth);
1113
1114poll_again:
1115 mtk_w32(eth, MTK_RX_DONE_INT, MTK_PDMA_INT_STATUS);
1116 rx_done = mtk_poll_rx(napi, remain_budget, eth);
1117
1118 if (unlikely(netif_msg_intr(eth))) {
1119 status = mtk_r32(eth, MTK_PDMA_INT_STATUS);
1120 mask = mtk_r32(eth, MTK_PDMA_INT_MASK);
1121 dev_info(eth->dev,
1122 "done rx %d, intr 0x%08x/0x%x\n",
1123 rx_done, status, mask);
1124 }
1125 if (rx_done == remain_budget)
1126 return budget;
1127
1128 status = mtk_r32(eth, MTK_PDMA_INT_STATUS);
1129 if (status & MTK_RX_DONE_INT) {
1130 remain_budget -= rx_done;
1131 goto poll_again;
1132 }
1133 napi_complete(napi);
1134 mtk_irq_enable(eth, MTK_PDMA_INT_MASK, MTK_RX_DONE_INT);
1135
1136 return rx_done + budget - remain_budget;
1137}
1138
1139static int mtk_tx_alloc(struct mtk_eth *eth)
1140{
1141 struct mtk_tx_ring *ring = ð->tx_ring;
1142 int i, sz = sizeof(*ring->dma);
1143
1144 ring->buf = kcalloc(MTK_DMA_SIZE, sizeof(*ring->buf),
1145 GFP_KERNEL);
1146 if (!ring->buf)
1147 goto no_tx_mem;
1148
1149 ring->dma = dma_alloc_coherent(eth->dev,
1150 MTK_DMA_SIZE * sz,
1151 &ring->phys,
1152 GFP_ATOMIC | __GFP_ZERO);
1153 if (!ring->dma)
1154 goto no_tx_mem;
1155
1156 memset(ring->dma, 0, MTK_DMA_SIZE * sz);
1157 for (i = 0; i < MTK_DMA_SIZE; i++) {
1158 int next = (i + 1) % MTK_DMA_SIZE;
1159 u32 next_ptr = ring->phys + next * sz;
1160
1161 ring->dma[i].txd2 = next_ptr;
1162 ring->dma[i].txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
1163 }
1164
1165 atomic_set(&ring->free_count, MTK_DMA_SIZE - 2);
1166 ring->next_free = &ring->dma[0];
1167 ring->last_free = &ring->dma[MTK_DMA_SIZE - 1];
1168 ring->thresh = MAX_SKB_FRAGS;
1169
1170 /* make sure that all changes to the dma ring are flushed before we
1171 * continue
1172 */
1173 wmb();
1174
1175 mtk_w32(eth, ring->phys, MTK_QTX_CTX_PTR);
1176 mtk_w32(eth, ring->phys, MTK_QTX_DTX_PTR);
1177 mtk_w32(eth,
1178 ring->phys + ((MTK_DMA_SIZE - 1) * sz),
1179 MTK_QTX_CRX_PTR);
1180 mtk_w32(eth,
1181 ring->phys + ((MTK_DMA_SIZE - 1) * sz),
1182 MTK_QTX_DRX_PTR);
1183 mtk_w32(eth, (QDMA_RES_THRES << 8) | QDMA_RES_THRES, MTK_QTX_CFG(0));
1184
1185 return 0;
1186
1187no_tx_mem:
1188 return -ENOMEM;
1189}
1190
1191static void mtk_tx_clean(struct mtk_eth *eth)
1192{
1193 struct mtk_tx_ring *ring = ð->tx_ring;
1194 int i;
1195
1196 if (ring->buf) {
1197 for (i = 0; i < MTK_DMA_SIZE; i++)
1198 mtk_tx_unmap(eth, &ring->buf[i]);
1199 kfree(ring->buf);
1200 ring->buf = NULL;
1201 }
1202
1203 if (ring->dma) {
1204 dma_free_coherent(eth->dev,
1205 MTK_DMA_SIZE * sizeof(*ring->dma),
1206 ring->dma,
1207 ring->phys);
1208 ring->dma = NULL;
1209 }
1210}
1211
1212static int mtk_rx_alloc(struct mtk_eth *eth, int ring_no, int rx_flag)
1213{
1214 struct mtk_rx_ring *ring = ð->rx_ring[ring_no];
1215 int rx_data_len, rx_dma_size;
1216 int i;
1217
1218 if (rx_flag == MTK_RX_FLAGS_HWLRO) {
1219 rx_data_len = MTK_MAX_LRO_RX_LENGTH;
1220 rx_dma_size = MTK_HW_LRO_DMA_SIZE;
1221 } else {
1222 rx_data_len = ETH_DATA_LEN;
1223 rx_dma_size = MTK_DMA_SIZE;
1224 }
1225
1226 ring->frag_size = mtk_max_frag_size(rx_data_len);
1227 ring->buf_size = mtk_max_buf_size(ring->frag_size);
1228 ring->data = kcalloc(rx_dma_size, sizeof(*ring->data),
1229 GFP_KERNEL);
1230 if (!ring->data)
1231 return -ENOMEM;
1232
1233 for (i = 0; i < rx_dma_size; i++) {
1234 ring->data[i] = netdev_alloc_frag(ring->frag_size);
1235 if (!ring->data[i])
1236 return -ENOMEM;
1237 }
1238
1239 ring->dma = dma_alloc_coherent(eth->dev,
1240 rx_dma_size * sizeof(*ring->dma),
1241 &ring->phys,
1242 GFP_ATOMIC | __GFP_ZERO);
1243 if (!ring->dma)
1244 return -ENOMEM;
1245
1246 for (i = 0; i < rx_dma_size; i++) {
1247 dma_addr_t dma_addr = dma_map_single(eth->dev,
1248 ring->data[i] + NET_SKB_PAD,
1249 ring->buf_size,
1250 DMA_FROM_DEVICE);
1251 if (unlikely(dma_mapping_error(eth->dev, dma_addr)))
1252 return -ENOMEM;
1253 ring->dma[i].rxd1 = (unsigned int)dma_addr;
1254
1255 ring->dma[i].rxd2 = RX_DMA_PLEN0(ring->buf_size);
1256 }
1257 ring->dma_size = rx_dma_size;
1258 ring->calc_idx_update = false;
1259 ring->calc_idx = rx_dma_size - 1;
1260 ring->crx_idx_reg = MTK_PRX_CRX_IDX_CFG(ring_no);
1261 /* make sure that all changes to the dma ring are flushed before we
1262 * continue
1263 */
1264 wmb();
1265
1266 mtk_w32(eth, ring->phys, MTK_PRX_BASE_PTR_CFG(ring_no));
1267 mtk_w32(eth, rx_dma_size, MTK_PRX_MAX_CNT_CFG(ring_no));
1268 mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
1269 mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no), MTK_PDMA_RST_IDX);
1270
1271 return 0;
1272}
1273
1274static void mtk_rx_clean(struct mtk_eth *eth, int ring_no)
1275{
1276 struct mtk_rx_ring *ring = ð->rx_ring[ring_no];
1277 int i;
1278
1279 if (ring->data && ring->dma) {
1280 for (i = 0; i < ring->dma_size; i++) {
1281 if (!ring->data[i])
1282 continue;
1283 if (!ring->dma[i].rxd1)
1284 continue;
1285 dma_unmap_single(eth->dev,
1286 ring->dma[i].rxd1,
1287 ring->buf_size,
1288 DMA_FROM_DEVICE);
1289 skb_free_frag(ring->data[i]);
1290 }
1291 kfree(ring->data);
1292 ring->data = NULL;
1293 }
1294
1295 if (ring->dma) {
1296 dma_free_coherent(eth->dev,
1297 ring->dma_size * sizeof(*ring->dma),
1298 ring->dma,
1299 ring->phys);
1300 ring->dma = NULL;
1301 }
1302}
1303
1304static int mtk_hwlro_rx_init(struct mtk_eth *eth)
1305{
1306 int i;
1307 u32 ring_ctrl_dw1 = 0, ring_ctrl_dw2 = 0, ring_ctrl_dw3 = 0;
1308 u32 lro_ctrl_dw0 = 0, lro_ctrl_dw3 = 0;
1309
1310 /* set LRO rings to auto-learn modes */
1311 ring_ctrl_dw2 |= MTK_RING_AUTO_LERAN_MODE;
1312
1313 /* validate LRO ring */
1314 ring_ctrl_dw2 |= MTK_RING_VLD;
1315
1316 /* set AGE timer (unit: 20us) */
1317 ring_ctrl_dw2 |= MTK_RING_AGE_TIME_H;
1318 ring_ctrl_dw1 |= MTK_RING_AGE_TIME_L;
1319
1320 /* set max AGG timer (unit: 20us) */
1321 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_TIME;
1322
1323 /* set max LRO AGG count */
1324 ring_ctrl_dw2 |= MTK_RING_MAX_AGG_CNT_L;
1325 ring_ctrl_dw3 |= MTK_RING_MAX_AGG_CNT_H;
1326
1327 for (i = 1; i < MTK_MAX_RX_RING_NUM; i++) {
1328 mtk_w32(eth, ring_ctrl_dw1, MTK_LRO_CTRL_DW1_CFG(i));
1329 mtk_w32(eth, ring_ctrl_dw2, MTK_LRO_CTRL_DW2_CFG(i));
1330 mtk_w32(eth, ring_ctrl_dw3, MTK_LRO_CTRL_DW3_CFG(i));
1331 }
1332
1333 /* IPv4 checksum update enable */
1334 lro_ctrl_dw0 |= MTK_L3_CKS_UPD_EN;
1335
1336 /* switch priority comparison to packet count mode */
1337 lro_ctrl_dw0 |= MTK_LRO_ALT_PKT_CNT_MODE;
1338
1339 /* bandwidth threshold setting */
1340 mtk_w32(eth, MTK_HW_LRO_BW_THRE, MTK_PDMA_LRO_CTRL_DW2);
1341
1342 /* auto-learn score delta setting */
1343 mtk_w32(eth, MTK_HW_LRO_REPLACE_DELTA, MTK_PDMA_LRO_ALT_SCORE_DELTA);
1344
1345 /* set refresh timer for altering flows to 1 sec. (unit: 20us) */
1346 mtk_w32(eth, (MTK_HW_LRO_TIMER_UNIT << 16) | MTK_HW_LRO_REFRESH_TIME,
1347 MTK_PDMA_LRO_ALT_REFRESH_TIMER);
1348
1349 /* set HW LRO mode & the max aggregation count for rx packets */
1350 lro_ctrl_dw3 |= MTK_ADMA_MODE | (MTK_HW_LRO_MAX_AGG_CNT & 0xff);
1351
1352 /* the minimal remaining room of SDL0 in RXD for lro aggregation */
1353 lro_ctrl_dw3 |= MTK_LRO_MIN_RXD_SDL;
1354
1355 /* enable HW LRO */
1356 lro_ctrl_dw0 |= MTK_LRO_EN;
1357
1358 mtk_w32(eth, lro_ctrl_dw3, MTK_PDMA_LRO_CTRL_DW3);
1359 mtk_w32(eth, lro_ctrl_dw0, MTK_PDMA_LRO_CTRL_DW0);
1360
1361 return 0;
1362}
1363
1364static void mtk_hwlro_rx_uninit(struct mtk_eth *eth)
1365{
1366 int i;
1367 u32 val;
1368
1369 /* relinquish lro rings, flush aggregated packets */
1370 mtk_w32(eth, MTK_LRO_RING_RELINQUISH_REQ, MTK_PDMA_LRO_CTRL_DW0);
1371
1372 /* wait for relinquishments done */
1373 for (i = 0; i < 10; i++) {
1374 val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
1375 if (val & MTK_LRO_RING_RELINQUISH_DONE) {
1376 msleep(20);
1377 continue;
1378 }
1379 break;
1380 }
1381
1382 /* invalidate lro rings */
1383 for (i = 1; i < MTK_MAX_RX_RING_NUM; i++)
1384 mtk_w32(eth, 0, MTK_LRO_CTRL_DW2_CFG(i));
1385
1386 /* disable HW LRO */
1387 mtk_w32(eth, 0, MTK_PDMA_LRO_CTRL_DW0);
1388}
1389
1390static void mtk_hwlro_val_ipaddr(struct mtk_eth *eth, int idx, __be32 ip)
1391{
1392 u32 reg_val;
1393
1394 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
1395
1396 /* invalidate the IP setting */
1397 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
1398
1399 mtk_w32(eth, ip, MTK_LRO_DIP_DW0_CFG(idx));
1400
1401 /* validate the IP setting */
1402 mtk_w32(eth, (reg_val | MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
1403}
1404
1405static void mtk_hwlro_inval_ipaddr(struct mtk_eth *eth, int idx)
1406{
1407 u32 reg_val;
1408
1409 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
1410
1411 /* invalidate the IP setting */
1412 mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
1413
1414 mtk_w32(eth, 0, MTK_LRO_DIP_DW0_CFG(idx));
1415}
1416
1417static int mtk_hwlro_get_ip_cnt(struct mtk_mac *mac)
1418{
1419 int cnt = 0;
1420 int i;
1421
1422 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
1423 if (mac->hwlro_ip[i])
1424 cnt++;
1425 }
1426
1427 return cnt;
1428}
1429
1430static int mtk_hwlro_add_ipaddr(struct net_device *dev,
1431 struct ethtool_rxnfc *cmd)
1432{
1433 struct ethtool_rx_flow_spec *fsp =
1434 (struct ethtool_rx_flow_spec *)&cmd->fs;
1435 struct mtk_mac *mac = netdev_priv(dev);
1436 struct mtk_eth *eth = mac->hw;
1437 int hwlro_idx;
1438
1439 if ((fsp->flow_type != TCP_V4_FLOW) ||
1440 (!fsp->h_u.tcp_ip4_spec.ip4dst) ||
1441 (fsp->location > 1))
1442 return -EINVAL;
1443
1444 mac->hwlro_ip[fsp->location] = htonl(fsp->h_u.tcp_ip4_spec.ip4dst);
1445 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
1446
1447 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
1448
1449 mtk_hwlro_val_ipaddr(eth, hwlro_idx, mac->hwlro_ip[fsp->location]);
1450
1451 return 0;
1452}
1453
1454static int mtk_hwlro_del_ipaddr(struct net_device *dev,
1455 struct ethtool_rxnfc *cmd)
1456{
1457 struct ethtool_rx_flow_spec *fsp =
1458 (struct ethtool_rx_flow_spec *)&cmd->fs;
1459 struct mtk_mac *mac = netdev_priv(dev);
1460 struct mtk_eth *eth = mac->hw;
1461 int hwlro_idx;
1462
1463 if (fsp->location > 1)
1464 return -EINVAL;
1465
1466 mac->hwlro_ip[fsp->location] = 0;
1467 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
1468
1469 mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
1470
1471 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
1472
1473 return 0;
1474}
1475
1476static void mtk_hwlro_netdev_disable(struct net_device *dev)
1477{
1478 struct mtk_mac *mac = netdev_priv(dev);
1479 struct mtk_eth *eth = mac->hw;
1480 int i, hwlro_idx;
1481
1482 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
1483 mac->hwlro_ip[i] = 0;
1484 hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + i;
1485
1486 mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
1487 }
1488
1489 mac->hwlro_ip_cnt = 0;
1490}
1491
1492static int mtk_hwlro_get_fdir_entry(struct net_device *dev,
1493 struct ethtool_rxnfc *cmd)
1494{
1495 struct mtk_mac *mac = netdev_priv(dev);
1496 struct ethtool_rx_flow_spec *fsp =
1497 (struct ethtool_rx_flow_spec *)&cmd->fs;
1498
1499 /* only tcp dst ipv4 is meaningful, others are meaningless */
1500 fsp->flow_type = TCP_V4_FLOW;
1501 fsp->h_u.tcp_ip4_spec.ip4dst = ntohl(mac->hwlro_ip[fsp->location]);
1502 fsp->m_u.tcp_ip4_spec.ip4dst = 0;
1503
1504 fsp->h_u.tcp_ip4_spec.ip4src = 0;
1505 fsp->m_u.tcp_ip4_spec.ip4src = 0xffffffff;
1506 fsp->h_u.tcp_ip4_spec.psrc = 0;
1507 fsp->m_u.tcp_ip4_spec.psrc = 0xffff;
1508 fsp->h_u.tcp_ip4_spec.pdst = 0;
1509 fsp->m_u.tcp_ip4_spec.pdst = 0xffff;
1510 fsp->h_u.tcp_ip4_spec.tos = 0;
1511 fsp->m_u.tcp_ip4_spec.tos = 0xff;
1512
1513 return 0;
1514}
1515
1516static int mtk_hwlro_get_fdir_all(struct net_device *dev,
1517 struct ethtool_rxnfc *cmd,
1518 u32 *rule_locs)
1519{
1520 struct mtk_mac *mac = netdev_priv(dev);
1521 int cnt = 0;
1522 int i;
1523
1524 for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
1525 if (mac->hwlro_ip[i]) {
1526 rule_locs[cnt] = i;
1527 cnt++;
1528 }
1529 }
1530
1531 cmd->rule_cnt = cnt;
1532
1533 return 0;
1534}
1535
1536static netdev_features_t mtk_fix_features(struct net_device *dev,
1537 netdev_features_t features)
1538{
1539 if (!(features & NETIF_F_LRO)) {
1540 struct mtk_mac *mac = netdev_priv(dev);
1541 int ip_cnt = mtk_hwlro_get_ip_cnt(mac);
1542
1543 if (ip_cnt) {
1544 netdev_info(dev, "RX flow is programmed, LRO should keep on\n");
1545
1546 features |= NETIF_F_LRO;
1547 }
1548 }
1549
1550 return features;
1551}
1552
1553static int mtk_set_features(struct net_device *dev, netdev_features_t features)
1554{
1555 int err = 0;
1556
1557 if (!((dev->features ^ features) & NETIF_F_LRO))
1558 return 0;
1559
1560 if (!(features & NETIF_F_LRO))
1561 mtk_hwlro_netdev_disable(dev);
1562
1563 return err;
1564}
1565
1566/* wait for DMA to finish whatever it is doing before we start using it again */
1567static int mtk_dma_busy_wait(struct mtk_eth *eth)
1568{
1569 unsigned long t_start = jiffies;
1570
1571 while (1) {
1572 if (!(mtk_r32(eth, MTK_QDMA_GLO_CFG) &
1573 (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
1574 return 0;
1575 if (time_after(jiffies, t_start + MTK_DMA_BUSY_TIMEOUT))
1576 break;
1577 }
1578
1579 dev_err(eth->dev, "DMA init timeout\n");
1580 return -1;
1581}
1582
1583static int mtk_dma_init(struct mtk_eth *eth)
1584{
1585 int err;
1586 u32 i;
1587
1588 if (mtk_dma_busy_wait(eth))
1589 return -EBUSY;
1590
1591 /* QDMA needs scratch memory for internal reordering of the
1592 * descriptors
1593 */
1594 err = mtk_init_fq_dma(eth);
1595 if (err)
1596 return err;
1597
1598 err = mtk_tx_alloc(eth);
1599 if (err)
1600 return err;
1601
1602 err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_NORMAL);
1603 if (err)
1604 return err;
1605
1606 if (eth->hwlro) {
1607 for (i = 1; i < MTK_MAX_RX_RING_NUM; i++) {
1608 err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_HWLRO);
1609 if (err)
1610 return err;
1611 }
1612 err = mtk_hwlro_rx_init(eth);
1613 if (err)
1614 return err;
1615 }
1616
1617 /* Enable random early drop and set drop threshold automatically */
1618 mtk_w32(eth, FC_THRES_DROP_MODE | FC_THRES_DROP_EN | FC_THRES_MIN,
1619 MTK_QDMA_FC_THRES);
1620 mtk_w32(eth, 0x0, MTK_QDMA_HRED2);
1621
1622 return 0;
1623}
1624
1625static void mtk_dma_free(struct mtk_eth *eth)
1626{
1627 int i;
1628
1629 for (i = 0; i < MTK_MAC_COUNT; i++)
1630 if (eth->netdev[i])
1631 netdev_reset_queue(eth->netdev[i]);
1632 if (eth->scratch_ring) {
1633 dma_free_coherent(eth->dev,
1634 MTK_DMA_SIZE * sizeof(struct mtk_tx_dma),
1635 eth->scratch_ring,
1636 eth->phy_scratch_ring);
1637 eth->scratch_ring = NULL;
1638 eth->phy_scratch_ring = 0;
1639 }
1640 mtk_tx_clean(eth);
1641 mtk_rx_clean(eth, 0);
1642
1643 if (eth->hwlro) {
1644 mtk_hwlro_rx_uninit(eth);
1645 for (i = 1; i < MTK_MAX_RX_RING_NUM; i++)
1646 mtk_rx_clean(eth, i);
1647 }
1648
1649 kfree(eth->scratch_head);
1650}
1651
1652static void mtk_tx_timeout(struct net_device *dev)
1653{
1654 struct mtk_mac *mac = netdev_priv(dev);
1655 struct mtk_eth *eth = mac->hw;
1656
1657 eth->netdev[mac->id]->stats.tx_errors++;
1658 netif_err(eth, tx_err, dev,
1659 "transmit timed out\n");
1660 schedule_work(ð->pending_work);
1661}
1662
1663static irqreturn_t mtk_handle_irq_rx(int irq, void *_eth)
1664{
1665 struct mtk_eth *eth = _eth;
1666
1667 if (likely(napi_schedule_prep(ð->rx_napi))) {
1668 __napi_schedule(ð->rx_napi);
1669 mtk_irq_disable(eth, MTK_PDMA_INT_MASK, MTK_RX_DONE_INT);
1670 }
1671
1672 return IRQ_HANDLED;
1673}
1674
1675static irqreturn_t mtk_handle_irq_tx(int irq, void *_eth)
1676{
1677 struct mtk_eth *eth = _eth;
1678
1679 if (likely(napi_schedule_prep(ð->tx_napi))) {
1680 __napi_schedule(ð->tx_napi);
1681 mtk_irq_disable(eth, MTK_QDMA_INT_MASK, MTK_TX_DONE_INT);
1682 }
1683
1684 return IRQ_HANDLED;
1685}
1686
1687#ifdef CONFIG_NET_POLL_CONTROLLER
1688static void mtk_poll_controller(struct net_device *dev)
1689{
1690 struct mtk_mac *mac = netdev_priv(dev);
1691 struct mtk_eth *eth = mac->hw;
1692
1693 mtk_irq_disable(eth, MTK_QDMA_INT_MASK, MTK_TX_DONE_INT);
1694 mtk_irq_disable(eth, MTK_PDMA_INT_MASK, MTK_RX_DONE_INT);
1695 mtk_handle_irq_rx(eth->irq[2], dev);
1696 mtk_irq_enable(eth, MTK_QDMA_INT_MASK, MTK_TX_DONE_INT);
1697 mtk_irq_enable(eth, MTK_PDMA_INT_MASK, MTK_RX_DONE_INT);
1698}
1699#endif
1700
1701static int mtk_start_dma(struct mtk_eth *eth)
1702{
1703 int err;
1704
1705 err = mtk_dma_init(eth);
1706 if (err) {
1707 mtk_dma_free(eth);
1708 return err;
1709 }
1710
1711 mtk_w32(eth,
1712 MTK_TX_WB_DDONE | MTK_TX_DMA_EN |
1713 MTK_DMA_SIZE_16DWORDS | MTK_NDP_CO_PRO,
1714 MTK_QDMA_GLO_CFG);
1715
1716 mtk_w32(eth,
1717 MTK_RX_DMA_EN | MTK_RX_2B_OFFSET |
1718 MTK_RX_BT_32DWORDS | MTK_MULTI_EN,
1719 MTK_PDMA_GLO_CFG);
1720
1721 return 0;
1722}
1723
1724static int mtk_open(struct net_device *dev)
1725{
1726 struct mtk_mac *mac = netdev_priv(dev);
1727 struct mtk_eth *eth = mac->hw;
1728
1729 /* we run 2 netdevs on the same dma ring so we only bring it up once */
1730 if (!atomic_read(ð->dma_refcnt)) {
1731 int err = mtk_start_dma(eth);
1732
1733 if (err)
1734 return err;
1735
1736 napi_enable(ð->tx_napi);
1737 napi_enable(ð->rx_napi);
1738 mtk_irq_enable(eth, MTK_QDMA_INT_MASK, MTK_TX_DONE_INT);
1739 mtk_irq_enable(eth, MTK_PDMA_INT_MASK, MTK_RX_DONE_INT);
1740 }
1741 atomic_inc(ð->dma_refcnt);
1742
1743 phy_start(dev->phydev);
1744 netif_start_queue(dev);
1745
1746 return 0;
1747}
1748
1749static void mtk_stop_dma(struct mtk_eth *eth, u32 glo_cfg)
1750{
1751 u32 val;
1752 int i;
1753
1754 /* stop the dma engine */
1755 spin_lock_bh(ð->page_lock);
1756 val = mtk_r32(eth, glo_cfg);
1757 mtk_w32(eth, val & ~(MTK_TX_WB_DDONE | MTK_RX_DMA_EN | MTK_TX_DMA_EN),
1758 glo_cfg);
1759 spin_unlock_bh(ð->page_lock);
1760
1761 /* wait for dma stop */
1762 for (i = 0; i < 10; i++) {
1763 val = mtk_r32(eth, glo_cfg);
1764 if (val & (MTK_TX_DMA_BUSY | MTK_RX_DMA_BUSY)) {
1765 msleep(20);
1766 continue;
1767 }
1768 break;
1769 }
1770}
1771
1772static int mtk_stop(struct net_device *dev)
1773{
1774 struct mtk_mac *mac = netdev_priv(dev);
1775 struct mtk_eth *eth = mac->hw;
1776
1777 netif_tx_disable(dev);
1778 phy_stop(dev->phydev);
1779
1780 /* only shutdown DMA if this is the last user */
1781 if (!atomic_dec_and_test(ð->dma_refcnt))
1782 return 0;
1783
1784 mtk_irq_disable(eth, MTK_QDMA_INT_MASK, MTK_TX_DONE_INT);
1785 mtk_irq_disable(eth, MTK_PDMA_INT_MASK, MTK_RX_DONE_INT);
1786 napi_disable(ð->tx_napi);
1787 napi_disable(ð->rx_napi);
1788
1789 mtk_stop_dma(eth, MTK_QDMA_GLO_CFG);
1790 mtk_stop_dma(eth, MTK_PDMA_GLO_CFG);
1791
1792 mtk_dma_free(eth);
1793
1794 return 0;
1795}
1796
1797static void ethsys_reset(struct mtk_eth *eth, u32 reset_bits)
1798{
1799 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
1800 reset_bits,
1801 reset_bits);
1802
1803 usleep_range(1000, 1100);
1804 regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
1805 reset_bits,
1806 ~reset_bits);
1807 mdelay(10);
1808}
1809
1810static int mtk_hw_init(struct mtk_eth *eth)
1811{
1812 int i, val;
1813
1814 if (test_and_set_bit(MTK_HW_INIT, ð->state))
1815 return 0;
1816
1817 pm_runtime_enable(eth->dev);
1818 pm_runtime_get_sync(eth->dev);
1819
1820 clk_prepare_enable(eth->clks[MTK_CLK_ETHIF]);
1821 clk_prepare_enable(eth->clks[MTK_CLK_ESW]);
1822 clk_prepare_enable(eth->clks[MTK_CLK_GP1]);
1823 clk_prepare_enable(eth->clks[MTK_CLK_GP2]);
1824 ethsys_reset(eth, RSTCTRL_FE);
1825 ethsys_reset(eth, RSTCTRL_PPE);
1826
1827 regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
1828 for (i = 0; i < MTK_MAC_COUNT; i++) {
1829 if (!eth->mac[i])
1830 continue;
1831 val &= ~SYSCFG0_GE_MODE(SYSCFG0_GE_MASK, eth->mac[i]->id);
1832 val |= SYSCFG0_GE_MODE(eth->mac[i]->ge_mode, eth->mac[i]->id);
1833 }
1834 regmap_write(eth->ethsys, ETHSYS_SYSCFG0, val);
1835
1836 /* Set GE2 driving and slew rate */
1837 regmap_write(eth->pctl, GPIO_DRV_SEL10, 0xa00);
1838
1839 /* set GE2 TDSEL */
1840 regmap_write(eth->pctl, GPIO_OD33_CTRL8, 0x5);
1841
1842 /* set GE2 TUNE */
1843 regmap_write(eth->pctl, GPIO_BIAS_CTRL, 0x0);
1844
1845 /* GE1, Force 1000M/FD, FC ON */
1846 mtk_w32(eth, MAC_MCR_FIXED_LINK, MTK_MAC_MCR(0));
1847
1848 /* GE2, Force 1000M/FD, FC ON */
1849 mtk_w32(eth, MAC_MCR_FIXED_LINK, MTK_MAC_MCR(1));
1850
1851 /* Enable RX VLan Offloading */
1852 mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
1853
1854 /* disable delay and normal interrupt */
1855 mtk_w32(eth, 0, MTK_QDMA_DELAY_INT);
1856 mtk_w32(eth, 0, MTK_PDMA_DELAY_INT);
1857 mtk_irq_disable(eth, MTK_QDMA_INT_MASK, ~0);
1858 mtk_irq_disable(eth, MTK_PDMA_INT_MASK, ~0);
1859 mtk_w32(eth, RST_GL_PSE, MTK_RST_GL);
1860 mtk_w32(eth, 0, MTK_RST_GL);
1861
1862 /* FE int grouping */
1863 mtk_w32(eth, MTK_TX_DONE_INT, MTK_PDMA_INT_GRP1);
1864 mtk_w32(eth, MTK_RX_DONE_INT, MTK_PDMA_INT_GRP2);
1865 mtk_w32(eth, MTK_TX_DONE_INT, MTK_QDMA_INT_GRP1);
1866 mtk_w32(eth, MTK_RX_DONE_INT, MTK_QDMA_INT_GRP2);
1867 mtk_w32(eth, 0x21021000, MTK_FE_INT_GRP);
1868
1869 for (i = 0; i < 2; i++) {
1870 u32 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(i));
1871
1872 /* setup the forward port to send frame to PDMA */
1873 val &= ~0xffff;
1874
1875 /* Enable RX checksum */
1876 val |= MTK_GDMA_ICS_EN | MTK_GDMA_TCS_EN | MTK_GDMA_UCS_EN;
1877
1878 /* setup the mac dma */
1879 mtk_w32(eth, val, MTK_GDMA_FWD_CFG(i));
1880 }
1881
1882 return 0;
1883}
1884
1885static int mtk_hw_deinit(struct mtk_eth *eth)
1886{
1887 if (!test_and_clear_bit(MTK_HW_INIT, ð->state))
1888 return 0;
1889
1890 clk_disable_unprepare(eth->clks[MTK_CLK_GP2]);
1891 clk_disable_unprepare(eth->clks[MTK_CLK_GP1]);
1892 clk_disable_unprepare(eth->clks[MTK_CLK_ESW]);
1893 clk_disable_unprepare(eth->clks[MTK_CLK_ETHIF]);
1894
1895 pm_runtime_put_sync(eth->dev);
1896 pm_runtime_disable(eth->dev);
1897
1898 return 0;
1899}
1900
1901static int __init mtk_init(struct net_device *dev)
1902{
1903 struct mtk_mac *mac = netdev_priv(dev);
1904 struct mtk_eth *eth = mac->hw;
1905 const char *mac_addr;
1906
1907 mac_addr = of_get_mac_address(mac->of_node);
1908 if (mac_addr)
1909 ether_addr_copy(dev->dev_addr, mac_addr);
1910
1911 /* If the mac address is invalid, use random mac address */
1912 if (!is_valid_ether_addr(dev->dev_addr)) {
1913 random_ether_addr(dev->dev_addr);
1914 dev_err(eth->dev, "generated random MAC address %pM\n",
1915 dev->dev_addr);
1916 dev->addr_assign_type = NET_ADDR_RANDOM;
1917 }
1918
1919 return mtk_phy_connect(dev);
1920}
1921
1922static void mtk_uninit(struct net_device *dev)
1923{
1924 struct mtk_mac *mac = netdev_priv(dev);
1925 struct mtk_eth *eth = mac->hw;
1926
1927 phy_disconnect(dev->phydev);
1928 if (of_phy_is_fixed_link(mac->of_node))
1929 of_phy_deregister_fixed_link(mac->of_node);
1930 mtk_irq_disable(eth, MTK_QDMA_INT_MASK, ~0);
1931 mtk_irq_disable(eth, MTK_PDMA_INT_MASK, ~0);
1932}
1933
1934static int mtk_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1935{
1936 switch (cmd) {
1937 case SIOCGMIIPHY:
1938 case SIOCGMIIREG:
1939 case SIOCSMIIREG:
1940 return phy_mii_ioctl(dev->phydev, ifr, cmd);
1941 default:
1942 break;
1943 }
1944
1945 return -EOPNOTSUPP;
1946}
1947
1948static void mtk_pending_work(struct work_struct *work)
1949{
1950 struct mtk_eth *eth = container_of(work, struct mtk_eth, pending_work);
1951 int err, i;
1952 unsigned long restart = 0;
1953
1954 rtnl_lock();
1955
1956 dev_dbg(eth->dev, "[%s][%d] reset\n", __func__, __LINE__);
1957
1958 while (test_and_set_bit_lock(MTK_RESETTING, ð->state))
1959 cpu_relax();
1960
1961 dev_dbg(eth->dev, "[%s][%d] mtk_stop starts\n", __func__, __LINE__);
1962 /* stop all devices to make sure that dma is properly shut down */
1963 for (i = 0; i < MTK_MAC_COUNT; i++) {
1964 if (!eth->netdev[i])
1965 continue;
1966 mtk_stop(eth->netdev[i]);
1967 __set_bit(i, &restart);
1968 }
1969 dev_dbg(eth->dev, "[%s][%d] mtk_stop ends\n", __func__, __LINE__);
1970
1971 /* restart underlying hardware such as power, clock, pin mux
1972 * and the connected phy
1973 */
1974 mtk_hw_deinit(eth);
1975
1976 if (eth->dev->pins)
1977 pinctrl_select_state(eth->dev->pins->p,
1978 eth->dev->pins->default_state);
1979 mtk_hw_init(eth);
1980
1981 for (i = 0; i < MTK_MAC_COUNT; i++) {
1982 if (!eth->mac[i] ||
1983 of_phy_is_fixed_link(eth->mac[i]->of_node))
1984 continue;
1985 err = phy_init_hw(eth->netdev[i]->phydev);
1986 if (err)
1987 dev_err(eth->dev, "%s: PHY init failed.\n",
1988 eth->netdev[i]->name);
1989 }
1990
1991 /* restart DMA and enable IRQs */
1992 for (i = 0; i < MTK_MAC_COUNT; i++) {
1993 if (!test_bit(i, &restart))
1994 continue;
1995 err = mtk_open(eth->netdev[i]);
1996 if (err) {
1997 netif_alert(eth, ifup, eth->netdev[i],
1998 "Driver up/down cycle failed, closing device.\n");
1999 dev_close(eth->netdev[i]);
2000 }
2001 }
2002
2003 dev_dbg(eth->dev, "[%s][%d] reset done\n", __func__, __LINE__);
2004
2005 clear_bit_unlock(MTK_RESETTING, ð->state);
2006
2007 rtnl_unlock();
2008}
2009
2010static int mtk_free_dev(struct mtk_eth *eth)
2011{
2012 int i;
2013
2014 for (i = 0; i < MTK_MAC_COUNT; i++) {
2015 if (!eth->netdev[i])
2016 continue;
2017 free_netdev(eth->netdev[i]);
2018 }
2019
2020 return 0;
2021}
2022
2023static int mtk_unreg_dev(struct mtk_eth *eth)
2024{
2025 int i;
2026
2027 for (i = 0; i < MTK_MAC_COUNT; i++) {
2028 if (!eth->netdev[i])
2029 continue;
2030 unregister_netdev(eth->netdev[i]);
2031 }
2032
2033 return 0;
2034}
2035
2036static int mtk_cleanup(struct mtk_eth *eth)
2037{
2038 mtk_unreg_dev(eth);
2039 mtk_free_dev(eth);
2040 cancel_work_sync(ð->pending_work);
2041
2042 return 0;
2043}
2044
2045static int mtk_get_link_ksettings(struct net_device *ndev,
2046 struct ethtool_link_ksettings *cmd)
2047{
2048 struct mtk_mac *mac = netdev_priv(ndev);
2049
2050 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
2051 return -EBUSY;
2052
2053 return phy_ethtool_ksettings_get(ndev->phydev, cmd);
2054}
2055
2056static int mtk_set_link_ksettings(struct net_device *ndev,
2057 const struct ethtool_link_ksettings *cmd)
2058{
2059 struct mtk_mac *mac = netdev_priv(ndev);
2060
2061 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
2062 return -EBUSY;
2063
2064 return phy_ethtool_ksettings_set(ndev->phydev, cmd);
2065}
2066
2067static void mtk_get_drvinfo(struct net_device *dev,
2068 struct ethtool_drvinfo *info)
2069{
2070 struct mtk_mac *mac = netdev_priv(dev);
2071
2072 strlcpy(info->driver, mac->hw->dev->driver->name, sizeof(info->driver));
2073 strlcpy(info->bus_info, dev_name(mac->hw->dev), sizeof(info->bus_info));
2074 info->n_stats = ARRAY_SIZE(mtk_ethtool_stats);
2075}
2076
2077static u32 mtk_get_msglevel(struct net_device *dev)
2078{
2079 struct mtk_mac *mac = netdev_priv(dev);
2080
2081 return mac->hw->msg_enable;
2082}
2083
2084static void mtk_set_msglevel(struct net_device *dev, u32 value)
2085{
2086 struct mtk_mac *mac = netdev_priv(dev);
2087
2088 mac->hw->msg_enable = value;
2089}
2090
2091static int mtk_nway_reset(struct net_device *dev)
2092{
2093 struct mtk_mac *mac = netdev_priv(dev);
2094
2095 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
2096 return -EBUSY;
2097
2098 return genphy_restart_aneg(dev->phydev);
2099}
2100
2101static u32 mtk_get_link(struct net_device *dev)
2102{
2103 struct mtk_mac *mac = netdev_priv(dev);
2104 int err;
2105
2106 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
2107 return -EBUSY;
2108
2109 err = genphy_update_link(dev->phydev);
2110 if (err)
2111 return ethtool_op_get_link(dev);
2112
2113 return dev->phydev->link;
2114}
2115
2116static void mtk_get_strings(struct net_device *dev, u32 stringset, u8 *data)
2117{
2118 int i;
2119
2120 switch (stringset) {
2121 case ETH_SS_STATS:
2122 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++) {
2123 memcpy(data, mtk_ethtool_stats[i].str, ETH_GSTRING_LEN);
2124 data += ETH_GSTRING_LEN;
2125 }
2126 break;
2127 }
2128}
2129
2130static int mtk_get_sset_count(struct net_device *dev, int sset)
2131{
2132 switch (sset) {
2133 case ETH_SS_STATS:
2134 return ARRAY_SIZE(mtk_ethtool_stats);
2135 default:
2136 return -EOPNOTSUPP;
2137 }
2138}
2139
2140static void mtk_get_ethtool_stats(struct net_device *dev,
2141 struct ethtool_stats *stats, u64 *data)
2142{
2143 struct mtk_mac *mac = netdev_priv(dev);
2144 struct mtk_hw_stats *hwstats = mac->hw_stats;
2145 u64 *data_src, *data_dst;
2146 unsigned int start;
2147 int i;
2148
2149 if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
2150 return;
2151
2152 if (netif_running(dev) && netif_device_present(dev)) {
2153 if (spin_trylock(&hwstats->stats_lock)) {
2154 mtk_stats_update_mac(mac);
2155 spin_unlock(&hwstats->stats_lock);
2156 }
2157 }
2158
2159 data_src = (u64 *)hwstats;
2160
2161 do {
2162 data_dst = data;
2163 start = u64_stats_fetch_begin_irq(&hwstats->syncp);
2164
2165 for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++)
2166 *data_dst++ = *(data_src + mtk_ethtool_stats[i].offset);
2167 } while (u64_stats_fetch_retry_irq(&hwstats->syncp, start));
2168}
2169
2170static int mtk_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
2171 u32 *rule_locs)
2172{
2173 int ret = -EOPNOTSUPP;
2174
2175 switch (cmd->cmd) {
2176 case ETHTOOL_GRXRINGS:
2177 if (dev->features & NETIF_F_LRO) {
2178 cmd->data = MTK_MAX_RX_RING_NUM;
2179 ret = 0;
2180 }
2181 break;
2182 case ETHTOOL_GRXCLSRLCNT:
2183 if (dev->features & NETIF_F_LRO) {
2184 struct mtk_mac *mac = netdev_priv(dev);
2185
2186 cmd->rule_cnt = mac->hwlro_ip_cnt;
2187 ret = 0;
2188 }
2189 break;
2190 case ETHTOOL_GRXCLSRULE:
2191 if (dev->features & NETIF_F_LRO)
2192 ret = mtk_hwlro_get_fdir_entry(dev, cmd);
2193 break;
2194 case ETHTOOL_GRXCLSRLALL:
2195 if (dev->features & NETIF_F_LRO)
2196 ret = mtk_hwlro_get_fdir_all(dev, cmd,
2197 rule_locs);
2198 break;
2199 default:
2200 break;
2201 }
2202
2203 return ret;
2204}
2205
2206static int mtk_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
2207{
2208 int ret = -EOPNOTSUPP;
2209
2210 switch (cmd->cmd) {
2211 case ETHTOOL_SRXCLSRLINS:
2212 if (dev->features & NETIF_F_LRO)
2213 ret = mtk_hwlro_add_ipaddr(dev, cmd);
2214 break;
2215 case ETHTOOL_SRXCLSRLDEL:
2216 if (dev->features & NETIF_F_LRO)
2217 ret = mtk_hwlro_del_ipaddr(dev, cmd);
2218 break;
2219 default:
2220 break;
2221 }
2222
2223 return ret;
2224}
2225
2226static const struct ethtool_ops mtk_ethtool_ops = {
2227 .get_link_ksettings = mtk_get_link_ksettings,
2228 .set_link_ksettings = mtk_set_link_ksettings,
2229 .get_drvinfo = mtk_get_drvinfo,
2230 .get_msglevel = mtk_get_msglevel,
2231 .set_msglevel = mtk_set_msglevel,
2232 .nway_reset = mtk_nway_reset,
2233 .get_link = mtk_get_link,
2234 .get_strings = mtk_get_strings,
2235 .get_sset_count = mtk_get_sset_count,
2236 .get_ethtool_stats = mtk_get_ethtool_stats,
2237 .get_rxnfc = mtk_get_rxnfc,
2238 .set_rxnfc = mtk_set_rxnfc,
2239};
2240
2241static const struct net_device_ops mtk_netdev_ops = {
2242 .ndo_init = mtk_init,
2243 .ndo_uninit = mtk_uninit,
2244 .ndo_open = mtk_open,
2245 .ndo_stop = mtk_stop,
2246 .ndo_start_xmit = mtk_start_xmit,
2247 .ndo_set_mac_address = mtk_set_mac_address,
2248 .ndo_validate_addr = eth_validate_addr,
2249 .ndo_do_ioctl = mtk_do_ioctl,
2250 .ndo_tx_timeout = mtk_tx_timeout,
2251 .ndo_get_stats64 = mtk_get_stats64,
2252 .ndo_fix_features = mtk_fix_features,
2253 .ndo_set_features = mtk_set_features,
2254#ifdef CONFIG_NET_POLL_CONTROLLER
2255 .ndo_poll_controller = mtk_poll_controller,
2256#endif
2257};
2258
2259static int mtk_add_mac(struct mtk_eth *eth, struct device_node *np)
2260{
2261 struct mtk_mac *mac;
2262 const __be32 *_id = of_get_property(np, "reg", NULL);
2263 int id, err;
2264
2265 if (!_id) {
2266 dev_err(eth->dev, "missing mac id\n");
2267 return -EINVAL;
2268 }
2269
2270 id = be32_to_cpup(_id);
2271 if (id >= MTK_MAC_COUNT) {
2272 dev_err(eth->dev, "%d is not a valid mac id\n", id);
2273 return -EINVAL;
2274 }
2275
2276 if (eth->netdev[id]) {
2277 dev_err(eth->dev, "duplicate mac id found: %d\n", id);
2278 return -EINVAL;
2279 }
2280
2281 eth->netdev[id] = alloc_etherdev(sizeof(*mac));
2282 if (!eth->netdev[id]) {
2283 dev_err(eth->dev, "alloc_etherdev failed\n");
2284 return -ENOMEM;
2285 }
2286 mac = netdev_priv(eth->netdev[id]);
2287 eth->mac[id] = mac;
2288 mac->id = id;
2289 mac->hw = eth;
2290 mac->of_node = np;
2291
2292 memset(mac->hwlro_ip, 0, sizeof(mac->hwlro_ip));
2293 mac->hwlro_ip_cnt = 0;
2294
2295 mac->hw_stats = devm_kzalloc(eth->dev,
2296 sizeof(*mac->hw_stats),
2297 GFP_KERNEL);
2298 if (!mac->hw_stats) {
2299 dev_err(eth->dev, "failed to allocate counter memory\n");
2300 err = -ENOMEM;
2301 goto free_netdev;
2302 }
2303 spin_lock_init(&mac->hw_stats->stats_lock);
2304 u64_stats_init(&mac->hw_stats->syncp);
2305 mac->hw_stats->reg_offset = id * MTK_STAT_OFFSET;
2306
2307 SET_NETDEV_DEV(eth->netdev[id], eth->dev);
2308 eth->netdev[id]->watchdog_timeo = 5 * HZ;
2309 eth->netdev[id]->netdev_ops = &mtk_netdev_ops;
2310 eth->netdev[id]->base_addr = (unsigned long)eth->base;
2311
2312 eth->netdev[id]->hw_features = MTK_HW_FEATURES;
2313 if (eth->hwlro)
2314 eth->netdev[id]->hw_features |= NETIF_F_LRO;
2315
2316 eth->netdev[id]->vlan_features = MTK_HW_FEATURES &
2317 ~(NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX);
2318 eth->netdev[id]->features |= MTK_HW_FEATURES;
2319 eth->netdev[id]->ethtool_ops = &mtk_ethtool_ops;
2320
2321 eth->netdev[id]->irq = eth->irq[0];
2322 return 0;
2323
2324free_netdev:
2325 free_netdev(eth->netdev[id]);
2326 return err;
2327}
2328
2329static int mtk_get_chip_id(struct mtk_eth *eth, u32 *chip_id)
2330{
2331 u32 val[2], id[4];
2332
2333 regmap_read(eth->ethsys, ETHSYS_CHIPID0_3, &val[0]);
2334 regmap_read(eth->ethsys, ETHSYS_CHIPID4_7, &val[1]);
2335
2336 id[3] = ((val[0] >> 16) & 0xff) - '0';
2337 id[2] = ((val[0] >> 24) & 0xff) - '0';
2338 id[1] = (val[1] & 0xff) - '0';
2339 id[0] = ((val[1] >> 8) & 0xff) - '0';
2340
2341 *chip_id = (id[3] * 1000) + (id[2] * 100) +
2342 (id[1] * 10) + id[0];
2343
2344 if (!(*chip_id)) {
2345 dev_err(eth->dev, "failed to get chip id\n");
2346 return -ENODEV;
2347 }
2348
2349 dev_info(eth->dev, "chip id = %d\n", *chip_id);
2350
2351 return 0;
2352}
2353
2354static bool mtk_is_hwlro_supported(struct mtk_eth *eth)
2355{
2356 switch (eth->chip_id) {
2357 case MT7623_ETH:
2358 return true;
2359 }
2360
2361 return false;
2362}
2363
2364static int mtk_probe(struct platform_device *pdev)
2365{
2366 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2367 struct device_node *mac_np;
2368 const struct of_device_id *match;
2369 struct mtk_soc_data *soc;
2370 struct mtk_eth *eth;
2371 int err;
2372 int i;
2373
2374 match = of_match_device(of_mtk_match, &pdev->dev);
2375 soc = (struct mtk_soc_data *)match->data;
2376
2377 eth = devm_kzalloc(&pdev->dev, sizeof(*eth), GFP_KERNEL);
2378 if (!eth)
2379 return -ENOMEM;
2380
2381 eth->dev = &pdev->dev;
2382 eth->base = devm_ioremap_resource(&pdev->dev, res);
2383 if (IS_ERR(eth->base))
2384 return PTR_ERR(eth->base);
2385
2386 spin_lock_init(ð->page_lock);
2387 spin_lock_init(ð->irq_lock);
2388
2389 eth->ethsys = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
2390 "mediatek,ethsys");
2391 if (IS_ERR(eth->ethsys)) {
2392 dev_err(&pdev->dev, "no ethsys regmap found\n");
2393 return PTR_ERR(eth->ethsys);
2394 }
2395
2396 eth->pctl = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
2397 "mediatek,pctl");
2398 if (IS_ERR(eth->pctl)) {
2399 dev_err(&pdev->dev, "no pctl regmap found\n");
2400 return PTR_ERR(eth->pctl);
2401 }
2402
2403 for (i = 0; i < 3; i++) {
2404 eth->irq[i] = platform_get_irq(pdev, i);
2405 if (eth->irq[i] < 0) {
2406 dev_err(&pdev->dev, "no IRQ%d resource found\n", i);
2407 return -ENXIO;
2408 }
2409 }
2410 for (i = 0; i < ARRAY_SIZE(eth->clks); i++) {
2411 eth->clks[i] = devm_clk_get(eth->dev,
2412 mtk_clks_source_name[i]);
2413 if (IS_ERR(eth->clks[i])) {
2414 if (PTR_ERR(eth->clks[i]) == -EPROBE_DEFER)
2415 return -EPROBE_DEFER;
2416 return -ENODEV;
2417 }
2418 }
2419
2420 eth->msg_enable = netif_msg_init(mtk_msg_level, MTK_DEFAULT_MSG_ENABLE);
2421 INIT_WORK(ð->pending_work, mtk_pending_work);
2422
2423 err = mtk_hw_init(eth);
2424 if (err)
2425 return err;
2426
2427 err = mtk_get_chip_id(eth, ð->chip_id);
2428 if (err)
2429 return err;
2430
2431 eth->hwlro = mtk_is_hwlro_supported(eth);
2432
2433 for_each_child_of_node(pdev->dev.of_node, mac_np) {
2434 if (!of_device_is_compatible(mac_np,
2435 "mediatek,eth-mac"))
2436 continue;
2437
2438 if (!of_device_is_available(mac_np))
2439 continue;
2440
2441 err = mtk_add_mac(eth, mac_np);
2442 if (err)
2443 goto err_deinit_hw;
2444 }
2445
2446 err = devm_request_irq(eth->dev, eth->irq[1], mtk_handle_irq_tx, 0,
2447 dev_name(eth->dev), eth);
2448 if (err)
2449 goto err_free_dev;
2450
2451 err = devm_request_irq(eth->dev, eth->irq[2], mtk_handle_irq_rx, 0,
2452 dev_name(eth->dev), eth);
2453 if (err)
2454 goto err_free_dev;
2455
2456 err = mtk_mdio_init(eth);
2457 if (err)
2458 goto err_free_dev;
2459
2460 for (i = 0; i < MTK_MAX_DEVS; i++) {
2461 if (!eth->netdev[i])
2462 continue;
2463
2464 err = register_netdev(eth->netdev[i]);
2465 if (err) {
2466 dev_err(eth->dev, "error bringing up device\n");
2467 goto err_deinit_mdio;
2468 } else
2469 netif_info(eth, probe, eth->netdev[i],
2470 "mediatek frame engine at 0x%08lx, irq %d\n",
2471 eth->netdev[i]->base_addr, eth->irq[0]);
2472 }
2473
2474 /* we run 2 devices on the same DMA ring so we need a dummy device
2475 * for NAPI to work
2476 */
2477 init_dummy_netdev(ð->dummy_dev);
2478 netif_napi_add(ð->dummy_dev, ð->tx_napi, mtk_napi_tx,
2479 MTK_NAPI_WEIGHT);
2480 netif_napi_add(ð->dummy_dev, ð->rx_napi, mtk_napi_rx,
2481 MTK_NAPI_WEIGHT);
2482
2483 platform_set_drvdata(pdev, eth);
2484
2485 return 0;
2486
2487err_deinit_mdio:
2488 mtk_mdio_cleanup(eth);
2489err_free_dev:
2490 mtk_free_dev(eth);
2491err_deinit_hw:
2492 mtk_hw_deinit(eth);
2493
2494 return err;
2495}
2496
2497static int mtk_remove(struct platform_device *pdev)
2498{
2499 struct mtk_eth *eth = platform_get_drvdata(pdev);
2500 int i;
2501
2502 /* stop all devices to make sure that dma is properly shut down */
2503 for (i = 0; i < MTK_MAC_COUNT; i++) {
2504 if (!eth->netdev[i])
2505 continue;
2506 mtk_stop(eth->netdev[i]);
2507 }
2508
2509 mtk_hw_deinit(eth);
2510
2511 netif_napi_del(ð->tx_napi);
2512 netif_napi_del(ð->rx_napi);
2513 mtk_cleanup(eth);
2514 mtk_mdio_cleanup(eth);
2515
2516 return 0;
2517}
2518
2519const struct of_device_id of_mtk_match[] = {
2520 { .compatible = "mediatek,mt2701-eth" },
2521 {},
2522};
2523MODULE_DEVICE_TABLE(of, of_mtk_match);
2524
2525static struct platform_driver mtk_driver = {
2526 .probe = mtk_probe,
2527 .remove = mtk_remove,
2528 .driver = {
2529 .name = "mtk_soc_eth",
2530 .of_match_table = of_mtk_match,
2531 },
2532};
2533
2534module_platform_driver(mtk_driver);
2535
2536MODULE_LICENSE("GPL");
2537MODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
2538MODULE_DESCRIPTION("Ethernet driver for MediaTek SoC");