Linux Audio

Check our new training course

Loading...
v6.8
  1/* SPDX-License-Identifier: GPL-2.0 */
  2
  3#ifndef __ASM_ARC_ENTRY_ARCV2_H
  4#define __ASM_ARC_ENTRY_ARCV2_H
  5
  6#include <asm/asm-offsets.h>
  7#include <asm/dsp-impl.h>
  8#include <asm/irqflags-arcv2.h>
  9#include <asm/thread_info.h>	/* For THREAD_SIZE */
 10
 11/*
 12 * Interrupt/Exception stack layout (pt_regs) for ARCv2
 13 *   (End of struct aligned to end of page [unless nested])
 14 *
 15 *  INTERRUPT                          EXCEPTION
 16 *
 17 *    manual    ---------------------  manual
 18 *              |      orig_r0      |
 19 *              |      event/ECR    |
 20 *              |      bta          |
 21 *              |      gp           |
 22 *              |      fp           |
 23 *              |      sp           |
 24 *              |      r12          |
 25 *              |      r30          |
 26 *              |      r58          |
 27 *              |      r59          |
 28 *  hw autosave ---------------------
 29 *    optional  |      r0           |
 30 *              |      r1           |
 31 *              ~                   ~
 32 *              |      r9           |
 33 *              |      r10          |
 34 *              |      r11          |
 35 *              |      blink        |
 36 *              |      lpe          |
 37 *              |      lps          |
 38 *              |      lpc          |
 39 *              |      ei base      |
 40 *              |      ldi base     |
 41 *              |      jli base     |
 42 *              ---------------------
 43 *  hw autosave |       pc / eret   |
 44 *   mandatory  | stat32 / erstatus |
 45 *              ---------------------
 46 */
 47
 48/*------------------------------------------------------------------------*/
 49.macro INTERRUPT_PROLOGUE
 50
 51	; Before jumping to Interrupt Vector, hardware micro-ops did following:
 52	;   1. SP auto-switched to kernel mode stack
 53	;   2. STATUS32.Z flag set if in U mode at time of interrupt (U:1,K:0)
 54	;   3. Auto save: (mandatory) Push PC and STAT32 on stack
 55	;                 hardware does even if CONFIG_ARC_IRQ_NO_AUTOSAVE
 56	;  4a. Auto save: (optional) r0-r11, blink, LPE,LPS,LPC, JLI,LDI,EI
 57	;
 58	; Now
 59	;  4b. If Auto-save (optional) not enabled in hw, manually save them
 60	;   5. Manually save: r12,r30, sp,fp,gp, ACCL pair
 61	;
 62	; At the end, SP points to pt_regs
 63
 64#ifdef CONFIG_ARC_IRQ_NO_AUTOSAVE
 65	; carve pt_regs on stack (case #3), PC/STAT32 already on stack
 66	sub	sp, sp, SZ_PT_REGS - 8
 67
 68	__SAVE_REGFILE_HARD
 69#else
 70	; carve pt_regs on stack (case #4), which grew partially already
 71	sub	sp, sp, PT_r0
 72#endif
 73
 74	__SAVE_REGFILE_SOFT
 75.endm
 76
 77/*------------------------------------------------------------------------*/
 78.macro EXCEPTION_PROLOGUE_KEEP_AE
 79
 80	; Before jumping to Exception Vector, hardware micro-ops did following:
 81	;   1. SP auto-switched to kernel mode stack
 82	;   2. STATUS32.Z flag set if in U mode at time of exception (U:1,K:0)
 83	;
 84	; Now manually save rest of reg file
 85	; At the end, SP points to pt_regs
 86
 87	sub	sp, sp, SZ_PT_REGS	; carve space for pt_regs
 88
 89	; _HARD saves r10 clobbered by _SOFT as scratch hence comes first
 90
 91	__SAVE_REGFILE_HARD
 92	__SAVE_REGFILE_SOFT
 93
 94	st	r0, [sp]	; orig_r0
 95
 96	lr	r10, [eret]
 97	lr	r11, [erstatus]
 98	ST2	r10, r11, PT_ret
 99
100	lr	r10, [ecr]
101	lr	r11, [erbta]
102	ST2	r10, r11, PT_event
103
104	; OUTPUT: r10 has ECR expected by EV_Trap
105.endm
106
107.macro EXCEPTION_PROLOGUE
108
109	EXCEPTION_PROLOGUE_KEEP_AE	; return ECR in r10
110
111	lr  r0, [efa]
112	mov r1, sp
113
114	FAKE_RET_FROM_EXCPN		; clobbers r9
115.endm
116
117/*------------------------------------------------------------------------
118 * This macro saves the registers manually which would normally be autosaved
119 * by hardware on taken interrupts. It is used by
120 *   - exception handlers (which don't have autosave)
121 *   - interrupt autosave disabled due to CONFIG_ARC_IRQ_NO_AUTOSAVE
122 */
123.macro __SAVE_REGFILE_HARD
124
125	ST2	r0,  r1,  PT_r0
126	ST2	r2,  r3,  PT_r2
127	ST2	r4,  r5,  PT_r4
128	ST2	r6,  r7,  PT_r6
129	ST2	r8,  r9,  PT_r8
130	ST2	r10, r11, PT_r10
131
132	st	blink, [sp, PT_blink]
133
134	lr	r10, [lp_end]
135	lr	r11, [lp_start]
136	ST2	r10, r11, PT_lpe
137
138	st	lp_count, [sp, PT_lpc]
139
140	; skip JLI, LDI, EI for now
141.endm
142
143/*------------------------------------------------------------------------
144 * This macros saves a bunch of other registers which can't be autosaved for
145 * various reasons:
146 *   - r12: the last caller saved scratch reg since hardware saves in pairs so r0-r11
147 *   - r30: free reg, used by gcc as scratch
148 *   - ACCL/ACCH pair when they exist
149 */
150.macro __SAVE_REGFILE_SOFT
151
152	st	fp,  [sp, PT_fp]	; r27
153	st	r30, [sp, PT_r30]
154	st	r12, [sp, PT_r12]
155	st	r26, [sp, PT_r26]	; gp
156
157	; Saving pt_regs->sp correctly requires some extra work due to the way
158	; Auto stack switch works
159	;  - U mode: retrieve it from AUX_USER_SP
160	;  - K mode: add the offset from current SP where H/w starts auto push
161	;
162	; 1. Utilize the fact that Z bit is set if Intr taken in U mode
163	; 2. Upon entry SP is always saved (for any inspection, unwinding etc),
164	;    but on return, restored only if U mode
 
165
166	lr	r10, [AUX_USER_SP]	; U mode SP
167
168	; ISA requires ADD.nz to have same dest and src reg operands
169	mov.nz	r10, sp
170	add2.nz	r10, r10, SZ_PT_REGS/4	; K mode SP
171
172	st	r10, [sp, PT_sp]	; SP (pt_regs->sp)
173
174#ifdef CONFIG_ARC_HAS_ACCL_REGS
175	ST2	r58, r59, PT_r58
176#endif
177
178	/* clobbers r10, r11 registers pair */
179	DSP_SAVE_REGFILE_IRQ
180
181#ifdef CONFIG_ARC_CURR_IN_REG
182	GET_CURR_TASK_ON_CPU	gp
 
 
 
183#endif
184
 
 
 
 
185.endm
186
187/*------------------------------------------------------------------------*/
188.macro __RESTORE_REGFILE_SOFT
 
 
 
 
189
190	ld	fp,  [sp, PT_fp]
191	ld	r30, [sp, PT_r30]
192	ld	r12, [sp, PT_r12]
193	ld	r26, [sp, PT_r26]
194
195	; Restore SP (into AUX_USER_SP) only if returning to U mode
196	;  - for K mode, it will be implicitly restored as stack is unwound
197	;  - Z flag set on K is inverse of what hardware does on interrupt entry
198	;    but that doesn't really matter
 
 
 
199	bz	1f
200
201	ld	r10, [sp, PT_sp]	; SP (pt_regs->sp)
202	sr	r10, [AUX_USER_SP]
2031:
 
 
204
205	/* clobbers r10, r11 registers pair */
206	DSP_RESTORE_REGFILE_IRQ
207
208#ifdef CONFIG_ARC_HAS_ACCL_REGS
209	LD2	r58, r59, PT_r58
210#endif
211.endm
212
213/*------------------------------------------------------------------------*/
214.macro __RESTORE_REGFILE_HARD
215
216	ld	blink, [sp, PT_blink]
217
218	LD2	r10, r11, PT_lpe
219	sr	r10, [lp_end]
220	sr	r11, [lp_start]
221
222	ld	r10, [sp, PT_lpc]	; lp_count can't be target of LD
223	mov	lp_count, r10
224
225	LD2	r0,  r1,  PT_r0
226	LD2	r2,  r3,  PT_r2
227	LD2	r4,  r5,  PT_r4
228	LD2	r6,  r7,  PT_r6
229	LD2	r8,  r9,  PT_r8
230	LD2	r10, r11, PT_r10
231.endm
232
 
233
234/*------------------------------------------------------------------------*/
235.macro INTERRUPT_EPILOGUE
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
236
237	; INPUT: r0 has STAT32 of calling context
238	; INPUT: Z flag set if returning to K mode
 
 
 
 
 
239
240	; _SOFT clobbers r10 restored by _HARD hence the order
 
241
242	__RESTORE_REGFILE_SOFT
243
244#ifdef CONFIG_ARC_IRQ_NO_AUTOSAVE
245	__RESTORE_REGFILE_HARD
246
247	; SP points to PC/STAT32: hw restores them despite NO_AUTOSAVE
248	add	sp, sp, SZ_PT_REGS - 8
249#else
250	add	sp, sp, PT_r0
251#endif
252
 
253.endm
254
255/*------------------------------------------------------------------------*/
256.macro EXCEPTION_EPILOGUE
257
258	; INPUT: r0 has STAT32 of calling context
 
259
260	btst	r0, STATUS_U_BIT	; Z flag set if K, used in restoring SP
 
261
262	ld	r10, [sp, PT_bta]
263	sr	r10, [erbta]
264
265	LD2	r10, r11, PT_ret
266	sr	r10, [eret]
267	sr	r11, [erstatus]
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
268
269	__RESTORE_REGFILE_SOFT
270	__RESTORE_REGFILE_HARD
271
272	add	sp, sp, SZ_PT_REGS
273.endm
274
275.macro FAKE_RET_FROM_EXCPN
276	lr      r9, [status32]
277	bclr    r9, r9, STATUS_AE_BIT
278	bset    r9, r9, STATUS_IE_BIT
279	kflag   r9
280.endm
281
282/* Get thread_info of "current" tsk */
283.macro GET_CURR_THR_INFO_FROM_SP  reg
284	bmskn \reg, sp, THREAD_SHIFT - 1
285.endm
286
287/* Get CPU-ID of this core */
288.macro  GET_CPU_ID  reg
289	lr  \reg, [identity]
290	xbfu \reg, \reg, 0xE8	/* 00111    01000 */
291				/* M = 8-1  N = 8 */
292.endm
293
294.macro SAVE_ABI_CALLEE_REGS
295	push	r13
296	push	r14
297	push	r15
298	push	r16
299	push	r17
300	push	r18
301	push	r19
302	push	r20
303	push	r21
304	push	r22
305	push	r23
306	push	r24
307	push	r25
308.endm
309
310.macro RESTORE_ABI_CALLEE_REGS
311	pop	r25
312	pop	r24
313	pop	r23
314	pop	r22
315	pop	r21
316	pop	r20
317	pop	r19
318	pop	r18
319	pop	r17
320	pop	r16
321	pop	r15
322	pop	r14
323	pop	r13
324.endm
325
326#endif
v4.10.11
 
  1
  2#ifndef __ASM_ARC_ENTRY_ARCV2_H
  3#define __ASM_ARC_ENTRY_ARCV2_H
  4
  5#include <asm/asm-offsets.h>
 
  6#include <asm/irqflags-arcv2.h>
  7#include <asm/thread_info.h>	/* For THREAD_SIZE */
  8
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
  9/*------------------------------------------------------------------------*/
 10.macro INTERRUPT_PROLOGUE	called_from
 11
 12	; Before jumping to Interrupt Vector, hardware micro-ops did following:
 13	;   1. SP auto-switched to kernel mode stack
 14	;   2. STATUS32.Z flag set to U mode at time of interrupt (U:1, K:0)
 15	;   3. Auto saved: r0-r11, blink, LPE,LPS,LPC, JLI,LDI,EI, PC, STAT32
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 16	;
 17	; Now manually save: r12, sp, fp, gp, r25
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 18
 19	PUSH	r30
 20	PUSH	r12
 
 
 
 
 
 
 
 
 
 
 
 21
 22	; Saving pt_regs->sp correctly requires some extra work due to the way
 23	; Auto stack switch works
 24	;  - U mode: retrieve it from AUX_USER_SP
 25	;  - K mode: add the offset from current SP where H/w starts auto push
 26	;
 27	; Utilize the fact that Z bit is set if Intr taken in U mode
 28	mov.nz	r9, sp
 29	add.nz	r9, r9, SZ_PT_REGS - PT_sp - 4
 30	bnz	1f
 31
 32	lr	r9, [AUX_USER_SP]
 331:
 34	PUSH	r9	; SP
 
 
 
 
 
 
 
 
 35
 36	PUSH	fp
 37	PUSH	gp
 38
 39#ifdef CONFIG_ARC_CURR_IN_REG
 40	PUSH	r25			; user_r25
 41	GET_CURR_TASK_ON_CPU	r25
 42#else
 43	sub	sp, sp, 4
 44#endif
 45
 46.ifnc \called_from, exception
 47	sub	sp, sp, 12	; BTA/ECR/orig_r0 placeholder per pt_regs
 48.endif
 49
 50.endm
 51
 52/*------------------------------------------------------------------------*/
 53.macro INTERRUPT_EPILOGUE	called_from
 54
 55.ifnc \called_from, exception
 56	add	sp, sp, 12	; skip BTA/ECR/orig_r0 placeholderss
 57.endif
 58
 59#ifdef CONFIG_ARC_CURR_IN_REG
 60	POP	r25
 61#else
 62	add	sp, sp, 4
 63#endif
 64
 65	POP	gp
 66	POP	fp
 67
 68	; Don't touch AUX_USER_SP if returning to K mode (Z bit set)
 69	; (Z bit set on K mode is inverse of INTERRUPT_PROLOGUE)
 70	add.z	sp, sp, 4
 71	bz	1f
 72
 73	POPAX	AUX_USER_SP
 
 741:
 75	POP	r12
 76	POP	r30
 77
 
 
 
 
 
 
 78.endm
 79
 80/*------------------------------------------------------------------------*/
 81.macro EXCEPTION_PROLOGUE
 
 
 82
 83	; Before jumping to Exception Vector, hardware micro-ops did following:
 84	;   1. SP auto-switched to kernel mode stack
 85	;   2. STATUS32.Z flag set to U mode at time of interrupt (U:1,K:0)
 86	;
 87	; Now manually save the complete reg file
 
 
 
 
 
 
 
 
 
 88
 89	PUSH	r9		; freeup a register: slot of erstatus
 90
 91	PUSHAX	eret
 92	sub	sp, sp, 12	; skip JLI, LDI, EI
 93	PUSH	lp_count
 94	PUSHAX	lp_start
 95	PUSHAX	lp_end
 96	PUSH	blink
 97
 98	PUSH	r11
 99	PUSH	r10
100
101	ld.as	r9,  [sp, 10]	; load stashed r9 (status32 stack slot)
102	lr	r10, [erstatus]
103	st.as	r10, [sp, 10]	; save status32 at it's right stack slot
104
105	PUSH	r9
106	PUSH	r8
107	PUSH	r7
108	PUSH	r6
109	PUSH	r5
110	PUSH	r4
111	PUSH	r3
112	PUSH	r2
113	PUSH	r1
114	PUSH	r0
115
116	; -- for interrupts, regs above are auto-saved by h/w in that order --
117	; Now do what ISR prologue does (manually save r12, sp, fp, gp, r25)
118	;
119	; Set Z flag if this was from U mode (expected by INTERRUPT_PROLOGUE)
120	; Although H/w exception micro-ops do set Z flag for U mode (just like
121	; for interrupts), it could get clobbered in case we soft land here from
122	; a TLB Miss exception handler (tlbex.S)
123
124	and	r10, r10, STATUS_U_MASK
125	xor.f	0, r10, STATUS_U_MASK
126
127	INTERRUPT_PROLOGUE  exception
128
129	PUSHAX	erbta
130	PUSHAX	ecr		; r9 contains ECR, expected by EV_Trap
 
 
 
 
 
 
131
132	PUSH	r0		; orig_r0
133.endm
134
135/*------------------------------------------------------------------------*/
136.macro EXCEPTION_EPILOGUE
137
138	; Assumes r0 has PT_status32
139	btst   r0, STATUS_U_BIT	; Z flag set if K, used in INTERRUPT_EPILOGUE
140
141	add	sp, sp, 8	; orig_r0/ECR don't need restoring
142	POPAX	erbta
143
144	INTERRUPT_EPILOGUE  exception
 
145
146	POP	r0
147	POP	r1
148	POP	r2
149	POP	r3
150	POP	r4
151	POP	r5
152	POP	r6
153	POP	r7
154	POP	r8
155	POP	r9
156	POP	r10
157	POP	r11
158
159	POP	blink
160	POPAX	lp_end
161	POPAX	lp_start
162
163	POP	r9
164	mov	lp_count, r9
165
166	add	sp, sp, 12	; skip JLI, LDI, EI
167	POPAX	eret
168	POPAX	erstatus
169
170	ld.as	r9, [sp, -12]	; reload r9 which got clobbered
 
 
 
171.endm
172
173.macro FAKE_RET_FROM_EXCPN
174	lr      r9, [status32]
175	bic     r9, r9, (STATUS_U_MASK|STATUS_DE_MASK|STATUS_AE_MASK)
176	or      r9, r9, (STATUS_L_MASK|STATUS_IE_MASK)
177	kflag   r9
178.endm
179
180/* Get thread_info of "current" tsk */
181.macro GET_CURR_THR_INFO_FROM_SP  reg
182	bmskn \reg, sp, THREAD_SHIFT - 1
183.endm
184
185/* Get CPU-ID of this core */
186.macro  GET_CPU_ID  reg
187	lr  \reg, [identity]
188	xbfu \reg, \reg, 0xE8	/* 00111    01000 */
189				/* M = 8-1  N = 8 */
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
190.endm
191
192#endif