Linux Audio

Check our new training course

Loading...
v6.8
  1// SPDX-License-Identifier: GPL-2.0-or-later
  2/*
  3 * Freescale Media5200 board Device Tree Source
  4 *
  5 * Copyright 2009 Secret Lab Technologies Ltd.
  6 * Grant Likely <grant.likely@secretlab.ca>
  7 * Steven Cavanagh <scavanagh@secretlab.ca>
 
 
 
 
 
  8 */
  9
 10/include/ "mpc5200b.dtsi"
 11
 12&gpt0 { fsl,has-wdt; };
 13
 14/ {
 15	model = "fsl,media5200";
 16	compatible = "fsl,media5200";
 17
 18	aliases {
 19		console = &console;
 20		ethernet0 = &eth0;
 21	};
 22
 23	chosen {
 24		stdout-path = &console;
 25	};
 26
 27	cpus {
 28		PowerPC,5200@0 {
 29			timebase-frequency = <33000000>;	// 33 MHz, these were configured by U-Boot
 30			bus-frequency = <132000000>;		// 132 MHz
 31			clock-frequency = <396000000>;		// 396 MHz
 32		};
 33	};
 34
 35	memory@0 {
 36		reg = <0x00000000 0x08000000>;	// 128MB RAM
 37	};
 38
 39	soc5200@f0000000 {
 40		bus-frequency = <132000000>;// 132 MHz
 41
 
 
 
 
 42		psc@2000 {	// PSC1
 43			status = "disabled";
 44		};
 45
 46		psc@2200 {	// PSC2
 47			status = "disabled";
 48		};
 49
 50		psc@2400 {	// PSC3
 51			status = "disabled";
 52		};
 53
 54		psc@2600 {	// PSC4
 55			status = "disabled";
 56		};
 57
 58		psc@2800 {	// PSC5
 59			status = "disabled";
 60		};
 61
 62		// PSC6 in uart mode
 63		console: psc@2c00 {		// PSC6
 64			compatible = "fsl,mpc5200b-psc-uart","fsl,mpc5200-psc-uart";
 65		};
 66
 67		ethernet@3000 {
 68			phy-handle = <&phy0>;
 69		};
 70
 71		mdio@3000 {
 72			phy0: ethernet-phy@0 {
 73				reg = <0>;
 74			};
 75		};
 76
 77		usb@1000 {
 78			reg = <0x1000 0x100>;
 79		};
 80	};
 81
 82	pci@f0000d00 {
 83		interrupt-map-mask = <0xf800 0 0 7>;
 84		interrupt-map = <0xc000 0 0 1 &media5200_fpga 0 2 // 1st slot
 85				 0xc000 0 0 2 &media5200_fpga 0 3
 86				 0xc000 0 0 3 &media5200_fpga 0 4
 87				 0xc000 0 0 4 &media5200_fpga 0 5
 88
 89				 0xc800 0 0 1 &media5200_fpga 0 3 // 2nd slot
 90				 0xc800 0 0 2 &media5200_fpga 0 4
 91				 0xc800 0 0 3 &media5200_fpga 0 5
 92				 0xc800 0 0 4 &media5200_fpga 0 2
 93
 94				 0xd000 0 0 1 &media5200_fpga 0 4 // miniPCI
 95				 0xd000 0 0 2 &media5200_fpga 0 5
 96
 97				 0xe000 0 0 1 &media5200_fpga 0 5 // CoralIP
 98				>;
 99		ranges = <0x42000000 0 0x80000000 0x80000000 0 0x20000000>,
100			 <0x02000000 0 0xa0000000 0xa0000000 0 0x10000000>,
101			 <0x01000000 0 0x00000000 0xb0000000 0 0x01000000>;
102		interrupt-parent = <&mpc5200_pic>;
103	};
104
105	localbus {
106		ranges = < 0 0 0xfc000000 0x02000000
107			   1 0 0xfe000000 0x02000000
108			   2 0 0xf0010000 0x00010000
109			   3 0 0xf0020000 0x00010000 >;
110		flash@0,0 {
111			compatible = "amd,am29lv28ml", "cfi-flash";
112			reg = <0 0x0 0x2000000>;                // 32 MB
113			bank-width = <4>;                       // Width in bytes of the flash bank
114			device-width = <2>;                     // Two devices on each bank
115		};
116
117		flash@1,0 {
118			compatible = "amd,am29lv28ml", "cfi-flash";
119			reg = <1 0 0x2000000>;                  // 32 MB
120			bank-width = <4>;                       // Width in bytes of the flash bank
121			device-width = <2>;                     // Two devices on each bank
122		};
123
124		media5200_fpga: fpga@2,0 {
125			compatible = "fsl,media5200-fpga";
126			interrupt-controller;
127			#interrupt-cells = <2>;	// 0:bank 1:id; no type field
128			reg = <2 0 0x10000>;
129
130			interrupt-parent = <&mpc5200_pic>;
131			interrupts = <0 0 3	// IRQ bank 0
132			              1 1 3>;	// IRQ bank 1
133		};
134
135		uart@3,0 {
136			compatible = "ti,tl16c752bpt";
137			reg = <3 0 0x10000>;
138			interrupt-parent = <&media5200_fpga>;
139			interrupts = <0 0  0 1>; // 2 irqs
140		};
141	};
142};
v3.5.6
 
  1/*
  2 * Freescale Media5200 board Device Tree Source
  3 *
  4 * Copyright 2009 Secret Lab Technologies Ltd.
  5 * Grant Likely <grant.likely@secretlab.ca>
  6 * Steven Cavanagh <scavanagh@secretlab.ca>
  7 *
  8 * This program is free software; you can redistribute  it and/or modify it
  9 * under  the terms of  the GNU General  Public License as published by the
 10 * Free Software Foundation;  either version 2 of the  License, or (at your
 11 * option) any later version.
 12 */
 13
 14/include/ "mpc5200b.dtsi"
 15
 
 
 16/ {
 17	model = "fsl,media5200";
 18	compatible = "fsl,media5200";
 19
 20	aliases {
 21		console = &console;
 22		ethernet0 = &eth0;
 23	};
 24
 25	chosen {
 26		linux,stdout-path = &console;
 27	};
 28
 29	cpus {
 30		PowerPC,5200@0 {
 31			timebase-frequency = <33000000>;	// 33 MHz, these were configured by U-Boot
 32			bus-frequency = <132000000>;		// 132 MHz
 33			clock-frequency = <396000000>;		// 396 MHz
 34		};
 35	};
 36
 37	memory {
 38		reg = <0x00000000 0x08000000>;	// 128MB RAM
 39	};
 40
 41	soc5200@f0000000 {
 42		bus-frequency = <132000000>;// 132 MHz
 43
 44		timer@600 {	// General Purpose Timer
 45			fsl,has-wdt;
 46		};
 47
 48		psc@2000 {	// PSC1
 49			status = "disabled";
 50		};
 51
 52		psc@2200 {	// PSC2
 53			status = "disabled";
 54		};
 55
 56		psc@2400 {	// PSC3
 57			status = "disabled";
 58		};
 59
 60		psc@2600 {	// PSC4
 61			status = "disabled";
 62		};
 63
 64		psc@2800 {	// PSC5
 65			status = "disabled";
 66		};
 67
 68		// PSC6 in uart mode
 69		console: psc@2c00 {		// PSC6
 70			compatible = "fsl,mpc5200b-psc-uart","fsl,mpc5200-psc-uart";
 71		};
 72
 73		ethernet@3000 {
 74			phy-handle = <&phy0>;
 75		};
 76
 77		mdio@3000 {
 78			phy0: ethernet-phy@0 {
 79				reg = <0>;
 80			};
 81		};
 82
 83		usb@1000 {
 84			reg = <0x1000 0x100>;
 85		};
 86	};
 87
 88	pci@f0000d00 {
 89		interrupt-map-mask = <0xf800 0 0 7>;
 90		interrupt-map = <0xc000 0 0 1 &media5200_fpga 0 2 // 1st slot
 91				 0xc000 0 0 2 &media5200_fpga 0 3
 92				 0xc000 0 0 3 &media5200_fpga 0 4
 93				 0xc000 0 0 4 &media5200_fpga 0 5
 94
 95				 0xc800 0 0 1 &media5200_fpga 0 3 // 2nd slot
 96				 0xc800 0 0 2 &media5200_fpga 0 4
 97				 0xc800 0 0 3 &media5200_fpga 0 5
 98				 0xc800 0 0 4 &media5200_fpga 0 2
 99
100				 0xd000 0 0 1 &media5200_fpga 0 4 // miniPCI
101				 0xd000 0 0 2 &media5200_fpga 0 5
102
103				 0xe000 0 0 1 &media5200_fpga 0 5 // CoralIP
104				>;
105		ranges = <0x42000000 0 0x80000000 0x80000000 0 0x20000000
106			  0x02000000 0 0xa0000000 0xa0000000 0 0x10000000
107			  0x01000000 0 0x00000000 0xb0000000 0 0x01000000>;
108		interrupt-parent = <&mpc5200_pic>;
109	};
110
111	localbus {
112		ranges = < 0 0 0xfc000000 0x02000000
113			   1 0 0xfe000000 0x02000000
114			   2 0 0xf0010000 0x00010000
115			   3 0 0xf0020000 0x00010000 >;
116		flash@0,0 {
117			compatible = "amd,am29lv28ml", "cfi-flash";
118			reg = <0 0x0 0x2000000>;                // 32 MB
119			bank-width = <4>;                       // Width in bytes of the flash bank
120			device-width = <2>;                     // Two devices on each bank
121		};
122
123		flash@1,0 {
124			compatible = "amd,am29lv28ml", "cfi-flash";
125			reg = <1 0 0x2000000>;                  // 32 MB
126			bank-width = <4>;                       // Width in bytes of the flash bank
127			device-width = <2>;                     // Two devices on each bank
128		};
129
130		media5200_fpga: fpga@2,0 {
131			compatible = "fsl,media5200-fpga";
132			interrupt-controller;
133			#interrupt-cells = <2>;	// 0:bank 1:id; no type field
134			reg = <2 0 0x10000>;
135
136			interrupt-parent = <&mpc5200_pic>;
137			interrupts = <0 0 3	// IRQ bank 0
138			              1 1 3>;	// IRQ bank 1
139		};
140
141		uart@3,0 {
142			compatible = "ti,tl16c752bpt";
143			reg = <3 0 0x10000>;
144			interrupt-parent = <&media5200_fpga>;
145			interrupts = <0 0  0 1>; // 2 irqs
146		};
147	};
148};