Loading...
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * drivers/char/watchdog/pnx4008_wdt.c
4 *
5 * Watchdog driver for PNX4008 board
6 *
7 * Authors: Dmitry Chigirev <source@mvista.com>,
8 * Vitaly Wool <vitalywool@gmail.com>
9 * Based on sa1100 driver,
10 * Copyright (C) 2000 Oleg Drokin <green@crimea.edu>
11 *
12 * 2005-2006 (c) MontaVista Software, Inc.
13 *
14 * (C) 2012 Wolfram Sang, Pengutronix
15 */
16
17#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
21#include <linux/types.h>
22#include <linux/kernel.h>
23#include <linux/watchdog.h>
24#include <linux/platform_device.h>
25#include <linux/clk.h>
26#include <linux/spinlock.h>
27#include <linux/io.h>
28#include <linux/slab.h>
29#include <linux/err.h>
30#include <linux/of.h>
31#include <linux/delay.h>
32#include <linux/reboot.h>
33
34/* WatchDog Timer - Chapter 23 Page 207 */
35
36#define DEFAULT_HEARTBEAT 19
37#define MAX_HEARTBEAT 60
38
39/* Watchdog timer register set definition */
40#define WDTIM_INT(p) ((p) + 0x0)
41#define WDTIM_CTRL(p) ((p) + 0x4)
42#define WDTIM_COUNTER(p) ((p) + 0x8)
43#define WDTIM_MCTRL(p) ((p) + 0xC)
44#define WDTIM_MATCH0(p) ((p) + 0x10)
45#define WDTIM_EMR(p) ((p) + 0x14)
46#define WDTIM_PULSE(p) ((p) + 0x18)
47#define WDTIM_RES(p) ((p) + 0x1C)
48
49/* WDTIM_INT bit definitions */
50#define MATCH_INT 1
51
52/* WDTIM_CTRL bit definitions */
53#define COUNT_ENAB 1
54#define RESET_COUNT (1 << 1)
55#define DEBUG_EN (1 << 2)
56
57/* WDTIM_MCTRL bit definitions */
58#define MR0_INT 1
59#undef RESET_COUNT0
60#define RESET_COUNT0 (1 << 2)
61#define STOP_COUNT0 (1 << 2)
62#define M_RES1 (1 << 3)
63#define M_RES2 (1 << 4)
64#define RESFRC1 (1 << 5)
65#define RESFRC2 (1 << 6)
66
67/* WDTIM_EMR bit definitions */
68#define EXT_MATCH0 1
69#define MATCH_OUTPUT_HIGH (2 << 4) /*a MATCH_CTRL setting */
70
71/* WDTIM_RES bit definitions */
72#define WDOG_RESET 1 /* read only */
73
74#define WDOG_COUNTER_RATE 13000000 /*the counter clock is 13 MHz fixed */
75
76static bool nowayout = WATCHDOG_NOWAYOUT;
77static unsigned int heartbeat;
78
79static DEFINE_SPINLOCK(io_lock);
80static void __iomem *wdt_base;
81static struct clk *wdt_clk;
82
83static int pnx4008_wdt_start(struct watchdog_device *wdd)
84{
85 spin_lock(&io_lock);
86
87 /* stop counter, initiate counter reset */
88 writel(RESET_COUNT, WDTIM_CTRL(wdt_base));
89 /*wait for reset to complete. 100% guarantee event */
90 while (readl(WDTIM_COUNTER(wdt_base)))
91 cpu_relax();
92 /* internal and external reset, stop after that */
93 writel(M_RES2 | STOP_COUNT0 | RESET_COUNT0, WDTIM_MCTRL(wdt_base));
94 /* configure match output */
95 writel(MATCH_OUTPUT_HIGH, WDTIM_EMR(wdt_base));
96 /* clear interrupt, just in case */
97 writel(MATCH_INT, WDTIM_INT(wdt_base));
98 /* the longest pulse period 65541/(13*10^6) seconds ~ 5 ms. */
99 writel(0xFFFF, WDTIM_PULSE(wdt_base));
100 writel(wdd->timeout * WDOG_COUNTER_RATE, WDTIM_MATCH0(wdt_base));
101 /*enable counter, stop when debugger active */
102 writel(COUNT_ENAB | DEBUG_EN, WDTIM_CTRL(wdt_base));
103
104 spin_unlock(&io_lock);
105 return 0;
106}
107
108static int pnx4008_wdt_stop(struct watchdog_device *wdd)
109{
110 spin_lock(&io_lock);
111
112 writel(0, WDTIM_CTRL(wdt_base)); /*stop counter */
113
114 spin_unlock(&io_lock);
115 return 0;
116}
117
118static int pnx4008_wdt_set_timeout(struct watchdog_device *wdd,
119 unsigned int new_timeout)
120{
121 wdd->timeout = new_timeout;
122 return 0;
123}
124
125static int pnx4008_restart_handler(struct watchdog_device *wdd,
126 unsigned long mode, void *cmd)
127{
128 const char *boot_cmd = cmd;
129
130 /*
131 * Verify if a "cmd" passed from the userspace program rebooting
132 * the system; if available, handle it.
133 * - For details, see the 'reboot' syscall in kernel/reboot.c
134 * - If the received "cmd" is not supported, use the default mode.
135 */
136 if (boot_cmd) {
137 if (boot_cmd[0] == 'h')
138 mode = REBOOT_HARD;
139 else if (boot_cmd[0] == 's')
140 mode = REBOOT_SOFT;
141 }
142
143 if (mode == REBOOT_SOFT) {
144 /* Force match output active */
145 writel(EXT_MATCH0, WDTIM_EMR(wdt_base));
146 /* Internal reset on match output (RESOUT_N not asserted) */
147 writel(M_RES1, WDTIM_MCTRL(wdt_base));
148 } else {
149 /* Instant assert of RESETOUT_N with pulse length 1mS */
150 writel(13000, WDTIM_PULSE(wdt_base));
151 writel(M_RES2 | RESFRC1 | RESFRC2, WDTIM_MCTRL(wdt_base));
152 }
153
154 /* Wait for watchdog to reset system */
155 mdelay(1000);
156
157 return NOTIFY_DONE;
158}
159
160static const struct watchdog_info pnx4008_wdt_ident = {
161 .options = WDIOF_CARDRESET | WDIOF_MAGICCLOSE |
162 WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING,
163 .identity = "PNX4008 Watchdog",
164};
165
166static const struct watchdog_ops pnx4008_wdt_ops = {
167 .owner = THIS_MODULE,
168 .start = pnx4008_wdt_start,
169 .stop = pnx4008_wdt_stop,
170 .set_timeout = pnx4008_wdt_set_timeout,
171 .restart = pnx4008_restart_handler,
172};
173
174static struct watchdog_device pnx4008_wdd = {
175 .info = &pnx4008_wdt_ident,
176 .ops = &pnx4008_wdt_ops,
177 .timeout = DEFAULT_HEARTBEAT,
178 .min_timeout = 1,
179 .max_timeout = MAX_HEARTBEAT,
180};
181
182static int pnx4008_wdt_probe(struct platform_device *pdev)
183{
184 struct device *dev = &pdev->dev;
185 int ret = 0;
186
187 watchdog_init_timeout(&pnx4008_wdd, heartbeat, dev);
188
189 wdt_base = devm_platform_ioremap_resource(pdev, 0);
190 if (IS_ERR(wdt_base))
191 return PTR_ERR(wdt_base);
192
193 wdt_clk = devm_clk_get_enabled(dev, NULL);
194 if (IS_ERR(wdt_clk))
195 return PTR_ERR(wdt_clk);
196
197 pnx4008_wdd.bootstatus = (readl(WDTIM_RES(wdt_base)) & WDOG_RESET) ?
198 WDIOF_CARDRESET : 0;
199 pnx4008_wdd.parent = dev;
200 watchdog_set_nowayout(&pnx4008_wdd, nowayout);
201 watchdog_set_restart_priority(&pnx4008_wdd, 128);
202
203 if (readl(WDTIM_CTRL(wdt_base)) & COUNT_ENAB)
204 set_bit(WDOG_HW_RUNNING, &pnx4008_wdd.status);
205
206 ret = devm_watchdog_register_device(dev, &pnx4008_wdd);
207 if (ret < 0)
208 return ret;
209
210 dev_info(dev, "heartbeat %d sec\n", pnx4008_wdd.timeout);
211
212 return 0;
213}
214
215#ifdef CONFIG_OF
216static const struct of_device_id pnx4008_wdt_match[] = {
217 { .compatible = "nxp,pnx4008-wdt" },
218 { }
219};
220MODULE_DEVICE_TABLE(of, pnx4008_wdt_match);
221#endif
222
223static struct platform_driver platform_wdt_driver = {
224 .driver = {
225 .name = "pnx4008-watchdog",
226 .of_match_table = of_match_ptr(pnx4008_wdt_match),
227 },
228 .probe = pnx4008_wdt_probe,
229};
230
231module_platform_driver(platform_wdt_driver);
232
233MODULE_AUTHOR("MontaVista Software, Inc. <source@mvista.com>");
234MODULE_AUTHOR("Wolfram Sang <kernel@pengutronix.de>");
235MODULE_DESCRIPTION("PNX4008 Watchdog Driver");
236
237module_param(heartbeat, uint, 0);
238MODULE_PARM_DESC(heartbeat,
239 "Watchdog heartbeat period in seconds from 1 to "
240 __MODULE_STRING(MAX_HEARTBEAT) ", default "
241 __MODULE_STRING(DEFAULT_HEARTBEAT));
242
243module_param(nowayout, bool, 0);
244MODULE_PARM_DESC(nowayout,
245 "Set to 1 to keep watchdog running after device release");
246
247MODULE_LICENSE("GPL");
248MODULE_ALIAS("platform:pnx4008-watchdog");
1/*
2 * drivers/char/watchdog/pnx4008_wdt.c
3 *
4 * Watchdog driver for PNX4008 board
5 *
6 * Authors: Dmitry Chigirev <source@mvista.com>,
7 * Vitaly Wool <vitalywool@gmail.com>
8 * Based on sa1100 driver,
9 * Copyright (C) 2000 Oleg Drokin <green@crimea.edu>
10 *
11 * 2005-2006 (c) MontaVista Software, Inc.
12 *
13 * (C) 2012 Wolfram Sang, Pengutronix
14 *
15 * This file is licensed under the terms of the GNU General Public License
16 * version 2. This program is licensed "as is" without any warranty of any
17 * kind, whether express or implied.
18 */
19
20#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
21
22#include <linux/module.h>
23#include <linux/moduleparam.h>
24#include <linux/types.h>
25#include <linux/kernel.h>
26#include <linux/miscdevice.h>
27#include <linux/watchdog.h>
28#include <linux/init.h>
29#include <linux/platform_device.h>
30#include <linux/clk.h>
31#include <linux/spinlock.h>
32#include <linux/io.h>
33#include <linux/slab.h>
34#include <linux/err.h>
35#include <linux/of.h>
36#include <mach/hardware.h>
37
38/* WatchDog Timer - Chapter 23 Page 207 */
39
40#define DEFAULT_HEARTBEAT 19
41#define MAX_HEARTBEAT 60
42
43/* Watchdog timer register set definition */
44#define WDTIM_INT(p) ((p) + 0x0)
45#define WDTIM_CTRL(p) ((p) + 0x4)
46#define WDTIM_COUNTER(p) ((p) + 0x8)
47#define WDTIM_MCTRL(p) ((p) + 0xC)
48#define WDTIM_MATCH0(p) ((p) + 0x10)
49#define WDTIM_EMR(p) ((p) + 0x14)
50#define WDTIM_PULSE(p) ((p) + 0x18)
51#define WDTIM_RES(p) ((p) + 0x1C)
52
53/* WDTIM_INT bit definitions */
54#define MATCH_INT 1
55
56/* WDTIM_CTRL bit definitions */
57#define COUNT_ENAB 1
58#define RESET_COUNT (1 << 1)
59#define DEBUG_EN (1 << 2)
60
61/* WDTIM_MCTRL bit definitions */
62#define MR0_INT 1
63#undef RESET_COUNT0
64#define RESET_COUNT0 (1 << 2)
65#define STOP_COUNT0 (1 << 2)
66#define M_RES1 (1 << 3)
67#define M_RES2 (1 << 4)
68#define RESFRC1 (1 << 5)
69#define RESFRC2 (1 << 6)
70
71/* WDTIM_EMR bit definitions */
72#define EXT_MATCH0 1
73#define MATCH_OUTPUT_HIGH (2 << 4) /*a MATCH_CTRL setting */
74
75/* WDTIM_RES bit definitions */
76#define WDOG_RESET 1 /* read only */
77
78#define WDOG_COUNTER_RATE 13000000 /*the counter clock is 13 MHz fixed */
79
80static bool nowayout = WATCHDOG_NOWAYOUT;
81static unsigned int heartbeat = DEFAULT_HEARTBEAT;
82
83static DEFINE_SPINLOCK(io_lock);
84static void __iomem *wdt_base;
85struct clk *wdt_clk;
86
87static int pnx4008_wdt_start(struct watchdog_device *wdd)
88{
89 spin_lock(&io_lock);
90
91 /* stop counter, initiate counter reset */
92 writel(RESET_COUNT, WDTIM_CTRL(wdt_base));
93 /*wait for reset to complete. 100% guarantee event */
94 while (readl(WDTIM_COUNTER(wdt_base)))
95 cpu_relax();
96 /* internal and external reset, stop after that */
97 writel(M_RES2 | STOP_COUNT0 | RESET_COUNT0, WDTIM_MCTRL(wdt_base));
98 /* configure match output */
99 writel(MATCH_OUTPUT_HIGH, WDTIM_EMR(wdt_base));
100 /* clear interrupt, just in case */
101 writel(MATCH_INT, WDTIM_INT(wdt_base));
102 /* the longest pulse period 65541/(13*10^6) seconds ~ 5 ms. */
103 writel(0xFFFF, WDTIM_PULSE(wdt_base));
104 writel(wdd->timeout * WDOG_COUNTER_RATE, WDTIM_MATCH0(wdt_base));
105 /*enable counter, stop when debugger active */
106 writel(COUNT_ENAB | DEBUG_EN, WDTIM_CTRL(wdt_base));
107
108 spin_unlock(&io_lock);
109 return 0;
110}
111
112static int pnx4008_wdt_stop(struct watchdog_device *wdd)
113{
114 spin_lock(&io_lock);
115
116 writel(0, WDTIM_CTRL(wdt_base)); /*stop counter */
117
118 spin_unlock(&io_lock);
119 return 0;
120}
121
122static int pnx4008_wdt_set_timeout(struct watchdog_device *wdd,
123 unsigned int new_timeout)
124{
125 wdd->timeout = new_timeout;
126 return 0;
127}
128
129static const struct watchdog_info pnx4008_wdt_ident = {
130 .options = WDIOF_CARDRESET | WDIOF_MAGICCLOSE |
131 WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING,
132 .identity = "PNX4008 Watchdog",
133};
134
135static const struct watchdog_ops pnx4008_wdt_ops = {
136 .owner = THIS_MODULE,
137 .start = pnx4008_wdt_start,
138 .stop = pnx4008_wdt_stop,
139 .set_timeout = pnx4008_wdt_set_timeout,
140};
141
142static struct watchdog_device pnx4008_wdd = {
143 .info = &pnx4008_wdt_ident,
144 .ops = &pnx4008_wdt_ops,
145 .min_timeout = 1,
146 .max_timeout = MAX_HEARTBEAT,
147};
148
149static int __devinit pnx4008_wdt_probe(struct platform_device *pdev)
150{
151 struct resource *r;
152 int ret = 0;
153
154 if (heartbeat < 1 || heartbeat > MAX_HEARTBEAT)
155 heartbeat = DEFAULT_HEARTBEAT;
156
157 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
158 wdt_base = devm_request_and_ioremap(&pdev->dev, r);
159 if (!wdt_base)
160 return -EADDRINUSE;
161
162 wdt_clk = clk_get(&pdev->dev, NULL);
163 if (IS_ERR(wdt_clk))
164 return PTR_ERR(wdt_clk);
165
166 ret = clk_enable(wdt_clk);
167 if (ret)
168 goto out;
169
170 pnx4008_wdd.timeout = heartbeat;
171 pnx4008_wdd.bootstatus = (readl(WDTIM_RES(wdt_base)) & WDOG_RESET) ?
172 WDIOF_CARDRESET : 0;
173 watchdog_set_nowayout(&pnx4008_wdd, nowayout);
174
175 pnx4008_wdt_stop(&pnx4008_wdd); /* disable for now */
176
177 ret = watchdog_register_device(&pnx4008_wdd);
178 if (ret < 0) {
179 dev_err(&pdev->dev, "cannot register watchdog device\n");
180 goto disable_clk;
181 }
182
183 dev_info(&pdev->dev, "PNX4008 Watchdog Timer: heartbeat %d sec\n",
184 heartbeat);
185
186 return 0;
187
188disable_clk:
189 clk_disable(wdt_clk);
190out:
191 clk_put(wdt_clk);
192 return ret;
193}
194
195static int __devexit pnx4008_wdt_remove(struct platform_device *pdev)
196{
197 watchdog_unregister_device(&pnx4008_wdd);
198
199 clk_disable(wdt_clk);
200 clk_put(wdt_clk);
201
202 return 0;
203}
204
205#ifdef CONFIG_OF
206static const struct of_device_id pnx4008_wdt_match[] = {
207 { .compatible = "nxp,pnx4008-wdt" },
208 { }
209};
210MODULE_DEVICE_TABLE(of, pnx4008_wdt_match);
211#endif
212
213static struct platform_driver platform_wdt_driver = {
214 .driver = {
215 .name = "pnx4008-watchdog",
216 .owner = THIS_MODULE,
217 .of_match_table = of_match_ptr(pnx4008_wdt_match),
218 },
219 .probe = pnx4008_wdt_probe,
220 .remove = __devexit_p(pnx4008_wdt_remove),
221};
222
223module_platform_driver(platform_wdt_driver);
224
225MODULE_AUTHOR("MontaVista Software, Inc. <source@mvista.com>");
226MODULE_AUTHOR("Wolfram Sang <w.sang@pengutronix.de>");
227MODULE_DESCRIPTION("PNX4008 Watchdog Driver");
228
229module_param(heartbeat, uint, 0);
230MODULE_PARM_DESC(heartbeat,
231 "Watchdog heartbeat period in seconds from 1 to "
232 __MODULE_STRING(MAX_HEARTBEAT) ", default "
233 __MODULE_STRING(DEFAULT_HEARTBEAT));
234
235module_param(nowayout, bool, 0);
236MODULE_PARM_DESC(nowayout,
237 "Set to 1 to keep watchdog running after device release");
238
239MODULE_LICENSE("GPL");
240MODULE_ALIAS_MISCDEV(WATCHDOG_MINOR);
241MODULE_ALIAS("platform:pnx4008-watchdog");