Linux Audio

Check our new training course

Loading...
v6.8
  1// SPDX-License-Identifier: GPL-2.0+
  2/*
  3 * EHCI HCD (Host Controller Driver) PCI Bus Glue.
  4 *
  5 * Copyright (c) 2000-2004 by David Brownell
 
 
 
 
 
 
 
 
 
 
 
 
 
 
  6 */
  7
  8#include <linux/kernel.h>
  9#include <linux/module.h>
 10#include <linux/pci.h>
 11#include <linux/usb.h>
 12#include <linux/usb/hcd.h>
 13
 14#include "ehci.h"
 15#include "pci-quirks.h"
 16
 17#define DRIVER_DESC "EHCI PCI platform driver"
 18
 19static const char hcd_name[] = "ehci-pci";
 20
 21/* defined here to avoid adding to pci_ids.h for single instance use */
 22#define PCI_DEVICE_ID_INTEL_CE4100_USB	0x2e70
 23
 24#define PCI_VENDOR_ID_ASPEED		0x1a03
 25#define PCI_DEVICE_ID_ASPEED_EHCI	0x2603
 26
 27/*-------------------------------------------------------------------------*/
 28#define PCI_DEVICE_ID_INTEL_QUARK_X1000_SOC		0x0939
 29static inline bool is_intel_quark_x1000(struct pci_dev *pdev)
 30{
 31	return pdev->vendor == PCI_VENDOR_ID_INTEL &&
 32		pdev->device == PCI_DEVICE_ID_INTEL_QUARK_X1000_SOC;
 33}
 34
 35/*
 36 * This is the list of PCI IDs for the devices that have EHCI USB class and
 37 * specific drivers for that. One of the example is a ChipIdea device installed
 38 * on some Intel MID platforms.
 39 */
 40static const struct pci_device_id bypass_pci_id_table[] = {
 41	/* ChipIdea on Intel MID platform */
 42	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x0811), },
 43	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x0829), },
 44	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0xe006), },
 45	{}
 46};
 47
 48static inline bool is_bypassed_id(struct pci_dev *pdev)
 49{
 50	return !!pci_match_id(bypass_pci_id_table, pdev);
 51}
 52
 53/*
 54 * 0x84 is the offset of in/out threshold register,
 55 * and it is the same offset as the register of 'hostpc'.
 56 */
 57#define	intel_quark_x1000_insnreg01	hostpc
 58
 59/* Maximum usable threshold value is 0x7f dwords for both IN and OUT */
 60#define INTEL_QUARK_X1000_EHCI_MAX_THRESHOLD	0x007f007f
 61
 62/* called after powerup, by probe or system-pm "wakeup" */
 63static int ehci_pci_reinit(struct ehci_hcd *ehci, struct pci_dev *pdev)
 64{
 65	int			retval;
 66
 67	/* we expect static quirk code to handle the "extended capabilities"
 68	 * (currently just BIOS handoff) allowed starting with EHCI 0.96
 69	 */
 70
 71	/* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */
 72	retval = pci_set_mwi(pdev);
 73	if (!retval)
 74		ehci_dbg(ehci, "MWI active\n");
 75
 76	/* Reset the threshold limit */
 77	if (is_intel_quark_x1000(pdev)) {
 78		/*
 79		 * For the Intel QUARK X1000, raise the I/O threshold to the
 80		 * maximum usable value in order to improve performance.
 81		 */
 82		ehci_writel(ehci, INTEL_QUARK_X1000_EHCI_MAX_THRESHOLD,
 83			ehci->regs->intel_quark_x1000_insnreg01);
 84	}
 85
 86	return 0;
 87}
 88
 89/* called during probe() after chip reset completes */
 90static int ehci_pci_setup(struct usb_hcd *hcd)
 91{
 92	struct ehci_hcd		*ehci = hcd_to_ehci(hcd);
 93	struct pci_dev		*pdev = to_pci_dev(hcd->self.controller);
 
 
 94	u32			temp;
 95	int			retval;
 96
 97	ehci->caps = hcd->regs;
 98
 99	/*
100	 * ehci_init() causes memory for DMA transfers to be
101	 * allocated.  Thus, any vendor-specific workarounds based on
102	 * limiting the type of memory used for DMA transfers must
103	 * happen before ehci_setup() is called.
104	 *
105	 * Most other workarounds can be done either before or after
106	 * init and reset; they are located here too.
107	 */
108	switch (pdev->vendor) {
109	case PCI_VENDOR_ID_TOSHIBA_2:
110		/* celleb's companion chip */
111		if (pdev->device == 0x01b5) {
112#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
113			ehci->big_endian_mmio = 1;
114#else
115			ehci_warn(ehci,
116				  "unsupported big endian Toshiba quirk\n");
117#endif
118		}
119		break;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
120	case PCI_VENDOR_ID_NVIDIA:
121		/* NVidia reports that certain chips don't handle
122		 * QH, ITD, or SITD addresses above 2GB.  (But TD,
123		 * data buffer, and periodic schedule are normal.)
124		 */
125		switch (pdev->device) {
126		case 0x003c:	/* MCP04 */
127		case 0x005b:	/* CK804 */
128		case 0x00d8:	/* CK8 */
129		case 0x00e8:	/* CK8S */
130			if (dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(31)) < 0)
 
131				ehci_warn(ehci, "can't enable NVidia "
132					"workaround for >2GB RAM\n");
133			break;
 
 
 
134
135		/* Some NForce2 chips have problems with selective suspend;
136		 * fixed in newer silicon.
 
 
 
 
 
 
 
 
 
 
 
 
137		 */
138		case 0x0068:
139			if (pdev->revision < 0xa4)
140				ehci->no_selective_suspend = 1;
141			break;
142		}
 
 
 
 
 
 
 
 
143		break;
144	case PCI_VENDOR_ID_INTEL:
145		if (pdev->device == PCI_DEVICE_ID_INTEL_CE4100_USB)
 
 
 
 
 
 
 
 
 
 
 
146			hcd->has_tt = 1;
 
 
147		break;
148	case PCI_VENDOR_ID_TDI:
149		if (pdev->device == PCI_DEVICE_ID_TDI_EHCI)
150			hcd->has_tt = 1;
 
 
151		break;
152	case PCI_VENDOR_ID_AMD:
153		/* AMD PLL quirk */
154		if (usb_amd_quirk_pll_check())
155			ehci->amd_pll_fix = 1;
156		/* AMD8111 EHCI doesn't work, according to AMD errata */
157		if (pdev->device == 0x7463) {
158			ehci_info(ehci, "ignoring AMD8111 (errata)\n");
159			retval = -EIO;
160			goto done;
161		}
 
 
 
 
 
 
 
 
 
 
162
163		/*
164		 * EHCI controller on AMD SB700/SB800/Hudson-2/3 platforms may
165		 * read/write memory space which does not belong to it when
166		 * there is NULL pointer with T-bit set to 1 in the frame list
167		 * table. To avoid the issue, the frame list link pointer
168		 * should always contain a valid pointer to a inactive qh.
169		 */
170		if (pdev->device == 0x7808) {
171			ehci->use_dummy_qh = 1;
172			ehci_info(ehci, "applying AMD SB700/SB800/Hudson-2/3 EHCI dummy qh workaround\n");
 
 
 
173		}
174		break;
175	case PCI_VENDOR_ID_VIA:
176		if (pdev->device == 0x3104 && (pdev->revision & 0xf0) == 0x60) {
177			u8 tmp;
178
179			/* The VT6212 defaults to a 1 usec EHCI sleep time which
180			 * hogs the PCI bus *badly*. Setting bit 5 of 0x4B makes
181			 * that sleep time use the conventional 10 usec.
182			 */
183			pci_read_config_byte(pdev, 0x4b, &tmp);
184			if (tmp & 0x20)
185				break;
186			pci_write_config_byte(pdev, 0x4b, tmp | 0x20);
187		}
188		break;
189	case PCI_VENDOR_ID_ATI:
190		/* AMD PLL quirk */
191		if (usb_amd_quirk_pll_check())
192			ehci->amd_pll_fix = 1;
193
194		/*
195		 * EHCI controller on AMD SB700/SB800/Hudson-2/3 platforms may
196		 * read/write memory space which does not belong to it when
197		 * there is NULL pointer with T-bit set to 1 in the frame list
198		 * table. To avoid the issue, the frame list link pointer
199		 * should always contain a valid pointer to a inactive qh.
200		 */
201		if (pdev->device == 0x4396) {
202			ehci->use_dummy_qh = 1;
203			ehci_info(ehci, "applying AMD SB700/SB800/Hudson-2/3 EHCI dummy qh workaround\n");
204		}
205		/* SB600 and old version of SB700 have a bug in EHCI controller,
206		 * which causes usb devices lose response in some cases.
207		 */
208		if ((pdev->device == 0x4386 || pdev->device == 0x4396) &&
209				usb_amd_hang_symptom_quirk()) {
210			u8 tmp;
211			ehci_info(ehci, "applying AMD SB600/SB700 USB freeze workaround\n");
212			pci_read_config_byte(pdev, 0x53, &tmp);
213			pci_write_config_byte(pdev, 0x53, tmp | (1<<3));
 
 
 
 
 
 
 
 
 
 
214		}
215		break;
216	case PCI_VENDOR_ID_NETMOS:
217		/* MosChip frame-index-register bug */
218		ehci_info(ehci, "applying MosChip frame-index workaround\n");
219		ehci->frame_index_bug = 1;
220		break;
221	case PCI_VENDOR_ID_HUAWEI:
222		/* Synopsys HC bug */
223		if (pdev->device == 0xa239) {
224			ehci_info(ehci, "applying Synopsys HC workaround\n");
225			ehci->has_synopsys_hc_bug = 1;
226		}
227		break;
228	case PCI_VENDOR_ID_ASPEED:
229		if (pdev->device == PCI_DEVICE_ID_ASPEED_EHCI) {
230			ehci_info(ehci, "applying Aspeed HC workaround\n");
231			ehci->is_aspeed = 1;
232		}
233		break;
234	case PCI_VENDOR_ID_ZHAOXIN:
235		if (pdev->device == 0x3104 && (pdev->revision & 0xf0) == 0x90)
236			ehci->zx_wakeup_clear_needed = 1;
237		break;
238	}
239
240	/* optional debug port, normally in the first BAR */
241	temp = pci_find_capability(pdev, PCI_CAP_ID_DBG);
242	if (temp) {
243		pci_read_config_dword(pdev, temp, &temp);
244		temp >>= 16;
245		if (((temp >> 13) & 7) == 1) {
246			u32 hcs_params = ehci_readl(ehci,
247						    &ehci->caps->hcs_params);
248
249			temp &= 0x1fff;
250			ehci->debug = hcd->regs + temp;
251			temp = ehci_readl(ehci, &ehci->debug->control);
252			ehci_info(ehci, "debug port %d%s\n",
253				  HCS_DEBUG_PORT(hcs_params),
254				  (temp & DBGP_ENABLED) ? " IN USE" : "");
 
 
255			if (!(temp & DBGP_ENABLED))
256				ehci->debug = NULL;
257		}
258	}
259
260	retval = ehci_setup(hcd);
261	if (retval)
262		return retval;
263
264	/* These workarounds need to be applied after ehci_setup() */
265	switch (pdev->vendor) {
266	case PCI_VENDOR_ID_NEC:
267	case PCI_VENDOR_ID_INTEL:
268	case PCI_VENDOR_ID_AMD:
269		ehci->need_io_watchdog = 0;
270		break;
271	case PCI_VENDOR_ID_NVIDIA:
272		switch (pdev->device) {
273		/* MCP89 chips on the MacBookAir3,1 give EPROTO when
274		 * fetching device descriptors unless LPM is disabled.
275		 * There are also intermittent problems enumerating
276		 * devices with PPCD enabled.
277		 */
278		case 0x0d9d:
279			ehci_info(ehci, "disable ppcd for nvidia mcp89\n");
280			ehci->has_ppcd = 0;
281			ehci->command &= ~CMD_PPCEE;
282			break;
283		}
284		break;
285	}
286
287	/* at least the Genesys GL880S needs fixup here */
288	temp = HCS_N_CC(ehci->hcs_params) * HCS_N_PCC(ehci->hcs_params);
289	temp &= 0x0f;
290	if (temp && HCS_N_PORTS(ehci->hcs_params) > temp) {
291		ehci_dbg(ehci, "bogus port configuration: "
292			"cc=%d x pcc=%d < ports=%d\n",
293			HCS_N_CC(ehci->hcs_params),
294			HCS_N_PCC(ehci->hcs_params),
295			HCS_N_PORTS(ehci->hcs_params));
296
297		switch (pdev->vendor) {
298		case 0x17a0:		/* GENESYS */
299			/* GL880S: should be PORTS=2 */
300			temp |= (ehci->hcs_params & ~0xf);
301			ehci->hcs_params = temp;
302			break;
303		case PCI_VENDOR_ID_NVIDIA:
304			/* NF4: should be PCC=10 */
305			break;
306		}
307	}
308
309	/* Serial Bus Release Number is at PCI 0x60 offset */
 
310	if (pdev->vendor == PCI_VENDOR_ID_STMICRO
311	    && pdev->device == PCI_DEVICE_ID_STMICRO_USB_HOST)
312		;	/* ConneXT has no sbrn register */
313	else if (pdev->vendor == PCI_VENDOR_ID_HUAWEI
314			 && pdev->device == 0xa239)
315		;	/* HUAWEI Kunpeng920 USB EHCI has no sbrn register */
316	else
317		pci_read_config_byte(pdev, 0x60, &ehci->sbrn);
318
319	/* Keep this around for a while just in case some EHCI
320	 * implementation uses legacy PCI PM support.  This test
321	 * can be removed on 17 Dec 2009 if the dev_warn() hasn't
322	 * been triggered by then.
323	 */
324	if (!device_can_wakeup(&pdev->dev)) {
325		u16	port_wake;
326
327		pci_read_config_word(pdev, 0x62, &port_wake);
328		if (port_wake & 0x0001) {
329			dev_warn(&pdev->dev, "Enabling legacy PCI PM\n");
330			device_set_wakeup_capable(&pdev->dev, 1);
331		}
332	}
333
334#ifdef	CONFIG_PM
 
 
 
 
 
 
 
 
 
 
335	if (ehci->no_selective_suspend && device_can_wakeup(&pdev->dev))
336		ehci_warn(ehci, "selective suspend/wakeup unavailable\n");
337#endif
338
 
339	retval = ehci_pci_reinit(ehci, pdev);
340done:
341	return retval;
342}
343
344/*-------------------------------------------------------------------------*/
345
346#ifdef	CONFIG_PM
347
348/* suspend/resume, section 4.3 */
349
350/* These routines rely on the PCI bus glue
351 * to handle powerdown and wakeup, and currently also on
352 * transceivers that don't need any software attention to set up
353 * the right sort of wakeup.
354 * Also they depend on separate root hub suspend/resume.
355 */
356
357static int ehci_pci_resume(struct usb_hcd *hcd, pm_message_t msg)
358{
359	struct ehci_hcd		*ehci = hcd_to_ehci(hcd);
360	struct pci_dev		*pdev = to_pci_dev(hcd->self.controller);
361	bool			hibernated = (msg.event == PM_EVENT_RESTORE);
362
363	if (ehci_resume(hcd, hibernated) != 0)
364		(void) ehci_pci_reinit(ehci, pdev);
365	return 0;
366}
367
368#else
 
 
 
 
 
 
 
369
370#define ehci_suspend		NULL
371#define ehci_pci_resume		NULL
372#endif	/* CONFIG_PM */
373
374static struct hc_driver __read_mostly ehci_pci_hc_driver;
 
375
376static const struct ehci_driver_overrides pci_overrides __initconst = {
377	.reset =		ehci_pci_setup,
378};
379
380/*-------------------------------------------------------------------------*/
 
 
 
 
 
 
 
381
382static int ehci_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
383{
384	if (is_bypassed_id(pdev))
385		return -ENODEV;
386	return usb_hcd_pci_probe(pdev, &ehci_pci_hc_driver);
 
 
 
 
 
 
387}
388
389static void ehci_pci_remove(struct pci_dev *pdev)
390{
391	pci_clear_mwi(pdev);
392	usb_hcd_pci_remove(pdev);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
393}
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
394
395/* PCI driver selection metadata; PCI hotplugging uses this */
396static const struct pci_device_id pci_ids [] = { {
397	/* handle any USB 2.0 EHCI controller */
398	PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_EHCI, ~0),
 
399	}, {
400	PCI_VDEVICE(STMICRO, PCI_DEVICE_ID_STMICRO_USB_HOST),
 
401	},
402	{ /* end: all zeroes */ }
403};
404MODULE_DEVICE_TABLE(pci, pci_ids);
405
406/* pci driver glue; this is a "new style" PCI driver module */
407static struct pci_driver ehci_pci_driver = {
408	.name =		hcd_name,
409	.id_table =	pci_ids,
410
411	.probe =	ehci_pci_probe,
412	.remove =	ehci_pci_remove,
413	.shutdown = 	usb_hcd_pci_shutdown,
414
 
415	.driver =	{
416#ifdef CONFIG_PM
417		.pm =	&usb_hcd_pci_pm_ops,
418#endif
419		.probe_type = PROBE_PREFER_ASYNCHRONOUS,
420	},
 
421};
422
423static int __init ehci_pci_init(void)
424{
425	if (usb_disabled())
426		return -ENODEV;
427
428	ehci_init_driver(&ehci_pci_hc_driver, &pci_overrides);
429
430	/* Entries for the PCI suspend/resume callbacks are special */
431	ehci_pci_hc_driver.pci_suspend = ehci_suspend;
432	ehci_pci_hc_driver.pci_resume = ehci_pci_resume;
433
434	return pci_register_driver(&ehci_pci_driver);
435}
436module_init(ehci_pci_init);
437
438static void __exit ehci_pci_cleanup(void)
439{
440	pci_unregister_driver(&ehci_pci_driver);
441}
442module_exit(ehci_pci_cleanup);
443
444MODULE_DESCRIPTION(DRIVER_DESC);
445MODULE_AUTHOR("David Brownell");
446MODULE_AUTHOR("Alan Stern");
447MODULE_LICENSE("GPL");
v3.5.6
 
  1/*
  2 * EHCI HCD (Host Controller Driver) PCI Bus Glue.
  3 *
  4 * Copyright (c) 2000-2004 by David Brownell
  5 *
  6 * This program is free software; you can redistribute it and/or modify it
  7 * under the terms of the GNU General Public License as published by the
  8 * Free Software Foundation; either version 2 of the License, or (at your
  9 * option) any later version.
 10 *
 11 * This program is distributed in the hope that it will be useful, but
 12 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
 13 * or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
 14 * for more details.
 15 *
 16 * You should have received a copy of the GNU General Public License
 17 * along with this program; if not, write to the Free Software Foundation,
 18 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 19 */
 20
 21#ifndef CONFIG_PCI
 22#error "This file is PCI bus glue.  CONFIG_PCI must be defined."
 23#endif
 
 
 
 
 
 
 
 
 
 24
 25/* defined here to avoid adding to pci_ids.h for single instance use */
 26#define PCI_DEVICE_ID_INTEL_CE4100_USB	0x2e70
 27
 
 
 
 28/*-------------------------------------------------------------------------*/
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 29
 30/* called after powerup, by probe or system-pm "wakeup" */
 31static int ehci_pci_reinit(struct ehci_hcd *ehci, struct pci_dev *pdev)
 32{
 33	int			retval;
 34
 35	/* we expect static quirk code to handle the "extended capabilities"
 36	 * (currently just BIOS handoff) allowed starting with EHCI 0.96
 37	 */
 38
 39	/* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */
 40	retval = pci_set_mwi(pdev);
 41	if (!retval)
 42		ehci_dbg(ehci, "MWI active\n");
 43
 
 
 
 
 
 
 
 
 
 
 44	return 0;
 45}
 46
 47/* called during probe() after chip reset completes */
 48static int ehci_pci_setup(struct usb_hcd *hcd)
 49{
 50	struct ehci_hcd		*ehci = hcd_to_ehci(hcd);
 51	struct pci_dev		*pdev = to_pci_dev(hcd->self.controller);
 52	struct pci_dev		*p_smbus;
 53	u8			rev;
 54	u32			temp;
 55	int			retval;
 56
 
 
 
 
 
 
 
 
 
 
 
 57	switch (pdev->vendor) {
 58	case PCI_VENDOR_ID_TOSHIBA_2:
 59		/* celleb's companion chip */
 60		if (pdev->device == 0x01b5) {
 61#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
 62			ehci->big_endian_mmio = 1;
 63#else
 64			ehci_warn(ehci,
 65				  "unsupported big endian Toshiba quirk\n");
 66#endif
 67		}
 68		break;
 69	}
 70
 71	ehci->caps = hcd->regs;
 72	ehci->regs = hcd->regs +
 73		HC_LENGTH(ehci, ehci_readl(ehci, &ehci->caps->hc_capbase));
 74
 75	dbg_hcs_params(ehci, "reset");
 76	dbg_hcc_params(ehci, "reset");
 77
 78        /* ehci_init() causes memory for DMA transfers to be
 79         * allocated.  Thus, any vendor-specific workarounds based on
 80         * limiting the type of memory used for DMA transfers must
 81         * happen before ehci_init() is called. */
 82	switch (pdev->vendor) {
 83	case PCI_VENDOR_ID_NVIDIA:
 84		/* NVidia reports that certain chips don't handle
 85		 * QH, ITD, or SITD addresses above 2GB.  (But TD,
 86		 * data buffer, and periodic schedule are normal.)
 87		 */
 88		switch (pdev->device) {
 89		case 0x003c:	/* MCP04 */
 90		case 0x005b:	/* CK804 */
 91		case 0x00d8:	/* CK8 */
 92		case 0x00e8:	/* CK8S */
 93			if (pci_set_consistent_dma_mask(pdev,
 94						DMA_BIT_MASK(31)) < 0)
 95				ehci_warn(ehci, "can't enable NVidia "
 96					"workaround for >2GB RAM\n");
 97			break;
 98		}
 99		break;
100	}
101
102	/* cache this readonly data; minimize chip reads */
103	ehci->hcs_params = ehci_readl(ehci, &ehci->caps->hcs_params);
104
105	retval = ehci_halt(ehci);
106	if (retval)
107		return retval;
108
109	if ((pdev->vendor == PCI_VENDOR_ID_AMD && pdev->device == 0x7808) ||
110	    (pdev->vendor == PCI_VENDOR_ID_ATI && pdev->device == 0x4396)) {
111		/* EHCI controller on AMD SB700/SB800/Hudson-2/3 platforms may
112		 * read/write memory space which does not belong to it when
113		 * there is NULL pointer with T-bit set to 1 in the frame list
114		 * table. To avoid the issue, the frame list link pointer
115		 * should always contain a valid pointer to a inactive qh.
116		 */
117		ehci->use_dummy_qh = 1;
118		ehci_info(ehci, "applying AMD SB700/SB800/Hudson-2/3 EHCI "
119				"dummy qh workaround\n");
120	}
121
122	/* data structure init */
123	retval = ehci_init(hcd);
124	if (retval)
125		return retval;
126
127	switch (pdev->vendor) {
128	case PCI_VENDOR_ID_NEC:
129		ehci->need_io_watchdog = 0;
130		break;
131	case PCI_VENDOR_ID_INTEL:
132		ehci->need_io_watchdog = 0;
133		ehci->fs_i_thresh = 1;
134		if (pdev->device == 0x27cc) {
135			ehci->broken_periodic = 1;
136			ehci_info(ehci, "using broken periodic workaround\n");
137		}
138		if (pdev->device == 0x0806 || pdev->device == 0x0811
139				|| pdev->device == 0x0829) {
140			ehci_info(ehci, "disable lpm for langwell/penwell\n");
141			ehci->has_lpm = 0;
142		}
143		if (pdev->device == PCI_DEVICE_ID_INTEL_CE4100_USB) {
144			hcd->has_tt = 1;
145			tdi_reset(ehci);
146		}
147		break;
148	case PCI_VENDOR_ID_TDI:
149		if (pdev->device == PCI_DEVICE_ID_TDI_EHCI) {
150			hcd->has_tt = 1;
151			tdi_reset(ehci);
152		}
153		break;
154	case PCI_VENDOR_ID_AMD:
155		/* AMD PLL quirk */
156		if (usb_amd_find_chipset_info())
157			ehci->amd_pll_fix = 1;
158		/* AMD8111 EHCI doesn't work, according to AMD errata */
159		if (pdev->device == 0x7463) {
160			ehci_info(ehci, "ignoring AMD8111 (errata)\n");
161			retval = -EIO;
162			goto done;
163		}
164		break;
165	case PCI_VENDOR_ID_NVIDIA:
166		switch (pdev->device) {
167		/* Some NForce2 chips have problems with selective suspend;
168		 * fixed in newer silicon.
169		 */
170		case 0x0068:
171			if (pdev->revision < 0xa4)
172				ehci->no_selective_suspend = 1;
173			break;
174
175		/* MCP89 chips on the MacBookAir3,1 give EPROTO when
176		 * fetching device descriptors unless LPM is disabled.
177		 * There are also intermittent problems enumerating
178		 * devices with PPCD enabled.
 
 
179		 */
180		case 0x0d9d:
181			ehci_info(ehci, "disable lpm/ppcd for nvidia mcp89");
182			ehci->has_lpm = 0;
183			ehci->has_ppcd = 0;
184			ehci->command &= ~CMD_PPCEE;
185			break;
186		}
187		break;
188	case PCI_VENDOR_ID_VIA:
189		if (pdev->device == 0x3104 && (pdev->revision & 0xf0) == 0x60) {
190			u8 tmp;
191
192			/* The VT6212 defaults to a 1 usec EHCI sleep time which
193			 * hogs the PCI bus *badly*. Setting bit 5 of 0x4B makes
194			 * that sleep time use the conventional 10 usec.
195			 */
196			pci_read_config_byte(pdev, 0x4b, &tmp);
197			if (tmp & 0x20)
198				break;
199			pci_write_config_byte(pdev, 0x4b, tmp | 0x20);
200		}
201		break;
202	case PCI_VENDOR_ID_ATI:
203		/* AMD PLL quirk */
204		if (usb_amd_find_chipset_info())
205			ehci->amd_pll_fix = 1;
 
 
 
 
 
 
 
 
 
 
 
 
206		/* SB600 and old version of SB700 have a bug in EHCI controller,
207		 * which causes usb devices lose response in some cases.
208		 */
209		if ((pdev->device == 0x4386) || (pdev->device == 0x4396)) {
210			p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
211						 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
212						 NULL);
213			if (!p_smbus)
214				break;
215			rev = p_smbus->revision;
216			if ((pdev->device == 0x4386) || (rev == 0x3a)
217			    || (rev == 0x3b)) {
218				u8 tmp;
219				ehci_info(ehci, "applying AMD SB600/SB700 USB "
220					"freeze workaround\n");
221				pci_read_config_byte(pdev, 0x53, &tmp);
222				pci_write_config_byte(pdev, 0x53, tmp | (1<<3));
223			}
224			pci_dev_put(p_smbus);
225		}
226		break;
227	case PCI_VENDOR_ID_NETMOS:
228		/* MosChip frame-index-register bug */
229		ehci_info(ehci, "applying MosChip frame-index workaround\n");
230		ehci->frame_index_bug = 1;
231		break;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
232	}
233
234	/* optional debug port, normally in the first BAR */
235	temp = pci_find_capability(pdev, 0x0a);
236	if (temp) {
237		pci_read_config_dword(pdev, temp, &temp);
238		temp >>= 16;
239		if ((temp & (3 << 13)) == (1 << 13)) {
 
 
 
240			temp &= 0x1fff;
241			ehci->debug = ehci_to_hcd(ehci)->regs + temp;
242			temp = ehci_readl(ehci, &ehci->debug->control);
243			ehci_info(ehci, "debug port %d%s\n",
244				HCS_DEBUG_PORT(ehci->hcs_params),
245				(temp & DBGP_ENABLED)
246					? " IN USE"
247					: "");
248			if (!(temp & DBGP_ENABLED))
249				ehci->debug = NULL;
250		}
251	}
252
253	ehci_reset(ehci);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
254
255	/* at least the Genesys GL880S needs fixup here */
256	temp = HCS_N_CC(ehci->hcs_params) * HCS_N_PCC(ehci->hcs_params);
257	temp &= 0x0f;
258	if (temp && HCS_N_PORTS(ehci->hcs_params) > temp) {
259		ehci_dbg(ehci, "bogus port configuration: "
260			"cc=%d x pcc=%d < ports=%d\n",
261			HCS_N_CC(ehci->hcs_params),
262			HCS_N_PCC(ehci->hcs_params),
263			HCS_N_PORTS(ehci->hcs_params));
264
265		switch (pdev->vendor) {
266		case 0x17a0:		/* GENESYS */
267			/* GL880S: should be PORTS=2 */
268			temp |= (ehci->hcs_params & ~0xf);
269			ehci->hcs_params = temp;
270			break;
271		case PCI_VENDOR_ID_NVIDIA:
272			/* NF4: should be PCC=10 */
273			break;
274		}
275	}
276
277	/* Serial Bus Release Number is at PCI 0x60 offset */
278	pci_read_config_byte(pdev, 0x60, &ehci->sbrn);
279	if (pdev->vendor == PCI_VENDOR_ID_STMICRO
280	    && pdev->device == PCI_DEVICE_ID_STMICRO_USB_HOST)
281		ehci->sbrn = 0x20; /* ConneXT has no sbrn register */
 
 
 
 
 
282
283	/* Keep this around for a while just in case some EHCI
284	 * implementation uses legacy PCI PM support.  This test
285	 * can be removed on 17 Dec 2009 if the dev_warn() hasn't
286	 * been triggered by then.
287	 */
288	if (!device_can_wakeup(&pdev->dev)) {
289		u16	port_wake;
290
291		pci_read_config_word(pdev, 0x62, &port_wake);
292		if (port_wake & 0x0001) {
293			dev_warn(&pdev->dev, "Enabling legacy PCI PM\n");
294			device_set_wakeup_capable(&pdev->dev, 1);
295		}
296	}
297
298#ifdef	CONFIG_USB_SUSPEND
299	/* REVISIT: the controller works fine for wakeup iff the root hub
300	 * itself is "globally" suspended, but usbcore currently doesn't
301	 * understand such things.
302	 *
303	 * System suspend currently expects to be able to suspend the entire
304	 * device tree, device-at-a-time.  If we failed selective suspend
305	 * reports, system suspend would fail; so the root hub code must claim
306	 * success.  That's lying to usbcore, and it matters for runtime
307	 * PM scenarios with selective suspend and remote wakeup...
308	 */
309	if (ehci->no_selective_suspend && device_can_wakeup(&pdev->dev))
310		ehci_warn(ehci, "selective suspend/wakeup unavailable\n");
311#endif
312
313	ehci_port_power(ehci, 1);
314	retval = ehci_pci_reinit(ehci, pdev);
315done:
316	return retval;
317}
318
319/*-------------------------------------------------------------------------*/
320
321#ifdef	CONFIG_PM
322
323/* suspend/resume, section 4.3 */
324
325/* These routines rely on the PCI bus glue
326 * to handle powerdown and wakeup, and currently also on
327 * transceivers that don't need any software attention to set up
328 * the right sort of wakeup.
329 * Also they depend on separate root hub suspend/resume.
330 */
331
332static int ehci_pci_suspend(struct usb_hcd *hcd, bool do_wakeup)
333{
334	struct ehci_hcd		*ehci = hcd_to_ehci(hcd);
335	unsigned long		flags;
336	int			rc = 0;
337
338	if (time_before(jiffies, ehci->next_statechange))
339		msleep(10);
 
 
340
341	/* Root hub was already suspended. Disable irq emission and
342	 * mark HW unaccessible.  The PM and USB cores make sure that
343	 * the root hub is either suspended or stopped.
344	 */
345	ehci_prepare_ports_for_controller_suspend(ehci, do_wakeup);
346	spin_lock_irqsave (&ehci->lock, flags);
347	ehci_writel(ehci, 0, &ehci->regs->intr_enable);
348	(void)ehci_readl(ehci, &ehci->regs->intr_enable);
349
350	clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
351	spin_unlock_irqrestore (&ehci->lock, flags);
 
352
353	// could save FLADJ in case of Vaux power loss
354	// ... we'd only use it to handle clock skew
355
356	return rc;
357}
 
358
359static bool usb_is_intel_switchable_ehci(struct pci_dev *pdev)
360{
361	return pdev->class == PCI_CLASS_SERIAL_USB_EHCI &&
362		pdev->vendor == PCI_VENDOR_ID_INTEL &&
363		(pdev->device == 0x1E26 ||
364		 pdev->device == 0x8C2D ||
365		 pdev->device == 0x8C26);
366}
367
368static void ehci_enable_xhci_companion(void)
369{
370	struct pci_dev		*companion = NULL;
371
372	/* The xHCI and EHCI controllers are not on the same PCI slot */
373	for_each_pci_dev(companion) {
374		if (!usb_is_intel_switchable_xhci(companion))
375			continue;
376		usb_enable_xhci_ports(companion);
377		return;
378	}
379}
380
381static int ehci_pci_resume(struct usb_hcd *hcd, bool hibernated)
382{
383	struct ehci_hcd		*ehci = hcd_to_ehci(hcd);
384	struct pci_dev		*pdev = to_pci_dev(hcd->self.controller);
385
386	/* The BIOS on systems with the Intel Panther Point chipset may or may
387	 * not support xHCI natively.  That means that during system resume, it
388	 * may switch the ports back to EHCI so that users can use their
389	 * keyboard to select a kernel from GRUB after resume from hibernate.
390	 *
391	 * The BIOS is supposed to remember whether the OS had xHCI ports
392	 * enabled before resume, and switch the ports back to xHCI when the
393	 * BIOS/OS semaphore is written, but we all know we can't trust BIOS
394	 * writers.
395	 *
396	 * Unconditionally switch the ports back to xHCI after a system resume.
397	 * We can't tell whether the EHCI or xHCI controller will be resumed
398	 * first, so we have to do the port switchover in both drivers.  Writing
399	 * a '1' to the port switchover registers should have no effect if the
400	 * port was already switched over.
401	 */
402	if (usb_is_intel_switchable_ehci(pdev))
403		ehci_enable_xhci_companion();
404
405	// maybe restore FLADJ
406
407	if (time_before(jiffies, ehci->next_statechange))
408		msleep(100);
409
410	/* Mark hardware accessible again as we are out of D3 state by now */
411	set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
412
413	/* If CF is still set and we aren't resuming from hibernation
414	 * then we maintained PCI Vaux power.
415	 * Just undo the effect of ehci_pci_suspend().
416	 */
417	if (ehci_readl(ehci, &ehci->regs->configured_flag) == FLAG_CF &&
418				!hibernated) {
419		int	mask = INTR_MASK;
420
421		ehci_prepare_ports_for_controller_resume(ehci);
422		if (!hcd->self.root_hub->do_remote_wakeup)
423			mask &= ~STS_PCD;
424		ehci_writel(ehci, mask, &ehci->regs->intr_enable);
425		ehci_readl(ehci, &ehci->regs->intr_enable);
426		return 0;
427	}
428
429	usb_root_hub_lost_power(hcd->self.root_hub);
430
431	/* Else reset, to cope with power loss or flush-to-storage
432	 * style "resume" having let BIOS kick in during reboot.
433	 */
434	(void) ehci_halt(ehci);
435	(void) ehci_reset(ehci);
436	(void) ehci_pci_reinit(ehci, pdev);
437
438	/* emptying the schedule aborts any urbs */
439	spin_lock_irq(&ehci->lock);
440	if (ehci->reclaim)
441		end_unlink_async(ehci);
442	ehci_work(ehci);
443	spin_unlock_irq(&ehci->lock);
444
445	ehci_writel(ehci, ehci->command, &ehci->regs->command);
446	ehci_writel(ehci, FLAG_CF, &ehci->regs->configured_flag);
447	ehci_readl(ehci, &ehci->regs->command);	/* unblock posted writes */
448
449	/* here we "know" root ports should always stay powered */
450	ehci_port_power(ehci, 1);
451
452	ehci->rh_state = EHCI_RH_SUSPENDED;
453	return 0;
454}
455#endif
456
457static int ehci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
458{
459	struct ehci_hcd *ehci = hcd_to_ehci(hcd);
460	int rc = 0;
461
462	if (!udev->parent) /* udev is root hub itself, impossible */
463		rc = -1;
464	/* we only support lpm device connected to root hub yet */
465	if (ehci->has_lpm && !udev->parent->parent) {
466		rc = ehci_lpm_set_da(ehci, udev->devnum, udev->portnum);
467		if (!rc)
468			rc = ehci_lpm_check(ehci, udev->portnum);
469	}
470	return rc;
471}
472
473static const struct hc_driver ehci_pci_hc_driver = {
474	.description =		hcd_name,
475	.product_desc =		"EHCI Host Controller",
476	.hcd_priv_size =	sizeof(struct ehci_hcd),
477
478	/*
479	 * generic hardware linkage
480	 */
481	.irq =			ehci_irq,
482	.flags =		HCD_MEMORY | HCD_USB2,
483
484	/*
485	 * basic lifecycle operations
486	 */
487	.reset =		ehci_pci_setup,
488	.start =		ehci_run,
489#ifdef	CONFIG_PM
490	.pci_suspend =		ehci_pci_suspend,
491	.pci_resume =		ehci_pci_resume,
492#endif
493	.stop =			ehci_stop,
494	.shutdown =		ehci_shutdown,
495
496	/*
497	 * managing i/o requests and associated device resources
498	 */
499	.urb_enqueue =		ehci_urb_enqueue,
500	.urb_dequeue =		ehci_urb_dequeue,
501	.endpoint_disable =	ehci_endpoint_disable,
502	.endpoint_reset =	ehci_endpoint_reset,
503
504	/*
505	 * scheduling support
506	 */
507	.get_frame_number =	ehci_get_frame,
508
509	/*
510	 * root hub support
511	 */
512	.hub_status_data =	ehci_hub_status_data,
513	.hub_control =		ehci_hub_control,
514	.bus_suspend =		ehci_bus_suspend,
515	.bus_resume =		ehci_bus_resume,
516	.relinquish_port =	ehci_relinquish_port,
517	.port_handed_over =	ehci_port_handed_over,
518
519	/*
520	 * call back when device connected and addressed
521	 */
522	.update_device =	ehci_update_device,
523
524	.clear_tt_buffer_complete	= ehci_clear_tt_buffer_complete,
525};
526
527/*-------------------------------------------------------------------------*/
528
529/* PCI driver selection metadata; PCI hotplugging uses this */
530static const struct pci_device_id pci_ids [] = { {
531	/* handle any USB 2.0 EHCI controller */
532	PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_EHCI, ~0),
533	.driver_data =	(unsigned long) &ehci_pci_hc_driver,
534	}, {
535	PCI_VDEVICE(STMICRO, PCI_DEVICE_ID_STMICRO_USB_HOST),
536	.driver_data = (unsigned long) &ehci_pci_hc_driver,
537	},
538	{ /* end: all zeroes */ }
539};
540MODULE_DEVICE_TABLE(pci, pci_ids);
541
542/* pci driver glue; this is a "new style" PCI driver module */
543static struct pci_driver ehci_pci_driver = {
544	.name =		(char *) hcd_name,
545	.id_table =	pci_ids,
546
547	.probe =	usb_hcd_pci_probe,
548	.remove =	usb_hcd_pci_remove,
549	.shutdown = 	usb_hcd_pci_shutdown,
550
551#ifdef CONFIG_PM_SLEEP
552	.driver =	{
553		.pm =	&usb_hcd_pci_pm_ops
 
 
 
554	},
555#endif
556};