Linux Audio

Check our new training course

Yocto / OpenEmbedded training

Mar 24-27, 2025, special US time zones
Register
Loading...
v6.8
  1// SPDX-License-Identifier: GPL-2.0-or-later
  2/*
  3 * Copyright (C) 2003 - 2009 NetXen, Inc.
  4 * Copyright (C) 2009 - QLogic Corporation.
  5 * All rights reserved.
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
  6 */
  7
  8#include "netxen_nic_hw.h"
  9#include "netxen_nic.h"
 10
 11#define NXHAL_VERSION	1
 12
 13static u32
 14netxen_poll_rsp(struct netxen_adapter *adapter)
 15{
 16	u32 rsp = NX_CDRP_RSP_OK;
 17	int	timeout = 0;
 18
 19	do {
 20		/* give atleast 1ms for firmware to respond */
 21		msleep(1);
 22
 23		if (++timeout > NX_OS_CRB_RETRY_COUNT)
 24			return NX_CDRP_RSP_TIMEOUT;
 25
 26		rsp = NXRD32(adapter, NX_CDRP_CRB_OFFSET);
 27	} while (!NX_CDRP_IS_RSP(rsp));
 28
 29	return rsp;
 30}
 31
 32static u32
 33netxen_issue_cmd(struct netxen_adapter *adapter, struct netxen_cmd_args *cmd)
 34{
 35	u32 rsp;
 36	u32 signature = 0;
 37	u32 rcode = NX_RCODE_SUCCESS;
 38
 39	signature = NX_CDRP_SIGNATURE_MAKE(adapter->ahw.pci_func,
 40						NXHAL_VERSION);
 41	/* Acquire semaphore before accessing CRB */
 42	if (netxen_api_lock(adapter))
 43		return NX_RCODE_TIMEOUT;
 44
 45	NXWR32(adapter, NX_SIGN_CRB_OFFSET, signature);
 46
 47	NXWR32(adapter, NX_ARG1_CRB_OFFSET, cmd->req.arg1);
 48
 49	NXWR32(adapter, NX_ARG2_CRB_OFFSET, cmd->req.arg2);
 50
 51	NXWR32(adapter, NX_ARG3_CRB_OFFSET, cmd->req.arg3);
 52
 53	NXWR32(adapter, NX_CDRP_CRB_OFFSET, NX_CDRP_FORM_CMD(cmd->req.cmd));
 54
 55	rsp = netxen_poll_rsp(adapter);
 56
 57	if (rsp == NX_CDRP_RSP_TIMEOUT) {
 58		printk(KERN_ERR "%s: card response timeout.\n",
 59				netxen_nic_driver_name);
 60
 61		rcode = NX_RCODE_TIMEOUT;
 62	} else if (rsp == NX_CDRP_RSP_FAIL) {
 63		rcode = NXRD32(adapter, NX_ARG1_CRB_OFFSET);
 64
 65		printk(KERN_ERR "%s: failed card response code:0x%x\n",
 66				netxen_nic_driver_name, rcode);
 67	} else if (rsp == NX_CDRP_RSP_OK) {
 68		cmd->rsp.cmd = NX_RCODE_SUCCESS;
 69		if (cmd->rsp.arg2)
 70			cmd->rsp.arg2 = NXRD32(adapter, NX_ARG2_CRB_OFFSET);
 71		if (cmd->rsp.arg3)
 72			cmd->rsp.arg3 = NXRD32(adapter, NX_ARG3_CRB_OFFSET);
 73	}
 74
 75	if (cmd->rsp.arg1)
 76		cmd->rsp.arg1 = NXRD32(adapter, NX_ARG1_CRB_OFFSET);
 77	/* Release semaphore */
 78	netxen_api_unlock(adapter);
 79
 80	return rcode;
 81}
 82
 83static int
 84netxen_get_minidump_template_size(struct netxen_adapter *adapter)
 85{
 86	struct netxen_cmd_args cmd;
 87	memset(&cmd, 0, sizeof(cmd));
 88	cmd.req.cmd = NX_CDRP_CMD_TEMP_SIZE;
 89	memset(&cmd.rsp, 1, sizeof(struct _cdrp_cmd));
 90	netxen_issue_cmd(adapter, &cmd);
 91	if (cmd.rsp.cmd != NX_RCODE_SUCCESS) {
 92		dev_info(&adapter->pdev->dev,
 93			"Can't get template size %d\n", cmd.rsp.cmd);
 94		return -EIO;
 95	}
 96	adapter->mdump.md_template_size = cmd.rsp.arg2;
 97	adapter->mdump.md_template_ver = cmd.rsp.arg3;
 98	return 0;
 99}
100
101static int
102netxen_get_minidump_template(struct netxen_adapter *adapter)
103{
104	dma_addr_t md_template_addr;
105	void *addr;
106	u32 size;
107	struct netxen_cmd_args cmd;
108	size = adapter->mdump.md_template_size;
109
110	if (size == 0) {
111		dev_err(&adapter->pdev->dev, "Can not capture Minidump "
112			"template. Invalid template size.\n");
113		return NX_RCODE_INVALID_ARGS;
114	}
115
116	addr = dma_alloc_coherent(&adapter->pdev->dev, size,
117				  &md_template_addr, GFP_KERNEL);
118	if (!addr) {
119		dev_err(&adapter->pdev->dev, "Unable to allocate dmable memory for template.\n");
120		return -ENOMEM;
121	}
122
 
123	memset(&cmd, 0, sizeof(cmd));
124	memset(&cmd.rsp, 1, sizeof(struct _cdrp_cmd));
125	cmd.req.cmd = NX_CDRP_CMD_GET_TEMP_HDR;
126	cmd.req.arg1 = LSD(md_template_addr);
127	cmd.req.arg2 = MSD(md_template_addr);
128	cmd.req.arg3 |= size;
129	netxen_issue_cmd(adapter, &cmd);
130
131	if ((cmd.rsp.cmd == NX_RCODE_SUCCESS) && (size == cmd.rsp.arg2)) {
132		memcpy(adapter->mdump.md_template, addr, size);
133	} else {
134		dev_err(&adapter->pdev->dev, "Failed to get minidump template, err_code : %d, requested_size : %d, actual_size : %d\n",
 
135			cmd.rsp.cmd, size, cmd.rsp.arg2);
136	}
137	dma_free_coherent(&adapter->pdev->dev, size, addr, md_template_addr);
138	return 0;
139}
140
141static u32
142netxen_check_template_checksum(struct netxen_adapter *adapter)
143{
144	u64 sum =  0 ;
145	u32 *buff = adapter->mdump.md_template;
146	int count =  adapter->mdump.md_template_size/sizeof(uint32_t) ;
147
148	while (count-- > 0)
149		sum += *buff++ ;
150	while (sum >> 32)
151		sum = (sum & 0xFFFFFFFF) +  (sum >> 32) ;
152
153	return ~sum;
154}
155
156int
157netxen_setup_minidump(struct netxen_adapter *adapter)
158{
159	int err = 0, i;
160	u32 *template, *tmp_buf;
 
161	err = netxen_get_minidump_template_size(adapter);
162	if (err) {
163		adapter->mdump.fw_supports_md = 0;
164		if ((err == NX_RCODE_CMD_INVALID) ||
165			(err == NX_RCODE_CMD_NOT_IMPL)) {
166			dev_info(&adapter->pdev->dev,
167				"Flashed firmware version does not support minidump, minimum version required is [ %u.%u.%u ]\n",
 
168				NX_MD_SUPPORT_MAJOR, NX_MD_SUPPORT_MINOR,
169				NX_MD_SUPPORT_SUBVERSION);
170		}
171		return err;
172	}
173
174	if (!adapter->mdump.md_template_size) {
175		dev_err(&adapter->pdev->dev, "Error : Invalid template size "
176		",should be non-zero.\n");
177		return -EIO;
178	}
179	adapter->mdump.md_template =
180		kmalloc(adapter->mdump.md_template_size, GFP_KERNEL);
181
182	if (!adapter->mdump.md_template)
183		return -ENOMEM;
184
185	err = netxen_get_minidump_template(adapter);
186	if (err) {
187		if (err == NX_RCODE_CMD_NOT_IMPL)
188			adapter->mdump.fw_supports_md = 0;
189		goto free_template;
190	}
191
192	if (netxen_check_template_checksum(adapter)) {
193		dev_err(&adapter->pdev->dev, "Minidump template checksum Error\n");
194		err = -EIO;
195		goto free_template;
196	}
197
198	adapter->mdump.md_capture_mask = NX_DUMP_MASK_DEF;
199	tmp_buf = (u32 *) adapter->mdump.md_template;
200	template = (u32 *) adapter->mdump.md_template;
201	for (i = 0; i < adapter->mdump.md_template_size/sizeof(u32); i++)
202		*template++ = __le32_to_cpu(*tmp_buf++);
 
 
203	adapter->mdump.md_capture_buff = NULL;
204	adapter->mdump.fw_supports_md = 1;
205	adapter->mdump.md_enabled = 0;
206
207	return err;
208
209free_template:
210	kfree(adapter->mdump.md_template);
211	adapter->mdump.md_template = NULL;
212	return err;
213}
214
215
216int
217nx_fw_cmd_set_mtu(struct netxen_adapter *adapter, int mtu)
218{
219	u32 rcode = NX_RCODE_SUCCESS;
220	struct netxen_recv_context *recv_ctx = &adapter->recv_ctx;
221	struct netxen_cmd_args cmd;
222
223	memset(&cmd, 0, sizeof(cmd));
224	cmd.req.cmd = NX_CDRP_CMD_SET_MTU;
225	cmd.req.arg1 = recv_ctx->context_id;
226	cmd.req.arg2 = mtu;
227	cmd.req.arg3 = 0;
228
229	if (recv_ctx->state == NX_HOST_CTX_STATE_ACTIVE)
230		rcode = netxen_issue_cmd(adapter, &cmd);
231
232	if (rcode != NX_RCODE_SUCCESS)
233		return -EIO;
234
235	return 0;
236}
237
238int
239nx_fw_cmd_set_gbe_port(struct netxen_adapter *adapter,
240			u32 speed, u32 duplex, u32 autoneg)
241{
242	struct netxen_cmd_args cmd;
243
244	memset(&cmd, 0, sizeof(cmd));
245	cmd.req.cmd = NX_CDRP_CMD_CONFIG_GBE_PORT;
246	cmd.req.arg1 = speed;
247	cmd.req.arg2 = duplex;
248	cmd.req.arg3 = autoneg;
249	return netxen_issue_cmd(adapter, &cmd);
250}
251
252static int
253nx_fw_cmd_create_rx_ctx(struct netxen_adapter *adapter)
254{
255	void *addr;
256	nx_hostrq_rx_ctx_t *prq;
257	nx_cardrsp_rx_ctx_t *prsp;
258	nx_hostrq_rds_ring_t *prq_rds;
259	nx_hostrq_sds_ring_t *prq_sds;
260	nx_cardrsp_rds_ring_t *prsp_rds;
261	nx_cardrsp_sds_ring_t *prsp_sds;
262	struct nx_host_rds_ring *rds_ring;
263	struct nx_host_sds_ring *sds_ring;
264	struct netxen_cmd_args cmd;
265
266	dma_addr_t hostrq_phys_addr, cardrsp_phys_addr;
267	u64 phys_addr;
268
269	int i, nrds_rings, nsds_rings;
270	size_t rq_size, rsp_size;
271	u32 cap, reg, val;
272
273	int err;
274
275	struct netxen_recv_context *recv_ctx = &adapter->recv_ctx;
276
277	nrds_rings = adapter->max_rds_rings;
278	nsds_rings = adapter->max_sds_rings;
279
280	rq_size =
281		SIZEOF_HOSTRQ_RX(nx_hostrq_rx_ctx_t, nrds_rings, nsds_rings);
282	rsp_size =
283		SIZEOF_CARDRSP_RX(nx_cardrsp_rx_ctx_t, nrds_rings, nsds_rings);
284
285	addr = dma_alloc_coherent(&adapter->pdev->dev, rq_size,
286				  &hostrq_phys_addr, GFP_KERNEL);
287	if (addr == NULL)
288		return -ENOMEM;
289	prq = addr;
290
291	addr = dma_alloc_coherent(&adapter->pdev->dev, rsp_size,
292				  &cardrsp_phys_addr, GFP_KERNEL);
293	if (addr == NULL) {
294		err = -ENOMEM;
295		goto out_free_rq;
296	}
297	prsp = addr;
298
299	prq->host_rsp_dma_addr = cpu_to_le64(cardrsp_phys_addr);
300
301	cap = (NX_CAP0_LEGACY_CONTEXT | NX_CAP0_LEGACY_MN);
302	cap |= (NX_CAP0_JUMBO_CONTIGUOUS | NX_CAP0_LRO_CONTIGUOUS);
303
304	if (adapter->flags & NETXEN_FW_MSS_CAP)
305		cap |= NX_CAP0_HW_LRO_MSS;
306
307	prq->capabilities[0] = cpu_to_le32(cap);
308	prq->host_int_crb_mode =
309		cpu_to_le32(NX_HOST_INT_CRB_MODE_SHARED);
310	prq->host_rds_crb_mode =
311		cpu_to_le32(NX_HOST_RDS_CRB_MODE_UNIQUE);
312
313	prq->num_rds_rings = cpu_to_le16(nrds_rings);
314	prq->num_sds_rings = cpu_to_le16(nsds_rings);
315	prq->rds_ring_offset = cpu_to_le32(0);
316
317	val = le32_to_cpu(prq->rds_ring_offset) +
318		(sizeof(nx_hostrq_rds_ring_t) * nrds_rings);
319	prq->sds_ring_offset = cpu_to_le32(val);
320
321	prq_rds = (nx_hostrq_rds_ring_t *)(prq->data +
322			le32_to_cpu(prq->rds_ring_offset));
323
324	for (i = 0; i < nrds_rings; i++) {
325
326		rds_ring = &recv_ctx->rds_rings[i];
327
328		prq_rds[i].host_phys_addr = cpu_to_le64(rds_ring->phys_addr);
329		prq_rds[i].ring_size = cpu_to_le32(rds_ring->num_desc);
330		prq_rds[i].ring_kind = cpu_to_le32(i);
331		prq_rds[i].buff_size = cpu_to_le64(rds_ring->dma_size);
332	}
333
334	prq_sds = (nx_hostrq_sds_ring_t *)(prq->data +
335			le32_to_cpu(prq->sds_ring_offset));
336
337	for (i = 0; i < nsds_rings; i++) {
338
339		sds_ring = &recv_ctx->sds_rings[i];
340
341		prq_sds[i].host_phys_addr = cpu_to_le64(sds_ring->phys_addr);
342		prq_sds[i].ring_size = cpu_to_le32(sds_ring->num_desc);
343		prq_sds[i].msi_index = cpu_to_le16(i);
344	}
345
346	phys_addr = hostrq_phys_addr;
347	memset(&cmd, 0, sizeof(cmd));
348	cmd.req.arg1 = (u32)(phys_addr >> 32);
349	cmd.req.arg2 = (u32)(phys_addr & 0xffffffff);
350	cmd.req.arg3 = rq_size;
351	cmd.req.cmd = NX_CDRP_CMD_CREATE_RX_CTX;
352	err = netxen_issue_cmd(adapter, &cmd);
353	if (err) {
354		printk(KERN_WARNING
355			"Failed to create rx ctx in firmware%d\n", err);
356		goto out_free_rsp;
357	}
358
359
360	prsp_rds = ((nx_cardrsp_rds_ring_t *)
361			 &prsp->data[le32_to_cpu(prsp->rds_ring_offset)]);
362
363	for (i = 0; i < le16_to_cpu(prsp->num_rds_rings); i++) {
364		rds_ring = &recv_ctx->rds_rings[i];
365
366		reg = le32_to_cpu(prsp_rds[i].host_producer_crb);
367		rds_ring->crb_rcv_producer = netxen_get_ioaddr(adapter,
368				NETXEN_NIC_REG(reg - 0x200));
369	}
370
371	prsp_sds = ((nx_cardrsp_sds_ring_t *)
372			&prsp->data[le32_to_cpu(prsp->sds_ring_offset)]);
373
374	for (i = 0; i < le16_to_cpu(prsp->num_sds_rings); i++) {
375		sds_ring = &recv_ctx->sds_rings[i];
376
377		reg = le32_to_cpu(prsp_sds[i].host_consumer_crb);
378		sds_ring->crb_sts_consumer = netxen_get_ioaddr(adapter,
379				NETXEN_NIC_REG(reg - 0x200));
380
381		reg = le32_to_cpu(prsp_sds[i].interrupt_crb);
382		sds_ring->crb_intr_mask = netxen_get_ioaddr(adapter,
383				NETXEN_NIC_REG(reg - 0x200));
384	}
385
386	recv_ctx->state = le32_to_cpu(prsp->host_ctx_state);
387	recv_ctx->context_id = le16_to_cpu(prsp->context_id);
388	recv_ctx->virt_port = prsp->virt_port;
389
390out_free_rsp:
391	dma_free_coherent(&adapter->pdev->dev, rsp_size, prsp,
392			  cardrsp_phys_addr);
393out_free_rq:
394	dma_free_coherent(&adapter->pdev->dev, rq_size, prq, hostrq_phys_addr);
395	return err;
396}
397
398static void
399nx_fw_cmd_destroy_rx_ctx(struct netxen_adapter *adapter)
400{
401	struct netxen_recv_context *recv_ctx = &adapter->recv_ctx;
402	struct netxen_cmd_args cmd;
403
404	memset(&cmd, 0, sizeof(cmd));
405	cmd.req.arg1 = recv_ctx->context_id;
406	cmd.req.arg2 = NX_DESTROY_CTX_RESET;
407	cmd.req.arg3 = 0;
408	cmd.req.cmd = NX_CDRP_CMD_DESTROY_RX_CTX;
409
410	if (netxen_issue_cmd(adapter, &cmd)) {
411		printk(KERN_WARNING
412			"%s: Failed to destroy rx ctx in firmware\n",
413			netxen_nic_driver_name);
414	}
415}
416
417static int
418nx_fw_cmd_create_tx_ctx(struct netxen_adapter *adapter)
419{
420	nx_hostrq_tx_ctx_t	*prq;
421	nx_hostrq_cds_ring_t	*prq_cds;
422	nx_cardrsp_tx_ctx_t	*prsp;
423	void	*rq_addr, *rsp_addr;
424	size_t	rq_size, rsp_size;
425	u32	temp;
426	int	err = 0;
427	u64	offset, phys_addr;
428	dma_addr_t	rq_phys_addr, rsp_phys_addr;
429	struct nx_host_tx_ring *tx_ring = adapter->tx_ring;
430	struct netxen_recv_context *recv_ctx = &adapter->recv_ctx;
431	struct netxen_cmd_args cmd;
432
433	rq_size = SIZEOF_HOSTRQ_TX(nx_hostrq_tx_ctx_t);
434	rq_addr = dma_alloc_coherent(&adapter->pdev->dev, rq_size,
435				     &rq_phys_addr, GFP_KERNEL);
436	if (!rq_addr)
437		return -ENOMEM;
438
439	rsp_size = SIZEOF_CARDRSP_TX(nx_cardrsp_tx_ctx_t);
440	rsp_addr = dma_alloc_coherent(&adapter->pdev->dev, rsp_size,
441				      &rsp_phys_addr, GFP_KERNEL);
442	if (!rsp_addr) {
443		err = -ENOMEM;
444		goto out_free_rq;
445	}
446
 
447	prq = rq_addr;
448
 
449	prsp = rsp_addr;
450
451	prq->host_rsp_dma_addr = cpu_to_le64(rsp_phys_addr);
452
453	temp = (NX_CAP0_LEGACY_CONTEXT | NX_CAP0_LEGACY_MN | NX_CAP0_LSO);
454	prq->capabilities[0] = cpu_to_le32(temp);
455
456	prq->host_int_crb_mode =
457		cpu_to_le32(NX_HOST_INT_CRB_MODE_SHARED);
458
459	prq->interrupt_ctl = 0;
460	prq->msi_index = 0;
461
462	prq->dummy_dma_addr = cpu_to_le64(adapter->dummy_dma.phys_addr);
463
464	offset = recv_ctx->phys_addr + sizeof(struct netxen_ring_ctx);
465	prq->cmd_cons_dma_addr = cpu_to_le64(offset);
466
467	prq_cds = &prq->cds_ring;
468
469	prq_cds->host_phys_addr = cpu_to_le64(tx_ring->phys_addr);
470	prq_cds->ring_size = cpu_to_le32(tx_ring->num_desc);
471
472	phys_addr = rq_phys_addr;
473	memset(&cmd, 0, sizeof(cmd));
474	cmd.req.arg1 = (u32)(phys_addr >> 32);
475	cmd.req.arg2 = ((u32)phys_addr & 0xffffffff);
476	cmd.req.arg3 = rq_size;
477	cmd.req.cmd = NX_CDRP_CMD_CREATE_TX_CTX;
478	err = netxen_issue_cmd(adapter, &cmd);
479
480	if (err == NX_RCODE_SUCCESS) {
481		temp = le32_to_cpu(prsp->cds_ring.host_producer_crb);
482		tx_ring->crb_cmd_producer = netxen_get_ioaddr(adapter,
483				NETXEN_NIC_REG(temp - 0x200));
484#if 0
485		adapter->tx_state =
486			le32_to_cpu(prsp->host_ctx_state);
487#endif
488		adapter->tx_context_id =
489			le16_to_cpu(prsp->context_id);
490	} else {
491		printk(KERN_WARNING
492			"Failed to create tx ctx in firmware%d\n", err);
493		err = -EIO;
494	}
495
496	dma_free_coherent(&adapter->pdev->dev, rsp_size, rsp_addr,
497			  rsp_phys_addr);
498
499out_free_rq:
500	dma_free_coherent(&adapter->pdev->dev, rq_size, rq_addr, rq_phys_addr);
501
502	return err;
503}
504
505static void
506nx_fw_cmd_destroy_tx_ctx(struct netxen_adapter *adapter)
507{
508	struct netxen_cmd_args cmd;
509
510	memset(&cmd, 0, sizeof(cmd));
511	cmd.req.arg1 = adapter->tx_context_id;
512	cmd.req.arg2 = NX_DESTROY_CTX_RESET;
513	cmd.req.arg3 = 0;
514	cmd.req.cmd = NX_CDRP_CMD_DESTROY_TX_CTX;
515	if (netxen_issue_cmd(adapter, &cmd)) {
516		printk(KERN_WARNING
517			"%s: Failed to destroy tx ctx in firmware\n",
518			netxen_nic_driver_name);
519	}
520}
521
522int
523nx_fw_cmd_query_phy(struct netxen_adapter *adapter, u32 reg, u32 *val)
524{
525	u32 rcode;
526	struct netxen_cmd_args cmd;
527
528	memset(&cmd, 0, sizeof(cmd));
529	cmd.req.arg1 = reg;
530	cmd.req.arg2 = 0;
531	cmd.req.arg3 = 0;
532	cmd.req.cmd = NX_CDRP_CMD_READ_PHY;
533	cmd.rsp.arg1 = 1;
534	rcode = netxen_issue_cmd(adapter, &cmd);
535	if (rcode != NX_RCODE_SUCCESS)
536		return -EIO;
537
538	if (val == NULL)
539		return -EIO;
540
541	*val = cmd.rsp.arg1;
542	return 0;
543}
544
545int
546nx_fw_cmd_set_phy(struct netxen_adapter *adapter, u32 reg, u32 val)
547{
548	u32 rcode;
549	struct netxen_cmd_args cmd;
550
551	memset(&cmd, 0, sizeof(cmd));
552	cmd.req.arg1 = reg;
553	cmd.req.arg2 = val;
554	cmd.req.arg3 = 0;
555	cmd.req.cmd = NX_CDRP_CMD_WRITE_PHY;
556	rcode = netxen_issue_cmd(adapter, &cmd);
557	if (rcode != NX_RCODE_SUCCESS)
558		return -EIO;
559
560	return 0;
561}
562
563static u64 ctx_addr_sig_regs[][3] = {
564	{NETXEN_NIC_REG(0x188), NETXEN_NIC_REG(0x18c), NETXEN_NIC_REG(0x1c0)},
565	{NETXEN_NIC_REG(0x190), NETXEN_NIC_REG(0x194), NETXEN_NIC_REG(0x1c4)},
566	{NETXEN_NIC_REG(0x198), NETXEN_NIC_REG(0x19c), NETXEN_NIC_REG(0x1c8)},
567	{NETXEN_NIC_REG(0x1a0), NETXEN_NIC_REG(0x1a4), NETXEN_NIC_REG(0x1cc)}
568};
569
570#define CRB_CTX_ADDR_REG_LO(FUNC_ID)	(ctx_addr_sig_regs[FUNC_ID][0])
571#define CRB_CTX_ADDR_REG_HI(FUNC_ID)	(ctx_addr_sig_regs[FUNC_ID][2])
572#define CRB_CTX_SIGNATURE_REG(FUNC_ID)	(ctx_addr_sig_regs[FUNC_ID][1])
573
574#define lower32(x)	((u32)((x) & 0xffffffff))
575#define upper32(x)	((u32)(((u64)(x) >> 32) & 0xffffffff))
576
577static struct netxen_recv_crb recv_crb_registers[] = {
578	/* Instance 0 */
579	{
580		/* crb_rcv_producer: */
581		{
582			NETXEN_NIC_REG(0x100),
583			/* Jumbo frames */
584			NETXEN_NIC_REG(0x110),
585			/* LRO */
586			NETXEN_NIC_REG(0x120)
587		},
588		/* crb_sts_consumer: */
589		{
590			NETXEN_NIC_REG(0x138),
591			NETXEN_NIC_REG_2(0x000),
592			NETXEN_NIC_REG_2(0x004),
593			NETXEN_NIC_REG_2(0x008),
594		},
595		/* sw_int_mask */
596		{
597			CRB_SW_INT_MASK_0,
598			NETXEN_NIC_REG_2(0x044),
599			NETXEN_NIC_REG_2(0x048),
600			NETXEN_NIC_REG_2(0x04c),
601		},
602	},
603	/* Instance 1 */
604	{
605		/* crb_rcv_producer: */
606		{
607			NETXEN_NIC_REG(0x144),
608			/* Jumbo frames */
609			NETXEN_NIC_REG(0x154),
610			/* LRO */
611			NETXEN_NIC_REG(0x164)
612		},
613		/* crb_sts_consumer: */
614		{
615			NETXEN_NIC_REG(0x17c),
616			NETXEN_NIC_REG_2(0x020),
617			NETXEN_NIC_REG_2(0x024),
618			NETXEN_NIC_REG_2(0x028),
619		},
620		/* sw_int_mask */
621		{
622			CRB_SW_INT_MASK_1,
623			NETXEN_NIC_REG_2(0x064),
624			NETXEN_NIC_REG_2(0x068),
625			NETXEN_NIC_REG_2(0x06c),
626		},
627	},
628	/* Instance 2 */
629	{
630		/* crb_rcv_producer: */
631		{
632			NETXEN_NIC_REG(0x1d8),
633			/* Jumbo frames */
634			NETXEN_NIC_REG(0x1f8),
635			/* LRO */
636			NETXEN_NIC_REG(0x208)
637		},
638		/* crb_sts_consumer: */
639		{
640			NETXEN_NIC_REG(0x220),
641			NETXEN_NIC_REG_2(0x03c),
642			NETXEN_NIC_REG_2(0x03c),
643			NETXEN_NIC_REG_2(0x03c),
644		},
645		/* sw_int_mask */
646		{
647			CRB_SW_INT_MASK_2,
648			NETXEN_NIC_REG_2(0x03c),
649			NETXEN_NIC_REG_2(0x03c),
650			NETXEN_NIC_REG_2(0x03c),
651		},
652	},
653	/* Instance 3 */
654	{
655		/* crb_rcv_producer: */
656		{
657			NETXEN_NIC_REG(0x22c),
658			/* Jumbo frames */
659			NETXEN_NIC_REG(0x23c),
660			/* LRO */
661			NETXEN_NIC_REG(0x24c)
662		},
663		/* crb_sts_consumer: */
664		{
665			NETXEN_NIC_REG(0x264),
666			NETXEN_NIC_REG_2(0x03c),
667			NETXEN_NIC_REG_2(0x03c),
668			NETXEN_NIC_REG_2(0x03c),
669		},
670		/* sw_int_mask */
671		{
672			CRB_SW_INT_MASK_3,
673			NETXEN_NIC_REG_2(0x03c),
674			NETXEN_NIC_REG_2(0x03c),
675			NETXEN_NIC_REG_2(0x03c),
676		},
677	},
678};
679
680static int
681netxen_init_old_ctx(struct netxen_adapter *adapter)
682{
683	struct netxen_recv_context *recv_ctx;
684	struct nx_host_rds_ring *rds_ring;
685	struct nx_host_sds_ring *sds_ring;
686	struct nx_host_tx_ring *tx_ring;
687	int ring;
688	int port = adapter->portnum;
689	struct netxen_ring_ctx *hwctx;
690	u32 signature;
691
692	tx_ring = adapter->tx_ring;
693	recv_ctx = &adapter->recv_ctx;
694	hwctx = recv_ctx->hwctx;
695
696	hwctx->cmd_ring_addr = cpu_to_le64(tx_ring->phys_addr);
697	hwctx->cmd_ring_size = cpu_to_le32(tx_ring->num_desc);
698
699
700	for (ring = 0; ring < adapter->max_rds_rings; ring++) {
701		rds_ring = &recv_ctx->rds_rings[ring];
702
703		hwctx->rcv_rings[ring].addr =
704			cpu_to_le64(rds_ring->phys_addr);
705		hwctx->rcv_rings[ring].size =
706			cpu_to_le32(rds_ring->num_desc);
707	}
708
709	for (ring = 0; ring < adapter->max_sds_rings; ring++) {
710		sds_ring = &recv_ctx->sds_rings[ring];
711
712		if (ring == 0) {
713			hwctx->sts_ring_addr = cpu_to_le64(sds_ring->phys_addr);
714			hwctx->sts_ring_size = cpu_to_le32(sds_ring->num_desc);
715		}
716		hwctx->sts_rings[ring].addr = cpu_to_le64(sds_ring->phys_addr);
717		hwctx->sts_rings[ring].size = cpu_to_le32(sds_ring->num_desc);
718		hwctx->sts_rings[ring].msi_index = cpu_to_le16(ring);
719	}
720	hwctx->sts_ring_count = cpu_to_le32(adapter->max_sds_rings);
721
722	signature = (adapter->max_sds_rings > 1) ?
723		NETXEN_CTX_SIGNATURE_V2 : NETXEN_CTX_SIGNATURE;
724
725	NXWR32(adapter, CRB_CTX_ADDR_REG_LO(port),
726			lower32(recv_ctx->phys_addr));
727	NXWR32(adapter, CRB_CTX_ADDR_REG_HI(port),
728			upper32(recv_ctx->phys_addr));
729	NXWR32(adapter, CRB_CTX_SIGNATURE_REG(port),
730			signature | port);
731	return 0;
732}
733
734int netxen_alloc_hw_resources(struct netxen_adapter *adapter)
735{
736	void *addr;
737	int err = 0;
738	int ring;
739	struct netxen_recv_context *recv_ctx;
740	struct nx_host_rds_ring *rds_ring;
741	struct nx_host_sds_ring *sds_ring;
742	struct nx_host_tx_ring *tx_ring;
743
744	struct pci_dev *pdev = adapter->pdev;
745	struct net_device *netdev = adapter->netdev;
746	int port = adapter->portnum;
747
748	recv_ctx = &adapter->recv_ctx;
749	tx_ring = adapter->tx_ring;
750
751	addr = dma_alloc_coherent(&pdev->dev,
752				  sizeof(struct netxen_ring_ctx) + sizeof(uint32_t),
753				  &recv_ctx->phys_addr, GFP_KERNEL);
754	if (addr == NULL) {
755		dev_err(&pdev->dev, "failed to allocate hw context\n");
756		return -ENOMEM;
757	}
758
 
759	recv_ctx->hwctx = addr;
760	recv_ctx->hwctx->ctx_id = cpu_to_le32(port);
761	recv_ctx->hwctx->cmd_consumer_offset =
762		cpu_to_le64(recv_ctx->phys_addr +
763			sizeof(struct netxen_ring_ctx));
764	tx_ring->hw_consumer =
765		(__le32 *)(((char *)addr) + sizeof(struct netxen_ring_ctx));
766
767	/* cmd desc ring */
768	addr = dma_alloc_coherent(&pdev->dev, TX_DESC_RINGSIZE(tx_ring),
769				  &tx_ring->phys_addr, GFP_KERNEL);
770
771	if (addr == NULL) {
772		dev_err(&pdev->dev, "%s: failed to allocate tx desc ring\n",
773				netdev->name);
774		err = -ENOMEM;
775		goto err_out_free;
776	}
777
778	tx_ring->desc_head = addr;
779
780	for (ring = 0; ring < adapter->max_rds_rings; ring++) {
781		rds_ring = &recv_ctx->rds_rings[ring];
782		addr = dma_alloc_coherent(&adapter->pdev->dev,
783					  RCV_DESC_RINGSIZE(rds_ring),
784					  &rds_ring->phys_addr, GFP_KERNEL);
785		if (addr == NULL) {
786			dev_err(&pdev->dev,
787				"%s: failed to allocate rds ring [%d]\n",
788				netdev->name, ring);
789			err = -ENOMEM;
790			goto err_out_free;
791		}
792		rds_ring->desc_head = addr;
793
794		if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
795			rds_ring->crb_rcv_producer =
796				netxen_get_ioaddr(adapter,
797			recv_crb_registers[port].crb_rcv_producer[ring]);
798	}
799
800	for (ring = 0; ring < adapter->max_sds_rings; ring++) {
801		sds_ring = &recv_ctx->sds_rings[ring];
802
803		addr = dma_alloc_coherent(&adapter->pdev->dev,
804					  STATUS_DESC_RINGSIZE(sds_ring),
805					  &sds_ring->phys_addr, GFP_KERNEL);
806		if (addr == NULL) {
807			dev_err(&pdev->dev,
808				"%s: failed to allocate sds ring [%d]\n",
809				netdev->name, ring);
810			err = -ENOMEM;
811			goto err_out_free;
812		}
813		sds_ring->desc_head = addr;
814
815		if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
816			sds_ring->crb_sts_consumer =
817				netxen_get_ioaddr(adapter,
818				recv_crb_registers[port].crb_sts_consumer[ring]);
819
820			sds_ring->crb_intr_mask =
821				netxen_get_ioaddr(adapter,
822				recv_crb_registers[port].sw_int_mask[ring]);
823		}
824	}
825
826
827	if (!NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
828		if (test_and_set_bit(__NX_FW_ATTACHED, &adapter->state))
829			goto done;
830		err = nx_fw_cmd_create_rx_ctx(adapter);
831		if (err)
832			goto err_out_free;
833		err = nx_fw_cmd_create_tx_ctx(adapter);
834		if (err)
835			goto err_out_free;
836	} else {
837		err = netxen_init_old_ctx(adapter);
838		if (err)
839			goto err_out_free;
840	}
841
842done:
843	return 0;
844
845err_out_free:
846	netxen_free_hw_resources(adapter);
847	return err;
848}
849
850void netxen_free_hw_resources(struct netxen_adapter *adapter)
851{
852	struct netxen_recv_context *recv_ctx;
853	struct nx_host_rds_ring *rds_ring;
854	struct nx_host_sds_ring *sds_ring;
855	struct nx_host_tx_ring *tx_ring;
856	int ring;
857
858	int port = adapter->portnum;
859
860	if (!NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
861		if (!test_and_clear_bit(__NX_FW_ATTACHED, &adapter->state))
862			goto done;
863
864		nx_fw_cmd_destroy_rx_ctx(adapter);
865		nx_fw_cmd_destroy_tx_ctx(adapter);
866	} else {
867		netxen_api_lock(adapter);
868		NXWR32(adapter, CRB_CTX_SIGNATURE_REG(port),
869				NETXEN_CTX_D3_RESET | port);
870		netxen_api_unlock(adapter);
871	}
872
873	/* Allow dma queues to drain after context reset */
874	msleep(20);
875
876done:
877	recv_ctx = &adapter->recv_ctx;
878
879	if (recv_ctx->hwctx != NULL) {
880		dma_free_coherent(&adapter->pdev->dev,
881				  sizeof(struct netxen_ring_ctx) + sizeof(uint32_t),
882				  recv_ctx->hwctx, recv_ctx->phys_addr);
 
 
883		recv_ctx->hwctx = NULL;
884	}
885
886	tx_ring = adapter->tx_ring;
887	if (tx_ring->desc_head != NULL) {
888		dma_free_coherent(&adapter->pdev->dev,
889				  TX_DESC_RINGSIZE(tx_ring),
890				  tx_ring->desc_head, tx_ring->phys_addr);
891		tx_ring->desc_head = NULL;
892	}
893
894	for (ring = 0; ring < adapter->max_rds_rings; ring++) {
895		rds_ring = &recv_ctx->rds_rings[ring];
896
897		if (rds_ring->desc_head != NULL) {
898			dma_free_coherent(&adapter->pdev->dev,
899					  RCV_DESC_RINGSIZE(rds_ring),
900					  rds_ring->desc_head,
901					  rds_ring->phys_addr);
902			rds_ring->desc_head = NULL;
903		}
904	}
905
906	for (ring = 0; ring < adapter->max_sds_rings; ring++) {
907		sds_ring = &recv_ctx->sds_rings[ring];
908
909		if (sds_ring->desc_head != NULL) {
910			dma_free_coherent(&adapter->pdev->dev,
911					  STATUS_DESC_RINGSIZE(sds_ring),
912					  sds_ring->desc_head,
913					  sds_ring->phys_addr);
914			sds_ring->desc_head = NULL;
915		}
916	}
917}
918
v3.15
 
  1/*
  2 * Copyright (C) 2003 - 2009 NetXen, Inc.
  3 * Copyright (C) 2009 - QLogic Corporation.
  4 * All rights reserved.
  5 *
  6 * This program is free software; you can redistribute it and/or
  7 * modify it under the terms of the GNU General Public License
  8 * as published by the Free Software Foundation; either version 2
  9 * of the License, or (at your option) any later version.
 10 *
 11 * This program is distributed in the hope that it will be useful, but
 12 * WITHOUT ANY WARRANTY; without even the implied warranty of
 13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 14 * GNU General Public License for more details.
 15 *
 16 * You should have received a copy of the GNU General Public License
 17 * along with this program; if not, see <http://www.gnu.org/licenses/>.
 18 *
 19 * The full GNU General Public License is included in this distribution
 20 * in the file called "COPYING".
 21 *
 22 */
 23
 24#include "netxen_nic_hw.h"
 25#include "netxen_nic.h"
 26
 27#define NXHAL_VERSION	1
 28
 29static u32
 30netxen_poll_rsp(struct netxen_adapter *adapter)
 31{
 32	u32 rsp = NX_CDRP_RSP_OK;
 33	int	timeout = 0;
 34
 35	do {
 36		/* give atleast 1ms for firmware to respond */
 37		msleep(1);
 38
 39		if (++timeout > NX_OS_CRB_RETRY_COUNT)
 40			return NX_CDRP_RSP_TIMEOUT;
 41
 42		rsp = NXRD32(adapter, NX_CDRP_CRB_OFFSET);
 43	} while (!NX_CDRP_IS_RSP(rsp));
 44
 45	return rsp;
 46}
 47
 48static u32
 49netxen_issue_cmd(struct netxen_adapter *adapter, struct netxen_cmd_args *cmd)
 50{
 51	u32 rsp;
 52	u32 signature = 0;
 53	u32 rcode = NX_RCODE_SUCCESS;
 54
 55	signature = NX_CDRP_SIGNATURE_MAKE(adapter->ahw.pci_func,
 56						NXHAL_VERSION);
 57	/* Acquire semaphore before accessing CRB */
 58	if (netxen_api_lock(adapter))
 59		return NX_RCODE_TIMEOUT;
 60
 61	NXWR32(adapter, NX_SIGN_CRB_OFFSET, signature);
 62
 63	NXWR32(adapter, NX_ARG1_CRB_OFFSET, cmd->req.arg1);
 64
 65	NXWR32(adapter, NX_ARG2_CRB_OFFSET, cmd->req.arg2);
 66
 67	NXWR32(adapter, NX_ARG3_CRB_OFFSET, cmd->req.arg3);
 68
 69	NXWR32(adapter, NX_CDRP_CRB_OFFSET, NX_CDRP_FORM_CMD(cmd->req.cmd));
 70
 71	rsp = netxen_poll_rsp(adapter);
 72
 73	if (rsp == NX_CDRP_RSP_TIMEOUT) {
 74		printk(KERN_ERR "%s: card response timeout.\n",
 75				netxen_nic_driver_name);
 76
 77		rcode = NX_RCODE_TIMEOUT;
 78	} else if (rsp == NX_CDRP_RSP_FAIL) {
 79		rcode = NXRD32(adapter, NX_ARG1_CRB_OFFSET);
 80
 81		printk(KERN_ERR "%s: failed card response code:0x%x\n",
 82				netxen_nic_driver_name, rcode);
 83	} else if (rsp == NX_CDRP_RSP_OK) {
 84		cmd->rsp.cmd = NX_RCODE_SUCCESS;
 85		if (cmd->rsp.arg2)
 86			cmd->rsp.arg2 = NXRD32(adapter, NX_ARG2_CRB_OFFSET);
 87		if (cmd->rsp.arg3)
 88			cmd->rsp.arg3 = NXRD32(adapter, NX_ARG3_CRB_OFFSET);
 89	}
 90
 91	if (cmd->rsp.arg1)
 92		cmd->rsp.arg1 = NXRD32(adapter, NX_ARG1_CRB_OFFSET);
 93	/* Release semaphore */
 94	netxen_api_unlock(adapter);
 95
 96	return rcode;
 97}
 98
 99static int
100netxen_get_minidump_template_size(struct netxen_adapter *adapter)
101{
102	struct netxen_cmd_args cmd;
103	memset(&cmd, 0, sizeof(cmd));
104	cmd.req.cmd = NX_CDRP_CMD_TEMP_SIZE;
105	memset(&cmd.rsp, 1, sizeof(struct _cdrp_cmd));
106	netxen_issue_cmd(adapter, &cmd);
107	if (cmd.rsp.cmd != NX_RCODE_SUCCESS) {
108		dev_info(&adapter->pdev->dev,
109			"Can't get template size %d\n", cmd.rsp.cmd);
110		return -EIO;
111	}
112	adapter->mdump.md_template_size = cmd.rsp.arg2;
113	adapter->mdump.md_template_ver = cmd.rsp.arg3;
114	return 0;
115}
116
117static int
118netxen_get_minidump_template(struct netxen_adapter *adapter)
119{
120	dma_addr_t md_template_addr;
121	void *addr;
122	u32 size;
123	struct netxen_cmd_args cmd;
124	size = adapter->mdump.md_template_size;
125
126	if (size == 0) {
127		dev_err(&adapter->pdev->dev, "Can not capture Minidump "
128			"template. Invalid template size.\n");
129		return NX_RCODE_INVALID_ARGS;
130	}
131
132	addr = pci_alloc_consistent(adapter->pdev, size, &md_template_addr);
133
134	if (!addr) {
135		dev_err(&adapter->pdev->dev, "Unable to allocate dmable memory for template.\n");
136		return -ENOMEM;
137	}
138
139	memset(addr, 0, size);
140	memset(&cmd, 0, sizeof(cmd));
141	memset(&cmd.rsp, 1, sizeof(struct _cdrp_cmd));
142	cmd.req.cmd = NX_CDRP_CMD_GET_TEMP_HDR;
143	cmd.req.arg1 = LSD(md_template_addr);
144	cmd.req.arg2 = MSD(md_template_addr);
145	cmd.req.arg3 |= size;
146	netxen_issue_cmd(adapter, &cmd);
147
148	if ((cmd.rsp.cmd == NX_RCODE_SUCCESS) && (size == cmd.rsp.arg2)) {
149		memcpy(adapter->mdump.md_template, addr, size);
150	} else {
151		dev_err(&adapter->pdev->dev, "Failed to get minidump template, "
152			"err_code : %d, requested_size : %d, actual_size : %d\n ",
153			cmd.rsp.cmd, size, cmd.rsp.arg2);
154	}
155	pci_free_consistent(adapter->pdev, size, addr, md_template_addr);
156	return 0;
157}
158
159static u32
160netxen_check_template_checksum(struct netxen_adapter *adapter)
161{
162	u64 sum =  0 ;
163	u32 *buff = adapter->mdump.md_template;
164	int count =  adapter->mdump.md_template_size/sizeof(uint32_t) ;
165
166	while (count-- > 0)
167		sum += *buff++ ;
168	while (sum >> 32)
169		sum = (sum & 0xFFFFFFFF) +  (sum >> 32) ;
170
171	return ~sum;
172}
173
174int
175netxen_setup_minidump(struct netxen_adapter *adapter)
176{
177	int err = 0, i;
178	u32 *template, *tmp_buf;
179	struct netxen_minidump_template_hdr *hdr;
180	err = netxen_get_minidump_template_size(adapter);
181	if (err) {
182		adapter->mdump.fw_supports_md = 0;
183		if ((err == NX_RCODE_CMD_INVALID) ||
184			(err == NX_RCODE_CMD_NOT_IMPL)) {
185			dev_info(&adapter->pdev->dev,
186				"Flashed firmware version does not support minidump, "
187				"minimum version required is [ %u.%u.%u ].\n ",
188				NX_MD_SUPPORT_MAJOR, NX_MD_SUPPORT_MINOR,
189				NX_MD_SUPPORT_SUBVERSION);
190		}
191		return err;
192	}
193
194	if (!adapter->mdump.md_template_size) {
195		dev_err(&adapter->pdev->dev, "Error : Invalid template size "
196		",should be non-zero.\n");
197		return -EIO;
198	}
199	adapter->mdump.md_template =
200		kmalloc(adapter->mdump.md_template_size, GFP_KERNEL);
201
202	if (!adapter->mdump.md_template)
203		return -ENOMEM;
204
205	err = netxen_get_minidump_template(adapter);
206	if (err) {
207		if (err == NX_RCODE_CMD_NOT_IMPL)
208			adapter->mdump.fw_supports_md = 0;
209		goto free_template;
210	}
211
212	if (netxen_check_template_checksum(adapter)) {
213		dev_err(&adapter->pdev->dev, "Minidump template checksum Error\n");
214		err = -EIO;
215		goto free_template;
216	}
217
218	adapter->mdump.md_capture_mask = NX_DUMP_MASK_DEF;
219	tmp_buf = (u32 *) adapter->mdump.md_template;
220	template = (u32 *) adapter->mdump.md_template;
221	for (i = 0; i < adapter->mdump.md_template_size/sizeof(u32); i++)
222		*template++ = __le32_to_cpu(*tmp_buf++);
223	hdr = (struct netxen_minidump_template_hdr *)
224				adapter->mdump.md_template;
225	adapter->mdump.md_capture_buff = NULL;
226	adapter->mdump.fw_supports_md = 1;
227	adapter->mdump.md_enabled = 0;
228
229	return err;
230
231free_template:
232	kfree(adapter->mdump.md_template);
233	adapter->mdump.md_template = NULL;
234	return err;
235}
236
237
238int
239nx_fw_cmd_set_mtu(struct netxen_adapter *adapter, int mtu)
240{
241	u32 rcode = NX_RCODE_SUCCESS;
242	struct netxen_recv_context *recv_ctx = &adapter->recv_ctx;
243	struct netxen_cmd_args cmd;
244
245	memset(&cmd, 0, sizeof(cmd));
246	cmd.req.cmd = NX_CDRP_CMD_SET_MTU;
247	cmd.req.arg1 = recv_ctx->context_id;
248	cmd.req.arg2 = mtu;
249	cmd.req.arg3 = 0;
250
251	if (recv_ctx->state == NX_HOST_CTX_STATE_ACTIVE)
252		netxen_issue_cmd(adapter, &cmd);
253
254	if (rcode != NX_RCODE_SUCCESS)
255		return -EIO;
256
257	return 0;
258}
259
260int
261nx_fw_cmd_set_gbe_port(struct netxen_adapter *adapter,
262			u32 speed, u32 duplex, u32 autoneg)
263{
264	struct netxen_cmd_args cmd;
265
266	memset(&cmd, 0, sizeof(cmd));
267	cmd.req.cmd = NX_CDRP_CMD_CONFIG_GBE_PORT;
268	cmd.req.arg1 = speed;
269	cmd.req.arg2 = duplex;
270	cmd.req.arg3 = autoneg;
271	return netxen_issue_cmd(adapter, &cmd);
272}
273
274static int
275nx_fw_cmd_create_rx_ctx(struct netxen_adapter *adapter)
276{
277	void *addr;
278	nx_hostrq_rx_ctx_t *prq;
279	nx_cardrsp_rx_ctx_t *prsp;
280	nx_hostrq_rds_ring_t *prq_rds;
281	nx_hostrq_sds_ring_t *prq_sds;
282	nx_cardrsp_rds_ring_t *prsp_rds;
283	nx_cardrsp_sds_ring_t *prsp_sds;
284	struct nx_host_rds_ring *rds_ring;
285	struct nx_host_sds_ring *sds_ring;
286	struct netxen_cmd_args cmd;
287
288	dma_addr_t hostrq_phys_addr, cardrsp_phys_addr;
289	u64 phys_addr;
290
291	int i, nrds_rings, nsds_rings;
292	size_t rq_size, rsp_size;
293	u32 cap, reg, val;
294
295	int err;
296
297	struct netxen_recv_context *recv_ctx = &adapter->recv_ctx;
298
299	nrds_rings = adapter->max_rds_rings;
300	nsds_rings = adapter->max_sds_rings;
301
302	rq_size =
303		SIZEOF_HOSTRQ_RX(nx_hostrq_rx_ctx_t, nrds_rings, nsds_rings);
304	rsp_size =
305		SIZEOF_CARDRSP_RX(nx_cardrsp_rx_ctx_t, nrds_rings, nsds_rings);
306
307	addr = pci_alloc_consistent(adapter->pdev,
308				rq_size, &hostrq_phys_addr);
309	if (addr == NULL)
310		return -ENOMEM;
311	prq = addr;
312
313	addr = pci_alloc_consistent(adapter->pdev,
314			rsp_size, &cardrsp_phys_addr);
315	if (addr == NULL) {
316		err = -ENOMEM;
317		goto out_free_rq;
318	}
319	prsp = addr;
320
321	prq->host_rsp_dma_addr = cpu_to_le64(cardrsp_phys_addr);
322
323	cap = (NX_CAP0_LEGACY_CONTEXT | NX_CAP0_LEGACY_MN);
324	cap |= (NX_CAP0_JUMBO_CONTIGUOUS | NX_CAP0_LRO_CONTIGUOUS);
325
326	if (adapter->flags & NETXEN_FW_MSS_CAP)
327		cap |= NX_CAP0_HW_LRO_MSS;
328
329	prq->capabilities[0] = cpu_to_le32(cap);
330	prq->host_int_crb_mode =
331		cpu_to_le32(NX_HOST_INT_CRB_MODE_SHARED);
332	prq->host_rds_crb_mode =
333		cpu_to_le32(NX_HOST_RDS_CRB_MODE_UNIQUE);
334
335	prq->num_rds_rings = cpu_to_le16(nrds_rings);
336	prq->num_sds_rings = cpu_to_le16(nsds_rings);
337	prq->rds_ring_offset = cpu_to_le32(0);
338
339	val = le32_to_cpu(prq->rds_ring_offset) +
340		(sizeof(nx_hostrq_rds_ring_t) * nrds_rings);
341	prq->sds_ring_offset = cpu_to_le32(val);
342
343	prq_rds = (nx_hostrq_rds_ring_t *)(prq->data +
344			le32_to_cpu(prq->rds_ring_offset));
345
346	for (i = 0; i < nrds_rings; i++) {
347
348		rds_ring = &recv_ctx->rds_rings[i];
349
350		prq_rds[i].host_phys_addr = cpu_to_le64(rds_ring->phys_addr);
351		prq_rds[i].ring_size = cpu_to_le32(rds_ring->num_desc);
352		prq_rds[i].ring_kind = cpu_to_le32(i);
353		prq_rds[i].buff_size = cpu_to_le64(rds_ring->dma_size);
354	}
355
356	prq_sds = (nx_hostrq_sds_ring_t *)(prq->data +
357			le32_to_cpu(prq->sds_ring_offset));
358
359	for (i = 0; i < nsds_rings; i++) {
360
361		sds_ring = &recv_ctx->sds_rings[i];
362
363		prq_sds[i].host_phys_addr = cpu_to_le64(sds_ring->phys_addr);
364		prq_sds[i].ring_size = cpu_to_le32(sds_ring->num_desc);
365		prq_sds[i].msi_index = cpu_to_le16(i);
366	}
367
368	phys_addr = hostrq_phys_addr;
369	memset(&cmd, 0, sizeof(cmd));
370	cmd.req.arg1 = (u32)(phys_addr >> 32);
371	cmd.req.arg2 = (u32)(phys_addr & 0xffffffff);
372	cmd.req.arg3 = rq_size;
373	cmd.req.cmd = NX_CDRP_CMD_CREATE_RX_CTX;
374	err = netxen_issue_cmd(adapter, &cmd);
375	if (err) {
376		printk(KERN_WARNING
377			"Failed to create rx ctx in firmware%d\n", err);
378		goto out_free_rsp;
379	}
380
381
382	prsp_rds = ((nx_cardrsp_rds_ring_t *)
383			 &prsp->data[le32_to_cpu(prsp->rds_ring_offset)]);
384
385	for (i = 0; i < le16_to_cpu(prsp->num_rds_rings); i++) {
386		rds_ring = &recv_ctx->rds_rings[i];
387
388		reg = le32_to_cpu(prsp_rds[i].host_producer_crb);
389		rds_ring->crb_rcv_producer = netxen_get_ioaddr(adapter,
390				NETXEN_NIC_REG(reg - 0x200));
391	}
392
393	prsp_sds = ((nx_cardrsp_sds_ring_t *)
394			&prsp->data[le32_to_cpu(prsp->sds_ring_offset)]);
395
396	for (i = 0; i < le16_to_cpu(prsp->num_sds_rings); i++) {
397		sds_ring = &recv_ctx->sds_rings[i];
398
399		reg = le32_to_cpu(prsp_sds[i].host_consumer_crb);
400		sds_ring->crb_sts_consumer = netxen_get_ioaddr(adapter,
401				NETXEN_NIC_REG(reg - 0x200));
402
403		reg = le32_to_cpu(prsp_sds[i].interrupt_crb);
404		sds_ring->crb_intr_mask = netxen_get_ioaddr(adapter,
405				NETXEN_NIC_REG(reg - 0x200));
406	}
407
408	recv_ctx->state = le32_to_cpu(prsp->host_ctx_state);
409	recv_ctx->context_id = le16_to_cpu(prsp->context_id);
410	recv_ctx->virt_port = prsp->virt_port;
411
412out_free_rsp:
413	pci_free_consistent(adapter->pdev, rsp_size, prsp, cardrsp_phys_addr);
 
414out_free_rq:
415	pci_free_consistent(adapter->pdev, rq_size, prq, hostrq_phys_addr);
416	return err;
417}
418
419static void
420nx_fw_cmd_destroy_rx_ctx(struct netxen_adapter *adapter)
421{
422	struct netxen_recv_context *recv_ctx = &adapter->recv_ctx;
423	struct netxen_cmd_args cmd;
424
425	memset(&cmd, 0, sizeof(cmd));
426	cmd.req.arg1 = recv_ctx->context_id;
427	cmd.req.arg2 = NX_DESTROY_CTX_RESET;
428	cmd.req.arg3 = 0;
429	cmd.req.cmd = NX_CDRP_CMD_DESTROY_RX_CTX;
430
431	if (netxen_issue_cmd(adapter, &cmd)) {
432		printk(KERN_WARNING
433			"%s: Failed to destroy rx ctx in firmware\n",
434			netxen_nic_driver_name);
435	}
436}
437
438static int
439nx_fw_cmd_create_tx_ctx(struct netxen_adapter *adapter)
440{
441	nx_hostrq_tx_ctx_t	*prq;
442	nx_hostrq_cds_ring_t	*prq_cds;
443	nx_cardrsp_tx_ctx_t	*prsp;
444	void	*rq_addr, *rsp_addr;
445	size_t	rq_size, rsp_size;
446	u32	temp;
447	int	err = 0;
448	u64	offset, phys_addr;
449	dma_addr_t	rq_phys_addr, rsp_phys_addr;
450	struct nx_host_tx_ring *tx_ring = adapter->tx_ring;
451	struct netxen_recv_context *recv_ctx = &adapter->recv_ctx;
452	struct netxen_cmd_args cmd;
453
454	rq_size = SIZEOF_HOSTRQ_TX(nx_hostrq_tx_ctx_t);
455	rq_addr = pci_alloc_consistent(adapter->pdev,
456		rq_size, &rq_phys_addr);
457	if (!rq_addr)
458		return -ENOMEM;
459
460	rsp_size = SIZEOF_CARDRSP_TX(nx_cardrsp_tx_ctx_t);
461	rsp_addr = pci_alloc_consistent(adapter->pdev,
462		rsp_size, &rsp_phys_addr);
463	if (!rsp_addr) {
464		err = -ENOMEM;
465		goto out_free_rq;
466	}
467
468	memset(rq_addr, 0, rq_size);
469	prq = rq_addr;
470
471	memset(rsp_addr, 0, rsp_size);
472	prsp = rsp_addr;
473
474	prq->host_rsp_dma_addr = cpu_to_le64(rsp_phys_addr);
475
476	temp = (NX_CAP0_LEGACY_CONTEXT | NX_CAP0_LEGACY_MN | NX_CAP0_LSO);
477	prq->capabilities[0] = cpu_to_le32(temp);
478
479	prq->host_int_crb_mode =
480		cpu_to_le32(NX_HOST_INT_CRB_MODE_SHARED);
481
482	prq->interrupt_ctl = 0;
483	prq->msi_index = 0;
484
485	prq->dummy_dma_addr = cpu_to_le64(adapter->dummy_dma.phys_addr);
486
487	offset = recv_ctx->phys_addr + sizeof(struct netxen_ring_ctx);
488	prq->cmd_cons_dma_addr = cpu_to_le64(offset);
489
490	prq_cds = &prq->cds_ring;
491
492	prq_cds->host_phys_addr = cpu_to_le64(tx_ring->phys_addr);
493	prq_cds->ring_size = cpu_to_le32(tx_ring->num_desc);
494
495	phys_addr = rq_phys_addr;
496	memset(&cmd, 0, sizeof(cmd));
497	cmd.req.arg1 = (u32)(phys_addr >> 32);
498	cmd.req.arg2 = ((u32)phys_addr & 0xffffffff);
499	cmd.req.arg3 = rq_size;
500	cmd.req.cmd = NX_CDRP_CMD_CREATE_TX_CTX;
501	err = netxen_issue_cmd(adapter, &cmd);
502
503	if (err == NX_RCODE_SUCCESS) {
504		temp = le32_to_cpu(prsp->cds_ring.host_producer_crb);
505		tx_ring->crb_cmd_producer = netxen_get_ioaddr(adapter,
506				NETXEN_NIC_REG(temp - 0x200));
507#if 0
508		adapter->tx_state =
509			le32_to_cpu(prsp->host_ctx_state);
510#endif
511		adapter->tx_context_id =
512			le16_to_cpu(prsp->context_id);
513	} else {
514		printk(KERN_WARNING
515			"Failed to create tx ctx in firmware%d\n", err);
516		err = -EIO;
517	}
518
519	pci_free_consistent(adapter->pdev, rsp_size, rsp_addr, rsp_phys_addr);
 
520
521out_free_rq:
522	pci_free_consistent(adapter->pdev, rq_size, rq_addr, rq_phys_addr);
523
524	return err;
525}
526
527static void
528nx_fw_cmd_destroy_tx_ctx(struct netxen_adapter *adapter)
529{
530	struct netxen_cmd_args cmd;
531
532	memset(&cmd, 0, sizeof(cmd));
533	cmd.req.arg1 = adapter->tx_context_id;
534	cmd.req.arg2 = NX_DESTROY_CTX_RESET;
535	cmd.req.arg3 = 0;
536	cmd.req.cmd = NX_CDRP_CMD_DESTROY_TX_CTX;
537	if (netxen_issue_cmd(adapter, &cmd)) {
538		printk(KERN_WARNING
539			"%s: Failed to destroy tx ctx in firmware\n",
540			netxen_nic_driver_name);
541	}
542}
543
544int
545nx_fw_cmd_query_phy(struct netxen_adapter *adapter, u32 reg, u32 *val)
546{
547	u32 rcode;
548	struct netxen_cmd_args cmd;
549
550	memset(&cmd, 0, sizeof(cmd));
551	cmd.req.arg1 = reg;
552	cmd.req.arg2 = 0;
553	cmd.req.arg3 = 0;
554	cmd.req.cmd = NX_CDRP_CMD_READ_PHY;
555	cmd.rsp.arg1 = 1;
556	rcode = netxen_issue_cmd(adapter, &cmd);
557	if (rcode != NX_RCODE_SUCCESS)
558		return -EIO;
559
560	if (val == NULL)
561		return -EIO;
562
563	*val = cmd.rsp.arg1;
564	return 0;
565}
566
567int
568nx_fw_cmd_set_phy(struct netxen_adapter *adapter, u32 reg, u32 val)
569{
570	u32 rcode;
571	struct netxen_cmd_args cmd;
572
573	memset(&cmd, 0, sizeof(cmd));
574	cmd.req.arg1 = reg;
575	cmd.req.arg2 = val;
576	cmd.req.arg3 = 0;
577	cmd.req.cmd = NX_CDRP_CMD_WRITE_PHY;
578	rcode = netxen_issue_cmd(adapter, &cmd);
579	if (rcode != NX_RCODE_SUCCESS)
580		return -EIO;
581
582	return 0;
583}
584
585static u64 ctx_addr_sig_regs[][3] = {
586	{NETXEN_NIC_REG(0x188), NETXEN_NIC_REG(0x18c), NETXEN_NIC_REG(0x1c0)},
587	{NETXEN_NIC_REG(0x190), NETXEN_NIC_REG(0x194), NETXEN_NIC_REG(0x1c4)},
588	{NETXEN_NIC_REG(0x198), NETXEN_NIC_REG(0x19c), NETXEN_NIC_REG(0x1c8)},
589	{NETXEN_NIC_REG(0x1a0), NETXEN_NIC_REG(0x1a4), NETXEN_NIC_REG(0x1cc)}
590};
591
592#define CRB_CTX_ADDR_REG_LO(FUNC_ID)	(ctx_addr_sig_regs[FUNC_ID][0])
593#define CRB_CTX_ADDR_REG_HI(FUNC_ID)	(ctx_addr_sig_regs[FUNC_ID][2])
594#define CRB_CTX_SIGNATURE_REG(FUNC_ID)	(ctx_addr_sig_regs[FUNC_ID][1])
595
596#define lower32(x)	((u32)((x) & 0xffffffff))
597#define upper32(x)	((u32)(((u64)(x) >> 32) & 0xffffffff))
598
599static struct netxen_recv_crb recv_crb_registers[] = {
600	/* Instance 0 */
601	{
602		/* crb_rcv_producer: */
603		{
604			NETXEN_NIC_REG(0x100),
605			/* Jumbo frames */
606			NETXEN_NIC_REG(0x110),
607			/* LRO */
608			NETXEN_NIC_REG(0x120)
609		},
610		/* crb_sts_consumer: */
611		{
612			NETXEN_NIC_REG(0x138),
613			NETXEN_NIC_REG_2(0x000),
614			NETXEN_NIC_REG_2(0x004),
615			NETXEN_NIC_REG_2(0x008),
616		},
617		/* sw_int_mask */
618		{
619			CRB_SW_INT_MASK_0,
620			NETXEN_NIC_REG_2(0x044),
621			NETXEN_NIC_REG_2(0x048),
622			NETXEN_NIC_REG_2(0x04c),
623		},
624	},
625	/* Instance 1 */
626	{
627		/* crb_rcv_producer: */
628		{
629			NETXEN_NIC_REG(0x144),
630			/* Jumbo frames */
631			NETXEN_NIC_REG(0x154),
632			/* LRO */
633			NETXEN_NIC_REG(0x164)
634		},
635		/* crb_sts_consumer: */
636		{
637			NETXEN_NIC_REG(0x17c),
638			NETXEN_NIC_REG_2(0x020),
639			NETXEN_NIC_REG_2(0x024),
640			NETXEN_NIC_REG_2(0x028),
641		},
642		/* sw_int_mask */
643		{
644			CRB_SW_INT_MASK_1,
645			NETXEN_NIC_REG_2(0x064),
646			NETXEN_NIC_REG_2(0x068),
647			NETXEN_NIC_REG_2(0x06c),
648		},
649	},
650	/* Instance 2 */
651	{
652		/* crb_rcv_producer: */
653		{
654			NETXEN_NIC_REG(0x1d8),
655			/* Jumbo frames */
656			NETXEN_NIC_REG(0x1f8),
657			/* LRO */
658			NETXEN_NIC_REG(0x208)
659		},
660		/* crb_sts_consumer: */
661		{
662			NETXEN_NIC_REG(0x220),
663			NETXEN_NIC_REG_2(0x03c),
664			NETXEN_NIC_REG_2(0x03c),
665			NETXEN_NIC_REG_2(0x03c),
666		},
667		/* sw_int_mask */
668		{
669			CRB_SW_INT_MASK_2,
670			NETXEN_NIC_REG_2(0x03c),
671			NETXEN_NIC_REG_2(0x03c),
672			NETXEN_NIC_REG_2(0x03c),
673		},
674	},
675	/* Instance 3 */
676	{
677		/* crb_rcv_producer: */
678		{
679			NETXEN_NIC_REG(0x22c),
680			/* Jumbo frames */
681			NETXEN_NIC_REG(0x23c),
682			/* LRO */
683			NETXEN_NIC_REG(0x24c)
684		},
685		/* crb_sts_consumer: */
686		{
687			NETXEN_NIC_REG(0x264),
688			NETXEN_NIC_REG_2(0x03c),
689			NETXEN_NIC_REG_2(0x03c),
690			NETXEN_NIC_REG_2(0x03c),
691		},
692		/* sw_int_mask */
693		{
694			CRB_SW_INT_MASK_3,
695			NETXEN_NIC_REG_2(0x03c),
696			NETXEN_NIC_REG_2(0x03c),
697			NETXEN_NIC_REG_2(0x03c),
698		},
699	},
700};
701
702static int
703netxen_init_old_ctx(struct netxen_adapter *adapter)
704{
705	struct netxen_recv_context *recv_ctx;
706	struct nx_host_rds_ring *rds_ring;
707	struct nx_host_sds_ring *sds_ring;
708	struct nx_host_tx_ring *tx_ring;
709	int ring;
710	int port = adapter->portnum;
711	struct netxen_ring_ctx *hwctx;
712	u32 signature;
713
714	tx_ring = adapter->tx_ring;
715	recv_ctx = &adapter->recv_ctx;
716	hwctx = recv_ctx->hwctx;
717
718	hwctx->cmd_ring_addr = cpu_to_le64(tx_ring->phys_addr);
719	hwctx->cmd_ring_size = cpu_to_le32(tx_ring->num_desc);
720
721
722	for (ring = 0; ring < adapter->max_rds_rings; ring++) {
723		rds_ring = &recv_ctx->rds_rings[ring];
724
725		hwctx->rcv_rings[ring].addr =
726			cpu_to_le64(rds_ring->phys_addr);
727		hwctx->rcv_rings[ring].size =
728			cpu_to_le32(rds_ring->num_desc);
729	}
730
731	for (ring = 0; ring < adapter->max_sds_rings; ring++) {
732		sds_ring = &recv_ctx->sds_rings[ring];
733
734		if (ring == 0) {
735			hwctx->sts_ring_addr = cpu_to_le64(sds_ring->phys_addr);
736			hwctx->sts_ring_size = cpu_to_le32(sds_ring->num_desc);
737		}
738		hwctx->sts_rings[ring].addr = cpu_to_le64(sds_ring->phys_addr);
739		hwctx->sts_rings[ring].size = cpu_to_le32(sds_ring->num_desc);
740		hwctx->sts_rings[ring].msi_index = cpu_to_le16(ring);
741	}
742	hwctx->sts_ring_count = cpu_to_le32(adapter->max_sds_rings);
743
744	signature = (adapter->max_sds_rings > 1) ?
745		NETXEN_CTX_SIGNATURE_V2 : NETXEN_CTX_SIGNATURE;
746
747	NXWR32(adapter, CRB_CTX_ADDR_REG_LO(port),
748			lower32(recv_ctx->phys_addr));
749	NXWR32(adapter, CRB_CTX_ADDR_REG_HI(port),
750			upper32(recv_ctx->phys_addr));
751	NXWR32(adapter, CRB_CTX_SIGNATURE_REG(port),
752			signature | port);
753	return 0;
754}
755
756int netxen_alloc_hw_resources(struct netxen_adapter *adapter)
757{
758	void *addr;
759	int err = 0;
760	int ring;
761	struct netxen_recv_context *recv_ctx;
762	struct nx_host_rds_ring *rds_ring;
763	struct nx_host_sds_ring *sds_ring;
764	struct nx_host_tx_ring *tx_ring;
765
766	struct pci_dev *pdev = adapter->pdev;
767	struct net_device *netdev = adapter->netdev;
768	int port = adapter->portnum;
769
770	recv_ctx = &adapter->recv_ctx;
771	tx_ring = adapter->tx_ring;
772
773	addr = pci_alloc_consistent(pdev,
774			sizeof(struct netxen_ring_ctx) + sizeof(uint32_t),
775			&recv_ctx->phys_addr);
776	if (addr == NULL) {
777		dev_err(&pdev->dev, "failed to allocate hw context\n");
778		return -ENOMEM;
779	}
780
781	memset(addr, 0, sizeof(struct netxen_ring_ctx));
782	recv_ctx->hwctx = addr;
783	recv_ctx->hwctx->ctx_id = cpu_to_le32(port);
784	recv_ctx->hwctx->cmd_consumer_offset =
785		cpu_to_le64(recv_ctx->phys_addr +
786			sizeof(struct netxen_ring_ctx));
787	tx_ring->hw_consumer =
788		(__le32 *)(((char *)addr) + sizeof(struct netxen_ring_ctx));
789
790	/* cmd desc ring */
791	addr = pci_alloc_consistent(pdev, TX_DESC_RINGSIZE(tx_ring),
792			&tx_ring->phys_addr);
793
794	if (addr == NULL) {
795		dev_err(&pdev->dev, "%s: failed to allocate tx desc ring\n",
796				netdev->name);
797		err = -ENOMEM;
798		goto err_out_free;
799	}
800
801	tx_ring->desc_head = addr;
802
803	for (ring = 0; ring < adapter->max_rds_rings; ring++) {
804		rds_ring = &recv_ctx->rds_rings[ring];
805		addr = pci_alloc_consistent(adapter->pdev,
806				RCV_DESC_RINGSIZE(rds_ring),
807				&rds_ring->phys_addr);
808		if (addr == NULL) {
809			dev_err(&pdev->dev,
810				"%s: failed to allocate rds ring [%d]\n",
811				netdev->name, ring);
812			err = -ENOMEM;
813			goto err_out_free;
814		}
815		rds_ring->desc_head = addr;
816
817		if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
818			rds_ring->crb_rcv_producer =
819				netxen_get_ioaddr(adapter,
820			recv_crb_registers[port].crb_rcv_producer[ring]);
821	}
822
823	for (ring = 0; ring < adapter->max_sds_rings; ring++) {
824		sds_ring = &recv_ctx->sds_rings[ring];
825
826		addr = pci_alloc_consistent(adapter->pdev,
827				STATUS_DESC_RINGSIZE(sds_ring),
828				&sds_ring->phys_addr);
829		if (addr == NULL) {
830			dev_err(&pdev->dev,
831				"%s: failed to allocate sds ring [%d]\n",
832				netdev->name, ring);
833			err = -ENOMEM;
834			goto err_out_free;
835		}
836		sds_ring->desc_head = addr;
837
838		if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
839			sds_ring->crb_sts_consumer =
840				netxen_get_ioaddr(adapter,
841				recv_crb_registers[port].crb_sts_consumer[ring]);
842
843			sds_ring->crb_intr_mask =
844				netxen_get_ioaddr(adapter,
845				recv_crb_registers[port].sw_int_mask[ring]);
846		}
847	}
848
849
850	if (!NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
851		if (test_and_set_bit(__NX_FW_ATTACHED, &adapter->state))
852			goto done;
853		err = nx_fw_cmd_create_rx_ctx(adapter);
854		if (err)
855			goto err_out_free;
856		err = nx_fw_cmd_create_tx_ctx(adapter);
857		if (err)
858			goto err_out_free;
859	} else {
860		err = netxen_init_old_ctx(adapter);
861		if (err)
862			goto err_out_free;
863	}
864
865done:
866	return 0;
867
868err_out_free:
869	netxen_free_hw_resources(adapter);
870	return err;
871}
872
873void netxen_free_hw_resources(struct netxen_adapter *adapter)
874{
875	struct netxen_recv_context *recv_ctx;
876	struct nx_host_rds_ring *rds_ring;
877	struct nx_host_sds_ring *sds_ring;
878	struct nx_host_tx_ring *tx_ring;
879	int ring;
880
881	int port = adapter->portnum;
882
883	if (!NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
884		if (!test_and_clear_bit(__NX_FW_ATTACHED, &adapter->state))
885			goto done;
886
887		nx_fw_cmd_destroy_rx_ctx(adapter);
888		nx_fw_cmd_destroy_tx_ctx(adapter);
889	} else {
890		netxen_api_lock(adapter);
891		NXWR32(adapter, CRB_CTX_SIGNATURE_REG(port),
892				NETXEN_CTX_D3_RESET | port);
893		netxen_api_unlock(adapter);
894	}
895
896	/* Allow dma queues to drain after context reset */
897	msleep(20);
898
899done:
900	recv_ctx = &adapter->recv_ctx;
901
902	if (recv_ctx->hwctx != NULL) {
903		pci_free_consistent(adapter->pdev,
904				sizeof(struct netxen_ring_ctx) +
905				sizeof(uint32_t),
906				recv_ctx->hwctx,
907				recv_ctx->phys_addr);
908		recv_ctx->hwctx = NULL;
909	}
910
911	tx_ring = adapter->tx_ring;
912	if (tx_ring->desc_head != NULL) {
913		pci_free_consistent(adapter->pdev,
914				TX_DESC_RINGSIZE(tx_ring),
915				tx_ring->desc_head, tx_ring->phys_addr);
916		tx_ring->desc_head = NULL;
917	}
918
919	for (ring = 0; ring < adapter->max_rds_rings; ring++) {
920		rds_ring = &recv_ctx->rds_rings[ring];
921
922		if (rds_ring->desc_head != NULL) {
923			pci_free_consistent(adapter->pdev,
924					RCV_DESC_RINGSIZE(rds_ring),
925					rds_ring->desc_head,
926					rds_ring->phys_addr);
927			rds_ring->desc_head = NULL;
928		}
929	}
930
931	for (ring = 0; ring < adapter->max_sds_rings; ring++) {
932		sds_ring = &recv_ctx->sds_rings[ring];
933
934		if (sds_ring->desc_head != NULL) {
935			pci_free_consistent(adapter->pdev,
936				STATUS_DESC_RINGSIZE(sds_ring),
937				sds_ring->desc_head,
938				sds_ring->phys_addr);
939			sds_ring->desc_head = NULL;
940		}
941	}
942}
943