Linux Audio

Check our new training course

Loading...
v6.8
  1// SPDX-License-Identifier: GPL-2.0-only
  2/*
  3 * Copyright (C) 2012 Texas Instruments
  4 * Author: Rob Clark <robdclark@gmail.com>
 
 
 
 
 
 
 
 
 
 
 
 
  5 */
  6
  7/* LCDC DRM driver, based on da8xx-fb */
  8
  9#include <linux/component.h>
 10#include <linux/mod_devicetable.h>
 11#include <linux/module.h>
 12#include <linux/pinctrl/consumer.h>
 13#include <linux/platform_device.h>
 14#include <linux/pm_runtime.h>
 15
 16#include <drm/drm_atomic_helper.h>
 17#include <drm/drm_debugfs.h>
 18#include <drm/drm_drv.h>
 19#include <drm/drm_fbdev_dma.h>
 20#include <drm/drm_fourcc.h>
 21#include <drm/drm_gem_dma_helper.h>
 22#include <drm/drm_gem_framebuffer_helper.h>
 23#include <drm/drm_mm.h>
 24#include <drm/drm_probe_helper.h>
 25#include <drm/drm_vblank.h>
 26
 27
 28#include "tilcdc_drv.h"
 29#include "tilcdc_external.h"
 30#include "tilcdc_panel.h"
 31#include "tilcdc_regs.h"
 
 
 
 32
 33static LIST_HEAD(module_list);
 34
 35static const u32 tilcdc_rev1_formats[] = { DRM_FORMAT_RGB565 };
 36
 37static const u32 tilcdc_straight_formats[] = { DRM_FORMAT_RGB565,
 38					       DRM_FORMAT_BGR888,
 39					       DRM_FORMAT_XBGR8888 };
 40
 41static const u32 tilcdc_crossed_formats[] = { DRM_FORMAT_BGR565,
 42					      DRM_FORMAT_RGB888,
 43					      DRM_FORMAT_XRGB8888 };
 44
 45static const u32 tilcdc_legacy_formats[] = { DRM_FORMAT_RGB565,
 46					     DRM_FORMAT_RGB888,
 47					     DRM_FORMAT_XRGB8888 };
 48
 49void tilcdc_module_init(struct tilcdc_module *mod, const char *name,
 50		const struct tilcdc_module_ops *funcs)
 51{
 52	mod->name = name;
 53	mod->funcs = funcs;
 54	INIT_LIST_HEAD(&mod->list);
 55	list_add(&mod->list, &module_list);
 56}
 57
 58void tilcdc_module_cleanup(struct tilcdc_module *mod)
 59{
 60	list_del(&mod->list);
 61}
 62
 63static int tilcdc_atomic_check(struct drm_device *dev,
 64			       struct drm_atomic_state *state)
 65{
 66	int ret;
 67
 68	ret = drm_atomic_helper_check_modeset(dev, state);
 69	if (ret)
 70		return ret;
 71
 72	ret = drm_atomic_helper_check_planes(dev, state);
 73	if (ret)
 74		return ret;
 75
 76	/*
 77	 * tilcdc ->atomic_check can update ->mode_changed if pixel format
 78	 * changes, hence will we check modeset changes again.
 79	 */
 80	ret = drm_atomic_helper_check_modeset(dev, state);
 81	if (ret)
 82		return ret;
 83
 84	return ret;
 
 
 
 
 85}
 86
 87static const struct drm_mode_config_funcs mode_config_funcs = {
 88	.fb_create = drm_gem_fb_create,
 89	.atomic_check = tilcdc_atomic_check,
 90	.atomic_commit = drm_atomic_helper_commit,
 91};
 92
 93static void modeset_init(struct drm_device *dev)
 94{
 95	struct tilcdc_drm_private *priv = dev->dev_private;
 96	struct tilcdc_module *mod;
 97
 
 
 
 
 98	list_for_each_entry(mod, &module_list, list) {
 99		DBG("loading module: %s", mod->name);
100		mod->funcs->modeset_init(mod, dev);
101	}
102
 
 
 
 
 
 
103	dev->mode_config.min_width = 0;
104	dev->mode_config.min_height = 0;
105	dev->mode_config.max_width = priv->max_width;
106	dev->mode_config.max_height = 2048;
107	dev->mode_config.funcs = &mode_config_funcs;
 
 
108}
109
110#ifdef CONFIG_CPU_FREQ
111static int cpufreq_transition(struct notifier_block *nb,
112				     unsigned long val, void *data)
113{
114	struct tilcdc_drm_private *priv = container_of(nb,
115			struct tilcdc_drm_private, freq_transition);
116
117	if (val == CPUFREQ_POSTCHANGE)
118		tilcdc_crtc_update_clk(priv->crtc);
 
 
 
119
120	return 0;
121}
122#endif
123
124static irqreturn_t tilcdc_irq(int irq, void *arg)
125{
126	struct drm_device *dev = arg;
127	struct tilcdc_drm_private *priv = dev->dev_private;
128
129	return tilcdc_crtc_irq(priv->crtc);
130}
131
132static int tilcdc_irq_install(struct drm_device *dev, unsigned int irq)
133{
134	struct tilcdc_drm_private *priv = dev->dev_private;
135	int ret;
136
137	ret = request_irq(irq, tilcdc_irq, 0, dev->driver->name, dev);
138	if (ret)
139		return ret;
140
141	priv->irq_enabled = true;
142
143	return 0;
144}
145
146static void tilcdc_irq_uninstall(struct drm_device *dev)
147{
148	struct tilcdc_drm_private *priv = dev->dev_private;
149
150	if (!priv->irq_enabled)
151		return;
152
153	free_irq(priv->irq, dev);
154	priv->irq_enabled = false;
155}
156
157/*
158 * DRM operations:
159 */
160
161static void tilcdc_fini(struct drm_device *dev)
162{
163	struct tilcdc_drm_private *priv = dev->dev_private;
164
165#ifdef CONFIG_CPU_FREQ
166	if (priv->freq_transition.notifier_call)
167		cpufreq_unregister_notifier(&priv->freq_transition,
168					    CPUFREQ_TRANSITION_NOTIFIER);
169#endif
170
171	if (priv->crtc)
172		tilcdc_crtc_shutdown(priv->crtc);
173
174	if (priv->is_registered)
175		drm_dev_unregister(dev);
176
177	drm_kms_helper_poll_fini(dev);
178	drm_atomic_helper_shutdown(dev);
179	tilcdc_irq_uninstall(dev);
180	drm_mode_config_cleanup(dev);
 
 
 
 
 
 
 
 
 
 
181
182	if (priv->clk)
183		clk_put(priv->clk);
184
185	if (priv->mmio)
186		iounmap(priv->mmio);
187
188	if (priv->wq)
189		destroy_workqueue(priv->wq);
190
191	dev->dev_private = NULL;
192
193	pm_runtime_disable(dev->dev);
194
195	drm_dev_put(dev);
 
 
 
 
 
 
 
196}
197
198static int tilcdc_init(const struct drm_driver *ddrv, struct device *dev)
199{
200	struct drm_device *ddev;
201	struct platform_device *pdev = to_platform_device(dev);
202	struct device_node *node = dev->of_node;
203	struct tilcdc_drm_private *priv;
 
204	struct resource *res;
205	u32 bpp = 0;
206	int ret;
207
208	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
209	if (!priv)
 
210		return -ENOMEM;
 
211
212	ddev = drm_dev_alloc(ddrv, dev);
213	if (IS_ERR(ddev))
214		return PTR_ERR(ddev);
215
216	ddev->dev_private = priv;
217	platform_set_drvdata(pdev, ddev);
218	drm_mode_config_init(ddev);
219
220	priv->is_componentized =
221		tilcdc_get_external_components(dev, NULL) > 0;
222
223	priv->wq = alloc_ordered_workqueue("tilcdc", 0);
224	if (!priv->wq) {
225		ret = -ENOMEM;
226		goto init_failed;
227	}
228
229	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
230	if (!res) {
231		dev_err(dev, "failed to get memory resource\n");
232		ret = -EINVAL;
233		goto init_failed;
234	}
235
236	priv->mmio = ioremap(res->start, resource_size(res));
237	if (!priv->mmio) {
238		dev_err(dev, "failed to ioremap\n");
239		ret = -ENOMEM;
240		goto init_failed;
241	}
242
243	priv->clk = clk_get(dev, "fck");
244	if (IS_ERR(priv->clk)) {
245		dev_err(dev, "failed to get functional clock\n");
246		ret = -ENODEV;
247		goto init_failed;
248	}
249
250	pm_runtime_enable(dev);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
251
252	/* Determine LCD IP Version */
253	pm_runtime_get_sync(dev);
254	switch (tilcdc_read(ddev, LCDC_PID_REG)) {
255	case 0x4c100102:
256		priv->rev = 1;
257		break;
258	case 0x4f200800:
259	case 0x4f201000:
260		priv->rev = 2;
261		break;
262	default:
263		dev_warn(dev, "Unknown PID Reg value 0x%08x, "
264			"defaulting to LCD revision 1\n",
265			tilcdc_read(ddev, LCDC_PID_REG));
266		priv->rev = 1;
267		break;
268	}
269
270	pm_runtime_put_sync(dev);
 
 
 
 
 
 
271
272	if (priv->rev == 1) {
273		DBG("Revision 1 LCDC supports only RGB565 format");
274		priv->pixelformats = tilcdc_rev1_formats;
275		priv->num_pixelformats = ARRAY_SIZE(tilcdc_rev1_formats);
276		bpp = 16;
277	} else {
278		const char *str = "\0";
279
280		of_property_read_string(node, "blue-and-red-wiring", &str);
281		if (0 == strcmp(str, "crossed")) {
282			DBG("Configured for crossed blue and red wires");
283			priv->pixelformats = tilcdc_crossed_formats;
284			priv->num_pixelformats =
285				ARRAY_SIZE(tilcdc_crossed_formats);
286			bpp = 32; /* Choose bpp with RGB support for fbdef */
287		} else if (0 == strcmp(str, "straight")) {
288			DBG("Configured for straight blue and red wires");
289			priv->pixelformats = tilcdc_straight_formats;
290			priv->num_pixelformats =
291				ARRAY_SIZE(tilcdc_straight_formats);
292			bpp = 16; /* Choose bpp with RGB support for fbdef */
293		} else {
294			DBG("Blue and red wiring '%s' unknown, use legacy mode",
295			    str);
296			priv->pixelformats = tilcdc_legacy_formats;
297			priv->num_pixelformats =
298				ARRAY_SIZE(tilcdc_legacy_formats);
299			bpp = 16; /* This is just a guess */
300		}
301	}
302
303	if (of_property_read_u32(node, "max-bandwidth", &priv->max_bandwidth))
304		priv->max_bandwidth = TILCDC_DEFAULT_MAX_BANDWIDTH;
305
306	DBG("Maximum Bandwidth Value %d", priv->max_bandwidth);
307
308	if (of_property_read_u32(node, "max-width", &priv->max_width)) {
309		if (priv->rev == 1)
310			priv->max_width = TILCDC_DEFAULT_MAX_WIDTH_V1;
311		else
312			priv->max_width = TILCDC_DEFAULT_MAX_WIDTH_V2;
313	}
314
315	DBG("Maximum Horizontal Pixel Width Value %dpixels", priv->max_width);
 
 
316
317	if (of_property_read_u32(node, "max-pixelclock",
318				 &priv->max_pixelclock))
319		priv->max_pixelclock = TILCDC_DEFAULT_MAX_PIXELCLOCK;
320
321	DBG("Maximum Pixel Clock Value %dKHz", priv->max_pixelclock);
322
323	ret = tilcdc_crtc_create(ddev);
324	if (ret < 0) {
325		dev_err(dev, "failed to create crtc\n");
326		goto init_failed;
327	}
328	modeset_init(ddev);
329
330#ifdef CONFIG_CPU_FREQ
331	priv->freq_transition.notifier_call = cpufreq_transition;
332	ret = cpufreq_register_notifier(&priv->freq_transition,
333			CPUFREQ_TRANSITION_NOTIFIER);
334	if (ret) {
335		dev_err(dev, "failed to register cpufreq notifier\n");
336		priv->freq_transition.notifier_call = NULL;
337		goto init_failed;
338	}
339#endif
340
341	if (priv->is_componentized) {
342		ret = component_bind_all(dev, ddev);
343		if (ret < 0)
344			goto init_failed;
345
346		ret = tilcdc_add_component_encoder(ddev);
347		if (ret < 0)
348			goto init_failed;
349	} else {
350		ret = tilcdc_attach_external_device(ddev);
351		if (ret)
352			goto init_failed;
353	}
354
355	if (!priv->external_connector &&
356	    ((priv->num_encoders == 0) || (priv->num_connectors == 0))) {
357		dev_err(dev, "no encoders/connectors found\n");
358		ret = -EPROBE_DEFER;
359		goto init_failed;
360	}
361
362	ret = drm_vblank_init(ddev, 1);
363	if (ret < 0) {
364		dev_err(dev, "failed to initialize vblank\n");
365		goto init_failed;
366	}
 
367
368	ret = platform_get_irq(pdev, 0);
369	if (ret < 0)
370		goto init_failed;
371	priv->irq = ret;
372
373	ret = tilcdc_irq_install(ddev, priv->irq);
374	if (ret < 0) {
375		dev_err(dev, "failed to install IRQ handler\n");
376		goto init_failed;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
377	}
378
379	drm_mode_config_reset(ddev);
380
381	drm_kms_helper_poll_init(ddev);
 
 
 
382
383	ret = drm_dev_register(ddev, 0);
384	if (ret)
385		goto init_failed;
386	priv->is_registered = true;
 
 
 
 
387
388	drm_fbdev_dma_setup(ddev, bpp);
389	return 0;
 
 
 
390
391init_failed:
392	tilcdc_fini(ddev);
393	platform_set_drvdata(pdev, NULL);
 
 
394
395	return ret;
 
 
396}
397
398#if defined(CONFIG_DEBUG_FS)
399static const struct {
400	const char *name;
401	uint8_t  rev;
402	uint8_t  save;
403	uint32_t reg;
404} registers[] =		{
405#define REG(rev, save, reg) { #reg, rev, save, reg }
406		/* exists in revision 1: */
407		REG(1, false, LCDC_PID_REG),
408		REG(1, true,  LCDC_CTRL_REG),
409		REG(1, false, LCDC_STAT_REG),
410		REG(1, true,  LCDC_RASTER_CTRL_REG),
411		REG(1, true,  LCDC_RASTER_TIMING_0_REG),
412		REG(1, true,  LCDC_RASTER_TIMING_1_REG),
413		REG(1, true,  LCDC_RASTER_TIMING_2_REG),
414		REG(1, true,  LCDC_DMA_CTRL_REG),
415		REG(1, true,  LCDC_DMA_FB_BASE_ADDR_0_REG),
416		REG(1, true,  LCDC_DMA_FB_CEILING_ADDR_0_REG),
417		REG(1, true,  LCDC_DMA_FB_BASE_ADDR_1_REG),
418		REG(1, true,  LCDC_DMA_FB_CEILING_ADDR_1_REG),
419		/* new in revision 2: */
420		REG(2, false, LCDC_RAW_STAT_REG),
421		REG(2, false, LCDC_MASKED_STAT_REG),
422		REG(2, true, LCDC_INT_ENABLE_SET_REG),
423		REG(2, false, LCDC_INT_ENABLE_CLR_REG),
424		REG(2, false, LCDC_END_OF_INT_IND_REG),
425		REG(2, true,  LCDC_CLK_ENABLE_REG),
 
426#undef REG
427};
428
429#endif
430
431#ifdef CONFIG_DEBUG_FS
432static int tilcdc_regs_show(struct seq_file *m, void *arg)
433{
434	struct drm_info_node *node = (struct drm_info_node *) m->private;
435	struct drm_device *dev = node->minor->dev;
436	struct tilcdc_drm_private *priv = dev->dev_private;
437	unsigned i;
438
439	pm_runtime_get_sync(dev->dev);
440
441	seq_printf(m, "revision: %d\n", priv->rev);
442
443	for (i = 0; i < ARRAY_SIZE(registers); i++)
444		if (priv->rev >= registers[i].rev)
445			seq_printf(m, "%s:\t %08x\n", registers[i].name,
446					tilcdc_read(dev, registers[i].reg));
447
448	pm_runtime_put_sync(dev->dev);
449
450	return 0;
451}
452
453static int tilcdc_mm_show(struct seq_file *m, void *arg)
454{
455	struct drm_info_node *node = (struct drm_info_node *) m->private;
456	struct drm_device *dev = node->minor->dev;
457	struct drm_printer p = drm_seq_file_printer(m);
458	drm_mm_print(&dev->vma_offset_manager->vm_addr_space_mm, &p);
459	return 0;
460}
461
462static struct drm_info_list tilcdc_debugfs_list[] = {
463		{ "regs", tilcdc_regs_show, 0, NULL },
464		{ "mm",   tilcdc_mm_show,   0, NULL },
 
465};
466
467static void tilcdc_debugfs_init(struct drm_minor *minor)
468{
 
469	struct tilcdc_module *mod;
 
470
471	drm_debugfs_create_files(tilcdc_debugfs_list,
472				 ARRAY_SIZE(tilcdc_debugfs_list),
473				 minor->debugfs_root, minor);
474
475	list_for_each_entry(mod, &module_list, list)
476		if (mod->funcs->debugfs_init)
477			mod->funcs->debugfs_init(mod, minor);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
478}
479#endif
480
481DEFINE_DRM_GEM_DMA_FOPS(fops);
 
 
 
 
 
 
 
 
 
 
 
 
482
483static const struct drm_driver tilcdc_driver = {
484	.driver_features    = DRIVER_GEM | DRIVER_MODESET | DRIVER_ATOMIC,
485	DRM_GEM_DMA_DRIVER_OPS,
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
486#ifdef CONFIG_DEBUG_FS
487	.debugfs_init       = tilcdc_debugfs_init,
 
488#endif
489	.fops               = &fops,
490	.name               = "tilcdc",
491	.desc               = "TI LCD Controller DRM",
492	.date               = "20121205",
493	.major              = 1,
494	.minor              = 0,
495};
496
497/*
498 * Power management:
499 */
500
 
501static int tilcdc_pm_suspend(struct device *dev)
502{
503	struct drm_device *ddev = dev_get_drvdata(dev);
504	int ret = 0;
 
505
506	ret = drm_mode_config_helper_suspend(ddev);
507
508	/* Select sleep pin state */
509	pinctrl_pm_select_sleep_state(dev);
 
 
510
511	return ret;
512}
513
514static int tilcdc_pm_resume(struct device *dev)
515{
516	struct drm_device *ddev = dev_get_drvdata(dev);
 
 
 
 
 
 
 
517
518	/* Select default pin state */
519	pinctrl_pm_select_default_state(dev);
520	return  drm_mode_config_helper_resume(ddev);
521}
 
522
523static DEFINE_SIMPLE_DEV_PM_OPS(tilcdc_pm_ops,
524				tilcdc_pm_suspend, tilcdc_pm_resume);
 
525
526/*
527 * Platform driver:
528 */
529static int tilcdc_bind(struct device *dev)
530{
531	return tilcdc_init(&tilcdc_driver, dev);
532}
533
534static void tilcdc_unbind(struct device *dev)
535{
536	struct drm_device *ddev = dev_get_drvdata(dev);
537
538	/* Check if a subcomponent has already triggered the unloading. */
539	if (!ddev->dev_private)
540		return;
541
542	tilcdc_fini(ddev);
543	dev_set_drvdata(dev, NULL);
544}
545
546static const struct component_master_ops tilcdc_comp_ops = {
547	.bind = tilcdc_bind,
548	.unbind = tilcdc_unbind,
549};
550
551static int tilcdc_pdev_probe(struct platform_device *pdev)
552{
553	struct component_match *match = NULL;
554	int ret;
555
556	/* bail out early if no DT data: */
557	if (!pdev->dev.of_node) {
558		dev_err(&pdev->dev, "device-tree data is missing\n");
559		return -ENXIO;
560	}
561
562	ret = tilcdc_get_external_components(&pdev->dev, &match);
563	if (ret < 0)
564		return ret;
565	else if (ret == 0)
566		return tilcdc_init(&tilcdc_driver, &pdev->dev);
567	else
568		return component_master_add_with_match(&pdev->dev,
569						       &tilcdc_comp_ops,
570						       match);
571}
572
573static void tilcdc_pdev_remove(struct platform_device *pdev)
574{
575	int ret;
576
577	ret = tilcdc_get_external_components(&pdev->dev, NULL);
578	if (ret < 0)
579		dev_err(&pdev->dev, "tilcdc_get_external_components() failed (%pe)\n",
580			ERR_PTR(ret));
581	else if (ret == 0)
582		tilcdc_fini(platform_get_drvdata(pdev));
583	else
584		component_master_del(&pdev->dev, &tilcdc_comp_ops);
585}
586
587static void tilcdc_pdev_shutdown(struct platform_device *pdev)
588{
589	drm_atomic_helper_shutdown(platform_get_drvdata(pdev));
 
 
590}
591
592static const struct of_device_id tilcdc_of_match[] = {
593		{ .compatible = "ti,am33xx-tilcdc", },
594		{ .compatible = "ti,da850-tilcdc", },
595		{ },
596};
597MODULE_DEVICE_TABLE(of, tilcdc_of_match);
598
599static struct platform_driver tilcdc_platform_driver = {
600	.probe      = tilcdc_pdev_probe,
601	.remove_new = tilcdc_pdev_remove,
602	.shutdown   = tilcdc_pdev_shutdown,
603	.driver     = {
 
604		.name   = "tilcdc",
605		.pm     = pm_sleep_ptr(&tilcdc_pm_ops),
606		.of_match_table = tilcdc_of_match,
607	},
608};
609
610static int __init tilcdc_drm_init(void)
611{
612	if (drm_firmware_drivers_only())
613		return -ENODEV;
614
615	DBG("init");
 
 
616	tilcdc_panel_init();
617	return platform_driver_register(&tilcdc_platform_driver);
618}
619
620static void __exit tilcdc_drm_fini(void)
621{
622	DBG("fini");
623	platform_driver_unregister(&tilcdc_platform_driver);
 
624	tilcdc_panel_fini();
 
625}
626
627module_init(tilcdc_drm_init);
628module_exit(tilcdc_drm_fini);
629
630MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
631MODULE_DESCRIPTION("TI LCD Controller DRM Driver");
632MODULE_LICENSE("GPL");
v3.15
 
  1/*
  2 * Copyright (C) 2012 Texas Instruments
  3 * Author: Rob Clark <robdclark@gmail.com>
  4 *
  5 * This program is free software; you can redistribute it and/or modify it
  6 * under the terms of the GNU General Public License version 2 as published by
  7 * the Free Software Foundation.
  8 *
  9 * This program is distributed in the hope that it will be useful, but WITHOUT
 10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 11 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 12 * more details.
 13 *
 14 * You should have received a copy of the GNU General Public License along with
 15 * this program.  If not, see <http://www.gnu.org/licenses/>.
 16 */
 17
 18/* LCDC DRM driver, based on da8xx-fb */
 19
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 20#include "tilcdc_drv.h"
 
 
 21#include "tilcdc_regs.h"
 22#include "tilcdc_tfp410.h"
 23#include "tilcdc_slave.h"
 24#include "tilcdc_panel.h"
 25
 26#include "drm_fb_helper.h"
 
 
 27
 28static LIST_HEAD(module_list);
 29static bool slave_probing;
 
 
 
 
 
 
 
 
 
 30
 31void tilcdc_module_init(struct tilcdc_module *mod, const char *name,
 32		const struct tilcdc_module_ops *funcs)
 33{
 34	mod->name = name;
 35	mod->funcs = funcs;
 36	INIT_LIST_HEAD(&mod->list);
 37	list_add(&mod->list, &module_list);
 38}
 39
 40void tilcdc_module_cleanup(struct tilcdc_module *mod)
 41{
 42	list_del(&mod->list);
 43}
 44
 45void tilcdc_slave_probedefer(bool defered)
 
 46{
 47	slave_probing = defered;
 48}
 
 
 
 49
 50static struct of_device_id tilcdc_of_match[];
 
 
 51
 52static struct drm_framebuffer *tilcdc_fb_create(struct drm_device *dev,
 53		struct drm_file *file_priv, struct drm_mode_fb_cmd2 *mode_cmd)
 54{
 55	return drm_fb_cma_create(dev, file_priv, mode_cmd);
 56}
 
 
 57
 58static void tilcdc_fb_output_poll_changed(struct drm_device *dev)
 59{
 60	struct tilcdc_drm_private *priv = dev->dev_private;
 61	if (priv->fbdev)
 62		drm_fbdev_cma_hotplug_event(priv->fbdev);
 63}
 64
 65static const struct drm_mode_config_funcs mode_config_funcs = {
 66	.fb_create = tilcdc_fb_create,
 67	.output_poll_changed = tilcdc_fb_output_poll_changed,
 
 68};
 69
 70static int modeset_init(struct drm_device *dev)
 71{
 72	struct tilcdc_drm_private *priv = dev->dev_private;
 73	struct tilcdc_module *mod;
 74
 75	drm_mode_config_init(dev);
 76
 77	priv->crtc = tilcdc_crtc_create(dev);
 78
 79	list_for_each_entry(mod, &module_list, list) {
 80		DBG("loading module: %s", mod->name);
 81		mod->funcs->modeset_init(mod, dev);
 82	}
 83
 84	if ((priv->num_encoders == 0) || (priv->num_connectors == 0)) {
 85		/* oh nos! */
 86		dev_err(dev->dev, "no encoders/connectors found\n");
 87		return -ENXIO;
 88	}
 89
 90	dev->mode_config.min_width = 0;
 91	dev->mode_config.min_height = 0;
 92	dev->mode_config.max_width = tilcdc_crtc_max_width(priv->crtc);
 93	dev->mode_config.max_height = 2048;
 94	dev->mode_config.funcs = &mode_config_funcs;
 95
 96	return 0;
 97}
 98
 99#ifdef CONFIG_CPU_FREQ
100static int cpufreq_transition(struct notifier_block *nb,
101				     unsigned long val, void *data)
102{
103	struct tilcdc_drm_private *priv = container_of(nb,
104			struct tilcdc_drm_private, freq_transition);
105	if (val == CPUFREQ_POSTCHANGE) {
106		if (priv->lcd_fck_rate != clk_get_rate(priv->clk)) {
107			priv->lcd_fck_rate = clk_get_rate(priv->clk);
108			tilcdc_crtc_update_clk(priv->crtc);
109		}
110	}
111
112	return 0;
113}
114#endif
115
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
116/*
117 * DRM operations:
118 */
119
120static int tilcdc_unload(struct drm_device *dev)
121{
122	struct tilcdc_drm_private *priv = dev->dev_private;
123	struct tilcdc_module *mod, *cur;
 
 
 
 
 
 
 
 
 
 
 
124
125	drm_kms_helper_poll_fini(dev);
 
 
126	drm_mode_config_cleanup(dev);
127	drm_vblank_cleanup(dev);
128
129	pm_runtime_get_sync(dev->dev);
130	drm_irq_uninstall(dev);
131	pm_runtime_put_sync(dev->dev);
132
133#ifdef CONFIG_CPU_FREQ
134	cpufreq_unregister_notifier(&priv->freq_transition,
135			CPUFREQ_TRANSITION_NOTIFIER);
136#endif
137
138	if (priv->clk)
139		clk_put(priv->clk);
140
141	if (priv->mmio)
142		iounmap(priv->mmio);
143
144	flush_workqueue(priv->wq);
145	destroy_workqueue(priv->wq);
146
147	dev->dev_private = NULL;
148
149	pm_runtime_disable(dev->dev);
150
151	list_for_each_entry_safe(mod, cur, &module_list, list) {
152		DBG("destroying module: %s", mod->name);
153		mod->funcs->destroy(mod);
154	}
155
156	kfree(priv);
157
158	return 0;
159}
160
161static int tilcdc_load(struct drm_device *dev, unsigned long flags)
162{
163	struct platform_device *pdev = dev->platformdev;
164	struct device_node *node = pdev->dev.of_node;
 
165	struct tilcdc_drm_private *priv;
166	struct tilcdc_module *mod;
167	struct resource *res;
168	u32 bpp = 0;
169	int ret;
170
171	priv = kzalloc(sizeof(*priv), GFP_KERNEL);
172	if (!priv) {
173		dev_err(dev->dev, "failed to allocate private data\n");
174		return -ENOMEM;
175	}
176
177	dev->dev_private = priv;
 
 
 
 
 
 
 
 
 
178
179	priv->wq = alloc_ordered_workqueue("tilcdc", 0);
 
 
 
 
180
181	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
182	if (!res) {
183		dev_err(dev->dev, "failed to get memory resource\n");
184		ret = -EINVAL;
185		goto fail;
186	}
187
188	priv->mmio = ioremap_nocache(res->start, resource_size(res));
189	if (!priv->mmio) {
190		dev_err(dev->dev, "failed to ioremap\n");
191		ret = -ENOMEM;
192		goto fail;
193	}
194
195	priv->clk = clk_get(dev->dev, "fck");
196	if (IS_ERR(priv->clk)) {
197		dev_err(dev->dev, "failed to get functional clock\n");
198		ret = -ENODEV;
199		goto fail;
200	}
201
202	priv->disp_clk = clk_get(dev->dev, "dpll_disp_ck");
203	if (IS_ERR(priv->clk)) {
204		dev_err(dev->dev, "failed to get display clock\n");
205		ret = -ENODEV;
206		goto fail;
207	}
208
209#ifdef CONFIG_CPU_FREQ
210	priv->lcd_fck_rate = clk_get_rate(priv->clk);
211	priv->freq_transition.notifier_call = cpufreq_transition;
212	ret = cpufreq_register_notifier(&priv->freq_transition,
213			CPUFREQ_TRANSITION_NOTIFIER);
214	if (ret) {
215		dev_err(dev->dev, "failed to register cpufreq notifier\n");
216		goto fail;
217	}
218#endif
219
220	if (of_property_read_u32(node, "max-bandwidth", &priv->max_bandwidth))
221		priv->max_bandwidth = TILCDC_DEFAULT_MAX_BANDWIDTH;
222
223	DBG("Maximum Bandwidth Value %d", priv->max_bandwidth);
224
225	if (of_property_read_u32(node, "ti,max-width", &priv->max_width))
226		priv->max_width = TILCDC_DEFAULT_MAX_WIDTH;
227
228	DBG("Maximum Horizontal Pixel Width Value %dpixels", priv->max_width);
229
230	if (of_property_read_u32(node, "ti,max-pixelclock",
231					&priv->max_pixelclock))
232		priv->max_pixelclock = TILCDC_DEFAULT_MAX_PIXELCLOCK;
233
234	DBG("Maximum Pixel Clock Value %dKHz", priv->max_pixelclock);
235
236	pm_runtime_enable(dev->dev);
237
238	/* Determine LCD IP Version */
239	pm_runtime_get_sync(dev->dev);
240	switch (tilcdc_read(dev, LCDC_PID_REG)) {
241	case 0x4c100102:
242		priv->rev = 1;
243		break;
244	case 0x4f200800:
245	case 0x4f201000:
246		priv->rev = 2;
247		break;
248	default:
249		dev_warn(dev->dev, "Unknown PID Reg value 0x%08x, "
250				"defaulting to LCD revision 1\n",
251				tilcdc_read(dev, LCDC_PID_REG));
252		priv->rev = 1;
253		break;
254	}
255
256	pm_runtime_put_sync(dev->dev);
257
258	ret = modeset_init(dev);
259	if (ret < 0) {
260		dev_err(dev->dev, "failed to initialize mode setting\n");
261		goto fail;
262	}
263
264	ret = drm_vblank_init(dev, 1);
265	if (ret < 0) {
266		dev_err(dev->dev, "failed to initialize vblank\n");
267		goto fail;
268	}
 
 
269
270	pm_runtime_get_sync(dev->dev);
271	ret = drm_irq_install(dev);
272	pm_runtime_put_sync(dev->dev);
273	if (ret < 0) {
274		dev_err(dev->dev, "failed to install IRQ handler\n");
275		goto fail;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
276	}
277
278	platform_set_drvdata(pdev, dev);
 
279
 
280
281	list_for_each_entry(mod, &module_list, list) {
282		DBG("%s: preferred_bpp: %d", mod->name, mod->preferred_bpp);
283		bpp = mod->preferred_bpp;
284		if (bpp > 0)
285			break;
286	}
287
288	priv->fbdev = drm_fbdev_cma_init(dev, bpp,
289			dev->mode_config.num_crtc,
290			dev->mode_config.num_connector);
291
292	drm_kms_helper_poll_init(dev);
 
 
293
294	return 0;
295
296fail:
297	tilcdc_unload(dev);
298	return ret;
299}
 
 
300
301static void tilcdc_preclose(struct drm_device *dev, struct drm_file *file)
302{
303	struct tilcdc_drm_private *priv = dev->dev_private;
 
 
 
 
 
 
 
304
305	tilcdc_crtc_cancel_page_flip(priv->crtc, file);
306}
 
 
 
 
 
 
 
 
 
 
 
307
308static void tilcdc_lastclose(struct drm_device *dev)
309{
310	struct tilcdc_drm_private *priv = dev->dev_private;
311	drm_fbdev_cma_restore_mode(priv->fbdev);
312}
 
313
314static irqreturn_t tilcdc_irq(int irq, void *arg)
315{
316	struct drm_device *dev = arg;
317	struct tilcdc_drm_private *priv = dev->dev_private;
318	return tilcdc_crtc_irq(priv->crtc);
319}
320
321static void tilcdc_irq_preinstall(struct drm_device *dev)
322{
323	tilcdc_clear_irqstatus(dev, 0xffffffff);
324}
325
326static int tilcdc_irq_postinstall(struct drm_device *dev)
327{
328	struct tilcdc_drm_private *priv = dev->dev_private;
329
330	/* enable FIFO underflow irq: */
331	if (priv->rev == 1)
332		tilcdc_set(dev, LCDC_RASTER_CTRL_REG, LCDC_V1_UNDERFLOW_INT_ENA);
333	else
334		tilcdc_set(dev, LCDC_INT_ENABLE_SET_REG, LCDC_V2_UNDERFLOW_INT_ENA);
335
336	return 0;
337}
338
339static void tilcdc_irq_uninstall(struct drm_device *dev)
340{
341	struct tilcdc_drm_private *priv = dev->dev_private;
342
343	/* disable irqs that we might have enabled: */
344	if (priv->rev == 1) {
345		tilcdc_clear(dev, LCDC_RASTER_CTRL_REG,
346				LCDC_V1_UNDERFLOW_INT_ENA | LCDC_V1_PL_INT_ENA);
347		tilcdc_clear(dev, LCDC_DMA_CTRL_REG, LCDC_V1_END_OF_FRAME_INT_ENA);
348	} else {
349		tilcdc_clear(dev, LCDC_INT_ENABLE_SET_REG,
350			LCDC_V2_UNDERFLOW_INT_ENA | LCDC_V2_PL_INT_ENA |
351			LCDC_V2_END_OF_FRAME0_INT_ENA | LCDC_V2_END_OF_FRAME1_INT_ENA |
352			LCDC_FRAME_DONE);
353	}
354
355}
356
357static void enable_vblank(struct drm_device *dev, bool enable)
358{
359	struct tilcdc_drm_private *priv = dev->dev_private;
360	u32 reg, mask;
361
362	if (priv->rev == 1) {
363		reg = LCDC_DMA_CTRL_REG;
364		mask = LCDC_V1_END_OF_FRAME_INT_ENA;
365	} else {
366		reg = LCDC_INT_ENABLE_SET_REG;
367		mask = LCDC_V2_END_OF_FRAME0_INT_ENA |
368			LCDC_V2_END_OF_FRAME1_INT_ENA | LCDC_FRAME_DONE;
369	}
370
371	if (enable)
372		tilcdc_set(dev, reg, mask);
373	else
374		tilcdc_clear(dev, reg, mask);
375}
376
377static int tilcdc_enable_vblank(struct drm_device *dev, int crtc)
378{
379	enable_vblank(dev, true);
380	return 0;
381}
382
383static void tilcdc_disable_vblank(struct drm_device *dev, int crtc)
384{
385	enable_vblank(dev, false);
386}
387
388#if defined(CONFIG_DEBUG_FS) || defined(CONFIG_PM_SLEEP)
389static const struct {
390	const char *name;
391	uint8_t  rev;
392	uint8_t  save;
393	uint32_t reg;
394} registers[] =		{
395#define REG(rev, save, reg) { #reg, rev, save, reg }
396		/* exists in revision 1: */
397		REG(1, false, LCDC_PID_REG),
398		REG(1, true,  LCDC_CTRL_REG),
399		REG(1, false, LCDC_STAT_REG),
400		REG(1, true,  LCDC_RASTER_CTRL_REG),
401		REG(1, true,  LCDC_RASTER_TIMING_0_REG),
402		REG(1, true,  LCDC_RASTER_TIMING_1_REG),
403		REG(1, true,  LCDC_RASTER_TIMING_2_REG),
404		REG(1, true,  LCDC_DMA_CTRL_REG),
405		REG(1, true,  LCDC_DMA_FB_BASE_ADDR_0_REG),
406		REG(1, true,  LCDC_DMA_FB_CEILING_ADDR_0_REG),
407		REG(1, true,  LCDC_DMA_FB_BASE_ADDR_1_REG),
408		REG(1, true,  LCDC_DMA_FB_CEILING_ADDR_1_REG),
409		/* new in revision 2: */
410		REG(2, false, LCDC_RAW_STAT_REG),
411		REG(2, false, LCDC_MASKED_STAT_REG),
412		REG(2, false, LCDC_INT_ENABLE_SET_REG),
413		REG(2, false, LCDC_INT_ENABLE_CLR_REG),
414		REG(2, false, LCDC_END_OF_INT_IND_REG),
415		REG(2, true,  LCDC_CLK_ENABLE_REG),
416		REG(2, true,  LCDC_INT_ENABLE_SET_REG),
417#undef REG
418};
 
419#endif
420
421#ifdef CONFIG_DEBUG_FS
422static int tilcdc_regs_show(struct seq_file *m, void *arg)
423{
424	struct drm_info_node *node = (struct drm_info_node *) m->private;
425	struct drm_device *dev = node->minor->dev;
426	struct tilcdc_drm_private *priv = dev->dev_private;
427	unsigned i;
428
429	pm_runtime_get_sync(dev->dev);
430
431	seq_printf(m, "revision: %d\n", priv->rev);
432
433	for (i = 0; i < ARRAY_SIZE(registers); i++)
434		if (priv->rev >= registers[i].rev)
435			seq_printf(m, "%s:\t %08x\n", registers[i].name,
436					tilcdc_read(dev, registers[i].reg));
437
438	pm_runtime_put_sync(dev->dev);
439
440	return 0;
441}
442
443static int tilcdc_mm_show(struct seq_file *m, void *arg)
444{
445	struct drm_info_node *node = (struct drm_info_node *) m->private;
446	struct drm_device *dev = node->minor->dev;
447	return drm_mm_dump_table(m, &dev->vma_offset_manager->vm_addr_space_mm);
 
 
448}
449
450static struct drm_info_list tilcdc_debugfs_list[] = {
451		{ "regs", tilcdc_regs_show, 0 },
452		{ "mm",   tilcdc_mm_show,   0 },
453		{ "fb",   drm_fb_cma_debugfs_show, 0 },
454};
455
456static int tilcdc_debugfs_init(struct drm_minor *minor)
457{
458	struct drm_device *dev = minor->dev;
459	struct tilcdc_module *mod;
460	int ret;
461
462	ret = drm_debugfs_create_files(tilcdc_debugfs_list,
463			ARRAY_SIZE(tilcdc_debugfs_list),
464			minor->debugfs_root, minor);
465
466	list_for_each_entry(mod, &module_list, list)
467		if (mod->funcs->debugfs_init)
468			mod->funcs->debugfs_init(mod, minor);
469
470	if (ret) {
471		dev_err(dev->dev, "could not install tilcdc_debugfs_list\n");
472		return ret;
473	}
474
475	return ret;
476}
477
478static void tilcdc_debugfs_cleanup(struct drm_minor *minor)
479{
480	struct tilcdc_module *mod;
481	drm_debugfs_remove_files(tilcdc_debugfs_list,
482			ARRAY_SIZE(tilcdc_debugfs_list), minor);
483
484	list_for_each_entry(mod, &module_list, list)
485		if (mod->funcs->debugfs_cleanup)
486			mod->funcs->debugfs_cleanup(mod, minor);
487}
488#endif
489
490static const struct file_operations fops = {
491	.owner              = THIS_MODULE,
492	.open               = drm_open,
493	.release            = drm_release,
494	.unlocked_ioctl     = drm_ioctl,
495#ifdef CONFIG_COMPAT
496	.compat_ioctl       = drm_compat_ioctl,
497#endif
498	.poll               = drm_poll,
499	.read               = drm_read,
500	.llseek             = no_llseek,
501	.mmap               = drm_gem_cma_mmap,
502};
503
504static struct drm_driver tilcdc_driver = {
505	.driver_features    = DRIVER_HAVE_IRQ | DRIVER_GEM | DRIVER_MODESET,
506	.load               = tilcdc_load,
507	.unload             = tilcdc_unload,
508	.preclose           = tilcdc_preclose,
509	.lastclose          = tilcdc_lastclose,
510	.irq_handler        = tilcdc_irq,
511	.irq_preinstall     = tilcdc_irq_preinstall,
512	.irq_postinstall    = tilcdc_irq_postinstall,
513	.irq_uninstall      = tilcdc_irq_uninstall,
514	.get_vblank_counter = drm_vblank_count,
515	.enable_vblank      = tilcdc_enable_vblank,
516	.disable_vblank     = tilcdc_disable_vblank,
517	.gem_free_object    = drm_gem_cma_free_object,
518	.gem_vm_ops         = &drm_gem_cma_vm_ops,
519	.dumb_create        = drm_gem_cma_dumb_create,
520	.dumb_map_offset    = drm_gem_cma_dumb_map_offset,
521	.dumb_destroy       = drm_gem_dumb_destroy,
522#ifdef CONFIG_DEBUG_FS
523	.debugfs_init       = tilcdc_debugfs_init,
524	.debugfs_cleanup    = tilcdc_debugfs_cleanup,
525#endif
526	.fops               = &fops,
527	.name               = "tilcdc",
528	.desc               = "TI LCD Controller DRM",
529	.date               = "20121205",
530	.major              = 1,
531	.minor              = 0,
532};
533
534/*
535 * Power management:
536 */
537
538#ifdef CONFIG_PM_SLEEP
539static int tilcdc_pm_suspend(struct device *dev)
540{
541	struct drm_device *ddev = dev_get_drvdata(dev);
542	struct tilcdc_drm_private *priv = ddev->dev_private;
543	unsigned i, n = 0;
544
545	drm_kms_helper_poll_disable(ddev);
546
547	/* Save register state: */
548	for (i = 0; i < ARRAY_SIZE(registers); i++)
549		if (registers[i].save && (priv->rev >= registers[i].rev))
550			priv->saved_register[n++] = tilcdc_read(ddev, registers[i].reg);
551
552	return 0;
553}
554
555static int tilcdc_pm_resume(struct device *dev)
556{
557	struct drm_device *ddev = dev_get_drvdata(dev);
558	struct tilcdc_drm_private *priv = ddev->dev_private;
559	unsigned i, n = 0;
560
561	/* Restore register state: */
562	for (i = 0; i < ARRAY_SIZE(registers); i++)
563		if (registers[i].save && (priv->rev >= registers[i].rev))
564			tilcdc_write(ddev, registers[i].reg, priv->saved_register[n++]);
565
566	drm_kms_helper_poll_enable(ddev);
567
568	return 0;
569}
570#endif
571
572static const struct dev_pm_ops tilcdc_pm_ops = {
573	SET_SYSTEM_SLEEP_PM_OPS(tilcdc_pm_suspend, tilcdc_pm_resume)
574};
575
576/*
577 * Platform driver:
578 */
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
579
580static int tilcdc_pdev_probe(struct platform_device *pdev)
581{
 
 
 
582	/* bail out early if no DT data: */
583	if (!pdev->dev.of_node) {
584		dev_err(&pdev->dev, "device-tree data is missing\n");
585		return -ENXIO;
586	}
587
588	/* defer probing if slave is in deferred probing */
589	if (slave_probing == true)
590		return -EPROBE_DEFER;
 
 
 
 
 
 
 
 
 
 
 
591
592	return drm_platform_init(&tilcdc_driver, pdev);
 
 
 
 
 
 
 
593}
594
595static int tilcdc_pdev_remove(struct platform_device *pdev)
596{
597	drm_put_dev(platform_get_drvdata(pdev));
598
599	return 0;
600}
601
602static struct of_device_id tilcdc_of_match[] = {
603		{ .compatible = "ti,am33xx-tilcdc", },
 
604		{ },
605};
606MODULE_DEVICE_TABLE(of, tilcdc_of_match);
607
608static struct platform_driver tilcdc_platform_driver = {
609	.probe      = tilcdc_pdev_probe,
610	.remove     = tilcdc_pdev_remove,
 
611	.driver     = {
612		.owner  = THIS_MODULE,
613		.name   = "tilcdc",
614		.pm     = &tilcdc_pm_ops,
615		.of_match_table = tilcdc_of_match,
616	},
617};
618
619static int __init tilcdc_drm_init(void)
620{
 
 
 
621	DBG("init");
622	tilcdc_tfp410_init();
623	tilcdc_slave_init();
624	tilcdc_panel_init();
625	return platform_driver_register(&tilcdc_platform_driver);
626}
627
628static void __exit tilcdc_drm_fini(void)
629{
630	DBG("fini");
631	tilcdc_tfp410_fini();
632	tilcdc_slave_fini();
633	tilcdc_panel_fini();
634	platform_driver_unregister(&tilcdc_platform_driver);
635}
636
637late_initcall(tilcdc_drm_init);
638module_exit(tilcdc_drm_fini);
639
640MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
641MODULE_DESCRIPTION("TI LCD Controller DRM Driver");
642MODULE_LICENSE("GPL");