Loading...
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * GPIO driver for Marvell SoCs
4 *
5 * Copyright (C) 2012 Marvell
6 *
7 * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
8 * Andrew Lunn <andrew@lunn.ch>
9 * Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com>
10 *
11 * This driver is a fairly straightforward GPIO driver for the
12 * complete family of Marvell EBU SoC platforms (Orion, Dove,
13 * Kirkwood, Discovery, Armada 370/XP). The only complexity of this
14 * driver is the different register layout that exists between the
15 * non-SMP platforms (Orion, Dove, Kirkwood, Armada 370) and the SMP
16 * platforms (MV78200 from the Discovery family and the Armada
17 * XP). Therefore, this driver handles three variants of the GPIO
18 * block:
19 * - the basic variant, called "orion-gpio", with the simplest
20 * register set. Used on Orion, Dove, Kirkwoord, Armada 370 and
21 * non-SMP Discovery systems
22 * - the mv78200 variant for MV78200 Discovery systems. This variant
23 * turns the edge mask and level mask registers into CPU0 edge
24 * mask/level mask registers, and adds CPU1 edge mask/level mask
25 * registers.
26 * - the armadaxp variant for Armada XP systems. This variant keeps
27 * the normal cause/edge mask/level mask registers when the global
28 * interrupts are used, but adds per-CPU cause/edge mask/level mask
29 * registers n a separate memory area for the per-CPU GPIO
30 * interrupts.
31 */
32
33#include <linux/bitops.h>
34#include <linux/clk.h>
35#include <linux/err.h>
36#include <linux/gpio/driver.h>
37#include <linux/gpio/consumer.h>
38#include <linux/gpio/machine.h>
39#include <linux/init.h>
40#include <linux/io.h>
41#include <linux/irq.h>
42#include <linux/irqchip/chained_irq.h>
43#include <linux/irqdomain.h>
44#include <linux/mfd/syscon.h>
45#include <linux/of.h>
46#include <linux/pinctrl/consumer.h>
47#include <linux/platform_device.h>
48#include <linux/property.h>
49#include <linux/pwm.h>
50#include <linux/regmap.h>
51#include <linux/slab.h>
52
53/*
54 * GPIO unit register offsets.
55 */
56#define GPIO_OUT_OFF 0x0000
57#define GPIO_IO_CONF_OFF 0x0004
58#define GPIO_BLINK_EN_OFF 0x0008
59#define GPIO_IN_POL_OFF 0x000c
60#define GPIO_DATA_IN_OFF 0x0010
61#define GPIO_EDGE_CAUSE_OFF 0x0014
62#define GPIO_EDGE_MASK_OFF 0x0018
63#define GPIO_LEVEL_MASK_OFF 0x001c
64#define GPIO_BLINK_CNT_SELECT_OFF 0x0020
65
66/*
67 * PWM register offsets.
68 */
69#define PWM_BLINK_ON_DURATION_OFF 0x0
70#define PWM_BLINK_OFF_DURATION_OFF 0x4
71#define PWM_BLINK_COUNTER_B_OFF 0x8
72
73/* Armada 8k variant gpios register offsets */
74#define AP80X_GPIO0_OFF_A8K 0x1040
75#define CP11X_GPIO0_OFF_A8K 0x100
76#define CP11X_GPIO1_OFF_A8K 0x140
77
78/* The MV78200 has per-CPU registers for edge mask and level mask */
79#define GPIO_EDGE_MASK_MV78200_OFF(cpu) ((cpu) ? 0x30 : 0x18)
80#define GPIO_LEVEL_MASK_MV78200_OFF(cpu) ((cpu) ? 0x34 : 0x1C)
81
82/*
83 * The Armada XP has per-CPU registers for interrupt cause, interrupt
84 * mask and interrupt level mask. Those are in percpu_regs range.
85 */
86#define GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu) ((cpu) * 0x4)
87#define GPIO_EDGE_MASK_ARMADAXP_OFF(cpu) (0x10 + (cpu) * 0x4)
88#define GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu) (0x20 + (cpu) * 0x4)
89
90#define MVEBU_GPIO_SOC_VARIANT_ORION 0x1
91#define MVEBU_GPIO_SOC_VARIANT_MV78200 0x2
92#define MVEBU_GPIO_SOC_VARIANT_ARMADAXP 0x3
93#define MVEBU_GPIO_SOC_VARIANT_A8K 0x4
94
95#define MVEBU_MAX_GPIO_PER_BANK 32
96
97struct mvebu_pwm {
98 struct regmap *regs;
99 u32 offset;
100 unsigned long clk_rate;
101 struct gpio_desc *gpiod;
102 struct pwm_chip chip;
103 spinlock_t lock;
104 struct mvebu_gpio_chip *mvchip;
105
106 /* Used to preserve GPIO/PWM registers across suspend/resume */
107 u32 blink_select;
108 u32 blink_on_duration;
109 u32 blink_off_duration;
110};
111
112struct mvebu_gpio_chip {
113 struct gpio_chip chip;
114 struct regmap *regs;
115 u32 offset;
116 struct regmap *percpu_regs;
117 int irqbase;
118 struct irq_domain *domain;
119 int soc_variant;
120
121 /* Used for PWM support */
122 struct clk *clk;
123 struct mvebu_pwm *mvpwm;
124
125 /* Used to preserve GPIO registers across suspend/resume */
126 u32 out_reg;
127 u32 io_conf_reg;
128 u32 blink_en_reg;
129 u32 in_pol_reg;
130 u32 edge_mask_regs[4];
131 u32 level_mask_regs[4];
132};
133
134/*
135 * Functions returning addresses of individual registers for a given
136 * GPIO controller.
137 */
138
139static void mvebu_gpioreg_edge_cause(struct mvebu_gpio_chip *mvchip,
140 struct regmap **map, unsigned int *offset)
141{
142 int cpu;
143
144 switch (mvchip->soc_variant) {
145 case MVEBU_GPIO_SOC_VARIANT_ORION:
146 case MVEBU_GPIO_SOC_VARIANT_MV78200:
147 case MVEBU_GPIO_SOC_VARIANT_A8K:
148 *map = mvchip->regs;
149 *offset = GPIO_EDGE_CAUSE_OFF + mvchip->offset;
150 break;
151 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
152 cpu = smp_processor_id();
153 *map = mvchip->percpu_regs;
154 *offset = GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu);
155 break;
156 default:
157 BUG();
158 }
159}
160
161static u32
162mvebu_gpio_read_edge_cause(struct mvebu_gpio_chip *mvchip)
163{
164 struct regmap *map;
165 unsigned int offset;
166 u32 val;
167
168 mvebu_gpioreg_edge_cause(mvchip, &map, &offset);
169 regmap_read(map, offset, &val);
170
171 return val;
172}
173
174static void
175mvebu_gpio_write_edge_cause(struct mvebu_gpio_chip *mvchip, u32 val)
176{
177 struct regmap *map;
178 unsigned int offset;
179
180 mvebu_gpioreg_edge_cause(mvchip, &map, &offset);
181 regmap_write(map, offset, val);
182}
183
184static inline void
185mvebu_gpioreg_edge_mask(struct mvebu_gpio_chip *mvchip,
186 struct regmap **map, unsigned int *offset)
187{
188 int cpu;
189
190 switch (mvchip->soc_variant) {
191 case MVEBU_GPIO_SOC_VARIANT_ORION:
192 case MVEBU_GPIO_SOC_VARIANT_A8K:
193 *map = mvchip->regs;
194 *offset = GPIO_EDGE_MASK_OFF + mvchip->offset;
195 break;
196 case MVEBU_GPIO_SOC_VARIANT_MV78200:
197 cpu = smp_processor_id();
198 *map = mvchip->regs;
199 *offset = GPIO_EDGE_MASK_MV78200_OFF(cpu);
200 break;
201 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
202 cpu = smp_processor_id();
203 *map = mvchip->percpu_regs;
204 *offset = GPIO_EDGE_MASK_ARMADAXP_OFF(cpu);
205 break;
206 default:
207 BUG();
208 }
209}
210
211static u32
212mvebu_gpio_read_edge_mask(struct mvebu_gpio_chip *mvchip)
213{
214 struct regmap *map;
215 unsigned int offset;
216 u32 val;
217
218 mvebu_gpioreg_edge_mask(mvchip, &map, &offset);
219 regmap_read(map, offset, &val);
220
221 return val;
222}
223
224static void
225mvebu_gpio_write_edge_mask(struct mvebu_gpio_chip *mvchip, u32 val)
226{
227 struct regmap *map;
228 unsigned int offset;
229
230 mvebu_gpioreg_edge_mask(mvchip, &map, &offset);
231 regmap_write(map, offset, val);
232}
233
234static void
235mvebu_gpioreg_level_mask(struct mvebu_gpio_chip *mvchip,
236 struct regmap **map, unsigned int *offset)
237{
238 int cpu;
239
240 switch (mvchip->soc_variant) {
241 case MVEBU_GPIO_SOC_VARIANT_ORION:
242 case MVEBU_GPIO_SOC_VARIANT_A8K:
243 *map = mvchip->regs;
244 *offset = GPIO_LEVEL_MASK_OFF + mvchip->offset;
245 break;
246 case MVEBU_GPIO_SOC_VARIANT_MV78200:
247 cpu = smp_processor_id();
248 *map = mvchip->regs;
249 *offset = GPIO_LEVEL_MASK_MV78200_OFF(cpu);
250 break;
251 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
252 cpu = smp_processor_id();
253 *map = mvchip->percpu_regs;
254 *offset = GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu);
255 break;
256 default:
257 BUG();
258 }
259}
260
261static u32
262mvebu_gpio_read_level_mask(struct mvebu_gpio_chip *mvchip)
263{
264 struct regmap *map;
265 unsigned int offset;
266 u32 val;
267
268 mvebu_gpioreg_level_mask(mvchip, &map, &offset);
269 regmap_read(map, offset, &val);
270
271 return val;
272}
273
274static void
275mvebu_gpio_write_level_mask(struct mvebu_gpio_chip *mvchip, u32 val)
276{
277 struct regmap *map;
278 unsigned int offset;
279
280 mvebu_gpioreg_level_mask(mvchip, &map, &offset);
281 regmap_write(map, offset, val);
282}
283
284/*
285 * Functions returning offsets of individual registers for a given
286 * PWM controller.
287 */
288static unsigned int mvebu_pwmreg_blink_on_duration(struct mvebu_pwm *mvpwm)
289{
290 return mvpwm->offset + PWM_BLINK_ON_DURATION_OFF;
291}
292
293static unsigned int mvebu_pwmreg_blink_off_duration(struct mvebu_pwm *mvpwm)
294{
295 return mvpwm->offset + PWM_BLINK_OFF_DURATION_OFF;
296}
297
298/*
299 * Functions implementing the gpio_chip methods
300 */
301static void mvebu_gpio_set(struct gpio_chip *chip, unsigned int pin, int value)
302{
303 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
304
305 regmap_update_bits(mvchip->regs, GPIO_OUT_OFF + mvchip->offset,
306 BIT(pin), value ? BIT(pin) : 0);
307}
308
309static int mvebu_gpio_get(struct gpio_chip *chip, unsigned int pin)
310{
311 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
312 u32 u;
313
314 regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, &u);
315
316 if (u & BIT(pin)) {
317 u32 data_in, in_pol;
318
319 regmap_read(mvchip->regs, GPIO_DATA_IN_OFF + mvchip->offset,
320 &data_in);
321 regmap_read(mvchip->regs, GPIO_IN_POL_OFF + mvchip->offset,
322 &in_pol);
323 u = data_in ^ in_pol;
324 } else {
325 regmap_read(mvchip->regs, GPIO_OUT_OFF + mvchip->offset, &u);
326 }
327
328 return (u >> pin) & 1;
329}
330
331static void mvebu_gpio_blink(struct gpio_chip *chip, unsigned int pin,
332 int value)
333{
334 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
335
336 regmap_update_bits(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset,
337 BIT(pin), value ? BIT(pin) : 0);
338}
339
340static int mvebu_gpio_direction_input(struct gpio_chip *chip, unsigned int pin)
341{
342 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
343 int ret;
344
345 /*
346 * Check with the pinctrl driver whether this pin is usable as
347 * an input GPIO
348 */
349 ret = pinctrl_gpio_direction_input(chip, pin);
350 if (ret)
351 return ret;
352
353 regmap_update_bits(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset,
354 BIT(pin), BIT(pin));
355
356 return 0;
357}
358
359static int mvebu_gpio_direction_output(struct gpio_chip *chip, unsigned int pin,
360 int value)
361{
362 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
363 int ret;
364
365 /*
366 * Check with the pinctrl driver whether this pin is usable as
367 * an output GPIO
368 */
369 ret = pinctrl_gpio_direction_output(chip, pin);
370 if (ret)
371 return ret;
372
373 mvebu_gpio_blink(chip, pin, 0);
374 mvebu_gpio_set(chip, pin, value);
375
376 regmap_update_bits(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset,
377 BIT(pin), 0);
378
379 return 0;
380}
381
382static int mvebu_gpio_get_direction(struct gpio_chip *chip, unsigned int pin)
383{
384 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
385 u32 u;
386
387 regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, &u);
388
389 if (u & BIT(pin))
390 return GPIO_LINE_DIRECTION_IN;
391
392 return GPIO_LINE_DIRECTION_OUT;
393}
394
395static int mvebu_gpio_to_irq(struct gpio_chip *chip, unsigned int pin)
396{
397 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
398
399 return irq_create_mapping(mvchip->domain, pin);
400}
401
402/*
403 * Functions implementing the irq_chip methods
404 */
405static void mvebu_gpio_irq_ack(struct irq_data *d)
406{
407 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
408 struct mvebu_gpio_chip *mvchip = gc->private;
409 u32 mask = d->mask;
410
411 irq_gc_lock(gc);
412 mvebu_gpio_write_edge_cause(mvchip, ~mask);
413 irq_gc_unlock(gc);
414}
415
416static void mvebu_gpio_edge_irq_mask(struct irq_data *d)
417{
418 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
419 struct mvebu_gpio_chip *mvchip = gc->private;
420 struct irq_chip_type *ct = irq_data_get_chip_type(d);
421 u32 mask = d->mask;
422
423 irq_gc_lock(gc);
424 ct->mask_cache_priv &= ~mask;
425 mvebu_gpio_write_edge_mask(mvchip, ct->mask_cache_priv);
426 irq_gc_unlock(gc);
427}
428
429static void mvebu_gpio_edge_irq_unmask(struct irq_data *d)
430{
431 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
432 struct mvebu_gpio_chip *mvchip = gc->private;
433 struct irq_chip_type *ct = irq_data_get_chip_type(d);
434 u32 mask = d->mask;
435
436 irq_gc_lock(gc);
437 mvebu_gpio_write_edge_cause(mvchip, ~mask);
438 ct->mask_cache_priv |= mask;
439 mvebu_gpio_write_edge_mask(mvchip, ct->mask_cache_priv);
440 irq_gc_unlock(gc);
441}
442
443static void mvebu_gpio_level_irq_mask(struct irq_data *d)
444{
445 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
446 struct mvebu_gpio_chip *mvchip = gc->private;
447 struct irq_chip_type *ct = irq_data_get_chip_type(d);
448 u32 mask = d->mask;
449
450 irq_gc_lock(gc);
451 ct->mask_cache_priv &= ~mask;
452 mvebu_gpio_write_level_mask(mvchip, ct->mask_cache_priv);
453 irq_gc_unlock(gc);
454}
455
456static void mvebu_gpio_level_irq_unmask(struct irq_data *d)
457{
458 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
459 struct mvebu_gpio_chip *mvchip = gc->private;
460 struct irq_chip_type *ct = irq_data_get_chip_type(d);
461 u32 mask = d->mask;
462
463 irq_gc_lock(gc);
464 ct->mask_cache_priv |= mask;
465 mvebu_gpio_write_level_mask(mvchip, ct->mask_cache_priv);
466 irq_gc_unlock(gc);
467}
468
469/*****************************************************************************
470 * MVEBU GPIO IRQ
471 *
472 * GPIO_IN_POL register controls whether GPIO_DATA_IN will hold the same
473 * value of the line or the opposite value.
474 *
475 * Level IRQ handlers: DATA_IN is used directly as cause register.
476 * Interrupt are masked by LEVEL_MASK registers.
477 * Edge IRQ handlers: Change in DATA_IN are latched in EDGE_CAUSE.
478 * Interrupt are masked by EDGE_MASK registers.
479 * Both-edge handlers: Similar to regular Edge handlers, but also swaps
480 * the polarity to catch the next line transaction.
481 * This is a race condition that might not perfectly
482 * work on some use cases.
483 *
484 * Every eight GPIO lines are grouped (OR'ed) before going up to main
485 * cause register.
486 *
487 * EDGE cause mask
488 * data-in /--------| |-----| |----\
489 * -----| |----- ---- to main cause reg
490 * X \----------------| |----/
491 * polarity LEVEL mask
492 *
493 ****************************************************************************/
494
495static int mvebu_gpio_irq_set_type(struct irq_data *d, unsigned int type)
496{
497 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
498 struct irq_chip_type *ct = irq_data_get_chip_type(d);
499 struct mvebu_gpio_chip *mvchip = gc->private;
500 int pin;
501 u32 u;
502
503 pin = d->hwirq;
504
505 regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, &u);
506 if ((u & BIT(pin)) == 0)
507 return -EINVAL;
508
509 type &= IRQ_TYPE_SENSE_MASK;
510 if (type == IRQ_TYPE_NONE)
511 return -EINVAL;
512
513 /* Check if we need to change chip and handler */
514 if (!(ct->type & type))
515 if (irq_setup_alt_chip(d, type))
516 return -EINVAL;
517
518 /*
519 * Configure interrupt polarity.
520 */
521 switch (type) {
522 case IRQ_TYPE_EDGE_RISING:
523 case IRQ_TYPE_LEVEL_HIGH:
524 regmap_update_bits(mvchip->regs,
525 GPIO_IN_POL_OFF + mvchip->offset,
526 BIT(pin), 0);
527 break;
528 case IRQ_TYPE_EDGE_FALLING:
529 case IRQ_TYPE_LEVEL_LOW:
530 regmap_update_bits(mvchip->regs,
531 GPIO_IN_POL_OFF + mvchip->offset,
532 BIT(pin), BIT(pin));
533 break;
534 case IRQ_TYPE_EDGE_BOTH: {
535 u32 data_in, in_pol, val;
536
537 regmap_read(mvchip->regs,
538 GPIO_IN_POL_OFF + mvchip->offset, &in_pol);
539 regmap_read(mvchip->regs,
540 GPIO_DATA_IN_OFF + mvchip->offset, &data_in);
541
542 /*
543 * set initial polarity based on current input level
544 */
545 if ((data_in ^ in_pol) & BIT(pin))
546 val = BIT(pin); /* falling */
547 else
548 val = 0; /* raising */
549
550 regmap_update_bits(mvchip->regs,
551 GPIO_IN_POL_OFF + mvchip->offset,
552 BIT(pin), val);
553 break;
554 }
555 }
556 return 0;
557}
558
559static void mvebu_gpio_irq_handler(struct irq_desc *desc)
560{
561 struct mvebu_gpio_chip *mvchip = irq_desc_get_handler_data(desc);
562 struct irq_chip *chip = irq_desc_get_chip(desc);
563 u32 cause, type, data_in, level_mask, edge_cause, edge_mask;
564 int i;
565
566 if (mvchip == NULL)
567 return;
568
569 chained_irq_enter(chip, desc);
570
571 regmap_read(mvchip->regs, GPIO_DATA_IN_OFF + mvchip->offset, &data_in);
572 level_mask = mvebu_gpio_read_level_mask(mvchip);
573 edge_cause = mvebu_gpio_read_edge_cause(mvchip);
574 edge_mask = mvebu_gpio_read_edge_mask(mvchip);
575
576 cause = (data_in & level_mask) | (edge_cause & edge_mask);
577
578 for (i = 0; i < mvchip->chip.ngpio; i++) {
579 int irq;
580
581 irq = irq_find_mapping(mvchip->domain, i);
582
583 if (!(cause & BIT(i)))
584 continue;
585
586 type = irq_get_trigger_type(irq);
587 if ((type & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) {
588 /* Swap polarity (race with GPIO line) */
589 u32 polarity;
590
591 regmap_read(mvchip->regs,
592 GPIO_IN_POL_OFF + mvchip->offset,
593 &polarity);
594 polarity ^= BIT(i);
595 regmap_write(mvchip->regs,
596 GPIO_IN_POL_OFF + mvchip->offset,
597 polarity);
598 }
599
600 generic_handle_irq(irq);
601 }
602
603 chained_irq_exit(chip, desc);
604}
605
606static const struct regmap_config mvebu_gpio_regmap_config = {
607 .reg_bits = 32,
608 .reg_stride = 4,
609 .val_bits = 32,
610 .fast_io = true,
611};
612
613/*
614 * Functions implementing the pwm_chip methods
615 */
616static struct mvebu_pwm *to_mvebu_pwm(struct pwm_chip *chip)
617{
618 return container_of(chip, struct mvebu_pwm, chip);
619}
620
621static int mvebu_pwm_request(struct pwm_chip *chip, struct pwm_device *pwm)
622{
623 struct mvebu_pwm *mvpwm = to_mvebu_pwm(chip);
624 struct mvebu_gpio_chip *mvchip = mvpwm->mvchip;
625 struct gpio_desc *desc;
626 unsigned long flags;
627 int ret = 0;
628
629 spin_lock_irqsave(&mvpwm->lock, flags);
630
631 if (mvpwm->gpiod) {
632 ret = -EBUSY;
633 } else {
634 desc = gpiochip_request_own_desc(&mvchip->chip,
635 pwm->hwpwm, "mvebu-pwm",
636 GPIO_ACTIVE_HIGH,
637 GPIOD_OUT_LOW);
638 if (IS_ERR(desc)) {
639 ret = PTR_ERR(desc);
640 goto out;
641 }
642
643 mvpwm->gpiod = desc;
644 }
645out:
646 spin_unlock_irqrestore(&mvpwm->lock, flags);
647 return ret;
648}
649
650static void mvebu_pwm_free(struct pwm_chip *chip, struct pwm_device *pwm)
651{
652 struct mvebu_pwm *mvpwm = to_mvebu_pwm(chip);
653 unsigned long flags;
654
655 spin_lock_irqsave(&mvpwm->lock, flags);
656 gpiochip_free_own_desc(mvpwm->gpiod);
657 mvpwm->gpiod = NULL;
658 spin_unlock_irqrestore(&mvpwm->lock, flags);
659}
660
661static int mvebu_pwm_get_state(struct pwm_chip *chip,
662 struct pwm_device *pwm,
663 struct pwm_state *state)
664{
665
666 struct mvebu_pwm *mvpwm = to_mvebu_pwm(chip);
667 struct mvebu_gpio_chip *mvchip = mvpwm->mvchip;
668 unsigned long long val;
669 unsigned long flags;
670 u32 u;
671
672 spin_lock_irqsave(&mvpwm->lock, flags);
673
674 regmap_read(mvpwm->regs, mvebu_pwmreg_blink_on_duration(mvpwm), &u);
675 /* Hardware treats zero as 2^32. See mvebu_pwm_apply(). */
676 if (u > 0)
677 val = u;
678 else
679 val = UINT_MAX + 1ULL;
680 state->duty_cycle = DIV_ROUND_UP_ULL(val * NSEC_PER_SEC,
681 mvpwm->clk_rate);
682
683 regmap_read(mvpwm->regs, mvebu_pwmreg_blink_off_duration(mvpwm), &u);
684 /* period = on + off duration */
685 if (u > 0)
686 val += u;
687 else
688 val += UINT_MAX + 1ULL;
689 state->period = DIV_ROUND_UP_ULL(val * NSEC_PER_SEC, mvpwm->clk_rate);
690
691 regmap_read(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset, &u);
692 if (u)
693 state->enabled = true;
694 else
695 state->enabled = false;
696
697 spin_unlock_irqrestore(&mvpwm->lock, flags);
698
699 return 0;
700}
701
702static int mvebu_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
703 const struct pwm_state *state)
704{
705 struct mvebu_pwm *mvpwm = to_mvebu_pwm(chip);
706 struct mvebu_gpio_chip *mvchip = mvpwm->mvchip;
707 unsigned long long val;
708 unsigned long flags;
709 unsigned int on, off;
710
711 if (state->polarity != PWM_POLARITY_NORMAL)
712 return -EINVAL;
713
714 val = (unsigned long long) mvpwm->clk_rate * state->duty_cycle;
715 do_div(val, NSEC_PER_SEC);
716 if (val > UINT_MAX + 1ULL)
717 return -EINVAL;
718 /*
719 * Zero on/off values don't work as expected. Experimentation shows
720 * that zero value is treated as 2^32. This behavior is not documented.
721 */
722 if (val == UINT_MAX + 1ULL)
723 on = 0;
724 else if (val)
725 on = val;
726 else
727 on = 1;
728
729 val = (unsigned long long) mvpwm->clk_rate * state->period;
730 do_div(val, NSEC_PER_SEC);
731 val -= on;
732 if (val > UINT_MAX + 1ULL)
733 return -EINVAL;
734 if (val == UINT_MAX + 1ULL)
735 off = 0;
736 else if (val)
737 off = val;
738 else
739 off = 1;
740
741 spin_lock_irqsave(&mvpwm->lock, flags);
742
743 regmap_write(mvpwm->regs, mvebu_pwmreg_blink_on_duration(mvpwm), on);
744 regmap_write(mvpwm->regs, mvebu_pwmreg_blink_off_duration(mvpwm), off);
745 if (state->enabled)
746 mvebu_gpio_blink(&mvchip->chip, pwm->hwpwm, 1);
747 else
748 mvebu_gpio_blink(&mvchip->chip, pwm->hwpwm, 0);
749
750 spin_unlock_irqrestore(&mvpwm->lock, flags);
751
752 return 0;
753}
754
755static const struct pwm_ops mvebu_pwm_ops = {
756 .request = mvebu_pwm_request,
757 .free = mvebu_pwm_free,
758 .get_state = mvebu_pwm_get_state,
759 .apply = mvebu_pwm_apply,
760};
761
762static void __maybe_unused mvebu_pwm_suspend(struct mvebu_gpio_chip *mvchip)
763{
764 struct mvebu_pwm *mvpwm = mvchip->mvpwm;
765
766 regmap_read(mvchip->regs, GPIO_BLINK_CNT_SELECT_OFF + mvchip->offset,
767 &mvpwm->blink_select);
768 regmap_read(mvpwm->regs, mvebu_pwmreg_blink_on_duration(mvpwm),
769 &mvpwm->blink_on_duration);
770 regmap_read(mvpwm->regs, mvebu_pwmreg_blink_off_duration(mvpwm),
771 &mvpwm->blink_off_duration);
772}
773
774static void __maybe_unused mvebu_pwm_resume(struct mvebu_gpio_chip *mvchip)
775{
776 struct mvebu_pwm *mvpwm = mvchip->mvpwm;
777
778 regmap_write(mvchip->regs, GPIO_BLINK_CNT_SELECT_OFF + mvchip->offset,
779 mvpwm->blink_select);
780 regmap_write(mvpwm->regs, mvebu_pwmreg_blink_on_duration(mvpwm),
781 mvpwm->blink_on_duration);
782 regmap_write(mvpwm->regs, mvebu_pwmreg_blink_off_duration(mvpwm),
783 mvpwm->blink_off_duration);
784}
785
786static int mvebu_pwm_probe(struct platform_device *pdev,
787 struct mvebu_gpio_chip *mvchip,
788 int id)
789{
790 struct device *dev = &pdev->dev;
791 struct mvebu_pwm *mvpwm;
792 void __iomem *base;
793 u32 offset;
794 u32 set;
795
796 if (mvchip->soc_variant == MVEBU_GPIO_SOC_VARIANT_A8K) {
797 int ret = of_property_read_u32(dev->of_node,
798 "marvell,pwm-offset", &offset);
799 if (ret < 0)
800 return 0;
801 } else {
802 /*
803 * There are only two sets of PWM configuration registers for
804 * all the GPIO lines on those SoCs which this driver reserves
805 * for the first two GPIO chips. So if the resource is missing
806 * we can't treat it as an error.
807 */
808 if (!platform_get_resource_byname(pdev, IORESOURCE_MEM, "pwm"))
809 return 0;
810 offset = 0;
811 }
812
813 if (IS_ERR(mvchip->clk))
814 return PTR_ERR(mvchip->clk);
815
816 mvpwm = devm_kzalloc(dev, sizeof(struct mvebu_pwm), GFP_KERNEL);
817 if (!mvpwm)
818 return -ENOMEM;
819 mvchip->mvpwm = mvpwm;
820 mvpwm->mvchip = mvchip;
821 mvpwm->offset = offset;
822
823 if (mvchip->soc_variant == MVEBU_GPIO_SOC_VARIANT_A8K) {
824 mvpwm->regs = mvchip->regs;
825
826 switch (mvchip->offset) {
827 case AP80X_GPIO0_OFF_A8K:
828 case CP11X_GPIO0_OFF_A8K:
829 /* Blink counter A */
830 set = 0;
831 break;
832 case CP11X_GPIO1_OFF_A8K:
833 /* Blink counter B */
834 set = U32_MAX;
835 mvpwm->offset += PWM_BLINK_COUNTER_B_OFF;
836 break;
837 default:
838 return -EINVAL;
839 }
840 } else {
841 base = devm_platform_ioremap_resource_byname(pdev, "pwm");
842 if (IS_ERR(base))
843 return PTR_ERR(base);
844
845 mvpwm->regs = devm_regmap_init_mmio(&pdev->dev, base,
846 &mvebu_gpio_regmap_config);
847 if (IS_ERR(mvpwm->regs))
848 return PTR_ERR(mvpwm->regs);
849
850 /*
851 * Use set A for lines of GPIO chip with id 0, B for GPIO chip
852 * with id 1. Don't allow further GPIO chips to be used for PWM.
853 */
854 if (id == 0)
855 set = 0;
856 else if (id == 1)
857 set = U32_MAX;
858 else
859 return -EINVAL;
860 }
861
862 regmap_write(mvchip->regs,
863 GPIO_BLINK_CNT_SELECT_OFF + mvchip->offset, set);
864
865 mvpwm->clk_rate = clk_get_rate(mvchip->clk);
866 if (!mvpwm->clk_rate) {
867 dev_err(dev, "failed to get clock rate\n");
868 return -EINVAL;
869 }
870
871 mvpwm->chip.dev = dev;
872 mvpwm->chip.ops = &mvebu_pwm_ops;
873 mvpwm->chip.npwm = mvchip->chip.ngpio;
874
875 spin_lock_init(&mvpwm->lock);
876
877 return devm_pwmchip_add(dev, &mvpwm->chip);
878}
879
880#ifdef CONFIG_DEBUG_FS
881#include <linux/seq_file.h>
882
883static void mvebu_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip)
884{
885 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
886 u32 out, io_conf, blink, in_pol, data_in, cause, edg_msk, lvl_msk;
887 const char *label;
888 int i;
889
890 regmap_read(mvchip->regs, GPIO_OUT_OFF + mvchip->offset, &out);
891 regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, &io_conf);
892 regmap_read(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset, &blink);
893 regmap_read(mvchip->regs, GPIO_IN_POL_OFF + mvchip->offset, &in_pol);
894 regmap_read(mvchip->regs, GPIO_DATA_IN_OFF + mvchip->offset, &data_in);
895 cause = mvebu_gpio_read_edge_cause(mvchip);
896 edg_msk = mvebu_gpio_read_edge_mask(mvchip);
897 lvl_msk = mvebu_gpio_read_level_mask(mvchip);
898
899 for_each_requested_gpio(chip, i, label) {
900 u32 msk;
901 bool is_out;
902
903 msk = BIT(i);
904 is_out = !(io_conf & msk);
905
906 seq_printf(s, " gpio-%-3d (%-20.20s)", chip->base + i, label);
907
908 if (is_out) {
909 seq_printf(s, " out %s %s\n",
910 out & msk ? "hi" : "lo",
911 blink & msk ? "(blink )" : "");
912 continue;
913 }
914
915 seq_printf(s, " in %s (act %s) - IRQ",
916 (data_in ^ in_pol) & msk ? "hi" : "lo",
917 in_pol & msk ? "lo" : "hi");
918 if (!((edg_msk | lvl_msk) & msk)) {
919 seq_puts(s, " disabled\n");
920 continue;
921 }
922 if (edg_msk & msk)
923 seq_puts(s, " edge ");
924 if (lvl_msk & msk)
925 seq_puts(s, " level");
926 seq_printf(s, " (%s)\n", cause & msk ? "pending" : "clear ");
927 }
928}
929#else
930#define mvebu_gpio_dbg_show NULL
931#endif
932
933static const struct of_device_id mvebu_gpio_of_match[] = {
934 {
935 .compatible = "marvell,orion-gpio",
936 .data = (void *) MVEBU_GPIO_SOC_VARIANT_ORION,
937 },
938 {
939 .compatible = "marvell,mv78200-gpio",
940 .data = (void *) MVEBU_GPIO_SOC_VARIANT_MV78200,
941 },
942 {
943 .compatible = "marvell,armadaxp-gpio",
944 .data = (void *) MVEBU_GPIO_SOC_VARIANT_ARMADAXP,
945 },
946 {
947 .compatible = "marvell,armada-370-gpio",
948 .data = (void *) MVEBU_GPIO_SOC_VARIANT_ORION,
949 },
950 {
951 .compatible = "marvell,armada-8k-gpio",
952 .data = (void *) MVEBU_GPIO_SOC_VARIANT_A8K,
953 },
954 {
955 /* sentinel */
956 },
957};
958
959static int mvebu_gpio_suspend(struct platform_device *pdev, pm_message_t state)
960{
961 struct mvebu_gpio_chip *mvchip = platform_get_drvdata(pdev);
962 int i;
963
964 regmap_read(mvchip->regs, GPIO_OUT_OFF + mvchip->offset,
965 &mvchip->out_reg);
966 regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset,
967 &mvchip->io_conf_reg);
968 regmap_read(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset,
969 &mvchip->blink_en_reg);
970 regmap_read(mvchip->regs, GPIO_IN_POL_OFF + mvchip->offset,
971 &mvchip->in_pol_reg);
972
973 switch (mvchip->soc_variant) {
974 case MVEBU_GPIO_SOC_VARIANT_ORION:
975 case MVEBU_GPIO_SOC_VARIANT_A8K:
976 regmap_read(mvchip->regs, GPIO_EDGE_MASK_OFF + mvchip->offset,
977 &mvchip->edge_mask_regs[0]);
978 regmap_read(mvchip->regs, GPIO_LEVEL_MASK_OFF + mvchip->offset,
979 &mvchip->level_mask_regs[0]);
980 break;
981 case MVEBU_GPIO_SOC_VARIANT_MV78200:
982 for (i = 0; i < 2; i++) {
983 regmap_read(mvchip->regs,
984 GPIO_EDGE_MASK_MV78200_OFF(i),
985 &mvchip->edge_mask_regs[i]);
986 regmap_read(mvchip->regs,
987 GPIO_LEVEL_MASK_MV78200_OFF(i),
988 &mvchip->level_mask_regs[i]);
989 }
990 break;
991 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
992 for (i = 0; i < 4; i++) {
993 regmap_read(mvchip->regs,
994 GPIO_EDGE_MASK_ARMADAXP_OFF(i),
995 &mvchip->edge_mask_regs[i]);
996 regmap_read(mvchip->regs,
997 GPIO_LEVEL_MASK_ARMADAXP_OFF(i),
998 &mvchip->level_mask_regs[i]);
999 }
1000 break;
1001 default:
1002 BUG();
1003 }
1004
1005 if (IS_REACHABLE(CONFIG_PWM))
1006 mvebu_pwm_suspend(mvchip);
1007
1008 return 0;
1009}
1010
1011static int mvebu_gpio_resume(struct platform_device *pdev)
1012{
1013 struct mvebu_gpio_chip *mvchip = platform_get_drvdata(pdev);
1014 int i;
1015
1016 regmap_write(mvchip->regs, GPIO_OUT_OFF + mvchip->offset,
1017 mvchip->out_reg);
1018 regmap_write(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset,
1019 mvchip->io_conf_reg);
1020 regmap_write(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset,
1021 mvchip->blink_en_reg);
1022 regmap_write(mvchip->regs, GPIO_IN_POL_OFF + mvchip->offset,
1023 mvchip->in_pol_reg);
1024
1025 switch (mvchip->soc_variant) {
1026 case MVEBU_GPIO_SOC_VARIANT_ORION:
1027 case MVEBU_GPIO_SOC_VARIANT_A8K:
1028 regmap_write(mvchip->regs, GPIO_EDGE_MASK_OFF + mvchip->offset,
1029 mvchip->edge_mask_regs[0]);
1030 regmap_write(mvchip->regs, GPIO_LEVEL_MASK_OFF + mvchip->offset,
1031 mvchip->level_mask_regs[0]);
1032 break;
1033 case MVEBU_GPIO_SOC_VARIANT_MV78200:
1034 for (i = 0; i < 2; i++) {
1035 regmap_write(mvchip->regs,
1036 GPIO_EDGE_MASK_MV78200_OFF(i),
1037 mvchip->edge_mask_regs[i]);
1038 regmap_write(mvchip->regs,
1039 GPIO_LEVEL_MASK_MV78200_OFF(i),
1040 mvchip->level_mask_regs[i]);
1041 }
1042 break;
1043 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
1044 for (i = 0; i < 4; i++) {
1045 regmap_write(mvchip->regs,
1046 GPIO_EDGE_MASK_ARMADAXP_OFF(i),
1047 mvchip->edge_mask_regs[i]);
1048 regmap_write(mvchip->regs,
1049 GPIO_LEVEL_MASK_ARMADAXP_OFF(i),
1050 mvchip->level_mask_regs[i]);
1051 }
1052 break;
1053 default:
1054 BUG();
1055 }
1056
1057 if (IS_REACHABLE(CONFIG_PWM))
1058 mvebu_pwm_resume(mvchip);
1059
1060 return 0;
1061}
1062
1063static int mvebu_gpio_probe_raw(struct platform_device *pdev,
1064 struct mvebu_gpio_chip *mvchip)
1065{
1066 void __iomem *base;
1067
1068 base = devm_platform_ioremap_resource(pdev, 0);
1069 if (IS_ERR(base))
1070 return PTR_ERR(base);
1071
1072 mvchip->regs = devm_regmap_init_mmio(&pdev->dev, base,
1073 &mvebu_gpio_regmap_config);
1074 if (IS_ERR(mvchip->regs))
1075 return PTR_ERR(mvchip->regs);
1076
1077 /*
1078 * For the legacy SoCs, the regmap directly maps to the GPIO
1079 * registers, so no offset is needed.
1080 */
1081 mvchip->offset = 0;
1082
1083 /*
1084 * The Armada XP has a second range of registers for the
1085 * per-CPU registers
1086 */
1087 if (mvchip->soc_variant == MVEBU_GPIO_SOC_VARIANT_ARMADAXP) {
1088 base = devm_platform_ioremap_resource(pdev, 1);
1089 if (IS_ERR(base))
1090 return PTR_ERR(base);
1091
1092 mvchip->percpu_regs =
1093 devm_regmap_init_mmio(&pdev->dev, base,
1094 &mvebu_gpio_regmap_config);
1095 if (IS_ERR(mvchip->percpu_regs))
1096 return PTR_ERR(mvchip->percpu_regs);
1097 }
1098
1099 return 0;
1100}
1101
1102static int mvebu_gpio_probe_syscon(struct platform_device *pdev,
1103 struct mvebu_gpio_chip *mvchip)
1104{
1105 mvchip->regs = syscon_node_to_regmap(pdev->dev.parent->of_node);
1106 if (IS_ERR(mvchip->regs))
1107 return PTR_ERR(mvchip->regs);
1108
1109 if (of_property_read_u32(pdev->dev.of_node, "offset", &mvchip->offset))
1110 return -EINVAL;
1111
1112 return 0;
1113}
1114
1115static void mvebu_gpio_remove_irq_domain(void *data)
1116{
1117 struct irq_domain *domain = data;
1118
1119 irq_domain_remove(domain);
1120}
1121
1122static int mvebu_gpio_probe(struct platform_device *pdev)
1123{
1124 struct mvebu_gpio_chip *mvchip;
1125 struct device_node *np = pdev->dev.of_node;
1126 struct irq_chip_generic *gc;
1127 struct irq_chip_type *ct;
1128 unsigned int ngpios;
1129 bool have_irqs;
1130 int soc_variant;
1131 int i, cpu, id;
1132 int err;
1133
1134 soc_variant = (unsigned long)device_get_match_data(&pdev->dev);
1135
1136 /* Some gpio controllers do not provide irq support */
1137 err = platform_irq_count(pdev);
1138 if (err < 0)
1139 return err;
1140
1141 have_irqs = err != 0;
1142
1143 mvchip = devm_kzalloc(&pdev->dev, sizeof(struct mvebu_gpio_chip),
1144 GFP_KERNEL);
1145 if (!mvchip)
1146 return -ENOMEM;
1147
1148 platform_set_drvdata(pdev, mvchip);
1149
1150 if (of_property_read_u32(pdev->dev.of_node, "ngpios", &ngpios)) {
1151 dev_err(&pdev->dev, "Missing ngpios OF property\n");
1152 return -ENODEV;
1153 }
1154
1155 id = of_alias_get_id(pdev->dev.of_node, "gpio");
1156 if (id < 0) {
1157 dev_err(&pdev->dev, "Couldn't get OF id\n");
1158 return id;
1159 }
1160
1161 mvchip->clk = devm_clk_get(&pdev->dev, NULL);
1162 /* Not all SoCs require a clock.*/
1163 if (!IS_ERR(mvchip->clk))
1164 clk_prepare_enable(mvchip->clk);
1165
1166 mvchip->soc_variant = soc_variant;
1167 mvchip->chip.label = dev_name(&pdev->dev);
1168 mvchip->chip.parent = &pdev->dev;
1169 mvchip->chip.request = gpiochip_generic_request;
1170 mvchip->chip.free = gpiochip_generic_free;
1171 mvchip->chip.get_direction = mvebu_gpio_get_direction;
1172 mvchip->chip.direction_input = mvebu_gpio_direction_input;
1173 mvchip->chip.get = mvebu_gpio_get;
1174 mvchip->chip.direction_output = mvebu_gpio_direction_output;
1175 mvchip->chip.set = mvebu_gpio_set;
1176 if (have_irqs)
1177 mvchip->chip.to_irq = mvebu_gpio_to_irq;
1178 mvchip->chip.base = id * MVEBU_MAX_GPIO_PER_BANK;
1179 mvchip->chip.ngpio = ngpios;
1180 mvchip->chip.can_sleep = false;
1181 mvchip->chip.dbg_show = mvebu_gpio_dbg_show;
1182
1183 if (soc_variant == MVEBU_GPIO_SOC_VARIANT_A8K)
1184 err = mvebu_gpio_probe_syscon(pdev, mvchip);
1185 else
1186 err = mvebu_gpio_probe_raw(pdev, mvchip);
1187
1188 if (err)
1189 return err;
1190
1191 /*
1192 * Mask and clear GPIO interrupts.
1193 */
1194 switch (soc_variant) {
1195 case MVEBU_GPIO_SOC_VARIANT_ORION:
1196 case MVEBU_GPIO_SOC_VARIANT_A8K:
1197 regmap_write(mvchip->regs,
1198 GPIO_EDGE_CAUSE_OFF + mvchip->offset, 0);
1199 regmap_write(mvchip->regs,
1200 GPIO_EDGE_MASK_OFF + mvchip->offset, 0);
1201 regmap_write(mvchip->regs,
1202 GPIO_LEVEL_MASK_OFF + mvchip->offset, 0);
1203 break;
1204 case MVEBU_GPIO_SOC_VARIANT_MV78200:
1205 regmap_write(mvchip->regs, GPIO_EDGE_CAUSE_OFF, 0);
1206 for (cpu = 0; cpu < 2; cpu++) {
1207 regmap_write(mvchip->regs,
1208 GPIO_EDGE_MASK_MV78200_OFF(cpu), 0);
1209 regmap_write(mvchip->regs,
1210 GPIO_LEVEL_MASK_MV78200_OFF(cpu), 0);
1211 }
1212 break;
1213 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
1214 regmap_write(mvchip->regs, GPIO_EDGE_CAUSE_OFF, 0);
1215 regmap_write(mvchip->regs, GPIO_EDGE_MASK_OFF, 0);
1216 regmap_write(mvchip->regs, GPIO_LEVEL_MASK_OFF, 0);
1217 for (cpu = 0; cpu < 4; cpu++) {
1218 regmap_write(mvchip->percpu_regs,
1219 GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu), 0);
1220 regmap_write(mvchip->percpu_regs,
1221 GPIO_EDGE_MASK_ARMADAXP_OFF(cpu), 0);
1222 regmap_write(mvchip->percpu_regs,
1223 GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu), 0);
1224 }
1225 break;
1226 default:
1227 BUG();
1228 }
1229
1230 devm_gpiochip_add_data(&pdev->dev, &mvchip->chip, mvchip);
1231
1232 /* Some MVEBU SoCs have simple PWM support for GPIO lines */
1233 if (IS_REACHABLE(CONFIG_PWM)) {
1234 err = mvebu_pwm_probe(pdev, mvchip, id);
1235 if (err)
1236 return err;
1237 }
1238
1239 /* Some gpio controllers do not provide irq support */
1240 if (!have_irqs)
1241 return 0;
1242
1243 mvchip->domain =
1244 irq_domain_add_linear(np, ngpios, &irq_generic_chip_ops, NULL);
1245 if (!mvchip->domain) {
1246 dev_err(&pdev->dev, "couldn't allocate irq domain %s (DT).\n",
1247 mvchip->chip.label);
1248 return -ENODEV;
1249 }
1250
1251 err = devm_add_action_or_reset(&pdev->dev, mvebu_gpio_remove_irq_domain,
1252 mvchip->domain);
1253 if (err)
1254 return err;
1255
1256 err = irq_alloc_domain_generic_chips(
1257 mvchip->domain, ngpios, 2, np->name, handle_level_irq,
1258 IRQ_NOREQUEST | IRQ_NOPROBE | IRQ_LEVEL, 0, 0);
1259 if (err) {
1260 dev_err(&pdev->dev, "couldn't allocate irq chips %s (DT).\n",
1261 mvchip->chip.label);
1262 return err;
1263 }
1264
1265 /*
1266 * NOTE: The common accessors cannot be used because of the percpu
1267 * access to the mask registers
1268 */
1269 gc = irq_get_domain_generic_chip(mvchip->domain, 0);
1270 gc->private = mvchip;
1271 ct = &gc->chip_types[0];
1272 ct->type = IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW;
1273 ct->chip.irq_mask = mvebu_gpio_level_irq_mask;
1274 ct->chip.irq_unmask = mvebu_gpio_level_irq_unmask;
1275 ct->chip.irq_set_type = mvebu_gpio_irq_set_type;
1276 ct->chip.name = mvchip->chip.label;
1277
1278 ct = &gc->chip_types[1];
1279 ct->type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
1280 ct->chip.irq_ack = mvebu_gpio_irq_ack;
1281 ct->chip.irq_mask = mvebu_gpio_edge_irq_mask;
1282 ct->chip.irq_unmask = mvebu_gpio_edge_irq_unmask;
1283 ct->chip.irq_set_type = mvebu_gpio_irq_set_type;
1284 ct->handler = handle_edge_irq;
1285 ct->chip.name = mvchip->chip.label;
1286
1287 /*
1288 * Setup the interrupt handlers. Each chip can have up to 4
1289 * interrupt handlers, with each handler dealing with 8 GPIO
1290 * pins.
1291 */
1292 for (i = 0; i < 4; i++) {
1293 int irq = platform_get_irq_optional(pdev, i);
1294
1295 if (irq < 0)
1296 continue;
1297 irq_set_chained_handler_and_data(irq, mvebu_gpio_irq_handler,
1298 mvchip);
1299 }
1300
1301 return 0;
1302}
1303
1304static struct platform_driver mvebu_gpio_driver = {
1305 .driver = {
1306 .name = "mvebu-gpio",
1307 .of_match_table = mvebu_gpio_of_match,
1308 },
1309 .probe = mvebu_gpio_probe,
1310 .suspend = mvebu_gpio_suspend,
1311 .resume = mvebu_gpio_resume,
1312};
1313builtin_platform_driver(mvebu_gpio_driver);
1/*
2 * GPIO driver for Marvell SoCs
3 *
4 * Copyright (C) 2012 Marvell
5 *
6 * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
7 * Andrew Lunn <andrew@lunn.ch>
8 * Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com>
9 *
10 * This file is licensed under the terms of the GNU General Public
11 * License version 2. This program is licensed "as is" without any
12 * warranty of any kind, whether express or implied.
13 *
14 * This driver is a fairly straightforward GPIO driver for the
15 * complete family of Marvell EBU SoC platforms (Orion, Dove,
16 * Kirkwood, Discovery, Armada 370/XP). The only complexity of this
17 * driver is the different register layout that exists between the
18 * non-SMP platforms (Orion, Dove, Kirkwood, Armada 370) and the SMP
19 * platforms (MV78200 from the Discovery family and the Armada
20 * XP). Therefore, this driver handles three variants of the GPIO
21 * block:
22 * - the basic variant, called "orion-gpio", with the simplest
23 * register set. Used on Orion, Dove, Kirkwoord, Armada 370 and
24 * non-SMP Discovery systems
25 * - the mv78200 variant for MV78200 Discovery systems. This variant
26 * turns the edge mask and level mask registers into CPU0 edge
27 * mask/level mask registers, and adds CPU1 edge mask/level mask
28 * registers.
29 * - the armadaxp variant for Armada XP systems. This variant keeps
30 * the normal cause/edge mask/level mask registers when the global
31 * interrupts are used, but adds per-CPU cause/edge mask/level mask
32 * registers n a separate memory area for the per-CPU GPIO
33 * interrupts.
34 */
35
36#include <linux/err.h>
37#include <linux/module.h>
38#include <linux/gpio.h>
39#include <linux/irq.h>
40#include <linux/slab.h>
41#include <linux/irqdomain.h>
42#include <linux/io.h>
43#include <linux/of_irq.h>
44#include <linux/of_device.h>
45#include <linux/clk.h>
46#include <linux/pinctrl/consumer.h>
47#include <linux/irqchip/chained_irq.h>
48
49/*
50 * GPIO unit register offsets.
51 */
52#define GPIO_OUT_OFF 0x0000
53#define GPIO_IO_CONF_OFF 0x0004
54#define GPIO_BLINK_EN_OFF 0x0008
55#define GPIO_IN_POL_OFF 0x000c
56#define GPIO_DATA_IN_OFF 0x0010
57#define GPIO_EDGE_CAUSE_OFF 0x0014
58#define GPIO_EDGE_MASK_OFF 0x0018
59#define GPIO_LEVEL_MASK_OFF 0x001c
60
61/* The MV78200 has per-CPU registers for edge mask and level mask */
62#define GPIO_EDGE_MASK_MV78200_OFF(cpu) ((cpu) ? 0x30 : 0x18)
63#define GPIO_LEVEL_MASK_MV78200_OFF(cpu) ((cpu) ? 0x34 : 0x1C)
64
65/* The Armada XP has per-CPU registers for interrupt cause, interrupt
66 * mask and interrupt level mask. Those are relative to the
67 * percpu_membase. */
68#define GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu) ((cpu) * 0x4)
69#define GPIO_EDGE_MASK_ARMADAXP_OFF(cpu) (0x10 + (cpu) * 0x4)
70#define GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu) (0x20 + (cpu) * 0x4)
71
72#define MVEBU_GPIO_SOC_VARIANT_ORION 0x1
73#define MVEBU_GPIO_SOC_VARIANT_MV78200 0x2
74#define MVEBU_GPIO_SOC_VARIANT_ARMADAXP 0x3
75
76#define MVEBU_MAX_GPIO_PER_BANK 32
77
78struct mvebu_gpio_chip {
79 struct gpio_chip chip;
80 spinlock_t lock;
81 void __iomem *membase;
82 void __iomem *percpu_membase;
83 int irqbase;
84 struct irq_domain *domain;
85 int soc_variant;
86};
87
88/*
89 * Functions returning addresses of individual registers for a given
90 * GPIO controller.
91 */
92static inline void __iomem *mvebu_gpioreg_out(struct mvebu_gpio_chip *mvchip)
93{
94 return mvchip->membase + GPIO_OUT_OFF;
95}
96
97static inline void __iomem *mvebu_gpioreg_blink(struct mvebu_gpio_chip *mvchip)
98{
99 return mvchip->membase + GPIO_BLINK_EN_OFF;
100}
101
102static inline void __iomem *mvebu_gpioreg_io_conf(struct mvebu_gpio_chip *mvchip)
103{
104 return mvchip->membase + GPIO_IO_CONF_OFF;
105}
106
107static inline void __iomem *mvebu_gpioreg_in_pol(struct mvebu_gpio_chip *mvchip)
108{
109 return mvchip->membase + GPIO_IN_POL_OFF;
110}
111
112static inline void __iomem *mvebu_gpioreg_data_in(struct mvebu_gpio_chip *mvchip)
113{
114 return mvchip->membase + GPIO_DATA_IN_OFF;
115}
116
117static inline void __iomem *mvebu_gpioreg_edge_cause(struct mvebu_gpio_chip *mvchip)
118{
119 int cpu;
120
121 switch (mvchip->soc_variant) {
122 case MVEBU_GPIO_SOC_VARIANT_ORION:
123 case MVEBU_GPIO_SOC_VARIANT_MV78200:
124 return mvchip->membase + GPIO_EDGE_CAUSE_OFF;
125 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
126 cpu = smp_processor_id();
127 return mvchip->percpu_membase + GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu);
128 default:
129 BUG();
130 }
131}
132
133static inline void __iomem *mvebu_gpioreg_edge_mask(struct mvebu_gpio_chip *mvchip)
134{
135 int cpu;
136
137 switch (mvchip->soc_variant) {
138 case MVEBU_GPIO_SOC_VARIANT_ORION:
139 return mvchip->membase + GPIO_EDGE_MASK_OFF;
140 case MVEBU_GPIO_SOC_VARIANT_MV78200:
141 cpu = smp_processor_id();
142 return mvchip->membase + GPIO_EDGE_MASK_MV78200_OFF(cpu);
143 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
144 cpu = smp_processor_id();
145 return mvchip->percpu_membase + GPIO_EDGE_MASK_ARMADAXP_OFF(cpu);
146 default:
147 BUG();
148 }
149}
150
151static void __iomem *mvebu_gpioreg_level_mask(struct mvebu_gpio_chip *mvchip)
152{
153 int cpu;
154
155 switch (mvchip->soc_variant) {
156 case MVEBU_GPIO_SOC_VARIANT_ORION:
157 return mvchip->membase + GPIO_LEVEL_MASK_OFF;
158 case MVEBU_GPIO_SOC_VARIANT_MV78200:
159 cpu = smp_processor_id();
160 return mvchip->membase + GPIO_LEVEL_MASK_MV78200_OFF(cpu);
161 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
162 cpu = smp_processor_id();
163 return mvchip->percpu_membase + GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu);
164 default:
165 BUG();
166 }
167}
168
169/*
170 * Functions implementing the gpio_chip methods
171 */
172
173static int mvebu_gpio_request(struct gpio_chip *chip, unsigned pin)
174{
175 return pinctrl_request_gpio(chip->base + pin);
176}
177
178static void mvebu_gpio_free(struct gpio_chip *chip, unsigned pin)
179{
180 pinctrl_free_gpio(chip->base + pin);
181}
182
183static void mvebu_gpio_set(struct gpio_chip *chip, unsigned pin, int value)
184{
185 struct mvebu_gpio_chip *mvchip =
186 container_of(chip, struct mvebu_gpio_chip, chip);
187 unsigned long flags;
188 u32 u;
189
190 spin_lock_irqsave(&mvchip->lock, flags);
191 u = readl_relaxed(mvebu_gpioreg_out(mvchip));
192 if (value)
193 u |= 1 << pin;
194 else
195 u &= ~(1 << pin);
196 writel_relaxed(u, mvebu_gpioreg_out(mvchip));
197 spin_unlock_irqrestore(&mvchip->lock, flags);
198}
199
200static int mvebu_gpio_get(struct gpio_chip *chip, unsigned pin)
201{
202 struct mvebu_gpio_chip *mvchip =
203 container_of(chip, struct mvebu_gpio_chip, chip);
204 u32 u;
205
206 if (readl_relaxed(mvebu_gpioreg_io_conf(mvchip)) & (1 << pin)) {
207 u = readl_relaxed(mvebu_gpioreg_data_in(mvchip)) ^
208 readl_relaxed(mvebu_gpioreg_in_pol(mvchip));
209 } else {
210 u = readl_relaxed(mvebu_gpioreg_out(mvchip));
211 }
212
213 return (u >> pin) & 1;
214}
215
216static void mvebu_gpio_blink(struct gpio_chip *chip, unsigned pin, int value)
217{
218 struct mvebu_gpio_chip *mvchip =
219 container_of(chip, struct mvebu_gpio_chip, chip);
220 unsigned long flags;
221 u32 u;
222
223 spin_lock_irqsave(&mvchip->lock, flags);
224 u = readl_relaxed(mvebu_gpioreg_blink(mvchip));
225 if (value)
226 u |= 1 << pin;
227 else
228 u &= ~(1 << pin);
229 writel_relaxed(u, mvebu_gpioreg_blink(mvchip));
230 spin_unlock_irqrestore(&mvchip->lock, flags);
231}
232
233static int mvebu_gpio_direction_input(struct gpio_chip *chip, unsigned pin)
234{
235 struct mvebu_gpio_chip *mvchip =
236 container_of(chip, struct mvebu_gpio_chip, chip);
237 unsigned long flags;
238 int ret;
239 u32 u;
240
241 /* Check with the pinctrl driver whether this pin is usable as
242 * an input GPIO */
243 ret = pinctrl_gpio_direction_input(chip->base + pin);
244 if (ret)
245 return ret;
246
247 spin_lock_irqsave(&mvchip->lock, flags);
248 u = readl_relaxed(mvebu_gpioreg_io_conf(mvchip));
249 u |= 1 << pin;
250 writel_relaxed(u, mvebu_gpioreg_io_conf(mvchip));
251 spin_unlock_irqrestore(&mvchip->lock, flags);
252
253 return 0;
254}
255
256static int mvebu_gpio_direction_output(struct gpio_chip *chip, unsigned pin,
257 int value)
258{
259 struct mvebu_gpio_chip *mvchip =
260 container_of(chip, struct mvebu_gpio_chip, chip);
261 unsigned long flags;
262 int ret;
263 u32 u;
264
265 /* Check with the pinctrl driver whether this pin is usable as
266 * an output GPIO */
267 ret = pinctrl_gpio_direction_output(chip->base + pin);
268 if (ret)
269 return ret;
270
271 mvebu_gpio_blink(chip, pin, 0);
272 mvebu_gpio_set(chip, pin, value);
273
274 spin_lock_irqsave(&mvchip->lock, flags);
275 u = readl_relaxed(mvebu_gpioreg_io_conf(mvchip));
276 u &= ~(1 << pin);
277 writel_relaxed(u, mvebu_gpioreg_io_conf(mvchip));
278 spin_unlock_irqrestore(&mvchip->lock, flags);
279
280 return 0;
281}
282
283static int mvebu_gpio_to_irq(struct gpio_chip *chip, unsigned pin)
284{
285 struct mvebu_gpio_chip *mvchip =
286 container_of(chip, struct mvebu_gpio_chip, chip);
287 return irq_create_mapping(mvchip->domain, pin);
288}
289
290/*
291 * Functions implementing the irq_chip methods
292 */
293static void mvebu_gpio_irq_ack(struct irq_data *d)
294{
295 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
296 struct mvebu_gpio_chip *mvchip = gc->private;
297 u32 mask = ~(1 << (d->irq - gc->irq_base));
298
299 irq_gc_lock(gc);
300 writel_relaxed(mask, mvebu_gpioreg_edge_cause(mvchip));
301 irq_gc_unlock(gc);
302}
303
304static void mvebu_gpio_edge_irq_mask(struct irq_data *d)
305{
306 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
307 struct mvebu_gpio_chip *mvchip = gc->private;
308 u32 mask = 1 << (d->irq - gc->irq_base);
309
310 irq_gc_lock(gc);
311 gc->mask_cache &= ~mask;
312 writel_relaxed(gc->mask_cache, mvebu_gpioreg_edge_mask(mvchip));
313 irq_gc_unlock(gc);
314}
315
316static void mvebu_gpio_edge_irq_unmask(struct irq_data *d)
317{
318 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
319 struct mvebu_gpio_chip *mvchip = gc->private;
320 u32 mask = 1 << (d->irq - gc->irq_base);
321
322 irq_gc_lock(gc);
323 gc->mask_cache |= mask;
324 writel_relaxed(gc->mask_cache, mvebu_gpioreg_edge_mask(mvchip));
325 irq_gc_unlock(gc);
326}
327
328static void mvebu_gpio_level_irq_mask(struct irq_data *d)
329{
330 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
331 struct mvebu_gpio_chip *mvchip = gc->private;
332 u32 mask = 1 << (d->irq - gc->irq_base);
333
334 irq_gc_lock(gc);
335 gc->mask_cache &= ~mask;
336 writel_relaxed(gc->mask_cache, mvebu_gpioreg_level_mask(mvchip));
337 irq_gc_unlock(gc);
338}
339
340static void mvebu_gpio_level_irq_unmask(struct irq_data *d)
341{
342 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
343 struct mvebu_gpio_chip *mvchip = gc->private;
344 u32 mask = 1 << (d->irq - gc->irq_base);
345
346 irq_gc_lock(gc);
347 gc->mask_cache |= mask;
348 writel_relaxed(gc->mask_cache, mvebu_gpioreg_level_mask(mvchip));
349 irq_gc_unlock(gc);
350}
351
352/*****************************************************************************
353 * MVEBU GPIO IRQ
354 *
355 * GPIO_IN_POL register controls whether GPIO_DATA_IN will hold the same
356 * value of the line or the opposite value.
357 *
358 * Level IRQ handlers: DATA_IN is used directly as cause register.
359 * Interrupt are masked by LEVEL_MASK registers.
360 * Edge IRQ handlers: Change in DATA_IN are latched in EDGE_CAUSE.
361 * Interrupt are masked by EDGE_MASK registers.
362 * Both-edge handlers: Similar to regular Edge handlers, but also swaps
363 * the polarity to catch the next line transaction.
364 * This is a race condition that might not perfectly
365 * work on some use cases.
366 *
367 * Every eight GPIO lines are grouped (OR'ed) before going up to main
368 * cause register.
369 *
370 * EDGE cause mask
371 * data-in /--------| |-----| |----\
372 * -----| |----- ---- to main cause reg
373 * X \----------------| |----/
374 * polarity LEVEL mask
375 *
376 ****************************************************************************/
377
378static int mvebu_gpio_irq_set_type(struct irq_data *d, unsigned int type)
379{
380 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
381 struct irq_chip_type *ct = irq_data_get_chip_type(d);
382 struct mvebu_gpio_chip *mvchip = gc->private;
383 int pin;
384 u32 u;
385
386 pin = d->hwirq;
387
388 u = readl_relaxed(mvebu_gpioreg_io_conf(mvchip)) & (1 << pin);
389 if (!u) {
390 return -EINVAL;
391 }
392
393 type &= IRQ_TYPE_SENSE_MASK;
394 if (type == IRQ_TYPE_NONE)
395 return -EINVAL;
396
397 /* Check if we need to change chip and handler */
398 if (!(ct->type & type))
399 if (irq_setup_alt_chip(d, type))
400 return -EINVAL;
401
402 /*
403 * Configure interrupt polarity.
404 */
405 switch (type) {
406 case IRQ_TYPE_EDGE_RISING:
407 case IRQ_TYPE_LEVEL_HIGH:
408 u = readl_relaxed(mvebu_gpioreg_in_pol(mvchip));
409 u &= ~(1 << pin);
410 writel_relaxed(u, mvebu_gpioreg_in_pol(mvchip));
411 break;
412 case IRQ_TYPE_EDGE_FALLING:
413 case IRQ_TYPE_LEVEL_LOW:
414 u = readl_relaxed(mvebu_gpioreg_in_pol(mvchip));
415 u |= 1 << pin;
416 writel_relaxed(u, mvebu_gpioreg_in_pol(mvchip));
417 break;
418 case IRQ_TYPE_EDGE_BOTH: {
419 u32 v;
420
421 v = readl_relaxed(mvebu_gpioreg_in_pol(mvchip)) ^
422 readl_relaxed(mvebu_gpioreg_data_in(mvchip));
423
424 /*
425 * set initial polarity based on current input level
426 */
427 u = readl_relaxed(mvebu_gpioreg_in_pol(mvchip));
428 if (v & (1 << pin))
429 u |= 1 << pin; /* falling */
430 else
431 u &= ~(1 << pin); /* rising */
432 writel_relaxed(u, mvebu_gpioreg_in_pol(mvchip));
433 break;
434 }
435 }
436 return 0;
437}
438
439static void mvebu_gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
440{
441 struct mvebu_gpio_chip *mvchip = irq_get_handler_data(irq);
442 struct irq_chip *chip = irq_desc_get_chip(desc);
443 u32 cause, type;
444 int i;
445
446 if (mvchip == NULL)
447 return;
448
449 chained_irq_enter(chip, desc);
450
451 cause = readl_relaxed(mvebu_gpioreg_data_in(mvchip)) &
452 readl_relaxed(mvebu_gpioreg_level_mask(mvchip));
453 cause |= readl_relaxed(mvebu_gpioreg_edge_cause(mvchip)) &
454 readl_relaxed(mvebu_gpioreg_edge_mask(mvchip));
455
456 for (i = 0; i < mvchip->chip.ngpio; i++) {
457 int irq;
458
459 irq = mvchip->irqbase + i;
460
461 if (!(cause & (1 << i)))
462 continue;
463
464 type = irq_get_trigger_type(irq);
465 if ((type & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) {
466 /* Swap polarity (race with GPIO line) */
467 u32 polarity;
468
469 polarity = readl_relaxed(mvebu_gpioreg_in_pol(mvchip));
470 polarity ^= 1 << i;
471 writel_relaxed(polarity, mvebu_gpioreg_in_pol(mvchip));
472 }
473
474 generic_handle_irq(irq);
475 }
476
477 chained_irq_exit(chip, desc);
478}
479
480#ifdef CONFIG_DEBUG_FS
481#include <linux/seq_file.h>
482
483static void mvebu_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip)
484{
485 struct mvebu_gpio_chip *mvchip =
486 container_of(chip, struct mvebu_gpio_chip, chip);
487 u32 out, io_conf, blink, in_pol, data_in, cause, edg_msk, lvl_msk;
488 int i;
489
490 out = readl_relaxed(mvebu_gpioreg_out(mvchip));
491 io_conf = readl_relaxed(mvebu_gpioreg_io_conf(mvchip));
492 blink = readl_relaxed(mvebu_gpioreg_blink(mvchip));
493 in_pol = readl_relaxed(mvebu_gpioreg_in_pol(mvchip));
494 data_in = readl_relaxed(mvebu_gpioreg_data_in(mvchip));
495 cause = readl_relaxed(mvebu_gpioreg_edge_cause(mvchip));
496 edg_msk = readl_relaxed(mvebu_gpioreg_edge_mask(mvchip));
497 lvl_msk = readl_relaxed(mvebu_gpioreg_level_mask(mvchip));
498
499 for (i = 0; i < chip->ngpio; i++) {
500 const char *label;
501 u32 msk;
502 bool is_out;
503
504 label = gpiochip_is_requested(chip, i);
505 if (!label)
506 continue;
507
508 msk = 1 << i;
509 is_out = !(io_conf & msk);
510
511 seq_printf(s, " gpio-%-3d (%-20.20s)", chip->base + i, label);
512
513 if (is_out) {
514 seq_printf(s, " out %s %s\n",
515 out & msk ? "hi" : "lo",
516 blink & msk ? "(blink )" : "");
517 continue;
518 }
519
520 seq_printf(s, " in %s (act %s) - IRQ",
521 (data_in ^ in_pol) & msk ? "hi" : "lo",
522 in_pol & msk ? "lo" : "hi");
523 if (!((edg_msk | lvl_msk) & msk)) {
524 seq_printf(s, " disabled\n");
525 continue;
526 }
527 if (edg_msk & msk)
528 seq_printf(s, " edge ");
529 if (lvl_msk & msk)
530 seq_printf(s, " level");
531 seq_printf(s, " (%s)\n", cause & msk ? "pending" : "clear ");
532 }
533}
534#else
535#define mvebu_gpio_dbg_show NULL
536#endif
537
538static struct of_device_id mvebu_gpio_of_match[] = {
539 {
540 .compatible = "marvell,orion-gpio",
541 .data = (void *) MVEBU_GPIO_SOC_VARIANT_ORION,
542 },
543 {
544 .compatible = "marvell,mv78200-gpio",
545 .data = (void *) MVEBU_GPIO_SOC_VARIANT_MV78200,
546 },
547 {
548 .compatible = "marvell,armadaxp-gpio",
549 .data = (void *) MVEBU_GPIO_SOC_VARIANT_ARMADAXP,
550 },
551 {
552 /* sentinel */
553 },
554};
555MODULE_DEVICE_TABLE(of, mvebu_gpio_of_match);
556
557static int mvebu_gpio_probe(struct platform_device *pdev)
558{
559 struct mvebu_gpio_chip *mvchip;
560 const struct of_device_id *match;
561 struct device_node *np = pdev->dev.of_node;
562 struct resource *res;
563 struct irq_chip_generic *gc;
564 struct irq_chip_type *ct;
565 struct clk *clk;
566 unsigned int ngpios;
567 int soc_variant;
568 int i, cpu, id;
569
570 match = of_match_device(mvebu_gpio_of_match, &pdev->dev);
571 if (match)
572 soc_variant = (int) match->data;
573 else
574 soc_variant = MVEBU_GPIO_SOC_VARIANT_ORION;
575
576 mvchip = devm_kzalloc(&pdev->dev, sizeof(struct mvebu_gpio_chip), GFP_KERNEL);
577 if (!mvchip) {
578 dev_err(&pdev->dev, "Cannot allocate memory\n");
579 return -ENOMEM;
580 }
581
582 if (of_property_read_u32(pdev->dev.of_node, "ngpios", &ngpios)) {
583 dev_err(&pdev->dev, "Missing ngpios OF property\n");
584 return -ENODEV;
585 }
586
587 id = of_alias_get_id(pdev->dev.of_node, "gpio");
588 if (id < 0) {
589 dev_err(&pdev->dev, "Couldn't get OF id\n");
590 return id;
591 }
592
593 clk = devm_clk_get(&pdev->dev, NULL);
594 /* Not all SoCs require a clock.*/
595 if (!IS_ERR(clk))
596 clk_prepare_enable(clk);
597
598 mvchip->soc_variant = soc_variant;
599 mvchip->chip.label = dev_name(&pdev->dev);
600 mvchip->chip.dev = &pdev->dev;
601 mvchip->chip.request = mvebu_gpio_request;
602 mvchip->chip.free = mvebu_gpio_free;
603 mvchip->chip.direction_input = mvebu_gpio_direction_input;
604 mvchip->chip.get = mvebu_gpio_get;
605 mvchip->chip.direction_output = mvebu_gpio_direction_output;
606 mvchip->chip.set = mvebu_gpio_set;
607 mvchip->chip.to_irq = mvebu_gpio_to_irq;
608 mvchip->chip.base = id * MVEBU_MAX_GPIO_PER_BANK;
609 mvchip->chip.ngpio = ngpios;
610 mvchip->chip.can_sleep = false;
611 mvchip->chip.of_node = np;
612 mvchip->chip.dbg_show = mvebu_gpio_dbg_show;
613
614 spin_lock_init(&mvchip->lock);
615 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
616 mvchip->membase = devm_ioremap_resource(&pdev->dev, res);
617 if (IS_ERR(mvchip->membase))
618 return PTR_ERR(mvchip->membase);
619
620 /* The Armada XP has a second range of registers for the
621 * per-CPU registers */
622 if (soc_variant == MVEBU_GPIO_SOC_VARIANT_ARMADAXP) {
623 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
624 mvchip->percpu_membase = devm_ioremap_resource(&pdev->dev,
625 res);
626 if (IS_ERR(mvchip->percpu_membase))
627 return PTR_ERR(mvchip->percpu_membase);
628 }
629
630 /*
631 * Mask and clear GPIO interrupts.
632 */
633 switch (soc_variant) {
634 case MVEBU_GPIO_SOC_VARIANT_ORION:
635 writel_relaxed(0, mvchip->membase + GPIO_EDGE_CAUSE_OFF);
636 writel_relaxed(0, mvchip->membase + GPIO_EDGE_MASK_OFF);
637 writel_relaxed(0, mvchip->membase + GPIO_LEVEL_MASK_OFF);
638 break;
639 case MVEBU_GPIO_SOC_VARIANT_MV78200:
640 writel_relaxed(0, mvchip->membase + GPIO_EDGE_CAUSE_OFF);
641 for (cpu = 0; cpu < 2; cpu++) {
642 writel_relaxed(0, mvchip->membase +
643 GPIO_EDGE_MASK_MV78200_OFF(cpu));
644 writel_relaxed(0, mvchip->membase +
645 GPIO_LEVEL_MASK_MV78200_OFF(cpu));
646 }
647 break;
648 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
649 writel_relaxed(0, mvchip->membase + GPIO_EDGE_CAUSE_OFF);
650 writel_relaxed(0, mvchip->membase + GPIO_EDGE_MASK_OFF);
651 writel_relaxed(0, mvchip->membase + GPIO_LEVEL_MASK_OFF);
652 for (cpu = 0; cpu < 4; cpu++) {
653 writel_relaxed(0, mvchip->percpu_membase +
654 GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu));
655 writel_relaxed(0, mvchip->percpu_membase +
656 GPIO_EDGE_MASK_ARMADAXP_OFF(cpu));
657 writel_relaxed(0, mvchip->percpu_membase +
658 GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu));
659 }
660 break;
661 default:
662 BUG();
663 }
664
665 gpiochip_add(&mvchip->chip);
666
667 /* Some gpio controllers do not provide irq support */
668 if (!of_irq_count(np))
669 return 0;
670
671 /* Setup the interrupt handlers. Each chip can have up to 4
672 * interrupt handlers, with each handler dealing with 8 GPIO
673 * pins. */
674 for (i = 0; i < 4; i++) {
675 int irq;
676 irq = platform_get_irq(pdev, i);
677 if (irq < 0)
678 continue;
679 irq_set_handler_data(irq, mvchip);
680 irq_set_chained_handler(irq, mvebu_gpio_irq_handler);
681 }
682
683 mvchip->irqbase = irq_alloc_descs(-1, 0, ngpios, -1);
684 if (mvchip->irqbase < 0) {
685 dev_err(&pdev->dev, "no irqs\n");
686 return mvchip->irqbase;
687 }
688
689 gc = irq_alloc_generic_chip("mvebu_gpio_irq", 2, mvchip->irqbase,
690 mvchip->membase, handle_level_irq);
691 if (!gc) {
692 dev_err(&pdev->dev, "Cannot allocate generic irq_chip\n");
693 return -ENOMEM;
694 }
695
696 gc->private = mvchip;
697 ct = &gc->chip_types[0];
698 ct->type = IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW;
699 ct->chip.irq_mask = mvebu_gpio_level_irq_mask;
700 ct->chip.irq_unmask = mvebu_gpio_level_irq_unmask;
701 ct->chip.irq_set_type = mvebu_gpio_irq_set_type;
702 ct->chip.name = mvchip->chip.label;
703
704 ct = &gc->chip_types[1];
705 ct->type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
706 ct->chip.irq_ack = mvebu_gpio_irq_ack;
707 ct->chip.irq_mask = mvebu_gpio_edge_irq_mask;
708 ct->chip.irq_unmask = mvebu_gpio_edge_irq_unmask;
709 ct->chip.irq_set_type = mvebu_gpio_irq_set_type;
710 ct->handler = handle_edge_irq;
711 ct->chip.name = mvchip->chip.label;
712
713 irq_setup_generic_chip(gc, IRQ_MSK(ngpios), 0,
714 IRQ_NOREQUEST, IRQ_LEVEL | IRQ_NOPROBE);
715
716 /* Setup irq domain on top of the generic chip. */
717 mvchip->domain = irq_domain_add_simple(np, mvchip->chip.ngpio,
718 mvchip->irqbase,
719 &irq_domain_simple_ops,
720 mvchip);
721 if (!mvchip->domain) {
722 dev_err(&pdev->dev, "couldn't allocate irq domain %s (DT).\n",
723 mvchip->chip.label);
724 irq_remove_generic_chip(gc, IRQ_MSK(ngpios), IRQ_NOREQUEST,
725 IRQ_LEVEL | IRQ_NOPROBE);
726 kfree(gc);
727 return -ENODEV;
728 }
729
730 return 0;
731}
732
733static struct platform_driver mvebu_gpio_driver = {
734 .driver = {
735 .name = "mvebu-gpio",
736 .owner = THIS_MODULE,
737 .of_match_table = mvebu_gpio_of_match,
738 },
739 .probe = mvebu_gpio_probe,
740};
741
742static int __init mvebu_gpio_init(void)
743{
744 return platform_driver_register(&mvebu_gpio_driver);
745}
746postcore_initcall(mvebu_gpio_init);