Loading...
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * Atheros AR933X SoC built-in UART driver
4 *
5 * Copyright (C) 2011 Gabor Juhos <juhosg@openwrt.org>
6 *
7 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
8 */
9
10#include <linux/module.h>
11#include <linux/ioport.h>
12#include <linux/init.h>
13#include <linux/console.h>
14#include <linux/sysrq.h>
15#include <linux/delay.h>
16#include <linux/gpio/consumer.h>
17#include <linux/platform_device.h>
18#include <linux/of.h>
19#include <linux/of_platform.h>
20#include <linux/tty.h>
21#include <linux/tty_flip.h>
22#include <linux/serial_core.h>
23#include <linux/serial.h>
24#include <linux/slab.h>
25#include <linux/io.h>
26#include <linux/irq.h>
27#include <linux/clk.h>
28
29#include <asm/div64.h>
30
31#include <asm/mach-ath79/ar933x_uart.h>
32
33#include "serial_mctrl_gpio.h"
34
35#define DRIVER_NAME "ar933x-uart"
36
37#define AR933X_UART_MAX_SCALE 0xff
38#define AR933X_UART_MAX_STEP 0xffff
39
40#define AR933X_UART_MIN_BAUD 300
41#define AR933X_UART_MAX_BAUD 3000000
42
43#define AR933X_DUMMY_STATUS_RD 0x01
44
45static struct uart_driver ar933x_uart_driver;
46
47struct ar933x_uart_port {
48 struct uart_port port;
49 unsigned int ier; /* shadow Interrupt Enable Register */
50 unsigned int min_baud;
51 unsigned int max_baud;
52 struct clk *clk;
53 struct mctrl_gpios *gpios;
54 struct gpio_desc *rts_gpiod;
55};
56
57static inline unsigned int ar933x_uart_read(struct ar933x_uart_port *up,
58 int offset)
59{
60 return readl(up->port.membase + offset);
61}
62
63static inline void ar933x_uart_write(struct ar933x_uart_port *up,
64 int offset, unsigned int value)
65{
66 writel(value, up->port.membase + offset);
67}
68
69static inline void ar933x_uart_rmw(struct ar933x_uart_port *up,
70 unsigned int offset,
71 unsigned int mask,
72 unsigned int val)
73{
74 unsigned int t;
75
76 t = ar933x_uart_read(up, offset);
77 t &= ~mask;
78 t |= val;
79 ar933x_uart_write(up, offset, t);
80}
81
82static inline void ar933x_uart_rmw_set(struct ar933x_uart_port *up,
83 unsigned int offset,
84 unsigned int val)
85{
86 ar933x_uart_rmw(up, offset, 0, val);
87}
88
89static inline void ar933x_uart_rmw_clear(struct ar933x_uart_port *up,
90 unsigned int offset,
91 unsigned int val)
92{
93 ar933x_uart_rmw(up, offset, val, 0);
94}
95
96static inline void ar933x_uart_start_tx_interrupt(struct ar933x_uart_port *up)
97{
98 up->ier |= AR933X_UART_INT_TX_EMPTY;
99 ar933x_uart_write(up, AR933X_UART_INT_EN_REG, up->ier);
100}
101
102static inline void ar933x_uart_stop_tx_interrupt(struct ar933x_uart_port *up)
103{
104 up->ier &= ~AR933X_UART_INT_TX_EMPTY;
105 ar933x_uart_write(up, AR933X_UART_INT_EN_REG, up->ier);
106}
107
108static inline void ar933x_uart_start_rx_interrupt(struct ar933x_uart_port *up)
109{
110 up->ier |= AR933X_UART_INT_RX_VALID;
111 ar933x_uart_write(up, AR933X_UART_INT_EN_REG, up->ier);
112}
113
114static inline void ar933x_uart_stop_rx_interrupt(struct ar933x_uart_port *up)
115{
116 up->ier &= ~AR933X_UART_INT_RX_VALID;
117 ar933x_uart_write(up, AR933X_UART_INT_EN_REG, up->ier);
118}
119
120static inline void ar933x_uart_putc(struct ar933x_uart_port *up, int ch)
121{
122 unsigned int rdata;
123
124 rdata = ch & AR933X_UART_DATA_TX_RX_MASK;
125 rdata |= AR933X_UART_DATA_TX_CSR;
126 ar933x_uart_write(up, AR933X_UART_DATA_REG, rdata);
127}
128
129static unsigned int ar933x_uart_tx_empty(struct uart_port *port)
130{
131 struct ar933x_uart_port *up =
132 container_of(port, struct ar933x_uart_port, port);
133 unsigned long flags;
134 unsigned int rdata;
135
136 uart_port_lock_irqsave(&up->port, &flags);
137 rdata = ar933x_uart_read(up, AR933X_UART_DATA_REG);
138 uart_port_unlock_irqrestore(&up->port, flags);
139
140 return (rdata & AR933X_UART_DATA_TX_CSR) ? 0 : TIOCSER_TEMT;
141}
142
143static unsigned int ar933x_uart_get_mctrl(struct uart_port *port)
144{
145 struct ar933x_uart_port *up =
146 container_of(port, struct ar933x_uart_port, port);
147 int ret = TIOCM_CTS | TIOCM_DSR | TIOCM_CAR;
148
149 mctrl_gpio_get(up->gpios, &ret);
150
151 return ret;
152}
153
154static void ar933x_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
155{
156 struct ar933x_uart_port *up =
157 container_of(port, struct ar933x_uart_port, port);
158
159 mctrl_gpio_set(up->gpios, mctrl);
160}
161
162static void ar933x_uart_start_tx(struct uart_port *port)
163{
164 struct ar933x_uart_port *up =
165 container_of(port, struct ar933x_uart_port, port);
166
167 ar933x_uart_start_tx_interrupt(up);
168}
169
170static void ar933x_uart_wait_tx_complete(struct ar933x_uart_port *up)
171{
172 unsigned int status;
173 unsigned int timeout = 60000;
174
175 /* Wait up to 60ms for the character(s) to be sent. */
176 do {
177 status = ar933x_uart_read(up, AR933X_UART_CS_REG);
178 if (--timeout == 0)
179 break;
180 udelay(1);
181 } while (status & AR933X_UART_CS_TX_BUSY);
182
183 if (timeout == 0)
184 dev_err(up->port.dev, "waiting for TX timed out\n");
185}
186
187static void ar933x_uart_rx_flush(struct ar933x_uart_port *up)
188{
189 unsigned int status;
190
191 /* clear RX_VALID interrupt */
192 ar933x_uart_write(up, AR933X_UART_INT_REG, AR933X_UART_INT_RX_VALID);
193
194 /* remove characters from the RX FIFO */
195 do {
196 ar933x_uart_write(up, AR933X_UART_DATA_REG, AR933X_UART_DATA_RX_CSR);
197 status = ar933x_uart_read(up, AR933X_UART_DATA_REG);
198 } while (status & AR933X_UART_DATA_RX_CSR);
199}
200
201static void ar933x_uart_stop_tx(struct uart_port *port)
202{
203 struct ar933x_uart_port *up =
204 container_of(port, struct ar933x_uart_port, port);
205
206 ar933x_uart_stop_tx_interrupt(up);
207}
208
209static void ar933x_uart_stop_rx(struct uart_port *port)
210{
211 struct ar933x_uart_port *up =
212 container_of(port, struct ar933x_uart_port, port);
213
214 ar933x_uart_stop_rx_interrupt(up);
215}
216
217static void ar933x_uart_break_ctl(struct uart_port *port, int break_state)
218{
219 struct ar933x_uart_port *up =
220 container_of(port, struct ar933x_uart_port, port);
221 unsigned long flags;
222
223 uart_port_lock_irqsave(&up->port, &flags);
224 if (break_state == -1)
225 ar933x_uart_rmw_set(up, AR933X_UART_CS_REG,
226 AR933X_UART_CS_TX_BREAK);
227 else
228 ar933x_uart_rmw_clear(up, AR933X_UART_CS_REG,
229 AR933X_UART_CS_TX_BREAK);
230 uart_port_unlock_irqrestore(&up->port, flags);
231}
232
233/*
234 * baudrate = (clk / (scale + 1)) * (step * (1 / 2^17))
235 */
236static unsigned long ar933x_uart_get_baud(unsigned int clk,
237 unsigned int scale,
238 unsigned int step)
239{
240 u64 t;
241 u32 div;
242
243 div = (2 << 16) * (scale + 1);
244 t = clk;
245 t *= step;
246 t += (div / 2);
247 do_div(t, div);
248
249 return t;
250}
251
252static void ar933x_uart_get_scale_step(unsigned int clk,
253 unsigned int baud,
254 unsigned int *scale,
255 unsigned int *step)
256{
257 unsigned int tscale;
258 long min_diff;
259
260 *scale = 0;
261 *step = 0;
262
263 min_diff = baud;
264 for (tscale = 0; tscale < AR933X_UART_MAX_SCALE; tscale++) {
265 u64 tstep;
266 int diff;
267
268 tstep = baud * (tscale + 1);
269 tstep *= (2 << 16);
270 do_div(tstep, clk);
271
272 if (tstep > AR933X_UART_MAX_STEP)
273 break;
274
275 diff = abs(ar933x_uart_get_baud(clk, tscale, tstep) - baud);
276 if (diff < min_diff) {
277 min_diff = diff;
278 *scale = tscale;
279 *step = tstep;
280 }
281 }
282}
283
284static void ar933x_uart_set_termios(struct uart_port *port,
285 struct ktermios *new,
286 const struct ktermios *old)
287{
288 struct ar933x_uart_port *up =
289 container_of(port, struct ar933x_uart_port, port);
290 unsigned int cs;
291 unsigned long flags;
292 unsigned int baud, scale, step;
293
294 /* Only CS8 is supported */
295 new->c_cflag &= ~CSIZE;
296 new->c_cflag |= CS8;
297
298 /* Only one stop bit is supported */
299 new->c_cflag &= ~CSTOPB;
300
301 cs = 0;
302 if (new->c_cflag & PARENB) {
303 if (!(new->c_cflag & PARODD))
304 cs |= AR933X_UART_CS_PARITY_EVEN;
305 else
306 cs |= AR933X_UART_CS_PARITY_ODD;
307 } else {
308 cs |= AR933X_UART_CS_PARITY_NONE;
309 }
310
311 /* Mark/space parity is not supported */
312 new->c_cflag &= ~CMSPAR;
313
314 baud = uart_get_baud_rate(port, new, old, up->min_baud, up->max_baud);
315 ar933x_uart_get_scale_step(port->uartclk, baud, &scale, &step);
316
317 /*
318 * Ok, we're now changing the port state. Do it with
319 * interrupts disabled.
320 */
321 uart_port_lock_irqsave(&up->port, &flags);
322
323 /* disable the UART */
324 ar933x_uart_rmw_clear(up, AR933X_UART_CS_REG,
325 AR933X_UART_CS_IF_MODE_M << AR933X_UART_CS_IF_MODE_S);
326
327 /* Update the per-port timeout. */
328 uart_update_timeout(port, new->c_cflag, baud);
329
330 up->port.ignore_status_mask = 0;
331
332 /* ignore all characters if CREAD is not set */
333 if ((new->c_cflag & CREAD) == 0)
334 up->port.ignore_status_mask |= AR933X_DUMMY_STATUS_RD;
335
336 ar933x_uart_write(up, AR933X_UART_CLOCK_REG,
337 scale << AR933X_UART_CLOCK_SCALE_S | step);
338
339 /* setup configuration register */
340 ar933x_uart_rmw(up, AR933X_UART_CS_REG, AR933X_UART_CS_PARITY_M, cs);
341
342 /* enable host interrupt */
343 ar933x_uart_rmw_set(up, AR933X_UART_CS_REG,
344 AR933X_UART_CS_HOST_INT_EN);
345
346 /* enable RX and TX ready overide */
347 ar933x_uart_rmw_set(up, AR933X_UART_CS_REG,
348 AR933X_UART_CS_TX_READY_ORIDE | AR933X_UART_CS_RX_READY_ORIDE);
349
350 /* reenable the UART */
351 ar933x_uart_rmw(up, AR933X_UART_CS_REG,
352 AR933X_UART_CS_IF_MODE_M << AR933X_UART_CS_IF_MODE_S,
353 AR933X_UART_CS_IF_MODE_DCE << AR933X_UART_CS_IF_MODE_S);
354
355 uart_port_unlock_irqrestore(&up->port, flags);
356
357 if (tty_termios_baud_rate(new))
358 tty_termios_encode_baud_rate(new, baud, baud);
359}
360
361static void ar933x_uart_rx_chars(struct ar933x_uart_port *up)
362{
363 struct tty_port *port = &up->port.state->port;
364 int max_count = 256;
365
366 do {
367 unsigned int rdata;
368 unsigned char ch;
369
370 rdata = ar933x_uart_read(up, AR933X_UART_DATA_REG);
371 if ((rdata & AR933X_UART_DATA_RX_CSR) == 0)
372 break;
373
374 /* remove the character from the FIFO */
375 ar933x_uart_write(up, AR933X_UART_DATA_REG,
376 AR933X_UART_DATA_RX_CSR);
377
378 up->port.icount.rx++;
379 ch = rdata & AR933X_UART_DATA_TX_RX_MASK;
380
381 if (uart_handle_sysrq_char(&up->port, ch))
382 continue;
383
384 if ((up->port.ignore_status_mask & AR933X_DUMMY_STATUS_RD) == 0)
385 tty_insert_flip_char(port, ch, TTY_NORMAL);
386 } while (max_count-- > 0);
387
388 tty_flip_buffer_push(port);
389}
390
391static void ar933x_uart_tx_chars(struct ar933x_uart_port *up)
392{
393 struct circ_buf *xmit = &up->port.state->xmit;
394 struct serial_rs485 *rs485conf = &up->port.rs485;
395 int count;
396 bool half_duplex_send = false;
397
398 if (uart_tx_stopped(&up->port))
399 return;
400
401 if ((rs485conf->flags & SER_RS485_ENABLED) &&
402 (up->port.x_char || !uart_circ_empty(xmit))) {
403 ar933x_uart_stop_rx_interrupt(up);
404 gpiod_set_value(up->rts_gpiod, !!(rs485conf->flags & SER_RS485_RTS_ON_SEND));
405 half_duplex_send = true;
406 }
407
408 count = up->port.fifosize;
409 do {
410 unsigned int rdata;
411
412 rdata = ar933x_uart_read(up, AR933X_UART_DATA_REG);
413 if ((rdata & AR933X_UART_DATA_TX_CSR) == 0)
414 break;
415
416 if (up->port.x_char) {
417 ar933x_uart_putc(up, up->port.x_char);
418 up->port.icount.tx++;
419 up->port.x_char = 0;
420 continue;
421 }
422
423 if (uart_circ_empty(xmit))
424 break;
425
426 ar933x_uart_putc(up, xmit->buf[xmit->tail]);
427
428 uart_xmit_advance(&up->port, 1);
429 } while (--count > 0);
430
431 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
432 uart_write_wakeup(&up->port);
433
434 if (!uart_circ_empty(xmit)) {
435 ar933x_uart_start_tx_interrupt(up);
436 } else if (half_duplex_send) {
437 ar933x_uart_wait_tx_complete(up);
438 ar933x_uart_rx_flush(up);
439 ar933x_uart_start_rx_interrupt(up);
440 gpiod_set_value(up->rts_gpiod, !!(rs485conf->flags & SER_RS485_RTS_AFTER_SEND));
441 }
442}
443
444static irqreturn_t ar933x_uart_interrupt(int irq, void *dev_id)
445{
446 struct ar933x_uart_port *up = dev_id;
447 unsigned int status;
448
449 status = ar933x_uart_read(up, AR933X_UART_CS_REG);
450 if ((status & AR933X_UART_CS_HOST_INT) == 0)
451 return IRQ_NONE;
452
453 uart_port_lock(&up->port);
454
455 status = ar933x_uart_read(up, AR933X_UART_INT_REG);
456 status &= ar933x_uart_read(up, AR933X_UART_INT_EN_REG);
457
458 if (status & AR933X_UART_INT_RX_VALID) {
459 ar933x_uart_write(up, AR933X_UART_INT_REG,
460 AR933X_UART_INT_RX_VALID);
461 ar933x_uart_rx_chars(up);
462 }
463
464 if (status & AR933X_UART_INT_TX_EMPTY) {
465 ar933x_uart_write(up, AR933X_UART_INT_REG,
466 AR933X_UART_INT_TX_EMPTY);
467 ar933x_uart_stop_tx_interrupt(up);
468 ar933x_uart_tx_chars(up);
469 }
470
471 uart_port_unlock(&up->port);
472
473 return IRQ_HANDLED;
474}
475
476static int ar933x_uart_startup(struct uart_port *port)
477{
478 struct ar933x_uart_port *up =
479 container_of(port, struct ar933x_uart_port, port);
480 unsigned long flags;
481 int ret;
482
483 ret = request_irq(up->port.irq, ar933x_uart_interrupt,
484 up->port.irqflags, dev_name(up->port.dev), up);
485 if (ret)
486 return ret;
487
488 uart_port_lock_irqsave(&up->port, &flags);
489
490 /* Enable HOST interrupts */
491 ar933x_uart_rmw_set(up, AR933X_UART_CS_REG,
492 AR933X_UART_CS_HOST_INT_EN);
493
494 /* enable RX and TX ready overide */
495 ar933x_uart_rmw_set(up, AR933X_UART_CS_REG,
496 AR933X_UART_CS_TX_READY_ORIDE | AR933X_UART_CS_RX_READY_ORIDE);
497
498 /* Enable RX interrupts */
499 ar933x_uart_start_rx_interrupt(up);
500
501 uart_port_unlock_irqrestore(&up->port, flags);
502
503 return 0;
504}
505
506static void ar933x_uart_shutdown(struct uart_port *port)
507{
508 struct ar933x_uart_port *up =
509 container_of(port, struct ar933x_uart_port, port);
510
511 /* Disable all interrupts */
512 up->ier = 0;
513 ar933x_uart_write(up, AR933X_UART_INT_EN_REG, up->ier);
514
515 /* Disable break condition */
516 ar933x_uart_rmw_clear(up, AR933X_UART_CS_REG,
517 AR933X_UART_CS_TX_BREAK);
518
519 free_irq(up->port.irq, up);
520}
521
522static const char *ar933x_uart_type(struct uart_port *port)
523{
524 return (port->type == PORT_AR933X) ? "AR933X UART" : NULL;
525}
526
527static void ar933x_uart_release_port(struct uart_port *port)
528{
529 /* Nothing to release ... */
530}
531
532static int ar933x_uart_request_port(struct uart_port *port)
533{
534 /* UARTs always present */
535 return 0;
536}
537
538static void ar933x_uart_config_port(struct uart_port *port, int flags)
539{
540 if (flags & UART_CONFIG_TYPE)
541 port->type = PORT_AR933X;
542}
543
544static int ar933x_uart_verify_port(struct uart_port *port,
545 struct serial_struct *ser)
546{
547 struct ar933x_uart_port *up =
548 container_of(port, struct ar933x_uart_port, port);
549
550 if (ser->type != PORT_UNKNOWN &&
551 ser->type != PORT_AR933X)
552 return -EINVAL;
553
554 if (ser->irq < 0 || ser->irq >= NR_IRQS)
555 return -EINVAL;
556
557 if (ser->baud_base < up->min_baud ||
558 ser->baud_base > up->max_baud)
559 return -EINVAL;
560
561 return 0;
562}
563
564static const struct uart_ops ar933x_uart_ops = {
565 .tx_empty = ar933x_uart_tx_empty,
566 .set_mctrl = ar933x_uart_set_mctrl,
567 .get_mctrl = ar933x_uart_get_mctrl,
568 .stop_tx = ar933x_uart_stop_tx,
569 .start_tx = ar933x_uart_start_tx,
570 .stop_rx = ar933x_uart_stop_rx,
571 .break_ctl = ar933x_uart_break_ctl,
572 .startup = ar933x_uart_startup,
573 .shutdown = ar933x_uart_shutdown,
574 .set_termios = ar933x_uart_set_termios,
575 .type = ar933x_uart_type,
576 .release_port = ar933x_uart_release_port,
577 .request_port = ar933x_uart_request_port,
578 .config_port = ar933x_uart_config_port,
579 .verify_port = ar933x_uart_verify_port,
580};
581
582static int ar933x_config_rs485(struct uart_port *port, struct ktermios *termios,
583 struct serial_rs485 *rs485conf)
584{
585 struct ar933x_uart_port *up =
586 container_of(port, struct ar933x_uart_port, port);
587
588 if (port->rs485.flags & SER_RS485_ENABLED)
589 gpiod_set_value(up->rts_gpiod,
590 !!(rs485conf->flags & SER_RS485_RTS_AFTER_SEND));
591
592 return 0;
593}
594
595#ifdef CONFIG_SERIAL_AR933X_CONSOLE
596static struct ar933x_uart_port *
597ar933x_console_ports[CONFIG_SERIAL_AR933X_NR_UARTS];
598
599static void ar933x_uart_wait_xmitr(struct ar933x_uart_port *up)
600{
601 unsigned int status;
602 unsigned int timeout = 60000;
603
604 /* Wait up to 60ms for the character(s) to be sent. */
605 do {
606 status = ar933x_uart_read(up, AR933X_UART_DATA_REG);
607 if (--timeout == 0)
608 break;
609 udelay(1);
610 } while ((status & AR933X_UART_DATA_TX_CSR) == 0);
611}
612
613static void ar933x_uart_console_putchar(struct uart_port *port, unsigned char ch)
614{
615 struct ar933x_uart_port *up =
616 container_of(port, struct ar933x_uart_port, port);
617
618 ar933x_uart_wait_xmitr(up);
619 ar933x_uart_putc(up, ch);
620}
621
622static void ar933x_uart_console_write(struct console *co, const char *s,
623 unsigned int count)
624{
625 struct ar933x_uart_port *up = ar933x_console_ports[co->index];
626 unsigned long flags;
627 unsigned int int_en;
628 int locked = 1;
629
630 local_irq_save(flags);
631
632 if (up->port.sysrq)
633 locked = 0;
634 else if (oops_in_progress)
635 locked = uart_port_trylock(&up->port);
636 else
637 uart_port_lock(&up->port);
638
639 /*
640 * First save the IER then disable the interrupts
641 */
642 int_en = ar933x_uart_read(up, AR933X_UART_INT_EN_REG);
643 ar933x_uart_write(up, AR933X_UART_INT_EN_REG, 0);
644
645 uart_console_write(&up->port, s, count, ar933x_uart_console_putchar);
646
647 /*
648 * Finally, wait for transmitter to become empty
649 * and restore the IER
650 */
651 ar933x_uart_wait_xmitr(up);
652 ar933x_uart_write(up, AR933X_UART_INT_EN_REG, int_en);
653
654 ar933x_uart_write(up, AR933X_UART_INT_REG, AR933X_UART_INT_ALLINTS);
655
656 if (locked)
657 uart_port_unlock(&up->port);
658
659 local_irq_restore(flags);
660}
661
662static int ar933x_uart_console_setup(struct console *co, char *options)
663{
664 struct ar933x_uart_port *up;
665 int baud = 115200;
666 int bits = 8;
667 int parity = 'n';
668 int flow = 'n';
669
670 if (co->index < 0 || co->index >= CONFIG_SERIAL_AR933X_NR_UARTS)
671 return -EINVAL;
672
673 up = ar933x_console_ports[co->index];
674 if (!up)
675 return -ENODEV;
676
677 if (options)
678 uart_parse_options(options, &baud, &parity, &bits, &flow);
679
680 return uart_set_options(&up->port, co, baud, parity, bits, flow);
681}
682
683static struct console ar933x_uart_console = {
684 .name = "ttyATH",
685 .write = ar933x_uart_console_write,
686 .device = uart_console_device,
687 .setup = ar933x_uart_console_setup,
688 .flags = CON_PRINTBUFFER,
689 .index = -1,
690 .data = &ar933x_uart_driver,
691};
692#endif /* CONFIG_SERIAL_AR933X_CONSOLE */
693
694static struct uart_driver ar933x_uart_driver = {
695 .owner = THIS_MODULE,
696 .driver_name = DRIVER_NAME,
697 .dev_name = "ttyATH",
698 .nr = CONFIG_SERIAL_AR933X_NR_UARTS,
699 .cons = NULL, /* filled in runtime */
700};
701
702static const struct serial_rs485 ar933x_no_rs485 = {};
703static const struct serial_rs485 ar933x_rs485_supported = {
704 .flags = SER_RS485_ENABLED | SER_RS485_RTS_ON_SEND | SER_RS485_RTS_AFTER_SEND,
705};
706
707static int ar933x_uart_probe(struct platform_device *pdev)
708{
709 struct ar933x_uart_port *up;
710 struct uart_port *port;
711 struct resource *mem_res;
712 struct device_node *np;
713 unsigned int baud;
714 int id;
715 int ret;
716 int irq;
717
718 np = pdev->dev.of_node;
719 if (IS_ENABLED(CONFIG_OF) && np) {
720 id = of_alias_get_id(np, "serial");
721 if (id < 0) {
722 dev_err(&pdev->dev, "unable to get alias id, err=%d\n",
723 id);
724 return id;
725 }
726 } else {
727 id = pdev->id;
728 if (id == -1)
729 id = 0;
730 }
731
732 if (id >= CONFIG_SERIAL_AR933X_NR_UARTS)
733 return -EINVAL;
734
735 irq = platform_get_irq(pdev, 0);
736 if (irq < 0)
737 return irq;
738
739 up = devm_kzalloc(&pdev->dev, sizeof(struct ar933x_uart_port),
740 GFP_KERNEL);
741 if (!up)
742 return -ENOMEM;
743
744 up->clk = devm_clk_get(&pdev->dev, "uart");
745 if (IS_ERR(up->clk)) {
746 dev_err(&pdev->dev, "unable to get UART clock\n");
747 return PTR_ERR(up->clk);
748 }
749
750 port = &up->port;
751
752 port->membase = devm_platform_get_and_ioremap_resource(pdev, 0, &mem_res);
753 if (IS_ERR(port->membase))
754 return PTR_ERR(port->membase);
755
756 ret = clk_prepare_enable(up->clk);
757 if (ret)
758 return ret;
759
760 port->uartclk = clk_get_rate(up->clk);
761 if (!port->uartclk) {
762 ret = -EINVAL;
763 goto err_disable_clk;
764 }
765
766 port->mapbase = mem_res->start;
767 port->line = id;
768 port->irq = irq;
769 port->dev = &pdev->dev;
770 port->type = PORT_AR933X;
771 port->iotype = UPIO_MEM32;
772
773 port->regshift = 2;
774 port->fifosize = AR933X_UART_FIFO_SIZE;
775 port->ops = &ar933x_uart_ops;
776 port->rs485_config = ar933x_config_rs485;
777 port->rs485_supported = ar933x_rs485_supported;
778
779 baud = ar933x_uart_get_baud(port->uartclk, AR933X_UART_MAX_SCALE, 1);
780 up->min_baud = max_t(unsigned int, baud, AR933X_UART_MIN_BAUD);
781
782 baud = ar933x_uart_get_baud(port->uartclk, 0, AR933X_UART_MAX_STEP);
783 up->max_baud = min_t(unsigned int, baud, AR933X_UART_MAX_BAUD);
784
785 ret = uart_get_rs485_mode(port);
786 if (ret)
787 goto err_disable_clk;
788
789 up->gpios = mctrl_gpio_init(port, 0);
790 if (IS_ERR(up->gpios) && PTR_ERR(up->gpios) != -ENOSYS) {
791 ret = PTR_ERR(up->gpios);
792 goto err_disable_clk;
793 }
794
795 up->rts_gpiod = mctrl_gpio_to_gpiod(up->gpios, UART_GPIO_RTS);
796
797 if (!up->rts_gpiod) {
798 port->rs485_supported = ar933x_no_rs485;
799 if (port->rs485.flags & SER_RS485_ENABLED) {
800 dev_err(&pdev->dev, "lacking rts-gpio, disabling RS485\n");
801 port->rs485.flags &= ~SER_RS485_ENABLED;
802 }
803 }
804
805#ifdef CONFIG_SERIAL_AR933X_CONSOLE
806 ar933x_console_ports[up->port.line] = up;
807#endif
808
809 ret = uart_add_one_port(&ar933x_uart_driver, &up->port);
810 if (ret)
811 goto err_disable_clk;
812
813 platform_set_drvdata(pdev, up);
814 return 0;
815
816err_disable_clk:
817 clk_disable_unprepare(up->clk);
818 return ret;
819}
820
821static void ar933x_uart_remove(struct platform_device *pdev)
822{
823 struct ar933x_uart_port *up;
824
825 up = platform_get_drvdata(pdev);
826
827 if (up) {
828 uart_remove_one_port(&ar933x_uart_driver, &up->port);
829 clk_disable_unprepare(up->clk);
830 }
831}
832
833#ifdef CONFIG_OF
834static const struct of_device_id ar933x_uart_of_ids[] = {
835 { .compatible = "qca,ar9330-uart" },
836 {},
837};
838MODULE_DEVICE_TABLE(of, ar933x_uart_of_ids);
839#endif
840
841static struct platform_driver ar933x_uart_platform_driver = {
842 .probe = ar933x_uart_probe,
843 .remove_new = ar933x_uart_remove,
844 .driver = {
845 .name = DRIVER_NAME,
846 .of_match_table = of_match_ptr(ar933x_uart_of_ids),
847 },
848};
849
850static int __init ar933x_uart_init(void)
851{
852 int ret;
853
854#ifdef CONFIG_SERIAL_AR933X_CONSOLE
855 ar933x_uart_driver.cons = &ar933x_uart_console;
856#endif
857
858 ret = uart_register_driver(&ar933x_uart_driver);
859 if (ret)
860 goto err_out;
861
862 ret = platform_driver_register(&ar933x_uart_platform_driver);
863 if (ret)
864 goto err_unregister_uart_driver;
865
866 return 0;
867
868err_unregister_uart_driver:
869 uart_unregister_driver(&ar933x_uart_driver);
870err_out:
871 return ret;
872}
873
874static void __exit ar933x_uart_exit(void)
875{
876 platform_driver_unregister(&ar933x_uart_platform_driver);
877 uart_unregister_driver(&ar933x_uart_driver);
878}
879
880module_init(ar933x_uart_init);
881module_exit(ar933x_uart_exit);
882
883MODULE_DESCRIPTION("Atheros AR933X UART driver");
884MODULE_AUTHOR("Gabor Juhos <juhosg@openwrt.org>");
885MODULE_LICENSE("GPL v2");
886MODULE_ALIAS("platform:" DRIVER_NAME);
1/*
2 * Atheros AR933X SoC built-in UART driver
3 *
4 * Copyright (C) 2011 Gabor Juhos <juhosg@openwrt.org>
5 *
6 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License version 2 as published
10 * by the Free Software Foundation.
11 */
12
13#include <linux/module.h>
14#include <linux/ioport.h>
15#include <linux/init.h>
16#include <linux/console.h>
17#include <linux/sysrq.h>
18#include <linux/delay.h>
19#include <linux/platform_device.h>
20#include <linux/of.h>
21#include <linux/of_platform.h>
22#include <linux/tty.h>
23#include <linux/tty_flip.h>
24#include <linux/serial_core.h>
25#include <linux/serial.h>
26#include <linux/slab.h>
27#include <linux/io.h>
28#include <linux/irq.h>
29#include <linux/clk.h>
30
31#include <asm/div64.h>
32
33#include <asm/mach-ath79/ar933x_uart.h>
34
35#define DRIVER_NAME "ar933x-uart"
36
37#define AR933X_UART_MAX_SCALE 0xff
38#define AR933X_UART_MAX_STEP 0xffff
39
40#define AR933X_UART_MIN_BAUD 300
41#define AR933X_UART_MAX_BAUD 3000000
42
43#define AR933X_DUMMY_STATUS_RD 0x01
44
45static struct uart_driver ar933x_uart_driver;
46
47struct ar933x_uart_port {
48 struct uart_port port;
49 unsigned int ier; /* shadow Interrupt Enable Register */
50 unsigned int min_baud;
51 unsigned int max_baud;
52 struct clk *clk;
53};
54
55static inline bool ar933x_uart_console_enabled(void)
56{
57 return config_enabled(CONFIG_SERIAL_AR933X_CONSOLE);
58}
59
60static inline unsigned int ar933x_uart_read(struct ar933x_uart_port *up,
61 int offset)
62{
63 return readl(up->port.membase + offset);
64}
65
66static inline void ar933x_uart_write(struct ar933x_uart_port *up,
67 int offset, unsigned int value)
68{
69 writel(value, up->port.membase + offset);
70}
71
72static inline void ar933x_uart_rmw(struct ar933x_uart_port *up,
73 unsigned int offset,
74 unsigned int mask,
75 unsigned int val)
76{
77 unsigned int t;
78
79 t = ar933x_uart_read(up, offset);
80 t &= ~mask;
81 t |= val;
82 ar933x_uart_write(up, offset, t);
83}
84
85static inline void ar933x_uart_rmw_set(struct ar933x_uart_port *up,
86 unsigned int offset,
87 unsigned int val)
88{
89 ar933x_uart_rmw(up, offset, 0, val);
90}
91
92static inline void ar933x_uart_rmw_clear(struct ar933x_uart_port *up,
93 unsigned int offset,
94 unsigned int val)
95{
96 ar933x_uart_rmw(up, offset, val, 0);
97}
98
99static inline void ar933x_uart_start_tx_interrupt(struct ar933x_uart_port *up)
100{
101 up->ier |= AR933X_UART_INT_TX_EMPTY;
102 ar933x_uart_write(up, AR933X_UART_INT_EN_REG, up->ier);
103}
104
105static inline void ar933x_uart_stop_tx_interrupt(struct ar933x_uart_port *up)
106{
107 up->ier &= ~AR933X_UART_INT_TX_EMPTY;
108 ar933x_uart_write(up, AR933X_UART_INT_EN_REG, up->ier);
109}
110
111static inline void ar933x_uart_putc(struct ar933x_uart_port *up, int ch)
112{
113 unsigned int rdata;
114
115 rdata = ch & AR933X_UART_DATA_TX_RX_MASK;
116 rdata |= AR933X_UART_DATA_TX_CSR;
117 ar933x_uart_write(up, AR933X_UART_DATA_REG, rdata);
118}
119
120static unsigned int ar933x_uart_tx_empty(struct uart_port *port)
121{
122 struct ar933x_uart_port *up = (struct ar933x_uart_port *) port;
123 unsigned long flags;
124 unsigned int rdata;
125
126 spin_lock_irqsave(&up->port.lock, flags);
127 rdata = ar933x_uart_read(up, AR933X_UART_DATA_REG);
128 spin_unlock_irqrestore(&up->port.lock, flags);
129
130 return (rdata & AR933X_UART_DATA_TX_CSR) ? 0 : TIOCSER_TEMT;
131}
132
133static unsigned int ar933x_uart_get_mctrl(struct uart_port *port)
134{
135 return TIOCM_CAR;
136}
137
138static void ar933x_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
139{
140}
141
142static void ar933x_uart_start_tx(struct uart_port *port)
143{
144 struct ar933x_uart_port *up = (struct ar933x_uart_port *) port;
145
146 ar933x_uart_start_tx_interrupt(up);
147}
148
149static void ar933x_uart_stop_tx(struct uart_port *port)
150{
151 struct ar933x_uart_port *up = (struct ar933x_uart_port *) port;
152
153 ar933x_uart_stop_tx_interrupt(up);
154}
155
156static void ar933x_uart_stop_rx(struct uart_port *port)
157{
158 struct ar933x_uart_port *up = (struct ar933x_uart_port *) port;
159
160 up->ier &= ~AR933X_UART_INT_RX_VALID;
161 ar933x_uart_write(up, AR933X_UART_INT_EN_REG, up->ier);
162}
163
164static void ar933x_uart_break_ctl(struct uart_port *port, int break_state)
165{
166 struct ar933x_uart_port *up = (struct ar933x_uart_port *) port;
167 unsigned long flags;
168
169 spin_lock_irqsave(&up->port.lock, flags);
170 if (break_state == -1)
171 ar933x_uart_rmw_set(up, AR933X_UART_CS_REG,
172 AR933X_UART_CS_TX_BREAK);
173 else
174 ar933x_uart_rmw_clear(up, AR933X_UART_CS_REG,
175 AR933X_UART_CS_TX_BREAK);
176 spin_unlock_irqrestore(&up->port.lock, flags);
177}
178
179static void ar933x_uart_enable_ms(struct uart_port *port)
180{
181}
182
183/*
184 * baudrate = (clk / (scale + 1)) * (step * (1 / 2^17))
185 */
186static unsigned long ar933x_uart_get_baud(unsigned int clk,
187 unsigned int scale,
188 unsigned int step)
189{
190 u64 t;
191 u32 div;
192
193 div = (2 << 16) * (scale + 1);
194 t = clk;
195 t *= step;
196 t += (div / 2);
197 do_div(t, div);
198
199 return t;
200}
201
202static void ar933x_uart_get_scale_step(unsigned int clk,
203 unsigned int baud,
204 unsigned int *scale,
205 unsigned int *step)
206{
207 unsigned int tscale;
208 long min_diff;
209
210 *scale = 0;
211 *step = 0;
212
213 min_diff = baud;
214 for (tscale = 0; tscale < AR933X_UART_MAX_SCALE; tscale++) {
215 u64 tstep;
216 int diff;
217
218 tstep = baud * (tscale + 1);
219 tstep *= (2 << 16);
220 do_div(tstep, clk);
221
222 if (tstep > AR933X_UART_MAX_STEP)
223 break;
224
225 diff = abs(ar933x_uart_get_baud(clk, tscale, tstep) - baud);
226 if (diff < min_diff) {
227 min_diff = diff;
228 *scale = tscale;
229 *step = tstep;
230 }
231 }
232}
233
234static void ar933x_uart_set_termios(struct uart_port *port,
235 struct ktermios *new,
236 struct ktermios *old)
237{
238 struct ar933x_uart_port *up = (struct ar933x_uart_port *) port;
239 unsigned int cs;
240 unsigned long flags;
241 unsigned int baud, scale, step;
242
243 /* Only CS8 is supported */
244 new->c_cflag &= ~CSIZE;
245 new->c_cflag |= CS8;
246
247 /* Only one stop bit is supported */
248 new->c_cflag &= ~CSTOPB;
249
250 cs = 0;
251 if (new->c_cflag & PARENB) {
252 if (!(new->c_cflag & PARODD))
253 cs |= AR933X_UART_CS_PARITY_EVEN;
254 else
255 cs |= AR933X_UART_CS_PARITY_ODD;
256 } else {
257 cs |= AR933X_UART_CS_PARITY_NONE;
258 }
259
260 /* Mark/space parity is not supported */
261 new->c_cflag &= ~CMSPAR;
262
263 baud = uart_get_baud_rate(port, new, old, up->min_baud, up->max_baud);
264 ar933x_uart_get_scale_step(port->uartclk, baud, &scale, &step);
265
266 /*
267 * Ok, we're now changing the port state. Do it with
268 * interrupts disabled.
269 */
270 spin_lock_irqsave(&up->port.lock, flags);
271
272 /* disable the UART */
273 ar933x_uart_rmw_clear(up, AR933X_UART_CS_REG,
274 AR933X_UART_CS_IF_MODE_M << AR933X_UART_CS_IF_MODE_S);
275
276 /* Update the per-port timeout. */
277 uart_update_timeout(port, new->c_cflag, baud);
278
279 up->port.ignore_status_mask = 0;
280
281 /* ignore all characters if CREAD is not set */
282 if ((new->c_cflag & CREAD) == 0)
283 up->port.ignore_status_mask |= AR933X_DUMMY_STATUS_RD;
284
285 ar933x_uart_write(up, AR933X_UART_CLOCK_REG,
286 scale << AR933X_UART_CLOCK_SCALE_S | step);
287
288 /* setup configuration register */
289 ar933x_uart_rmw(up, AR933X_UART_CS_REG, AR933X_UART_CS_PARITY_M, cs);
290
291 /* enable host interrupt */
292 ar933x_uart_rmw_set(up, AR933X_UART_CS_REG,
293 AR933X_UART_CS_HOST_INT_EN);
294
295 /* reenable the UART */
296 ar933x_uart_rmw(up, AR933X_UART_CS_REG,
297 AR933X_UART_CS_IF_MODE_M << AR933X_UART_CS_IF_MODE_S,
298 AR933X_UART_CS_IF_MODE_DCE << AR933X_UART_CS_IF_MODE_S);
299
300 spin_unlock_irqrestore(&up->port.lock, flags);
301
302 if (tty_termios_baud_rate(new))
303 tty_termios_encode_baud_rate(new, baud, baud);
304}
305
306static void ar933x_uart_rx_chars(struct ar933x_uart_port *up)
307{
308 struct tty_port *port = &up->port.state->port;
309 int max_count = 256;
310
311 do {
312 unsigned int rdata;
313 unsigned char ch;
314
315 rdata = ar933x_uart_read(up, AR933X_UART_DATA_REG);
316 if ((rdata & AR933X_UART_DATA_RX_CSR) == 0)
317 break;
318
319 /* remove the character from the FIFO */
320 ar933x_uart_write(up, AR933X_UART_DATA_REG,
321 AR933X_UART_DATA_RX_CSR);
322
323 up->port.icount.rx++;
324 ch = rdata & AR933X_UART_DATA_TX_RX_MASK;
325
326 if (uart_handle_sysrq_char(&up->port, ch))
327 continue;
328
329 if ((up->port.ignore_status_mask & AR933X_DUMMY_STATUS_RD) == 0)
330 tty_insert_flip_char(port, ch, TTY_NORMAL);
331 } while (max_count-- > 0);
332
333 spin_unlock(&up->port.lock);
334 tty_flip_buffer_push(port);
335 spin_lock(&up->port.lock);
336}
337
338static void ar933x_uart_tx_chars(struct ar933x_uart_port *up)
339{
340 struct circ_buf *xmit = &up->port.state->xmit;
341 int count;
342
343 if (uart_tx_stopped(&up->port))
344 return;
345
346 count = up->port.fifosize;
347 do {
348 unsigned int rdata;
349
350 rdata = ar933x_uart_read(up, AR933X_UART_DATA_REG);
351 if ((rdata & AR933X_UART_DATA_TX_CSR) == 0)
352 break;
353
354 if (up->port.x_char) {
355 ar933x_uart_putc(up, up->port.x_char);
356 up->port.icount.tx++;
357 up->port.x_char = 0;
358 continue;
359 }
360
361 if (uart_circ_empty(xmit))
362 break;
363
364 ar933x_uart_putc(up, xmit->buf[xmit->tail]);
365
366 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
367 up->port.icount.tx++;
368 } while (--count > 0);
369
370 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
371 uart_write_wakeup(&up->port);
372
373 if (!uart_circ_empty(xmit))
374 ar933x_uart_start_tx_interrupt(up);
375}
376
377static irqreturn_t ar933x_uart_interrupt(int irq, void *dev_id)
378{
379 struct ar933x_uart_port *up = dev_id;
380 unsigned int status;
381
382 status = ar933x_uart_read(up, AR933X_UART_CS_REG);
383 if ((status & AR933X_UART_CS_HOST_INT) == 0)
384 return IRQ_NONE;
385
386 spin_lock(&up->port.lock);
387
388 status = ar933x_uart_read(up, AR933X_UART_INT_REG);
389 status &= ar933x_uart_read(up, AR933X_UART_INT_EN_REG);
390
391 if (status & AR933X_UART_INT_RX_VALID) {
392 ar933x_uart_write(up, AR933X_UART_INT_REG,
393 AR933X_UART_INT_RX_VALID);
394 ar933x_uart_rx_chars(up);
395 }
396
397 if (status & AR933X_UART_INT_TX_EMPTY) {
398 ar933x_uart_write(up, AR933X_UART_INT_REG,
399 AR933X_UART_INT_TX_EMPTY);
400 ar933x_uart_stop_tx_interrupt(up);
401 ar933x_uart_tx_chars(up);
402 }
403
404 spin_unlock(&up->port.lock);
405
406 return IRQ_HANDLED;
407}
408
409static int ar933x_uart_startup(struct uart_port *port)
410{
411 struct ar933x_uart_port *up = (struct ar933x_uart_port *) port;
412 unsigned long flags;
413 int ret;
414
415 ret = request_irq(up->port.irq, ar933x_uart_interrupt,
416 up->port.irqflags, dev_name(up->port.dev), up);
417 if (ret)
418 return ret;
419
420 spin_lock_irqsave(&up->port.lock, flags);
421
422 /* Enable HOST interrupts */
423 ar933x_uart_rmw_set(up, AR933X_UART_CS_REG,
424 AR933X_UART_CS_HOST_INT_EN);
425
426 /* Enable RX interrupts */
427 up->ier = AR933X_UART_INT_RX_VALID;
428 ar933x_uart_write(up, AR933X_UART_INT_EN_REG, up->ier);
429
430 spin_unlock_irqrestore(&up->port.lock, flags);
431
432 return 0;
433}
434
435static void ar933x_uart_shutdown(struct uart_port *port)
436{
437 struct ar933x_uart_port *up = (struct ar933x_uart_port *) port;
438
439 /* Disable all interrupts */
440 up->ier = 0;
441 ar933x_uart_write(up, AR933X_UART_INT_EN_REG, up->ier);
442
443 /* Disable break condition */
444 ar933x_uart_rmw_clear(up, AR933X_UART_CS_REG,
445 AR933X_UART_CS_TX_BREAK);
446
447 free_irq(up->port.irq, up);
448}
449
450static const char *ar933x_uart_type(struct uart_port *port)
451{
452 return (port->type == PORT_AR933X) ? "AR933X UART" : NULL;
453}
454
455static void ar933x_uart_release_port(struct uart_port *port)
456{
457 /* Nothing to release ... */
458}
459
460static int ar933x_uart_request_port(struct uart_port *port)
461{
462 /* UARTs always present */
463 return 0;
464}
465
466static void ar933x_uart_config_port(struct uart_port *port, int flags)
467{
468 if (flags & UART_CONFIG_TYPE)
469 port->type = PORT_AR933X;
470}
471
472static int ar933x_uart_verify_port(struct uart_port *port,
473 struct serial_struct *ser)
474{
475 struct ar933x_uart_port *up = (struct ar933x_uart_port *) port;
476
477 if (ser->type != PORT_UNKNOWN &&
478 ser->type != PORT_AR933X)
479 return -EINVAL;
480
481 if (ser->irq < 0 || ser->irq >= NR_IRQS)
482 return -EINVAL;
483
484 if (ser->baud_base < up->min_baud ||
485 ser->baud_base > up->max_baud)
486 return -EINVAL;
487
488 return 0;
489}
490
491static struct uart_ops ar933x_uart_ops = {
492 .tx_empty = ar933x_uart_tx_empty,
493 .set_mctrl = ar933x_uart_set_mctrl,
494 .get_mctrl = ar933x_uart_get_mctrl,
495 .stop_tx = ar933x_uart_stop_tx,
496 .start_tx = ar933x_uart_start_tx,
497 .stop_rx = ar933x_uart_stop_rx,
498 .enable_ms = ar933x_uart_enable_ms,
499 .break_ctl = ar933x_uart_break_ctl,
500 .startup = ar933x_uart_startup,
501 .shutdown = ar933x_uart_shutdown,
502 .set_termios = ar933x_uart_set_termios,
503 .type = ar933x_uart_type,
504 .release_port = ar933x_uart_release_port,
505 .request_port = ar933x_uart_request_port,
506 .config_port = ar933x_uart_config_port,
507 .verify_port = ar933x_uart_verify_port,
508};
509
510static struct ar933x_uart_port *
511ar933x_console_ports[CONFIG_SERIAL_AR933X_NR_UARTS];
512
513static void ar933x_uart_wait_xmitr(struct ar933x_uart_port *up)
514{
515 unsigned int status;
516 unsigned int timeout = 60000;
517
518 /* Wait up to 60ms for the character(s) to be sent. */
519 do {
520 status = ar933x_uart_read(up, AR933X_UART_DATA_REG);
521 if (--timeout == 0)
522 break;
523 udelay(1);
524 } while ((status & AR933X_UART_DATA_TX_CSR) == 0);
525}
526
527static void ar933x_uart_console_putchar(struct uart_port *port, int ch)
528{
529 struct ar933x_uart_port *up = (struct ar933x_uart_port *) port;
530
531 ar933x_uart_wait_xmitr(up);
532 ar933x_uart_putc(up, ch);
533}
534
535static void ar933x_uart_console_write(struct console *co, const char *s,
536 unsigned int count)
537{
538 struct ar933x_uart_port *up = ar933x_console_ports[co->index];
539 unsigned long flags;
540 unsigned int int_en;
541 int locked = 1;
542
543 local_irq_save(flags);
544
545 if (up->port.sysrq)
546 locked = 0;
547 else if (oops_in_progress)
548 locked = spin_trylock(&up->port.lock);
549 else
550 spin_lock(&up->port.lock);
551
552 /*
553 * First save the IER then disable the interrupts
554 */
555 int_en = ar933x_uart_read(up, AR933X_UART_INT_EN_REG);
556 ar933x_uart_write(up, AR933X_UART_INT_EN_REG, 0);
557
558 uart_console_write(&up->port, s, count, ar933x_uart_console_putchar);
559
560 /*
561 * Finally, wait for transmitter to become empty
562 * and restore the IER
563 */
564 ar933x_uart_wait_xmitr(up);
565 ar933x_uart_write(up, AR933X_UART_INT_EN_REG, int_en);
566
567 ar933x_uart_write(up, AR933X_UART_INT_REG, AR933X_UART_INT_ALLINTS);
568
569 if (locked)
570 spin_unlock(&up->port.lock);
571
572 local_irq_restore(flags);
573}
574
575static int ar933x_uart_console_setup(struct console *co, char *options)
576{
577 struct ar933x_uart_port *up;
578 int baud = 115200;
579 int bits = 8;
580 int parity = 'n';
581 int flow = 'n';
582
583 if (co->index < 0 || co->index >= CONFIG_SERIAL_AR933X_NR_UARTS)
584 return -EINVAL;
585
586 up = ar933x_console_ports[co->index];
587 if (!up)
588 return -ENODEV;
589
590 if (options)
591 uart_parse_options(options, &baud, &parity, &bits, &flow);
592
593 return uart_set_options(&up->port, co, baud, parity, bits, flow);
594}
595
596static struct console ar933x_uart_console = {
597 .name = "ttyATH",
598 .write = ar933x_uart_console_write,
599 .device = uart_console_device,
600 .setup = ar933x_uart_console_setup,
601 .flags = CON_PRINTBUFFER,
602 .index = -1,
603 .data = &ar933x_uart_driver,
604};
605
606static void ar933x_uart_add_console_port(struct ar933x_uart_port *up)
607{
608 if (!ar933x_uart_console_enabled())
609 return;
610
611 ar933x_console_ports[up->port.line] = up;
612}
613
614static struct uart_driver ar933x_uart_driver = {
615 .owner = THIS_MODULE,
616 .driver_name = DRIVER_NAME,
617 .dev_name = "ttyATH",
618 .nr = CONFIG_SERIAL_AR933X_NR_UARTS,
619 .cons = NULL, /* filled in runtime */
620};
621
622static int ar933x_uart_probe(struct platform_device *pdev)
623{
624 struct ar933x_uart_port *up;
625 struct uart_port *port;
626 struct resource *mem_res;
627 struct resource *irq_res;
628 struct device_node *np;
629 unsigned int baud;
630 int id;
631 int ret;
632
633 np = pdev->dev.of_node;
634 if (config_enabled(CONFIG_OF) && np) {
635 id = of_alias_get_id(np, "serial");
636 if (id < 0) {
637 dev_err(&pdev->dev, "unable to get alias id, err=%d\n",
638 id);
639 return id;
640 }
641 } else {
642 id = pdev->id;
643 if (id == -1)
644 id = 0;
645 }
646
647 if (id > CONFIG_SERIAL_AR933X_NR_UARTS)
648 return -EINVAL;
649
650 irq_res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
651 if (!irq_res) {
652 dev_err(&pdev->dev, "no IRQ resource\n");
653 return -EINVAL;
654 }
655
656 up = devm_kzalloc(&pdev->dev, sizeof(struct ar933x_uart_port),
657 GFP_KERNEL);
658 if (!up)
659 return -ENOMEM;
660
661 up->clk = devm_clk_get(&pdev->dev, "uart");
662 if (IS_ERR(up->clk)) {
663 dev_err(&pdev->dev, "unable to get UART clock\n");
664 return PTR_ERR(up->clk);
665 }
666
667 port = &up->port;
668
669 mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
670 port->membase = devm_ioremap_resource(&pdev->dev, mem_res);
671 if (IS_ERR(port->membase))
672 return PTR_ERR(port->membase);
673
674 ret = clk_prepare_enable(up->clk);
675 if (ret)
676 return ret;
677
678 port->uartclk = clk_get_rate(up->clk);
679 if (!port->uartclk) {
680 ret = -EINVAL;
681 goto err_disable_clk;
682 }
683
684 port->mapbase = mem_res->start;
685 port->line = id;
686 port->irq = irq_res->start;
687 port->dev = &pdev->dev;
688 port->type = PORT_AR933X;
689 port->iotype = UPIO_MEM32;
690
691 port->regshift = 2;
692 port->fifosize = AR933X_UART_FIFO_SIZE;
693 port->ops = &ar933x_uart_ops;
694
695 baud = ar933x_uart_get_baud(port->uartclk, AR933X_UART_MAX_SCALE, 1);
696 up->min_baud = max_t(unsigned int, baud, AR933X_UART_MIN_BAUD);
697
698 baud = ar933x_uart_get_baud(port->uartclk, 0, AR933X_UART_MAX_STEP);
699 up->max_baud = min_t(unsigned int, baud, AR933X_UART_MAX_BAUD);
700
701 ar933x_uart_add_console_port(up);
702
703 ret = uart_add_one_port(&ar933x_uart_driver, &up->port);
704 if (ret)
705 goto err_disable_clk;
706
707 platform_set_drvdata(pdev, up);
708 return 0;
709
710err_disable_clk:
711 clk_disable_unprepare(up->clk);
712 return ret;
713}
714
715static int ar933x_uart_remove(struct platform_device *pdev)
716{
717 struct ar933x_uart_port *up;
718
719 up = platform_get_drvdata(pdev);
720
721 if (up) {
722 uart_remove_one_port(&ar933x_uart_driver, &up->port);
723 clk_disable_unprepare(up->clk);
724 }
725
726 return 0;
727}
728
729#ifdef CONFIG_OF
730static const struct of_device_id ar933x_uart_of_ids[] = {
731 { .compatible = "qca,ar9330-uart" },
732 {},
733};
734MODULE_DEVICE_TABLE(of, ar933x_uart_of_ids);
735#endif
736
737static struct platform_driver ar933x_uart_platform_driver = {
738 .probe = ar933x_uart_probe,
739 .remove = ar933x_uart_remove,
740 .driver = {
741 .name = DRIVER_NAME,
742 .owner = THIS_MODULE,
743 .of_match_table = of_match_ptr(ar933x_uart_of_ids),
744 },
745};
746
747static int __init ar933x_uart_init(void)
748{
749 int ret;
750
751 if (ar933x_uart_console_enabled())
752 ar933x_uart_driver.cons = &ar933x_uart_console;
753
754 ret = uart_register_driver(&ar933x_uart_driver);
755 if (ret)
756 goto err_out;
757
758 ret = platform_driver_register(&ar933x_uart_platform_driver);
759 if (ret)
760 goto err_unregister_uart_driver;
761
762 return 0;
763
764err_unregister_uart_driver:
765 uart_unregister_driver(&ar933x_uart_driver);
766err_out:
767 return ret;
768}
769
770static void __exit ar933x_uart_exit(void)
771{
772 platform_driver_unregister(&ar933x_uart_platform_driver);
773 uart_unregister_driver(&ar933x_uart_driver);
774}
775
776module_init(ar933x_uart_init);
777module_exit(ar933x_uart_exit);
778
779MODULE_DESCRIPTION("Atheros AR933X UART driver");
780MODULE_AUTHOR("Gabor Juhos <juhosg@openwrt.org>");
781MODULE_LICENSE("GPL v2");
782MODULE_ALIAS("platform:" DRIVER_NAME);