Linux Audio

Check our new training course

Loading...
v6.8
   1// SPDX-License-Identifier: GPL-2.0+
   2/*
   3 * Driver for OMAP-UART controller.
   4 * Based on drivers/serial/8250.c
   5 *
   6 * Copyright (C) 2010 Texas Instruments.
   7 *
   8 * Authors:
   9 *	Govindraj R	<govindraj.raja@ti.com>
  10 *	Thara Gopinath	<thara@ti.com>
  11 *
 
 
 
 
 
  12 * Note: This driver is made separate from 8250 driver as we cannot
  13 * over load 8250 driver with omap platform specific configuration for
  14 * features like DMA, it makes easier to implement features like DMA and
  15 * hardware flow control and software flow control configuration with
  16 * this driver as required for the omap-platform.
  17 */
  18
 
 
 
 
  19#include <linux/module.h>
  20#include <linux/init.h>
  21#include <linux/console.h>
  22#include <linux/serial.h>
  23#include <linux/serial_reg.h>
  24#include <linux/delay.h>
  25#include <linux/slab.h>
  26#include <linux/tty.h>
  27#include <linux/tty_flip.h>
  28#include <linux/platform_device.h>
  29#include <linux/io.h>
 
  30#include <linux/clk.h>
  31#include <linux/serial_core.h>
  32#include <linux/irq.h>
  33#include <linux/pm_runtime.h>
  34#include <linux/pm_wakeirq.h>
  35#include <linux/of.h>
  36#include <linux/of_irq.h>
  37#include <linux/gpio/consumer.h>
  38#include <linux/platform_data/serial-omap.h>
  39
  40#define OMAP_MAX_HSUART_PORTS	10
  41
  42#define UART_BUILD_REVISION(x, y)	(((x) << 8) | (y))
  43
  44#define OMAP_UART_REV_42 0x0402
  45#define OMAP_UART_REV_46 0x0406
  46#define OMAP_UART_REV_52 0x0502
  47#define OMAP_UART_REV_63 0x0603
  48
  49#define OMAP_UART_TX_WAKEUP_EN		BIT(7)
  50
  51/* Feature flags */
  52#define OMAP_UART_WER_HAS_TX_WAKEUP	BIT(0)
  53
  54#define UART_ERRATA_i202_MDR1_ACCESS	BIT(0)
  55#define UART_ERRATA_i291_DMA_FORCEIDLE	BIT(1)
  56
  57#define DEFAULT_CLK_SPEED 48000000 /* 48Mhz */
  58
  59/* SCR register bitmasks */
  60#define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK		(1 << 7)
  61#define OMAP_UART_SCR_TX_TRIG_GRANU1_MASK		(1 << 6)
  62#define OMAP_UART_SCR_TX_EMPTY			(1 << 3)
  63
  64/* FCR register bitmasks */
  65#define OMAP_UART_FCR_RX_FIFO_TRIG_MASK			(0x3 << 6)
  66#define OMAP_UART_FCR_TX_FIFO_TRIG_MASK			(0x3 << 4)
  67
  68/* MVR register bitmasks */
  69#define OMAP_UART_MVR_SCHEME_SHIFT	30
  70
  71#define OMAP_UART_LEGACY_MVR_MAJ_MASK	0xf0
  72#define OMAP_UART_LEGACY_MVR_MAJ_SHIFT	4
  73#define OMAP_UART_LEGACY_MVR_MIN_MASK	0x0f
  74
  75#define OMAP_UART_MVR_MAJ_MASK		0x700
  76#define OMAP_UART_MVR_MAJ_SHIFT		8
  77#define OMAP_UART_MVR_MIN_MASK		0x3f
  78
  79#define OMAP_UART_DMA_CH_FREE	-1
  80
  81#define MSR_SAVE_FLAGS		UART_MSR_ANY_DELTA
  82#define OMAP_MODE13X_SPEED	230400
  83
  84/* WER = 0x7F
  85 * Enable module level wakeup in WER reg
  86 */
  87#define OMAP_UART_WER_MOD_WKUP	0x7F
  88
  89/* Enable XON/XOFF flow control on output */
  90#define OMAP_UART_SW_TX		0x08
  91
  92/* Enable XON/XOFF flow control on input */
  93#define OMAP_UART_SW_RX		0x02
  94
  95#define OMAP_UART_SW_CLR	0xF0
  96
  97#define OMAP_UART_TCR_TRIG	0x0F
  98
  99struct uart_omap_dma {
 100	u8			uart_dma_tx;
 101	u8			uart_dma_rx;
 102	int			rx_dma_channel;
 103	int			tx_dma_channel;
 104	dma_addr_t		rx_buf_dma_phys;
 105	dma_addr_t		tx_buf_dma_phys;
 106	unsigned int		uart_base;
 107	/*
 108	 * Buffer for rx dma. It is not required for tx because the buffer
 109	 * comes from port structure.
 110	 */
 111	unsigned char		*rx_buf;
 112	unsigned int		prev_rx_dma_pos;
 113	int			tx_buf_size;
 114	int			tx_dma_used;
 115	int			rx_dma_used;
 116	spinlock_t		tx_lock;
 117	spinlock_t		rx_lock;
 118	/* timer to poll activity on rx dma */
 119	struct timer_list	rx_timer;
 120	unsigned int		rx_buf_size;
 121	unsigned int		rx_poll_rate;
 122	unsigned int		rx_timeout;
 123};
 124
 125struct uart_omap_port {
 126	struct uart_port	port;
 127	struct uart_omap_dma	uart_dma;
 128	struct device		*dev;
 129	int			wakeirq;
 130
 131	unsigned char		ier;
 132	unsigned char		lcr;
 133	unsigned char		mcr;
 134	unsigned char		fcr;
 135	unsigned char		efr;
 136	unsigned char		dll;
 137	unsigned char		dlh;
 138	unsigned char		mdr1;
 139	unsigned char		scr;
 140	unsigned char		wer;
 141
 142	int			use_dma;
 143	/*
 144	 * Some bits in registers are cleared on a read, so they must
 145	 * be saved whenever the register is read, but the bits will not
 146	 * be immediately processed.
 147	 */
 148	unsigned int		lsr_break_flag;
 149	unsigned char		msr_saved_flags;
 150	char			name[20];
 151	unsigned long		port_activity;
 152	int			context_loss_cnt;
 153	u32			errata;
 154	u32			features;
 155
 156	struct gpio_desc	*rts_gpiod;
 157
 158	struct pm_qos_request	pm_qos_request;
 159	u32			latency;
 160	u32			calc_latency;
 161	struct work_struct	qos_work;
 162	bool			is_suspending;
 163
 164	unsigned int		rs485_tx_filter_count;
 165};
 166
 167#define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
 168
 169static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
 170
 171/* Forward declaration of functions */
 172static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
 
 
 173
 174static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
 175{
 176	offset <<= up->port.regshift;
 177	return readw(up->port.membase + offset);
 178}
 179
 180static inline void serial_out(struct uart_omap_port *up, int offset, int value)
 181{
 182	offset <<= up->port.regshift;
 183	writew(value, up->port.membase + offset);
 184}
 185
 186static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
 187{
 188	serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
 189	serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
 190		       UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
 191	serial_out(up, UART_FCR, 0);
 192}
 193
 194#ifdef CONFIG_PM
 195static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
 196{
 197	struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
 198
 199	if (!pdata || !pdata->get_context_loss_count)
 200		return -EINVAL;
 201
 202	return pdata->get_context_loss_count(up->dev);
 203}
 204
 205/* REVISIT: Remove this when omap3 boots in device tree only mode */
 206static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
 207{
 208	struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
 209
 210	if (!pdata || !pdata->enable_wakeup)
 211		return;
 212
 213	pdata->enable_wakeup(up->dev, enable);
 214}
 215#endif /* CONFIG_PM */
 216
 217/*
 218 * Calculate the absolute difference between the desired and actual baud
 219 * rate for the given mode.
 220 */
 221static inline int calculate_baud_abs_diff(struct uart_port *port,
 222				unsigned int baud, unsigned int mode)
 223{
 224	unsigned int n = port->uartclk / (mode * baud);
 225
 226	if (n == 0)
 227		n = 1;
 228
 229	return abs_diff(baud, port->uartclk / (mode * n));
 230}
 231
 232/*
 233 * serial_omap_baud_is_mode16 - check if baud rate is MODE16X
 234 * @port: uart port info
 235 * @baud: baudrate for which mode needs to be determined
 236 *
 237 * Returns true if baud rate is MODE16X and false if MODE13X
 238 * Original table in OMAP TRM named "UART Mode Baud Rates, Divisor Values,
 239 * and Error Rates" determines modes not for all common baud rates.
 240 * E.g. for 1000000 baud rate mode must be 16x, but according to that
 241 * table it's determined as 13x.
 242 */
 243static bool
 244serial_omap_baud_is_mode16(struct uart_port *port, unsigned int baud)
 245{
 246	int abs_diff_13 = calculate_baud_abs_diff(port, baud, 13);
 247	int abs_diff_16 = calculate_baud_abs_diff(port, baud, 16);
 248
 249	return (abs_diff_13 >= abs_diff_16);
 250}
 251
 252/*
 253 * serial_omap_get_divisor - calculate divisor value
 254 * @port: uart port info
 255 * @baud: baudrate for which divisor needs to be calculated.
 
 
 
 
 
 
 
 
 256 */
 257static unsigned int
 258serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
 259{
 260	unsigned int mode;
 261
 262	if (!serial_omap_baud_is_mode16(port, baud))
 263		mode = 13;
 264	else
 265		mode = 16;
 266	return port->uartclk/(mode * baud);
 267}
 268
 269static void serial_omap_enable_ms(struct uart_port *port)
 270{
 271	struct uart_omap_port *up = to_uart_omap_port(port);
 
 
 
 
 
 
 
 272
 273	dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
 
 
 274
 
 275	up->ier |= UART_IER_MSI;
 276	serial_out(up, UART_IER, up->ier);
 277}
 278
 279static void serial_omap_stop_tx(struct uart_port *port)
 280{
 281	struct uart_omap_port *up = to_uart_omap_port(port);
 282	int res;
 283
 284	/* Handle RS-485 */
 285	if (port->rs485.flags & SER_RS485_ENABLED) {
 286		if (up->scr & OMAP_UART_SCR_TX_EMPTY) {
 287			/* THR interrupt is fired when both TX FIFO and TX
 288			 * shift register are empty. This means there's nothing
 289			 * left to transmit now, so make sure the THR interrupt
 290			 * is fired when TX FIFO is below the trigger level,
 291			 * disable THR interrupts and toggle the RS-485 GPIO
 292			 * data direction pin if needed.
 293			 */
 294			up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
 295			serial_out(up, UART_OMAP_SCR, up->scr);
 296			res = (port->rs485.flags & SER_RS485_RTS_AFTER_SEND) ?
 297				1 : 0;
 298			if (gpiod_get_value(up->rts_gpiod) != res) {
 299				if (port->rs485.delay_rts_after_send > 0)
 300					mdelay(
 301					port->rs485.delay_rts_after_send);
 302				gpiod_set_value(up->rts_gpiod, res);
 303			}
 304		} else {
 305			/* We're asked to stop, but there's still stuff in the
 306			 * UART FIFO, so make sure the THR interrupt is fired
 307			 * when both TX FIFO and TX shift register are empty.
 308			 * The next THR interrupt (if no transmission is started
 309			 * in the meantime) will indicate the end of a
 310			 * transmission. Therefore we _don't_ disable THR
 311			 * interrupts in this situation.
 312			 */
 313			up->scr |= OMAP_UART_SCR_TX_EMPTY;
 314			serial_out(up, UART_OMAP_SCR, up->scr);
 315			return;
 316		}
 
 
 317	}
 318
 319	if (up->ier & UART_IER_THRI) {
 320		up->ier &= ~UART_IER_THRI;
 321		serial_out(up, UART_IER, up->ier);
 322	}
 323}
 324
 325static void serial_omap_stop_rx(struct uart_port *port)
 326{
 327	struct uart_omap_port *up = to_uart_omap_port(port);
 328
 329	up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
 
 
 330	up->port.read_status_mask &= ~UART_LSR_DR;
 331	serial_out(up, UART_IER, up->ier);
 332}
 333
 334static void serial_omap_put_char(struct uart_omap_port *up, unsigned char ch)
 335{
 336	serial_out(up, UART_TX, ch);
 
 
 
 337
 338	if ((up->port.rs485.flags & SER_RS485_ENABLED) &&
 339			!(up->port.rs485.flags & SER_RS485_RX_DURING_TX))
 340		up->rs485_tx_filter_count++;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 341}
 342
 343static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
 344{
 345	u8 ch;
 
 346
 347	uart_port_tx_limited(&up->port, ch, up->port.fifosize / 4,
 348		true,
 349		serial_omap_put_char(up, ch),
 350		({}));
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 351}
 352
 353static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
 354{
 355	if (!(up->ier & UART_IER_THRI)) {
 356		up->ier |= UART_IER_THRI;
 357		serial_out(up, UART_IER, up->ier);
 358	}
 359}
 360
 361static void serial_omap_start_tx(struct uart_port *port)
 362{
 363	struct uart_omap_port *up = to_uart_omap_port(port);
 364	int res;
 
 
 365
 366	/* Handle RS-485 */
 367	if (port->rs485.flags & SER_RS485_ENABLED) {
 368		/* Fire THR interrupts when FIFO is below trigger level */
 369		up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
 370		serial_out(up, UART_OMAP_SCR, up->scr);
 371
 372		/* if rts not already enabled */
 373		res = (port->rs485.flags & SER_RS485_RTS_ON_SEND) ? 1 : 0;
 374		if (gpiod_get_value(up->rts_gpiod) != res) {
 375			gpiod_set_value(up->rts_gpiod, res);
 376			if (port->rs485.delay_rts_before_send > 0)
 377				mdelay(port->rs485.delay_rts_before_send);
 378		}
 379	}
 380
 381	if ((port->rs485.flags & SER_RS485_ENABLED) &&
 382	    !(port->rs485.flags & SER_RS485_RX_DURING_TX))
 383		up->rs485_tx_filter_count = 0;
 384
 385	serial_omap_enable_ier_thri(up);
 386}
 387
 388static void serial_omap_throttle(struct uart_port *port)
 389{
 390	struct uart_omap_port *up = to_uart_omap_port(port);
 391	unsigned long flags;
 392
 393	uart_port_lock_irqsave(&up->port, &flags);
 394	up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
 395	serial_out(up, UART_IER, up->ier);
 396	uart_port_unlock_irqrestore(&up->port, flags);
 397}
 398
 399static void serial_omap_unthrottle(struct uart_port *port)
 400{
 401	struct uart_omap_port *up = to_uart_omap_port(port);
 402	unsigned long flags;
 
 403
 404	uart_port_lock_irqsave(&up->port, &flags);
 405	up->ier |= UART_IER_RLSI | UART_IER_RDI;
 406	serial_out(up, UART_IER, up->ier);
 407	uart_port_unlock_irqrestore(&up->port, flags);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 408}
 409
 410static unsigned int check_modem_status(struct uart_omap_port *up)
 411{
 412	unsigned int status;
 413
 414	status = serial_in(up, UART_MSR);
 415	status |= up->msr_saved_flags;
 416	up->msr_saved_flags = 0;
 417	if ((status & UART_MSR_ANY_DELTA) == 0)
 418		return status;
 419
 420	if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
 421	    up->port.state != NULL) {
 422		if (status & UART_MSR_TERI)
 423			up->port.icount.rng++;
 424		if (status & UART_MSR_DDSR)
 425			up->port.icount.dsr++;
 426		if (status & UART_MSR_DDCD)
 427			uart_handle_dcd_change
 428				(&up->port, status & UART_MSR_DCD);
 429		if (status & UART_MSR_DCTS)
 430			uart_handle_cts_change
 431				(&up->port, status & UART_MSR_CTS);
 432		wake_up_interruptible(&up->port.state->port.delta_msr_wait);
 433	}
 434
 435	return status;
 436}
 437
 438static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
 439{
 440	u8 flag;
 441
 442	/*
 443	 * Read one data character out to avoid stalling the receiver according
 444	 * to the table 23-246 of the omap4 TRM.
 445	 */
 446	if (likely(lsr & UART_LSR_DR)) {
 447		serial_in(up, UART_RX);
 448		if ((up->port.rs485.flags & SER_RS485_ENABLED) &&
 449		    !(up->port.rs485.flags & SER_RS485_RX_DURING_TX) &&
 450		    up->rs485_tx_filter_count)
 451			up->rs485_tx_filter_count--;
 452	}
 453
 454	up->port.icount.rx++;
 455	flag = TTY_NORMAL;
 456
 457	if (lsr & UART_LSR_BI) {
 458		flag = TTY_BREAK;
 459		lsr &= ~(UART_LSR_FE | UART_LSR_PE);
 460		up->port.icount.brk++;
 461		/*
 462		 * We do the SysRQ and SAK checking
 463		 * here because otherwise the break
 464		 * may get masked by ignore_status_mask
 465		 * or read_status_mask.
 466		 */
 467		if (uart_handle_break(&up->port))
 468			return;
 469
 470	}
 471
 472	if (lsr & UART_LSR_PE) {
 473		flag = TTY_PARITY;
 474		up->port.icount.parity++;
 475	}
 476
 477	if (lsr & UART_LSR_FE) {
 478		flag = TTY_FRAME;
 479		up->port.icount.frame++;
 480	}
 481
 482	if (lsr & UART_LSR_OE)
 483		up->port.icount.overrun++;
 484
 485#ifdef CONFIG_SERIAL_OMAP_CONSOLE
 486	if (up->port.line == up->port.cons->index) {
 487		/* Recover the break flag from console xmit */
 488		lsr |= up->lsr_break_flag;
 489	}
 490#endif
 491	uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
 492}
 493
 494static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
 495{
 496	u8 ch;
 497
 498	if (!(lsr & UART_LSR_DR))
 499		return;
 500
 501	ch = serial_in(up, UART_RX);
 502	if ((up->port.rs485.flags & SER_RS485_ENABLED) &&
 503	    !(up->port.rs485.flags & SER_RS485_RX_DURING_TX) &&
 504	    up->rs485_tx_filter_count) {
 505		up->rs485_tx_filter_count--;
 506		return;
 507	}
 508
 509	up->port.icount.rx++;
 510
 511	if (uart_handle_sysrq_char(&up->port, ch))
 512		return;
 513
 514	uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, TTY_NORMAL);
 515}
 516
 517/**
 518 * serial_omap_irq() - This handles the interrupt from one port
 519 * @irq: uart port irq number
 520 * @dev_id: uart port info
 521 */
 522static irqreturn_t serial_omap_irq(int irq, void *dev_id)
 523{
 524	struct uart_omap_port *up = dev_id;
 525	unsigned int iir, lsr;
 526	unsigned int type;
 527	irqreturn_t ret = IRQ_NONE;
 528	int max_count = 256;
 529
 530	uart_port_lock(&up->port);
 531
 532	do {
 533		iir = serial_in(up, UART_IIR);
 534		if (iir & UART_IIR_NO_INT)
 535			break;
 536
 537		ret = IRQ_HANDLED;
 538		lsr = serial_in(up, UART_LSR);
 539
 540		/* extract IRQ type from IIR register */
 541		type = iir & 0x3e;
 542
 543		switch (type) {
 544		case UART_IIR_MSI:
 545			check_modem_status(up);
 546			break;
 547		case UART_IIR_THRI:
 548			transmit_chars(up, lsr);
 549			break;
 550		case UART_IIR_RX_TIMEOUT:
 551		case UART_IIR_RDI:
 552			serial_omap_rdi(up, lsr);
 553			break;
 554		case UART_IIR_RLSI:
 555			serial_omap_rlsi(up, lsr);
 556			break;
 557		case UART_IIR_CTS_RTS_DSR:
 558			/* simply try again */
 559			break;
 560		case UART_IIR_XOFF:
 561		default:
 562			break;
 563		}
 564	} while (max_count--);
 565
 566	uart_port_unlock(&up->port);
 567
 568	tty_flip_buffer_push(&up->port.state->port);
 
 
 569
 
 570	up->port_activity = jiffies;
 571
 572	return ret;
 573}
 574
 575static unsigned int serial_omap_tx_empty(struct uart_port *port)
 576{
 577	struct uart_omap_port *up = to_uart_omap_port(port);
 578	unsigned long flags;
 579	unsigned int ret = 0;
 580
 581	dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
 582	uart_port_lock_irqsave(&up->port, &flags);
 583	ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
 584	uart_port_unlock_irqrestore(&up->port, flags);
 585
 586	return ret;
 587}
 588
 589static unsigned int serial_omap_get_mctrl(struct uart_port *port)
 590{
 591	struct uart_omap_port *up = to_uart_omap_port(port);
 592	unsigned int status;
 593	unsigned int ret = 0;
 594
 595	status = check_modem_status(up);
 596
 597	dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
 598
 599	if (status & UART_MSR_DCD)
 600		ret |= TIOCM_CAR;
 601	if (status & UART_MSR_RI)
 602		ret |= TIOCM_RNG;
 603	if (status & UART_MSR_DSR)
 604		ret |= TIOCM_DSR;
 605	if (status & UART_MSR_CTS)
 606		ret |= TIOCM_CTS;
 607	return ret;
 608}
 609
 610static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
 611{
 612	struct uart_omap_port *up = to_uart_omap_port(port);
 613	unsigned char mcr = 0, old_mcr, lcr;
 614
 615	dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
 616	if (mctrl & TIOCM_RTS)
 617		mcr |= UART_MCR_RTS;
 618	if (mctrl & TIOCM_DTR)
 619		mcr |= UART_MCR_DTR;
 620	if (mctrl & TIOCM_OUT1)
 621		mcr |= UART_MCR_OUT1;
 622	if (mctrl & TIOCM_OUT2)
 623		mcr |= UART_MCR_OUT2;
 624	if (mctrl & TIOCM_LOOP)
 625		mcr |= UART_MCR_LOOP;
 626
 627	old_mcr = serial_in(up, UART_MCR);
 628	old_mcr &= ~(UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_OUT1 |
 629		     UART_MCR_DTR | UART_MCR_RTS);
 630	up->mcr = old_mcr | mcr;
 631	serial_out(up, UART_MCR, up->mcr);
 632
 633	/* Turn off autoRTS if RTS is lowered; restore autoRTS if RTS raised */
 634	lcr = serial_in(up, UART_LCR);
 635	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
 636	if ((mctrl & TIOCM_RTS) && (port->status & UPSTAT_AUTORTS))
 637		up->efr |= UART_EFR_RTS;
 638	else
 639		up->efr &= ~UART_EFR_RTS;
 640	serial_out(up, UART_EFR, up->efr);
 641	serial_out(up, UART_LCR, lcr);
 642}
 643
 644static void serial_omap_break_ctl(struct uart_port *port, int break_state)
 645{
 646	struct uart_omap_port *up = to_uart_omap_port(port);
 647	unsigned long flags;
 648
 649	dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
 650	uart_port_lock_irqsave(&up->port, &flags);
 651	if (break_state == -1)
 652		up->lcr |= UART_LCR_SBC;
 653	else
 654		up->lcr &= ~UART_LCR_SBC;
 655	serial_out(up, UART_LCR, up->lcr);
 656	uart_port_unlock_irqrestore(&up->port, flags);
 657}
 658
 659static int serial_omap_startup(struct uart_port *port)
 660{
 661	struct uart_omap_port *up = to_uart_omap_port(port);
 662	unsigned long flags;
 663	int retval;
 664
 665	/*
 666	 * Allocate the IRQ
 667	 */
 668	retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
 669				up->name, up);
 670	if (retval)
 671		return retval;
 672
 673	/* Optional wake-up IRQ */
 674	if (up->wakeirq) {
 675		retval = dev_pm_set_dedicated_wake_irq(up->dev, up->wakeirq);
 676		if (retval) {
 677			free_irq(up->port.irq, up);
 678			return retval;
 679		}
 680	}
 681
 682	dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
 683
 684	pm_runtime_get_sync(up->dev);
 685	/*
 686	 * Clear the FIFO buffers and disable them.
 687	 * (they will be reenabled in set_termios())
 688	 */
 689	serial_omap_clear_fifos(up);
 
 
 690
 691	/*
 692	 * Clear the interrupt registers.
 693	 */
 694	(void) serial_in(up, UART_LSR);
 695	if (serial_in(up, UART_LSR) & UART_LSR_DR)
 696		(void) serial_in(up, UART_RX);
 697	(void) serial_in(up, UART_IIR);
 698	(void) serial_in(up, UART_MSR);
 699
 700	/*
 701	 * Now, initialize the UART
 702	 */
 703	serial_out(up, UART_LCR, UART_LCR_WLEN8);
 704	uart_port_lock_irqsave(&up->port, &flags);
 705	/*
 706	 * Most PC uarts need OUT2 raised to enable interrupts.
 707	 */
 708	up->port.mctrl |= TIOCM_OUT2;
 709	serial_omap_set_mctrl(&up->port, up->port.mctrl);
 710	uart_port_unlock_irqrestore(&up->port, flags);
 711
 712	up->msr_saved_flags = 0;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 713	/*
 714	 * Finally, enable interrupts. Note: Modem status interrupts
 715	 * are set via set_termios(), which will be occurring imminently
 716	 * anyway, so we don't enable them here.
 717	 */
 718	up->ier = UART_IER_RLSI | UART_IER_RDI;
 719	serial_out(up, UART_IER, up->ier);
 720
 721	/* Enable module level wake up */
 722	up->wer = OMAP_UART_WER_MOD_WKUP;
 723	if (up->features & OMAP_UART_WER_HAS_TX_WAKEUP)
 724		up->wer |= OMAP_UART_TX_WAKEUP_EN;
 725
 726	serial_out(up, UART_OMAP_WER, up->wer);
 727
 728	up->port_activity = jiffies;
 729	return 0;
 730}
 731
 732static void serial_omap_shutdown(struct uart_port *port)
 733{
 734	struct uart_omap_port *up = to_uart_omap_port(port);
 735	unsigned long flags;
 736
 737	dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
 738
 
 739	/*
 740	 * Disable interrupts from this port
 741	 */
 742	up->ier = 0;
 743	serial_out(up, UART_IER, 0);
 744
 745	uart_port_lock_irqsave(&up->port, &flags);
 746	up->port.mctrl &= ~TIOCM_OUT2;
 747	serial_omap_set_mctrl(&up->port, up->port.mctrl);
 748	uart_port_unlock_irqrestore(&up->port, flags);
 749
 750	/*
 751	 * Disable break condition and FIFOs
 752	 */
 753	serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
 754	serial_omap_clear_fifos(up);
 755
 756	/*
 757	 * Read data port to reset things, and then free the irq
 758	 */
 759	if (serial_in(up, UART_LSR) & UART_LSR_DR)
 760		(void) serial_in(up, UART_RX);
 761
 762	pm_runtime_put_sync(up->dev);
 
 
 
 
 
 
 
 
 
 763	free_irq(up->port.irq, up);
 764	dev_pm_clear_wake_irq(up->dev);
 765}
 766
 767static void serial_omap_uart_qos_work(struct work_struct *work)
 
 
 768{
 769	struct uart_omap_port *up = container_of(work, struct uart_omap_port,
 770						qos_work);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 771
 772	cpu_latency_qos_update_request(&up->pm_qos_request, up->latency);
 
 773}
 774
 775static void
 776serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
 777			const struct ktermios *old)
 778{
 779	struct uart_omap_port *up = to_uart_omap_port(port);
 780	unsigned char cval = 0;
 781	unsigned long flags;
 
 782	unsigned int baud, quot;
 783
 784	cval = UART_LCR_WLEN(tty_get_char_size(termios->c_cflag));
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 785
 786	if (termios->c_cflag & CSTOPB)
 787		cval |= UART_LCR_STOP;
 788	if (termios->c_cflag & PARENB)
 789		cval |= UART_LCR_PARITY;
 790	if (!(termios->c_cflag & PARODD))
 791		cval |= UART_LCR_EPAR;
 792	if (termios->c_cflag & CMSPAR)
 793		cval |= UART_LCR_SPAR;
 794
 795	/*
 796	 * Ask the core to calculate the divisor for us.
 797	 */
 798
 799	baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
 800	quot = serial_omap_get_divisor(port, baud);
 801
 802	/* calculate wakeup latency constraint */
 803	up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
 804	up->latency = up->calc_latency;
 805	schedule_work(&up->qos_work);
 806
 807	up->dll = quot & 0xff;
 808	up->dlh = quot >> 8;
 809	up->mdr1 = UART_OMAP_MDR1_DISABLE;
 810
 811	up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
 812			UART_FCR_ENABLE_FIFO;
 
 
 813
 814	/*
 815	 * Ok, we're now changing the port state. Do it with
 816	 * interrupts disabled.
 817	 */
 818	uart_port_lock_irqsave(&up->port, &flags);
 819
 820	/*
 821	 * Update the per-port timeout.
 822	 */
 823	uart_update_timeout(port, termios->c_cflag, baud);
 824
 825	up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
 826	if (termios->c_iflag & INPCK)
 827		up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
 828	if (termios->c_iflag & (BRKINT | PARMRK))
 829		up->port.read_status_mask |= UART_LSR_BI;
 830
 831	/*
 832	 * Characters to ignore
 833	 */
 834	up->port.ignore_status_mask = 0;
 835	if (termios->c_iflag & IGNPAR)
 836		up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
 837	if (termios->c_iflag & IGNBRK) {
 838		up->port.ignore_status_mask |= UART_LSR_BI;
 839		/*
 840		 * If we're ignoring parity and break indicators,
 841		 * ignore overruns too (for real raw support).
 842		 */
 843		if (termios->c_iflag & IGNPAR)
 844			up->port.ignore_status_mask |= UART_LSR_OE;
 845	}
 846
 847	/*
 848	 * ignore all characters if CREAD is not set
 849	 */
 850	if ((termios->c_cflag & CREAD) == 0)
 851		up->port.ignore_status_mask |= UART_LSR_DR;
 852
 853	/*
 854	 * Modem status interrupts
 855	 */
 856	up->ier &= ~UART_IER_MSI;
 857	if (UART_ENABLE_MS(&up->port, termios->c_cflag))
 858		up->ier |= UART_IER_MSI;
 859	serial_out(up, UART_IER, up->ier);
 860	serial_out(up, UART_LCR, cval);		/* reset DLAB */
 861	up->lcr = cval;
 862	up->scr = 0;
 863
 864	/* FIFOs and DMA Settings */
 865
 866	/* FCR can be changed only when the
 867	 * baud clock is not running
 868	 * DLL_REG and DLH_REG set to 0.
 869	 */
 870	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
 871	serial_out(up, UART_DLL, 0);
 872	serial_out(up, UART_DLM, 0);
 873	serial_out(up, UART_LCR, 0);
 874
 875	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
 876
 877	up->efr = serial_in(up, UART_EFR) & ~UART_EFR_ECB;
 878	up->efr &= ~UART_EFR_SCD;
 879	serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
 880
 881	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
 882	up->mcr = serial_in(up, UART_MCR) & ~UART_MCR_TCRTLR;
 883	serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
 884	/* FIFO ENABLE, DMA MODE */
 885
 886	up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
 887	/*
 888	 * NOTE: Setting OMAP_UART_SCR_RX_TRIG_GRANU1_MASK
 889	 * sets Enables the granularity of 1 for TRIGGER RX
 890	 * level. Along with setting RX FIFO trigger level
 891	 * to 1 (as noted below, 16 characters) and TLR[3:0]
 892	 * to zero this will result RX FIFO threshold level
 893	 * to 1 character, instead of 16 as noted in comment
 894	 * below.
 895	 */
 896
 897	/* Set receive FIFO threshold to 16 characters and
 898	 * transmit FIFO threshold to 32 spaces
 899	 */
 900	up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
 901	up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
 902	up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
 903		UART_FCR_ENABLE_FIFO;
 904
 905	serial_out(up, UART_FCR, up->fcr);
 906	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
 907
 908	serial_out(up, UART_OMAP_SCR, up->scr);
 
 
 
 
 909
 910	/* Reset UART_MCR_TCRTLR: this must be done with the EFR_ECB bit set */
 911	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
 912	serial_out(up, UART_MCR, up->mcr);
 913	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
 914	serial_out(up, UART_EFR, up->efr);
 915	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
 
 916
 917	/* Protocol, Baud Rate, and Interrupt Settings */
 918
 919	if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
 920		serial_omap_mdr1_errataset(up, up->mdr1);
 921	else
 922		serial_out(up, UART_OMAP_MDR1, up->mdr1);
 923
 924	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
 
 
 925	serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
 926
 927	serial_out(up, UART_LCR, 0);
 928	serial_out(up, UART_IER, 0);
 929	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
 930
 931	serial_out(up, UART_DLL, up->dll);	/* LS of divisor */
 932	serial_out(up, UART_DLM, up->dlh);	/* MS of divisor */
 933
 934	serial_out(up, UART_LCR, 0);
 935	serial_out(up, UART_IER, up->ier);
 936	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
 937
 938	serial_out(up, UART_EFR, up->efr);
 939	serial_out(up, UART_LCR, cval);
 940
 941	if (!serial_omap_baud_is_mode16(port, baud))
 942		up->mdr1 = UART_OMAP_MDR1_13X_MODE;
 943	else
 944		up->mdr1 = UART_OMAP_MDR1_16X_MODE;
 945
 946	if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
 947		serial_omap_mdr1_errataset(up, up->mdr1);
 948	else
 949		serial_out(up, UART_OMAP_MDR1, up->mdr1);
 950
 951	/* Configure flow control */
 952	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
 953
 954	/* XON1/XOFF1 accessible mode B, TCRTLR=0, ECB=0 */
 955	serial_out(up, UART_XON1, termios->c_cc[VSTART]);
 956	serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
 957
 958	/* Enable access to TCR/TLR */
 959	serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
 960	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
 961	serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
 962
 963	serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
 964
 965	up->port.status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS | UPSTAT_AUTOXOFF);
 966
 967	if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW) {
 968		/* Enable AUTOCTS (autoRTS is enabled when RTS is raised) */
 969		up->port.status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS;
 970		up->efr |= UART_EFR_CTS;
 971	} else {
 972		/* Disable AUTORTS and AUTOCTS */
 973		up->efr &= ~(UART_EFR_CTS | UART_EFR_RTS);
 974	}
 975
 976	if (up->port.flags & UPF_SOFT_FLOW) {
 977		/* clear SW control mode bits */
 978		up->efr &= OMAP_UART_SW_CLR;
 979
 980		/*
 981		 * IXON Flag:
 982		 * Enable XON/XOFF flow control on input.
 983		 * Receiver compares XON1, XOFF1.
 984		 */
 985		if (termios->c_iflag & IXON)
 986			up->efr |= OMAP_UART_SW_RX;
 987
 988		/*
 989		 * IXOFF Flag:
 990		 * Enable XON/XOFF flow control on output.
 991		 * Transmit XON1, XOFF1
 992		 */
 993		if (termios->c_iflag & IXOFF) {
 994			up->port.status |= UPSTAT_AUTOXOFF;
 995			up->efr |= OMAP_UART_SW_TX;
 996		}
 997
 998		/*
 999		 * IXANY Flag:
1000		 * Enable any character to restart output.
1001		 * Operation resumes after receiving any
1002		 * character after recognition of the XOFF character
1003		 */
1004		if (termios->c_iflag & IXANY)
1005			up->mcr |= UART_MCR_XONANY;
1006		else
1007			up->mcr &= ~UART_MCR_XONANY;
1008	}
1009	serial_out(up, UART_MCR, up->mcr);
1010	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1011	serial_out(up, UART_EFR, up->efr);
1012	serial_out(up, UART_LCR, up->lcr);
1013
1014	serial_omap_set_mctrl(&up->port, up->port.mctrl);
 
 
1015
1016	uart_port_unlock_irqrestore(&up->port, flags);
1017	dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
1018}
1019
1020static void
1021serial_omap_pm(struct uart_port *port, unsigned int state,
1022	       unsigned int oldstate)
1023{
1024	struct uart_omap_port *up = to_uart_omap_port(port);
1025	unsigned char efr;
1026
1027	dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
1028
1029	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1030	efr = serial_in(up, UART_EFR);
1031	serial_out(up, UART_EFR, efr | UART_EFR_ECB);
1032	serial_out(up, UART_LCR, 0);
1033
1034	serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
1035	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1036	serial_out(up, UART_EFR, efr);
1037	serial_out(up, UART_LCR, 0);
1038}
1039
1040static void serial_omap_release_port(struct uart_port *port)
1041{
1042	dev_dbg(port->dev, "serial_omap_release_port+\n");
1043}
1044
1045static int serial_omap_request_port(struct uart_port *port)
1046{
1047	dev_dbg(port->dev, "serial_omap_request_port+\n");
1048	return 0;
1049}
1050
1051static void serial_omap_config_port(struct uart_port *port, int flags)
1052{
1053	struct uart_omap_port *up = to_uart_omap_port(port);
1054
1055	dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
1056							up->port.line);
1057	up->port.type = PORT_OMAP;
1058	up->port.flags |= UPF_SOFT_FLOW | UPF_HARD_FLOW;
1059}
1060
1061static int
1062serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
1063{
1064	/* we don't want the core code to modify any port params */
1065	dev_dbg(port->dev, "serial_omap_verify_port+\n");
1066	return -EINVAL;
1067}
1068
1069static const char *
1070serial_omap_type(struct uart_port *port)
1071{
1072	struct uart_omap_port *up = to_uart_omap_port(port);
1073
1074	dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
1075	return up->name;
1076}
1077
1078static void __maybe_unused wait_for_xmitr(struct uart_omap_port *up)
 
 
1079{
1080	unsigned int status, tmout = 10000;
1081
1082	/* Wait up to 10ms for the character(s) to be sent. */
1083	do {
1084		status = serial_in(up, UART_LSR);
1085
1086		if (status & UART_LSR_BI)
1087			up->lsr_break_flag = UART_LSR_BI;
1088
1089		if (--tmout == 0)
1090			break;
1091		udelay(1);
1092	} while (!uart_lsr_tx_empty(status));
1093
1094	/* Wait up to 1s for flow control if necessary */
1095	if (up->port.flags & UPF_CONS_FLOW) {
1096		tmout = 1000000;
1097		for (tmout = 1000000; tmout; tmout--) {
1098			unsigned int msr = serial_in(up, UART_MSR);
1099
1100			up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
1101			if (msr & UART_MSR_CTS)
1102				break;
1103
1104			udelay(1);
1105		}
1106	}
1107}
1108
1109#ifdef CONFIG_CONSOLE_POLL
1110
1111static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
1112{
1113	struct uart_omap_port *up = to_uart_omap_port(port);
1114
1115	wait_for_xmitr(up);
1116	serial_out(up, UART_TX, ch);
1117}
1118
1119static int serial_omap_poll_get_char(struct uart_port *port)
1120{
1121	struct uart_omap_port *up = to_uart_omap_port(port);
1122	unsigned int status;
1123
1124	status = serial_in(up, UART_LSR);
1125	if (!(status & UART_LSR_DR)) {
1126		status = NO_POLL_CHAR;
1127		goto out;
1128	}
1129
1130	status = serial_in(up, UART_RX);
1131
1132out:
1133	return status;
1134}
1135
1136#endif /* CONFIG_CONSOLE_POLL */
1137
1138#ifdef CONFIG_SERIAL_OMAP_CONSOLE
1139
1140#ifdef CONFIG_SERIAL_EARLYCON
1141static unsigned int omap_serial_early_in(struct uart_port *port, int offset)
1142{
1143	offset <<= port->regshift;
1144	return readw(port->membase + offset);
1145}
1146
1147static void omap_serial_early_out(struct uart_port *port, int offset,
1148				  int value)
1149{
1150	offset <<= port->regshift;
1151	writew(value, port->membase + offset);
1152}
1153
1154static void omap_serial_early_putc(struct uart_port *port, unsigned char c)
1155{
1156	unsigned int status;
1157
1158	for (;;) {
1159		status = omap_serial_early_in(port, UART_LSR);
1160		if (uart_lsr_tx_empty(status))
1161			break;
1162		cpu_relax();
1163	}
1164	omap_serial_early_out(port, UART_TX, c);
1165}
1166
1167static void early_omap_serial_write(struct console *console, const char *s,
1168				    unsigned int count)
1169{
1170	struct earlycon_device *device = console->data;
1171	struct uart_port *port = &device->port;
1172
1173	uart_console_write(port, s, count, omap_serial_early_putc);
1174}
1175
1176static int __init early_omap_serial_setup(struct earlycon_device *device,
1177					  const char *options)
1178{
1179	struct uart_port *port = &device->port;
1180
1181	if (!(device->port.membase || device->port.iobase))
1182		return -ENODEV;
1183
1184	port->regshift = 2;
1185	device->con->write = early_omap_serial_write;
1186	return 0;
1187}
1188
1189OF_EARLYCON_DECLARE(omapserial, "ti,omap2-uart", early_omap_serial_setup);
1190OF_EARLYCON_DECLARE(omapserial, "ti,omap3-uart", early_omap_serial_setup);
1191OF_EARLYCON_DECLARE(omapserial, "ti,omap4-uart", early_omap_serial_setup);
1192#endif /* CONFIG_SERIAL_EARLYCON */
1193
1194static struct uart_omap_port *serial_omap_console_ports[OMAP_MAX_HSUART_PORTS];
1195
1196static struct uart_driver serial_omap_reg;
1197
1198static void serial_omap_console_putchar(struct uart_port *port, unsigned char ch)
1199{
1200	struct uart_omap_port *up = to_uart_omap_port(port);
1201
1202	wait_for_xmitr(up);
1203	serial_out(up, UART_TX, ch);
1204}
1205
1206static void
1207serial_omap_console_write(struct console *co, const char *s,
1208		unsigned int count)
1209{
1210	struct uart_omap_port *up = serial_omap_console_ports[co->index];
1211	unsigned long flags;
1212	unsigned int ier;
1213	int locked = 1;
1214
1215	local_irq_save(flags);
1216	if (up->port.sysrq)
1217		locked = 0;
1218	else if (oops_in_progress)
1219		locked = uart_port_trylock(&up->port);
1220	else
1221		uart_port_lock(&up->port);
1222
1223	/*
1224	 * First save the IER then disable the interrupts
1225	 */
1226	ier = serial_in(up, UART_IER);
1227	serial_out(up, UART_IER, 0);
1228
1229	uart_console_write(&up->port, s, count, serial_omap_console_putchar);
1230
1231	/*
1232	 * Finally, wait for transmitter to become empty
1233	 * and restore the IER
1234	 */
1235	wait_for_xmitr(up);
1236	serial_out(up, UART_IER, ier);
1237	/*
1238	 * The receive handling will happen properly because the
1239	 * receive ready bit will still be set; it is not cleared
1240	 * on read.  However, modem control will not, we must
1241	 * call it if we have saved something in the saved flags
1242	 * while processing with interrupts off.
1243	 */
1244	if (up->msr_saved_flags)
1245		check_modem_status(up);
1246
1247	if (locked)
1248		uart_port_unlock(&up->port);
1249	local_irq_restore(flags);
1250}
1251
1252static int __init
1253serial_omap_console_setup(struct console *co, char *options)
1254{
1255	struct uart_omap_port *up;
1256	int baud = 115200;
1257	int bits = 8;
1258	int parity = 'n';
1259	int flow = 'n';
1260
1261	if (serial_omap_console_ports[co->index] == NULL)
1262		return -ENODEV;
1263	up = serial_omap_console_ports[co->index];
1264
1265	if (options)
1266		uart_parse_options(options, &baud, &parity, &bits, &flow);
1267
1268	return uart_set_options(&up->port, co, baud, parity, bits, flow);
1269}
1270
1271static struct console serial_omap_console = {
1272	.name		= OMAP_SERIAL_NAME,
1273	.write		= serial_omap_console_write,
1274	.device		= uart_console_device,
1275	.setup		= serial_omap_console_setup,
1276	.flags		= CON_PRINTBUFFER,
1277	.index		= -1,
1278	.data		= &serial_omap_reg,
1279};
1280
1281static void serial_omap_add_console_port(struct uart_omap_port *up)
1282{
1283	serial_omap_console_ports[up->port.line] = up;
1284}
1285
1286#define OMAP_CONSOLE	(&serial_omap_console)
1287
1288#else
1289
1290#define OMAP_CONSOLE	NULL
1291
1292static inline void serial_omap_add_console_port(struct uart_omap_port *up)
1293{}
1294
1295#endif
1296
1297/* Enable or disable the rs485 support */
1298static int
1299serial_omap_config_rs485(struct uart_port *port, struct ktermios *termios,
1300			 struct serial_rs485 *rs485)
1301{
1302	struct uart_omap_port *up = to_uart_omap_port(port);
1303	unsigned int mode;
1304	int val;
1305
1306	/* Disable interrupts from this port */
1307	mode = up->ier;
1308	up->ier = 0;
1309	serial_out(up, UART_IER, 0);
1310
1311	/* enable / disable rts */
1312	val = (rs485->flags & SER_RS485_ENABLED) ?
1313	      SER_RS485_RTS_AFTER_SEND : SER_RS485_RTS_ON_SEND;
1314	val = (rs485->flags & val) ? 1 : 0;
1315	gpiod_set_value(up->rts_gpiod, val);
1316
1317	/* Enable interrupts */
1318	up->ier = mode;
1319	serial_out(up, UART_IER, up->ier);
1320
1321	/* If RS-485 is disabled, make sure the THR interrupt is fired when
1322	 * TX FIFO is below the trigger level.
1323	 */
1324	if (!(rs485->flags & SER_RS485_ENABLED) &&
1325	    (up->scr & OMAP_UART_SCR_TX_EMPTY)) {
1326		up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
1327		serial_out(up, UART_OMAP_SCR, up->scr);
1328	}
1329
1330	return 0;
1331}
1332
1333static const struct uart_ops serial_omap_pops = {
1334	.tx_empty	= serial_omap_tx_empty,
1335	.set_mctrl	= serial_omap_set_mctrl,
1336	.get_mctrl	= serial_omap_get_mctrl,
1337	.stop_tx	= serial_omap_stop_tx,
1338	.start_tx	= serial_omap_start_tx,
1339	.throttle	= serial_omap_throttle,
1340	.unthrottle	= serial_omap_unthrottle,
1341	.stop_rx	= serial_omap_stop_rx,
1342	.enable_ms	= serial_omap_enable_ms,
1343	.break_ctl	= serial_omap_break_ctl,
1344	.startup	= serial_omap_startup,
1345	.shutdown	= serial_omap_shutdown,
1346	.set_termios	= serial_omap_set_termios,
1347	.pm		= serial_omap_pm,
1348	.type		= serial_omap_type,
1349	.release_port	= serial_omap_release_port,
1350	.request_port	= serial_omap_request_port,
1351	.config_port	= serial_omap_config_port,
1352	.verify_port	= serial_omap_verify_port,
1353#ifdef CONFIG_CONSOLE_POLL
1354	.poll_put_char  = serial_omap_poll_put_char,
1355	.poll_get_char  = serial_omap_poll_get_char,
1356#endif
1357};
1358
1359static struct uart_driver serial_omap_reg = {
1360	.owner		= THIS_MODULE,
1361	.driver_name	= "OMAP-SERIAL",
1362	.dev_name	= OMAP_SERIAL_NAME,
1363	.nr		= OMAP_MAX_HSUART_PORTS,
1364	.cons		= OMAP_CONSOLE,
1365};
1366
1367#ifdef CONFIG_PM_SLEEP
1368static int serial_omap_prepare(struct device *dev)
1369{
1370	struct uart_omap_port *up = dev_get_drvdata(dev);
1371
1372	up->is_suspending = true;
1373
 
 
1374	return 0;
1375}
1376
1377static void serial_omap_complete(struct device *dev)
1378{
1379	struct uart_omap_port *up = dev_get_drvdata(dev);
1380
1381	up->is_suspending = false;
1382}
1383
1384static int serial_omap_suspend(struct device *dev)
1385{
1386	struct uart_omap_port *up = dev_get_drvdata(dev);
1387
1388	uart_suspend_port(&serial_omap_reg, &up->port);
1389	flush_work(&up->qos_work);
1390
1391	if (device_may_wakeup(dev))
1392		serial_omap_enable_wakeup(up, true);
1393	else
1394		serial_omap_enable_wakeup(up, false);
1395
 
 
1396	return 0;
1397}
1398
1399static int serial_omap_resume(struct device *dev)
1400{
1401	struct uart_omap_port *up = dev_get_drvdata(dev);
1402
1403	if (device_may_wakeup(dev))
1404		serial_omap_enable_wakeup(up, false);
1405
1406	uart_resume_port(&serial_omap_reg, &up->port);
1407
1408	return 0;
1409}
1410#else
1411#define serial_omap_prepare NULL
1412#define serial_omap_complete NULL
1413#endif /* CONFIG_PM_SLEEP */
1414
1415static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
1416{
1417	u32 mvr, scheme;
1418	u16 revision, major, minor;
1419
1420	mvr = readl(up->port.membase + (UART_OMAP_MVER << up->port.regshift));
1421
1422	/* Check revision register scheme */
1423	scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
1424
1425	switch (scheme) {
1426	case 0: /* Legacy Scheme: OMAP2/3 */
1427		/* MINOR_REV[0:4], MAJOR_REV[4:7] */
1428		major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
1429					OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
1430		minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
1431		break;
1432	case 1:
1433		/* New Scheme: OMAP4+ */
1434		/* MINOR_REV[0:5], MAJOR_REV[8:10] */
1435		major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
1436					OMAP_UART_MVR_MAJ_SHIFT;
1437		minor = (mvr & OMAP_UART_MVR_MIN_MASK);
1438		break;
1439	default:
1440		dev_warn(up->dev,
1441			"Unknown %s revision, defaulting to highest\n",
1442			up->name);
1443		/* highest possible revision */
1444		major = 0xff;
1445		minor = 0xff;
1446	}
1447
1448	/* normalize revision for the driver */
1449	revision = UART_BUILD_REVISION(major, minor);
1450
1451	switch (revision) {
1452	case OMAP_UART_REV_46:
1453		up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1454				UART_ERRATA_i291_DMA_FORCEIDLE);
1455		break;
1456	case OMAP_UART_REV_52:
1457		up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1458				UART_ERRATA_i291_DMA_FORCEIDLE);
1459		up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
1460		break;
1461	case OMAP_UART_REV_63:
1462		up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
1463		up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
1464		break;
1465	default:
1466		break;
 
 
1467	}
 
1468}
1469
1470static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
1471{
1472	struct omap_uart_port_info *omap_up_info;
1473
1474	omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
1475	if (!omap_up_info)
1476		return NULL; /* out of memory */
1477
1478	of_property_read_u32(dev->of_node, "clock-frequency",
1479					 &omap_up_info->uartclk);
 
1480
1481	omap_up_info->flags = UPF_BOOT_AUTOCONF;
 
 
 
 
 
 
1482
1483	return omap_up_info;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1484}
1485
1486static const struct serial_rs485 serial_omap_rs485_supported = {
1487	.flags = SER_RS485_ENABLED | SER_RS485_RTS_ON_SEND | SER_RS485_RTS_AFTER_SEND |
1488		 SER_RS485_RX_DURING_TX,
1489	.delay_rts_before_send = 1,
1490	.delay_rts_after_send = 1,
1491};
1492
1493static int serial_omap_probe_rs485(struct uart_omap_port *up,
1494				   struct device *dev)
1495{
1496	struct serial_rs485 *rs485conf = &up->port.rs485;
1497	struct device_node *np = dev->of_node;
1498	enum gpiod_flags gflags;
1499	int ret;
1500
1501	rs485conf->flags = 0;
1502	up->rts_gpiod = NULL;
1503
1504	if (!np)
1505		return 0;
1506
1507	up->port.rs485_config = serial_omap_config_rs485;
1508	up->port.rs485_supported = serial_omap_rs485_supported;
1509
1510	ret = uart_get_rs485_mode(&up->port);
1511	if (ret)
1512		return ret;
1513
1514	if (of_property_read_bool(np, "rs485-rts-active-high")) {
1515		rs485conf->flags |= SER_RS485_RTS_ON_SEND;
1516		rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND;
1517	} else {
1518		rs485conf->flags &= ~SER_RS485_RTS_ON_SEND;
1519		rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
1520	}
1521
1522	/* check for tx enable gpio */
1523	gflags = rs485conf->flags & SER_RS485_RTS_AFTER_SEND ?
1524		GPIOD_OUT_HIGH : GPIOD_OUT_LOW;
1525	up->rts_gpiod = devm_gpiod_get_optional(dev, "rts", gflags);
1526	if (IS_ERR(up->rts_gpiod)) {
1527		ret = PTR_ERR(up->rts_gpiod);
1528	        if (ret == -EPROBE_DEFER)
1529			return ret;
1530
1531		up->rts_gpiod = NULL;
1532		up->port.rs485_supported = (const struct serial_rs485) { };
1533		if (rs485conf->flags & SER_RS485_ENABLED) {
1534			dev_err(dev, "disabling RS-485 (rts-gpio missing in device tree)\n");
1535			memset(rs485conf, 0, sizeof(*rs485conf));
1536		}
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1537	} else {
1538		gpiod_set_consumer_name(up->rts_gpiod, "omap-serial");
 
1539	}
1540
1541	return 0;
1542}
1543
1544static int serial_omap_probe(struct platform_device *pdev)
1545{
1546	struct omap_uart_port_info *omap_up_info = dev_get_platdata(&pdev->dev);
1547	struct uart_omap_port *up;
1548	struct resource *mem;
1549	void __iomem *base;
1550	int uartirq = 0;
1551	int wakeirq = 0;
1552	int ret;
1553
1554	/* The optional wakeirq may be specified in the board dts file */
1555	if (pdev->dev.of_node) {
1556		uartirq = irq_of_parse_and_map(pdev->dev.of_node, 0);
1557		if (!uartirq)
1558			return -EPROBE_DEFER;
1559		wakeirq = irq_of_parse_and_map(pdev->dev.of_node, 1);
1560		omap_up_info = of_get_uart_port_info(&pdev->dev);
1561		pdev->dev.platform_data = omap_up_info;
1562	} else {
1563		uartirq = platform_get_irq(pdev, 0);
1564		if (uartirq < 0)
1565			return -EPROBE_DEFER;
1566	}
1567
1568	up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
1569	if (!up)
1570		return -ENOMEM;
 
 
1571
1572	base = devm_platform_get_and_ioremap_resource(pdev, 0, &mem);
1573	if (IS_ERR(base))
1574		return PTR_ERR(base);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1575
1576	up->dev = &pdev->dev;
 
 
 
 
 
 
1577	up->port.dev = &pdev->dev;
1578	up->port.type = PORT_OMAP;
1579	up->port.iotype = UPIO_MEM;
1580	up->port.irq = uartirq;
 
1581	up->port.regshift = 2;
1582	up->port.fifosize = 64;
1583	up->port.ops = &serial_omap_pops;
1584	up->port.has_sysrq = IS_ENABLED(CONFIG_SERIAL_OMAP_CONSOLE);
1585
1586	if (pdev->dev.of_node)
1587		ret = of_alias_get_id(pdev->dev.of_node, "serial");
1588	else
1589		ret = pdev->id;
1590
1591	if (ret < 0) {
1592		dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
1593			ret);
1594		goto err_port_line;
1595	}
1596	up->port.line = ret;
1597
1598	if (up->port.line >= OMAP_MAX_HSUART_PORTS) {
1599		dev_err(&pdev->dev, "uart ID %d >  MAX %d.\n", up->port.line,
1600			OMAP_MAX_HSUART_PORTS);
1601		ret = -ENXIO;
1602		goto err_port_line;
1603	}
1604
1605	up->wakeirq = wakeirq;
1606	if (!up->wakeirq)
1607		dev_info(up->port.dev, "no wakeirq for uart%d\n",
1608			 up->port.line);
1609
1610	sprintf(up->name, "OMAP UART%d", up->port.line);
1611	up->port.mapbase = mem->start;
1612	up->port.membase = base;
1613	up->port.flags = omap_up_info->flags;
 
1614	up->port.uartclk = omap_up_info->uartclk;
1615	if (!up->port.uartclk) {
1616		up->port.uartclk = DEFAULT_CLK_SPEED;
1617		dev_warn(&pdev->dev,
1618			 "No clock speed specified: using default: %d\n",
1619			 DEFAULT_CLK_SPEED);
1620	}
1621
1622	ret = serial_omap_probe_rs485(up, &pdev->dev);
1623	if (ret < 0)
1624		goto err_rs485;
1625
1626	up->latency = PM_QOS_CPU_LATENCY_DEFAULT_VALUE;
1627	up->calc_latency = PM_QOS_CPU_LATENCY_DEFAULT_VALUE;
1628	cpu_latency_qos_add_request(&up->pm_qos_request, up->latency);
1629	INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
1630
1631	platform_set_drvdata(pdev, up);
1632	if (omap_up_info->autosuspend_timeout == 0)
1633		omap_up_info->autosuspend_timeout = -1;
1634
1635	device_init_wakeup(up->dev, true);
1636
1637	pm_runtime_enable(&pdev->dev);
1638
1639	pm_runtime_get_sync(&pdev->dev);
1640
1641	omap_serial_fill_features_erratas(up);
1642
1643	ui[up->port.line] = up;
1644	serial_omap_add_console_port(up);
1645
1646	ret = uart_add_one_port(&serial_omap_reg, &up->port);
1647	if (ret != 0)
1648		goto err_add_port;
1649
 
1650	return 0;
1651
1652err_add_port:
1653	pm_runtime_put_sync(&pdev->dev);
1654	pm_runtime_disable(&pdev->dev);
1655	cpu_latency_qos_remove_request(&up->pm_qos_request);
1656	device_init_wakeup(up->dev, false);
1657err_rs485:
1658err_port_line:
1659	return ret;
1660}
1661
1662static void serial_omap_remove(struct platform_device *dev)
1663{
1664	struct uart_omap_port *up = platform_get_drvdata(dev);
1665
1666	pm_runtime_get_sync(up->dev);
1667
1668	uart_remove_one_port(&serial_omap_reg, &up->port);
1669
1670	pm_runtime_put_sync(up->dev);
1671	pm_runtime_disable(up->dev);
1672	cpu_latency_qos_remove_request(&up->pm_qos_request);
1673	device_init_wakeup(&dev->dev, false);
1674}
1675
1676/*
1677 * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
1678 * The access to uart register after MDR1 Access
1679 * causes UART to corrupt data.
1680 *
1681 * Need a delay =
1682 * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
1683 * give 10 times as much
1684 */
1685static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
1686{
1687	u8 timeout = 255;
1688
1689	serial_out(up, UART_OMAP_MDR1, mdr1);
1690	udelay(2);
1691	serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
1692			UART_FCR_CLEAR_RCVR);
1693	/*
1694	 * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
1695	 * TX_FIFO_E bit is 1.
1696	 */
1697	while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
1698				(UART_LSR_THRE | UART_LSR_DR))) {
1699		timeout--;
1700		if (!timeout) {
1701			/* Should *never* happen. we warn and carry on */
1702			dev_crit(up->dev, "Errata i202: timedout %x\n",
1703						serial_in(up, UART_LSR));
1704			break;
1705		}
1706		udelay(1);
1707	}
1708}
1709
1710#ifdef CONFIG_PM
1711static void serial_omap_restore_context(struct uart_omap_port *up)
1712{
1713	if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1714		serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
1715	else
1716		serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
1717
1718	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1719	serial_out(up, UART_EFR, UART_EFR_ECB);
1720	serial_out(up, UART_LCR, 0x0); /* Operational mode */
1721	serial_out(up, UART_IER, 0x0);
1722	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1723	serial_out(up, UART_DLL, up->dll);
1724	serial_out(up, UART_DLM, up->dlh);
1725	serial_out(up, UART_LCR, 0x0); /* Operational mode */
1726	serial_out(up, UART_IER, up->ier);
1727	serial_out(up, UART_FCR, up->fcr);
1728	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
1729	serial_out(up, UART_MCR, up->mcr);
1730	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1731	serial_out(up, UART_OMAP_SCR, up->scr);
1732	serial_out(up, UART_EFR, up->efr);
1733	serial_out(up, UART_LCR, up->lcr);
1734	if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1735		serial_omap_mdr1_errataset(up, up->mdr1);
1736	else
1737		serial_out(up, UART_OMAP_MDR1, up->mdr1);
1738	serial_out(up, UART_OMAP_WER, up->wer);
1739}
1740
1741static int serial_omap_runtime_suspend(struct device *dev)
1742{
1743	struct uart_omap_port *up = dev_get_drvdata(dev);
1744
1745	if (!up)
1746		return -EINVAL;
1747
1748	/*
1749	* When using 'no_console_suspend', the console UART must not be
1750	* suspended. Since driver suspend is managed by runtime suspend,
1751	* preventing runtime suspend (by returning error) will keep device
1752	* active during suspend.
1753	*/
1754	if (up->is_suspending && !console_suspend_enabled &&
1755	    uart_console(&up->port))
1756		return -EBUSY;
1757
1758	up->context_loss_cnt = serial_omap_get_context_loss_count(up);
1759
1760	serial_omap_enable_wakeup(up, true);
1761
1762	up->latency = PM_QOS_CPU_LATENCY_DEFAULT_VALUE;
1763	schedule_work(&up->qos_work);
1764
1765	return 0;
1766}
1767
1768static int serial_omap_runtime_resume(struct device *dev)
1769{
1770	struct uart_omap_port *up = dev_get_drvdata(dev);
1771
1772	int loss_cnt = serial_omap_get_context_loss_count(up);
1773
1774	serial_omap_enable_wakeup(up, false);
1775
1776	if (loss_cnt < 0) {
1777		dev_dbg(dev, "serial_omap_get_context_loss_count failed : %d\n",
1778			loss_cnt);
1779		serial_omap_restore_context(up);
1780	} else if (up->context_loss_cnt != loss_cnt) {
1781		serial_omap_restore_context(up);
1782	}
1783	up->latency = up->calc_latency;
1784	schedule_work(&up->qos_work);
1785
1786	return 0;
1787}
1788#endif
1789
1790static const struct dev_pm_ops serial_omap_dev_pm_ops = {
1791	SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
1792	SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
1793				serial_omap_runtime_resume, NULL)
1794	.prepare        = serial_omap_prepare,
1795	.complete       = serial_omap_complete,
1796};
1797
1798#if defined(CONFIG_OF)
1799static const struct of_device_id omap_serial_of_match[] = {
1800	{ .compatible = "ti,omap2-uart" },
1801	{ .compatible = "ti,omap3-uart" },
1802	{ .compatible = "ti,omap4-uart" },
1803	{},
1804};
1805MODULE_DEVICE_TABLE(of, omap_serial_of_match);
1806#endif
1807
1808static struct platform_driver serial_omap_driver = {
1809	.probe          = serial_omap_probe,
1810	.remove_new     = serial_omap_remove,
 
 
 
1811	.driver		= {
1812		.name	= OMAP_SERIAL_DRIVER_NAME,
1813		.pm	= &serial_omap_dev_pm_ops,
1814		.of_match_table = of_match_ptr(omap_serial_of_match),
1815	},
1816};
1817
1818static int __init serial_omap_init(void)
1819{
1820	int ret;
1821
1822	ret = uart_register_driver(&serial_omap_reg);
1823	if (ret != 0)
1824		return ret;
1825	ret = platform_driver_register(&serial_omap_driver);
1826	if (ret != 0)
1827		uart_unregister_driver(&serial_omap_reg);
1828	return ret;
1829}
1830
1831static void __exit serial_omap_exit(void)
1832{
1833	platform_driver_unregister(&serial_omap_driver);
1834	uart_unregister_driver(&serial_omap_reg);
1835}
1836
1837module_init(serial_omap_init);
1838module_exit(serial_omap_exit);
1839
1840MODULE_DESCRIPTION("OMAP High Speed UART driver");
1841MODULE_LICENSE("GPL");
1842MODULE_AUTHOR("Texas Instruments Inc");
v3.1
 
   1/*
   2 * Driver for OMAP-UART controller.
   3 * Based on drivers/serial/8250.c
   4 *
   5 * Copyright (C) 2010 Texas Instruments.
   6 *
   7 * Authors:
   8 *	Govindraj R	<govindraj.raja@ti.com>
   9 *	Thara Gopinath	<thara@ti.com>
  10 *
  11 * This program is free software; you can redistribute it and/or modify
  12 * it under the terms of the GNU General Public License as published by
  13 * the Free Software Foundation; either version 2 of the License, or
  14 * (at your option) any later version.
  15 *
  16 * Note: This driver is made separate from 8250 driver as we cannot
  17 * over load 8250 driver with omap platform specific configuration for
  18 * features like DMA, it makes easier to implement features like DMA and
  19 * hardware flow control and software flow control configuration with
  20 * this driver as required for the omap-platform.
  21 */
  22
  23#if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  24#define SUPPORT_SYSRQ
  25#endif
  26
  27#include <linux/module.h>
  28#include <linux/init.h>
  29#include <linux/console.h>
 
  30#include <linux/serial_reg.h>
  31#include <linux/delay.h>
  32#include <linux/slab.h>
  33#include <linux/tty.h>
  34#include <linux/tty_flip.h>
 
  35#include <linux/io.h>
  36#include <linux/dma-mapping.h>
  37#include <linux/clk.h>
  38#include <linux/serial_core.h>
  39#include <linux/irq.h>
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
  40
  41#include <plat/dma.h>
  42#include <plat/dmtimer.h>
  43#include <plat/omap-serial.h>
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
  44
  45static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
  46
  47/* Forward declaration of functions */
  48static void uart_tx_dma_callback(int lch, u16 ch_status, void *data);
  49static void serial_omap_rx_timeout(unsigned long uart_no);
  50static int serial_omap_start_rxdma(struct uart_omap_port *up);
  51
  52static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
  53{
  54	offset <<= up->port.regshift;
  55	return readw(up->port.membase + offset);
  56}
  57
  58static inline void serial_out(struct uart_omap_port *up, int offset, int value)
  59{
  60	offset <<= up->port.regshift;
  61	writew(value, up->port.membase + offset);
  62}
  63
  64static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
  65{
  66	serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
  67	serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
  68		       UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
  69	serial_out(up, UART_FCR, 0);
  70}
  71
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
  72/*
  73 * serial_omap_get_divisor - calculate divisor value
  74 * @port: uart port info
  75 * @baud: baudrate for which divisor needs to be calculated.
  76 *
  77 * We have written our own function to get the divisor so as to support
  78 * 13x mode. 3Mbps Baudrate as an different divisor.
  79 * Reference OMAP TRM Chapter 17:
  80 * Table 17-1. UART Mode Baud Rates, Divisor Values, and Error Rates
  81 * referring to oversampling - divisor value
  82 * baudrate 460,800 to 3,686,400 all have divisor 13
  83 * except 3,000,000 which has divisor value 16
  84 */
  85static unsigned int
  86serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
  87{
  88	unsigned int divisor;
  89
  90	if (baud > OMAP_MODE13X_SPEED && baud != 3000000)
  91		divisor = 13;
  92	else
  93		divisor = 16;
  94	return port->uartclk/(baud * divisor);
  95}
  96
  97static void serial_omap_stop_rxdma(struct uart_omap_port *up)
  98{
  99	if (up->uart_dma.rx_dma_used) {
 100		del_timer(&up->uart_dma.rx_timer);
 101		omap_stop_dma(up->uart_dma.rx_dma_channel);
 102		omap_free_dma(up->uart_dma.rx_dma_channel);
 103		up->uart_dma.rx_dma_channel = OMAP_UART_DMA_CH_FREE;
 104		up->uart_dma.rx_dma_used = false;
 105	}
 106}
 107
 108static void serial_omap_enable_ms(struct uart_port *port)
 109{
 110	struct uart_omap_port *up = (struct uart_omap_port *)port;
 111
 112	dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->pdev->id);
 113	up->ier |= UART_IER_MSI;
 114	serial_out(up, UART_IER, up->ier);
 115}
 116
 117static void serial_omap_stop_tx(struct uart_port *port)
 118{
 119	struct uart_omap_port *up = (struct uart_omap_port *)port;
 
 120
 121	if (up->use_dma &&
 122		up->uart_dma.tx_dma_channel != OMAP_UART_DMA_CH_FREE) {
 123		/*
 124		 * Check if dma is still active. If yes do nothing,
 125		 * return. Else stop dma
 126		 */
 127		if (omap_get_dma_active_status(up->uart_dma.tx_dma_channel))
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 128			return;
 129		omap_stop_dma(up->uart_dma.tx_dma_channel);
 130		omap_free_dma(up->uart_dma.tx_dma_channel);
 131		up->uart_dma.tx_dma_channel = OMAP_UART_DMA_CH_FREE;
 132	}
 133
 134	if (up->ier & UART_IER_THRI) {
 135		up->ier &= ~UART_IER_THRI;
 136		serial_out(up, UART_IER, up->ier);
 137	}
 138}
 139
 140static void serial_omap_stop_rx(struct uart_port *port)
 141{
 142	struct uart_omap_port *up = (struct uart_omap_port *)port;
 143
 144	if (up->use_dma)
 145		serial_omap_stop_rxdma(up);
 146	up->ier &= ~UART_IER_RLSI;
 147	up->port.read_status_mask &= ~UART_LSR_DR;
 148	serial_out(up, UART_IER, up->ier);
 149}
 150
 151static inline void receive_chars(struct uart_omap_port *up, int *status)
 152{
 153	struct tty_struct *tty = up->port.state->port.tty;
 154	unsigned int flag;
 155	unsigned char ch, lsr = *status;
 156	int max_count = 256;
 157
 158	do {
 159		if (likely(lsr & UART_LSR_DR))
 160			ch = serial_in(up, UART_RX);
 161		flag = TTY_NORMAL;
 162		up->port.icount.rx++;
 163
 164		if (unlikely(lsr & UART_LSR_BRK_ERROR_BITS)) {
 165			/*
 166			 * For statistics only
 167			 */
 168			if (lsr & UART_LSR_BI) {
 169				lsr &= ~(UART_LSR_FE | UART_LSR_PE);
 170				up->port.icount.brk++;
 171				/*
 172				 * We do the SysRQ and SAK checking
 173				 * here because otherwise the break
 174				 * may get masked by ignore_status_mask
 175				 * or read_status_mask.
 176				 */
 177				if (uart_handle_break(&up->port))
 178					goto ignore_char;
 179			} else if (lsr & UART_LSR_PE) {
 180				up->port.icount.parity++;
 181			} else if (lsr & UART_LSR_FE) {
 182				up->port.icount.frame++;
 183			}
 184
 185			if (lsr & UART_LSR_OE)
 186				up->port.icount.overrun++;
 187
 188			/*
 189			 * Mask off conditions which should be ignored.
 190			 */
 191			lsr &= up->port.read_status_mask;
 192
 193#ifdef CONFIG_SERIAL_OMAP_CONSOLE
 194			if (up->port.line == up->port.cons->index) {
 195				/* Recover the break flag from console xmit */
 196				lsr |= up->lsr_break_flag;
 197			}
 198#endif
 199			if (lsr & UART_LSR_BI)
 200				flag = TTY_BREAK;
 201			else if (lsr & UART_LSR_PE)
 202				flag = TTY_PARITY;
 203			else if (lsr & UART_LSR_FE)
 204				flag = TTY_FRAME;
 205		}
 206
 207		if (uart_handle_sysrq_char(&up->port, ch))
 208			goto ignore_char;
 209		uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
 210ignore_char:
 211		lsr = serial_in(up, UART_LSR);
 212	} while ((lsr & (UART_LSR_DR | UART_LSR_BI)) && (max_count-- > 0));
 213	spin_unlock(&up->port.lock);
 214	tty_flip_buffer_push(tty);
 215	spin_lock(&up->port.lock);
 216}
 217
 218static void transmit_chars(struct uart_omap_port *up)
 219{
 220	struct circ_buf *xmit = &up->port.state->xmit;
 221	int count;
 222
 223	if (up->port.x_char) {
 224		serial_out(up, UART_TX, up->port.x_char);
 225		up->port.icount.tx++;
 226		up->port.x_char = 0;
 227		return;
 228	}
 229	if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
 230		serial_omap_stop_tx(&up->port);
 231		return;
 232	}
 233	count = up->port.fifosize / 4;
 234	do {
 235		serial_out(up, UART_TX, xmit->buf[xmit->tail]);
 236		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
 237		up->port.icount.tx++;
 238		if (uart_circ_empty(xmit))
 239			break;
 240	} while (--count > 0);
 241
 242	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
 243		uart_write_wakeup(&up->port);
 244
 245	if (uart_circ_empty(xmit))
 246		serial_omap_stop_tx(&up->port);
 247}
 248
 249static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
 250{
 251	if (!(up->ier & UART_IER_THRI)) {
 252		up->ier |= UART_IER_THRI;
 253		serial_out(up, UART_IER, up->ier);
 254	}
 255}
 256
 257static void serial_omap_start_tx(struct uart_port *port)
 258{
 259	struct uart_omap_port *up = (struct uart_omap_port *)port;
 260	struct circ_buf *xmit;
 261	unsigned int start;
 262	int ret = 0;
 263
 264	if (!up->use_dma) {
 265		serial_omap_enable_ier_thri(up);
 266		return;
 
 
 
 
 
 
 
 
 
 
 267	}
 268
 269	if (up->uart_dma.tx_dma_used)
 270		return;
 
 
 
 
 
 
 
 
 
 271
 272	xmit = &up->port.state->xmit;
 
 
 
 
 273
 274	if (up->uart_dma.tx_dma_channel == OMAP_UART_DMA_CH_FREE) {
 275		ret = omap_request_dma(up->uart_dma.uart_dma_tx,
 276				"UART Tx DMA",
 277				(void *)uart_tx_dma_callback, up,
 278				&(up->uart_dma.tx_dma_channel));
 279
 280		if (ret < 0) {
 281			serial_omap_enable_ier_thri(up);
 282			return;
 283		}
 284	}
 285	spin_lock(&(up->uart_dma.tx_lock));
 286	up->uart_dma.tx_dma_used = true;
 287	spin_unlock(&(up->uart_dma.tx_lock));
 288
 289	start = up->uart_dma.tx_buf_dma_phys +
 290				(xmit->tail & (UART_XMIT_SIZE - 1));
 291
 292	up->uart_dma.tx_buf_size = uart_circ_chars_pending(xmit);
 293	/*
 294	 * It is a circular buffer. See if the buffer has wounded back.
 295	 * If yes it will have to be transferred in two separate dma
 296	 * transfers
 297	 */
 298	if (start + up->uart_dma.tx_buf_size >=
 299			up->uart_dma.tx_buf_dma_phys + UART_XMIT_SIZE)
 300		up->uart_dma.tx_buf_size =
 301			(up->uart_dma.tx_buf_dma_phys +
 302			UART_XMIT_SIZE) - start;
 303
 304	omap_set_dma_dest_params(up->uart_dma.tx_dma_channel, 0,
 305				OMAP_DMA_AMODE_CONSTANT,
 306				up->uart_dma.uart_base, 0, 0);
 307	omap_set_dma_src_params(up->uart_dma.tx_dma_channel, 0,
 308				OMAP_DMA_AMODE_POST_INC, start, 0, 0);
 309	omap_set_dma_transfer_params(up->uart_dma.tx_dma_channel,
 310				OMAP_DMA_DATA_TYPE_S8,
 311				up->uart_dma.tx_buf_size, 1,
 312				OMAP_DMA_SYNC_ELEMENT,
 313				up->uart_dma.uart_dma_tx, 0);
 314	/* FIXME: Cache maintenance needed here? */
 315	omap_start_dma(up->uart_dma.tx_dma_channel);
 316}
 317
 318static unsigned int check_modem_status(struct uart_omap_port *up)
 319{
 320	unsigned int status;
 321
 322	status = serial_in(up, UART_MSR);
 323	status |= up->msr_saved_flags;
 324	up->msr_saved_flags = 0;
 325	if ((status & UART_MSR_ANY_DELTA) == 0)
 326		return status;
 327
 328	if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
 329	    up->port.state != NULL) {
 330		if (status & UART_MSR_TERI)
 331			up->port.icount.rng++;
 332		if (status & UART_MSR_DDSR)
 333			up->port.icount.dsr++;
 334		if (status & UART_MSR_DDCD)
 335			uart_handle_dcd_change
 336				(&up->port, status & UART_MSR_DCD);
 337		if (status & UART_MSR_DCTS)
 338			uart_handle_cts_change
 339				(&up->port, status & UART_MSR_CTS);
 340		wake_up_interruptible(&up->port.state->port.delta_msr_wait);
 341	}
 342
 343	return status;
 344}
 345
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 346/**
 347 * serial_omap_irq() - This handles the interrupt from one port
 348 * @irq: uart port irq number
 349 * @dev_id: uart port info
 350 */
 351static inline irqreturn_t serial_omap_irq(int irq, void *dev_id)
 352{
 353	struct uart_omap_port *up = dev_id;
 354	unsigned int iir, lsr;
 355	unsigned long flags;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 356
 357	iir = serial_in(up, UART_IIR);
 358	if (iir & UART_IIR_NO_INT)
 359		return IRQ_NONE;
 360
 361	spin_lock_irqsave(&up->port.lock, flags);
 362	lsr = serial_in(up, UART_LSR);
 363	if (iir & UART_IIR_RLSI) {
 364		if (!up->use_dma) {
 365			if (lsr & UART_LSR_DR)
 366				receive_chars(up, &lsr);
 367		} else {
 368			up->ier &= ~(UART_IER_RDI | UART_IER_RLSI);
 369			serial_out(up, UART_IER, up->ier);
 370			if ((serial_omap_start_rxdma(up) != 0) &&
 371					(lsr & UART_LSR_DR))
 372				receive_chars(up, &lsr);
 
 
 
 
 373		}
 374	}
 
 
 375
 376	check_modem_status(up);
 377	if ((lsr & UART_LSR_THRE) && (iir & UART_IIR_THRI))
 378		transmit_chars(up);
 379
 380	spin_unlock_irqrestore(&up->port.lock, flags);
 381	up->port_activity = jiffies;
 382	return IRQ_HANDLED;
 
 383}
 384
 385static unsigned int serial_omap_tx_empty(struct uart_port *port)
 386{
 387	struct uart_omap_port *up = (struct uart_omap_port *)port;
 388	unsigned long flags = 0;
 389	unsigned int ret = 0;
 390
 391	dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->pdev->id);
 392	spin_lock_irqsave(&up->port.lock, flags);
 393	ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
 394	spin_unlock_irqrestore(&up->port.lock, flags);
 395
 396	return ret;
 397}
 398
 399static unsigned int serial_omap_get_mctrl(struct uart_port *port)
 400{
 401	struct uart_omap_port *up = (struct uart_omap_port *)port;
 402	unsigned char status;
 403	unsigned int ret = 0;
 404
 405	status = check_modem_status(up);
 406	dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->pdev->id);
 
 407
 408	if (status & UART_MSR_DCD)
 409		ret |= TIOCM_CAR;
 410	if (status & UART_MSR_RI)
 411		ret |= TIOCM_RNG;
 412	if (status & UART_MSR_DSR)
 413		ret |= TIOCM_DSR;
 414	if (status & UART_MSR_CTS)
 415		ret |= TIOCM_CTS;
 416	return ret;
 417}
 418
 419static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
 420{
 421	struct uart_omap_port *up = (struct uart_omap_port *)port;
 422	unsigned char mcr = 0;
 423
 424	dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->pdev->id);
 425	if (mctrl & TIOCM_RTS)
 426		mcr |= UART_MCR_RTS;
 427	if (mctrl & TIOCM_DTR)
 428		mcr |= UART_MCR_DTR;
 429	if (mctrl & TIOCM_OUT1)
 430		mcr |= UART_MCR_OUT1;
 431	if (mctrl & TIOCM_OUT2)
 432		mcr |= UART_MCR_OUT2;
 433	if (mctrl & TIOCM_LOOP)
 434		mcr |= UART_MCR_LOOP;
 435
 436	mcr |= up->mcr;
 437	serial_out(up, UART_MCR, mcr);
 
 
 
 
 
 
 
 
 
 
 
 
 
 438}
 439
 440static void serial_omap_break_ctl(struct uart_port *port, int break_state)
 441{
 442	struct uart_omap_port *up = (struct uart_omap_port *)port;
 443	unsigned long flags = 0;
 444
 445	dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->pdev->id);
 446	spin_lock_irqsave(&up->port.lock, flags);
 447	if (break_state == -1)
 448		up->lcr |= UART_LCR_SBC;
 449	else
 450		up->lcr &= ~UART_LCR_SBC;
 451	serial_out(up, UART_LCR, up->lcr);
 452	spin_unlock_irqrestore(&up->port.lock, flags);
 453}
 454
 455static int serial_omap_startup(struct uart_port *port)
 456{
 457	struct uart_omap_port *up = (struct uart_omap_port *)port;
 458	unsigned long flags = 0;
 459	int retval;
 460
 461	/*
 462	 * Allocate the IRQ
 463	 */
 464	retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
 465				up->name, up);
 466	if (retval)
 467		return retval;
 468
 469	dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->pdev->id);
 
 
 
 
 
 
 
 
 
 470
 
 471	/*
 472	 * Clear the FIFO buffers and disable them.
 473	 * (they will be reenabled in set_termios())
 474	 */
 475	serial_omap_clear_fifos(up);
 476	/* For Hardware flow control */
 477	serial_out(up, UART_MCR, UART_MCR_RTS);
 478
 479	/*
 480	 * Clear the interrupt registers.
 481	 */
 482	(void) serial_in(up, UART_LSR);
 483	if (serial_in(up, UART_LSR) & UART_LSR_DR)
 484		(void) serial_in(up, UART_RX);
 485	(void) serial_in(up, UART_IIR);
 486	(void) serial_in(up, UART_MSR);
 487
 488	/*
 489	 * Now, initialize the UART
 490	 */
 491	serial_out(up, UART_LCR, UART_LCR_WLEN8);
 492	spin_lock_irqsave(&up->port.lock, flags);
 493	/*
 494	 * Most PC uarts need OUT2 raised to enable interrupts.
 495	 */
 496	up->port.mctrl |= TIOCM_OUT2;
 497	serial_omap_set_mctrl(&up->port, up->port.mctrl);
 498	spin_unlock_irqrestore(&up->port.lock, flags);
 499
 500	up->msr_saved_flags = 0;
 501	if (up->use_dma) {
 502		free_page((unsigned long)up->port.state->xmit.buf);
 503		up->port.state->xmit.buf = dma_alloc_coherent(NULL,
 504			UART_XMIT_SIZE,
 505			(dma_addr_t *)&(up->uart_dma.tx_buf_dma_phys),
 506			0);
 507		init_timer(&(up->uart_dma.rx_timer));
 508		up->uart_dma.rx_timer.function = serial_omap_rx_timeout;
 509		up->uart_dma.rx_timer.data = up->pdev->id;
 510		/* Currently the buffer size is 4KB. Can increase it */
 511		up->uart_dma.rx_buf = dma_alloc_coherent(NULL,
 512			up->uart_dma.rx_buf_size,
 513			(dma_addr_t *)&(up->uart_dma.rx_buf_dma_phys), 0);
 514	}
 515	/*
 516	 * Finally, enable interrupts. Note: Modem status interrupts
 517	 * are set via set_termios(), which will be occurring imminently
 518	 * anyway, so we don't enable them here.
 519	 */
 520	up->ier = UART_IER_RLSI | UART_IER_RDI;
 521	serial_out(up, UART_IER, up->ier);
 522
 523	/* Enable module level wake up */
 524	serial_out(up, UART_OMAP_WER, OMAP_UART_WER_MOD_WKUP);
 
 
 
 
 525
 526	up->port_activity = jiffies;
 527	return 0;
 528}
 529
 530static void serial_omap_shutdown(struct uart_port *port)
 531{
 532	struct uart_omap_port *up = (struct uart_omap_port *)port;
 533	unsigned long flags = 0;
 
 
 534
 535	dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->pdev->id);
 536	/*
 537	 * Disable interrupts from this port
 538	 */
 539	up->ier = 0;
 540	serial_out(up, UART_IER, 0);
 541
 542	spin_lock_irqsave(&up->port.lock, flags);
 543	up->port.mctrl &= ~TIOCM_OUT2;
 544	serial_omap_set_mctrl(&up->port, up->port.mctrl);
 545	spin_unlock_irqrestore(&up->port.lock, flags);
 546
 547	/*
 548	 * Disable break condition and FIFOs
 549	 */
 550	serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
 551	serial_omap_clear_fifos(up);
 552
 553	/*
 554	 * Read data port to reset things, and then free the irq
 555	 */
 556	if (serial_in(up, UART_LSR) & UART_LSR_DR)
 557		(void) serial_in(up, UART_RX);
 558	if (up->use_dma) {
 559		dma_free_coherent(up->port.dev,
 560			UART_XMIT_SIZE,	up->port.state->xmit.buf,
 561			up->uart_dma.tx_buf_dma_phys);
 562		up->port.state->xmit.buf = NULL;
 563		serial_omap_stop_rx(port);
 564		dma_free_coherent(up->port.dev,
 565			up->uart_dma.rx_buf_size, up->uart_dma.rx_buf,
 566			up->uart_dma.rx_buf_dma_phys);
 567		up->uart_dma.rx_buf = NULL;
 568	}
 569	free_irq(up->port.irq, up);
 
 570}
 571
 572static inline void
 573serial_omap_configure_xonxoff
 574		(struct uart_omap_port *up, struct ktermios *termios)
 575{
 576	unsigned char efr = 0;
 577
 578	up->lcr = serial_in(up, UART_LCR);
 579	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
 580	up->efr = serial_in(up, UART_EFR);
 581	serial_out(up, UART_EFR, up->efr & ~UART_EFR_ECB);
 582
 583	serial_out(up, UART_XON1, termios->c_cc[VSTART]);
 584	serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
 585
 586	/* clear SW control mode bits */
 587	efr = up->efr;
 588	efr &= OMAP_UART_SW_CLR;
 589
 590	/*
 591	 * IXON Flag:
 592	 * Enable XON/XOFF flow control on output.
 593	 * Transmit XON1, XOFF1
 594	 */
 595	if (termios->c_iflag & IXON)
 596		efr |= OMAP_UART_SW_TX;
 597
 598	/*
 599	 * IXOFF Flag:
 600	 * Enable XON/XOFF flow control on input.
 601	 * Receiver compares XON1, XOFF1.
 602	 */
 603	if (termios->c_iflag & IXOFF)
 604		efr |= OMAP_UART_SW_RX;
 605
 606	serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
 607	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
 608
 609	up->mcr = serial_in(up, UART_MCR);
 610
 611	/*
 612	 * IXANY Flag:
 613	 * Enable any character to restart output.
 614	 * Operation resumes after receiving any
 615	 * character after recognition of the XOFF character
 616	 */
 617	if (termios->c_iflag & IXANY)
 618		up->mcr |= UART_MCR_XONANY;
 619
 620	serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
 621	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
 622	serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
 623	/* Enable special char function UARTi.EFR_REG[5] and
 624	 * load the new software flow control mode IXON or IXOFF
 625	 * and restore the UARTi.EFR_REG[4] ENHANCED_EN value.
 626	 */
 627	serial_out(up, UART_EFR, efr | UART_EFR_SCD);
 628	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
 629
 630	serial_out(up, UART_MCR, up->mcr & ~UART_MCR_TCRTLR);
 631	serial_out(up, UART_LCR, up->lcr);
 632}
 633
 634static void
 635serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
 636			struct ktermios *old)
 637{
 638	struct uart_omap_port *up = (struct uart_omap_port *)port;
 639	unsigned char cval = 0;
 640	unsigned char efr = 0;
 641	unsigned long flags = 0;
 642	unsigned int baud, quot;
 643
 644	switch (termios->c_cflag & CSIZE) {
 645	case CS5:
 646		cval = UART_LCR_WLEN5;
 647		break;
 648	case CS6:
 649		cval = UART_LCR_WLEN6;
 650		break;
 651	case CS7:
 652		cval = UART_LCR_WLEN7;
 653		break;
 654	default:
 655	case CS8:
 656		cval = UART_LCR_WLEN8;
 657		break;
 658	}
 659
 660	if (termios->c_cflag & CSTOPB)
 661		cval |= UART_LCR_STOP;
 662	if (termios->c_cflag & PARENB)
 663		cval |= UART_LCR_PARITY;
 664	if (!(termios->c_cflag & PARODD))
 665		cval |= UART_LCR_EPAR;
 
 
 666
 667	/*
 668	 * Ask the core to calculate the divisor for us.
 669	 */
 670
 671	baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
 672	quot = serial_omap_get_divisor(port, baud);
 673
 
 
 
 
 
 
 
 
 
 674	up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
 675			UART_FCR_ENABLE_FIFO;
 676	if (up->use_dma)
 677		up->fcr |= UART_FCR_DMA_SELECT;
 678
 679	/*
 680	 * Ok, we're now changing the port state. Do it with
 681	 * interrupts disabled.
 682	 */
 683	spin_lock_irqsave(&up->port.lock, flags);
 684
 685	/*
 686	 * Update the per-port timeout.
 687	 */
 688	uart_update_timeout(port, termios->c_cflag, baud);
 689
 690	up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
 691	if (termios->c_iflag & INPCK)
 692		up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
 693	if (termios->c_iflag & (BRKINT | PARMRK))
 694		up->port.read_status_mask |= UART_LSR_BI;
 695
 696	/*
 697	 * Characters to ignore
 698	 */
 699	up->port.ignore_status_mask = 0;
 700	if (termios->c_iflag & IGNPAR)
 701		up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
 702	if (termios->c_iflag & IGNBRK) {
 703		up->port.ignore_status_mask |= UART_LSR_BI;
 704		/*
 705		 * If we're ignoring parity and break indicators,
 706		 * ignore overruns too (for real raw support).
 707		 */
 708		if (termios->c_iflag & IGNPAR)
 709			up->port.ignore_status_mask |= UART_LSR_OE;
 710	}
 711
 712	/*
 713	 * ignore all characters if CREAD is not set
 714	 */
 715	if ((termios->c_cflag & CREAD) == 0)
 716		up->port.ignore_status_mask |= UART_LSR_DR;
 717
 718	/*
 719	 * Modem status interrupts
 720	 */
 721	up->ier &= ~UART_IER_MSI;
 722	if (UART_ENABLE_MS(&up->port, termios->c_cflag))
 723		up->ier |= UART_IER_MSI;
 724	serial_out(up, UART_IER, up->ier);
 725	serial_out(up, UART_LCR, cval);		/* reset DLAB */
 
 
 726
 727	/* FIFOs and DMA Settings */
 728
 729	/* FCR can be changed only when the
 730	 * baud clock is not running
 731	 * DLL_REG and DLH_REG set to 0.
 732	 */
 733	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
 734	serial_out(up, UART_DLL, 0);
 735	serial_out(up, UART_DLM, 0);
 736	serial_out(up, UART_LCR, 0);
 737
 738	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
 739
 740	up->efr = serial_in(up, UART_EFR);
 
 741	serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
 742
 743	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
 744	up->mcr = serial_in(up, UART_MCR);
 745	serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
 746	/* FIFO ENABLE, DMA MODE */
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 747	serial_out(up, UART_FCR, up->fcr);
 748	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
 749
 750	if (up->use_dma) {
 751		serial_out(up, UART_TI752_TLR, 0);
 752		serial_out(up, UART_OMAP_SCR,
 753			(UART_FCR_TRIGGER_4 | UART_FCR_TRIGGER_8));
 754	}
 755
 
 
 
 
 756	serial_out(up, UART_EFR, up->efr);
 757	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
 758	serial_out(up, UART_MCR, up->mcr);
 759
 760	/* Protocol, Baud Rate, and Interrupt Settings */
 761
 762	serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
 
 
 
 
 763	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
 764
 765	up->efr = serial_in(up, UART_EFR);
 766	serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
 767
 768	serial_out(up, UART_LCR, 0);
 769	serial_out(up, UART_IER, 0);
 770	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
 771
 772	serial_out(up, UART_DLL, quot & 0xff);          /* LS of divisor */
 773	serial_out(up, UART_DLM, quot >> 8);            /* MS of divisor */
 774
 775	serial_out(up, UART_LCR, 0);
 776	serial_out(up, UART_IER, up->ier);
 777	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
 778
 779	serial_out(up, UART_EFR, up->efr);
 780	serial_out(up, UART_LCR, cval);
 781
 782	if (baud > 230400 && baud != 3000000)
 783		serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_13X_MODE);
 784	else
 785		serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_16X_MODE);
 786
 787	/* Hardware Flow Control Configuration */
 
 
 
 788
 789	if (termios->c_cflag & CRTSCTS) {
 790		efr |= (UART_EFR_CTS | UART_EFR_RTS);
 791		serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
 792
 793		up->mcr = serial_in(up, UART_MCR);
 794		serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
 795
 796		serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
 797		up->efr = serial_in(up, UART_EFR);
 798		serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
 799
 800		serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
 801		serial_out(up, UART_EFR, efr); /* Enable AUTORTS and AUTOCTS */
 802		serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
 803		serial_out(up, UART_MCR, up->mcr | UART_MCR_RTS);
 804		serial_out(up, UART_LCR, cval);
 
 
 
 
 
 
 
 805	}
 806
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 807	serial_omap_set_mctrl(&up->port, up->port.mctrl);
 808	/* Software Flow Control Configuration */
 809	serial_omap_configure_xonxoff(up, termios);
 810
 811	spin_unlock_irqrestore(&up->port.lock, flags);
 812	dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->pdev->id);
 813}
 814
 815static void
 816serial_omap_pm(struct uart_port *port, unsigned int state,
 817	       unsigned int oldstate)
 818{
 819	struct uart_omap_port *up = (struct uart_omap_port *)port;
 820	unsigned char efr;
 821
 822	dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->pdev->id);
 
 823	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
 824	efr = serial_in(up, UART_EFR);
 825	serial_out(up, UART_EFR, efr | UART_EFR_ECB);
 826	serial_out(up, UART_LCR, 0);
 827
 828	serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
 829	serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
 830	serial_out(up, UART_EFR, efr);
 831	serial_out(up, UART_LCR, 0);
 832}
 833
 834static void serial_omap_release_port(struct uart_port *port)
 835{
 836	dev_dbg(port->dev, "serial_omap_release_port+\n");
 837}
 838
 839static int serial_omap_request_port(struct uart_port *port)
 840{
 841	dev_dbg(port->dev, "serial_omap_request_port+\n");
 842	return 0;
 843}
 844
 845static void serial_omap_config_port(struct uart_port *port, int flags)
 846{
 847	struct uart_omap_port *up = (struct uart_omap_port *)port;
 848
 849	dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
 850							up->pdev->id);
 851	up->port.type = PORT_OMAP;
 
 852}
 853
 854static int
 855serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
 856{
 857	/* we don't want the core code to modify any port params */
 858	dev_dbg(port->dev, "serial_omap_verify_port+\n");
 859	return -EINVAL;
 860}
 861
 862static const char *
 863serial_omap_type(struct uart_port *port)
 864{
 865	struct uart_omap_port *up = (struct uart_omap_port *)port;
 866
 867	dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->pdev->id);
 868	return up->name;
 869}
 870
 871#define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
 872
 873static inline void wait_for_xmitr(struct uart_omap_port *up)
 874{
 875	unsigned int status, tmout = 10000;
 876
 877	/* Wait up to 10ms for the character(s) to be sent. */
 878	do {
 879		status = serial_in(up, UART_LSR);
 880
 881		if (status & UART_LSR_BI)
 882			up->lsr_break_flag = UART_LSR_BI;
 883
 884		if (--tmout == 0)
 885			break;
 886		udelay(1);
 887	} while ((status & BOTH_EMPTY) != BOTH_EMPTY);
 888
 889	/* Wait up to 1s for flow control if necessary */
 890	if (up->port.flags & UPF_CONS_FLOW) {
 891		tmout = 1000000;
 892		for (tmout = 1000000; tmout; tmout--) {
 893			unsigned int msr = serial_in(up, UART_MSR);
 894
 895			up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
 896			if (msr & UART_MSR_CTS)
 897				break;
 898
 899			udelay(1);
 900		}
 901	}
 902}
 903
 904#ifdef CONFIG_CONSOLE_POLL
 905
 906static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
 907{
 908	struct uart_omap_port *up = (struct uart_omap_port *)port;
 
 909	wait_for_xmitr(up);
 910	serial_out(up, UART_TX, ch);
 911}
 912
 913static int serial_omap_poll_get_char(struct uart_port *port)
 914{
 915	struct uart_omap_port *up = (struct uart_omap_port *)port;
 916	unsigned int status = serial_in(up, UART_LSR);
 917
 918	if (!(status & UART_LSR_DR))
 919		return NO_POLL_CHAR;
 
 
 
 920
 921	return serial_in(up, UART_RX);
 
 
 
 922}
 923
 924#endif /* CONFIG_CONSOLE_POLL */
 925
 926#ifdef CONFIG_SERIAL_OMAP_CONSOLE
 927
 928static struct uart_omap_port *serial_omap_console_ports[4];
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 929
 930static struct uart_driver serial_omap_reg;
 931
 932static void serial_omap_console_putchar(struct uart_port *port, int ch)
 933{
 934	struct uart_omap_port *up = (struct uart_omap_port *)port;
 935
 936	wait_for_xmitr(up);
 937	serial_out(up, UART_TX, ch);
 938}
 939
 940static void
 941serial_omap_console_write(struct console *co, const char *s,
 942		unsigned int count)
 943{
 944	struct uart_omap_port *up = serial_omap_console_ports[co->index];
 945	unsigned long flags;
 946	unsigned int ier;
 947	int locked = 1;
 948
 949	local_irq_save(flags);
 950	if (up->port.sysrq)
 951		locked = 0;
 952	else if (oops_in_progress)
 953		locked = spin_trylock(&up->port.lock);
 954	else
 955		spin_lock(&up->port.lock);
 956
 957	/*
 958	 * First save the IER then disable the interrupts
 959	 */
 960	ier = serial_in(up, UART_IER);
 961	serial_out(up, UART_IER, 0);
 962
 963	uart_console_write(&up->port, s, count, serial_omap_console_putchar);
 964
 965	/*
 966	 * Finally, wait for transmitter to become empty
 967	 * and restore the IER
 968	 */
 969	wait_for_xmitr(up);
 970	serial_out(up, UART_IER, ier);
 971	/*
 972	 * The receive handling will happen properly because the
 973	 * receive ready bit will still be set; it is not cleared
 974	 * on read.  However, modem control will not, we must
 975	 * call it if we have saved something in the saved flags
 976	 * while processing with interrupts off.
 977	 */
 978	if (up->msr_saved_flags)
 979		check_modem_status(up);
 980
 981	if (locked)
 982		spin_unlock(&up->port.lock);
 983	local_irq_restore(flags);
 984}
 985
 986static int __init
 987serial_omap_console_setup(struct console *co, char *options)
 988{
 989	struct uart_omap_port *up;
 990	int baud = 115200;
 991	int bits = 8;
 992	int parity = 'n';
 993	int flow = 'n';
 994
 995	if (serial_omap_console_ports[co->index] == NULL)
 996		return -ENODEV;
 997	up = serial_omap_console_ports[co->index];
 998
 999	if (options)
1000		uart_parse_options(options, &baud, &parity, &bits, &flow);
1001
1002	return uart_set_options(&up->port, co, baud, parity, bits, flow);
1003}
1004
1005static struct console serial_omap_console = {
1006	.name		= OMAP_SERIAL_NAME,
1007	.write		= serial_omap_console_write,
1008	.device		= uart_console_device,
1009	.setup		= serial_omap_console_setup,
1010	.flags		= CON_PRINTBUFFER,
1011	.index		= -1,
1012	.data		= &serial_omap_reg,
1013};
1014
1015static void serial_omap_add_console_port(struct uart_omap_port *up)
1016{
1017	serial_omap_console_ports[up->pdev->id] = up;
1018}
1019
1020#define OMAP_CONSOLE	(&serial_omap_console)
1021
1022#else
1023
1024#define OMAP_CONSOLE	NULL
1025
1026static inline void serial_omap_add_console_port(struct uart_omap_port *up)
1027{}
1028
1029#endif
1030
1031static struct uart_ops serial_omap_pops = {
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1032	.tx_empty	= serial_omap_tx_empty,
1033	.set_mctrl	= serial_omap_set_mctrl,
1034	.get_mctrl	= serial_omap_get_mctrl,
1035	.stop_tx	= serial_omap_stop_tx,
1036	.start_tx	= serial_omap_start_tx,
 
 
1037	.stop_rx	= serial_omap_stop_rx,
1038	.enable_ms	= serial_omap_enable_ms,
1039	.break_ctl	= serial_omap_break_ctl,
1040	.startup	= serial_omap_startup,
1041	.shutdown	= serial_omap_shutdown,
1042	.set_termios	= serial_omap_set_termios,
1043	.pm		= serial_omap_pm,
1044	.type		= serial_omap_type,
1045	.release_port	= serial_omap_release_port,
1046	.request_port	= serial_omap_request_port,
1047	.config_port	= serial_omap_config_port,
1048	.verify_port	= serial_omap_verify_port,
1049#ifdef CONFIG_CONSOLE_POLL
1050	.poll_put_char  = serial_omap_poll_put_char,
1051	.poll_get_char  = serial_omap_poll_get_char,
1052#endif
1053};
1054
1055static struct uart_driver serial_omap_reg = {
1056	.owner		= THIS_MODULE,
1057	.driver_name	= "OMAP-SERIAL",
1058	.dev_name	= OMAP_SERIAL_NAME,
1059	.nr		= OMAP_MAX_HSUART_PORTS,
1060	.cons		= OMAP_CONSOLE,
1061};
1062
1063static int
1064serial_omap_suspend(struct platform_device *pdev, pm_message_t state)
1065{
1066	struct uart_omap_port *up = platform_get_drvdata(pdev);
 
 
1067
1068	if (up)
1069		uart_suspend_port(&serial_omap_reg, &up->port);
1070	return 0;
1071}
1072
1073static int serial_omap_resume(struct platform_device *dev)
 
 
 
 
 
 
 
1074{
1075	struct uart_omap_port *up = platform_get_drvdata(dev);
 
 
 
 
 
 
 
 
1076
1077	if (up)
1078		uart_resume_port(&serial_omap_reg, &up->port);
1079	return 0;
1080}
1081
1082static void serial_omap_rx_timeout(unsigned long uart_no)
1083{
1084	struct uart_omap_port *up = ui[uart_no];
1085	unsigned int curr_dma_pos, curr_transmitted_size;
1086	int ret = 0;
1087
1088	curr_dma_pos = omap_get_dma_dst_pos(up->uart_dma.rx_dma_channel);
1089	if ((curr_dma_pos == up->uart_dma.prev_rx_dma_pos) ||
1090			     (curr_dma_pos == 0)) {
1091		if (jiffies_to_msecs(jiffies - up->port_activity) <
1092							RX_TIMEOUT) {
1093			mod_timer(&up->uart_dma.rx_timer, jiffies +
1094				usecs_to_jiffies(up->uart_dma.rx_timeout));
1095		} else {
1096			serial_omap_stop_rxdma(up);
1097			up->ier |= (UART_IER_RDI | UART_IER_RLSI);
1098			serial_out(up, UART_IER, up->ier);
1099		}
1100		return;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1101	}
1102
1103	curr_transmitted_size = curr_dma_pos -
1104					up->uart_dma.prev_rx_dma_pos;
1105	up->port.icount.rx += curr_transmitted_size;
1106	tty_insert_flip_string(up->port.state->port.tty,
1107			up->uart_dma.rx_buf +
1108			(up->uart_dma.prev_rx_dma_pos -
1109			up->uart_dma.rx_buf_dma_phys),
1110			curr_transmitted_size);
1111	tty_flip_buffer_push(up->port.state->port.tty);
1112	up->uart_dma.prev_rx_dma_pos = curr_dma_pos;
1113	if (up->uart_dma.rx_buf_size +
1114			up->uart_dma.rx_buf_dma_phys == curr_dma_pos) {
1115		ret = serial_omap_start_rxdma(up);
1116		if (ret < 0) {
1117			serial_omap_stop_rxdma(up);
1118			up->ier |= (UART_IER_RDI | UART_IER_RLSI);
1119			serial_out(up, UART_IER, up->ier);
1120		}
1121	} else  {
1122		mod_timer(&up->uart_dma.rx_timer, jiffies +
1123			usecs_to_jiffies(up->uart_dma.rx_timeout));
1124	}
1125	up->port_activity = jiffies;
1126}
1127
1128static void uart_rx_dma_callback(int lch, u16 ch_status, void *data)
1129{
1130	return;
1131}
 
 
 
1132
1133static int serial_omap_start_rxdma(struct uart_omap_port *up)
1134{
1135	int ret = 0;
1136
1137	if (up->uart_dma.rx_dma_channel == -1) {
1138		ret = omap_request_dma(up->uart_dma.uart_dma_rx,
1139				"UART Rx DMA",
1140				(void *)uart_rx_dma_callback, up,
1141				&(up->uart_dma.rx_dma_channel));
1142		if (ret < 0)
1143			return ret;
1144
1145		omap_set_dma_src_params(up->uart_dma.rx_dma_channel, 0,
1146				OMAP_DMA_AMODE_CONSTANT,
1147				up->uart_dma.uart_base, 0, 0);
1148		omap_set_dma_dest_params(up->uart_dma.rx_dma_channel, 0,
1149				OMAP_DMA_AMODE_POST_INC,
1150				up->uart_dma.rx_buf_dma_phys, 0, 0);
1151		omap_set_dma_transfer_params(up->uart_dma.rx_dma_channel,
1152				OMAP_DMA_DATA_TYPE_S8,
1153				up->uart_dma.rx_buf_size, 1,
1154				OMAP_DMA_SYNC_ELEMENT,
1155				up->uart_dma.uart_dma_rx, 0);
1156	}
1157	up->uart_dma.prev_rx_dma_pos = up->uart_dma.rx_buf_dma_phys;
1158	/* FIXME: Cache maintenance needed here? */
1159	omap_start_dma(up->uart_dma.rx_dma_channel);
1160	mod_timer(&up->uart_dma.rx_timer, jiffies +
1161				usecs_to_jiffies(up->uart_dma.rx_timeout));
1162	up->uart_dma.rx_dma_used = true;
1163	return ret;
1164}
1165
1166static void serial_omap_continue_tx(struct uart_omap_port *up)
 
 
 
 
 
 
 
 
1167{
1168	struct circ_buf *xmit = &up->port.state->xmit;
1169	unsigned int start = up->uart_dma.tx_buf_dma_phys
1170			+ (xmit->tail & (UART_XMIT_SIZE - 1));
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1171
1172	if (uart_circ_empty(xmit))
1173		return;
 
 
 
 
 
 
1174
1175	up->uart_dma.tx_buf_size = uart_circ_chars_pending(xmit);
1176	/*
1177	 * It is a circular buffer. See if the buffer has wounded back.
1178	 * If yes it will have to be transferred in two separate dma
1179	 * transfers
1180	 */
1181	if (start + up->uart_dma.tx_buf_size >=
1182			up->uart_dma.tx_buf_dma_phys + UART_XMIT_SIZE)
1183		up->uart_dma.tx_buf_size =
1184			(up->uart_dma.tx_buf_dma_phys + UART_XMIT_SIZE) - start;
1185	omap_set_dma_dest_params(up->uart_dma.tx_dma_channel, 0,
1186				OMAP_DMA_AMODE_CONSTANT,
1187				up->uart_dma.uart_base, 0, 0);
1188	omap_set_dma_src_params(up->uart_dma.tx_dma_channel, 0,
1189				OMAP_DMA_AMODE_POST_INC, start, 0, 0);
1190	omap_set_dma_transfer_params(up->uart_dma.tx_dma_channel,
1191				OMAP_DMA_DATA_TYPE_S8,
1192				up->uart_dma.tx_buf_size, 1,
1193				OMAP_DMA_SYNC_ELEMENT,
1194				up->uart_dma.uart_dma_tx, 0);
1195	/* FIXME: Cache maintenance needed here? */
1196	omap_start_dma(up->uart_dma.tx_dma_channel);
1197}
1198
1199static void uart_tx_dma_callback(int lch, u16 ch_status, void *data)
1200{
1201	struct uart_omap_port *up = (struct uart_omap_port *)data;
1202	struct circ_buf *xmit = &up->port.state->xmit;
1203
1204	xmit->tail = (xmit->tail + up->uart_dma.tx_buf_size) & \
1205			(UART_XMIT_SIZE - 1);
1206	up->port.icount.tx += up->uart_dma.tx_buf_size;
1207
1208	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
1209		uart_write_wakeup(&up->port);
1210
1211	if (uart_circ_empty(xmit)) {
1212		spin_lock(&(up->uart_dma.tx_lock));
1213		serial_omap_stop_tx(&up->port);
1214		up->uart_dma.tx_dma_used = false;
1215		spin_unlock(&(up->uart_dma.tx_lock));
1216	} else {
1217		omap_stop_dma(up->uart_dma.tx_dma_channel);
1218		serial_omap_continue_tx(up);
1219	}
1220	up->port_activity = jiffies;
1221	return;
1222}
1223
1224static int serial_omap_probe(struct platform_device *pdev)
1225{
1226	struct uart_omap_port	*up;
1227	struct resource		*mem, *irq, *dma_tx, *dma_rx;
1228	struct omap_uart_port_info *omap_up_info = pdev->dev.platform_data;
1229	int ret = -ENOSPC;
1230
1231	mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1232	if (!mem) {
1233		dev_err(&pdev->dev, "no mem resource?\n");
1234		return -ENODEV;
 
 
 
 
 
 
 
 
 
 
 
1235	}
1236
1237	irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1238	if (!irq) {
1239		dev_err(&pdev->dev, "no irq resource?\n");
1240		return -ENODEV;
1241	}
1242
1243	if (!request_mem_region(mem->start, resource_size(mem),
1244				pdev->dev.driver->name)) {
1245		dev_err(&pdev->dev, "memory region already claimed\n");
1246		return -EBUSY;
1247	}
1248
1249	dma_rx = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx");
1250	if (!dma_rx) {
1251		ret = -EINVAL;
1252		goto err;
1253	}
1254
1255	dma_tx = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx");
1256	if (!dma_tx) {
1257		ret = -EINVAL;
1258		goto err;
1259	}
1260
1261	up = kzalloc(sizeof(*up), GFP_KERNEL);
1262	if (up == NULL) {
1263		ret = -ENOMEM;
1264		goto do_release_region;
1265	}
1266	sprintf(up->name, "OMAP UART%d", pdev->id);
1267	up->pdev = pdev;
1268	up->port.dev = &pdev->dev;
1269	up->port.type = PORT_OMAP;
1270	up->port.iotype = UPIO_MEM;
1271	up->port.irq = irq->start;
1272
1273	up->port.regshift = 2;
1274	up->port.fifosize = 64;
1275	up->port.ops = &serial_omap_pops;
1276	up->port.line = pdev->id;
 
 
 
 
 
1277
1278	up->port.membase = omap_up_info->membase;
1279	up->port.mapbase = omap_up_info->mapbase;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1280	up->port.flags = omap_up_info->flags;
1281	up->port.irqflags = omap_up_info->irqflags;
1282	up->port.uartclk = omap_up_info->uartclk;
1283	up->uart_dma.uart_base = mem->start;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1284
1285	if (omap_up_info->dma_enabled) {
1286		up->uart_dma.uart_dma_tx = dma_tx->start;
1287		up->uart_dma.uart_dma_rx = dma_rx->start;
1288		up->use_dma = 1;
1289		up->uart_dma.rx_buf_size = 4096;
1290		up->uart_dma.rx_timeout = 2;
1291		spin_lock_init(&(up->uart_dma.tx_lock));
1292		spin_lock_init(&(up->uart_dma.rx_lock));
1293		up->uart_dma.tx_dma_channel = OMAP_UART_DMA_CH_FREE;
1294		up->uart_dma.rx_dma_channel = OMAP_UART_DMA_CH_FREE;
1295	}
1296
1297	ui[pdev->id] = up;
1298	serial_omap_add_console_port(up);
1299
1300	ret = uart_add_one_port(&serial_omap_reg, &up->port);
1301	if (ret != 0)
1302		goto do_release_region;
1303
1304	platform_set_drvdata(pdev, up);
1305	return 0;
1306err:
1307	dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
1308				pdev->id, __func__, ret);
1309do_release_region:
1310	release_mem_region(mem->start, resource_size(mem));
 
 
 
1311	return ret;
1312}
1313
1314static int serial_omap_remove(struct platform_device *dev)
1315{
1316	struct uart_omap_port *up = platform_get_drvdata(dev);
1317
1318	platform_set_drvdata(dev, NULL);
1319	if (up) {
1320		uart_remove_one_port(&serial_omap_reg, &up->port);
1321		kfree(up);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1322	}
 
 
 
1323	return 0;
1324}
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1325
1326static struct platform_driver serial_omap_driver = {
1327	.probe          = serial_omap_probe,
1328	.remove         = serial_omap_remove,
1329
1330	.suspend	= serial_omap_suspend,
1331	.resume		= serial_omap_resume,
1332	.driver		= {
1333		.name	= DRIVER_NAME,
 
 
1334	},
1335};
1336
1337static int __init serial_omap_init(void)
1338{
1339	int ret;
1340
1341	ret = uart_register_driver(&serial_omap_reg);
1342	if (ret != 0)
1343		return ret;
1344	ret = platform_driver_register(&serial_omap_driver);
1345	if (ret != 0)
1346		uart_unregister_driver(&serial_omap_reg);
1347	return ret;
1348}
1349
1350static void __exit serial_omap_exit(void)
1351{
1352	platform_driver_unregister(&serial_omap_driver);
1353	uart_unregister_driver(&serial_omap_reg);
1354}
1355
1356module_init(serial_omap_init);
1357module_exit(serial_omap_exit);
1358
1359MODULE_DESCRIPTION("OMAP High Speed UART driver");
1360MODULE_LICENSE("GPL");
1361MODULE_AUTHOR("Texas Instruments Inc");