Loading...
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * lpc_sch.c - LPC interface for Intel Poulsbo SCH
4 *
5 * LPC bridge function of the Intel SCH contains many other
6 * functional units, such as Interrupt controllers, Timers,
7 * Power Management, System Management, GPIO, RTC, and LPC
8 * Configuration Registers.
9 *
10 * Copyright (c) 2010 CompuLab Ltd
11 * Copyright (c) 2014 Intel Corp.
12 * Author: Denis Turischev <denis@compulab.co.il>
13 */
14
15#include <linux/kernel.h>
16#include <linux/module.h>
17#include <linux/errno.h>
18#include <linux/acpi.h>
19#include <linux/pci.h>
20#include <linux/mfd/core.h>
21
22#define SMBASE 0x40
23#define SMBUS_IO_SIZE 64
24
25#define GPIO_BASE 0x44
26#define GPIO_IO_SIZE 64
27#define GPIO_IO_SIZE_CENTERTON 128
28
29#define WDTBASE 0x84
30#define WDT_IO_SIZE 64
31
32enum sch_chipsets {
33 LPC_SCH = 0, /* Intel Poulsbo SCH */
34 LPC_ITC, /* Intel Tunnel Creek */
35 LPC_CENTERTON, /* Intel Centerton */
36 LPC_QUARK_X1000, /* Intel Quark X1000 */
37};
38
39struct lpc_sch_info {
40 unsigned int io_size_smbus;
41 unsigned int io_size_gpio;
42 unsigned int io_size_wdt;
43};
44
45static struct lpc_sch_info sch_chipset_info[] = {
46 [LPC_SCH] = {
47 .io_size_smbus = SMBUS_IO_SIZE,
48 .io_size_gpio = GPIO_IO_SIZE,
49 },
50 [LPC_ITC] = {
51 .io_size_smbus = SMBUS_IO_SIZE,
52 .io_size_gpio = GPIO_IO_SIZE,
53 .io_size_wdt = WDT_IO_SIZE,
54 },
55 [LPC_CENTERTON] = {
56 .io_size_smbus = SMBUS_IO_SIZE,
57 .io_size_gpio = GPIO_IO_SIZE_CENTERTON,
58 .io_size_wdt = WDT_IO_SIZE,
59 },
60 [LPC_QUARK_X1000] = {
61 .io_size_gpio = GPIO_IO_SIZE,
62 .io_size_wdt = WDT_IO_SIZE,
63 },
64};
65
66static const struct pci_device_id lpc_sch_ids[] = {
67 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_SCH_LPC), LPC_SCH },
68 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_ITC_LPC), LPC_ITC },
69 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_CENTERTON_ILB), LPC_CENTERTON },
70 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_QUARK_X1000_ILB), LPC_QUARK_X1000 },
71 { 0, }
72};
73MODULE_DEVICE_TABLE(pci, lpc_sch_ids);
74
75#define LPC_NO_RESOURCE 1
76#define LPC_SKIP_RESOURCE 2
77
78static int lpc_sch_get_io(struct pci_dev *pdev, int where, const char *name,
79 struct resource *res, int size)
80{
81 unsigned int base_addr_cfg;
82 unsigned short base_addr;
83
84 if (size == 0)
85 return LPC_NO_RESOURCE;
86
87 pci_read_config_dword(pdev, where, &base_addr_cfg);
88 base_addr = 0;
89 if (!(base_addr_cfg & (1 << 31)))
90 dev_warn(&pdev->dev, "Decode of the %s I/O range disabled\n",
91 name);
92 else
93 base_addr = (unsigned short)base_addr_cfg;
94
95 if (base_addr == 0) {
96 dev_warn(&pdev->dev, "I/O space for %s uninitialized\n", name);
97 return LPC_SKIP_RESOURCE;
98 }
99
100 res->start = base_addr;
101 res->end = base_addr + size - 1;
102 res->flags = IORESOURCE_IO;
103
104 return 0;
105}
106
107static int lpc_sch_populate_cell(struct pci_dev *pdev, int where,
108 const char *name, int size, int id,
109 struct mfd_cell *cell)
110{
111 struct resource *res;
112 int ret;
113
114 res = devm_kzalloc(&pdev->dev, sizeof(*res), GFP_KERNEL);
115 if (!res)
116 return -ENOMEM;
117
118 ret = lpc_sch_get_io(pdev, where, name, res, size);
119 if (ret)
120 return ret;
121
122 memset(cell, 0, sizeof(*cell));
123
124 cell->name = name;
125 cell->resources = res;
126 cell->num_resources = 1;
127 cell->ignore_resource_conflicts = true;
128 cell->id = id;
129
130 return 0;
131}
132
133static int lpc_sch_probe(struct pci_dev *dev, const struct pci_device_id *id)
134{
135 struct mfd_cell lpc_sch_cells[3];
136 struct lpc_sch_info *info = &sch_chipset_info[id->driver_data];
137 unsigned int cells = 0;
138 int ret;
139
140 ret = lpc_sch_populate_cell(dev, SMBASE, "isch_smbus",
141 info->io_size_smbus,
142 id->device, &lpc_sch_cells[cells]);
143 if (ret < 0)
144 return ret;
145 if (ret == 0)
146 cells++;
147
148 ret = lpc_sch_populate_cell(dev, GPIO_BASE, "sch_gpio",
149 info->io_size_gpio,
150 id->device, &lpc_sch_cells[cells]);
151 if (ret < 0)
152 return ret;
153 if (ret == 0)
154 cells++;
155
156 ret = lpc_sch_populate_cell(dev, WDTBASE, "ie6xx_wdt",
157 info->io_size_wdt,
158 id->device, &lpc_sch_cells[cells]);
159 if (ret < 0)
160 return ret;
161 if (ret == 0)
162 cells++;
163
164 if (cells == 0) {
165 dev_err(&dev->dev, "All decode registers disabled.\n");
166 return -ENODEV;
167 }
168
169 return mfd_add_devices(&dev->dev, 0, lpc_sch_cells, cells, NULL, 0, NULL);
170}
171
172static void lpc_sch_remove(struct pci_dev *dev)
173{
174 mfd_remove_devices(&dev->dev);
175}
176
177static struct pci_driver lpc_sch_driver = {
178 .name = "lpc_sch",
179 .id_table = lpc_sch_ids,
180 .probe = lpc_sch_probe,
181 .remove = lpc_sch_remove,
182};
183
184module_pci_driver(lpc_sch_driver);
185
186MODULE_AUTHOR("Denis Turischev <denis@compulab.co.il>");
187MODULE_DESCRIPTION("LPC interface for Intel Poulsbo SCH");
188MODULE_LICENSE("GPL");
1/*
2 * lpc_sch.c - LPC interface for Intel Poulsbo SCH
3 *
4 * LPC bridge function of the Intel SCH contains many other
5 * functional units, such as Interrupt controllers, Timers,
6 * Power Management, System Management, GPIO, RTC, and LPC
7 * Configuration Registers.
8 *
9 * Copyright (c) 2010 CompuLab Ltd
10 * Author: Denis Turischev <denis@compulab.co.il>
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License 2 as published
14 * by the Free Software Foundation.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 */
25
26#include <linux/init.h>
27#include <linux/kernel.h>
28#include <linux/module.h>
29#include <linux/errno.h>
30#include <linux/acpi.h>
31#include <linux/pci.h>
32#include <linux/mfd/core.h>
33
34#define SMBASE 0x40
35#define SMBUS_IO_SIZE 64
36
37#define GPIOBASE 0x44
38#define GPIO_IO_SIZE 64
39
40#define WDTBASE 0x84
41#define WDT_IO_SIZE 64
42
43static struct resource smbus_sch_resource = {
44 .flags = IORESOURCE_IO,
45};
46
47
48static struct resource gpio_sch_resource = {
49 .flags = IORESOURCE_IO,
50};
51
52static struct mfd_cell lpc_sch_cells[] = {
53 {
54 .name = "isch_smbus",
55 .num_resources = 1,
56 .resources = &smbus_sch_resource,
57 },
58 {
59 .name = "sch_gpio",
60 .num_resources = 1,
61 .resources = &gpio_sch_resource,
62 },
63};
64
65static struct resource wdt_sch_resource = {
66 .flags = IORESOURCE_IO,
67};
68
69static struct mfd_cell tunnelcreek_cells[] = {
70 {
71 .name = "tunnelcreek_wdt",
72 .num_resources = 1,
73 .resources = &wdt_sch_resource,
74 },
75};
76
77static struct pci_device_id lpc_sch_ids[] = {
78 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_SCH_LPC) },
79 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ITC_LPC) },
80 { 0, }
81};
82MODULE_DEVICE_TABLE(pci, lpc_sch_ids);
83
84static int __devinit lpc_sch_probe(struct pci_dev *dev,
85 const struct pci_device_id *id)
86{
87 unsigned int base_addr_cfg;
88 unsigned short base_addr;
89 int i;
90 int ret;
91
92 pci_read_config_dword(dev, SMBASE, &base_addr_cfg);
93 if (!(base_addr_cfg & (1 << 31))) {
94 dev_err(&dev->dev, "Decode of the SMBus I/O range disabled\n");
95 return -ENODEV;
96 }
97 base_addr = (unsigned short)base_addr_cfg;
98 if (base_addr == 0) {
99 dev_err(&dev->dev, "I/O space for SMBus uninitialized\n");
100 return -ENODEV;
101 }
102
103 smbus_sch_resource.start = base_addr;
104 smbus_sch_resource.end = base_addr + SMBUS_IO_SIZE - 1;
105
106 pci_read_config_dword(dev, GPIOBASE, &base_addr_cfg);
107 if (!(base_addr_cfg & (1 << 31))) {
108 dev_err(&dev->dev, "Decode of the GPIO I/O range disabled\n");
109 return -ENODEV;
110 }
111 base_addr = (unsigned short)base_addr_cfg;
112 if (base_addr == 0) {
113 dev_err(&dev->dev, "I/O space for GPIO uninitialized\n");
114 return -ENODEV;
115 }
116
117 gpio_sch_resource.start = base_addr;
118 gpio_sch_resource.end = base_addr + GPIO_IO_SIZE - 1;
119
120 for (i=0; i < ARRAY_SIZE(lpc_sch_cells); i++)
121 lpc_sch_cells[i].id = id->device;
122
123 ret = mfd_add_devices(&dev->dev, 0,
124 lpc_sch_cells, ARRAY_SIZE(lpc_sch_cells), NULL, 0);
125 if (ret)
126 goto out_dev;
127
128 if (id->device == PCI_DEVICE_ID_INTEL_ITC_LPC) {
129 pci_read_config_dword(dev, WDTBASE, &base_addr_cfg);
130 if (!(base_addr_cfg & (1 << 31))) {
131 dev_err(&dev->dev, "Decode of the WDT I/O range disabled\n");
132 ret = -ENODEV;
133 goto out_dev;
134 }
135 base_addr = (unsigned short)base_addr_cfg;
136 if (base_addr == 0) {
137 dev_err(&dev->dev, "I/O space for WDT uninitialized\n");
138 ret = -ENODEV;
139 goto out_dev;
140 }
141
142 wdt_sch_resource.start = base_addr;
143 wdt_sch_resource.end = base_addr + WDT_IO_SIZE - 1;
144
145 for (i = 0; i < ARRAY_SIZE(tunnelcreek_cells); i++)
146 tunnelcreek_cells[i].id = id->device;
147
148 ret = mfd_add_devices(&dev->dev, 0, tunnelcreek_cells,
149 ARRAY_SIZE(tunnelcreek_cells), NULL, 0);
150 }
151
152 return ret;
153out_dev:
154 mfd_remove_devices(&dev->dev);
155 return ret;
156}
157
158static void __devexit lpc_sch_remove(struct pci_dev *dev)
159{
160 mfd_remove_devices(&dev->dev);
161}
162
163static struct pci_driver lpc_sch_driver = {
164 .name = "lpc_sch",
165 .id_table = lpc_sch_ids,
166 .probe = lpc_sch_probe,
167 .remove = __devexit_p(lpc_sch_remove),
168};
169
170static int __init lpc_sch_init(void)
171{
172 return pci_register_driver(&lpc_sch_driver);
173}
174
175static void __exit lpc_sch_exit(void)
176{
177 pci_unregister_driver(&lpc_sch_driver);
178}
179
180module_init(lpc_sch_init);
181module_exit(lpc_sch_exit);
182
183MODULE_AUTHOR("Denis Turischev <denis@compulab.co.il>");
184MODULE_DESCRIPTION("LPC interface for Intel Poulsbo SCH");
185MODULE_LICENSE("GPL");