Linux Audio

Check our new training course

Loading...
v6.2
  1// SPDX-License-Identifier: GPL-2.0-only
  2/*
  3 * Copyright (C) 2013 BayHub Technology Ltd.
  4 *
  5 * Authors: Peter Guo <peter.guo@bayhubtech.com>
  6 *          Adam Lee <adam.lee@canonical.com>
  7 *          Ernest Zhang <ernest.zhang@bayhubtech.com>
  8 */
  9
 10#include <linux/pci.h>
 11#include <linux/mmc/host.h>
 12#include <linux/mmc/mmc.h>
 13#include <linux/delay.h>
 14#include <linux/iopoll.h>
 15#include <linux/bitfield.h>
 16
 17#include "sdhci.h"
 18#include "sdhci-pci.h"
 19
 20/*
 21 * O2Micro device registers
 22 */
 23
 
 24#define O2_SD_MISC_REG5		0x64
 25#define O2_SD_LD0_CTRL		0x68
 26#define O2_SD_DEV_CTRL		0x88
 27#define O2_SD_LOCK_WP		0xD3
 28#define O2_SD_TEST_REG		0xD4
 29#define O2_SD_FUNC_REG0		0xDC
 30#define O2_SD_MULTI_VCC3V	0xEE
 31#define O2_SD_CLKREQ		0xEC
 32#define O2_SD_CAPS		0xE0
 33#define O2_SD_ADMA1		0xE2
 34#define O2_SD_ADMA2		0xE7
 35#define O2_SD_MISC_CTRL2	0xF0
 36#define O2_SD_INF_MOD		0xF1
 37#define O2_SD_MISC_CTRL4	0xFC
 38#define O2_SD_MISC_CTRL		0x1C0
 
 39#define O2_SD_PWR_FORCE_L0	0x0002
 40#define O2_SD_TUNING_CTRL	0x300
 41#define O2_SD_PLL_SETTING	0x304
 42#define O2_SD_MISC_SETTING	0x308
 43#define O2_SD_CLK_SETTING	0x328
 44#define O2_SD_CAP_REG2		0x330
 45#define O2_SD_CAP_REG0		0x334
 46#define O2_SD_UHS1_CAP_SETTING	0x33C
 47#define O2_SD_DELAY_CTRL	0x350
 48#define O2_SD_OUTPUT_CLK_SOURCE_SWITCH	0x354
 49#define O2_SD_UHS2_L1_CTRL	0x35C
 50#define O2_SD_FUNC_REG3		0x3E0
 51#define O2_SD_FUNC_REG4		0x3E4
 
 
 
 52#define O2_SD_LED_ENABLE	BIT(6)
 53#define O2_SD_FREG0_LEDOFF	BIT(13)
 54#define O2_SD_SEL_DLL		BIT(16)
 55#define O2_SD_FREG4_ENABLE_CLK_SET	BIT(22)
 56#define O2_SD_PHASE_MASK	GENMASK(23, 20)
 57#define O2_SD_FIX_PHASE		FIELD_PREP(O2_SD_PHASE_MASK, 0x9)
 58
 59#define O2_SD_VENDOR_SETTING	0x110
 60#define O2_SD_VENDOR_SETTING2	0x1C8
 61#define O2_SD_HW_TUNING_DISABLE	BIT(4)
 62
 63#define O2_PLL_DLL_WDT_CONTROL1	0x1CC
 64#define  O2_PLL_FORCE_ACTIVE	BIT(18)
 65#define  O2_PLL_LOCK_STATUS	BIT(14)
 66#define  O2_PLL_SOFT_RESET	BIT(12)
 67#define  O2_DLL_LOCK_STATUS	BIT(11)
 68
 69#define O2_SD_DETECT_SETTING 0x324
 70
 71static const u32 dmdn_table[] = {0x2B1C0000,
 72	0x2C1A0000, 0x371B0000, 0x35100000};
 73#define DMDN_SZ ARRAY_SIZE(dmdn_table)
 74
 75struct o2_host {
 76	u8 dll_adjust_count;
 77};
 78
 79static void sdhci_o2_wait_card_detect_stable(struct sdhci_host *host)
 80{
 81	ktime_t timeout;
 82	u32 scratch32;
 83
 84	/* Wait max 50 ms */
 85	timeout = ktime_add_ms(ktime_get(), 50);
 86	while (1) {
 87		bool timedout = ktime_after(ktime_get(), timeout);
 88
 89		scratch32 = sdhci_readl(host, SDHCI_PRESENT_STATE);
 90		if ((scratch32 & SDHCI_CARD_PRESENT) >> SDHCI_CARD_PRES_SHIFT
 91		    == (scratch32 & SDHCI_CD_LVL) >> SDHCI_CD_LVL_SHIFT)
 92			break;
 93
 94		if (timedout) {
 95			pr_err("%s: Card Detect debounce never finished.\n",
 96			       mmc_hostname(host->mmc));
 97			sdhci_dumpregs(host);
 98			return;
 99		}
100		udelay(10);
101	}
102}
103
104static void sdhci_o2_enable_internal_clock(struct sdhci_host *host)
105{
106	ktime_t timeout;
107	u16 scratch;
108	u32 scratch32;
109
110	/* PLL software reset */
111	scratch32 = sdhci_readl(host, O2_PLL_DLL_WDT_CONTROL1);
112	scratch32 |= O2_PLL_SOFT_RESET;
113	sdhci_writel(host, scratch32, O2_PLL_DLL_WDT_CONTROL1);
114	udelay(1);
115	scratch32 &= ~(O2_PLL_SOFT_RESET);
116	sdhci_writel(host, scratch32, O2_PLL_DLL_WDT_CONTROL1);
117
118	/* PLL force active */
119	scratch32 |= O2_PLL_FORCE_ACTIVE;
120	sdhci_writel(host, scratch32, O2_PLL_DLL_WDT_CONTROL1);
121
122	/* Wait max 20 ms */
123	timeout = ktime_add_ms(ktime_get(), 20);
124	while (1) {
125		bool timedout = ktime_after(ktime_get(), timeout);
126
127		scratch = sdhci_readw(host, O2_PLL_DLL_WDT_CONTROL1);
128		if (scratch & O2_PLL_LOCK_STATUS)
129			break;
130		if (timedout) {
131			pr_err("%s: Internal clock never stabilised.\n",
132			       mmc_hostname(host->mmc));
133			sdhci_dumpregs(host);
134			goto out;
135		}
136		udelay(10);
137	}
138
139	/* Wait for card detect finish */
140	udelay(1);
141	sdhci_o2_wait_card_detect_stable(host);
142
143out:
144	/* Cancel PLL force active */
145	scratch32 = sdhci_readl(host, O2_PLL_DLL_WDT_CONTROL1);
146	scratch32 &= ~O2_PLL_FORCE_ACTIVE;
147	sdhci_writel(host, scratch32, O2_PLL_DLL_WDT_CONTROL1);
148}
149
150static int sdhci_o2_get_cd(struct mmc_host *mmc)
151{
152	struct sdhci_host *host = mmc_priv(mmc);
153
154	if (!(sdhci_readw(host, O2_PLL_DLL_WDT_CONTROL1) & O2_PLL_LOCK_STATUS))
155		sdhci_o2_enable_internal_clock(host);
156	else
157		sdhci_o2_wait_card_detect_stable(host);
158
159	return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
160}
161
162static void o2_pci_set_baseclk(struct sdhci_pci_chip *chip, u32 value)
163{
164	u32 scratch_32;
165
166	pci_read_config_dword(chip->pdev,
167			      O2_SD_PLL_SETTING, &scratch_32);
168
169	scratch_32 &= 0x0000FFFF;
170	scratch_32 |= value;
171
172	pci_write_config_dword(chip->pdev,
173			       O2_SD_PLL_SETTING, scratch_32);
174}
175
176static u32 sdhci_o2_pll_dll_wdt_control(struct sdhci_host *host)
177{
178	return sdhci_readl(host, O2_PLL_DLL_WDT_CONTROL1);
179}
180
181/*
182 * This function is used to detect dll lock status.
183 * Since the dll lock status bit will toggle randomly
184 * with very short interval which needs to be polled
185 * as fast as possible. Set sleep_us as 1 microsecond.
186 */
187static int sdhci_o2_wait_dll_detect_lock(struct sdhci_host *host)
188{
189	u32	scratch32 = 0;
190
191	return readx_poll_timeout(sdhci_o2_pll_dll_wdt_control, host,
192		scratch32, !(scratch32 & O2_DLL_LOCK_STATUS), 1, 1000000);
193}
194
195static void sdhci_o2_set_tuning_mode(struct sdhci_host *host)
196{
197	u16 reg;
198
199	/* enable hardware tuning */
200	reg = sdhci_readw(host, O2_SD_VENDOR_SETTING);
201	reg &= ~O2_SD_HW_TUNING_DISABLE;
202	sdhci_writew(host, reg, O2_SD_VENDOR_SETTING);
203}
204
205static void __sdhci_o2_execute_tuning(struct sdhci_host *host, u32 opcode)
206{
207	int i;
208
209	sdhci_send_tuning(host, opcode);
210
211	for (i = 0; i < 150; i++) {
212		u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
213
214		if (!(ctrl & SDHCI_CTRL_EXEC_TUNING)) {
215			if (ctrl & SDHCI_CTRL_TUNED_CLK) {
216				host->tuning_done = true;
217				return;
218			}
219			pr_warn("%s: HW tuning failed !\n",
220				mmc_hostname(host->mmc));
221			break;
222		}
223
224		mdelay(1);
225	}
226
227	pr_info("%s: Tuning failed, falling back to fixed sampling clock\n",
228		mmc_hostname(host->mmc));
229	sdhci_reset_tuning(host);
230}
231
232/*
233 * This function is used to fix o2 dll shift issue.
234 * It isn't necessary to detect card present before recovery.
235 * Firstly, it is used by bht emmc card, which is embedded.
236 * Second, before call recovery card present will be detected
237 * outside of the execute tuning function.
238 */
239static int sdhci_o2_dll_recovery(struct sdhci_host *host)
240{
241	int ret = 0;
242	u8 scratch_8 = 0;
243	u32 scratch_32 = 0;
244	struct sdhci_pci_slot *slot = sdhci_priv(host);
245	struct sdhci_pci_chip *chip = slot->chip;
246	struct o2_host *o2_host = sdhci_pci_priv(slot);
247
248	/* UnLock WP */
249	pci_read_config_byte(chip->pdev,
250			O2_SD_LOCK_WP, &scratch_8);
251	scratch_8 &= 0x7f;
252	pci_write_config_byte(chip->pdev, O2_SD_LOCK_WP, scratch_8);
253	while (o2_host->dll_adjust_count < DMDN_SZ && !ret) {
254		/* Disable clock */
255		sdhci_writeb(host, 0, SDHCI_CLOCK_CONTROL);
256
257		/* PLL software reset */
258		scratch_32 = sdhci_readl(host, O2_PLL_DLL_WDT_CONTROL1);
259		scratch_32 |= O2_PLL_SOFT_RESET;
260		sdhci_writel(host, scratch_32, O2_PLL_DLL_WDT_CONTROL1);
261
262		pci_read_config_dword(chip->pdev,
263					    O2_SD_FUNC_REG4,
264					    &scratch_32);
265		/* Enable Base Clk setting change */
266		scratch_32 |= O2_SD_FREG4_ENABLE_CLK_SET;
267		pci_write_config_dword(chip->pdev, O2_SD_FUNC_REG4, scratch_32);
268		o2_pci_set_baseclk(chip, dmdn_table[o2_host->dll_adjust_count]);
269
270		/* Enable internal clock */
271		scratch_8 = SDHCI_CLOCK_INT_EN;
272		sdhci_writeb(host, scratch_8, SDHCI_CLOCK_CONTROL);
273
274		if (sdhci_o2_get_cd(host->mmc)) {
275			/*
276			 * need wait at least 5ms for dll status stable,
277			 * after enable internal clock
278			 */
279			usleep_range(5000, 6000);
280			if (sdhci_o2_wait_dll_detect_lock(host)) {
281				scratch_8 |= SDHCI_CLOCK_CARD_EN;
282				sdhci_writeb(host, scratch_8,
283					SDHCI_CLOCK_CONTROL);
284				ret = 1;
285			} else {
286				pr_warn("%s: DLL unlocked when dll_adjust_count is %d.\n",
287					mmc_hostname(host->mmc),
288					o2_host->dll_adjust_count);
289			}
290		} else {
291			pr_err("%s: card present detect failed.\n",
292				mmc_hostname(host->mmc));
293			break;
294		}
295
296		o2_host->dll_adjust_count++;
297	}
298	if (!ret && o2_host->dll_adjust_count == DMDN_SZ)
299		pr_err("%s: DLL adjust over max times\n",
300		mmc_hostname(host->mmc));
301	/* Lock WP */
302	pci_read_config_byte(chip->pdev,
303				   O2_SD_LOCK_WP, &scratch_8);
304	scratch_8 |= 0x80;
305	pci_write_config_byte(chip->pdev, O2_SD_LOCK_WP, scratch_8);
306	return ret;
307}
308
309static int sdhci_o2_execute_tuning(struct mmc_host *mmc, u32 opcode)
310{
311	struct sdhci_host *host = mmc_priv(mmc);
312	struct sdhci_pci_slot *slot = sdhci_priv(host);
313	struct sdhci_pci_chip *chip = slot->chip;
314	int current_bus_width = 0;
315	u32 scratch32 = 0;
316	u16 scratch = 0;
317	u8  scratch_8 = 0;
318	u32 reg_val;
319
320	/*
321	 * This handler implements the hardware tuning that is specific to
322	 * this controller.  Fall back to the standard method for other TIMING.
323	 */
324	if ((host->timing != MMC_TIMING_MMC_HS200) &&
325		(host->timing != MMC_TIMING_UHS_SDR104) &&
326		(host->timing != MMC_TIMING_UHS_SDR50))
327		return sdhci_execute_tuning(mmc, opcode);
328
329	if (WARN_ON(!mmc_op_tuning(opcode)))
330		return -EINVAL;
331
332	/* Force power mode enter L0 */
333	scratch = sdhci_readw(host, O2_SD_MISC_CTRL);
334	scratch |= O2_SD_PWR_FORCE_L0;
335	sdhci_writew(host, scratch, O2_SD_MISC_CTRL);
336
337	/* Stop clk */
338	reg_val = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
339	reg_val &= ~SDHCI_CLOCK_CARD_EN;
340	sdhci_writew(host, reg_val, SDHCI_CLOCK_CONTROL);
341
342	/* UnLock WP */
343	pci_read_config_byte(chip->pdev, O2_SD_LOCK_WP, &scratch_8);
344	scratch_8 &= 0x7f;
345	pci_write_config_byte(chip->pdev, O2_SD_LOCK_WP, scratch_8);
346
347	/* Set pcr 0x354[16] to choose dll clock, and set the default phase */
348	pci_read_config_dword(chip->pdev, O2_SD_OUTPUT_CLK_SOURCE_SWITCH, &reg_val);
349	reg_val &= ~(O2_SD_SEL_DLL | O2_SD_PHASE_MASK);
350	reg_val |= (O2_SD_SEL_DLL | O2_SD_FIX_PHASE);
351	pci_write_config_dword(chip->pdev, O2_SD_OUTPUT_CLK_SOURCE_SWITCH, reg_val);
352
353	/* Lock WP */
354	pci_read_config_byte(chip->pdev, O2_SD_LOCK_WP, &scratch_8);
355	scratch_8 |= 0x80;
356	pci_write_config_byte(chip->pdev, O2_SD_LOCK_WP, scratch_8);
 
 
 
 
 
 
 
 
 
 
357
358	/* Start clk */
359	reg_val = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
360	reg_val |= SDHCI_CLOCK_CARD_EN;
361	sdhci_writew(host, reg_val, SDHCI_CLOCK_CONTROL);
 
 
 
 
362
363	/* wait DLL lock, timeout value 5ms */
364	if (readx_poll_timeout(sdhci_o2_pll_dll_wdt_control, host,
365		scratch32, (scratch32 & O2_DLL_LOCK_STATUS), 1, 5000))
366		pr_warn("%s: DLL can't lock in 5ms after force L0 during tuning.\n",
367				mmc_hostname(host->mmc));
368	/*
369	 * Judge the tuning reason, whether caused by dll shift
370	 * If cause by dll shift, should call sdhci_o2_dll_recovery
371	 */
372	if (!sdhci_o2_wait_dll_detect_lock(host))
373		if (!sdhci_o2_dll_recovery(host)) {
374			pr_err("%s: o2 dll recovery failed\n",
375				mmc_hostname(host->mmc));
376			return -EINVAL;
377		}
378	/*
379	 * o2 sdhci host didn't support 8bit emmc tuning
380	 */
381	if (mmc->ios.bus_width == MMC_BUS_WIDTH_8) {
382		current_bus_width = mmc->ios.bus_width;
383		mmc->ios.bus_width = MMC_BUS_WIDTH_4;
384		sdhci_set_bus_width(host, MMC_BUS_WIDTH_4);
385	}
386
387	sdhci_o2_set_tuning_mode(host);
388
389	sdhci_start_tuning(host);
390
391	__sdhci_o2_execute_tuning(host, opcode);
392
393	sdhci_end_tuning(host);
394
395	if (current_bus_width == MMC_BUS_WIDTH_8) {
396		mmc->ios.bus_width = MMC_BUS_WIDTH_8;
397		sdhci_set_bus_width(host, current_bus_width);
398	}
399
400	/* Cancel force power mode enter L0 */
401	scratch = sdhci_readw(host, O2_SD_MISC_CTRL);
402	scratch &= ~(O2_SD_PWR_FORCE_L0);
403	sdhci_writew(host, scratch, O2_SD_MISC_CTRL);
404
405	sdhci_reset(host, SDHCI_RESET_CMD);
406	sdhci_reset(host, SDHCI_RESET_DATA);
407
408	host->flags &= ~SDHCI_HS400_TUNING;
409	return 0;
410}
411
412static void o2_pci_led_enable(struct sdhci_pci_chip *chip)
413{
414	int ret;
415	u32 scratch_32;
416
417	/* Set led of SD host function enable */
418	ret = pci_read_config_dword(chip->pdev,
419				    O2_SD_FUNC_REG0, &scratch_32);
420	if (ret)
421		return;
422
423	scratch_32 &= ~O2_SD_FREG0_LEDOFF;
424	pci_write_config_dword(chip->pdev,
425			       O2_SD_FUNC_REG0, scratch_32);
426
427	ret = pci_read_config_dword(chip->pdev,
428				    O2_SD_TEST_REG, &scratch_32);
429	if (ret)
430		return;
431
432	scratch_32 |= O2_SD_LED_ENABLE;
433	pci_write_config_dword(chip->pdev,
434			       O2_SD_TEST_REG, scratch_32);
435}
436
437static void sdhci_pci_o2_fujin2_pci_init(struct sdhci_pci_chip *chip)
438{
439	u32 scratch_32;
440	int ret;
441	/* Improve write performance for SD3.0 */
442	ret = pci_read_config_dword(chip->pdev, O2_SD_DEV_CTRL, &scratch_32);
443	if (ret)
444		return;
445	scratch_32 &= ~((1 << 12) | (1 << 13) | (1 << 14));
446	pci_write_config_dword(chip->pdev, O2_SD_DEV_CTRL, scratch_32);
447
448	/* Enable Link abnormal reset generating Reset */
449	ret = pci_read_config_dword(chip->pdev, O2_SD_MISC_REG5, &scratch_32);
450	if (ret)
451		return;
452	scratch_32 &= ~((1 << 19) | (1 << 11));
453	scratch_32 |= (1 << 10);
454	pci_write_config_dword(chip->pdev, O2_SD_MISC_REG5, scratch_32);
455
456	/* set card power over current protection */
457	ret = pci_read_config_dword(chip->pdev, O2_SD_TEST_REG, &scratch_32);
458	if (ret)
459		return;
460	scratch_32 |= (1 << 4);
461	pci_write_config_dword(chip->pdev, O2_SD_TEST_REG, scratch_32);
462
463	/* adjust the output delay for SD mode */
464	pci_write_config_dword(chip->pdev, O2_SD_DELAY_CTRL, 0x00002492);
465
466	/* Set the output voltage setting of Aux 1.2v LDO */
467	ret = pci_read_config_dword(chip->pdev, O2_SD_LD0_CTRL, &scratch_32);
468	if (ret)
469		return;
470	scratch_32 &= ~(3 << 12);
471	pci_write_config_dword(chip->pdev, O2_SD_LD0_CTRL, scratch_32);
472
473	/* Set Max power supply capability of SD host */
474	ret = pci_read_config_dword(chip->pdev, O2_SD_CAP_REG0, &scratch_32);
475	if (ret)
476		return;
477	scratch_32 &= ~(0x01FE);
478	scratch_32 |= 0x00CC;
479	pci_write_config_dword(chip->pdev, O2_SD_CAP_REG0, scratch_32);
480	/* Set DLL Tuning Window */
481	ret = pci_read_config_dword(chip->pdev,
482				    O2_SD_TUNING_CTRL, &scratch_32);
483	if (ret)
484		return;
485	scratch_32 &= ~(0x000000FF);
486	scratch_32 |= 0x00000066;
487	pci_write_config_dword(chip->pdev, O2_SD_TUNING_CTRL, scratch_32);
488
489	/* Set UHS2 T_EIDLE */
490	ret = pci_read_config_dword(chip->pdev,
491				    O2_SD_UHS2_L1_CTRL, &scratch_32);
492	if (ret)
493		return;
494	scratch_32 &= ~(0x000000FC);
495	scratch_32 |= 0x00000084;
496	pci_write_config_dword(chip->pdev, O2_SD_UHS2_L1_CTRL, scratch_32);
497
498	/* Set UHS2 Termination */
499	ret = pci_read_config_dword(chip->pdev, O2_SD_FUNC_REG3, &scratch_32);
500	if (ret)
501		return;
502	scratch_32 &= ~((1 << 21) | (1 << 30));
503
504	pci_write_config_dword(chip->pdev, O2_SD_FUNC_REG3, scratch_32);
505
506	/* Set L1 Entrance Timer */
507	ret = pci_read_config_dword(chip->pdev, O2_SD_CAPS, &scratch_32);
508	if (ret)
509		return;
510	scratch_32 &= ~(0xf0000000);
511	scratch_32 |= 0x30000000;
512	pci_write_config_dword(chip->pdev, O2_SD_CAPS, scratch_32);
513
514	ret = pci_read_config_dword(chip->pdev,
515				    O2_SD_MISC_CTRL4, &scratch_32);
516	if (ret)
517		return;
518	scratch_32 &= ~(0x000f0000);
519	scratch_32 |= 0x00080000;
520	pci_write_config_dword(chip->pdev, O2_SD_MISC_CTRL4, scratch_32);
521}
522
523static void sdhci_pci_o2_enable_msi(struct sdhci_pci_chip *chip,
524				    struct sdhci_host *host)
525{
526	int ret;
527
528	ret = pci_find_capability(chip->pdev, PCI_CAP_ID_MSI);
529	if (!ret) {
530		pr_info("%s: unsupported MSI, use INTx irq\n",
531			mmc_hostname(host->mmc));
532		return;
533	}
534
535	ret = pci_alloc_irq_vectors(chip->pdev, 1, 1,
536				    PCI_IRQ_MSI | PCI_IRQ_MSIX);
537	if (ret < 0) {
538		pr_err("%s: enable PCI MSI failed, err=%d\n",
539		       mmc_hostname(host->mmc), ret);
540		return;
541	}
542
543	host->irq = pci_irq_vector(chip->pdev, 0);
544}
545
546static void sdhci_o2_enable_clk(struct sdhci_host *host, u16 clk)
547{
548	/* Enable internal clock */
549	clk |= SDHCI_CLOCK_INT_EN;
550	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
551
552	sdhci_o2_enable_internal_clock(host);
553	if (sdhci_o2_get_cd(host->mmc)) {
554		clk |= SDHCI_CLOCK_CARD_EN;
555		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
556	}
557}
558
559static void sdhci_pci_o2_set_clock(struct sdhci_host *host, unsigned int clock)
560{
561	u16 clk;
562	u8 scratch;
563	u32 scratch_32;
 
564	struct sdhci_pci_slot *slot = sdhci_priv(host);
565	struct sdhci_pci_chip *chip = slot->chip;
566
567	host->mmc->actual_clock = 0;
568
569	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
570
571	if (clock == 0)
572		return;
573
574	/* UnLock WP */
575	pci_read_config_byte(chip->pdev, O2_SD_LOCK_WP, &scratch);
576	scratch &= 0x7f;
577	pci_write_config_byte(chip->pdev, O2_SD_LOCK_WP, scratch);
578
 
 
 
 
 
 
 
 
 
 
 
579	if ((host->timing == MMC_TIMING_UHS_SDR104) && (clock == 200000000)) {
580		pci_read_config_dword(chip->pdev, O2_SD_PLL_SETTING, &scratch_32);
581
582		if ((scratch_32 & 0xFFFF0000) != 0x2c280000)
583			o2_pci_set_baseclk(chip, 0x2c280000);
584	} else {
585		pci_read_config_dword(chip->pdev, O2_SD_PLL_SETTING, &scratch_32);
586
587		if ((scratch_32 & 0xFFFF0000) != 0x25100000)
588			o2_pci_set_baseclk(chip, 0x25100000);
589	}
590
591	pci_read_config_dword(chip->pdev, O2_SD_OUTPUT_CLK_SOURCE_SWITCH, &scratch_32);
592	scratch_32 &= ~(O2_SD_SEL_DLL | O2_SD_PHASE_MASK);
593	pci_write_config_dword(chip->pdev, O2_SD_OUTPUT_CLK_SOURCE_SWITCH, scratch_32);
594
595	/* Lock WP */
596	pci_read_config_byte(chip->pdev, O2_SD_LOCK_WP, &scratch);
597	scratch |= 0x80;
598	pci_write_config_byte(chip->pdev, O2_SD_LOCK_WP, scratch);
599
600	clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock);
601	sdhci_o2_enable_clk(host, clk);
602}
603
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
604static int sdhci_pci_o2_probe_slot(struct sdhci_pci_slot *slot)
605{
606	struct sdhci_pci_chip *chip;
607	struct sdhci_host *host;
608	struct o2_host *o2_host = sdhci_pci_priv(slot);
609	u32 reg, caps;
610	int ret;
611
612	chip = slot->chip;
613	host = slot->host;
614
615	o2_host->dll_adjust_count = 0;
616	caps = sdhci_readl(host, SDHCI_CAPABILITIES);
617
618	/*
619	 * mmc_select_bus_width() will test the bus to determine the actual bus
620	 * width.
621	 */
622	if (caps & SDHCI_CAN_DO_8BIT)
623		host->mmc->caps |= MMC_CAP_8_BIT_DATA;
624
 
 
 
 
 
625	switch (chip->pdev->device) {
626	case PCI_DEVICE_ID_O2_SDS0:
627	case PCI_DEVICE_ID_O2_SEABIRD0:
628	case PCI_DEVICE_ID_O2_SEABIRD1:
629	case PCI_DEVICE_ID_O2_SDS1:
630	case PCI_DEVICE_ID_O2_FUJIN2:
631		reg = sdhci_readl(host, O2_SD_VENDOR_SETTING);
632		if (reg & 0x1)
633			host->quirks |= SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12;
634
635		host->quirks2 |= SDHCI_QUIRK2_BROKEN_DDR50;
636
637		sdhci_pci_o2_enable_msi(chip, host);
638
639		if (chip->pdev->device == PCI_DEVICE_ID_O2_SEABIRD0) {
640			ret = pci_read_config_dword(chip->pdev,
641						    O2_SD_MISC_SETTING, &reg);
642			if (ret)
643				return -EIO;
644			if (reg & (1 << 4)) {
645				pr_info("%s: emmc 1.8v flag is set, force 1.8v signaling voltage\n",
646					mmc_hostname(host->mmc));
647				host->flags &= ~SDHCI_SIGNALING_330;
648				host->flags |= SDHCI_SIGNALING_180;
649				host->mmc->caps2 |= MMC_CAP2_NO_SD;
650				host->mmc->caps2 |= MMC_CAP2_NO_SDIO;
651				pci_write_config_dword(chip->pdev,
652						       O2_SD_DETECT_SETTING, 3);
653			}
654
655			slot->host->mmc_host_ops.get_cd = sdhci_o2_get_cd;
656		}
657
658		if (chip->pdev->device == PCI_DEVICE_ID_O2_SEABIRD1) {
659			slot->host->mmc_host_ops.get_cd = sdhci_o2_get_cd;
660			host->mmc->caps2 |= MMC_CAP2_NO_SDIO;
661			host->quirks2 |= SDHCI_QUIRK2_PRESET_VALUE_BROKEN;
662		}
663
664		host->mmc_host_ops.execute_tuning = sdhci_o2_execute_tuning;
665
666		if (chip->pdev->device != PCI_DEVICE_ID_O2_FUJIN2)
667			break;
668		/* set dll watch dog timer */
669		reg = sdhci_readl(host, O2_SD_VENDOR_SETTING2);
670		reg |= (1 << 12);
671		sdhci_writel(host, reg, O2_SD_VENDOR_SETTING2);
672
 
 
 
 
 
 
 
 
 
673		break;
674	default:
675		break;
676	}
677
678	return 0;
679}
680
681static int sdhci_pci_o2_probe(struct sdhci_pci_chip *chip)
682{
683	int ret;
684	u8 scratch;
 
685	u32 scratch_32;
686
687	switch (chip->pdev->device) {
688	case PCI_DEVICE_ID_O2_8220:
689	case PCI_DEVICE_ID_O2_8221:
690	case PCI_DEVICE_ID_O2_8320:
691	case PCI_DEVICE_ID_O2_8321:
692		/* This extra setup is required due to broken ADMA. */
693		ret = pci_read_config_byte(chip->pdev,
694				O2_SD_LOCK_WP, &scratch);
695		if (ret)
696			return ret;
697		scratch &= 0x7f;
698		pci_write_config_byte(chip->pdev, O2_SD_LOCK_WP, scratch);
699
700		/* Set Multi 3 to VCC3V# */
701		pci_write_config_byte(chip->pdev, O2_SD_MULTI_VCC3V, 0x08);
702
703		/* Disable CLK_REQ# support after media DET */
704		ret = pci_read_config_byte(chip->pdev,
705				O2_SD_CLKREQ, &scratch);
706		if (ret)
707			return ret;
708		scratch |= 0x20;
709		pci_write_config_byte(chip->pdev, O2_SD_CLKREQ, scratch);
710
711		/* Choose capabilities, enable SDMA.  We have to write 0x01
712		 * to the capabilities register first to unlock it.
713		 */
714		ret = pci_read_config_byte(chip->pdev, O2_SD_CAPS, &scratch);
715		if (ret)
716			return ret;
717		scratch |= 0x01;
718		pci_write_config_byte(chip->pdev, O2_SD_CAPS, scratch);
719		pci_write_config_byte(chip->pdev, O2_SD_CAPS, 0x73);
720
721		/* Disable ADMA1/2 */
722		pci_write_config_byte(chip->pdev, O2_SD_ADMA1, 0x39);
723		pci_write_config_byte(chip->pdev, O2_SD_ADMA2, 0x08);
724
725		/* Disable the infinite transfer mode */
726		ret = pci_read_config_byte(chip->pdev,
727				O2_SD_INF_MOD, &scratch);
728		if (ret)
729			return ret;
730		scratch |= 0x08;
731		pci_write_config_byte(chip->pdev, O2_SD_INF_MOD, scratch);
732
733		/* Lock WP */
734		ret = pci_read_config_byte(chip->pdev,
735				O2_SD_LOCK_WP, &scratch);
736		if (ret)
737			return ret;
738		scratch |= 0x80;
739		pci_write_config_byte(chip->pdev, O2_SD_LOCK_WP, scratch);
740		break;
741	case PCI_DEVICE_ID_O2_SDS0:
742	case PCI_DEVICE_ID_O2_SDS1:
743	case PCI_DEVICE_ID_O2_FUJIN2:
744		/* UnLock WP */
745		ret = pci_read_config_byte(chip->pdev,
746				O2_SD_LOCK_WP, &scratch);
747		if (ret)
748			return ret;
749
750		scratch &= 0x7f;
751		pci_write_config_byte(chip->pdev, O2_SD_LOCK_WP, scratch);
752
753		/* DevId=8520 subId= 0x11 or 0x12  Type Chip support */
754		if (chip->pdev->device == PCI_DEVICE_ID_O2_FUJIN2) {
755			ret = pci_read_config_dword(chip->pdev,
756						    O2_SD_FUNC_REG0,
757						    &scratch_32);
758			if (ret)
759				return ret;
760			scratch_32 = ((scratch_32 & 0xFF000000) >> 24);
761
762			/* Check Whether subId is 0x11 or 0x12 */
763			if ((scratch_32 == 0x11) || (scratch_32 == 0x12)) {
764				scratch_32 = 0x25100000;
765
766				o2_pci_set_baseclk(chip, scratch_32);
767				ret = pci_read_config_dword(chip->pdev,
768							    O2_SD_FUNC_REG4,
769							    &scratch_32);
770				if (ret)
771					return ret;
772
773				/* Enable Base Clk setting change */
774				scratch_32 |= O2_SD_FREG4_ENABLE_CLK_SET;
775				pci_write_config_dword(chip->pdev,
776						       O2_SD_FUNC_REG4,
777						       scratch_32);
778
779				/* Set Tuning Window to 4 */
780				pci_write_config_byte(chip->pdev,
781						      O2_SD_TUNING_CTRL, 0x44);
782
783				break;
784			}
785		}
786
787		/* Enable 8520 led function */
788		o2_pci_led_enable(chip);
789
790		/* Set timeout CLK */
791		ret = pci_read_config_dword(chip->pdev,
792					    O2_SD_CLK_SETTING, &scratch_32);
793		if (ret)
794			return ret;
795
796		scratch_32 &= ~(0xFF00);
797		scratch_32 |= 0x07E0C800;
798		pci_write_config_dword(chip->pdev,
799				       O2_SD_CLK_SETTING, scratch_32);
800
801		ret = pci_read_config_dword(chip->pdev,
802					    O2_SD_CLKREQ, &scratch_32);
803		if (ret)
804			return ret;
805		scratch_32 |= 0x3;
806		pci_write_config_dword(chip->pdev, O2_SD_CLKREQ, scratch_32);
807
808		ret = pci_read_config_dword(chip->pdev,
809					    O2_SD_PLL_SETTING, &scratch_32);
810		if (ret)
811			return ret;
812
813		scratch_32 &= ~(0x1F3F070E);
814		scratch_32 |= 0x18270106;
815		pci_write_config_dword(chip->pdev,
816				       O2_SD_PLL_SETTING, scratch_32);
817
818		/* Disable UHS1 funciton */
819		ret = pci_read_config_dword(chip->pdev,
820					    O2_SD_CAP_REG2, &scratch_32);
821		if (ret)
822			return ret;
823		scratch_32 &= ~(0xE0);
824		pci_write_config_dword(chip->pdev,
825				       O2_SD_CAP_REG2, scratch_32);
826
827		if (chip->pdev->device == PCI_DEVICE_ID_O2_FUJIN2)
828			sdhci_pci_o2_fujin2_pci_init(chip);
829
830		/* Lock WP */
831		ret = pci_read_config_byte(chip->pdev,
832					   O2_SD_LOCK_WP, &scratch);
833		if (ret)
834			return ret;
835		scratch |= 0x80;
836		pci_write_config_byte(chip->pdev, O2_SD_LOCK_WP, scratch);
837		break;
838	case PCI_DEVICE_ID_O2_SEABIRD0:
839	case PCI_DEVICE_ID_O2_SEABIRD1:
840		/* UnLock WP */
841		ret = pci_read_config_byte(chip->pdev,
842				O2_SD_LOCK_WP, &scratch);
843		if (ret)
844			return ret;
845
846		scratch &= 0x7f;
847		pci_write_config_byte(chip->pdev, O2_SD_LOCK_WP, scratch);
848
849		ret = pci_read_config_dword(chip->pdev,
850					    O2_SD_PLL_SETTING, &scratch_32);
851		if (ret)
852			return ret;
853
854		if ((scratch_32 & 0xff000000) == 0x01000000) {
855			scratch_32 &= 0x0000FFFF;
856			scratch_32 |= 0x1F340000;
857
858			pci_write_config_dword(chip->pdev,
859					       O2_SD_PLL_SETTING, scratch_32);
860		} else {
861			scratch_32 &= 0x0000FFFF;
862			scratch_32 |= 0x25100000;
863
864			pci_write_config_dword(chip->pdev,
865					       O2_SD_PLL_SETTING, scratch_32);
866
867			ret = pci_read_config_dword(chip->pdev,
868						    O2_SD_FUNC_REG4,
869						    &scratch_32);
870			if (ret)
871				return ret;
872			scratch_32 |= (1 << 22);
873			pci_write_config_dword(chip->pdev,
874					       O2_SD_FUNC_REG4, scratch_32);
875		}
876
877		/* Set Tuning Windows to 5 */
878		pci_write_config_byte(chip->pdev,
879				O2_SD_TUNING_CTRL, 0x55);
880		//Adjust 1st and 2nd CD debounce time
881		pci_read_config_dword(chip->pdev, O2_SD_MISC_CTRL2, &scratch_32);
882		scratch_32 &= 0xFFE7FFFF;
883		scratch_32 |= 0x00180000;
884		pci_write_config_dword(chip->pdev, O2_SD_MISC_CTRL2, scratch_32);
885		pci_write_config_dword(chip->pdev, O2_SD_DETECT_SETTING, 1);
886		/* Lock WP */
887		ret = pci_read_config_byte(chip->pdev,
888					   O2_SD_LOCK_WP, &scratch);
889		if (ret)
890			return ret;
891		scratch |= 0x80;
892		pci_write_config_byte(chip->pdev, O2_SD_LOCK_WP, scratch);
893		break;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
894	}
895
896	return 0;
897}
898
899#ifdef CONFIG_PM_SLEEP
900static int sdhci_pci_o2_resume(struct sdhci_pci_chip *chip)
901{
902	sdhci_pci_o2_probe(chip);
903	return sdhci_pci_resume_host(chip);
904}
905#endif
906
907static const struct sdhci_ops sdhci_pci_o2_ops = {
908	.set_clock = sdhci_pci_o2_set_clock,
909	.enable_dma = sdhci_pci_enable_dma,
910	.set_bus_width = sdhci_set_bus_width,
911	.reset = sdhci_reset,
912	.set_uhs_signaling = sdhci_set_uhs_signaling,
 
913};
914
915const struct sdhci_pci_fixes sdhci_o2 = {
916	.probe = sdhci_pci_o2_probe,
917	.quirks = SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC,
918	.quirks2 = SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD,
919	.probe_slot = sdhci_pci_o2_probe_slot,
920#ifdef CONFIG_PM_SLEEP
921	.resume = sdhci_pci_o2_resume,
922#endif
923	.ops = &sdhci_pci_o2_ops,
924	.priv_size = sizeof(struct o2_host),
925};
v6.9.4
   1// SPDX-License-Identifier: GPL-2.0-only
   2/*
   3 * Copyright (C) 2013 BayHub Technology Ltd.
   4 *
   5 * Authors: Peter Guo <peter.guo@bayhubtech.com>
   6 *          Adam Lee <adam.lee@canonical.com>
   7 *          Ernest Zhang <ernest.zhang@bayhubtech.com>
   8 */
   9
  10#include <linux/pci.h>
  11#include <linux/mmc/host.h>
  12#include <linux/mmc/mmc.h>
  13#include <linux/delay.h>
  14#include <linux/iopoll.h>
  15#include <linux/bitfield.h>
  16
  17#include "sdhci.h"
  18#include "sdhci-pci.h"
  19
  20/*
  21 * O2Micro device registers
  22 */
  23
  24#define O2_SD_PCIE_SWITCH	0x54
  25#define O2_SD_MISC_REG5		0x64
  26#define O2_SD_LD0_CTRL		0x68
  27#define O2_SD_DEV_CTRL		0x88
  28#define O2_SD_LOCK_WP		0xD3
  29#define O2_SD_TEST_REG		0xD4
  30#define O2_SD_FUNC_REG0		0xDC
  31#define O2_SD_MULTI_VCC3V	0xEE
  32#define O2_SD_CLKREQ		0xEC
  33#define O2_SD_CAPS		0xE0
  34#define O2_SD_ADMA1		0xE2
  35#define O2_SD_ADMA2		0xE7
  36#define O2_SD_MISC_CTRL2	0xF0
  37#define O2_SD_INF_MOD		0xF1
  38#define O2_SD_MISC_CTRL4	0xFC
  39#define O2_SD_MISC_CTRL		0x1C0
  40#define O2_SD_EXP_INT_REG	0x1E0
  41#define O2_SD_PWR_FORCE_L0	0x0002
  42#define O2_SD_TUNING_CTRL	0x300
  43#define O2_SD_PLL_SETTING	0x304
  44#define O2_SD_MISC_SETTING	0x308
  45#define O2_SD_CLK_SETTING	0x328
  46#define O2_SD_CAP_REG2		0x330
  47#define O2_SD_CAP_REG0		0x334
  48#define O2_SD_UHS1_CAP_SETTING	0x33C
  49#define O2_SD_DELAY_CTRL	0x350
  50#define O2_SD_OUTPUT_CLK_SOURCE_SWITCH	0x354
  51#define O2_SD_UHS2_L1_CTRL	0x35C
  52#define O2_SD_FUNC_REG3		0x3E0
  53#define O2_SD_FUNC_REG4		0x3E4
  54#define O2_SD_PARA_SET_REG1	0x444
  55#define O2_SD_VDDX_CTRL_REG	0x508
  56#define O2_SD_GPIO_CTRL_REG1	0x510
  57#define O2_SD_LED_ENABLE	BIT(6)
  58#define O2_SD_FREG0_LEDOFF	BIT(13)
  59#define O2_SD_SEL_DLL		BIT(16)
  60#define O2_SD_FREG4_ENABLE_CLK_SET	BIT(22)
  61#define O2_SD_PHASE_MASK	GENMASK(23, 20)
  62#define O2_SD_FIX_PHASE		FIELD_PREP(O2_SD_PHASE_MASK, 0x9)
  63
  64#define O2_SD_VENDOR_SETTING	0x110
  65#define O2_SD_VENDOR_SETTING2	0x1C8
  66#define O2_SD_HW_TUNING_DISABLE	BIT(4)
  67
  68#define O2_PLL_DLL_WDT_CONTROL1	0x1CC
  69#define  O2_PLL_FORCE_ACTIVE	BIT(18)
  70#define  O2_PLL_LOCK_STATUS	BIT(14)
  71#define  O2_PLL_SOFT_RESET	BIT(12)
  72#define  O2_DLL_LOCK_STATUS	BIT(11)
  73
  74#define O2_SD_DETECT_SETTING 0x324
  75
  76static const u32 dmdn_table[] = {0x2B1C0000,
  77	0x2C1A0000, 0x371B0000, 0x35100000};
  78#define DMDN_SZ ARRAY_SIZE(dmdn_table)
  79
  80struct o2_host {
  81	u8 dll_adjust_count;
  82};
  83
  84static void sdhci_o2_wait_card_detect_stable(struct sdhci_host *host)
  85{
  86	ktime_t timeout;
  87	u32 scratch32;
  88
  89	/* Wait max 50 ms */
  90	timeout = ktime_add_ms(ktime_get(), 50);
  91	while (1) {
  92		bool timedout = ktime_after(ktime_get(), timeout);
  93
  94		scratch32 = sdhci_readl(host, SDHCI_PRESENT_STATE);
  95		if ((scratch32 & SDHCI_CARD_PRESENT) >> SDHCI_CARD_PRES_SHIFT
  96		    == (scratch32 & SDHCI_CD_LVL) >> SDHCI_CD_LVL_SHIFT)
  97			break;
  98
  99		if (timedout) {
 100			pr_err("%s: Card Detect debounce never finished.\n",
 101			       mmc_hostname(host->mmc));
 102			sdhci_dumpregs(host);
 103			return;
 104		}
 105		udelay(10);
 106	}
 107}
 108
 109static void sdhci_o2_enable_internal_clock(struct sdhci_host *host)
 110{
 111	ktime_t timeout;
 112	u16 scratch;
 113	u32 scratch32;
 114
 115	/* PLL software reset */
 116	scratch32 = sdhci_readl(host, O2_PLL_DLL_WDT_CONTROL1);
 117	scratch32 |= O2_PLL_SOFT_RESET;
 118	sdhci_writel(host, scratch32, O2_PLL_DLL_WDT_CONTROL1);
 119	udelay(1);
 120	scratch32 &= ~(O2_PLL_SOFT_RESET);
 121	sdhci_writel(host, scratch32, O2_PLL_DLL_WDT_CONTROL1);
 122
 123	/* PLL force active */
 124	scratch32 |= O2_PLL_FORCE_ACTIVE;
 125	sdhci_writel(host, scratch32, O2_PLL_DLL_WDT_CONTROL1);
 126
 127	/* Wait max 20 ms */
 128	timeout = ktime_add_ms(ktime_get(), 20);
 129	while (1) {
 130		bool timedout = ktime_after(ktime_get(), timeout);
 131
 132		scratch = sdhci_readw(host, O2_PLL_DLL_WDT_CONTROL1);
 133		if (scratch & O2_PLL_LOCK_STATUS)
 134			break;
 135		if (timedout) {
 136			pr_err("%s: Internal clock never stabilised.\n",
 137			       mmc_hostname(host->mmc));
 138			sdhci_dumpregs(host);
 139			goto out;
 140		}
 141		udelay(10);
 142	}
 143
 144	/* Wait for card detect finish */
 145	udelay(1);
 146	sdhci_o2_wait_card_detect_stable(host);
 147
 148out:
 149	/* Cancel PLL force active */
 150	scratch32 = sdhci_readl(host, O2_PLL_DLL_WDT_CONTROL1);
 151	scratch32 &= ~O2_PLL_FORCE_ACTIVE;
 152	sdhci_writel(host, scratch32, O2_PLL_DLL_WDT_CONTROL1);
 153}
 154
 155static int sdhci_o2_get_cd(struct mmc_host *mmc)
 156{
 157	struct sdhci_host *host = mmc_priv(mmc);
 158
 159	if (!(sdhci_readw(host, O2_PLL_DLL_WDT_CONTROL1) & O2_PLL_LOCK_STATUS))
 160		sdhci_o2_enable_internal_clock(host);
 161	else
 162		sdhci_o2_wait_card_detect_stable(host);
 163
 164	return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
 165}
 166
 167static void o2_pci_set_baseclk(struct sdhci_pci_chip *chip, u32 value)
 168{
 169	u32 scratch_32;
 170
 171	pci_read_config_dword(chip->pdev,
 172			      O2_SD_PLL_SETTING, &scratch_32);
 173
 174	scratch_32 &= 0x0000FFFF;
 175	scratch_32 |= value;
 176
 177	pci_write_config_dword(chip->pdev,
 178			       O2_SD_PLL_SETTING, scratch_32);
 179}
 180
 181static u32 sdhci_o2_pll_dll_wdt_control(struct sdhci_host *host)
 182{
 183	return sdhci_readl(host, O2_PLL_DLL_WDT_CONTROL1);
 184}
 185
 186/*
 187 * This function is used to detect dll lock status.
 188 * Since the dll lock status bit will toggle randomly
 189 * with very short interval which needs to be polled
 190 * as fast as possible. Set sleep_us as 1 microsecond.
 191 */
 192static int sdhci_o2_wait_dll_detect_lock(struct sdhci_host *host)
 193{
 194	u32	scratch32 = 0;
 195
 196	return readx_poll_timeout(sdhci_o2_pll_dll_wdt_control, host,
 197		scratch32, !(scratch32 & O2_DLL_LOCK_STATUS), 1, 1000000);
 198}
 199
 200static void sdhci_o2_set_tuning_mode(struct sdhci_host *host)
 201{
 202	u16 reg;
 203
 204	/* enable hardware tuning */
 205	reg = sdhci_readw(host, O2_SD_VENDOR_SETTING);
 206	reg &= ~O2_SD_HW_TUNING_DISABLE;
 207	sdhci_writew(host, reg, O2_SD_VENDOR_SETTING);
 208}
 209
 210static void __sdhci_o2_execute_tuning(struct sdhci_host *host, u32 opcode)
 211{
 212	int i;
 213
 214	sdhci_send_tuning(host, opcode);
 215
 216	for (i = 0; i < 150; i++) {
 217		u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
 218
 219		if (!(ctrl & SDHCI_CTRL_EXEC_TUNING)) {
 220			if (ctrl & SDHCI_CTRL_TUNED_CLK) {
 221				host->tuning_done = true;
 222				return;
 223			}
 224			pr_warn("%s: HW tuning failed !\n",
 225				mmc_hostname(host->mmc));
 226			break;
 227		}
 228
 229		mdelay(1);
 230	}
 231
 232	pr_info("%s: Tuning failed, falling back to fixed sampling clock\n",
 233		mmc_hostname(host->mmc));
 234	sdhci_reset_tuning(host);
 235}
 236
 237/*
 238 * This function is used to fix o2 dll shift issue.
 239 * It isn't necessary to detect card present before recovery.
 240 * Firstly, it is used by bht emmc card, which is embedded.
 241 * Second, before call recovery card present will be detected
 242 * outside of the execute tuning function.
 243 */
 244static int sdhci_o2_dll_recovery(struct sdhci_host *host)
 245{
 246	int ret = 0;
 247	u8 scratch_8 = 0;
 248	u32 scratch_32 = 0;
 249	struct sdhci_pci_slot *slot = sdhci_priv(host);
 250	struct sdhci_pci_chip *chip = slot->chip;
 251	struct o2_host *o2_host = sdhci_pci_priv(slot);
 252
 253	/* UnLock WP */
 254	pci_read_config_byte(chip->pdev,
 255			O2_SD_LOCK_WP, &scratch_8);
 256	scratch_8 &= 0x7f;
 257	pci_write_config_byte(chip->pdev, O2_SD_LOCK_WP, scratch_8);
 258	while (o2_host->dll_adjust_count < DMDN_SZ && !ret) {
 259		/* Disable clock */
 260		sdhci_writeb(host, 0, SDHCI_CLOCK_CONTROL);
 261
 262		/* PLL software reset */
 263		scratch_32 = sdhci_readl(host, O2_PLL_DLL_WDT_CONTROL1);
 264		scratch_32 |= O2_PLL_SOFT_RESET;
 265		sdhci_writel(host, scratch_32, O2_PLL_DLL_WDT_CONTROL1);
 266
 267		pci_read_config_dword(chip->pdev,
 268					    O2_SD_FUNC_REG4,
 269					    &scratch_32);
 270		/* Enable Base Clk setting change */
 271		scratch_32 |= O2_SD_FREG4_ENABLE_CLK_SET;
 272		pci_write_config_dword(chip->pdev, O2_SD_FUNC_REG4, scratch_32);
 273		o2_pci_set_baseclk(chip, dmdn_table[o2_host->dll_adjust_count]);
 274
 275		/* Enable internal clock */
 276		scratch_8 = SDHCI_CLOCK_INT_EN;
 277		sdhci_writeb(host, scratch_8, SDHCI_CLOCK_CONTROL);
 278
 279		if (sdhci_o2_get_cd(host->mmc)) {
 280			/*
 281			 * need wait at least 5ms for dll status stable,
 282			 * after enable internal clock
 283			 */
 284			usleep_range(5000, 6000);
 285			if (sdhci_o2_wait_dll_detect_lock(host)) {
 286				scratch_8 |= SDHCI_CLOCK_CARD_EN;
 287				sdhci_writeb(host, scratch_8,
 288					SDHCI_CLOCK_CONTROL);
 289				ret = 1;
 290			} else {
 291				pr_warn("%s: DLL unlocked when dll_adjust_count is %d.\n",
 292					mmc_hostname(host->mmc),
 293					o2_host->dll_adjust_count);
 294			}
 295		} else {
 296			pr_err("%s: card present detect failed.\n",
 297				mmc_hostname(host->mmc));
 298			break;
 299		}
 300
 301		o2_host->dll_adjust_count++;
 302	}
 303	if (!ret && o2_host->dll_adjust_count == DMDN_SZ)
 304		pr_err("%s: DLL adjust over max times\n",
 305		mmc_hostname(host->mmc));
 306	/* Lock WP */
 307	pci_read_config_byte(chip->pdev,
 308				   O2_SD_LOCK_WP, &scratch_8);
 309	scratch_8 |= 0x80;
 310	pci_write_config_byte(chip->pdev, O2_SD_LOCK_WP, scratch_8);
 311	return ret;
 312}
 313
 314static int sdhci_o2_execute_tuning(struct mmc_host *mmc, u32 opcode)
 315{
 316	struct sdhci_host *host = mmc_priv(mmc);
 317	struct sdhci_pci_slot *slot = sdhci_priv(host);
 318	struct sdhci_pci_chip *chip = slot->chip;
 319	int current_bus_width = 0;
 320	u32 scratch32 = 0;
 321	u16 scratch = 0;
 322	u8  scratch_8 = 0;
 323	u32 reg_val;
 324
 325	/*
 326	 * This handler implements the hardware tuning that is specific to
 327	 * this controller.  Fall back to the standard method for other TIMING.
 328	 */
 329	if ((host->timing != MMC_TIMING_MMC_HS200) &&
 330		(host->timing != MMC_TIMING_UHS_SDR104) &&
 331		(host->timing != MMC_TIMING_UHS_SDR50))
 332		return sdhci_execute_tuning(mmc, opcode);
 333
 334	if (WARN_ON(!mmc_op_tuning(opcode)))
 335		return -EINVAL;
 336
 337	/* Force power mode enter L0 */
 338	scratch = sdhci_readw(host, O2_SD_MISC_CTRL);
 339	scratch |= O2_SD_PWR_FORCE_L0;
 340	sdhci_writew(host, scratch, O2_SD_MISC_CTRL);
 341
 342	/* Update output phase */
 343	switch (chip->pdev->device) {
 344	case PCI_DEVICE_ID_O2_SDS0:
 345	case PCI_DEVICE_ID_O2_SEABIRD0:
 346	case PCI_DEVICE_ID_O2_SEABIRD1:
 347	case PCI_DEVICE_ID_O2_SDS1:
 348	case PCI_DEVICE_ID_O2_FUJIN2:
 349		/* Stop clk */
 350		reg_val = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
 351		reg_val &= ~SDHCI_CLOCK_CARD_EN;
 352		sdhci_writew(host, reg_val, SDHCI_CLOCK_CONTROL);
 353
 354		if (host->timing == MMC_TIMING_MMC_HS200 ||
 355		    host->timing == MMC_TIMING_UHS_SDR104) {
 356			/* UnLock WP */
 357			pci_read_config_byte(chip->pdev, O2_SD_LOCK_WP, &scratch_8);
 358			scratch_8 &= 0x7f;
 359			pci_write_config_byte(chip->pdev, O2_SD_LOCK_WP, scratch_8);
 360
 361			/* Set pcr 0x354[16] to choose dll clock, and set the default phase */
 362			pci_read_config_dword(chip->pdev, O2_SD_OUTPUT_CLK_SOURCE_SWITCH, &reg_val);
 363			reg_val &= ~(O2_SD_SEL_DLL | O2_SD_PHASE_MASK);
 364			reg_val |= (O2_SD_SEL_DLL | O2_SD_FIX_PHASE);
 365			pci_write_config_dword(chip->pdev, O2_SD_OUTPUT_CLK_SOURCE_SWITCH, reg_val);
 366
 367			/* Lock WP */
 368			pci_read_config_byte(chip->pdev, O2_SD_LOCK_WP, &scratch_8);
 369			scratch_8 |= 0x80;
 370			pci_write_config_byte(chip->pdev, O2_SD_LOCK_WP, scratch_8);
 371		}
 372
 373		/* Start clk */
 374		reg_val = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
 375		reg_val |= SDHCI_CLOCK_CARD_EN;
 376		sdhci_writew(host, reg_val, SDHCI_CLOCK_CONTROL);
 377		break;
 378	default:
 379		break;
 380	}
 381
 382	/* wait DLL lock, timeout value 5ms */
 383	if (readx_poll_timeout(sdhci_o2_pll_dll_wdt_control, host,
 384		scratch32, (scratch32 & O2_DLL_LOCK_STATUS), 1, 5000))
 385		pr_warn("%s: DLL can't lock in 5ms after force L0 during tuning.\n",
 386				mmc_hostname(host->mmc));
 387	/*
 388	 * Judge the tuning reason, whether caused by dll shift
 389	 * If cause by dll shift, should call sdhci_o2_dll_recovery
 390	 */
 391	if (!sdhci_o2_wait_dll_detect_lock(host))
 392		if (!sdhci_o2_dll_recovery(host)) {
 393			pr_err("%s: o2 dll recovery failed\n",
 394				mmc_hostname(host->mmc));
 395			return -EINVAL;
 396		}
 397	/*
 398	 * o2 sdhci host didn't support 8bit emmc tuning
 399	 */
 400	if (mmc->ios.bus_width == MMC_BUS_WIDTH_8) {
 401		current_bus_width = mmc->ios.bus_width;
 402		mmc->ios.bus_width = MMC_BUS_WIDTH_4;
 403		sdhci_set_bus_width(host, MMC_BUS_WIDTH_4);
 404	}
 405
 406	sdhci_o2_set_tuning_mode(host);
 407
 408	sdhci_start_tuning(host);
 409
 410	__sdhci_o2_execute_tuning(host, opcode);
 411
 412	sdhci_end_tuning(host);
 413
 414	if (current_bus_width == MMC_BUS_WIDTH_8) {
 415		mmc->ios.bus_width = MMC_BUS_WIDTH_8;
 416		sdhci_set_bus_width(host, current_bus_width);
 417	}
 418
 419	/* Cancel force power mode enter L0 */
 420	scratch = sdhci_readw(host, O2_SD_MISC_CTRL);
 421	scratch &= ~(O2_SD_PWR_FORCE_L0);
 422	sdhci_writew(host, scratch, O2_SD_MISC_CTRL);
 423
 424	sdhci_reset(host, SDHCI_RESET_CMD);
 425	sdhci_reset(host, SDHCI_RESET_DATA);
 426
 427	host->flags &= ~SDHCI_HS400_TUNING;
 428	return 0;
 429}
 430
 431static void o2_pci_led_enable(struct sdhci_pci_chip *chip)
 432{
 433	int ret;
 434	u32 scratch_32;
 435
 436	/* Set led of SD host function enable */
 437	ret = pci_read_config_dword(chip->pdev,
 438				    O2_SD_FUNC_REG0, &scratch_32);
 439	if (ret)
 440		return;
 441
 442	scratch_32 &= ~O2_SD_FREG0_LEDOFF;
 443	pci_write_config_dword(chip->pdev,
 444			       O2_SD_FUNC_REG0, scratch_32);
 445
 446	ret = pci_read_config_dword(chip->pdev,
 447				    O2_SD_TEST_REG, &scratch_32);
 448	if (ret)
 449		return;
 450
 451	scratch_32 |= O2_SD_LED_ENABLE;
 452	pci_write_config_dword(chip->pdev,
 453			       O2_SD_TEST_REG, scratch_32);
 454}
 455
 456static void sdhci_pci_o2_fujin2_pci_init(struct sdhci_pci_chip *chip)
 457{
 458	u32 scratch_32;
 459	int ret;
 460	/* Improve write performance for SD3.0 */
 461	ret = pci_read_config_dword(chip->pdev, O2_SD_DEV_CTRL, &scratch_32);
 462	if (ret)
 463		return;
 464	scratch_32 &= ~((1 << 12) | (1 << 13) | (1 << 14));
 465	pci_write_config_dword(chip->pdev, O2_SD_DEV_CTRL, scratch_32);
 466
 467	/* Enable Link abnormal reset generating Reset */
 468	ret = pci_read_config_dword(chip->pdev, O2_SD_MISC_REG5, &scratch_32);
 469	if (ret)
 470		return;
 471	scratch_32 &= ~((1 << 19) | (1 << 11));
 472	scratch_32 |= (1 << 10);
 473	pci_write_config_dword(chip->pdev, O2_SD_MISC_REG5, scratch_32);
 474
 475	/* set card power over current protection */
 476	ret = pci_read_config_dword(chip->pdev, O2_SD_TEST_REG, &scratch_32);
 477	if (ret)
 478		return;
 479	scratch_32 |= (1 << 4);
 480	pci_write_config_dword(chip->pdev, O2_SD_TEST_REG, scratch_32);
 481
 482	/* adjust the output delay for SD mode */
 483	pci_write_config_dword(chip->pdev, O2_SD_DELAY_CTRL, 0x00002492);
 484
 485	/* Set the output voltage setting of Aux 1.2v LDO */
 486	ret = pci_read_config_dword(chip->pdev, O2_SD_LD0_CTRL, &scratch_32);
 487	if (ret)
 488		return;
 489	scratch_32 &= ~(3 << 12);
 490	pci_write_config_dword(chip->pdev, O2_SD_LD0_CTRL, scratch_32);
 491
 492	/* Set Max power supply capability of SD host */
 493	ret = pci_read_config_dword(chip->pdev, O2_SD_CAP_REG0, &scratch_32);
 494	if (ret)
 495		return;
 496	scratch_32 &= ~(0x01FE);
 497	scratch_32 |= 0x00CC;
 498	pci_write_config_dword(chip->pdev, O2_SD_CAP_REG0, scratch_32);
 499	/* Set DLL Tuning Window */
 500	ret = pci_read_config_dword(chip->pdev,
 501				    O2_SD_TUNING_CTRL, &scratch_32);
 502	if (ret)
 503		return;
 504	scratch_32 &= ~(0x000000FF);
 505	scratch_32 |= 0x00000066;
 506	pci_write_config_dword(chip->pdev, O2_SD_TUNING_CTRL, scratch_32);
 507
 508	/* Set UHS2 T_EIDLE */
 509	ret = pci_read_config_dword(chip->pdev,
 510				    O2_SD_UHS2_L1_CTRL, &scratch_32);
 511	if (ret)
 512		return;
 513	scratch_32 &= ~(0x000000FC);
 514	scratch_32 |= 0x00000084;
 515	pci_write_config_dword(chip->pdev, O2_SD_UHS2_L1_CTRL, scratch_32);
 516
 517	/* Set UHS2 Termination */
 518	ret = pci_read_config_dword(chip->pdev, O2_SD_FUNC_REG3, &scratch_32);
 519	if (ret)
 520		return;
 521	scratch_32 &= ~((1 << 21) | (1 << 30));
 522
 523	pci_write_config_dword(chip->pdev, O2_SD_FUNC_REG3, scratch_32);
 524
 525	/* Set L1 Entrance Timer */
 526	ret = pci_read_config_dword(chip->pdev, O2_SD_CAPS, &scratch_32);
 527	if (ret)
 528		return;
 529	scratch_32 &= ~(0xf0000000);
 530	scratch_32 |= 0x30000000;
 531	pci_write_config_dword(chip->pdev, O2_SD_CAPS, scratch_32);
 532
 533	ret = pci_read_config_dword(chip->pdev,
 534				    O2_SD_MISC_CTRL4, &scratch_32);
 535	if (ret)
 536		return;
 537	scratch_32 &= ~(0x000f0000);
 538	scratch_32 |= 0x00080000;
 539	pci_write_config_dword(chip->pdev, O2_SD_MISC_CTRL4, scratch_32);
 540}
 541
 542static void sdhci_pci_o2_enable_msi(struct sdhci_pci_chip *chip,
 543				    struct sdhci_host *host)
 544{
 545	int ret;
 546
 547	ret = pci_find_capability(chip->pdev, PCI_CAP_ID_MSI);
 548	if (!ret) {
 549		pr_info("%s: unsupported MSI, use INTx irq\n",
 550			mmc_hostname(host->mmc));
 551		return;
 552	}
 553
 554	ret = pci_alloc_irq_vectors(chip->pdev, 1, 1,
 555				    PCI_IRQ_MSI | PCI_IRQ_MSIX);
 556	if (ret < 0) {
 557		pr_err("%s: enable PCI MSI failed, err=%d\n",
 558		       mmc_hostname(host->mmc), ret);
 559		return;
 560	}
 561
 562	host->irq = pci_irq_vector(chip->pdev, 0);
 563}
 564
 565static void sdhci_o2_enable_clk(struct sdhci_host *host, u16 clk)
 566{
 567	/* Enable internal clock */
 568	clk |= SDHCI_CLOCK_INT_EN;
 569	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
 570
 571	sdhci_o2_enable_internal_clock(host);
 572	if (sdhci_o2_get_cd(host->mmc)) {
 573		clk |= SDHCI_CLOCK_CARD_EN;
 574		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
 575	}
 576}
 577
 578static void sdhci_pci_o2_set_clock(struct sdhci_host *host, unsigned int clock)
 579{
 580	u16 clk;
 581	u8 scratch;
 582	u32 scratch_32;
 583	u32 dmdn_208m, dmdn_200m;
 584	struct sdhci_pci_slot *slot = sdhci_priv(host);
 585	struct sdhci_pci_chip *chip = slot->chip;
 586
 587	host->mmc->actual_clock = 0;
 588
 589	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
 590
 591	if (clock == 0)
 592		return;
 593
 594	/* UnLock WP */
 595	pci_read_config_byte(chip->pdev, O2_SD_LOCK_WP, &scratch);
 596	scratch &= 0x7f;
 597	pci_write_config_byte(chip->pdev, O2_SD_LOCK_WP, scratch);
 598
 599	if (chip->pdev->device == PCI_DEVICE_ID_O2_GG8_9860 ||
 600	    chip->pdev->device == PCI_DEVICE_ID_O2_GG8_9861 ||
 601	    chip->pdev->device == PCI_DEVICE_ID_O2_GG8_9862 ||
 602	    chip->pdev->device == PCI_DEVICE_ID_O2_GG8_9863) {
 603		dmdn_208m = 0x2c500000;
 604		dmdn_200m = 0x25200000;
 605	} else {
 606		dmdn_208m = 0x2c280000;
 607		dmdn_200m = 0x25100000;
 608	}
 609
 610	if ((host->timing == MMC_TIMING_UHS_SDR104) && (clock == 200000000)) {
 611		pci_read_config_dword(chip->pdev, O2_SD_PLL_SETTING, &scratch_32);
 612
 613		if ((scratch_32 & 0xFFFF0000) != dmdn_208m)
 614			o2_pci_set_baseclk(chip, dmdn_208m);
 615	} else {
 616		pci_read_config_dword(chip->pdev, O2_SD_PLL_SETTING, &scratch_32);
 617
 618		if ((scratch_32 & 0xFFFF0000) != dmdn_200m)
 619			o2_pci_set_baseclk(chip, dmdn_200m);
 620	}
 621
 622	pci_read_config_dword(chip->pdev, O2_SD_OUTPUT_CLK_SOURCE_SWITCH, &scratch_32);
 623	scratch_32 &= ~(O2_SD_SEL_DLL | O2_SD_PHASE_MASK);
 624	pci_write_config_dword(chip->pdev, O2_SD_OUTPUT_CLK_SOURCE_SWITCH, scratch_32);
 625
 626	/* Lock WP */
 627	pci_read_config_byte(chip->pdev, O2_SD_LOCK_WP, &scratch);
 628	scratch |= 0x80;
 629	pci_write_config_byte(chip->pdev, O2_SD_LOCK_WP, scratch);
 630
 631	clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock);
 632	sdhci_o2_enable_clk(host, clk);
 633}
 634
 635static int sdhci_pci_o2_init_sd_express(struct mmc_host *mmc, struct mmc_ios *ios)
 636{
 637	struct sdhci_host *host = mmc_priv(mmc);
 638	struct sdhci_pci_slot *slot = sdhci_priv(host);
 639	struct sdhci_pci_chip *chip = slot->chip;
 640	u8 scratch8;
 641	u16 scratch16;
 642	int ret;
 643
 644	/* Disable clock */
 645	sdhci_writeb(host, 0, SDHCI_CLOCK_CONTROL);
 646
 647	/* Set VDD2 voltage*/
 648	scratch8 = sdhci_readb(host, SDHCI_POWER_CONTROL);
 649	scratch8 &= 0x0F;
 650	if (host->mmc->ios.timing == MMC_TIMING_SD_EXP_1_2V &&
 651	    host->mmc->caps2 & MMC_CAP2_SD_EXP_1_2V) {
 652		scratch8 |= SDHCI_VDD2_POWER_ON | SDHCI_VDD2_POWER_120;
 653	} else {
 654		scratch8 |= SDHCI_VDD2_POWER_ON | SDHCI_VDD2_POWER_180;
 655	}
 656
 657	sdhci_writeb(host, scratch8, SDHCI_POWER_CONTROL);
 658
 659	/* UnLock WP */
 660	pci_read_config_byte(chip->pdev, O2_SD_LOCK_WP, &scratch8);
 661	scratch8 &= 0x7f;
 662	pci_write_config_byte(chip->pdev, O2_SD_LOCK_WP, scratch8);
 663
 664	/* Wait for express card clkreqn assert */
 665	ret = read_poll_timeout(sdhci_readb, scratch8, !(scratch8 & BIT(0)),
 666				1, 30000, false, host, O2_SD_EXP_INT_REG);
 667
 668	if (!ret) {
 669		/* Switch to PCIe mode */
 670		scratch16 = sdhci_readw(host, O2_SD_PCIE_SWITCH);
 671		scratch16 |= BIT(8);
 672		sdhci_writew(host, scratch16, O2_SD_PCIE_SWITCH);
 673	} else {
 674		/* Power off VDD2 voltage*/
 675		scratch8 = sdhci_readb(host, SDHCI_POWER_CONTROL);
 676		scratch8 &= 0x0F;
 677		sdhci_writeb(host, scratch8, SDHCI_POWER_CONTROL);
 678
 679		/* Keep mode as UHSI */
 680		pci_read_config_word(chip->pdev, O2_SD_PARA_SET_REG1, &scratch16);
 681		scratch16 &= ~BIT(11);
 682		pci_write_config_word(chip->pdev, O2_SD_PARA_SET_REG1, scratch16);
 683
 684		host->mmc->ios.timing = MMC_TIMING_LEGACY;
 685		pr_info("%s: Express card initialization failed, falling back to Legacy\n",
 686			mmc_hostname(host->mmc));
 687	}
 688	/* Lock WP */
 689	pci_read_config_byte(chip->pdev, O2_SD_LOCK_WP, &scratch8);
 690	scratch8 |= 0x80;
 691	pci_write_config_byte(chip->pdev, O2_SD_LOCK_WP, scratch8);
 692
 693	return 0;
 694}
 695
 696static void sdhci_pci_o2_set_power(struct sdhci_host *host, unsigned char mode,  unsigned short vdd)
 697{
 698	struct sdhci_pci_chip *chip;
 699	struct sdhci_pci_slot *slot = sdhci_priv(host);
 700	u32 scratch_32 = 0;
 701	u8 scratch_8 = 0;
 702
 703	chip = slot->chip;
 704
 705	if (mode == MMC_POWER_OFF) {
 706		/* UnLock WP */
 707		pci_read_config_byte(chip->pdev, O2_SD_LOCK_WP, &scratch_8);
 708		scratch_8 &= 0x7f;
 709		pci_write_config_byte(chip->pdev, O2_SD_LOCK_WP, scratch_8);
 710
 711		/* Set PCR 0x354[16] to switch Clock Source back to OPE Clock */
 712		pci_read_config_dword(chip->pdev, O2_SD_OUTPUT_CLK_SOURCE_SWITCH, &scratch_32);
 713		scratch_32 &= ~(O2_SD_SEL_DLL);
 714		pci_write_config_dword(chip->pdev, O2_SD_OUTPUT_CLK_SOURCE_SWITCH, scratch_32);
 715
 716		/* Lock WP */
 717		pci_read_config_byte(chip->pdev, O2_SD_LOCK_WP, &scratch_8);
 718		scratch_8 |= 0x80;
 719		pci_write_config_byte(chip->pdev, O2_SD_LOCK_WP, scratch_8);
 720	}
 721
 722	sdhci_set_power(host, mode, vdd);
 723}
 724
 725static int sdhci_pci_o2_probe_slot(struct sdhci_pci_slot *slot)
 726{
 727	struct sdhci_pci_chip *chip;
 728	struct sdhci_host *host;
 729	struct o2_host *o2_host = sdhci_pci_priv(slot);
 730	u32 reg, caps;
 731	int ret;
 732
 733	chip = slot->chip;
 734	host = slot->host;
 735
 736	o2_host->dll_adjust_count = 0;
 737	caps = sdhci_readl(host, SDHCI_CAPABILITIES);
 738
 739	/*
 740	 * mmc_select_bus_width() will test the bus to determine the actual bus
 741	 * width.
 742	 */
 743	if (caps & SDHCI_CAN_DO_8BIT)
 744		host->mmc->caps |= MMC_CAP_8_BIT_DATA;
 745
 746	host->quirks2 |= SDHCI_QUIRK2_BROKEN_DDR50;
 747
 748	sdhci_pci_o2_enable_msi(chip, host);
 749
 750	host->mmc_host_ops.execute_tuning = sdhci_o2_execute_tuning;
 751	switch (chip->pdev->device) {
 752	case PCI_DEVICE_ID_O2_SDS0:
 753	case PCI_DEVICE_ID_O2_SEABIRD0:
 754	case PCI_DEVICE_ID_O2_SEABIRD1:
 755	case PCI_DEVICE_ID_O2_SDS1:
 756	case PCI_DEVICE_ID_O2_FUJIN2:
 757		reg = sdhci_readl(host, O2_SD_VENDOR_SETTING);
 758		if (reg & 0x1)
 759			host->quirks |= SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12;
 760
 
 
 
 
 761		if (chip->pdev->device == PCI_DEVICE_ID_O2_SEABIRD0) {
 762			ret = pci_read_config_dword(chip->pdev,
 763						    O2_SD_MISC_SETTING, &reg);
 764			if (ret)
 765				return -EIO;
 766			if (reg & (1 << 4)) {
 767				pr_info("%s: emmc 1.8v flag is set, force 1.8v signaling voltage\n",
 768					mmc_hostname(host->mmc));
 769				host->flags &= ~SDHCI_SIGNALING_330;
 770				host->flags |= SDHCI_SIGNALING_180;
 771				host->mmc->caps2 |= MMC_CAP2_NO_SD;
 772				host->mmc->caps2 |= MMC_CAP2_NO_SDIO;
 773				pci_write_config_dword(chip->pdev,
 774						       O2_SD_DETECT_SETTING, 3);
 775			}
 776
 777			slot->host->mmc_host_ops.get_cd = sdhci_o2_get_cd;
 778		}
 779
 780		if (chip->pdev->device == PCI_DEVICE_ID_O2_SEABIRD1) {
 781			slot->host->mmc_host_ops.get_cd = sdhci_o2_get_cd;
 782			host->mmc->caps2 |= MMC_CAP2_NO_SDIO;
 783			host->quirks2 |= SDHCI_QUIRK2_PRESET_VALUE_BROKEN;
 784		}
 785
 
 
 786		if (chip->pdev->device != PCI_DEVICE_ID_O2_FUJIN2)
 787			break;
 788		/* set dll watch dog timer */
 789		reg = sdhci_readl(host, O2_SD_VENDOR_SETTING2);
 790		reg |= (1 << 12);
 791		sdhci_writel(host, reg, O2_SD_VENDOR_SETTING2);
 792		break;
 793	case PCI_DEVICE_ID_O2_GG8_9860:
 794	case PCI_DEVICE_ID_O2_GG8_9861:
 795	case PCI_DEVICE_ID_O2_GG8_9862:
 796	case PCI_DEVICE_ID_O2_GG8_9863:
 797		host->mmc->caps2 |= MMC_CAP2_NO_SDIO | MMC_CAP2_SD_EXP | MMC_CAP2_SD_EXP_1_2V;
 798		host->mmc->caps |= MMC_CAP_HW_RESET;
 799		host->quirks2 |= SDHCI_QUIRK2_PRESET_VALUE_BROKEN;
 800		slot->host->mmc_host_ops.get_cd = sdhci_o2_get_cd;
 801		host->mmc_host_ops.init_sd_express = sdhci_pci_o2_init_sd_express;
 802		break;
 803	default:
 804		break;
 805	}
 806
 807	return 0;
 808}
 809
 810static int sdhci_pci_o2_probe(struct sdhci_pci_chip *chip)
 811{
 812	int ret;
 813	u8 scratch;
 814	u16 scratch16;
 815	u32 scratch_32;
 816
 817	switch (chip->pdev->device) {
 818	case PCI_DEVICE_ID_O2_8220:
 819	case PCI_DEVICE_ID_O2_8221:
 820	case PCI_DEVICE_ID_O2_8320:
 821	case PCI_DEVICE_ID_O2_8321:
 822		/* This extra setup is required due to broken ADMA. */
 823		ret = pci_read_config_byte(chip->pdev,
 824				O2_SD_LOCK_WP, &scratch);
 825		if (ret)
 826			return ret;
 827		scratch &= 0x7f;
 828		pci_write_config_byte(chip->pdev, O2_SD_LOCK_WP, scratch);
 829
 830		/* Set Multi 3 to VCC3V# */
 831		pci_write_config_byte(chip->pdev, O2_SD_MULTI_VCC3V, 0x08);
 832
 833		/* Disable CLK_REQ# support after media DET */
 834		ret = pci_read_config_byte(chip->pdev,
 835				O2_SD_CLKREQ, &scratch);
 836		if (ret)
 837			return ret;
 838		scratch |= 0x20;
 839		pci_write_config_byte(chip->pdev, O2_SD_CLKREQ, scratch);
 840
 841		/* Choose capabilities, enable SDMA.  We have to write 0x01
 842		 * to the capabilities register first to unlock it.
 843		 */
 844		ret = pci_read_config_byte(chip->pdev, O2_SD_CAPS, &scratch);
 845		if (ret)
 846			return ret;
 847		scratch |= 0x01;
 848		pci_write_config_byte(chip->pdev, O2_SD_CAPS, scratch);
 849		pci_write_config_byte(chip->pdev, O2_SD_CAPS, 0x73);
 850
 851		/* Disable ADMA1/2 */
 852		pci_write_config_byte(chip->pdev, O2_SD_ADMA1, 0x39);
 853		pci_write_config_byte(chip->pdev, O2_SD_ADMA2, 0x08);
 854
 855		/* Disable the infinite transfer mode */
 856		ret = pci_read_config_byte(chip->pdev,
 857				O2_SD_INF_MOD, &scratch);
 858		if (ret)
 859			return ret;
 860		scratch |= 0x08;
 861		pci_write_config_byte(chip->pdev, O2_SD_INF_MOD, scratch);
 862
 863		/* Lock WP */
 864		ret = pci_read_config_byte(chip->pdev,
 865				O2_SD_LOCK_WP, &scratch);
 866		if (ret)
 867			return ret;
 868		scratch |= 0x80;
 869		pci_write_config_byte(chip->pdev, O2_SD_LOCK_WP, scratch);
 870		break;
 871	case PCI_DEVICE_ID_O2_SDS0:
 872	case PCI_DEVICE_ID_O2_SDS1:
 873	case PCI_DEVICE_ID_O2_FUJIN2:
 874		/* UnLock WP */
 875		ret = pci_read_config_byte(chip->pdev,
 876				O2_SD_LOCK_WP, &scratch);
 877		if (ret)
 878			return ret;
 879
 880		scratch &= 0x7f;
 881		pci_write_config_byte(chip->pdev, O2_SD_LOCK_WP, scratch);
 882
 883		/* DevId=8520 subId= 0x11 or 0x12  Type Chip support */
 884		if (chip->pdev->device == PCI_DEVICE_ID_O2_FUJIN2) {
 885			ret = pci_read_config_dword(chip->pdev,
 886						    O2_SD_FUNC_REG0,
 887						    &scratch_32);
 888			if (ret)
 889				return ret;
 890			scratch_32 = ((scratch_32 & 0xFF000000) >> 24);
 891
 892			/* Check Whether subId is 0x11 or 0x12 */
 893			if ((scratch_32 == 0x11) || (scratch_32 == 0x12)) {
 894				scratch_32 = 0x25100000;
 895
 896				o2_pci_set_baseclk(chip, scratch_32);
 897				ret = pci_read_config_dword(chip->pdev,
 898							    O2_SD_FUNC_REG4,
 899							    &scratch_32);
 900				if (ret)
 901					return ret;
 902
 903				/* Enable Base Clk setting change */
 904				scratch_32 |= O2_SD_FREG4_ENABLE_CLK_SET;
 905				pci_write_config_dword(chip->pdev,
 906						       O2_SD_FUNC_REG4,
 907						       scratch_32);
 908
 909				/* Set Tuning Window to 4 */
 910				pci_write_config_byte(chip->pdev,
 911						      O2_SD_TUNING_CTRL, 0x44);
 912
 913				break;
 914			}
 915		}
 916
 917		/* Enable 8520 led function */
 918		o2_pci_led_enable(chip);
 919
 920		/* Set timeout CLK */
 921		ret = pci_read_config_dword(chip->pdev,
 922					    O2_SD_CLK_SETTING, &scratch_32);
 923		if (ret)
 924			return ret;
 925
 926		scratch_32 &= ~(0xFF00);
 927		scratch_32 |= 0x07E0C800;
 928		pci_write_config_dword(chip->pdev,
 929				       O2_SD_CLK_SETTING, scratch_32);
 930
 931		ret = pci_read_config_dword(chip->pdev,
 932					    O2_SD_CLKREQ, &scratch_32);
 933		if (ret)
 934			return ret;
 935		scratch_32 |= 0x3;
 936		pci_write_config_dword(chip->pdev, O2_SD_CLKREQ, scratch_32);
 937
 938		ret = pci_read_config_dword(chip->pdev,
 939					    O2_SD_PLL_SETTING, &scratch_32);
 940		if (ret)
 941			return ret;
 942
 943		scratch_32 &= ~(0x1F3F070E);
 944		scratch_32 |= 0x18270106;
 945		pci_write_config_dword(chip->pdev,
 946				       O2_SD_PLL_SETTING, scratch_32);
 947
 948		/* Disable UHS1 funciton */
 949		ret = pci_read_config_dword(chip->pdev,
 950					    O2_SD_CAP_REG2, &scratch_32);
 951		if (ret)
 952			return ret;
 953		scratch_32 &= ~(0xE0);
 954		pci_write_config_dword(chip->pdev,
 955				       O2_SD_CAP_REG2, scratch_32);
 956
 957		if (chip->pdev->device == PCI_DEVICE_ID_O2_FUJIN2)
 958			sdhci_pci_o2_fujin2_pci_init(chip);
 959
 960		/* Lock WP */
 961		ret = pci_read_config_byte(chip->pdev,
 962					   O2_SD_LOCK_WP, &scratch);
 963		if (ret)
 964			return ret;
 965		scratch |= 0x80;
 966		pci_write_config_byte(chip->pdev, O2_SD_LOCK_WP, scratch);
 967		break;
 968	case PCI_DEVICE_ID_O2_SEABIRD0:
 969	case PCI_DEVICE_ID_O2_SEABIRD1:
 970		/* UnLock WP */
 971		ret = pci_read_config_byte(chip->pdev,
 972				O2_SD_LOCK_WP, &scratch);
 973		if (ret)
 974			return ret;
 975
 976		scratch &= 0x7f;
 977		pci_write_config_byte(chip->pdev, O2_SD_LOCK_WP, scratch);
 978
 979		ret = pci_read_config_dword(chip->pdev,
 980					    O2_SD_PLL_SETTING, &scratch_32);
 981		if (ret)
 982			return ret;
 983
 984		if ((scratch_32 & 0xff000000) == 0x01000000) {
 985			scratch_32 &= 0x0000FFFF;
 986			scratch_32 |= 0x1F340000;
 987
 988			pci_write_config_dword(chip->pdev,
 989					       O2_SD_PLL_SETTING, scratch_32);
 990		} else {
 991			scratch_32 &= 0x0000FFFF;
 992			scratch_32 |= 0x25100000;
 993
 994			pci_write_config_dword(chip->pdev,
 995					       O2_SD_PLL_SETTING, scratch_32);
 996
 997			ret = pci_read_config_dword(chip->pdev,
 998						    O2_SD_FUNC_REG4,
 999						    &scratch_32);
1000			if (ret)
1001				return ret;
1002			scratch_32 |= (1 << 22);
1003			pci_write_config_dword(chip->pdev,
1004					       O2_SD_FUNC_REG4, scratch_32);
1005		}
1006
1007		/* Set Tuning Windows to 5 */
1008		pci_write_config_byte(chip->pdev,
1009				O2_SD_TUNING_CTRL, 0x55);
1010		//Adjust 1st and 2nd CD debounce time
1011		pci_read_config_dword(chip->pdev, O2_SD_MISC_CTRL2, &scratch_32);
1012		scratch_32 &= 0xFFE7FFFF;
1013		scratch_32 |= 0x00180000;
1014		pci_write_config_dword(chip->pdev, O2_SD_MISC_CTRL2, scratch_32);
1015		pci_write_config_dword(chip->pdev, O2_SD_DETECT_SETTING, 1);
1016		/* Lock WP */
1017		ret = pci_read_config_byte(chip->pdev,
1018					   O2_SD_LOCK_WP, &scratch);
1019		if (ret)
1020			return ret;
1021		scratch |= 0x80;
1022		pci_write_config_byte(chip->pdev, O2_SD_LOCK_WP, scratch);
1023		break;
1024	case PCI_DEVICE_ID_O2_GG8_9860:
1025	case PCI_DEVICE_ID_O2_GG8_9861:
1026	case PCI_DEVICE_ID_O2_GG8_9862:
1027	case PCI_DEVICE_ID_O2_GG8_9863:
1028		/* UnLock WP */
1029		ret = pci_read_config_byte(chip->pdev, O2_SD_LOCK_WP, &scratch);
1030		if (ret)
1031			return ret;
1032		scratch &= 0x7f;
1033		pci_write_config_byte(chip->pdev, O2_SD_LOCK_WP, scratch);
1034
1035		/* Select mode switch source as software control */
1036		pci_read_config_word(chip->pdev, O2_SD_PARA_SET_REG1, &scratch16);
1037		scratch16 &= 0xF8FF;
1038		scratch16 |= BIT(9);
1039		pci_write_config_word(chip->pdev, O2_SD_PARA_SET_REG1, scratch16);
1040
1041		/* set VDD1 supply source */
1042		pci_read_config_word(chip->pdev, O2_SD_VDDX_CTRL_REG, &scratch16);
1043		scratch16 &= 0xFFE3;
1044		scratch16 |= BIT(3);
1045		pci_write_config_word(chip->pdev, O2_SD_VDDX_CTRL_REG, scratch16);
1046
1047		/* Set host drive strength*/
1048		scratch16 = 0x0025;
1049		pci_write_config_word(chip->pdev, O2_SD_PLL_SETTING, scratch16);
1050
1051		/* Set output delay*/
1052		pci_read_config_dword(chip->pdev, O2_SD_OUTPUT_CLK_SOURCE_SWITCH, &scratch_32);
1053		scratch_32 &= 0xFF0FFF00;
1054		scratch_32 |= 0x00B0003B;
1055		pci_write_config_dword(chip->pdev, O2_SD_OUTPUT_CLK_SOURCE_SWITCH, scratch_32);
1056
1057		/* Lock WP */
1058		ret = pci_read_config_byte(chip->pdev, O2_SD_LOCK_WP, &scratch);
1059		if (ret)
1060			return ret;
1061		scratch |= 0x80;
1062		pci_write_config_byte(chip->pdev, O2_SD_LOCK_WP, scratch);
1063		break;
1064	}
1065
1066	return 0;
1067}
1068
1069#ifdef CONFIG_PM_SLEEP
1070static int sdhci_pci_o2_resume(struct sdhci_pci_chip *chip)
1071{
1072	sdhci_pci_o2_probe(chip);
1073	return sdhci_pci_resume_host(chip);
1074}
1075#endif
1076
1077static const struct sdhci_ops sdhci_pci_o2_ops = {
1078	.set_clock = sdhci_pci_o2_set_clock,
1079	.enable_dma = sdhci_pci_enable_dma,
1080	.set_bus_width = sdhci_set_bus_width,
1081	.reset = sdhci_reset,
1082	.set_uhs_signaling = sdhci_set_uhs_signaling,
1083	.set_power = sdhci_pci_o2_set_power,
1084};
1085
1086const struct sdhci_pci_fixes sdhci_o2 = {
1087	.probe = sdhci_pci_o2_probe,
1088	.quirks = SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC,
1089	.quirks2 = SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD,
1090	.probe_slot = sdhci_pci_o2_probe_slot,
1091#ifdef CONFIG_PM_SLEEP
1092	.resume = sdhci_pci_o2_resume,
1093#endif
1094	.ops = &sdhci_pci_o2_ops,
1095	.priv_size = sizeof(struct o2_host),
1096};