Loading...
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * xHCI host controller driver PCI Bus Glue.
4 *
5 * Copyright (C) 2008 Intel Corp.
6 *
7 * Author: Sarah Sharp
8 * Some code borrowed from the Linux EHCI driver.
9 */
10
11#include <linux/pci.h>
12#include <linux/slab.h>
13#include <linux/module.h>
14#include <linux/acpi.h>
15#include <linux/reset.h>
16
17#include "xhci.h"
18#include "xhci-trace.h"
19#include "xhci-pci.h"
20
21#define SSIC_PORT_NUM 2
22#define SSIC_PORT_CFG2 0x880c
23#define SSIC_PORT_CFG2_OFFSET 0x30
24#define PROG_DONE (1 << 30)
25#define SSIC_PORT_UNUSED (1 << 31)
26#define SPARSE_DISABLE_BIT 17
27#define SPARSE_CNTL_ENABLE 0xC12C
28
29/* Device for a quirk */
30#define PCI_VENDOR_ID_FRESCO_LOGIC 0x1b73
31#define PCI_DEVICE_ID_FRESCO_LOGIC_PDK 0x1000
32#define PCI_DEVICE_ID_FRESCO_LOGIC_FL1009 0x1009
33#define PCI_DEVICE_ID_FRESCO_LOGIC_FL1100 0x1100
34#define PCI_DEVICE_ID_FRESCO_LOGIC_FL1400 0x1400
35
36#define PCI_VENDOR_ID_ETRON 0x1b6f
37#define PCI_DEVICE_ID_EJ168 0x7023
38
39#define PCI_DEVICE_ID_INTEL_LYNXPOINT_XHCI 0x8c31
40#define PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_XHCI 0x9c31
41#define PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_XHCI 0x9cb1
42#define PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI 0x22b5
43#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI 0xa12f
44#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI 0x9d2f
45#define PCI_DEVICE_ID_INTEL_BROXTON_M_XHCI 0x0aa8
46#define PCI_DEVICE_ID_INTEL_BROXTON_B_XHCI 0x1aa8
47#define PCI_DEVICE_ID_INTEL_APL_XHCI 0x5aa8
48#define PCI_DEVICE_ID_INTEL_DNV_XHCI 0x19d0
49#define PCI_DEVICE_ID_INTEL_ALPINE_RIDGE_2C_XHCI 0x15b5
50#define PCI_DEVICE_ID_INTEL_ALPINE_RIDGE_4C_XHCI 0x15b6
51#define PCI_DEVICE_ID_INTEL_ALPINE_RIDGE_LP_XHCI 0x15c1
52#define PCI_DEVICE_ID_INTEL_ALPINE_RIDGE_C_2C_XHCI 0x15db
53#define PCI_DEVICE_ID_INTEL_ALPINE_RIDGE_C_4C_XHCI 0x15d4
54#define PCI_DEVICE_ID_INTEL_TITAN_RIDGE_2C_XHCI 0x15e9
55#define PCI_DEVICE_ID_INTEL_TITAN_RIDGE_4C_XHCI 0x15ec
56#define PCI_DEVICE_ID_INTEL_TITAN_RIDGE_DD_XHCI 0x15f0
57#define PCI_DEVICE_ID_INTEL_ICE_LAKE_XHCI 0x8a13
58#define PCI_DEVICE_ID_INTEL_CML_XHCI 0xa3af
59#define PCI_DEVICE_ID_INTEL_TIGER_LAKE_XHCI 0x9a13
60#define PCI_DEVICE_ID_INTEL_MAPLE_RIDGE_XHCI 0x1138
61#define PCI_DEVICE_ID_INTEL_ALDER_LAKE_PCH_XHCI 0x51ed
62#define PCI_DEVICE_ID_INTEL_ALDER_LAKE_N_PCH_XHCI 0x54ed
63
64#define PCI_DEVICE_ID_AMD_RENOIR_XHCI 0x1639
65#define PCI_DEVICE_ID_AMD_PROMONTORYA_4 0x43b9
66#define PCI_DEVICE_ID_AMD_PROMONTORYA_3 0x43ba
67#define PCI_DEVICE_ID_AMD_PROMONTORYA_2 0x43bb
68#define PCI_DEVICE_ID_AMD_PROMONTORYA_1 0x43bc
69
70#define PCI_DEVICE_ID_ASMEDIA_1042_XHCI 0x1042
71#define PCI_DEVICE_ID_ASMEDIA_1042A_XHCI 0x1142
72#define PCI_DEVICE_ID_ASMEDIA_1142_XHCI 0x1242
73#define PCI_DEVICE_ID_ASMEDIA_2142_XHCI 0x2142
74#define PCI_DEVICE_ID_ASMEDIA_3242_XHCI 0x3242
75
76static const char hcd_name[] = "xhci_hcd";
77
78static struct hc_driver __read_mostly xhci_pci_hc_driver;
79
80static int xhci_pci_setup(struct usb_hcd *hcd);
81static int xhci_pci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
82 struct usb_tt *tt, gfp_t mem_flags);
83
84static const struct xhci_driver_overrides xhci_pci_overrides __initconst = {
85 .reset = xhci_pci_setup,
86 .update_hub_device = xhci_pci_update_hub_device,
87};
88
89/* called after powerup, by probe or system-pm "wakeup" */
90static int xhci_pci_reinit(struct xhci_hcd *xhci, struct pci_dev *pdev)
91{
92 /*
93 * TODO: Implement finding debug ports later.
94 * TODO: see if there are any quirks that need to be added to handle
95 * new extended capabilities.
96 */
97
98 /* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */
99 if (!pci_set_mwi(pdev))
100 xhci_dbg(xhci, "MWI active\n");
101
102 xhci_dbg(xhci, "Finished xhci_pci_reinit\n");
103 return 0;
104}
105
106static void xhci_pci_quirks(struct device *dev, struct xhci_hcd *xhci)
107{
108 struct pci_dev *pdev = to_pci_dev(dev);
109 struct xhci_driver_data *driver_data;
110 const struct pci_device_id *id;
111
112 id = pci_match_id(to_pci_driver(pdev->dev.driver)->id_table, pdev);
113
114 if (id && id->driver_data) {
115 driver_data = (struct xhci_driver_data *)id->driver_data;
116 xhci->quirks |= driver_data->quirks;
117 }
118
119 /* Look for vendor-specific quirks */
120 if (pdev->vendor == PCI_VENDOR_ID_FRESCO_LOGIC &&
121 (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK ||
122 pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_FL1400)) {
123 if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK &&
124 pdev->revision == 0x0) {
125 xhci->quirks |= XHCI_RESET_EP_QUIRK;
126 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
127 "XHCI_RESET_EP_QUIRK for this evaluation HW is deprecated");
128 }
129 if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK &&
130 pdev->revision == 0x4) {
131 xhci->quirks |= XHCI_SLOW_SUSPEND;
132 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
133 "QUIRK: Fresco Logic xHC revision %u"
134 "must be suspended extra slowly",
135 pdev->revision);
136 }
137 if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK)
138 xhci->quirks |= XHCI_BROKEN_STREAMS;
139 /* Fresco Logic confirms: all revisions of this chip do not
140 * support MSI, even though some of them claim to in their PCI
141 * capabilities.
142 */
143 xhci->quirks |= XHCI_BROKEN_MSI;
144 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
145 "QUIRK: Fresco Logic revision %u "
146 "has broken MSI implementation",
147 pdev->revision);
148 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
149 }
150
151 if (pdev->vendor == PCI_VENDOR_ID_FRESCO_LOGIC &&
152 pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_FL1009)
153 xhci->quirks |= XHCI_BROKEN_STREAMS;
154
155 if (pdev->vendor == PCI_VENDOR_ID_FRESCO_LOGIC &&
156 pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_FL1100)
157 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
158
159 if (pdev->vendor == PCI_VENDOR_ID_NEC)
160 xhci->quirks |= XHCI_NEC_HOST;
161
162 if (pdev->vendor == PCI_VENDOR_ID_AMD && xhci->hci_version == 0x96)
163 xhci->quirks |= XHCI_AMD_0x96_HOST;
164
165 /* AMD PLL quirk */
166 if (pdev->vendor == PCI_VENDOR_ID_AMD && usb_amd_quirk_pll_check())
167 xhci->quirks |= XHCI_AMD_PLL_FIX;
168
169 if (pdev->vendor == PCI_VENDOR_ID_AMD &&
170 (pdev->device == 0x145c ||
171 pdev->device == 0x15e0 ||
172 pdev->device == 0x15e1 ||
173 pdev->device == 0x43bb))
174 xhci->quirks |= XHCI_SUSPEND_DELAY;
175
176 if (pdev->vendor == PCI_VENDOR_ID_AMD &&
177 (pdev->device == 0x15e0 || pdev->device == 0x15e1))
178 xhci->quirks |= XHCI_SNPS_BROKEN_SUSPEND;
179
180 if (pdev->vendor == PCI_VENDOR_ID_AMD && pdev->device == 0x15e5) {
181 xhci->quirks |= XHCI_DISABLE_SPARSE;
182 xhci->quirks |= XHCI_RESET_ON_RESUME;
183 }
184
185 if (pdev->vendor == PCI_VENDOR_ID_AMD)
186 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
187
188 if ((pdev->vendor == PCI_VENDOR_ID_AMD) &&
189 ((pdev->device == PCI_DEVICE_ID_AMD_PROMONTORYA_4) ||
190 (pdev->device == PCI_DEVICE_ID_AMD_PROMONTORYA_3) ||
191 (pdev->device == PCI_DEVICE_ID_AMD_PROMONTORYA_2) ||
192 (pdev->device == PCI_DEVICE_ID_AMD_PROMONTORYA_1)))
193 xhci->quirks |= XHCI_U2_DISABLE_WAKE;
194
195 if (pdev->vendor == PCI_VENDOR_ID_AMD &&
196 pdev->device == PCI_DEVICE_ID_AMD_RENOIR_XHCI)
197 xhci->quirks |= XHCI_BROKEN_D3COLD;
198
199 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
200 xhci->quirks |= XHCI_LPM_SUPPORT;
201 xhci->quirks |= XHCI_INTEL_HOST;
202 xhci->quirks |= XHCI_AVOID_BEI;
203 }
204 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
205 pdev->device == PCI_DEVICE_ID_INTEL_PANTHERPOINT_XHCI) {
206 xhci->quirks |= XHCI_EP_LIMIT_QUIRK;
207 xhci->limit_active_eps = 64;
208 xhci->quirks |= XHCI_SW_BW_CHECKING;
209 /*
210 * PPT desktop boards DH77EB and DH77DF will power back on after
211 * a few seconds of being shutdown. The fix for this is to
212 * switch the ports from xHCI to EHCI on shutdown. We can't use
213 * DMI information to find those particular boards (since each
214 * vendor will change the board name), so we have to key off all
215 * PPT chipsets.
216 */
217 xhci->quirks |= XHCI_SPURIOUS_REBOOT;
218 }
219 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
220 (pdev->device == PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_XHCI ||
221 pdev->device == PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_XHCI)) {
222 xhci->quirks |= XHCI_SPURIOUS_REBOOT;
223 xhci->quirks |= XHCI_SPURIOUS_WAKEUP;
224 }
225 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
226 (pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI ||
227 pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI ||
228 pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI ||
229 pdev->device == PCI_DEVICE_ID_INTEL_BROXTON_M_XHCI ||
230 pdev->device == PCI_DEVICE_ID_INTEL_BROXTON_B_XHCI ||
231 pdev->device == PCI_DEVICE_ID_INTEL_APL_XHCI ||
232 pdev->device == PCI_DEVICE_ID_INTEL_DNV_XHCI ||
233 pdev->device == PCI_DEVICE_ID_INTEL_CML_XHCI)) {
234 xhci->quirks |= XHCI_PME_STUCK_QUIRK;
235 }
236 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
237 pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI)
238 xhci->quirks |= XHCI_SSIC_PORT_UNUSED;
239 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
240 (pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI ||
241 pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI ||
242 pdev->device == PCI_DEVICE_ID_INTEL_APL_XHCI))
243 xhci->quirks |= XHCI_INTEL_USB_ROLE_SW;
244 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
245 (pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI ||
246 pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI ||
247 pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI ||
248 pdev->device == PCI_DEVICE_ID_INTEL_APL_XHCI ||
249 pdev->device == PCI_DEVICE_ID_INTEL_DNV_XHCI))
250 xhci->quirks |= XHCI_MISSING_CAS;
251
252 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
253 (pdev->device == PCI_DEVICE_ID_INTEL_ALDER_LAKE_PCH_XHCI ||
254 pdev->device == PCI_DEVICE_ID_INTEL_ALDER_LAKE_N_PCH_XHCI))
255 xhci->quirks |= XHCI_RESET_TO_DEFAULT;
256
257 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
258 (pdev->device == PCI_DEVICE_ID_INTEL_ALPINE_RIDGE_2C_XHCI ||
259 pdev->device == PCI_DEVICE_ID_INTEL_ALPINE_RIDGE_4C_XHCI ||
260 pdev->device == PCI_DEVICE_ID_INTEL_ALPINE_RIDGE_LP_XHCI ||
261 pdev->device == PCI_DEVICE_ID_INTEL_ALPINE_RIDGE_C_2C_XHCI ||
262 pdev->device == PCI_DEVICE_ID_INTEL_ALPINE_RIDGE_C_4C_XHCI ||
263 pdev->device == PCI_DEVICE_ID_INTEL_TITAN_RIDGE_2C_XHCI ||
264 pdev->device == PCI_DEVICE_ID_INTEL_TITAN_RIDGE_4C_XHCI ||
265 pdev->device == PCI_DEVICE_ID_INTEL_TITAN_RIDGE_DD_XHCI ||
266 pdev->device == PCI_DEVICE_ID_INTEL_ICE_LAKE_XHCI ||
267 pdev->device == PCI_DEVICE_ID_INTEL_TIGER_LAKE_XHCI ||
268 pdev->device == PCI_DEVICE_ID_INTEL_MAPLE_RIDGE_XHCI))
269 xhci->quirks |= XHCI_DEFAULT_PM_RUNTIME_ALLOW;
270
271 if (pdev->vendor == PCI_VENDOR_ID_ETRON &&
272 pdev->device == PCI_DEVICE_ID_EJ168) {
273 xhci->quirks |= XHCI_RESET_ON_RESUME;
274 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
275 xhci->quirks |= XHCI_BROKEN_STREAMS;
276 }
277 if (pdev->vendor == PCI_VENDOR_ID_RENESAS &&
278 pdev->device == 0x0014) {
279 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
280 xhci->quirks |= XHCI_ZERO_64B_REGS;
281 }
282 if (pdev->vendor == PCI_VENDOR_ID_RENESAS &&
283 pdev->device == 0x0015) {
284 xhci->quirks |= XHCI_RESET_ON_RESUME;
285 xhci->quirks |= XHCI_ZERO_64B_REGS;
286 }
287 if (pdev->vendor == PCI_VENDOR_ID_VIA)
288 xhci->quirks |= XHCI_RESET_ON_RESUME;
289
290 /* See https://bugzilla.kernel.org/show_bug.cgi?id=79511 */
291 if (pdev->vendor == PCI_VENDOR_ID_VIA &&
292 pdev->device == 0x3432)
293 xhci->quirks |= XHCI_BROKEN_STREAMS;
294
295 if (pdev->vendor == PCI_VENDOR_ID_VIA && pdev->device == 0x3483) {
296 xhci->quirks |= XHCI_LPM_SUPPORT;
297 xhci->quirks |= XHCI_EP_CTX_BROKEN_DCS;
298 }
299
300 if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
301 pdev->device == PCI_DEVICE_ID_ASMEDIA_1042_XHCI) {
302 /*
303 * try to tame the ASMedia 1042 controller which reports 0.96
304 * but appears to behave more like 1.0
305 */
306 xhci->quirks |= XHCI_SPURIOUS_SUCCESS;
307 xhci->quirks |= XHCI_BROKEN_STREAMS;
308 }
309 if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
310 pdev->device == PCI_DEVICE_ID_ASMEDIA_1042A_XHCI) {
311 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
312 xhci->quirks |= XHCI_NO_64BIT_SUPPORT;
313 }
314 if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
315 (pdev->device == PCI_DEVICE_ID_ASMEDIA_1142_XHCI ||
316 pdev->device == PCI_DEVICE_ID_ASMEDIA_2142_XHCI ||
317 pdev->device == PCI_DEVICE_ID_ASMEDIA_3242_XHCI))
318 xhci->quirks |= XHCI_NO_64BIT_SUPPORT;
319
320 if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
321 pdev->device == PCI_DEVICE_ID_ASMEDIA_1042A_XHCI)
322 xhci->quirks |= XHCI_ASMEDIA_MODIFY_FLOWCONTROL;
323
324 if (pdev->vendor == PCI_VENDOR_ID_TI && pdev->device == 0x8241)
325 xhci->quirks |= XHCI_LIMIT_ENDPOINT_INTERVAL_7;
326
327 if ((pdev->vendor == PCI_VENDOR_ID_BROADCOM ||
328 pdev->vendor == PCI_VENDOR_ID_CAVIUM) &&
329 pdev->device == 0x9026)
330 xhci->quirks |= XHCI_RESET_PLL_ON_DISCONNECT;
331
332 if (pdev->vendor == PCI_VENDOR_ID_AMD &&
333 (pdev->device == PCI_DEVICE_ID_AMD_PROMONTORYA_2 ||
334 pdev->device == PCI_DEVICE_ID_AMD_PROMONTORYA_4))
335 xhci->quirks |= XHCI_NO_SOFT_RETRY;
336
337 /* xHC spec requires PCI devices to support D3hot and D3cold */
338 if (xhci->hci_version >= 0x120)
339 xhci->quirks |= XHCI_DEFAULT_PM_RUNTIME_ALLOW;
340
341 if (xhci->quirks & XHCI_RESET_ON_RESUME)
342 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
343 "QUIRK: Resetting on resume");
344}
345
346#ifdef CONFIG_ACPI
347static void xhci_pme_acpi_rtd3_enable(struct pci_dev *dev)
348{
349 static const guid_t intel_dsm_guid =
350 GUID_INIT(0xac340cb7, 0xe901, 0x45bf,
351 0xb7, 0xe6, 0x2b, 0x34, 0xec, 0x93, 0x1e, 0x23);
352 union acpi_object *obj;
353
354 obj = acpi_evaluate_dsm(ACPI_HANDLE(&dev->dev), &intel_dsm_guid, 3, 1,
355 NULL);
356 ACPI_FREE(obj);
357}
358
359static void xhci_find_lpm_incapable_ports(struct usb_hcd *hcd, struct usb_device *hdev)
360{
361 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
362 struct xhci_hub *rhub = &xhci->usb3_rhub;
363 int ret;
364 int i;
365
366 /* This is not the usb3 roothub we are looking for */
367 if (hcd != rhub->hcd)
368 return;
369
370 if (hdev->maxchild > rhub->num_ports) {
371 dev_err(&hdev->dev, "USB3 roothub port number mismatch\n");
372 return;
373 }
374
375 for (i = 0; i < hdev->maxchild; i++) {
376 ret = usb_acpi_port_lpm_incapable(hdev, i);
377
378 dev_dbg(&hdev->dev, "port-%d disable U1/U2 _DSM: %d\n", i + 1, ret);
379
380 if (ret >= 0) {
381 rhub->ports[i]->lpm_incapable = ret;
382 continue;
383 }
384 }
385}
386
387#else
388static void xhci_pme_acpi_rtd3_enable(struct pci_dev *dev) { }
389static void xhci_find_lpm_incapable_ports(struct usb_hcd *hcd, struct usb_device *hdev) { }
390#endif /* CONFIG_ACPI */
391
392/* called during probe() after chip reset completes */
393static int xhci_pci_setup(struct usb_hcd *hcd)
394{
395 struct xhci_hcd *xhci;
396 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
397 int retval;
398
399 xhci = hcd_to_xhci(hcd);
400 if (!xhci->sbrn)
401 pci_read_config_byte(pdev, XHCI_SBRN_OFFSET, &xhci->sbrn);
402
403 /* imod_interval is the interrupt moderation value in nanoseconds. */
404 xhci->imod_interval = 40000;
405
406 retval = xhci_gen_setup(hcd, xhci_pci_quirks);
407 if (retval)
408 return retval;
409
410 if (!usb_hcd_is_primary_hcd(hcd))
411 return 0;
412
413 if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
414 xhci_pme_acpi_rtd3_enable(pdev);
415
416 xhci_dbg(xhci, "Got SBRN %u\n", (unsigned int) xhci->sbrn);
417
418 /* Find any debug ports */
419 return xhci_pci_reinit(xhci, pdev);
420}
421
422static int xhci_pci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
423 struct usb_tt *tt, gfp_t mem_flags)
424{
425 /* Check if acpi claims some USB3 roothub ports are lpm incapable */
426 if (!hdev->parent)
427 xhci_find_lpm_incapable_ports(hcd, hdev);
428
429 return xhci_update_hub_device(hcd, hdev, tt, mem_flags);
430}
431
432/*
433 * We need to register our own PCI probe function (instead of the USB core's
434 * function) in order to create a second roothub under xHCI.
435 */
436static int xhci_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
437{
438 int retval;
439 struct xhci_hcd *xhci;
440 struct usb_hcd *hcd;
441 struct xhci_driver_data *driver_data;
442 struct reset_control *reset;
443
444 driver_data = (struct xhci_driver_data *)id->driver_data;
445 if (driver_data && driver_data->quirks & XHCI_RENESAS_FW_QUIRK) {
446 retval = renesas_xhci_check_request_fw(dev, id);
447 if (retval)
448 return retval;
449 }
450
451 reset = devm_reset_control_get_optional_exclusive(&dev->dev, NULL);
452 if (IS_ERR(reset))
453 return PTR_ERR(reset);
454 reset_control_reset(reset);
455
456 /* Prevent runtime suspending between USB-2 and USB-3 initialization */
457 pm_runtime_get_noresume(&dev->dev);
458
459 /* Register the USB 2.0 roothub.
460 * FIXME: USB core must know to register the USB 2.0 roothub first.
461 * This is sort of silly, because we could just set the HCD driver flags
462 * to say USB 2.0, but I'm not sure what the implications would be in
463 * the other parts of the HCD code.
464 */
465 retval = usb_hcd_pci_probe(dev, &xhci_pci_hc_driver);
466
467 if (retval)
468 goto put_runtime_pm;
469
470 /* USB 2.0 roothub is stored in the PCI device now. */
471 hcd = dev_get_drvdata(&dev->dev);
472 xhci = hcd_to_xhci(hcd);
473 xhci->reset = reset;
474 xhci->shared_hcd = usb_create_shared_hcd(&xhci_pci_hc_driver, &dev->dev,
475 pci_name(dev), hcd);
476 if (!xhci->shared_hcd) {
477 retval = -ENOMEM;
478 goto dealloc_usb2_hcd;
479 }
480
481 retval = xhci_ext_cap_init(xhci);
482 if (retval)
483 goto put_usb3_hcd;
484
485 retval = usb_add_hcd(xhci->shared_hcd, dev->irq,
486 IRQF_SHARED);
487 if (retval)
488 goto put_usb3_hcd;
489 /* Roothub already marked as USB 3.0 speed */
490
491 if (!(xhci->quirks & XHCI_BROKEN_STREAMS) &&
492 HCC_MAX_PSA(xhci->hcc_params) >= 4)
493 xhci->shared_hcd->can_do_streams = 1;
494
495 /* USB-2 and USB-3 roothubs initialized, allow runtime pm suspend */
496 pm_runtime_put_noidle(&dev->dev);
497
498 if (xhci->quirks & XHCI_DEFAULT_PM_RUNTIME_ALLOW)
499 pm_runtime_allow(&dev->dev);
500
501 dma_set_max_seg_size(&dev->dev, UINT_MAX);
502
503 return 0;
504
505put_usb3_hcd:
506 usb_put_hcd(xhci->shared_hcd);
507dealloc_usb2_hcd:
508 usb_hcd_pci_remove(dev);
509put_runtime_pm:
510 pm_runtime_put_noidle(&dev->dev);
511 return retval;
512}
513
514static void xhci_pci_remove(struct pci_dev *dev)
515{
516 struct xhci_hcd *xhci;
517
518 xhci = hcd_to_xhci(pci_get_drvdata(dev));
519
520 xhci->xhc_state |= XHCI_STATE_REMOVING;
521
522 if (xhci->quirks & XHCI_DEFAULT_PM_RUNTIME_ALLOW)
523 pm_runtime_forbid(&dev->dev);
524
525 if (xhci->shared_hcd) {
526 usb_remove_hcd(xhci->shared_hcd);
527 usb_put_hcd(xhci->shared_hcd);
528 xhci->shared_hcd = NULL;
529 }
530
531 /* Workaround for spurious wakeups at shutdown with HSW */
532 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
533 pci_set_power_state(dev, PCI_D3hot);
534
535 usb_hcd_pci_remove(dev);
536}
537
538#ifdef CONFIG_PM
539/*
540 * In some Intel xHCI controllers, in order to get D3 working,
541 * through a vendor specific SSIC CONFIG register at offset 0x883c,
542 * SSIC PORT need to be marked as "unused" before putting xHCI
543 * into D3. After D3 exit, the SSIC port need to be marked as "used".
544 * Without this change, xHCI might not enter D3 state.
545 */
546static void xhci_ssic_port_unused_quirk(struct usb_hcd *hcd, bool suspend)
547{
548 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
549 u32 val;
550 void __iomem *reg;
551 int i;
552
553 for (i = 0; i < SSIC_PORT_NUM; i++) {
554 reg = (void __iomem *) xhci->cap_regs +
555 SSIC_PORT_CFG2 +
556 i * SSIC_PORT_CFG2_OFFSET;
557
558 /* Notify SSIC that SSIC profile programming is not done. */
559 val = readl(reg) & ~PROG_DONE;
560 writel(val, reg);
561
562 /* Mark SSIC port as unused(suspend) or used(resume) */
563 val = readl(reg);
564 if (suspend)
565 val |= SSIC_PORT_UNUSED;
566 else
567 val &= ~SSIC_PORT_UNUSED;
568 writel(val, reg);
569
570 /* Notify SSIC that SSIC profile programming is done */
571 val = readl(reg) | PROG_DONE;
572 writel(val, reg);
573 readl(reg);
574 }
575}
576
577/*
578 * Make sure PME works on some Intel xHCI controllers by writing 1 to clear
579 * the Internal PME flag bit in vendor specific PMCTRL register at offset 0x80a4
580 */
581static void xhci_pme_quirk(struct usb_hcd *hcd)
582{
583 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
584 void __iomem *reg;
585 u32 val;
586
587 reg = (void __iomem *) xhci->cap_regs + 0x80a4;
588 val = readl(reg);
589 writel(val | BIT(28), reg);
590 readl(reg);
591}
592
593static void xhci_sparse_control_quirk(struct usb_hcd *hcd)
594{
595 u32 reg;
596
597 reg = readl(hcd->regs + SPARSE_CNTL_ENABLE);
598 reg &= ~BIT(SPARSE_DISABLE_BIT);
599 writel(reg, hcd->regs + SPARSE_CNTL_ENABLE);
600}
601
602static int xhci_pci_suspend(struct usb_hcd *hcd, bool do_wakeup)
603{
604 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
605 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
606 int ret;
607
608 /*
609 * Systems with the TI redriver that loses port status change events
610 * need to have the registers polled during D3, so avoid D3cold.
611 */
612 if (xhci->quirks & (XHCI_COMP_MODE_QUIRK | XHCI_BROKEN_D3COLD))
613 pci_d3cold_disable(pdev);
614
615 if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
616 xhci_pme_quirk(hcd);
617
618 if (xhci->quirks & XHCI_SSIC_PORT_UNUSED)
619 xhci_ssic_port_unused_quirk(hcd, true);
620
621 if (xhci->quirks & XHCI_DISABLE_SPARSE)
622 xhci_sparse_control_quirk(hcd);
623
624 ret = xhci_suspend(xhci, do_wakeup);
625 if (ret && (xhci->quirks & XHCI_SSIC_PORT_UNUSED))
626 xhci_ssic_port_unused_quirk(hcd, false);
627
628 return ret;
629}
630
631static int xhci_pci_resume(struct usb_hcd *hcd, bool hibernated)
632{
633 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
634 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
635 int retval = 0;
636
637 reset_control_reset(xhci->reset);
638
639 /* The BIOS on systems with the Intel Panther Point chipset may or may
640 * not support xHCI natively. That means that during system resume, it
641 * may switch the ports back to EHCI so that users can use their
642 * keyboard to select a kernel from GRUB after resume from hibernate.
643 *
644 * The BIOS is supposed to remember whether the OS had xHCI ports
645 * enabled before resume, and switch the ports back to xHCI when the
646 * BIOS/OS semaphore is written, but we all know we can't trust BIOS
647 * writers.
648 *
649 * Unconditionally switch the ports back to xHCI after a system resume.
650 * It should not matter whether the EHCI or xHCI controller is
651 * resumed first. It's enough to do the switchover in xHCI because
652 * USB core won't notice anything as the hub driver doesn't start
653 * running again until after all the devices (including both EHCI and
654 * xHCI host controllers) have been resumed.
655 */
656
657 if (pdev->vendor == PCI_VENDOR_ID_INTEL)
658 usb_enable_intel_xhci_ports(pdev);
659
660 if (xhci->quirks & XHCI_SSIC_PORT_UNUSED)
661 xhci_ssic_port_unused_quirk(hcd, false);
662
663 if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
664 xhci_pme_quirk(hcd);
665
666 retval = xhci_resume(xhci, hibernated);
667 return retval;
668}
669
670static int xhci_pci_poweroff_late(struct usb_hcd *hcd, bool do_wakeup)
671{
672 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
673 struct xhci_port *port;
674 struct usb_device *udev;
675 unsigned int slot_id;
676 u32 portsc;
677 int i;
678
679 /*
680 * Systems with XHCI_RESET_TO_DEFAULT quirk have boot firmware that
681 * cause significant boot delay if usb ports are in suspended U3 state
682 * during boot. Some USB devices survive in U3 state over S4 hibernate
683 *
684 * Disable ports that are in U3 if remote wake is not enabled for either
685 * host controller or connected device
686 */
687
688 if (!(xhci->quirks & XHCI_RESET_TO_DEFAULT))
689 return 0;
690
691 for (i = 0; i < HCS_MAX_PORTS(xhci->hcs_params1); i++) {
692 port = &xhci->hw_ports[i];
693 portsc = readl(port->addr);
694
695 if ((portsc & PORT_PLS_MASK) != XDEV_U3)
696 continue;
697
698 slot_id = xhci_find_slot_id_by_port(port->rhub->hcd, xhci,
699 port->hcd_portnum + 1);
700 if (!slot_id || !xhci->devs[slot_id]) {
701 xhci_err(xhci, "No dev for slot_id %d for port %d-%d in U3\n",
702 slot_id, port->rhub->hcd->self.busnum, port->hcd_portnum + 1);
703 continue;
704 }
705
706 udev = xhci->devs[slot_id]->udev;
707
708 /* if wakeup is enabled then don't disable the port */
709 if (udev->do_remote_wakeup && do_wakeup)
710 continue;
711
712 xhci_dbg(xhci, "port %d-%d in U3 without wakeup, disable it\n",
713 port->rhub->hcd->self.busnum, port->hcd_portnum + 1);
714 portsc = xhci_port_state_to_neutral(portsc);
715 writel(portsc | PORT_PE, port->addr);
716 }
717
718 return 0;
719}
720
721static void xhci_pci_shutdown(struct usb_hcd *hcd)
722{
723 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
724 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
725
726 xhci_shutdown(hcd);
727
728 /* Yet another workaround for spurious wakeups at shutdown with HSW */
729 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
730 pci_set_power_state(pdev, PCI_D3hot);
731}
732#endif /* CONFIG_PM */
733
734/*-------------------------------------------------------------------------*/
735
736static const struct xhci_driver_data reneses_data = {
737 .quirks = XHCI_RENESAS_FW_QUIRK,
738 .firmware = "renesas_usb_fw.mem",
739};
740
741/* PCI driver selection metadata; PCI hotplugging uses this */
742static const struct pci_device_id pci_ids[] = {
743 { PCI_DEVICE(0x1912, 0x0014),
744 .driver_data = (unsigned long)&reneses_data,
745 },
746 { PCI_DEVICE(0x1912, 0x0015),
747 .driver_data = (unsigned long)&reneses_data,
748 },
749 /* handle any USB 3.0 xHCI controller */
750 { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_XHCI, ~0),
751 },
752 { /* end: all zeroes */ }
753};
754MODULE_DEVICE_TABLE(pci, pci_ids);
755
756/*
757 * Without CONFIG_USB_XHCI_PCI_RENESAS renesas_xhci_check_request_fw() won't
758 * load firmware, so don't encumber the xhci-pci driver with it.
759 */
760#if IS_ENABLED(CONFIG_USB_XHCI_PCI_RENESAS)
761MODULE_FIRMWARE("renesas_usb_fw.mem");
762#endif
763
764/* pci driver glue; this is a "new style" PCI driver module */
765static struct pci_driver xhci_pci_driver = {
766 .name = hcd_name,
767 .id_table = pci_ids,
768
769 .probe = xhci_pci_probe,
770 .remove = xhci_pci_remove,
771 /* suspend and resume implemented later */
772
773 .shutdown = usb_hcd_pci_shutdown,
774 .driver = {
775#ifdef CONFIG_PM
776 .pm = &usb_hcd_pci_pm_ops,
777#endif
778 .probe_type = PROBE_PREFER_ASYNCHRONOUS,
779 },
780};
781
782static int __init xhci_pci_init(void)
783{
784 xhci_init_driver(&xhci_pci_hc_driver, &xhci_pci_overrides);
785#ifdef CONFIG_PM
786 xhci_pci_hc_driver.pci_suspend = xhci_pci_suspend;
787 xhci_pci_hc_driver.pci_resume = xhci_pci_resume;
788 xhci_pci_hc_driver.pci_poweroff_late = xhci_pci_poweroff_late;
789 xhci_pci_hc_driver.shutdown = xhci_pci_shutdown;
790#endif
791 return pci_register_driver(&xhci_pci_driver);
792}
793module_init(xhci_pci_init);
794
795static void __exit xhci_pci_exit(void)
796{
797 pci_unregister_driver(&xhci_pci_driver);
798}
799module_exit(xhci_pci_exit);
800
801MODULE_DESCRIPTION("xHCI PCI Host Controller Driver");
802MODULE_LICENSE("GPL");
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * xHCI host controller driver PCI Bus Glue.
4 *
5 * Copyright (C) 2008 Intel Corp.
6 *
7 * Author: Sarah Sharp
8 * Some code borrowed from the Linux EHCI driver.
9 */
10
11#include <linux/pci.h>
12#include <linux/slab.h>
13#include <linux/module.h>
14#include <linux/acpi.h>
15#include <linux/reset.h>
16#include <linux/suspend.h>
17
18#include "xhci.h"
19#include "xhci-trace.h"
20#include "xhci-pci.h"
21
22#define SSIC_PORT_NUM 2
23#define SSIC_PORT_CFG2 0x880c
24#define SSIC_PORT_CFG2_OFFSET 0x30
25#define PROG_DONE (1 << 30)
26#define SSIC_PORT_UNUSED (1 << 31)
27#define SPARSE_DISABLE_BIT 17
28#define SPARSE_CNTL_ENABLE 0xC12C
29
30/* Device for a quirk */
31#define PCI_VENDOR_ID_FRESCO_LOGIC 0x1b73
32#define PCI_DEVICE_ID_FRESCO_LOGIC_PDK 0x1000
33#define PCI_DEVICE_ID_FRESCO_LOGIC_FL1009 0x1009
34#define PCI_DEVICE_ID_FRESCO_LOGIC_FL1100 0x1100
35#define PCI_DEVICE_ID_FRESCO_LOGIC_FL1400 0x1400
36
37#define PCI_VENDOR_ID_ETRON 0x1b6f
38#define PCI_DEVICE_ID_ETRON_EJ168 0x7023
39#define PCI_DEVICE_ID_ETRON_EJ188 0x7052
40
41#define PCI_DEVICE_ID_VIA_VL805 0x3483
42
43#define PCI_DEVICE_ID_INTEL_LYNXPOINT_XHCI 0x8c31
44#define PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_XHCI 0x9c31
45#define PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_XHCI 0x9cb1
46#define PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI 0x22b5
47#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI 0xa12f
48#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI 0x9d2f
49#define PCI_DEVICE_ID_INTEL_BROXTON_M_XHCI 0x0aa8
50#define PCI_DEVICE_ID_INTEL_BROXTON_B_XHCI 0x1aa8
51#define PCI_DEVICE_ID_INTEL_APOLLO_LAKE_XHCI 0x5aa8
52#define PCI_DEVICE_ID_INTEL_DENVERTON_XHCI 0x19d0
53#define PCI_DEVICE_ID_INTEL_ICE_LAKE_XHCI 0x8a13
54#define PCI_DEVICE_ID_INTEL_TIGER_LAKE_XHCI 0x9a13
55#define PCI_DEVICE_ID_INTEL_TIGER_LAKE_PCH_XHCI 0xa0ed
56#define PCI_DEVICE_ID_INTEL_COMET_LAKE_XHCI 0xa3af
57#define PCI_DEVICE_ID_INTEL_ALDER_LAKE_PCH_XHCI 0x51ed
58#define PCI_DEVICE_ID_INTEL_ALDER_LAKE_N_PCH_XHCI 0x54ed
59
60#define PCI_VENDOR_ID_PHYTIUM 0x1db7
61#define PCI_DEVICE_ID_PHYTIUM_XHCI 0xdc27
62
63/* Thunderbolt */
64#define PCI_DEVICE_ID_INTEL_MAPLE_RIDGE_XHCI 0x1138
65#define PCI_DEVICE_ID_INTEL_ALPINE_RIDGE_2C_XHCI 0x15b5
66#define PCI_DEVICE_ID_INTEL_ALPINE_RIDGE_4C_XHCI 0x15b6
67#define PCI_DEVICE_ID_INTEL_ALPINE_RIDGE_LP_XHCI 0x15c1
68#define PCI_DEVICE_ID_INTEL_ALPINE_RIDGE_C_2C_XHCI 0x15db
69#define PCI_DEVICE_ID_INTEL_ALPINE_RIDGE_C_4C_XHCI 0x15d4
70#define PCI_DEVICE_ID_INTEL_TITAN_RIDGE_2C_XHCI 0x15e9
71#define PCI_DEVICE_ID_INTEL_TITAN_RIDGE_4C_XHCI 0x15ec
72#define PCI_DEVICE_ID_INTEL_TITAN_RIDGE_DD_XHCI 0x15f0
73
74#define PCI_DEVICE_ID_AMD_RENOIR_XHCI 0x1639
75#define PCI_DEVICE_ID_AMD_PROMONTORYA_4 0x43b9
76#define PCI_DEVICE_ID_AMD_PROMONTORYA_3 0x43ba
77#define PCI_DEVICE_ID_AMD_PROMONTORYA_2 0x43bb
78#define PCI_DEVICE_ID_AMD_PROMONTORYA_1 0x43bc
79
80#define PCI_DEVICE_ID_ASMEDIA_1042_XHCI 0x1042
81#define PCI_DEVICE_ID_ASMEDIA_1042A_XHCI 0x1142
82#define PCI_DEVICE_ID_ASMEDIA_1142_XHCI 0x1242
83#define PCI_DEVICE_ID_ASMEDIA_2142_XHCI 0x2142
84#define PCI_DEVICE_ID_ASMEDIA_3042_XHCI 0x3042
85#define PCI_DEVICE_ID_ASMEDIA_3242_XHCI 0x3242
86
87static const char hcd_name[] = "xhci_hcd";
88
89static struct hc_driver __read_mostly xhci_pci_hc_driver;
90
91static int xhci_pci_setup(struct usb_hcd *hcd);
92static int xhci_pci_run(struct usb_hcd *hcd);
93static int xhci_pci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
94 struct usb_tt *tt, gfp_t mem_flags);
95
96static const struct xhci_driver_overrides xhci_pci_overrides __initconst = {
97 .reset = xhci_pci_setup,
98 .start = xhci_pci_run,
99 .update_hub_device = xhci_pci_update_hub_device,
100};
101
102/*
103 * Primary Legacy and MSI IRQ are synced in suspend_common().
104 * All MSI-X IRQs and secondary MSI IRQs should be synced here.
105 */
106static void xhci_msix_sync_irqs(struct xhci_hcd *xhci)
107{
108 struct usb_hcd *hcd = xhci_to_hcd(xhci);
109
110 if (hcd->msix_enabled) {
111 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
112
113 /* for now, the driver only supports one primary interrupter */
114 synchronize_irq(pci_irq_vector(pdev, 0));
115 }
116}
117
118/* Legacy IRQ is freed by usb_remove_hcd() or usb_hcd_pci_shutdown() */
119static void xhci_cleanup_msix(struct xhci_hcd *xhci)
120{
121 struct usb_hcd *hcd = xhci_to_hcd(xhci);
122 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
123
124 if (hcd->irq > 0)
125 return;
126
127 free_irq(pci_irq_vector(pdev, 0), xhci_to_hcd(xhci));
128 pci_free_irq_vectors(pdev);
129 hcd->msix_enabled = 0;
130}
131
132/* Try enabling MSI-X with MSI and legacy IRQ as fallback */
133static int xhci_try_enable_msi(struct usb_hcd *hcd)
134{
135 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
136 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
137 int ret;
138
139 /*
140 * Some Fresco Logic host controllers advertise MSI, but fail to
141 * generate interrupts. Don't even try to enable MSI.
142 */
143 if (xhci->quirks & XHCI_BROKEN_MSI)
144 goto legacy_irq;
145
146 /* unregister the legacy interrupt */
147 if (hcd->irq)
148 free_irq(hcd->irq, hcd);
149 hcd->irq = 0;
150
151 /*
152 * Calculate number of MSI/MSI-X vectors supported.
153 * - max_interrupters: the max number of interrupts requested, capped to xhci HCSPARAMS1.
154 * - num_online_cpus: one vector per CPUs core, with at least one overall.
155 */
156 xhci->nvecs = min(num_online_cpus() + 1, xhci->max_interrupters);
157
158 /* TODO: Check with MSI Soc for sysdev */
159 xhci->nvecs = pci_alloc_irq_vectors(pdev, 1, xhci->nvecs,
160 PCI_IRQ_MSIX | PCI_IRQ_MSI);
161 if (xhci->nvecs < 0) {
162 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
163 "failed to allocate IRQ vectors");
164 goto legacy_irq;
165 }
166
167 ret = request_irq(pci_irq_vector(pdev, 0), xhci_msi_irq, 0, "xhci_hcd",
168 xhci_to_hcd(xhci));
169 if (ret)
170 goto free_irq_vectors;
171
172 hcd->msi_enabled = 1;
173 hcd->msix_enabled = pdev->msix_enabled;
174 return 0;
175
176free_irq_vectors:
177 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "disable %s interrupt",
178 pdev->msix_enabled ? "MSI-X" : "MSI");
179 pci_free_irq_vectors(pdev);
180
181legacy_irq:
182 if (!pdev->irq) {
183 xhci_err(xhci, "No msi-x/msi found and no IRQ in BIOS\n");
184 return -EINVAL;
185 }
186
187 if (!strlen(hcd->irq_descr))
188 snprintf(hcd->irq_descr, sizeof(hcd->irq_descr), "%s:usb%d",
189 hcd->driver->description, hcd->self.busnum);
190
191 /* fall back to legacy interrupt */
192 ret = request_irq(pdev->irq, &usb_hcd_irq, IRQF_SHARED, hcd->irq_descr, hcd);
193 if (ret) {
194 xhci_err(xhci, "request interrupt %d failed\n", pdev->irq);
195 return ret;
196 }
197 hcd->irq = pdev->irq;
198 return 0;
199}
200
201static int xhci_pci_run(struct usb_hcd *hcd)
202{
203 int ret;
204
205 if (usb_hcd_is_primary_hcd(hcd)) {
206 ret = xhci_try_enable_msi(hcd);
207 if (ret)
208 return ret;
209 }
210
211 return xhci_run(hcd);
212}
213
214static void xhci_pci_stop(struct usb_hcd *hcd)
215{
216 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
217
218 xhci_stop(hcd);
219
220 if (usb_hcd_is_primary_hcd(hcd))
221 xhci_cleanup_msix(xhci);
222}
223
224/* called after powerup, by probe or system-pm "wakeup" */
225static int xhci_pci_reinit(struct xhci_hcd *xhci, struct pci_dev *pdev)
226{
227 /*
228 * TODO: Implement finding debug ports later.
229 * TODO: see if there are any quirks that need to be added to handle
230 * new extended capabilities.
231 */
232
233 /* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */
234 if (!pci_set_mwi(pdev))
235 xhci_dbg(xhci, "MWI active\n");
236
237 xhci_dbg(xhci, "Finished xhci_pci_reinit\n");
238 return 0;
239}
240
241static void xhci_pci_quirks(struct device *dev, struct xhci_hcd *xhci)
242{
243 struct pci_dev *pdev = to_pci_dev(dev);
244
245 /* Look for vendor-specific quirks */
246 if (pdev->vendor == PCI_VENDOR_ID_FRESCO_LOGIC &&
247 (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK ||
248 pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_FL1400)) {
249 if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK &&
250 pdev->revision == 0x0) {
251 xhci->quirks |= XHCI_RESET_EP_QUIRK;
252 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
253 "XHCI_RESET_EP_QUIRK for this evaluation HW is deprecated");
254 }
255 if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK &&
256 pdev->revision == 0x4) {
257 xhci->quirks |= XHCI_SLOW_SUSPEND;
258 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
259 "QUIRK: Fresco Logic xHC revision %u"
260 "must be suspended extra slowly",
261 pdev->revision);
262 }
263 if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK)
264 xhci->quirks |= XHCI_BROKEN_STREAMS;
265 /* Fresco Logic confirms: all revisions of this chip do not
266 * support MSI, even though some of them claim to in their PCI
267 * capabilities.
268 */
269 xhci->quirks |= XHCI_BROKEN_MSI;
270 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
271 "QUIRK: Fresco Logic revision %u "
272 "has broken MSI implementation",
273 pdev->revision);
274 }
275
276 if (pdev->vendor == PCI_VENDOR_ID_FRESCO_LOGIC &&
277 pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_FL1009)
278 xhci->quirks |= XHCI_BROKEN_STREAMS;
279
280 if (pdev->vendor == PCI_VENDOR_ID_NEC)
281 xhci->quirks |= XHCI_NEC_HOST;
282
283 if (pdev->vendor == PCI_VENDOR_ID_AMD && xhci->hci_version == 0x96)
284 xhci->quirks |= XHCI_AMD_0x96_HOST;
285
286 /* AMD PLL quirk */
287 if (pdev->vendor == PCI_VENDOR_ID_AMD && usb_amd_quirk_pll_check())
288 xhci->quirks |= XHCI_AMD_PLL_FIX;
289
290 if (pdev->vendor == PCI_VENDOR_ID_AMD &&
291 (pdev->device == 0x145c ||
292 pdev->device == 0x15e0 ||
293 pdev->device == 0x15e1 ||
294 pdev->device == 0x43bb))
295 xhci->quirks |= XHCI_SUSPEND_DELAY;
296
297 if (pdev->vendor == PCI_VENDOR_ID_AMD &&
298 (pdev->device == 0x15e0 || pdev->device == 0x15e1))
299 xhci->quirks |= XHCI_SNPS_BROKEN_SUSPEND;
300
301 if (pdev->vendor == PCI_VENDOR_ID_AMD && pdev->device == 0x15e5) {
302 xhci->quirks |= XHCI_DISABLE_SPARSE;
303 xhci->quirks |= XHCI_RESET_ON_RESUME;
304 }
305
306 if (pdev->vendor == PCI_VENDOR_ID_AMD && pdev->device == 0x43f7)
307 xhci->quirks |= XHCI_DEFAULT_PM_RUNTIME_ALLOW;
308
309 if ((pdev->vendor == PCI_VENDOR_ID_AMD) &&
310 ((pdev->device == PCI_DEVICE_ID_AMD_PROMONTORYA_4) ||
311 (pdev->device == PCI_DEVICE_ID_AMD_PROMONTORYA_3) ||
312 (pdev->device == PCI_DEVICE_ID_AMD_PROMONTORYA_2) ||
313 (pdev->device == PCI_DEVICE_ID_AMD_PROMONTORYA_1)))
314 xhci->quirks |= XHCI_U2_DISABLE_WAKE;
315
316 if (pdev->vendor == PCI_VENDOR_ID_AMD &&
317 pdev->device == PCI_DEVICE_ID_AMD_RENOIR_XHCI)
318 xhci->quirks |= XHCI_BROKEN_D3COLD_S2I;
319
320 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
321 xhci->quirks |= XHCI_LPM_SUPPORT;
322 xhci->quirks |= XHCI_INTEL_HOST;
323 xhci->quirks |= XHCI_AVOID_BEI;
324 }
325 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
326 pdev->device == PCI_DEVICE_ID_INTEL_PANTHERPOINT_XHCI) {
327 xhci->quirks |= XHCI_EP_LIMIT_QUIRK;
328 xhci->limit_active_eps = 64;
329 xhci->quirks |= XHCI_SW_BW_CHECKING;
330 /*
331 * PPT desktop boards DH77EB and DH77DF will power back on after
332 * a few seconds of being shutdown. The fix for this is to
333 * switch the ports from xHCI to EHCI on shutdown. We can't use
334 * DMI information to find those particular boards (since each
335 * vendor will change the board name), so we have to key off all
336 * PPT chipsets.
337 */
338 xhci->quirks |= XHCI_SPURIOUS_REBOOT;
339 }
340 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
341 (pdev->device == PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_XHCI ||
342 pdev->device == PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_XHCI)) {
343 xhci->quirks |= XHCI_SPURIOUS_REBOOT;
344 xhci->quirks |= XHCI_SPURIOUS_WAKEUP;
345 }
346 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
347 (pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI ||
348 pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI ||
349 pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI ||
350 pdev->device == PCI_DEVICE_ID_INTEL_BROXTON_M_XHCI ||
351 pdev->device == PCI_DEVICE_ID_INTEL_BROXTON_B_XHCI ||
352 pdev->device == PCI_DEVICE_ID_INTEL_APOLLO_LAKE_XHCI ||
353 pdev->device == PCI_DEVICE_ID_INTEL_DENVERTON_XHCI ||
354 pdev->device == PCI_DEVICE_ID_INTEL_COMET_LAKE_XHCI)) {
355 xhci->quirks |= XHCI_PME_STUCK_QUIRK;
356 }
357 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
358 pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI)
359 xhci->quirks |= XHCI_SSIC_PORT_UNUSED;
360 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
361 (pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI ||
362 pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI ||
363 pdev->device == PCI_DEVICE_ID_INTEL_APOLLO_LAKE_XHCI))
364 xhci->quirks |= XHCI_INTEL_USB_ROLE_SW;
365 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
366 (pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI ||
367 pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI ||
368 pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI ||
369 pdev->device == PCI_DEVICE_ID_INTEL_APOLLO_LAKE_XHCI ||
370 pdev->device == PCI_DEVICE_ID_INTEL_DENVERTON_XHCI))
371 xhci->quirks |= XHCI_MISSING_CAS;
372
373 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
374 (pdev->device == PCI_DEVICE_ID_INTEL_TIGER_LAKE_PCH_XHCI ||
375 pdev->device == PCI_DEVICE_ID_INTEL_ALDER_LAKE_PCH_XHCI ||
376 pdev->device == PCI_DEVICE_ID_INTEL_ALDER_LAKE_N_PCH_XHCI))
377 xhci->quirks |= XHCI_RESET_TO_DEFAULT;
378
379 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
380 (pdev->device == PCI_DEVICE_ID_INTEL_ALPINE_RIDGE_2C_XHCI ||
381 pdev->device == PCI_DEVICE_ID_INTEL_ALPINE_RIDGE_4C_XHCI ||
382 pdev->device == PCI_DEVICE_ID_INTEL_ALPINE_RIDGE_LP_XHCI ||
383 pdev->device == PCI_DEVICE_ID_INTEL_ALPINE_RIDGE_C_2C_XHCI ||
384 pdev->device == PCI_DEVICE_ID_INTEL_ALPINE_RIDGE_C_4C_XHCI ||
385 pdev->device == PCI_DEVICE_ID_INTEL_TITAN_RIDGE_2C_XHCI ||
386 pdev->device == PCI_DEVICE_ID_INTEL_TITAN_RIDGE_4C_XHCI ||
387 pdev->device == PCI_DEVICE_ID_INTEL_TITAN_RIDGE_DD_XHCI ||
388 pdev->device == PCI_DEVICE_ID_INTEL_ICE_LAKE_XHCI ||
389 pdev->device == PCI_DEVICE_ID_INTEL_TIGER_LAKE_XHCI ||
390 pdev->device == PCI_DEVICE_ID_INTEL_MAPLE_RIDGE_XHCI))
391 xhci->quirks |= XHCI_DEFAULT_PM_RUNTIME_ALLOW;
392
393 if (pdev->vendor == PCI_VENDOR_ID_ETRON &&
394 (pdev->device == PCI_DEVICE_ID_ETRON_EJ168 ||
395 pdev->device == PCI_DEVICE_ID_ETRON_EJ188)) {
396 xhci->quirks |= XHCI_ETRON_HOST;
397 xhci->quirks |= XHCI_RESET_ON_RESUME;
398 xhci->quirks |= XHCI_BROKEN_STREAMS;
399 xhci->quirks |= XHCI_NO_SOFT_RETRY;
400 }
401
402 if (pdev->vendor == PCI_VENDOR_ID_RENESAS &&
403 pdev->device == 0x0014) {
404 xhci->quirks |= XHCI_ZERO_64B_REGS;
405 }
406 if (pdev->vendor == PCI_VENDOR_ID_RENESAS &&
407 pdev->device == 0x0015) {
408 xhci->quirks |= XHCI_RESET_ON_RESUME;
409 xhci->quirks |= XHCI_ZERO_64B_REGS;
410 }
411 if (pdev->vendor == PCI_VENDOR_ID_VIA)
412 xhci->quirks |= XHCI_RESET_ON_RESUME;
413
414 if (pdev->vendor == PCI_VENDOR_ID_PHYTIUM &&
415 pdev->device == PCI_DEVICE_ID_PHYTIUM_XHCI)
416 xhci->quirks |= XHCI_RESET_ON_RESUME;
417
418 /* See https://bugzilla.kernel.org/show_bug.cgi?id=79511 */
419 if (pdev->vendor == PCI_VENDOR_ID_VIA &&
420 pdev->device == 0x3432)
421 xhci->quirks |= XHCI_BROKEN_STREAMS;
422
423 if (pdev->vendor == PCI_VENDOR_ID_VIA && pdev->device == PCI_DEVICE_ID_VIA_VL805) {
424 xhci->quirks |= XHCI_LPM_SUPPORT;
425 xhci->quirks |= XHCI_TRB_OVERFETCH;
426 }
427
428 if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
429 pdev->device == PCI_DEVICE_ID_ASMEDIA_1042_XHCI) {
430 /*
431 * try to tame the ASMedia 1042 controller which reports 0.96
432 * but appears to behave more like 1.0
433 */
434 xhci->quirks |= XHCI_SPURIOUS_SUCCESS;
435 xhci->quirks |= XHCI_BROKEN_STREAMS;
436 }
437 if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
438 pdev->device == PCI_DEVICE_ID_ASMEDIA_1042A_XHCI) {
439 xhci->quirks |= XHCI_NO_64BIT_SUPPORT;
440 }
441 if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
442 (pdev->device == PCI_DEVICE_ID_ASMEDIA_1142_XHCI ||
443 pdev->device == PCI_DEVICE_ID_ASMEDIA_2142_XHCI ||
444 pdev->device == PCI_DEVICE_ID_ASMEDIA_3242_XHCI))
445 xhci->quirks |= XHCI_NO_64BIT_SUPPORT;
446
447 if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
448 pdev->device == PCI_DEVICE_ID_ASMEDIA_1042A_XHCI)
449 xhci->quirks |= XHCI_ASMEDIA_MODIFY_FLOWCONTROL;
450
451 if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
452 pdev->device == PCI_DEVICE_ID_ASMEDIA_3042_XHCI)
453 xhci->quirks |= XHCI_RESET_ON_RESUME;
454
455 if (pdev->vendor == PCI_VENDOR_ID_TI && pdev->device == 0x8241)
456 xhci->quirks |= XHCI_LIMIT_ENDPOINT_INTERVAL_7;
457
458 if ((pdev->vendor == PCI_VENDOR_ID_BROADCOM ||
459 pdev->vendor == PCI_VENDOR_ID_CAVIUM) &&
460 pdev->device == 0x9026)
461 xhci->quirks |= XHCI_RESET_PLL_ON_DISCONNECT;
462
463 if (pdev->vendor == PCI_VENDOR_ID_AMD &&
464 (pdev->device == PCI_DEVICE_ID_AMD_PROMONTORYA_2 ||
465 pdev->device == PCI_DEVICE_ID_AMD_PROMONTORYA_4))
466 xhci->quirks |= XHCI_NO_SOFT_RETRY;
467
468 if (pdev->vendor == PCI_VENDOR_ID_ZHAOXIN) {
469 xhci->quirks |= XHCI_ZHAOXIN_HOST;
470 xhci->quirks |= XHCI_LPM_SUPPORT;
471
472 if (pdev->device == 0x9202) {
473 xhci->quirks |= XHCI_RESET_ON_RESUME;
474 xhci->quirks |= XHCI_TRB_OVERFETCH;
475 }
476
477 if (pdev->device == 0x9203)
478 xhci->quirks |= XHCI_TRB_OVERFETCH;
479 }
480
481 if (pdev->vendor == PCI_VENDOR_ID_CDNS &&
482 pdev->device == PCI_DEVICE_ID_CDNS_USBSSP)
483 xhci->quirks |= XHCI_CDNS_SCTX_QUIRK;
484
485 /* xHC spec requires PCI devices to support D3hot and D3cold */
486 if (xhci->hci_version >= 0x120)
487 xhci->quirks |= XHCI_DEFAULT_PM_RUNTIME_ALLOW;
488
489 if (xhci->quirks & XHCI_RESET_ON_RESUME)
490 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
491 "QUIRK: Resetting on resume");
492}
493
494#ifdef CONFIG_ACPI
495static void xhci_pme_acpi_rtd3_enable(struct pci_dev *dev)
496{
497 static const guid_t intel_dsm_guid =
498 GUID_INIT(0xac340cb7, 0xe901, 0x45bf,
499 0xb7, 0xe6, 0x2b, 0x34, 0xec, 0x93, 0x1e, 0x23);
500 union acpi_object *obj;
501
502 obj = acpi_evaluate_dsm(ACPI_HANDLE(&dev->dev), &intel_dsm_guid, 3, 1,
503 NULL);
504 ACPI_FREE(obj);
505}
506
507static void xhci_find_lpm_incapable_ports(struct usb_hcd *hcd, struct usb_device *hdev)
508{
509 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
510 struct xhci_hub *rhub = &xhci->usb3_rhub;
511 int ret;
512 int i;
513
514 /* This is not the usb3 roothub we are looking for */
515 if (hcd != rhub->hcd)
516 return;
517
518 if (hdev->maxchild > rhub->num_ports) {
519 dev_err(&hdev->dev, "USB3 roothub port number mismatch\n");
520 return;
521 }
522
523 for (i = 0; i < hdev->maxchild; i++) {
524 ret = usb_acpi_port_lpm_incapable(hdev, i);
525
526 dev_dbg(&hdev->dev, "port-%d disable U1/U2 _DSM: %d\n", i + 1, ret);
527
528 if (ret >= 0) {
529 rhub->ports[i]->lpm_incapable = ret;
530 continue;
531 }
532 }
533}
534
535#else
536static void xhci_pme_acpi_rtd3_enable(struct pci_dev *dev) { }
537static void xhci_find_lpm_incapable_ports(struct usb_hcd *hcd, struct usb_device *hdev) { }
538#endif /* CONFIG_ACPI */
539
540/* called during probe() after chip reset completes */
541static int xhci_pci_setup(struct usb_hcd *hcd)
542{
543 struct xhci_hcd *xhci;
544 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
545 int retval;
546 u8 sbrn;
547
548 xhci = hcd_to_xhci(hcd);
549
550 /* imod_interval is the interrupt moderation value in nanoseconds. */
551 xhci->imod_interval = 40000;
552
553 retval = xhci_gen_setup(hcd, xhci_pci_quirks);
554 if (retval)
555 return retval;
556
557 if (!usb_hcd_is_primary_hcd(hcd))
558 return 0;
559
560 if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
561 xhci_pme_acpi_rtd3_enable(pdev);
562
563 pci_read_config_byte(pdev, XHCI_SBRN_OFFSET, &sbrn);
564 xhci_dbg(xhci, "Got SBRN %u\n", (unsigned int)sbrn);
565
566 /* Find any debug ports */
567 return xhci_pci_reinit(xhci, pdev);
568}
569
570static int xhci_pci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
571 struct usb_tt *tt, gfp_t mem_flags)
572{
573 /* Check if acpi claims some USB3 roothub ports are lpm incapable */
574 if (!hdev->parent)
575 xhci_find_lpm_incapable_ports(hcd, hdev);
576
577 return xhci_update_hub_device(hcd, hdev, tt, mem_flags);
578}
579
580/*
581 * We need to register our own PCI probe function (instead of the USB core's
582 * function) in order to create a second roothub under xHCI.
583 */
584int xhci_pci_common_probe(struct pci_dev *dev, const struct pci_device_id *id)
585{
586 int retval;
587 struct xhci_hcd *xhci;
588 struct usb_hcd *hcd;
589 struct reset_control *reset;
590
591 reset = devm_reset_control_get_optional_exclusive(&dev->dev, NULL);
592 if (IS_ERR(reset))
593 return PTR_ERR(reset);
594 reset_control_reset(reset);
595
596 /* Prevent runtime suspending between USB-2 and USB-3 initialization */
597 pm_runtime_get_noresume(&dev->dev);
598
599 /* Register the USB 2.0 roothub.
600 * FIXME: USB core must know to register the USB 2.0 roothub first.
601 * This is sort of silly, because we could just set the HCD driver flags
602 * to say USB 2.0, but I'm not sure what the implications would be in
603 * the other parts of the HCD code.
604 */
605 retval = usb_hcd_pci_probe(dev, &xhci_pci_hc_driver);
606
607 if (retval)
608 goto put_runtime_pm;
609
610 /* USB 2.0 roothub is stored in the PCI device now. */
611 hcd = dev_get_drvdata(&dev->dev);
612 xhci = hcd_to_xhci(hcd);
613 xhci->reset = reset;
614 xhci->shared_hcd = usb_create_shared_hcd(&xhci_pci_hc_driver, &dev->dev,
615 pci_name(dev), hcd);
616 if (!xhci->shared_hcd) {
617 retval = -ENOMEM;
618 goto dealloc_usb2_hcd;
619 }
620
621 retval = xhci_ext_cap_init(xhci);
622 if (retval)
623 goto put_usb3_hcd;
624
625 retval = usb_add_hcd(xhci->shared_hcd, dev->irq,
626 IRQF_SHARED);
627 if (retval)
628 goto put_usb3_hcd;
629 /* Roothub already marked as USB 3.0 speed */
630
631 if (!(xhci->quirks & XHCI_BROKEN_STREAMS) &&
632 HCC_MAX_PSA(xhci->hcc_params) >= 4)
633 xhci->shared_hcd->can_do_streams = 1;
634
635 /* USB-2 and USB-3 roothubs initialized, allow runtime pm suspend */
636 pm_runtime_put_noidle(&dev->dev);
637
638 if (pci_choose_state(dev, PMSG_SUSPEND) == PCI_D0)
639 pm_runtime_get(&dev->dev);
640 else if (xhci->quirks & XHCI_DEFAULT_PM_RUNTIME_ALLOW)
641 pm_runtime_allow(&dev->dev);
642
643 dma_set_max_seg_size(&dev->dev, UINT_MAX);
644
645 if (device_property_read_bool(&dev->dev, "ti,pwron-active-high"))
646 pci_clear_and_set_config_dword(dev, 0xE0, 0, 1 << 22);
647
648 return 0;
649
650put_usb3_hcd:
651 usb_put_hcd(xhci->shared_hcd);
652dealloc_usb2_hcd:
653 usb_hcd_pci_remove(dev);
654put_runtime_pm:
655 pm_runtime_put_noidle(&dev->dev);
656 return retval;
657}
658EXPORT_SYMBOL_NS_GPL(xhci_pci_common_probe, "xhci");
659
660/* handled by xhci-pci-renesas if enabled */
661static const struct pci_device_id pci_ids_renesas[] = {
662 { PCI_DEVICE(PCI_VENDOR_ID_RENESAS, 0x0014) },
663 { PCI_DEVICE(PCI_VENDOR_ID_RENESAS, 0x0015) },
664 { /* end: all zeroes */ }
665};
666
667static int xhci_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
668{
669 if (IS_ENABLED(CONFIG_USB_XHCI_PCI_RENESAS) &&
670 pci_match_id(pci_ids_renesas, dev))
671 return -ENODEV;
672
673 return xhci_pci_common_probe(dev, id);
674}
675
676void xhci_pci_remove(struct pci_dev *dev)
677{
678 struct xhci_hcd *xhci;
679 bool set_power_d3;
680
681 xhci = hcd_to_xhci(pci_get_drvdata(dev));
682 set_power_d3 = xhci->quirks & XHCI_SPURIOUS_WAKEUP;
683
684 xhci->xhc_state |= XHCI_STATE_REMOVING;
685
686 if (pci_choose_state(dev, PMSG_SUSPEND) == PCI_D0)
687 pm_runtime_put(&dev->dev);
688 else if (xhci->quirks & XHCI_DEFAULT_PM_RUNTIME_ALLOW)
689 pm_runtime_forbid(&dev->dev);
690
691 if (xhci->shared_hcd) {
692 usb_remove_hcd(xhci->shared_hcd);
693 usb_put_hcd(xhci->shared_hcd);
694 xhci->shared_hcd = NULL;
695 }
696
697 usb_hcd_pci_remove(dev);
698
699 /* Workaround for spurious wakeups at shutdown with HSW */
700 if (set_power_d3)
701 pci_set_power_state(dev, PCI_D3hot);
702}
703EXPORT_SYMBOL_NS_GPL(xhci_pci_remove, "xhci");
704
705/*
706 * In some Intel xHCI controllers, in order to get D3 working,
707 * through a vendor specific SSIC CONFIG register at offset 0x883c,
708 * SSIC PORT need to be marked as "unused" before putting xHCI
709 * into D3. After D3 exit, the SSIC port need to be marked as "used".
710 * Without this change, xHCI might not enter D3 state.
711 */
712static void xhci_ssic_port_unused_quirk(struct usb_hcd *hcd, bool suspend)
713{
714 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
715 u32 val;
716 void __iomem *reg;
717 int i;
718
719 for (i = 0; i < SSIC_PORT_NUM; i++) {
720 reg = (void __iomem *) xhci->cap_regs +
721 SSIC_PORT_CFG2 +
722 i * SSIC_PORT_CFG2_OFFSET;
723
724 /* Notify SSIC that SSIC profile programming is not done. */
725 val = readl(reg) & ~PROG_DONE;
726 writel(val, reg);
727
728 /* Mark SSIC port as unused(suspend) or used(resume) */
729 val = readl(reg);
730 if (suspend)
731 val |= SSIC_PORT_UNUSED;
732 else
733 val &= ~SSIC_PORT_UNUSED;
734 writel(val, reg);
735
736 /* Notify SSIC that SSIC profile programming is done */
737 val = readl(reg) | PROG_DONE;
738 writel(val, reg);
739 readl(reg);
740 }
741}
742
743/*
744 * Make sure PME works on some Intel xHCI controllers by writing 1 to clear
745 * the Internal PME flag bit in vendor specific PMCTRL register at offset 0x80a4
746 */
747static void xhci_pme_quirk(struct usb_hcd *hcd)
748{
749 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
750 void __iomem *reg;
751 u32 val;
752
753 reg = (void __iomem *) xhci->cap_regs + 0x80a4;
754 val = readl(reg);
755 writel(val | BIT(28), reg);
756 readl(reg);
757}
758
759static void xhci_sparse_control_quirk(struct usb_hcd *hcd)
760{
761 u32 reg;
762
763 reg = readl(hcd->regs + SPARSE_CNTL_ENABLE);
764 reg &= ~BIT(SPARSE_DISABLE_BIT);
765 writel(reg, hcd->regs + SPARSE_CNTL_ENABLE);
766}
767
768static int xhci_pci_suspend(struct usb_hcd *hcd, bool do_wakeup)
769{
770 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
771 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
772 int ret;
773
774 /*
775 * Systems with the TI redriver that loses port status change events
776 * need to have the registers polled during D3, so avoid D3cold.
777 */
778 if (xhci->quirks & XHCI_COMP_MODE_QUIRK)
779 pci_d3cold_disable(pdev);
780
781#ifdef CONFIG_SUSPEND
782 /* d3cold is broken, but only when s2idle is used */
783 if (pm_suspend_target_state == PM_SUSPEND_TO_IDLE &&
784 xhci->quirks & (XHCI_BROKEN_D3COLD_S2I))
785 pci_d3cold_disable(pdev);
786#endif
787
788 if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
789 xhci_pme_quirk(hcd);
790
791 if (xhci->quirks & XHCI_SSIC_PORT_UNUSED)
792 xhci_ssic_port_unused_quirk(hcd, true);
793
794 if (xhci->quirks & XHCI_DISABLE_SPARSE)
795 xhci_sparse_control_quirk(hcd);
796
797 ret = xhci_suspend(xhci, do_wakeup);
798
799 /* synchronize irq when using MSI-X */
800 xhci_msix_sync_irqs(xhci);
801
802 if (ret && (xhci->quirks & XHCI_SSIC_PORT_UNUSED))
803 xhci_ssic_port_unused_quirk(hcd, false);
804
805 return ret;
806}
807
808static int xhci_pci_resume(struct usb_hcd *hcd, pm_message_t msg)
809{
810 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
811 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
812
813 reset_control_reset(xhci->reset);
814
815 /* The BIOS on systems with the Intel Panther Point chipset may or may
816 * not support xHCI natively. That means that during system resume, it
817 * may switch the ports back to EHCI so that users can use their
818 * keyboard to select a kernel from GRUB after resume from hibernate.
819 *
820 * The BIOS is supposed to remember whether the OS had xHCI ports
821 * enabled before resume, and switch the ports back to xHCI when the
822 * BIOS/OS semaphore is written, but we all know we can't trust BIOS
823 * writers.
824 *
825 * Unconditionally switch the ports back to xHCI after a system resume.
826 * It should not matter whether the EHCI or xHCI controller is
827 * resumed first. It's enough to do the switchover in xHCI because
828 * USB core won't notice anything as the hub driver doesn't start
829 * running again until after all the devices (including both EHCI and
830 * xHCI host controllers) have been resumed.
831 */
832
833 if (pdev->vendor == PCI_VENDOR_ID_INTEL)
834 usb_enable_intel_xhci_ports(pdev);
835
836 if (xhci->quirks & XHCI_SSIC_PORT_UNUSED)
837 xhci_ssic_port_unused_quirk(hcd, false);
838
839 if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
840 xhci_pme_quirk(hcd);
841
842 return xhci_resume(xhci, msg);
843}
844
845static int xhci_pci_poweroff_late(struct usb_hcd *hcd, bool do_wakeup)
846{
847 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
848 struct xhci_port *port;
849 struct usb_device *udev;
850 u32 portsc;
851 int i;
852
853 /*
854 * Systems with XHCI_RESET_TO_DEFAULT quirk have boot firmware that
855 * cause significant boot delay if usb ports are in suspended U3 state
856 * during boot. Some USB devices survive in U3 state over S4 hibernate
857 *
858 * Disable ports that are in U3 if remote wake is not enabled for either
859 * host controller or connected device
860 */
861
862 if (!(xhci->quirks & XHCI_RESET_TO_DEFAULT))
863 return 0;
864
865 for (i = 0; i < HCS_MAX_PORTS(xhci->hcs_params1); i++) {
866 port = &xhci->hw_ports[i];
867 portsc = readl(port->addr);
868
869 if ((portsc & PORT_PLS_MASK) != XDEV_U3)
870 continue;
871
872 if (!port->slot_id || !xhci->devs[port->slot_id]) {
873 xhci_err(xhci, "No dev for slot_id %d for port %d-%d in U3\n",
874 port->slot_id, port->rhub->hcd->self.busnum,
875 port->hcd_portnum + 1);
876 continue;
877 }
878
879 udev = xhci->devs[port->slot_id]->udev;
880
881 /* if wakeup is enabled then don't disable the port */
882 if (udev->do_remote_wakeup && do_wakeup)
883 continue;
884
885 xhci_dbg(xhci, "port %d-%d in U3 without wakeup, disable it\n",
886 port->rhub->hcd->self.busnum, port->hcd_portnum + 1);
887 portsc = xhci_port_state_to_neutral(portsc);
888 writel(portsc | PORT_PE, port->addr);
889 }
890
891 return 0;
892}
893
894static void xhci_pci_shutdown(struct usb_hcd *hcd)
895{
896 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
897 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
898
899 xhci_shutdown(hcd);
900 xhci_cleanup_msix(xhci);
901
902 /* Yet another workaround for spurious wakeups at shutdown with HSW */
903 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
904 pci_set_power_state(pdev, PCI_D3hot);
905}
906
907/*-------------------------------------------------------------------------*/
908
909/* PCI driver selection metadata; PCI hotplugging uses this */
910static const struct pci_device_id pci_ids[] = {
911 /* handle any USB 3.0 xHCI controller */
912 { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_XHCI, ~0),
913 },
914 { /* end: all zeroes */ }
915};
916MODULE_DEVICE_TABLE(pci, pci_ids);
917
918/* pci driver glue; this is a "new style" PCI driver module */
919static struct pci_driver xhci_pci_driver = {
920 .name = hcd_name,
921 .id_table = pci_ids,
922
923 .probe = xhci_pci_probe,
924 .remove = xhci_pci_remove,
925 /* suspend and resume implemented later */
926
927 .shutdown = usb_hcd_pci_shutdown,
928 .driver = {
929 .pm = pm_ptr(&usb_hcd_pci_pm_ops),
930 },
931};
932
933static int __init xhci_pci_init(void)
934{
935 xhci_init_driver(&xhci_pci_hc_driver, &xhci_pci_overrides);
936 xhci_pci_hc_driver.pci_suspend = pm_ptr(xhci_pci_suspend);
937 xhci_pci_hc_driver.pci_resume = pm_ptr(xhci_pci_resume);
938 xhci_pci_hc_driver.pci_poweroff_late = pm_ptr(xhci_pci_poweroff_late);
939 xhci_pci_hc_driver.shutdown = pm_ptr(xhci_pci_shutdown);
940 xhci_pci_hc_driver.stop = xhci_pci_stop;
941 return pci_register_driver(&xhci_pci_driver);
942}
943module_init(xhci_pci_init);
944
945static void __exit xhci_pci_exit(void)
946{
947 pci_unregister_driver(&xhci_pci_driver);
948}
949module_exit(xhci_pci_exit);
950
951MODULE_DESCRIPTION("xHCI PCI Host Controller Driver");
952MODULE_LICENSE("GPL");