Linux Audio

Check our new training course

Loading...
Note: File does not exist in v5.9.
  1// SPDX-License-Identifier: GPL-2.0-only
  2/*
  3 * ARM DMC-620 memory controller PMU driver
  4 *
  5 * Copyright (C) 2020 Ampere Computing LLC.
  6 */
  7
  8#define DMC620_PMUNAME		"arm_dmc620"
  9#define DMC620_DRVNAME		DMC620_PMUNAME "_pmu"
 10#define pr_fmt(fmt)		DMC620_DRVNAME ": " fmt
 11
 12#include <linux/acpi.h>
 13#include <linux/bitfield.h>
 14#include <linux/bitops.h>
 15#include <linux/cpuhotplug.h>
 16#include <linux/cpumask.h>
 17#include <linux/device.h>
 18#include <linux/errno.h>
 19#include <linux/interrupt.h>
 20#include <linux/irq.h>
 21#include <linux/kernel.h>
 22#include <linux/list.h>
 23#include <linux/module.h>
 24#include <linux/mutex.h>
 25#include <linux/perf_event.h>
 26#include <linux/platform_device.h>
 27#include <linux/printk.h>
 28#include <linux/rculist.h>
 29#include <linux/refcount.h>
 30
 31#define DMC620_PA_SHIFT					12
 32#define DMC620_CNT_INIT					0x80000000
 33#define DMC620_CNT_MAX_PERIOD				0xffffffff
 34#define DMC620_PMU_CLKDIV2_MAX_COUNTERS			8
 35#define DMC620_PMU_CLK_MAX_COUNTERS			2
 36#define DMC620_PMU_MAX_COUNTERS				\
 37	(DMC620_PMU_CLKDIV2_MAX_COUNTERS + DMC620_PMU_CLK_MAX_COUNTERS)
 38
 39/*
 40 * The PMU registers start at 0xA00 in the DMC-620 memory map, and these
 41 * offsets are relative to that base.
 42 *
 43 * Each counter has a group of control/value registers, and the
 44 * DMC620_PMU_COUNTERn offsets are within a counter group.
 45 *
 46 * The counter registers groups start at 0xA10.
 47 */
 48#define DMC620_PMU_OVERFLOW_STATUS_CLKDIV2		0x8
 49#define  DMC620_PMU_OVERFLOW_STATUS_CLKDIV2_MASK	\
 50		(DMC620_PMU_CLKDIV2_MAX_COUNTERS - 1)
 51#define DMC620_PMU_OVERFLOW_STATUS_CLK			0xC
 52#define  DMC620_PMU_OVERFLOW_STATUS_CLK_MASK		\
 53		(DMC620_PMU_CLK_MAX_COUNTERS - 1)
 54#define DMC620_PMU_COUNTERS_BASE			0x10
 55#define DMC620_PMU_COUNTERn_MASK_31_00			0x0
 56#define DMC620_PMU_COUNTERn_MASK_63_32			0x4
 57#define DMC620_PMU_COUNTERn_MATCH_31_00			0x8
 58#define DMC620_PMU_COUNTERn_MATCH_63_32			0xC
 59#define DMC620_PMU_COUNTERn_CONTROL			0x10
 60#define  DMC620_PMU_COUNTERn_CONTROL_ENABLE		BIT(0)
 61#define  DMC620_PMU_COUNTERn_CONTROL_INVERT		BIT(1)
 62#define  DMC620_PMU_COUNTERn_CONTROL_EVENT_MUX		GENMASK(6, 2)
 63#define  DMC620_PMU_COUNTERn_CONTROL_INCR_MUX		GENMASK(8, 7)
 64#define DMC620_PMU_COUNTERn_VALUE			0x20
 65/* Offset of the registers for a given counter, relative to 0xA00 */
 66#define DMC620_PMU_COUNTERn_OFFSET(n) \
 67	(DMC620_PMU_COUNTERS_BASE + 0x28 * (n))
 68
 69static LIST_HEAD(dmc620_pmu_irqs);
 70static DEFINE_MUTEX(dmc620_pmu_irqs_lock);
 71
 72struct dmc620_pmu_irq {
 73	struct hlist_node node;
 74	struct list_head pmus_node;
 75	struct list_head irqs_node;
 76	refcount_t refcount;
 77	unsigned int irq_num;
 78	unsigned int cpu;
 79};
 80
 81struct dmc620_pmu {
 82	struct pmu pmu;
 83
 84	void __iomem *base;
 85	struct dmc620_pmu_irq *irq;
 86	struct list_head pmus_node;
 87
 88	/*
 89	 * We put all clkdiv2 and clk counters to a same array.
 90	 * The first DMC620_PMU_CLKDIV2_MAX_COUNTERS bits belong to
 91	 * clkdiv2 counters, the last DMC620_PMU_CLK_MAX_COUNTERS
 92	 * belong to clk counters.
 93	 */
 94	DECLARE_BITMAP(used_mask, DMC620_PMU_MAX_COUNTERS);
 95	struct perf_event *events[DMC620_PMU_MAX_COUNTERS];
 96};
 97
 98#define to_dmc620_pmu(p) (container_of(p, struct dmc620_pmu, pmu))
 99
100static int cpuhp_state_num;
101
102struct dmc620_pmu_event_attr {
103	struct device_attribute attr;
104	u8 clkdiv2;
105	u8 eventid;
106};
107
108static ssize_t
109dmc620_pmu_event_show(struct device *dev,
110			   struct device_attribute *attr, char *page)
111{
112	struct dmc620_pmu_event_attr *eattr;
113
114	eattr = container_of(attr, typeof(*eattr), attr);
115
116	return sysfs_emit(page, "event=0x%x,clkdiv2=0x%x\n", eattr->eventid, eattr->clkdiv2);
117}
118
119#define DMC620_PMU_EVENT_ATTR(_name, _eventid, _clkdiv2)		\
120	(&((struct dmc620_pmu_event_attr[]) {{				\
121		.attr = __ATTR(_name, 0444, dmc620_pmu_event_show, NULL),	\
122		.clkdiv2 = _clkdiv2,						\
123		.eventid = _eventid,					\
124	}})[0].attr.attr)
125
126static struct attribute *dmc620_pmu_events_attrs[] = {
127	/* clkdiv2 events list */
128	DMC620_PMU_EVENT_ATTR(clkdiv2_cycle_count, 0x0, 1),
129	DMC620_PMU_EVENT_ATTR(clkdiv2_allocate, 0x1, 1),
130	DMC620_PMU_EVENT_ATTR(clkdiv2_queue_depth, 0x2, 1),
131	DMC620_PMU_EVENT_ATTR(clkdiv2_waiting_for_wr_data, 0x3, 1),
132	DMC620_PMU_EVENT_ATTR(clkdiv2_read_backlog, 0x4, 1),
133	DMC620_PMU_EVENT_ATTR(clkdiv2_waiting_for_mi, 0x5, 1),
134	DMC620_PMU_EVENT_ATTR(clkdiv2_hazard_resolution, 0x6, 1),
135	DMC620_PMU_EVENT_ATTR(clkdiv2_enqueue, 0x7, 1),
136	DMC620_PMU_EVENT_ATTR(clkdiv2_arbitrate, 0x8, 1),
137	DMC620_PMU_EVENT_ATTR(clkdiv2_lrank_turnaround_activate, 0x9, 1),
138	DMC620_PMU_EVENT_ATTR(clkdiv2_prank_turnaround_activate, 0xa, 1),
139	DMC620_PMU_EVENT_ATTR(clkdiv2_read_depth, 0xb, 1),
140	DMC620_PMU_EVENT_ATTR(clkdiv2_write_depth, 0xc, 1),
141	DMC620_PMU_EVENT_ATTR(clkdiv2_highigh_qos_depth, 0xd, 1),
142	DMC620_PMU_EVENT_ATTR(clkdiv2_high_qos_depth, 0xe, 1),
143	DMC620_PMU_EVENT_ATTR(clkdiv2_medium_qos_depth, 0xf, 1),
144	DMC620_PMU_EVENT_ATTR(clkdiv2_low_qos_depth, 0x10, 1),
145	DMC620_PMU_EVENT_ATTR(clkdiv2_activate, 0x11, 1),
146	DMC620_PMU_EVENT_ATTR(clkdiv2_rdwr, 0x12, 1),
147	DMC620_PMU_EVENT_ATTR(clkdiv2_refresh, 0x13, 1),
148	DMC620_PMU_EVENT_ATTR(clkdiv2_training_request, 0x14, 1),
149	DMC620_PMU_EVENT_ATTR(clkdiv2_t_mac_tracker, 0x15, 1),
150	DMC620_PMU_EVENT_ATTR(clkdiv2_bk_fsm_tracker, 0x16, 1),
151	DMC620_PMU_EVENT_ATTR(clkdiv2_bk_open_tracker, 0x17, 1),
152	DMC620_PMU_EVENT_ATTR(clkdiv2_ranks_in_pwr_down, 0x18, 1),
153	DMC620_PMU_EVENT_ATTR(clkdiv2_ranks_in_sref, 0x19, 1),
154
155	/* clk events list */
156	DMC620_PMU_EVENT_ATTR(clk_cycle_count, 0x0, 0),
157	DMC620_PMU_EVENT_ATTR(clk_request, 0x1, 0),
158	DMC620_PMU_EVENT_ATTR(clk_upload_stall, 0x2, 0),
159	NULL,
160};
161
162static const struct attribute_group dmc620_pmu_events_attr_group = {
163	.name = "events",
164	.attrs = dmc620_pmu_events_attrs,
165};
166
167/* User ABI */
168#define ATTR_CFG_FLD_mask_CFG		config
169#define ATTR_CFG_FLD_mask_LO		0
170#define ATTR_CFG_FLD_mask_HI		44
171#define ATTR_CFG_FLD_match_CFG		config1
172#define ATTR_CFG_FLD_match_LO		0
173#define ATTR_CFG_FLD_match_HI		44
174#define ATTR_CFG_FLD_invert_CFG		config2
175#define ATTR_CFG_FLD_invert_LO		0
176#define ATTR_CFG_FLD_invert_HI		0
177#define ATTR_CFG_FLD_incr_CFG		config2
178#define ATTR_CFG_FLD_incr_LO		1
179#define ATTR_CFG_FLD_incr_HI		2
180#define ATTR_CFG_FLD_event_CFG		config2
181#define ATTR_CFG_FLD_event_LO		3
182#define ATTR_CFG_FLD_event_HI		8
183#define ATTR_CFG_FLD_clkdiv2_CFG	config2
184#define ATTR_CFG_FLD_clkdiv2_LO		9
185#define ATTR_CFG_FLD_clkdiv2_HI		9
186
187#define __GEN_PMU_FORMAT_ATTR(cfg, lo, hi)			\
188	(lo) == (hi) ? #cfg ":" #lo "\n" : #cfg ":" #lo "-" #hi
189
190#define _GEN_PMU_FORMAT_ATTR(cfg, lo, hi)			\
191	__GEN_PMU_FORMAT_ATTR(cfg, lo, hi)
192
193#define GEN_PMU_FORMAT_ATTR(name)				\
194	PMU_FORMAT_ATTR(name,					\
195	_GEN_PMU_FORMAT_ATTR(ATTR_CFG_FLD_##name##_CFG,		\
196			     ATTR_CFG_FLD_##name##_LO,		\
197			     ATTR_CFG_FLD_##name##_HI))
198
199#define _ATTR_CFG_GET_FLD(attr, cfg, lo, hi)			\
200	((((attr)->cfg) >> lo) & GENMASK_ULL(hi - lo, 0))
201
202#define ATTR_CFG_GET_FLD(attr, name)				\
203	_ATTR_CFG_GET_FLD(attr,					\
204			  ATTR_CFG_FLD_##name##_CFG,		\
205			  ATTR_CFG_FLD_##name##_LO,		\
206			  ATTR_CFG_FLD_##name##_HI)
207
208GEN_PMU_FORMAT_ATTR(mask);
209GEN_PMU_FORMAT_ATTR(match);
210GEN_PMU_FORMAT_ATTR(invert);
211GEN_PMU_FORMAT_ATTR(incr);
212GEN_PMU_FORMAT_ATTR(event);
213GEN_PMU_FORMAT_ATTR(clkdiv2);
214
215static struct attribute *dmc620_pmu_formats_attrs[] = {
216	&format_attr_mask.attr,
217	&format_attr_match.attr,
218	&format_attr_invert.attr,
219	&format_attr_incr.attr,
220	&format_attr_event.attr,
221	&format_attr_clkdiv2.attr,
222	NULL,
223};
224
225static const struct attribute_group dmc620_pmu_format_attr_group = {
226	.name	= "format",
227	.attrs	= dmc620_pmu_formats_attrs,
228};
229
230static const struct attribute_group *dmc620_pmu_attr_groups[] = {
231	&dmc620_pmu_events_attr_group,
232	&dmc620_pmu_format_attr_group,
233	NULL,
234};
235
236static inline
237u32 dmc620_pmu_creg_read(struct dmc620_pmu *dmc620_pmu,
238			unsigned int idx, unsigned int reg)
239{
240	return readl(dmc620_pmu->base + DMC620_PMU_COUNTERn_OFFSET(idx) + reg);
241}
242
243static inline
244void dmc620_pmu_creg_write(struct dmc620_pmu *dmc620_pmu,
245			unsigned int idx, unsigned int reg, u32 val)
246{
247	writel(val, dmc620_pmu->base + DMC620_PMU_COUNTERn_OFFSET(idx) + reg);
248}
249
250static
251unsigned int dmc620_event_to_counter_control(struct perf_event *event)
252{
253	struct perf_event_attr *attr = &event->attr;
254	unsigned int reg = 0;
255
256	reg |= FIELD_PREP(DMC620_PMU_COUNTERn_CONTROL_INVERT,
257			ATTR_CFG_GET_FLD(attr, invert));
258	reg |= FIELD_PREP(DMC620_PMU_COUNTERn_CONTROL_EVENT_MUX,
259			ATTR_CFG_GET_FLD(attr, event));
260	reg |= FIELD_PREP(DMC620_PMU_COUNTERn_CONTROL_INCR_MUX,
261			ATTR_CFG_GET_FLD(attr, incr));
262
263	return reg;
264}
265
266static int dmc620_get_event_idx(struct perf_event *event)
267{
268	struct dmc620_pmu *dmc620_pmu = to_dmc620_pmu(event->pmu);
269	int idx, start_idx, end_idx;
270
271	if (ATTR_CFG_GET_FLD(&event->attr, clkdiv2)) {
272		start_idx = 0;
273		end_idx = DMC620_PMU_CLKDIV2_MAX_COUNTERS;
274	} else {
275		start_idx = DMC620_PMU_CLKDIV2_MAX_COUNTERS;
276		end_idx = DMC620_PMU_MAX_COUNTERS;
277	}
278
279	for (idx = start_idx; idx < end_idx; ++idx) {
280		if (!test_and_set_bit(idx, dmc620_pmu->used_mask))
281			return idx;
282	}
283
284	/* The counters are all in use. */
285	return -EAGAIN;
286}
287
288static inline
289u64 dmc620_pmu_read_counter(struct perf_event *event)
290{
291	struct dmc620_pmu *dmc620_pmu = to_dmc620_pmu(event->pmu);
292
293	return dmc620_pmu_creg_read(dmc620_pmu,
294				    event->hw.idx, DMC620_PMU_COUNTERn_VALUE);
295}
296
297static void dmc620_pmu_event_update(struct perf_event *event)
298{
299	struct hw_perf_event *hwc = &event->hw;
300	u64 delta, prev_count, new_count;
301
302	do {
303		/* We may also be called from the irq handler */
304		prev_count = local64_read(&hwc->prev_count);
305		new_count = dmc620_pmu_read_counter(event);
306	} while (local64_cmpxchg(&hwc->prev_count,
307			prev_count, new_count) != prev_count);
308	delta = (new_count - prev_count) & DMC620_CNT_MAX_PERIOD;
309	local64_add(delta, &event->count);
310}
311
312static void dmc620_pmu_event_set_period(struct perf_event *event)
313{
314	struct dmc620_pmu *dmc620_pmu = to_dmc620_pmu(event->pmu);
315
316	local64_set(&event->hw.prev_count, DMC620_CNT_INIT);
317	dmc620_pmu_creg_write(dmc620_pmu,
318			      event->hw.idx, DMC620_PMU_COUNTERn_VALUE, DMC620_CNT_INIT);
319}
320
321static void dmc620_pmu_enable_counter(struct perf_event *event)
322{
323	struct dmc620_pmu *dmc620_pmu = to_dmc620_pmu(event->pmu);
324	u32 reg;
325
326	reg = dmc620_event_to_counter_control(event) | DMC620_PMU_COUNTERn_CONTROL_ENABLE;
327	dmc620_pmu_creg_write(dmc620_pmu,
328			      event->hw.idx, DMC620_PMU_COUNTERn_CONTROL, reg);
329}
330
331static void dmc620_pmu_disable_counter(struct perf_event *event)
332{
333	struct dmc620_pmu *dmc620_pmu = to_dmc620_pmu(event->pmu);
334
335	dmc620_pmu_creg_write(dmc620_pmu,
336			      event->hw.idx, DMC620_PMU_COUNTERn_CONTROL, 0);
337}
338
339static irqreturn_t dmc620_pmu_handle_irq(int irq_num, void *data)
340{
341	struct dmc620_pmu_irq *irq = data;
342	struct dmc620_pmu *dmc620_pmu;
343	irqreturn_t ret = IRQ_NONE;
344
345	rcu_read_lock();
346	list_for_each_entry_rcu(dmc620_pmu, &irq->pmus_node, pmus_node) {
347		unsigned long status;
348		struct perf_event *event;
349		unsigned int idx;
350
351		/*
352		 * HW doesn't provide a control to atomically disable all counters.
353		 * To prevent race condition (overflow happens while clearing status register),
354		 * disable all events before continuing
355		 */
356		for (idx = 0; idx < DMC620_PMU_MAX_COUNTERS; idx++) {
357			event = dmc620_pmu->events[idx];
358			if (!event)
359				continue;
360			dmc620_pmu_disable_counter(event);
361		}
362
363		status = readl(dmc620_pmu->base + DMC620_PMU_OVERFLOW_STATUS_CLKDIV2);
364		status |= (readl(dmc620_pmu->base + DMC620_PMU_OVERFLOW_STATUS_CLK) <<
365				DMC620_PMU_CLKDIV2_MAX_COUNTERS);
366		if (status) {
367			for_each_set_bit(idx, &status,
368					DMC620_PMU_MAX_COUNTERS) {
369				event = dmc620_pmu->events[idx];
370				if (WARN_ON_ONCE(!event))
371					continue;
372				dmc620_pmu_event_update(event);
373				dmc620_pmu_event_set_period(event);
374			}
375
376			if (status & DMC620_PMU_OVERFLOW_STATUS_CLKDIV2_MASK)
377				writel(0, dmc620_pmu->base + DMC620_PMU_OVERFLOW_STATUS_CLKDIV2);
378
379			if ((status >> DMC620_PMU_CLKDIV2_MAX_COUNTERS) &
380				DMC620_PMU_OVERFLOW_STATUS_CLK_MASK)
381				writel(0, dmc620_pmu->base + DMC620_PMU_OVERFLOW_STATUS_CLK);
382		}
383
384		for (idx = 0; idx < DMC620_PMU_MAX_COUNTERS; idx++) {
385			event = dmc620_pmu->events[idx];
386			if (!event)
387				continue;
388			if (!(event->hw.state & PERF_HES_STOPPED))
389				dmc620_pmu_enable_counter(event);
390		}
391
392		ret = IRQ_HANDLED;
393	}
394	rcu_read_unlock();
395
396	return ret;
397}
398
399static struct dmc620_pmu_irq *__dmc620_pmu_get_irq(int irq_num)
400{
401	struct dmc620_pmu_irq *irq;
402	int ret;
403
404	list_for_each_entry(irq, &dmc620_pmu_irqs, irqs_node)
405		if (irq->irq_num == irq_num && refcount_inc_not_zero(&irq->refcount))
406			return irq;
407
408	irq = kzalloc(sizeof(*irq), GFP_KERNEL);
409	if (!irq)
410		return ERR_PTR(-ENOMEM);
411
412	INIT_LIST_HEAD(&irq->pmus_node);
413
414	/* Pick one CPU to be the preferred one to use */
415	irq->cpu = raw_smp_processor_id();
416	refcount_set(&irq->refcount, 1);
417
418	ret = request_irq(irq_num, dmc620_pmu_handle_irq,
419			  IRQF_NOBALANCING | IRQF_NO_THREAD,
420			  "dmc620-pmu", irq);
421	if (ret)
422		goto out_free_aff;
423
424	ret = irq_set_affinity(irq_num, cpumask_of(irq->cpu));
425	if (ret)
426		goto out_free_irq;
427
428	ret = cpuhp_state_add_instance_nocalls(cpuhp_state_num, &irq->node);
429	if (ret)
430		goto out_free_irq;
431
432	irq->irq_num = irq_num;
433	list_add(&irq->irqs_node, &dmc620_pmu_irqs);
434
435	return irq;
436
437out_free_irq:
438	free_irq(irq_num, irq);
439out_free_aff:
440	kfree(irq);
441	return ERR_PTR(ret);
442}
443
444static int dmc620_pmu_get_irq(struct dmc620_pmu *dmc620_pmu, int irq_num)
445{
446	struct dmc620_pmu_irq *irq;
447
448	mutex_lock(&dmc620_pmu_irqs_lock);
449	irq = __dmc620_pmu_get_irq(irq_num);
450	mutex_unlock(&dmc620_pmu_irqs_lock);
451
452	if (IS_ERR(irq))
453		return PTR_ERR(irq);
454
455	dmc620_pmu->irq = irq;
456	mutex_lock(&dmc620_pmu_irqs_lock);
457	list_add_rcu(&dmc620_pmu->pmus_node, &irq->pmus_node);
458	mutex_unlock(&dmc620_pmu_irqs_lock);
459
460	return 0;
461}
462
463static void dmc620_pmu_put_irq(struct dmc620_pmu *dmc620_pmu)
464{
465	struct dmc620_pmu_irq *irq = dmc620_pmu->irq;
466
467	mutex_lock(&dmc620_pmu_irqs_lock);
468	list_del_rcu(&dmc620_pmu->pmus_node);
469
470	if (!refcount_dec_and_test(&irq->refcount)) {
471		mutex_unlock(&dmc620_pmu_irqs_lock);
472		return;
473	}
474
475	list_del(&irq->irqs_node);
476	mutex_unlock(&dmc620_pmu_irqs_lock);
477
478	free_irq(irq->irq_num, irq);
479	cpuhp_state_remove_instance_nocalls(cpuhp_state_num, &irq->node);
480	kfree(irq);
481}
482
483static int dmc620_pmu_event_init(struct perf_event *event)
484{
485	struct dmc620_pmu *dmc620_pmu = to_dmc620_pmu(event->pmu);
486	struct hw_perf_event *hwc = &event->hw;
487	struct perf_event *sibling;
488
489	if (event->attr.type != event->pmu->type)
490		return -ENOENT;
491
492	/*
493	 * DMC 620 PMUs are shared across all cpus and cannot
494	 * support task bound and sampling events.
495	 */
496	if (is_sampling_event(event) ||
497		event->attach_state & PERF_ATTACH_TASK) {
498		dev_dbg(dmc620_pmu->pmu.dev,
499			"Can't support per-task counters\n");
500		return -EOPNOTSUPP;
501	}
502
503	/*
504	 * Many perf core operations (eg. events rotation) operate on a
505	 * single CPU context. This is obvious for CPU PMUs, where one
506	 * expects the same sets of events being observed on all CPUs,
507	 * but can lead to issues for off-core PMUs, where each
508	 * event could be theoretically assigned to a different CPU. To
509	 * mitigate this, we enforce CPU assignment to one, selected
510	 * processor.
511	 */
512	event->cpu = dmc620_pmu->irq->cpu;
513	if (event->cpu < 0)
514		return -EINVAL;
515
516	/*
517	 * We can't atomically disable all HW counters so only one event allowed,
518	 * although software events are acceptable.
519	 */
520	if (event->group_leader != event &&
521			!is_software_event(event->group_leader))
522		return -EINVAL;
523
524	for_each_sibling_event(sibling, event->group_leader) {
525		if (sibling != event &&
526				!is_software_event(sibling))
527			return -EINVAL;
528	}
529
530	hwc->idx = -1;
531	return 0;
532}
533
534static void dmc620_pmu_read(struct perf_event *event)
535{
536	dmc620_pmu_event_update(event);
537}
538
539static void dmc620_pmu_start(struct perf_event *event, int flags)
540{
541	event->hw.state = 0;
542	dmc620_pmu_event_set_period(event);
543	dmc620_pmu_enable_counter(event);
544}
545
546static void dmc620_pmu_stop(struct perf_event *event, int flags)
547{
548	if (event->hw.state & PERF_HES_STOPPED)
549		return;
550
551	dmc620_pmu_disable_counter(event);
552	dmc620_pmu_event_update(event);
553	event->hw.state |= PERF_HES_STOPPED | PERF_HES_UPTODATE;
554}
555
556static int dmc620_pmu_add(struct perf_event *event, int flags)
557{
558	struct dmc620_pmu *dmc620_pmu = to_dmc620_pmu(event->pmu);
559	struct perf_event_attr *attr = &event->attr;
560	struct hw_perf_event *hwc = &event->hw;
561	int idx;
562	u64 reg;
563
564	idx = dmc620_get_event_idx(event);
565	if (idx < 0)
566		return idx;
567
568	hwc->idx = idx;
569	dmc620_pmu->events[idx] = event;
570	hwc->state = PERF_HES_STOPPED | PERF_HES_UPTODATE;
571
572	reg = ATTR_CFG_GET_FLD(attr, mask);
573	dmc620_pmu_creg_write(dmc620_pmu,
574			      idx, DMC620_PMU_COUNTERn_MASK_31_00, lower_32_bits(reg));
575	dmc620_pmu_creg_write(dmc620_pmu,
576			      idx, DMC620_PMU_COUNTERn_MASK_63_32, upper_32_bits(reg));
577
578	reg = ATTR_CFG_GET_FLD(attr, match);
579	dmc620_pmu_creg_write(dmc620_pmu,
580			      idx, DMC620_PMU_COUNTERn_MATCH_31_00, lower_32_bits(reg));
581	dmc620_pmu_creg_write(dmc620_pmu,
582			      idx, DMC620_PMU_COUNTERn_MATCH_63_32, upper_32_bits(reg));
583
584	if (flags & PERF_EF_START)
585		dmc620_pmu_start(event, PERF_EF_RELOAD);
586
587	perf_event_update_userpage(event);
588	return 0;
589}
590
591static void dmc620_pmu_del(struct perf_event *event, int flags)
592{
593	struct dmc620_pmu *dmc620_pmu = to_dmc620_pmu(event->pmu);
594	struct hw_perf_event *hwc = &event->hw;
595	int idx = hwc->idx;
596
597	dmc620_pmu_stop(event, PERF_EF_UPDATE);
598	dmc620_pmu->events[idx] = NULL;
599	clear_bit(idx, dmc620_pmu->used_mask);
600	perf_event_update_userpage(event);
601}
602
603static int dmc620_pmu_cpu_teardown(unsigned int cpu,
604				   struct hlist_node *node)
605{
606	struct dmc620_pmu_irq *irq;
607	struct dmc620_pmu *dmc620_pmu;
608	unsigned int target;
609
610	irq = hlist_entry_safe(node, struct dmc620_pmu_irq, node);
611	if (cpu != irq->cpu)
612		return 0;
613
614	target = cpumask_any_but(cpu_online_mask, cpu);
615	if (target >= nr_cpu_ids)
616		return 0;
617
618	/* We're only reading, but this isn't the place to be involving RCU */
619	mutex_lock(&dmc620_pmu_irqs_lock);
620	list_for_each_entry(dmc620_pmu, &irq->pmus_node, pmus_node)
621		perf_pmu_migrate_context(&dmc620_pmu->pmu, irq->cpu, target);
622	mutex_unlock(&dmc620_pmu_irqs_lock);
623
624	WARN_ON(irq_set_affinity(irq->irq_num, cpumask_of(target)));
625	irq->cpu = target;
626
627	return 0;
628}
629
630static int dmc620_pmu_device_probe(struct platform_device *pdev)
631{
632	struct dmc620_pmu *dmc620_pmu;
633	struct resource *res;
634	char *name;
635	int irq_num;
636	int i, ret;
637
638	dmc620_pmu = devm_kzalloc(&pdev->dev,
639			sizeof(struct dmc620_pmu), GFP_KERNEL);
640	if (!dmc620_pmu)
641		return -ENOMEM;
642
643	platform_set_drvdata(pdev, dmc620_pmu);
644
645	dmc620_pmu->pmu = (struct pmu) {
646		.module = THIS_MODULE,
647		.capabilities	= PERF_PMU_CAP_NO_EXCLUDE,
648		.task_ctx_nr	= perf_invalid_context,
649		.event_init	= dmc620_pmu_event_init,
650		.add		= dmc620_pmu_add,
651		.del		= dmc620_pmu_del,
652		.start		= dmc620_pmu_start,
653		.stop		= dmc620_pmu_stop,
654		.read		= dmc620_pmu_read,
655		.attr_groups	= dmc620_pmu_attr_groups,
656	};
657
658	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
659	dmc620_pmu->base = devm_ioremap_resource(&pdev->dev, res);
660	if (IS_ERR(dmc620_pmu->base))
661		return PTR_ERR(dmc620_pmu->base);
662
663	/* Make sure device is reset before enabling interrupt */
664	for (i = 0; i < DMC620_PMU_MAX_COUNTERS; i++)
665		dmc620_pmu_creg_write(dmc620_pmu, i, DMC620_PMU_COUNTERn_CONTROL, 0);
666	writel(0, dmc620_pmu->base + DMC620_PMU_OVERFLOW_STATUS_CLKDIV2);
667	writel(0, dmc620_pmu->base + DMC620_PMU_OVERFLOW_STATUS_CLK);
668
669	irq_num = platform_get_irq(pdev, 0);
670	if (irq_num < 0)
671		return irq_num;
672
673	ret = dmc620_pmu_get_irq(dmc620_pmu, irq_num);
674	if (ret)
675		return ret;
676
677	name = devm_kasprintf(&pdev->dev, GFP_KERNEL,
678				  "%s_%llx", DMC620_PMUNAME,
679				  (u64)(res->start >> DMC620_PA_SHIFT));
680	if (!name) {
681		dev_err(&pdev->dev,
682			  "Create name failed, PMU @%pa\n", &res->start);
683		ret = -ENOMEM;
684		goto out_teardown_dev;
685	}
686
687	ret = perf_pmu_register(&dmc620_pmu->pmu, name, -1);
688	if (ret)
689		goto out_teardown_dev;
690
691	return 0;
692
693out_teardown_dev:
694	dmc620_pmu_put_irq(dmc620_pmu);
695	synchronize_rcu();
696	return ret;
697}
698
699static int dmc620_pmu_device_remove(struct platform_device *pdev)
700{
701	struct dmc620_pmu *dmc620_pmu = platform_get_drvdata(pdev);
702
703	dmc620_pmu_put_irq(dmc620_pmu);
704
705	/* perf will synchronise RCU before devres can free dmc620_pmu */
706	perf_pmu_unregister(&dmc620_pmu->pmu);
707
708	return 0;
709}
710
711static const struct acpi_device_id dmc620_acpi_match[] = {
712	{ "ARMHD620", 0},
713	{},
714};
715MODULE_DEVICE_TABLE(acpi, dmc620_acpi_match);
716static struct platform_driver dmc620_pmu_driver = {
717	.driver	= {
718		.name		= DMC620_DRVNAME,
719		.acpi_match_table = dmc620_acpi_match,
720		.suppress_bind_attrs = true,
721	},
722	.probe	= dmc620_pmu_device_probe,
723	.remove	= dmc620_pmu_device_remove,
724};
725
726static int __init dmc620_pmu_init(void)
727{
728	int ret;
729
730	cpuhp_state_num = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN,
731				      DMC620_DRVNAME,
732				      NULL,
733				      dmc620_pmu_cpu_teardown);
734	if (cpuhp_state_num < 0)
735		return cpuhp_state_num;
736
737	ret = platform_driver_register(&dmc620_pmu_driver);
738	if (ret)
739		cpuhp_remove_multi_state(cpuhp_state_num);
740
741	return ret;
742}
743
744static void __exit dmc620_pmu_exit(void)
745{
746	platform_driver_unregister(&dmc620_pmu_driver);
747	cpuhp_remove_multi_state(cpuhp_state_num);
748}
749
750module_init(dmc620_pmu_init);
751module_exit(dmc620_pmu_exit);
752
753MODULE_DESCRIPTION("Perf driver for the ARM DMC-620 memory controller");
754MODULE_AUTHOR("Tuan Phan <tuanphan@os.amperecomputing.com");
755MODULE_LICENSE("GPL v2");