Linux Audio

Check our new training course

Loading...
v6.2
  1// SPDX-License-Identifier: MIT
  2/*
  3 * Copyright 2019 Intel Corporation.
  4 */
  5
  6#include "i915_drv.h"
  7#include "i915_utils.h"
  8#include "intel_pch.h"
  9
 10/* Map PCH device id to PCH type, or PCH_NONE if unknown. */
 11static enum intel_pch
 12intel_pch_type(const struct drm_i915_private *dev_priv, unsigned short id)
 13{
 14	switch (id) {
 15	case INTEL_PCH_IBX_DEVICE_ID_TYPE:
 16		drm_dbg_kms(&dev_priv->drm, "Found Ibex Peak PCH\n");
 17		drm_WARN_ON(&dev_priv->drm, GRAPHICS_VER(dev_priv) != 5);
 18		return PCH_IBX;
 19	case INTEL_PCH_CPT_DEVICE_ID_TYPE:
 20		drm_dbg_kms(&dev_priv->drm, "Found CougarPoint PCH\n");
 21		drm_WARN_ON(&dev_priv->drm,
 22			    GRAPHICS_VER(dev_priv) != 6 && !IS_IVYBRIDGE(dev_priv));
 23		return PCH_CPT;
 24	case INTEL_PCH_PPT_DEVICE_ID_TYPE:
 25		drm_dbg_kms(&dev_priv->drm, "Found PantherPoint PCH\n");
 26		drm_WARN_ON(&dev_priv->drm,
 27			    GRAPHICS_VER(dev_priv) != 6 && !IS_IVYBRIDGE(dev_priv));
 28		/* PPT is CPT compatible */
 29		return PCH_CPT;
 30	case INTEL_PCH_LPT_DEVICE_ID_TYPE:
 31		drm_dbg_kms(&dev_priv->drm, "Found LynxPoint PCH\n");
 32		drm_WARN_ON(&dev_priv->drm,
 33			    !IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
 34		drm_WARN_ON(&dev_priv->drm,
 35			    IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
 36		return PCH_LPT;
 37	case INTEL_PCH_LPT_LP_DEVICE_ID_TYPE:
 38		drm_dbg_kms(&dev_priv->drm, "Found LynxPoint LP PCH\n");
 39		drm_WARN_ON(&dev_priv->drm,
 40			    !IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
 41		drm_WARN_ON(&dev_priv->drm,
 42			    !IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
 43		return PCH_LPT;
 44	case INTEL_PCH_WPT_DEVICE_ID_TYPE:
 45		drm_dbg_kms(&dev_priv->drm, "Found WildcatPoint PCH\n");
 46		drm_WARN_ON(&dev_priv->drm,
 47			    !IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
 48		drm_WARN_ON(&dev_priv->drm,
 49			    IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
 50		/* WPT is LPT compatible */
 51		return PCH_LPT;
 52	case INTEL_PCH_WPT_LP_DEVICE_ID_TYPE:
 53		drm_dbg_kms(&dev_priv->drm, "Found WildcatPoint LP PCH\n");
 54		drm_WARN_ON(&dev_priv->drm,
 55			    !IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
 56		drm_WARN_ON(&dev_priv->drm,
 57			    !IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
 58		/* WPT is LPT compatible */
 59		return PCH_LPT;
 60	case INTEL_PCH_SPT_DEVICE_ID_TYPE:
 61		drm_dbg_kms(&dev_priv->drm, "Found SunrisePoint PCH\n");
 62		drm_WARN_ON(&dev_priv->drm,
 63			    !IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
 64		return PCH_SPT;
 65	case INTEL_PCH_SPT_LP_DEVICE_ID_TYPE:
 66		drm_dbg_kms(&dev_priv->drm, "Found SunrisePoint LP PCH\n");
 67		drm_WARN_ON(&dev_priv->drm,
 68			    !IS_SKYLAKE(dev_priv) &&
 69			    !IS_KABYLAKE(dev_priv) &&
 70			    !IS_COFFEELAKE(dev_priv) &&
 71			    !IS_COMETLAKE(dev_priv));
 72		return PCH_SPT;
 73	case INTEL_PCH_KBP_DEVICE_ID_TYPE:
 74		drm_dbg_kms(&dev_priv->drm, "Found Kaby Lake PCH (KBP)\n");
 75		drm_WARN_ON(&dev_priv->drm,
 76			    !IS_SKYLAKE(dev_priv) &&
 77			    !IS_KABYLAKE(dev_priv) &&
 78			    !IS_COFFEELAKE(dev_priv) &&
 79			    !IS_COMETLAKE(dev_priv));
 80		/* KBP is SPT compatible */
 81		return PCH_SPT;
 82	case INTEL_PCH_CNP_DEVICE_ID_TYPE:
 83		drm_dbg_kms(&dev_priv->drm, "Found Cannon Lake PCH (CNP)\n");
 84		drm_WARN_ON(&dev_priv->drm,
 
 85			    !IS_COFFEELAKE(dev_priv) &&
 86			    !IS_COMETLAKE(dev_priv));
 87		return PCH_CNP;
 88	case INTEL_PCH_CNP_LP_DEVICE_ID_TYPE:
 89		drm_dbg_kms(&dev_priv->drm,
 90			    "Found Cannon Lake LP PCH (CNP-LP)\n");
 91		drm_WARN_ON(&dev_priv->drm,
 
 92			    !IS_COFFEELAKE(dev_priv) &&
 93			    !IS_COMETLAKE(dev_priv));
 94		return PCH_CNP;
 95	case INTEL_PCH_CMP_DEVICE_ID_TYPE:
 96	case INTEL_PCH_CMP2_DEVICE_ID_TYPE:
 97		drm_dbg_kms(&dev_priv->drm, "Found Comet Lake PCH (CMP)\n");
 98		drm_WARN_ON(&dev_priv->drm,
 99			    !IS_COFFEELAKE(dev_priv) &&
100			    !IS_COMETLAKE(dev_priv) &&
101			    !IS_ROCKETLAKE(dev_priv));
102		/* CMP is CNP compatible */
103		return PCH_CNP;
104	case INTEL_PCH_CMP_V_DEVICE_ID_TYPE:
105		drm_dbg_kms(&dev_priv->drm, "Found Comet Lake V PCH (CMP-V)\n");
106		drm_WARN_ON(&dev_priv->drm,
107			    !IS_COFFEELAKE(dev_priv) &&
108			    !IS_COMETLAKE(dev_priv));
109		/* CMP-V is based on KBP, which is SPT compatible */
110		return PCH_SPT;
111	case INTEL_PCH_ICP_DEVICE_ID_TYPE:
112	case INTEL_PCH_ICP2_DEVICE_ID_TYPE:
113		drm_dbg_kms(&dev_priv->drm, "Found Ice Lake PCH\n");
114		drm_WARN_ON(&dev_priv->drm, !IS_ICELAKE(dev_priv));
115		return PCH_ICP;
116	case INTEL_PCH_MCC_DEVICE_ID_TYPE:
117		drm_dbg_kms(&dev_priv->drm, "Found Mule Creek Canyon PCH\n");
118		drm_WARN_ON(&dev_priv->drm, !IS_JSL_EHL(dev_priv));
119		/* MCC is TGP compatible */
120		return PCH_TGP;
121	case INTEL_PCH_TGP_DEVICE_ID_TYPE:
122	case INTEL_PCH_TGP2_DEVICE_ID_TYPE:
123		drm_dbg_kms(&dev_priv->drm, "Found Tiger Lake LP PCH\n");
124		drm_WARN_ON(&dev_priv->drm, !IS_TIGERLAKE(dev_priv) &&
125			    !IS_ROCKETLAKE(dev_priv) &&
126			    !IS_GEN9_BC(dev_priv));
127		return PCH_TGP;
128	case INTEL_PCH_JSP_DEVICE_ID_TYPE:
 
129		drm_dbg_kms(&dev_priv->drm, "Found Jasper Lake PCH\n");
130		drm_WARN_ON(&dev_priv->drm, !IS_JSL_EHL(dev_priv));
131		/* JSP is ICP compatible */
132		return PCH_ICP;
133	case INTEL_PCH_ADP_DEVICE_ID_TYPE:
134	case INTEL_PCH_ADP2_DEVICE_ID_TYPE:
135	case INTEL_PCH_ADP3_DEVICE_ID_TYPE:
136	case INTEL_PCH_ADP4_DEVICE_ID_TYPE:
137		drm_dbg_kms(&dev_priv->drm, "Found Alder Lake PCH\n");
138		drm_WARN_ON(&dev_priv->drm, !IS_ALDERLAKE_S(dev_priv) &&
139			    !IS_ALDERLAKE_P(dev_priv));
140		return PCH_ADP;
141	case INTEL_PCH_MTP_DEVICE_ID_TYPE:
142	case INTEL_PCH_MTP2_DEVICE_ID_TYPE:
143		drm_dbg_kms(&dev_priv->drm, "Found Meteor Lake PCH\n");
144		drm_WARN_ON(&dev_priv->drm, !IS_METEORLAKE(dev_priv));
145		return PCH_MTP;
146	default:
147		return PCH_NONE;
148	}
149}
150
151static bool intel_is_virt_pch(unsigned short id,
152			      unsigned short svendor, unsigned short sdevice)
153{
154	return (id == INTEL_PCH_P2X_DEVICE_ID_TYPE ||
155		id == INTEL_PCH_P3X_DEVICE_ID_TYPE ||
156		(id == INTEL_PCH_QEMU_DEVICE_ID_TYPE &&
157		 svendor == PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
158		 sdevice == PCI_SUBDEVICE_ID_QEMU));
159}
160
161static void
162intel_virt_detect_pch(const struct drm_i915_private *dev_priv,
163		      unsigned short *pch_id, enum intel_pch *pch_type)
164{
165	unsigned short id = 0;
166
167	/*
168	 * In a virtualized passthrough environment we can be in a
169	 * setup where the ISA bridge is not able to be passed through.
170	 * In this case, a south bridge can be emulated and we have to
171	 * make an educated guess as to which PCH is really there.
172	 */
173
174	if (IS_METEORLAKE(dev_priv))
175		id = INTEL_PCH_MTP_DEVICE_ID_TYPE;
176	else if (IS_ALDERLAKE_S(dev_priv) || IS_ALDERLAKE_P(dev_priv))
177		id = INTEL_PCH_ADP_DEVICE_ID_TYPE;
178	else if (IS_TIGERLAKE(dev_priv) || IS_ROCKETLAKE(dev_priv))
179		id = INTEL_PCH_TGP_DEVICE_ID_TYPE;
180	else if (IS_JSL_EHL(dev_priv))
181		id = INTEL_PCH_MCC_DEVICE_ID_TYPE;
182	else if (IS_ICELAKE(dev_priv))
183		id = INTEL_PCH_ICP_DEVICE_ID_TYPE;
184	else if (IS_COFFEELAKE(dev_priv) ||
 
185		 IS_COMETLAKE(dev_priv))
186		id = INTEL_PCH_CNP_DEVICE_ID_TYPE;
187	else if (IS_KABYLAKE(dev_priv) || IS_SKYLAKE(dev_priv))
188		id = INTEL_PCH_SPT_DEVICE_ID_TYPE;
189	else if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
190		id = INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
191	else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
192		id = INTEL_PCH_LPT_DEVICE_ID_TYPE;
193	else if (GRAPHICS_VER(dev_priv) == 6 || IS_IVYBRIDGE(dev_priv))
194		id = INTEL_PCH_CPT_DEVICE_ID_TYPE;
195	else if (GRAPHICS_VER(dev_priv) == 5)
196		id = INTEL_PCH_IBX_DEVICE_ID_TYPE;
197
198	if (id)
199		drm_dbg_kms(&dev_priv->drm, "Assuming PCH ID %04x\n", id);
200	else
201		drm_dbg_kms(&dev_priv->drm, "Assuming no PCH\n");
202
203	*pch_type = intel_pch_type(dev_priv, id);
204
205	/* Sanity check virtual PCH id */
206	if (drm_WARN_ON(&dev_priv->drm,
207			id && *pch_type == PCH_NONE))
208		id = 0;
209
210	*pch_id = id;
211}
212
213void intel_detect_pch(struct drm_i915_private *dev_priv)
214{
215	struct pci_dev *pch = NULL;
216	unsigned short id;
217	enum intel_pch pch_type;
218
219	/* DG1 has south engine display on the same PCI device */
220	if (IS_DG1(dev_priv)) {
221		dev_priv->pch_type = PCH_DG1;
222		return;
223	} else if (IS_DG2(dev_priv)) {
224		dev_priv->pch_type = PCH_DG2;
225		return;
226	}
227
228	/*
229	 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
230	 * make graphics device passthrough work easy for VMM, that only
231	 * need to expose ISA bridge to let driver know the real hardware
232	 * underneath. This is a requirement from virtualization team.
233	 *
234	 * In some virtualized environments (e.g. XEN), there is irrelevant
235	 * ISA bridge in the system. To work reliably, we should scan trhough
236	 * all the ISA bridge devices and check for the first match, instead
237	 * of only checking the first one.
238	 */
239	while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
 
 
 
240		if (pch->vendor != PCI_VENDOR_ID_INTEL)
241			continue;
242
243		id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
244
245		pch_type = intel_pch_type(dev_priv, id);
246		if (pch_type != PCH_NONE) {
247			dev_priv->pch_type = pch_type;
248			dev_priv->pch_id = id;
249			break;
250		} else if (intel_is_virt_pch(id, pch->subsystem_vendor,
251					     pch->subsystem_device)) {
252			intel_virt_detect_pch(dev_priv, &id, &pch_type);
 
 
 
 
 
 
 
253			dev_priv->pch_type = pch_type;
254			dev_priv->pch_id = id;
255			break;
256		}
257	}
258
259	/*
260	 * Use PCH_NOP (PCH but no South Display) for PCH platforms without
261	 * display.
262	 */
263	if (pch && !HAS_DISPLAY(dev_priv)) {
264		drm_dbg_kms(&dev_priv->drm,
265			    "Display disabled, reverting to NOP PCH\n");
266		dev_priv->pch_type = PCH_NOP;
267		dev_priv->pch_id = 0;
268	} else if (!pch) {
269		if (i915_run_as_guest() && HAS_DISPLAY(dev_priv)) {
270			intel_virt_detect_pch(dev_priv, &id, &pch_type);
271			dev_priv->pch_type = pch_type;
272			dev_priv->pch_id = id;
273		} else {
274			drm_dbg_kms(&dev_priv->drm, "No PCH found.\n");
275		}
276	}
 
 
 
277
278	pci_dev_put(pch);
279}
v5.9
  1// SPDX-License-Identifier: MIT
  2/*
  3 * Copyright 2019 Intel Corporation.
  4 */
  5
  6#include "i915_drv.h"
 
  7#include "intel_pch.h"
  8
  9/* Map PCH device id to PCH type, or PCH_NONE if unknown. */
 10static enum intel_pch
 11intel_pch_type(const struct drm_i915_private *dev_priv, unsigned short id)
 12{
 13	switch (id) {
 14	case INTEL_PCH_IBX_DEVICE_ID_TYPE:
 15		drm_dbg_kms(&dev_priv->drm, "Found Ibex Peak PCH\n");
 16		drm_WARN_ON(&dev_priv->drm, !IS_GEN(dev_priv, 5));
 17		return PCH_IBX;
 18	case INTEL_PCH_CPT_DEVICE_ID_TYPE:
 19		drm_dbg_kms(&dev_priv->drm, "Found CougarPoint PCH\n");
 20		drm_WARN_ON(&dev_priv->drm,
 21			    !IS_GEN(dev_priv, 6) && !IS_IVYBRIDGE(dev_priv));
 22		return PCH_CPT;
 23	case INTEL_PCH_PPT_DEVICE_ID_TYPE:
 24		drm_dbg_kms(&dev_priv->drm, "Found PantherPoint PCH\n");
 25		drm_WARN_ON(&dev_priv->drm,
 26			    !IS_GEN(dev_priv, 6) && !IS_IVYBRIDGE(dev_priv));
 27		/* PantherPoint is CPT compatible */
 28		return PCH_CPT;
 29	case INTEL_PCH_LPT_DEVICE_ID_TYPE:
 30		drm_dbg_kms(&dev_priv->drm, "Found LynxPoint PCH\n");
 31		drm_WARN_ON(&dev_priv->drm,
 32			    !IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
 33		drm_WARN_ON(&dev_priv->drm,
 34			    IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
 35		return PCH_LPT;
 36	case INTEL_PCH_LPT_LP_DEVICE_ID_TYPE:
 37		drm_dbg_kms(&dev_priv->drm, "Found LynxPoint LP PCH\n");
 38		drm_WARN_ON(&dev_priv->drm,
 39			    !IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
 40		drm_WARN_ON(&dev_priv->drm,
 41			    !IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
 42		return PCH_LPT;
 43	case INTEL_PCH_WPT_DEVICE_ID_TYPE:
 44		drm_dbg_kms(&dev_priv->drm, "Found WildcatPoint PCH\n");
 45		drm_WARN_ON(&dev_priv->drm,
 46			    !IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
 47		drm_WARN_ON(&dev_priv->drm,
 48			    IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
 49		/* WildcatPoint is LPT compatible */
 50		return PCH_LPT;
 51	case INTEL_PCH_WPT_LP_DEVICE_ID_TYPE:
 52		drm_dbg_kms(&dev_priv->drm, "Found WildcatPoint LP PCH\n");
 53		drm_WARN_ON(&dev_priv->drm,
 54			    !IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
 55		drm_WARN_ON(&dev_priv->drm,
 56			    !IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
 57		/* WildcatPoint is LPT compatible */
 58		return PCH_LPT;
 59	case INTEL_PCH_SPT_DEVICE_ID_TYPE:
 60		drm_dbg_kms(&dev_priv->drm, "Found SunrisePoint PCH\n");
 61		drm_WARN_ON(&dev_priv->drm,
 62			    !IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
 63		return PCH_SPT;
 64	case INTEL_PCH_SPT_LP_DEVICE_ID_TYPE:
 65		drm_dbg_kms(&dev_priv->drm, "Found SunrisePoint LP PCH\n");
 66		drm_WARN_ON(&dev_priv->drm,
 67			    !IS_SKYLAKE(dev_priv) &&
 68			    !IS_KABYLAKE(dev_priv) &&
 69			    !IS_COFFEELAKE(dev_priv) &&
 70			    !IS_COMETLAKE(dev_priv));
 71		return PCH_SPT;
 72	case INTEL_PCH_KBP_DEVICE_ID_TYPE:
 73		drm_dbg_kms(&dev_priv->drm, "Found Kaby Lake PCH (KBP)\n");
 74		drm_WARN_ON(&dev_priv->drm,
 75			    !IS_SKYLAKE(dev_priv) &&
 76			    !IS_KABYLAKE(dev_priv) &&
 77			    !IS_COFFEELAKE(dev_priv) &&
 78			    !IS_COMETLAKE(dev_priv));
 79		/* KBP is SPT compatible */
 80		return PCH_SPT;
 81	case INTEL_PCH_CNP_DEVICE_ID_TYPE:
 82		drm_dbg_kms(&dev_priv->drm, "Found Cannon Lake PCH (CNP)\n");
 83		drm_WARN_ON(&dev_priv->drm,
 84			    !IS_CANNONLAKE(dev_priv) &&
 85			    !IS_COFFEELAKE(dev_priv) &&
 86			    !IS_COMETLAKE(dev_priv));
 87		return PCH_CNP;
 88	case INTEL_PCH_CNP_LP_DEVICE_ID_TYPE:
 89		drm_dbg_kms(&dev_priv->drm,
 90			    "Found Cannon Lake LP PCH (CNP-LP)\n");
 91		drm_WARN_ON(&dev_priv->drm,
 92			    !IS_CANNONLAKE(dev_priv) &&
 93			    !IS_COFFEELAKE(dev_priv) &&
 94			    !IS_COMETLAKE(dev_priv));
 95		return PCH_CNP;
 96	case INTEL_PCH_CMP_DEVICE_ID_TYPE:
 97	case INTEL_PCH_CMP2_DEVICE_ID_TYPE:
 98		drm_dbg_kms(&dev_priv->drm, "Found Comet Lake PCH (CMP)\n");
 99		drm_WARN_ON(&dev_priv->drm,
100			    !IS_COFFEELAKE(dev_priv) &&
101			    !IS_COMETLAKE(dev_priv) &&
102			    !IS_ROCKETLAKE(dev_priv));
103		/* CometPoint is CNP Compatible */
104		return PCH_CNP;
105	case INTEL_PCH_CMP_V_DEVICE_ID_TYPE:
106		drm_dbg_kms(&dev_priv->drm, "Found Comet Lake V PCH (CMP-V)\n");
107		drm_WARN_ON(&dev_priv->drm,
108			    !IS_COFFEELAKE(dev_priv) &&
109			    !IS_COMETLAKE(dev_priv));
110		/* Comet Lake V PCH is based on KBP, which is SPT compatible */
111		return PCH_SPT;
112	case INTEL_PCH_ICP_DEVICE_ID_TYPE:
 
113		drm_dbg_kms(&dev_priv->drm, "Found Ice Lake PCH\n");
114		drm_WARN_ON(&dev_priv->drm, !IS_ICELAKE(dev_priv));
115		return PCH_ICP;
116	case INTEL_PCH_MCC_DEVICE_ID_TYPE:
117		drm_dbg_kms(&dev_priv->drm, "Found Mule Creek Canyon PCH\n");
118		drm_WARN_ON(&dev_priv->drm, !IS_ELKHARTLAKE(dev_priv));
119		return PCH_MCC;
 
120	case INTEL_PCH_TGP_DEVICE_ID_TYPE:
121	case INTEL_PCH_TGP2_DEVICE_ID_TYPE:
122		drm_dbg_kms(&dev_priv->drm, "Found Tiger Lake LP PCH\n");
123		drm_WARN_ON(&dev_priv->drm, !IS_TIGERLAKE(dev_priv) &&
124			    !IS_ROCKETLAKE(dev_priv));
 
125		return PCH_TGP;
126	case INTEL_PCH_JSP_DEVICE_ID_TYPE:
127	case INTEL_PCH_JSP2_DEVICE_ID_TYPE:
128		drm_dbg_kms(&dev_priv->drm, "Found Jasper Lake PCH\n");
129		drm_WARN_ON(&dev_priv->drm, !IS_ELKHARTLAKE(dev_priv));
130		return PCH_JSP;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
131	default:
132		return PCH_NONE;
133	}
134}
135
136static bool intel_is_virt_pch(unsigned short id,
137			      unsigned short svendor, unsigned short sdevice)
138{
139	return (id == INTEL_PCH_P2X_DEVICE_ID_TYPE ||
140		id == INTEL_PCH_P3X_DEVICE_ID_TYPE ||
141		(id == INTEL_PCH_QEMU_DEVICE_ID_TYPE &&
142		 svendor == PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
143		 sdevice == PCI_SUBDEVICE_ID_QEMU));
144}
145
146static unsigned short
147intel_virt_detect_pch(const struct drm_i915_private *dev_priv)
 
148{
149	unsigned short id = 0;
150
151	/*
152	 * In a virtualized passthrough environment we can be in a
153	 * setup where the ISA bridge is not able to be passed through.
154	 * In this case, a south bridge can be emulated and we have to
155	 * make an educated guess as to which PCH is really there.
156	 */
157
158	if (IS_TIGERLAKE(dev_priv) || IS_ROCKETLAKE(dev_priv))
 
 
 
 
159		id = INTEL_PCH_TGP_DEVICE_ID_TYPE;
160	else if (IS_ELKHARTLAKE(dev_priv))
161		id = INTEL_PCH_MCC_DEVICE_ID_TYPE;
162	else if (IS_ICELAKE(dev_priv))
163		id = INTEL_PCH_ICP_DEVICE_ID_TYPE;
164	else if (IS_CANNONLAKE(dev_priv) ||
165		 IS_COFFEELAKE(dev_priv) ||
166		 IS_COMETLAKE(dev_priv))
167		id = INTEL_PCH_CNP_DEVICE_ID_TYPE;
168	else if (IS_KABYLAKE(dev_priv) || IS_SKYLAKE(dev_priv))
169		id = INTEL_PCH_SPT_DEVICE_ID_TYPE;
170	else if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
171		id = INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
172	else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
173		id = INTEL_PCH_LPT_DEVICE_ID_TYPE;
174	else if (IS_GEN(dev_priv, 6) || IS_IVYBRIDGE(dev_priv))
175		id = INTEL_PCH_CPT_DEVICE_ID_TYPE;
176	else if (IS_GEN(dev_priv, 5))
177		id = INTEL_PCH_IBX_DEVICE_ID_TYPE;
178
179	if (id)
180		drm_dbg_kms(&dev_priv->drm, "Assuming PCH ID %04x\n", id);
181	else
182		drm_dbg_kms(&dev_priv->drm, "Assuming no PCH\n");
183
184	return id;
 
 
 
 
 
 
 
185}
186
187void intel_detect_pch(struct drm_i915_private *dev_priv)
188{
189	struct pci_dev *pch = NULL;
 
 
190
191	/* DG1 has south engine display on the same PCI device */
192	if (IS_DG1(dev_priv)) {
193		dev_priv->pch_type = PCH_DG1;
194		return;
 
 
 
195	}
196
197	/*
198	 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
199	 * make graphics device passthrough work easy for VMM, that only
200	 * need to expose ISA bridge to let driver know the real hardware
201	 * underneath. This is a requirement from virtualization team.
202	 *
203	 * In some virtualized environments (e.g. XEN), there is irrelevant
204	 * ISA bridge in the system. To work reliably, we should scan trhough
205	 * all the ISA bridge devices and check for the first match, instead
206	 * of only checking the first one.
207	 */
208	while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
209		unsigned short id;
210		enum intel_pch pch_type;
211
212		if (pch->vendor != PCI_VENDOR_ID_INTEL)
213			continue;
214
215		id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
216
217		pch_type = intel_pch_type(dev_priv, id);
218		if (pch_type != PCH_NONE) {
219			dev_priv->pch_type = pch_type;
220			dev_priv->pch_id = id;
221			break;
222		} else if (intel_is_virt_pch(id, pch->subsystem_vendor,
223					     pch->subsystem_device)) {
224			id = intel_virt_detect_pch(dev_priv);
225			pch_type = intel_pch_type(dev_priv, id);
226
227			/* Sanity check virtual PCH id */
228			if (drm_WARN_ON(&dev_priv->drm,
229					id && pch_type == PCH_NONE))
230				id = 0;
231
232			dev_priv->pch_type = pch_type;
233			dev_priv->pch_id = id;
234			break;
235		}
236	}
237
238	/*
239	 * Use PCH_NOP (PCH but no South Display) for PCH platforms without
240	 * display.
241	 */
242	if (pch && !HAS_DISPLAY(dev_priv)) {
243		drm_dbg_kms(&dev_priv->drm,
244			    "Display disabled, reverting to NOP PCH\n");
245		dev_priv->pch_type = PCH_NOP;
246		dev_priv->pch_id = 0;
 
 
 
 
 
 
 
 
247	}
248
249	if (!pch)
250		drm_dbg_kms(&dev_priv->drm, "No PCH found.\n");
251
252	pci_dev_put(pch);
253}