Linux Audio

Check our new training course

Loading...
v6.2
   1/*
   2 * Copyright © 2016 Intel Corporation
   3 *
   4 * Permission is hereby granted, free of charge, to any person obtaining a
   5 * copy of this software and associated documentation files (the "Software"),
   6 * to deal in the Software without restriction, including without limitation
   7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
   8 * and/or sell copies of the Software, and to permit persons to whom the
   9 * Software is furnished to do so, subject to the following conditions:
  10 *
  11 * The above copyright notice and this permission notice (including the next
  12 * paragraph) shall be included in all copies or substantial portions of the
  13 * Software.
  14 *
  15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
  18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21 * IN THE SOFTWARE.
  22 *
  23 */
  24
  25#include <drm/drm_color_mgmt.h>
 
 
  26#include <drm/drm_drv.h>
  27#include <drm/i915_pciids.h>
  28
  29#include "gt/intel_gt_regs.h"
  30#include "gt/intel_sa_media.h"
  31
  32#include "i915_driver.h"
  33#include "i915_drv.h"
  34#include "i915_pci.h"
  35#include "i915_reg.h"
  36#include "intel_pci_config.h"
  37
  38#define PLATFORM(x) .platform = (x)
  39#define GEN(x) \
  40	.__runtime.graphics.ip.ver = (x), \
  41	.__runtime.media.ip.ver = (x), \
  42	.__runtime.display.ip.ver = (x)
  43
  44#define NO_DISPLAY .__runtime.pipe_mask = 0
  45
  46#define I845_PIPE_OFFSETS \
  47	.display.pipe_offsets = { \
  48		[TRANSCODER_A] = PIPE_A_OFFSET,	\
  49	}, \
  50	.display.trans_offsets = { \
  51		[TRANSCODER_A] = TRANSCODER_A_OFFSET, \
  52	}
  53
  54#define I9XX_PIPE_OFFSETS \
  55	.display.pipe_offsets = { \
  56		[TRANSCODER_A] = PIPE_A_OFFSET,	\
  57		[TRANSCODER_B] = PIPE_B_OFFSET, \
  58	}, \
  59	.display.trans_offsets = { \
  60		[TRANSCODER_A] = TRANSCODER_A_OFFSET, \
  61		[TRANSCODER_B] = TRANSCODER_B_OFFSET, \
  62	}
  63
  64#define IVB_PIPE_OFFSETS \
  65	.display.pipe_offsets = { \
  66		[TRANSCODER_A] = PIPE_A_OFFSET,	\
  67		[TRANSCODER_B] = PIPE_B_OFFSET, \
  68		[TRANSCODER_C] = PIPE_C_OFFSET, \
  69	}, \
  70	.display.trans_offsets = { \
  71		[TRANSCODER_A] = TRANSCODER_A_OFFSET, \
  72		[TRANSCODER_B] = TRANSCODER_B_OFFSET, \
  73		[TRANSCODER_C] = TRANSCODER_C_OFFSET, \
  74	}
  75
  76#define HSW_PIPE_OFFSETS \
  77	.display.pipe_offsets = { \
  78		[TRANSCODER_A] = PIPE_A_OFFSET,	\
  79		[TRANSCODER_B] = PIPE_B_OFFSET, \
  80		[TRANSCODER_C] = PIPE_C_OFFSET, \
  81		[TRANSCODER_EDP] = PIPE_EDP_OFFSET, \
  82	}, \
  83	.display.trans_offsets = { \
  84		[TRANSCODER_A] = TRANSCODER_A_OFFSET, \
  85		[TRANSCODER_B] = TRANSCODER_B_OFFSET, \
  86		[TRANSCODER_C] = TRANSCODER_C_OFFSET, \
  87		[TRANSCODER_EDP] = TRANSCODER_EDP_OFFSET, \
  88	}
  89
  90#define CHV_PIPE_OFFSETS \
  91	.display.pipe_offsets = { \
  92		[TRANSCODER_A] = PIPE_A_OFFSET, \
  93		[TRANSCODER_B] = PIPE_B_OFFSET, \
  94		[TRANSCODER_C] = CHV_PIPE_C_OFFSET, \
  95	}, \
  96	.display.trans_offsets = { \
  97		[TRANSCODER_A] = TRANSCODER_A_OFFSET, \
  98		[TRANSCODER_B] = TRANSCODER_B_OFFSET, \
  99		[TRANSCODER_C] = CHV_TRANSCODER_C_OFFSET, \
 100	}
 101
 102#define I845_CURSOR_OFFSETS \
 103	.display.cursor_offsets = { \
 104		[PIPE_A] = CURSOR_A_OFFSET, \
 105	}
 106
 107#define I9XX_CURSOR_OFFSETS \
 108	.display.cursor_offsets = { \
 109		[PIPE_A] = CURSOR_A_OFFSET, \
 110		[PIPE_B] = CURSOR_B_OFFSET, \
 111	}
 112
 113#define CHV_CURSOR_OFFSETS \
 114	.display.cursor_offsets = { \
 115		[PIPE_A] = CURSOR_A_OFFSET, \
 116		[PIPE_B] = CURSOR_B_OFFSET, \
 117		[PIPE_C] = CHV_CURSOR_C_OFFSET, \
 118	}
 119
 120#define IVB_CURSOR_OFFSETS \
 121	.display.cursor_offsets = { \
 122		[PIPE_A] = CURSOR_A_OFFSET, \
 123		[PIPE_B] = IVB_CURSOR_B_OFFSET, \
 124		[PIPE_C] = IVB_CURSOR_C_OFFSET, \
 125	}
 126
 127#define TGL_CURSOR_OFFSETS \
 128	.display.cursor_offsets = { \
 129		[PIPE_A] = CURSOR_A_OFFSET, \
 130		[PIPE_B] = IVB_CURSOR_B_OFFSET, \
 131		[PIPE_C] = IVB_CURSOR_C_OFFSET, \
 132		[PIPE_D] = TGL_CURSOR_D_OFFSET, \
 133	}
 134
 135#define I9XX_COLORS \
 136	.display.color = { .gamma_lut_size = 256 }
 137#define I965_COLORS \
 138	.display.color = { .gamma_lut_size = 129, \
 139		   .gamma_lut_tests = DRM_COLOR_LUT_NON_DECREASING, \
 140	}
 141#define ILK_COLORS \
 142	.display.color = { .gamma_lut_size = 1024 }
 143#define IVB_COLORS \
 144	.display.color = { .degamma_lut_size = 1024, .gamma_lut_size = 1024 }
 145#define CHV_COLORS \
 146	.display.color = { \
 147		.degamma_lut_size = 65, .gamma_lut_size = 257, \
 148		.degamma_lut_tests = DRM_COLOR_LUT_NON_DECREASING, \
 149		.gamma_lut_tests = DRM_COLOR_LUT_NON_DECREASING, \
 150	}
 151#define GLK_COLORS \
 152	.display.color = { \
 153		.degamma_lut_size = 33, .gamma_lut_size = 1024, \
 154		.degamma_lut_tests = DRM_COLOR_LUT_NON_DECREASING | \
 155				     DRM_COLOR_LUT_EQUAL_CHANNELS, \
 156	}
 157#define ICL_COLORS \
 158	.display.color = { \
 159		.degamma_lut_size = 33, .gamma_lut_size = 262145, \
 160		.degamma_lut_tests = DRM_COLOR_LUT_NON_DECREASING | \
 161				     DRM_COLOR_LUT_EQUAL_CHANNELS, \
 162		.gamma_lut_tests = DRM_COLOR_LUT_NON_DECREASING, \
 163	}
 164
 165/* Keep in gen based order, and chronological order within a gen */
 166
 167#define GEN_DEFAULT_PAGE_SIZES \
 168	.__runtime.page_sizes = I915_GTT_PAGE_SIZE_4K
 169
 170#define GEN_DEFAULT_REGIONS \
 171	.__runtime.memory_regions = REGION_SMEM | REGION_STOLEN_SMEM
 172
 173#define I830_FEATURES \
 174	GEN(2), \
 175	.is_mobile = 1, \
 176	.__runtime.pipe_mask = BIT(PIPE_A) | BIT(PIPE_B), \
 177	.__runtime.cpu_transcoder_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B), \
 178	.display.has_overlay = 1, \
 179	.display.cursor_needs_physical = 1, \
 180	.display.overlay_needs_physical = 1, \
 181	.display.has_gmch = 1, \
 182	.gpu_reset_clobbers_display = true, \
 183	.has_3d_pipeline = 1, \
 184	.hws_needs_physical = 1, \
 185	.unfenced_needs_alignment = 1, \
 186	.__runtime.platform_engine_mask = BIT(RCS0), \
 187	.has_snoop = true, \
 188	.has_coherent_ggtt = false, \
 189	.dma_mask_size = 32, \
 190	I9XX_PIPE_OFFSETS, \
 191	I9XX_CURSOR_OFFSETS, \
 192	I9XX_COLORS, \
 193	GEN_DEFAULT_PAGE_SIZES, \
 194	GEN_DEFAULT_REGIONS
 195
 196#define I845_FEATURES \
 197	GEN(2), \
 198	.__runtime.pipe_mask = BIT(PIPE_A), \
 199	.__runtime.cpu_transcoder_mask = BIT(TRANSCODER_A), \
 200	.display.has_overlay = 1, \
 201	.display.overlay_needs_physical = 1, \
 202	.display.has_gmch = 1, \
 203	.has_3d_pipeline = 1, \
 204	.gpu_reset_clobbers_display = true, \
 205	.hws_needs_physical = 1, \
 206	.unfenced_needs_alignment = 1, \
 207	.__runtime.platform_engine_mask = BIT(RCS0), \
 208	.has_snoop = true, \
 209	.has_coherent_ggtt = false, \
 210	.dma_mask_size = 32, \
 211	I845_PIPE_OFFSETS, \
 212	I845_CURSOR_OFFSETS, \
 213	I9XX_COLORS, \
 214	GEN_DEFAULT_PAGE_SIZES, \
 215	GEN_DEFAULT_REGIONS
 216
 217static const struct intel_device_info i830_info = {
 218	I830_FEATURES,
 219	PLATFORM(INTEL_I830),
 220};
 221
 222static const struct intel_device_info i845g_info = {
 223	I845_FEATURES,
 224	PLATFORM(INTEL_I845G),
 225};
 226
 227static const struct intel_device_info i85x_info = {
 228	I830_FEATURES,
 229	PLATFORM(INTEL_I85X),
 230	.__runtime.fbc_mask = BIT(INTEL_FBC_A),
 231};
 232
 233static const struct intel_device_info i865g_info = {
 234	I845_FEATURES,
 235	PLATFORM(INTEL_I865G),
 236	.__runtime.fbc_mask = BIT(INTEL_FBC_A),
 237};
 238
 239#define GEN3_FEATURES \
 240	GEN(3), \
 241	.__runtime.pipe_mask = BIT(PIPE_A) | BIT(PIPE_B), \
 242	.__runtime.cpu_transcoder_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B), \
 243	.display.has_gmch = 1, \
 244	.gpu_reset_clobbers_display = true, \
 245	.__runtime.platform_engine_mask = BIT(RCS0), \
 246	.has_3d_pipeline = 1, \
 247	.has_snoop = true, \
 248	.has_coherent_ggtt = true, \
 249	.dma_mask_size = 32, \
 250	I9XX_PIPE_OFFSETS, \
 251	I9XX_CURSOR_OFFSETS, \
 252	I9XX_COLORS, \
 253	GEN_DEFAULT_PAGE_SIZES, \
 254	GEN_DEFAULT_REGIONS
 255
 256static const struct intel_device_info i915g_info = {
 257	GEN3_FEATURES,
 258	PLATFORM(INTEL_I915G),
 259	.has_coherent_ggtt = false,
 260	.display.cursor_needs_physical = 1,
 261	.display.has_overlay = 1,
 262	.display.overlay_needs_physical = 1,
 263	.hws_needs_physical = 1,
 264	.unfenced_needs_alignment = 1,
 265};
 266
 267static const struct intel_device_info i915gm_info = {
 268	GEN3_FEATURES,
 269	PLATFORM(INTEL_I915GM),
 270	.is_mobile = 1,
 271	.display.cursor_needs_physical = 1,
 272	.display.has_overlay = 1,
 273	.display.overlay_needs_physical = 1,
 274	.display.supports_tv = 1,
 275	.__runtime.fbc_mask = BIT(INTEL_FBC_A),
 276	.hws_needs_physical = 1,
 277	.unfenced_needs_alignment = 1,
 278};
 279
 280static const struct intel_device_info i945g_info = {
 281	GEN3_FEATURES,
 282	PLATFORM(INTEL_I945G),
 283	.display.has_hotplug = 1,
 284	.display.cursor_needs_physical = 1,
 285	.display.has_overlay = 1,
 286	.display.overlay_needs_physical = 1,
 287	.hws_needs_physical = 1,
 288	.unfenced_needs_alignment = 1,
 289};
 290
 291static const struct intel_device_info i945gm_info = {
 292	GEN3_FEATURES,
 293	PLATFORM(INTEL_I945GM),
 294	.is_mobile = 1,
 295	.display.has_hotplug = 1,
 296	.display.cursor_needs_physical = 1,
 297	.display.has_overlay = 1,
 298	.display.overlay_needs_physical = 1,
 299	.display.supports_tv = 1,
 300	.__runtime.fbc_mask = BIT(INTEL_FBC_A),
 301	.hws_needs_physical = 1,
 302	.unfenced_needs_alignment = 1,
 303};
 304
 305static const struct intel_device_info g33_info = {
 306	GEN3_FEATURES,
 307	PLATFORM(INTEL_G33),
 308	.display.has_hotplug = 1,
 309	.display.has_overlay = 1,
 310	.dma_mask_size = 36,
 311};
 312
 313static const struct intel_device_info pnv_g_info = {
 314	GEN3_FEATURES,
 315	PLATFORM(INTEL_PINEVIEW),
 316	.display.has_hotplug = 1,
 317	.display.has_overlay = 1,
 318	.dma_mask_size = 36,
 319};
 320
 321static const struct intel_device_info pnv_m_info = {
 322	GEN3_FEATURES,
 323	PLATFORM(INTEL_PINEVIEW),
 324	.is_mobile = 1,
 325	.display.has_hotplug = 1,
 326	.display.has_overlay = 1,
 327	.dma_mask_size = 36,
 328};
 329
 330#define GEN4_FEATURES \
 331	GEN(4), \
 332	.__runtime.pipe_mask = BIT(PIPE_A) | BIT(PIPE_B), \
 333	.__runtime.cpu_transcoder_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B), \
 334	.display.has_hotplug = 1, \
 335	.display.has_gmch = 1, \
 336	.gpu_reset_clobbers_display = true, \
 337	.__runtime.platform_engine_mask = BIT(RCS0), \
 338	.has_3d_pipeline = 1, \
 339	.has_snoop = true, \
 340	.has_coherent_ggtt = true, \
 341	.dma_mask_size = 36, \
 342	I9XX_PIPE_OFFSETS, \
 343	I9XX_CURSOR_OFFSETS, \
 344	I965_COLORS, \
 345	GEN_DEFAULT_PAGE_SIZES, \
 346	GEN_DEFAULT_REGIONS
 347
 348static const struct intel_device_info i965g_info = {
 349	GEN4_FEATURES,
 350	PLATFORM(INTEL_I965G),
 351	.display.has_overlay = 1,
 352	.hws_needs_physical = 1,
 353	.has_snoop = false,
 354};
 355
 356static const struct intel_device_info i965gm_info = {
 357	GEN4_FEATURES,
 358	PLATFORM(INTEL_I965GM),
 359	.is_mobile = 1,
 360	.__runtime.fbc_mask = BIT(INTEL_FBC_A),
 361	.display.has_overlay = 1,
 362	.display.supports_tv = 1,
 363	.hws_needs_physical = 1,
 364	.has_snoop = false,
 365};
 366
 367static const struct intel_device_info g45_info = {
 368	GEN4_FEATURES,
 369	PLATFORM(INTEL_G45),
 370	.__runtime.platform_engine_mask = BIT(RCS0) | BIT(VCS0),
 371	.gpu_reset_clobbers_display = false,
 372};
 373
 374static const struct intel_device_info gm45_info = {
 375	GEN4_FEATURES,
 376	PLATFORM(INTEL_GM45),
 377	.is_mobile = 1,
 378	.__runtime.fbc_mask = BIT(INTEL_FBC_A),
 379	.display.supports_tv = 1,
 380	.__runtime.platform_engine_mask = BIT(RCS0) | BIT(VCS0),
 381	.gpu_reset_clobbers_display = false,
 382};
 383
 384#define GEN5_FEATURES \
 385	GEN(5), \
 386	.__runtime.pipe_mask = BIT(PIPE_A) | BIT(PIPE_B), \
 387	.__runtime.cpu_transcoder_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B), \
 388	.display.has_hotplug = 1, \
 389	.__runtime.platform_engine_mask = BIT(RCS0) | BIT(VCS0), \
 390	.has_3d_pipeline = 1, \
 391	.has_snoop = true, \
 392	.has_coherent_ggtt = true, \
 393	/* ilk does support rc6, but we do not implement [power] contexts */ \
 394	.has_rc6 = 0, \
 395	.dma_mask_size = 36, \
 396	I9XX_PIPE_OFFSETS, \
 397	I9XX_CURSOR_OFFSETS, \
 398	ILK_COLORS, \
 399	GEN_DEFAULT_PAGE_SIZES, \
 400	GEN_DEFAULT_REGIONS
 401
 402static const struct intel_device_info ilk_d_info = {
 403	GEN5_FEATURES,
 404	PLATFORM(INTEL_IRONLAKE),
 405};
 406
 407static const struct intel_device_info ilk_m_info = {
 408	GEN5_FEATURES,
 409	PLATFORM(INTEL_IRONLAKE),
 410	.is_mobile = 1,
 411	.has_rps = true,
 412	.__runtime.fbc_mask = BIT(INTEL_FBC_A),
 413};
 414
 415#define GEN6_FEATURES \
 416	GEN(6), \
 417	.__runtime.pipe_mask = BIT(PIPE_A) | BIT(PIPE_B), \
 418	.__runtime.cpu_transcoder_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B), \
 419	.display.has_hotplug = 1, \
 420	.__runtime.fbc_mask = BIT(INTEL_FBC_A), \
 421	.__runtime.platform_engine_mask = BIT(RCS0) | BIT(VCS0) | BIT(BCS0), \
 422	.has_3d_pipeline = 1, \
 423	.has_coherent_ggtt = true, \
 424	.has_llc = 1, \
 425	.has_rc6 = 1, \
 426	/* snb does support rc6p, but enabling it causes various issues */ \
 427	.has_rc6p = 0, \
 428	.has_rps = true, \
 429	.dma_mask_size = 40, \
 430	.__runtime.ppgtt_type = INTEL_PPGTT_ALIASING, \
 431	.__runtime.ppgtt_size = 31, \
 432	I9XX_PIPE_OFFSETS, \
 433	I9XX_CURSOR_OFFSETS, \
 434	ILK_COLORS, \
 435	GEN_DEFAULT_PAGE_SIZES, \
 436	GEN_DEFAULT_REGIONS
 437
 438#define SNB_D_PLATFORM \
 439	GEN6_FEATURES, \
 440	PLATFORM(INTEL_SANDYBRIDGE)
 441
 442static const struct intel_device_info snb_d_gt1_info = {
 443	SNB_D_PLATFORM,
 444	.gt = 1,
 445};
 446
 447static const struct intel_device_info snb_d_gt2_info = {
 448	SNB_D_PLATFORM,
 449	.gt = 2,
 450};
 451
 452#define SNB_M_PLATFORM \
 453	GEN6_FEATURES, \
 454	PLATFORM(INTEL_SANDYBRIDGE), \
 455	.is_mobile = 1
 456
 457
 458static const struct intel_device_info snb_m_gt1_info = {
 459	SNB_M_PLATFORM,
 460	.gt = 1,
 461};
 462
 463static const struct intel_device_info snb_m_gt2_info = {
 464	SNB_M_PLATFORM,
 465	.gt = 2,
 466};
 467
 468#define GEN7_FEATURES  \
 469	GEN(7), \
 470	.__runtime.pipe_mask = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C), \
 471	.__runtime.cpu_transcoder_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) | BIT(TRANSCODER_C), \
 472	.display.has_hotplug = 1, \
 473	.__runtime.fbc_mask = BIT(INTEL_FBC_A), \
 474	.__runtime.platform_engine_mask = BIT(RCS0) | BIT(VCS0) | BIT(BCS0), \
 475	.has_3d_pipeline = 1, \
 476	.has_coherent_ggtt = true, \
 477	.has_llc = 1, \
 478	.has_rc6 = 1, \
 479	.has_rc6p = 1, \
 480	.has_reset_engine = true, \
 481	.has_rps = true, \
 482	.dma_mask_size = 40, \
 483	.__runtime.ppgtt_type = INTEL_PPGTT_ALIASING, \
 484	.__runtime.ppgtt_size = 31, \
 485	IVB_PIPE_OFFSETS, \
 486	IVB_CURSOR_OFFSETS, \
 487	IVB_COLORS, \
 488	GEN_DEFAULT_PAGE_SIZES, \
 489	GEN_DEFAULT_REGIONS
 490
 491#define IVB_D_PLATFORM \
 492	GEN7_FEATURES, \
 493	PLATFORM(INTEL_IVYBRIDGE), \
 494	.has_l3_dpf = 1
 495
 496static const struct intel_device_info ivb_d_gt1_info = {
 497	IVB_D_PLATFORM,
 498	.gt = 1,
 499};
 500
 501static const struct intel_device_info ivb_d_gt2_info = {
 502	IVB_D_PLATFORM,
 503	.gt = 2,
 504};
 505
 506#define IVB_M_PLATFORM \
 507	GEN7_FEATURES, \
 508	PLATFORM(INTEL_IVYBRIDGE), \
 509	.is_mobile = 1, \
 510	.has_l3_dpf = 1
 511
 512static const struct intel_device_info ivb_m_gt1_info = {
 513	IVB_M_PLATFORM,
 514	.gt = 1,
 515};
 516
 517static const struct intel_device_info ivb_m_gt2_info = {
 518	IVB_M_PLATFORM,
 519	.gt = 2,
 520};
 521
 522static const struct intel_device_info ivb_q_info = {
 523	GEN7_FEATURES,
 524	PLATFORM(INTEL_IVYBRIDGE),
 525	NO_DISPLAY,
 526	.gt = 2,
 
 
 527	.has_l3_dpf = 1,
 528};
 529
 530static const struct intel_device_info vlv_info = {
 531	PLATFORM(INTEL_VALLEYVIEW),
 532	GEN(7),
 533	.is_lp = 1,
 534	.__runtime.pipe_mask = BIT(PIPE_A) | BIT(PIPE_B),
 535	.__runtime.cpu_transcoder_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B),
 536	.has_runtime_pm = 1,
 537	.has_rc6 = 1,
 538	.has_reset_engine = true,
 539	.has_rps = true,
 540	.display.has_gmch = 1,
 541	.display.has_hotplug = 1,
 542	.dma_mask_size = 40,
 543	.__runtime.ppgtt_type = INTEL_PPGTT_ALIASING,
 544	.__runtime.ppgtt_size = 31,
 545	.has_snoop = true,
 546	.has_coherent_ggtt = false,
 547	.__runtime.platform_engine_mask = BIT(RCS0) | BIT(VCS0) | BIT(BCS0),
 548	.display.mmio_offset = VLV_DISPLAY_BASE,
 549	I9XX_PIPE_OFFSETS,
 550	I9XX_CURSOR_OFFSETS,
 551	I965_COLORS,
 552	GEN_DEFAULT_PAGE_SIZES,
 553	GEN_DEFAULT_REGIONS,
 554};
 555
 556#define G75_FEATURES  \
 557	GEN7_FEATURES, \
 558	.__runtime.platform_engine_mask = BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0), \
 559	.__runtime.cpu_transcoder_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) | \
 560		BIT(TRANSCODER_C) | BIT(TRANSCODER_EDP), \
 561	.display.has_ddi = 1, \
 562	.display.has_fpga_dbg = 1, \
 
 
 563	.display.has_dp_mst = 1, \
 564	.has_rc6p = 0 /* RC6p removed-by HSW */, \
 565	HSW_PIPE_OFFSETS, \
 566	.has_runtime_pm = 1
 567
 568#define HSW_PLATFORM \
 569	G75_FEATURES, \
 570	PLATFORM(INTEL_HASWELL), \
 571	.has_l3_dpf = 1
 572
 573static const struct intel_device_info hsw_gt1_info = {
 574	HSW_PLATFORM,
 575	.gt = 1,
 576};
 577
 578static const struct intel_device_info hsw_gt2_info = {
 579	HSW_PLATFORM,
 580	.gt = 2,
 581};
 582
 583static const struct intel_device_info hsw_gt3_info = {
 584	HSW_PLATFORM,
 585	.gt = 3,
 586};
 587
 588#define GEN8_FEATURES \
 589	G75_FEATURES, \
 590	GEN(8), \
 591	.has_logical_ring_contexts = 1, \
 592	.dma_mask_size = 39, \
 593	.__runtime.ppgtt_type = INTEL_PPGTT_FULL, \
 594	.__runtime.ppgtt_size = 48, \
 595	.has_64bit_reloc = 1
 
 596
 597#define BDW_PLATFORM \
 598	GEN8_FEATURES, \
 599	PLATFORM(INTEL_BROADWELL)
 600
 601static const struct intel_device_info bdw_gt1_info = {
 602	BDW_PLATFORM,
 603	.gt = 1,
 604};
 605
 606static const struct intel_device_info bdw_gt2_info = {
 607	BDW_PLATFORM,
 608	.gt = 2,
 609};
 610
 611static const struct intel_device_info bdw_rsvd_info = {
 612	BDW_PLATFORM,
 613	.gt = 3,
 614	/* According to the device ID those devices are GT3, they were
 615	 * previously treated as not GT3, keep it like that.
 616	 */
 617};
 618
 619static const struct intel_device_info bdw_gt3_info = {
 620	BDW_PLATFORM,
 621	.gt = 3,
 622	.__runtime.platform_engine_mask =
 623		BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS1),
 624};
 625
 626static const struct intel_device_info chv_info = {
 627	PLATFORM(INTEL_CHERRYVIEW),
 628	GEN(8),
 629	.__runtime.pipe_mask = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C),
 630	.__runtime.cpu_transcoder_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) | BIT(TRANSCODER_C),
 631	.display.has_hotplug = 1,
 632	.is_lp = 1,
 633	.__runtime.platform_engine_mask = BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0),
 634	.has_64bit_reloc = 1,
 635	.has_runtime_pm = 1,
 636	.has_rc6 = 1,
 637	.has_rps = true,
 638	.has_logical_ring_contexts = 1,
 639	.display.has_gmch = 1,
 640	.dma_mask_size = 39,
 641	.__runtime.ppgtt_type = INTEL_PPGTT_FULL,
 642	.__runtime.ppgtt_size = 32,
 643	.has_reset_engine = 1,
 644	.has_snoop = true,
 645	.has_coherent_ggtt = false,
 646	.display.mmio_offset = VLV_DISPLAY_BASE,
 647	CHV_PIPE_OFFSETS,
 648	CHV_CURSOR_OFFSETS,
 649	CHV_COLORS,
 650	GEN_DEFAULT_PAGE_SIZES,
 651	GEN_DEFAULT_REGIONS,
 652};
 653
 654#define GEN9_DEFAULT_PAGE_SIZES \
 655	.__runtime.page_sizes = I915_GTT_PAGE_SIZE_4K | \
 656		I915_GTT_PAGE_SIZE_64K
 657
 658#define GEN9_FEATURES \
 659	GEN8_FEATURES, \
 660	GEN(9), \
 661	GEN9_DEFAULT_PAGE_SIZES, \
 662	.__runtime.has_dmc = 1, \
 
 663	.has_gt_uc = 1, \
 664	.__runtime.has_hdcp = 1, \
 665	.display.has_ipc = 1, \
 666	.display.has_psr = 1, \
 667	.display.has_psr_hw_tracking = 1, \
 668	.display.dbuf.size = 896 - 4, /* 4 blocks for bypass path allocation */ \
 669	.display.dbuf.slice_mask = BIT(DBUF_S1)
 670
 671#define SKL_PLATFORM \
 672	GEN9_FEATURES, \
 673	PLATFORM(INTEL_SKYLAKE)
 674
 675static const struct intel_device_info skl_gt1_info = {
 676	SKL_PLATFORM,
 677	.gt = 1,
 678};
 679
 680static const struct intel_device_info skl_gt2_info = {
 681	SKL_PLATFORM,
 682	.gt = 2,
 683};
 684
 685#define SKL_GT3_PLUS_PLATFORM \
 686	SKL_PLATFORM, \
 687	.__runtime.platform_engine_mask = \
 688		BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS1)
 689
 690
 691static const struct intel_device_info skl_gt3_info = {
 692	SKL_GT3_PLUS_PLATFORM,
 693	.gt = 3,
 694};
 695
 696static const struct intel_device_info skl_gt4_info = {
 697	SKL_GT3_PLUS_PLATFORM,
 698	.gt = 4,
 699};
 700
 701#define GEN9_LP_FEATURES \
 702	GEN(9), \
 703	.is_lp = 1, \
 704	.display.dbuf.slice_mask = BIT(DBUF_S1), \
 705	.display.has_hotplug = 1, \
 706	.__runtime.platform_engine_mask = BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0), \
 707	.__runtime.pipe_mask = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C), \
 708	.__runtime.cpu_transcoder_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) | \
 709		BIT(TRANSCODER_C) | BIT(TRANSCODER_EDP) | \
 710		BIT(TRANSCODER_DSI_A) | BIT(TRANSCODER_DSI_C), \
 711	.has_3d_pipeline = 1, \
 712	.has_64bit_reloc = 1, \
 713	.display.has_ddi = 1, \
 714	.display.has_fpga_dbg = 1, \
 715	.__runtime.fbc_mask = BIT(INTEL_FBC_A), \
 716	.__runtime.has_hdcp = 1, \
 717	.display.has_psr = 1, \
 718	.display.has_psr_hw_tracking = 1, \
 719	.has_runtime_pm = 1, \
 720	.__runtime.has_dmc = 1, \
 721	.has_rc6 = 1, \
 722	.has_rps = true, \
 723	.display.has_dp_mst = 1, \
 724	.has_logical_ring_contexts = 1, \
 
 725	.has_gt_uc = 1, \
 726	.dma_mask_size = 39, \
 727	.__runtime.ppgtt_type = INTEL_PPGTT_FULL, \
 728	.__runtime.ppgtt_size = 48, \
 729	.has_reset_engine = 1, \
 730	.has_snoop = true, \
 731	.has_coherent_ggtt = false, \
 732	.display.has_ipc = 1, \
 733	HSW_PIPE_OFFSETS, \
 734	IVB_CURSOR_OFFSETS, \
 735	IVB_COLORS, \
 736	GEN9_DEFAULT_PAGE_SIZES, \
 737	GEN_DEFAULT_REGIONS
 738
 739static const struct intel_device_info bxt_info = {
 740	GEN9_LP_FEATURES,
 741	PLATFORM(INTEL_BROXTON),
 742	.display.dbuf.size = 512 - 4, /* 4 blocks for bypass path allocation */
 743};
 744
 745static const struct intel_device_info glk_info = {
 746	GEN9_LP_FEATURES,
 747	PLATFORM(INTEL_GEMINILAKE),
 748	.__runtime.display.ip.ver = 10,
 749	.display.dbuf.size = 1024 - 4, /* 4 blocks for bypass path allocation */
 750	GLK_COLORS,
 751};
 752
 753#define KBL_PLATFORM \
 754	GEN9_FEATURES, \
 755	PLATFORM(INTEL_KABYLAKE)
 756
 757static const struct intel_device_info kbl_gt1_info = {
 758	KBL_PLATFORM,
 759	.gt = 1,
 760};
 761
 762static const struct intel_device_info kbl_gt2_info = {
 763	KBL_PLATFORM,
 764	.gt = 2,
 765};
 766
 767static const struct intel_device_info kbl_gt3_info = {
 768	KBL_PLATFORM,
 769	.gt = 3,
 770	.__runtime.platform_engine_mask =
 771		BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS1),
 772};
 773
 774#define CFL_PLATFORM \
 775	GEN9_FEATURES, \
 776	PLATFORM(INTEL_COFFEELAKE)
 777
 778static const struct intel_device_info cfl_gt1_info = {
 779	CFL_PLATFORM,
 780	.gt = 1,
 781};
 782
 783static const struct intel_device_info cfl_gt2_info = {
 784	CFL_PLATFORM,
 785	.gt = 2,
 786};
 787
 788static const struct intel_device_info cfl_gt3_info = {
 789	CFL_PLATFORM,
 790	.gt = 3,
 791	.__runtime.platform_engine_mask =
 792		BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS1),
 793};
 794
 795#define CML_PLATFORM \
 796	GEN9_FEATURES, \
 797	PLATFORM(INTEL_COMETLAKE)
 798
 799static const struct intel_device_info cml_gt1_info = {
 800	CML_PLATFORM,
 801	.gt = 1,
 802};
 803
 804static const struct intel_device_info cml_gt2_info = {
 805	CML_PLATFORM,
 806	.gt = 2,
 807};
 808
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 809#define GEN11_DEFAULT_PAGE_SIZES \
 810	.__runtime.page_sizes = I915_GTT_PAGE_SIZE_4K | \
 811		I915_GTT_PAGE_SIZE_64K |		\
 812		I915_GTT_PAGE_SIZE_2M
 813
 814#define GEN11_FEATURES \
 815	GEN9_FEATURES, \
 816	GEN11_DEFAULT_PAGE_SIZES, \
 817	.display.abox_mask = BIT(0), \
 818	.__runtime.cpu_transcoder_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) | \
 819		BIT(TRANSCODER_C) | BIT(TRANSCODER_EDP) | \
 820		BIT(TRANSCODER_DSI_0) | BIT(TRANSCODER_DSI_1), \
 821	.display.pipe_offsets = { \
 822		[TRANSCODER_A] = PIPE_A_OFFSET, \
 823		[TRANSCODER_B] = PIPE_B_OFFSET, \
 824		[TRANSCODER_C] = PIPE_C_OFFSET, \
 825		[TRANSCODER_EDP] = PIPE_EDP_OFFSET, \
 826		[TRANSCODER_DSI_0] = PIPE_DSI0_OFFSET, \
 827		[TRANSCODER_DSI_1] = PIPE_DSI1_OFFSET, \
 828	}, \
 829	.display.trans_offsets = { \
 830		[TRANSCODER_A] = TRANSCODER_A_OFFSET, \
 831		[TRANSCODER_B] = TRANSCODER_B_OFFSET, \
 832		[TRANSCODER_C] = TRANSCODER_C_OFFSET, \
 833		[TRANSCODER_EDP] = TRANSCODER_EDP_OFFSET, \
 834		[TRANSCODER_DSI_0] = TRANSCODER_DSI0_OFFSET, \
 835		[TRANSCODER_DSI_1] = TRANSCODER_DSI1_OFFSET, \
 836	}, \
 837	GEN(11), \
 838	ICL_COLORS, \
 839	.display.dbuf.size = 2048, \
 840	.display.dbuf.slice_mask = BIT(DBUF_S1) | BIT(DBUF_S2), \
 841	.__runtime.has_dsc = 1, \
 842	.has_coherent_ggtt = false, \
 843	.has_logical_ring_elsq = 1
 844
 845static const struct intel_device_info icl_info = {
 846	GEN11_FEATURES,
 847	PLATFORM(INTEL_ICELAKE),
 848	.__runtime.platform_engine_mask =
 849		BIT(RCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS0) | BIT(VCS2),
 850};
 851
 852static const struct intel_device_info ehl_info = {
 853	GEN11_FEATURES,
 854	PLATFORM(INTEL_ELKHARTLAKE),
 855	.__runtime.platform_engine_mask = BIT(RCS0) | BIT(BCS0) | BIT(VCS0) | BIT(VECS0),
 856	.__runtime.ppgtt_size = 36,
 857};
 858
 859static const struct intel_device_info jsl_info = {
 860	GEN11_FEATURES,
 861	PLATFORM(INTEL_JASPERLAKE),
 862	.__runtime.platform_engine_mask = BIT(RCS0) | BIT(BCS0) | BIT(VCS0) | BIT(VECS0),
 863	.__runtime.ppgtt_size = 36,
 864};
 865
 866#define GEN12_FEATURES \
 867	GEN11_FEATURES, \
 868	GEN(12), \
 869	.display.abox_mask = GENMASK(2, 1), \
 870	.__runtime.pipe_mask = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C) | BIT(PIPE_D), \
 871	.__runtime.cpu_transcoder_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) | \
 872		BIT(TRANSCODER_C) | BIT(TRANSCODER_D) | \
 873		BIT(TRANSCODER_DSI_0) | BIT(TRANSCODER_DSI_1), \
 874	.display.pipe_offsets = { \
 875		[TRANSCODER_A] = PIPE_A_OFFSET, \
 876		[TRANSCODER_B] = PIPE_B_OFFSET, \
 877		[TRANSCODER_C] = PIPE_C_OFFSET, \
 878		[TRANSCODER_D] = PIPE_D_OFFSET, \
 879		[TRANSCODER_DSI_0] = PIPE_DSI0_OFFSET, \
 880		[TRANSCODER_DSI_1] = PIPE_DSI1_OFFSET, \
 881	}, \
 882	.display.trans_offsets = { \
 883		[TRANSCODER_A] = TRANSCODER_A_OFFSET, \
 884		[TRANSCODER_B] = TRANSCODER_B_OFFSET, \
 885		[TRANSCODER_C] = TRANSCODER_C_OFFSET, \
 886		[TRANSCODER_D] = TRANSCODER_D_OFFSET, \
 887		[TRANSCODER_DSI_0] = TRANSCODER_DSI0_OFFSET, \
 888		[TRANSCODER_DSI_1] = TRANSCODER_DSI1_OFFSET, \
 889	}, \
 890	TGL_CURSOR_OFFSETS, \
 891	.has_global_mocs = 1, \
 892	.has_pxp = 1, \
 893	.display.has_dsb = 0 /* FIXME: LUT load is broken with DSB */
 894
 895static const struct intel_device_info tgl_info = {
 896	GEN12_FEATURES,
 897	PLATFORM(INTEL_TIGERLAKE),
 898	.display.has_modular_fia = 1,
 899	.__runtime.platform_engine_mask =
 900		BIT(RCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS0) | BIT(VCS2),
 901};
 902
 903static const struct intel_device_info rkl_info = {
 904	GEN12_FEATURES,
 905	PLATFORM(INTEL_ROCKETLAKE),
 906	.display.abox_mask = BIT(0),
 907	.__runtime.pipe_mask = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C),
 908	.__runtime.cpu_transcoder_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
 909		BIT(TRANSCODER_C),
 910	.display.has_hti = 1,
 911	.display.has_psr_hw_tracking = 0,
 912	.__runtime.platform_engine_mask =
 913		BIT(RCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS0),
 914};
 915
 916#define DGFX_FEATURES \
 917	.__runtime.memory_regions = REGION_SMEM | REGION_LMEM | REGION_STOLEN_LMEM, \
 918	.has_llc = 0, \
 919	.has_pxp = 0, \
 920	.has_snoop = 1, \
 921	.is_dgfx = 1, \
 922	.has_heci_gscfi = 1
 923
 924static const struct intel_device_info dg1_info = {
 925	GEN12_FEATURES,
 926	DGFX_FEATURES,
 927	.__runtime.graphics.ip.rel = 10,
 928	PLATFORM(INTEL_DG1),
 929	.__runtime.pipe_mask = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C) | BIT(PIPE_D),
 930	.require_force_probe = 1,
 931	.__runtime.platform_engine_mask =
 932		BIT(RCS0) | BIT(BCS0) | BIT(VECS0) |
 933		BIT(VCS0) | BIT(VCS2),
 934	/* Wa_16011227922 */
 935	.__runtime.ppgtt_size = 47,
 936};
 937
 938static const struct intel_device_info adl_s_info = {
 939	GEN12_FEATURES,
 940	PLATFORM(INTEL_ALDERLAKE_S),
 941	.__runtime.pipe_mask = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C) | BIT(PIPE_D),
 942	.display.has_hti = 1,
 943	.display.has_psr_hw_tracking = 0,
 944	.__runtime.platform_engine_mask =
 945		BIT(RCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS0) | BIT(VCS2),
 946	.dma_mask_size = 39,
 947};
 948
 949#define XE_LPD_FEATURES \
 950	.display.abox_mask = GENMASK(1, 0),					\
 951	.display.color = {							\
 952		.degamma_lut_size = 128, .gamma_lut_size = 1024,		\
 953		.degamma_lut_tests = DRM_COLOR_LUT_NON_DECREASING |		\
 954				     DRM_COLOR_LUT_EQUAL_CHANNELS,		\
 955	},									\
 956	.display.dbuf.size = 4096,						\
 957	.display.dbuf.slice_mask = BIT(DBUF_S1) | BIT(DBUF_S2) | BIT(DBUF_S3) |	\
 958		BIT(DBUF_S4),							\
 959	.display.has_ddi = 1,							\
 960	.__runtime.has_dmc = 1,							\
 961	.display.has_dp_mst = 1,						\
 962	.display.has_dsb = 1,							\
 963	.__runtime.has_dsc = 1,							\
 964	.__runtime.fbc_mask = BIT(INTEL_FBC_A),					\
 965	.display.has_fpga_dbg = 1,						\
 966	.__runtime.has_hdcp = 1,						\
 967	.display.has_hotplug = 1,						\
 968	.display.has_ipc = 1,							\
 969	.display.has_psr = 1,							\
 970	.__runtime.display.ip.ver = 13,							\
 971	.__runtime.pipe_mask = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C) | BIT(PIPE_D),	\
 972	.display.pipe_offsets = {						\
 973		[TRANSCODER_A] = PIPE_A_OFFSET,					\
 974		[TRANSCODER_B] = PIPE_B_OFFSET,					\
 975		[TRANSCODER_C] = PIPE_C_OFFSET,					\
 976		[TRANSCODER_D] = PIPE_D_OFFSET,					\
 977		[TRANSCODER_DSI_0] = PIPE_DSI0_OFFSET,				\
 978		[TRANSCODER_DSI_1] = PIPE_DSI1_OFFSET,				\
 979	},									\
 980	.display.trans_offsets = {						\
 981		[TRANSCODER_A] = TRANSCODER_A_OFFSET,				\
 982		[TRANSCODER_B] = TRANSCODER_B_OFFSET,				\
 983		[TRANSCODER_C] = TRANSCODER_C_OFFSET,				\
 984		[TRANSCODER_D] = TRANSCODER_D_OFFSET,				\
 985		[TRANSCODER_DSI_0] = TRANSCODER_DSI0_OFFSET,			\
 986		[TRANSCODER_DSI_1] = TRANSCODER_DSI1_OFFSET,			\
 987	},									\
 988	TGL_CURSOR_OFFSETS
 989
 990static const struct intel_device_info adl_p_info = {
 991	GEN12_FEATURES,
 992	XE_LPD_FEATURES,
 993	PLATFORM(INTEL_ALDERLAKE_P),
 994	.__runtime.cpu_transcoder_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
 995			       BIT(TRANSCODER_C) | BIT(TRANSCODER_D) |
 996			       BIT(TRANSCODER_DSI_0) | BIT(TRANSCODER_DSI_1),
 997	.display.has_cdclk_crawl = 1,
 998	.display.has_modular_fia = 1,
 999	.display.has_psr_hw_tracking = 0,
1000	.__runtime.platform_engine_mask =
1001		BIT(RCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS0) | BIT(VCS2),
1002	.__runtime.ppgtt_size = 48,
1003	.dma_mask_size = 39,
1004};
1005
1006#undef GEN
1007
1008#define XE_HP_PAGE_SIZES \
1009	.__runtime.page_sizes = I915_GTT_PAGE_SIZE_4K | \
1010		I915_GTT_PAGE_SIZE_64K |		\
1011		I915_GTT_PAGE_SIZE_2M
1012
1013#define XE_HP_FEATURES \
1014	.__runtime.graphics.ip.ver = 12, \
1015	.__runtime.graphics.ip.rel = 50, \
1016	XE_HP_PAGE_SIZES, \
1017	.dma_mask_size = 46, \
1018	.has_3d_pipeline = 1, \
1019	.has_64bit_reloc = 1, \
1020	.has_flat_ccs = 1, \
1021	.has_global_mocs = 1, \
1022	.has_gt_uc = 1, \
1023	.has_llc = 1, \
1024	.has_logical_ring_contexts = 1, \
1025	.has_logical_ring_elsq = 1, \
1026	.has_mslice_steering = 1, \
1027	.has_oa_bpc_reporting = 1, \
1028	.has_oa_slice_contrib_limits = 1, \
1029	.has_rc6 = 1, \
1030	.has_reset_engine = 1, \
1031	.has_rps = 1, \
1032	.has_runtime_pm = 1, \
1033	.__runtime.ppgtt_size = 48, \
1034	.__runtime.ppgtt_type = INTEL_PPGTT_FULL
1035
1036#define XE_HPM_FEATURES \
1037	.__runtime.media.ip.ver = 12, \
1038	.__runtime.media.ip.rel = 50
1039
1040__maybe_unused
1041static const struct intel_device_info xehpsdv_info = {
1042	XE_HP_FEATURES,
1043	XE_HPM_FEATURES,
1044	DGFX_FEATURES,
1045	PLATFORM(INTEL_XEHPSDV),
1046	NO_DISPLAY,
1047	.has_64k_pages = 1,
1048	.has_media_ratio_mode = 1,
1049	.__runtime.platform_engine_mask =
1050		BIT(RCS0) | BIT(BCS0) |
1051		BIT(VECS0) | BIT(VECS1) | BIT(VECS2) | BIT(VECS3) |
1052		BIT(VCS0) | BIT(VCS1) | BIT(VCS2) | BIT(VCS3) |
1053		BIT(VCS4) | BIT(VCS5) | BIT(VCS6) | BIT(VCS7) |
1054		BIT(CCS0) | BIT(CCS1) | BIT(CCS2) | BIT(CCS3),
1055	.require_force_probe = 1,
1056};
1057
1058#define DG2_FEATURES \
1059	XE_HP_FEATURES, \
1060	XE_HPM_FEATURES, \
1061	DGFX_FEATURES, \
1062	.__runtime.graphics.ip.rel = 55, \
1063	.__runtime.media.ip.rel = 55, \
1064	PLATFORM(INTEL_DG2), \
1065	.has_4tile = 1, \
1066	.has_64k_pages = 1, \
1067	.has_guc_deprivilege = 1, \
1068	.has_heci_pxp = 1, \
1069	.has_media_ratio_mode = 1, \
1070	.display.has_cdclk_squash = 1, \
1071	.__runtime.platform_engine_mask = \
1072		BIT(RCS0) | BIT(BCS0) | \
1073		BIT(VECS0) | BIT(VECS1) | \
1074		BIT(VCS0) | BIT(VCS2) | \
1075		BIT(CCS0) | BIT(CCS1) | BIT(CCS2) | BIT(CCS3)
1076
1077static const struct intel_device_info dg2_info = {
1078	DG2_FEATURES,
1079	XE_LPD_FEATURES,
1080	.__runtime.cpu_transcoder_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
1081			       BIT(TRANSCODER_C) | BIT(TRANSCODER_D),
1082};
1083
1084static const struct intel_device_info ats_m_info = {
1085	DG2_FEATURES,
1086	NO_DISPLAY,
1087	.require_force_probe = 1,
1088	.tuning_thread_rr_after_dep = 1,
1089};
1090
1091#define XE_HPC_FEATURES \
1092	XE_HP_FEATURES, \
1093	.dma_mask_size = 52, \
1094	.has_3d_pipeline = 0, \
1095	.has_guc_deprivilege = 1, \
1096	.has_l3_ccs_read = 1, \
1097	.has_mslice_steering = 0, \
1098	.has_one_eu_per_fuse_bit = 1
1099
1100__maybe_unused
1101static const struct intel_device_info pvc_info = {
1102	XE_HPC_FEATURES,
1103	XE_HPM_FEATURES,
1104	DGFX_FEATURES,
1105	.__runtime.graphics.ip.rel = 60,
1106	.__runtime.media.ip.rel = 60,
1107	PLATFORM(INTEL_PONTEVECCHIO),
1108	NO_DISPLAY,
1109	.has_flat_ccs = 0,
1110	.__runtime.platform_engine_mask =
1111		BIT(BCS0) |
1112		BIT(VCS0) |
1113		BIT(CCS0) | BIT(CCS1) | BIT(CCS2) | BIT(CCS3),
1114	.require_force_probe = 1,
1115};
1116
1117#define XE_LPDP_FEATURES	\
1118	XE_LPD_FEATURES,	\
1119	.__runtime.display.ip.ver = 14,	\
1120	.display.has_cdclk_crawl = 1, \
1121	.__runtime.fbc_mask = BIT(INTEL_FBC_A) | BIT(INTEL_FBC_B)
1122
1123static const struct intel_gt_definition xelpmp_extra_gt[] = {
1124	{
1125		.type = GT_MEDIA,
1126		.name = "Standalone Media GT",
1127		.gsi_offset = MTL_MEDIA_GSI_BASE,
1128		.engine_mask = BIT(VECS0) | BIT(VCS0) | BIT(VCS2),
1129	},
1130	{}
1131};
1132
1133static const struct intel_device_info mtl_info = {
1134	XE_HP_FEATURES,
1135	XE_LPDP_FEATURES,
1136	/*
1137	 * Real graphics IP version will be obtained from hardware GMD_ID
1138	 * register.  Value provided here is just for sanity checking.
1139	 */
1140	.__runtime.graphics.ip.ver = 12,
1141	.__runtime.graphics.ip.rel = 70,
1142	.__runtime.media.ip.ver = 13,
1143	PLATFORM(INTEL_METEORLAKE),
1144	.display.has_modular_fia = 1,
1145	.extra_gt_list = xelpmp_extra_gt,
1146	.has_flat_ccs = 0,
1147	.has_gmd_id = 1,
1148	.has_guc_deprivilege = 1,
1149	.has_mslice_steering = 0,
1150	.has_snoop = 1,
1151	.__runtime.memory_regions = REGION_SMEM | REGION_STOLEN_LMEM,
1152	.__runtime.platform_engine_mask = BIT(RCS0) | BIT(BCS0) | BIT(CCS0),
1153	.require_force_probe = 1,
1154};
1155
1156#undef PLATFORM
1157
1158/*
1159 * Make sure any device matches here are from most specific to most
1160 * general.  For example, since the Quanta match is based on the subsystem
1161 * and subvendor IDs, we need it to come before the more general IVB
1162 * PCI ID matches, otherwise we'll use the wrong info struct above.
1163 */
1164static const struct pci_device_id pciidlist[] = {
1165	INTEL_I830_IDS(&i830_info),
1166	INTEL_I845G_IDS(&i845g_info),
1167	INTEL_I85X_IDS(&i85x_info),
1168	INTEL_I865G_IDS(&i865g_info),
1169	INTEL_I915G_IDS(&i915g_info),
1170	INTEL_I915GM_IDS(&i915gm_info),
1171	INTEL_I945G_IDS(&i945g_info),
1172	INTEL_I945GM_IDS(&i945gm_info),
1173	INTEL_I965G_IDS(&i965g_info),
1174	INTEL_G33_IDS(&g33_info),
1175	INTEL_I965GM_IDS(&i965gm_info),
1176	INTEL_GM45_IDS(&gm45_info),
1177	INTEL_G45_IDS(&g45_info),
1178	INTEL_PINEVIEW_G_IDS(&pnv_g_info),
1179	INTEL_PINEVIEW_M_IDS(&pnv_m_info),
1180	INTEL_IRONLAKE_D_IDS(&ilk_d_info),
1181	INTEL_IRONLAKE_M_IDS(&ilk_m_info),
1182	INTEL_SNB_D_GT1_IDS(&snb_d_gt1_info),
1183	INTEL_SNB_D_GT2_IDS(&snb_d_gt2_info),
1184	INTEL_SNB_M_GT1_IDS(&snb_m_gt1_info),
1185	INTEL_SNB_M_GT2_IDS(&snb_m_gt2_info),
1186	INTEL_IVB_Q_IDS(&ivb_q_info), /* must be first IVB */
1187	INTEL_IVB_M_GT1_IDS(&ivb_m_gt1_info),
1188	INTEL_IVB_M_GT2_IDS(&ivb_m_gt2_info),
1189	INTEL_IVB_D_GT1_IDS(&ivb_d_gt1_info),
1190	INTEL_IVB_D_GT2_IDS(&ivb_d_gt2_info),
1191	INTEL_HSW_GT1_IDS(&hsw_gt1_info),
1192	INTEL_HSW_GT2_IDS(&hsw_gt2_info),
1193	INTEL_HSW_GT3_IDS(&hsw_gt3_info),
1194	INTEL_VLV_IDS(&vlv_info),
1195	INTEL_BDW_GT1_IDS(&bdw_gt1_info),
1196	INTEL_BDW_GT2_IDS(&bdw_gt2_info),
1197	INTEL_BDW_GT3_IDS(&bdw_gt3_info),
1198	INTEL_BDW_RSVD_IDS(&bdw_rsvd_info),
1199	INTEL_CHV_IDS(&chv_info),
1200	INTEL_SKL_GT1_IDS(&skl_gt1_info),
1201	INTEL_SKL_GT2_IDS(&skl_gt2_info),
1202	INTEL_SKL_GT3_IDS(&skl_gt3_info),
1203	INTEL_SKL_GT4_IDS(&skl_gt4_info),
1204	INTEL_BXT_IDS(&bxt_info),
1205	INTEL_GLK_IDS(&glk_info),
1206	INTEL_KBL_GT1_IDS(&kbl_gt1_info),
1207	INTEL_KBL_GT2_IDS(&kbl_gt2_info),
1208	INTEL_KBL_GT3_IDS(&kbl_gt3_info),
1209	INTEL_KBL_GT4_IDS(&kbl_gt3_info),
1210	INTEL_AML_KBL_GT2_IDS(&kbl_gt2_info),
1211	INTEL_CFL_S_GT1_IDS(&cfl_gt1_info),
1212	INTEL_CFL_S_GT2_IDS(&cfl_gt2_info),
1213	INTEL_CFL_H_GT1_IDS(&cfl_gt1_info),
1214	INTEL_CFL_H_GT2_IDS(&cfl_gt2_info),
1215	INTEL_CFL_U_GT2_IDS(&cfl_gt2_info),
1216	INTEL_CFL_U_GT3_IDS(&cfl_gt3_info),
1217	INTEL_WHL_U_GT1_IDS(&cfl_gt1_info),
1218	INTEL_WHL_U_GT2_IDS(&cfl_gt2_info),
1219	INTEL_AML_CFL_GT2_IDS(&cfl_gt2_info),
1220	INTEL_WHL_U_GT3_IDS(&cfl_gt3_info),
1221	INTEL_CML_GT1_IDS(&cml_gt1_info),
1222	INTEL_CML_GT2_IDS(&cml_gt2_info),
1223	INTEL_CML_U_GT1_IDS(&cml_gt1_info),
1224	INTEL_CML_U_GT2_IDS(&cml_gt2_info),
 
1225	INTEL_ICL_11_IDS(&icl_info),
1226	INTEL_EHL_IDS(&ehl_info),
1227	INTEL_JSL_IDS(&jsl_info),
1228	INTEL_TGL_12_IDS(&tgl_info),
1229	INTEL_RKL_IDS(&rkl_info),
1230	INTEL_ADLS_IDS(&adl_s_info),
1231	INTEL_ADLP_IDS(&adl_p_info),
1232	INTEL_ADLN_IDS(&adl_p_info),
1233	INTEL_DG1_IDS(&dg1_info),
1234	INTEL_RPLS_IDS(&adl_s_info),
1235	INTEL_RPLP_IDS(&adl_p_info),
1236	INTEL_DG2_IDS(&dg2_info),
1237	INTEL_ATS_M_IDS(&ats_m_info),
1238	INTEL_MTL_IDS(&mtl_info),
1239	{0, 0, 0}
1240};
1241MODULE_DEVICE_TABLE(pci, pciidlist);
1242
1243static void i915_pci_remove(struct pci_dev *pdev)
1244{
1245	struct drm_i915_private *i915;
1246
1247	i915 = pci_get_drvdata(pdev);
1248	if (!i915) /* driver load aborted, nothing to cleanup */
1249		return;
1250
1251	i915_driver_remove(i915);
1252	pci_set_drvdata(pdev, NULL);
1253}
1254
1255/* is device_id present in comma separated list of ids */
1256static bool force_probe(u16 device_id, const char *devices)
1257{
1258	char *s, *p, *tok;
1259	bool ret;
1260
1261	if (!devices || !*devices)
1262		return false;
1263
1264	/* match everything */
1265	if (strcmp(devices, "*") == 0)
1266		return true;
1267
1268	s = kstrdup(devices, GFP_KERNEL);
1269	if (!s)
1270		return false;
1271
1272	for (p = s, ret = false; (tok = strsep(&p, ",")) != NULL; ) {
1273		u16 val;
1274
1275		if (kstrtou16(tok, 16, &val) == 0 && val == device_id) {
1276			ret = true;
1277			break;
1278		}
1279	}
1280
1281	kfree(s);
1282
1283	return ret;
1284}
1285
1286bool i915_pci_resource_valid(struct pci_dev *pdev, int bar)
1287{
1288	if (!pci_resource_flags(pdev, bar))
1289		return false;
1290
1291	if (pci_resource_flags(pdev, bar) & IORESOURCE_UNSET)
1292		return false;
1293
1294	if (!pci_resource_len(pdev, bar))
1295		return false;
1296
1297	return true;
1298}
1299
1300static bool intel_mmio_bar_valid(struct pci_dev *pdev, struct intel_device_info *intel_info)
1301{
1302	return i915_pci_resource_valid(pdev, intel_mmio_bar(intel_info->__runtime.graphics.ip.ver));
1303}
1304
1305static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
1306{
1307	struct intel_device_info *intel_info =
1308		(struct intel_device_info *) ent->driver_data;
1309	int err;
1310
1311	if (intel_info->require_force_probe &&
1312	    !force_probe(pdev->device, i915_modparams.force_probe)) {
1313		dev_info(&pdev->dev,
1314			 "Your graphics device %04x is not properly supported by the driver in this\n"
1315			 "kernel version. To force driver probe anyway, use i915.force_probe=%04x\n"
1316			 "module parameter or CONFIG_DRM_I915_FORCE_PROBE=%04x configuration option,\n"
1317			 "or (recommended) check for kernel updates.\n",
1318			 pdev->device, pdev->device, pdev->device);
1319		return -ENODEV;
1320	}
1321
1322	/* Only bind to function 0 of the device. Early generations
1323	 * used function 1 as a placeholder for multi-head. This causes
1324	 * us confusion instead, especially on the systems where both
1325	 * functions have the same PCI-ID!
1326	 */
1327	if (PCI_FUNC(pdev->devfn))
1328		return -ENODEV;
1329
1330	if (!intel_mmio_bar_valid(pdev, intel_info))
1331		return -ENXIO;
1332
1333	/* Detect if we need to wait for other drivers early on */
1334	if (intel_modeset_probe_defer(pdev))
1335		return -EPROBE_DEFER;
1336
1337	err = i915_driver_probe(pdev, ent);
1338	if (err)
1339		return err;
1340
1341	if (i915_inject_probe_failure(pci_get_drvdata(pdev))) {
1342		i915_pci_remove(pdev);
1343		return -ENODEV;
1344	}
1345
1346	err = i915_live_selftests(pdev);
1347	if (err) {
1348		i915_pci_remove(pdev);
1349		return err > 0 ? -ENOTTY : err;
1350	}
1351
1352	err = i915_perf_selftests(pdev);
1353	if (err) {
1354		i915_pci_remove(pdev);
1355		return err > 0 ? -ENOTTY : err;
1356	}
1357
1358	return 0;
1359}
1360
1361static void i915_pci_shutdown(struct pci_dev *pdev)
1362{
1363	struct drm_i915_private *i915 = pci_get_drvdata(pdev);
1364
1365	i915_driver_shutdown(i915);
1366}
1367
1368static struct pci_driver i915_pci_driver = {
1369	.name = DRIVER_NAME,
1370	.id_table = pciidlist,
1371	.probe = i915_pci_probe,
1372	.remove = i915_pci_remove,
1373	.shutdown = i915_pci_shutdown,
1374	.driver.pm = &i915_pm_ops,
1375};
1376
1377int i915_pci_register_driver(void)
1378{
1379	return pci_register_driver(&i915_pci_driver);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1380}
1381
1382void i915_pci_unregister_driver(void)
1383{
 
 
 
 
1384	pci_unregister_driver(&i915_pci_driver);
 
1385}
v5.9
   1/*
   2 * Copyright © 2016 Intel Corporation
   3 *
   4 * Permission is hereby granted, free of charge, to any person obtaining a
   5 * copy of this software and associated documentation files (the "Software"),
   6 * to deal in the Software without restriction, including without limitation
   7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
   8 * and/or sell copies of the Software, and to permit persons to whom the
   9 * Software is furnished to do so, subject to the following conditions:
  10 *
  11 * The above copyright notice and this permission notice (including the next
  12 * paragraph) shall be included in all copies or substantial portions of the
  13 * Software.
  14 *
  15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
  18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21 * IN THE SOFTWARE.
  22 *
  23 */
  24
  25#include <linux/console.h>
  26#include <linux/vga_switcheroo.h>
  27
  28#include <drm/drm_drv.h>
  29#include <drm/i915_pciids.h>
  30
  31#include "display/intel_fbdev.h"
 
  32
 
  33#include "i915_drv.h"
  34#include "i915_perf.h"
  35#include "i915_globals.h"
  36#include "i915_selftest.h"
  37
  38#define PLATFORM(x) .platform = (x)
  39#define GEN(x) .gen = (x), .gen_mask = BIT((x) - 1)
 
 
 
 
 
  40
  41#define I845_PIPE_OFFSETS \
  42	.pipe_offsets = { \
  43		[TRANSCODER_A] = PIPE_A_OFFSET,	\
  44	}, \
  45	.trans_offsets = { \
  46		[TRANSCODER_A] = TRANSCODER_A_OFFSET, \
  47	}
  48
  49#define I9XX_PIPE_OFFSETS \
  50	.pipe_offsets = { \
  51		[TRANSCODER_A] = PIPE_A_OFFSET,	\
  52		[TRANSCODER_B] = PIPE_B_OFFSET, \
  53	}, \
  54	.trans_offsets = { \
  55		[TRANSCODER_A] = TRANSCODER_A_OFFSET, \
  56		[TRANSCODER_B] = TRANSCODER_B_OFFSET, \
  57	}
  58
  59#define IVB_PIPE_OFFSETS \
  60	.pipe_offsets = { \
  61		[TRANSCODER_A] = PIPE_A_OFFSET,	\
  62		[TRANSCODER_B] = PIPE_B_OFFSET, \
  63		[TRANSCODER_C] = PIPE_C_OFFSET, \
  64	}, \
  65	.trans_offsets = { \
  66		[TRANSCODER_A] = TRANSCODER_A_OFFSET, \
  67		[TRANSCODER_B] = TRANSCODER_B_OFFSET, \
  68		[TRANSCODER_C] = TRANSCODER_C_OFFSET, \
  69	}
  70
  71#define HSW_PIPE_OFFSETS \
  72	.pipe_offsets = { \
  73		[TRANSCODER_A] = PIPE_A_OFFSET,	\
  74		[TRANSCODER_B] = PIPE_B_OFFSET, \
  75		[TRANSCODER_C] = PIPE_C_OFFSET, \
  76		[TRANSCODER_EDP] = PIPE_EDP_OFFSET, \
  77	}, \
  78	.trans_offsets = { \
  79		[TRANSCODER_A] = TRANSCODER_A_OFFSET, \
  80		[TRANSCODER_B] = TRANSCODER_B_OFFSET, \
  81		[TRANSCODER_C] = TRANSCODER_C_OFFSET, \
  82		[TRANSCODER_EDP] = TRANSCODER_EDP_OFFSET, \
  83	}
  84
  85#define CHV_PIPE_OFFSETS \
  86	.pipe_offsets = { \
  87		[TRANSCODER_A] = PIPE_A_OFFSET, \
  88		[TRANSCODER_B] = PIPE_B_OFFSET, \
  89		[TRANSCODER_C] = CHV_PIPE_C_OFFSET, \
  90	}, \
  91	.trans_offsets = { \
  92		[TRANSCODER_A] = TRANSCODER_A_OFFSET, \
  93		[TRANSCODER_B] = TRANSCODER_B_OFFSET, \
  94		[TRANSCODER_C] = CHV_TRANSCODER_C_OFFSET, \
  95	}
  96
  97#define I845_CURSOR_OFFSETS \
  98	.cursor_offsets = { \
  99		[PIPE_A] = CURSOR_A_OFFSET, \
 100	}
 101
 102#define I9XX_CURSOR_OFFSETS \
 103	.cursor_offsets = { \
 104		[PIPE_A] = CURSOR_A_OFFSET, \
 105		[PIPE_B] = CURSOR_B_OFFSET, \
 106	}
 107
 108#define CHV_CURSOR_OFFSETS \
 109	.cursor_offsets = { \
 110		[PIPE_A] = CURSOR_A_OFFSET, \
 111		[PIPE_B] = CURSOR_B_OFFSET, \
 112		[PIPE_C] = CHV_CURSOR_C_OFFSET, \
 113	}
 114
 115#define IVB_CURSOR_OFFSETS \
 116	.cursor_offsets = { \
 117		[PIPE_A] = CURSOR_A_OFFSET, \
 118		[PIPE_B] = IVB_CURSOR_B_OFFSET, \
 119		[PIPE_C] = IVB_CURSOR_C_OFFSET, \
 120	}
 121
 122#define TGL_CURSOR_OFFSETS \
 123	.cursor_offsets = { \
 124		[PIPE_A] = CURSOR_A_OFFSET, \
 125		[PIPE_B] = IVB_CURSOR_B_OFFSET, \
 126		[PIPE_C] = IVB_CURSOR_C_OFFSET, \
 127		[PIPE_D] = TGL_CURSOR_D_OFFSET, \
 128	}
 129
 130#define I9XX_COLORS \
 131	.color = { .gamma_lut_size = 256 }
 132#define I965_COLORS \
 133	.color = { .gamma_lut_size = 129, \
 134		   .gamma_lut_tests = DRM_COLOR_LUT_NON_DECREASING, \
 135	}
 136#define ILK_COLORS \
 137	.color = { .gamma_lut_size = 1024 }
 138#define IVB_COLORS \
 139	.color = { .degamma_lut_size = 1024, .gamma_lut_size = 1024 }
 140#define CHV_COLORS \
 141	.color = { .degamma_lut_size = 65, .gamma_lut_size = 257, \
 142		   .degamma_lut_tests = DRM_COLOR_LUT_NON_DECREASING, \
 143		   .gamma_lut_tests = DRM_COLOR_LUT_NON_DECREASING, \
 
 144	}
 145#define GLK_COLORS \
 146	.color = { .degamma_lut_size = 33, .gamma_lut_size = 1024, \
 147		   .degamma_lut_tests = DRM_COLOR_LUT_NON_DECREASING | \
 148					DRM_COLOR_LUT_EQUAL_CHANNELS, \
 
 
 
 
 
 
 
 
 149	}
 150
 151/* Keep in gen based order, and chronological order within a gen */
 152
 153#define GEN_DEFAULT_PAGE_SIZES \
 154	.page_sizes = I915_GTT_PAGE_SIZE_4K
 155
 156#define GEN_DEFAULT_REGIONS \
 157	.memory_regions = REGION_SMEM | REGION_STOLEN
 158
 159#define I830_FEATURES \
 160	GEN(2), \
 161	.is_mobile = 1, \
 162	.pipe_mask = BIT(PIPE_A) | BIT(PIPE_B), \
 163	.cpu_transcoder_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B), \
 164	.display.has_overlay = 1, \
 165	.display.cursor_needs_physical = 1, \
 166	.display.overlay_needs_physical = 1, \
 167	.display.has_gmch = 1, \
 168	.gpu_reset_clobbers_display = true, \
 
 169	.hws_needs_physical = 1, \
 170	.unfenced_needs_alignment = 1, \
 171	.platform_engine_mask = BIT(RCS0), \
 172	.has_snoop = true, \
 173	.has_coherent_ggtt = false, \
 174	.dma_mask_size = 32, \
 175	I9XX_PIPE_OFFSETS, \
 176	I9XX_CURSOR_OFFSETS, \
 177	I9XX_COLORS, \
 178	GEN_DEFAULT_PAGE_SIZES, \
 179	GEN_DEFAULT_REGIONS
 180
 181#define I845_FEATURES \
 182	GEN(2), \
 183	.pipe_mask = BIT(PIPE_A), \
 184	.cpu_transcoder_mask = BIT(TRANSCODER_A), \
 185	.display.has_overlay = 1, \
 186	.display.overlay_needs_physical = 1, \
 187	.display.has_gmch = 1, \
 
 188	.gpu_reset_clobbers_display = true, \
 189	.hws_needs_physical = 1, \
 190	.unfenced_needs_alignment = 1, \
 191	.platform_engine_mask = BIT(RCS0), \
 192	.has_snoop = true, \
 193	.has_coherent_ggtt = false, \
 194	.dma_mask_size = 32, \
 195	I845_PIPE_OFFSETS, \
 196	I845_CURSOR_OFFSETS, \
 197	I9XX_COLORS, \
 198	GEN_DEFAULT_PAGE_SIZES, \
 199	GEN_DEFAULT_REGIONS
 200
 201static const struct intel_device_info i830_info = {
 202	I830_FEATURES,
 203	PLATFORM(INTEL_I830),
 204};
 205
 206static const struct intel_device_info i845g_info = {
 207	I845_FEATURES,
 208	PLATFORM(INTEL_I845G),
 209};
 210
 211static const struct intel_device_info i85x_info = {
 212	I830_FEATURES,
 213	PLATFORM(INTEL_I85X),
 214	.display.has_fbc = 1,
 215};
 216
 217static const struct intel_device_info i865g_info = {
 218	I845_FEATURES,
 219	PLATFORM(INTEL_I865G),
 220	.display.has_fbc = 1,
 221};
 222
 223#define GEN3_FEATURES \
 224	GEN(3), \
 225	.pipe_mask = BIT(PIPE_A) | BIT(PIPE_B), \
 226	.cpu_transcoder_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B), \
 227	.display.has_gmch = 1, \
 228	.gpu_reset_clobbers_display = true, \
 229	.platform_engine_mask = BIT(RCS0), \
 
 230	.has_snoop = true, \
 231	.has_coherent_ggtt = true, \
 232	.dma_mask_size = 32, \
 233	I9XX_PIPE_OFFSETS, \
 234	I9XX_CURSOR_OFFSETS, \
 235	I9XX_COLORS, \
 236	GEN_DEFAULT_PAGE_SIZES, \
 237	GEN_DEFAULT_REGIONS
 238
 239static const struct intel_device_info i915g_info = {
 240	GEN3_FEATURES,
 241	PLATFORM(INTEL_I915G),
 242	.has_coherent_ggtt = false,
 243	.display.cursor_needs_physical = 1,
 244	.display.has_overlay = 1,
 245	.display.overlay_needs_physical = 1,
 246	.hws_needs_physical = 1,
 247	.unfenced_needs_alignment = 1,
 248};
 249
 250static const struct intel_device_info i915gm_info = {
 251	GEN3_FEATURES,
 252	PLATFORM(INTEL_I915GM),
 253	.is_mobile = 1,
 254	.display.cursor_needs_physical = 1,
 255	.display.has_overlay = 1,
 256	.display.overlay_needs_physical = 1,
 257	.display.supports_tv = 1,
 258	.display.has_fbc = 1,
 259	.hws_needs_physical = 1,
 260	.unfenced_needs_alignment = 1,
 261};
 262
 263static const struct intel_device_info i945g_info = {
 264	GEN3_FEATURES,
 265	PLATFORM(INTEL_I945G),
 266	.display.has_hotplug = 1,
 267	.display.cursor_needs_physical = 1,
 268	.display.has_overlay = 1,
 269	.display.overlay_needs_physical = 1,
 270	.hws_needs_physical = 1,
 271	.unfenced_needs_alignment = 1,
 272};
 273
 274static const struct intel_device_info i945gm_info = {
 275	GEN3_FEATURES,
 276	PLATFORM(INTEL_I945GM),
 277	.is_mobile = 1,
 278	.display.has_hotplug = 1,
 279	.display.cursor_needs_physical = 1,
 280	.display.has_overlay = 1,
 281	.display.overlay_needs_physical = 1,
 282	.display.supports_tv = 1,
 283	.display.has_fbc = 1,
 284	.hws_needs_physical = 1,
 285	.unfenced_needs_alignment = 1,
 286};
 287
 288static const struct intel_device_info g33_info = {
 289	GEN3_FEATURES,
 290	PLATFORM(INTEL_G33),
 291	.display.has_hotplug = 1,
 292	.display.has_overlay = 1,
 293	.dma_mask_size = 36,
 294};
 295
 296static const struct intel_device_info pnv_g_info = {
 297	GEN3_FEATURES,
 298	PLATFORM(INTEL_PINEVIEW),
 299	.display.has_hotplug = 1,
 300	.display.has_overlay = 1,
 301	.dma_mask_size = 36,
 302};
 303
 304static const struct intel_device_info pnv_m_info = {
 305	GEN3_FEATURES,
 306	PLATFORM(INTEL_PINEVIEW),
 307	.is_mobile = 1,
 308	.display.has_hotplug = 1,
 309	.display.has_overlay = 1,
 310	.dma_mask_size = 36,
 311};
 312
 313#define GEN4_FEATURES \
 314	GEN(4), \
 315	.pipe_mask = BIT(PIPE_A) | BIT(PIPE_B), \
 316	.cpu_transcoder_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B), \
 317	.display.has_hotplug = 1, \
 318	.display.has_gmch = 1, \
 319	.gpu_reset_clobbers_display = true, \
 320	.platform_engine_mask = BIT(RCS0), \
 
 321	.has_snoop = true, \
 322	.has_coherent_ggtt = true, \
 323	.dma_mask_size = 36, \
 324	I9XX_PIPE_OFFSETS, \
 325	I9XX_CURSOR_OFFSETS, \
 326	I965_COLORS, \
 327	GEN_DEFAULT_PAGE_SIZES, \
 328	GEN_DEFAULT_REGIONS
 329
 330static const struct intel_device_info i965g_info = {
 331	GEN4_FEATURES,
 332	PLATFORM(INTEL_I965G),
 333	.display.has_overlay = 1,
 334	.hws_needs_physical = 1,
 335	.has_snoop = false,
 336};
 337
 338static const struct intel_device_info i965gm_info = {
 339	GEN4_FEATURES,
 340	PLATFORM(INTEL_I965GM),
 341	.is_mobile = 1,
 342	.display.has_fbc = 1,
 343	.display.has_overlay = 1,
 344	.display.supports_tv = 1,
 345	.hws_needs_physical = 1,
 346	.has_snoop = false,
 347};
 348
 349static const struct intel_device_info g45_info = {
 350	GEN4_FEATURES,
 351	PLATFORM(INTEL_G45),
 352	.platform_engine_mask = BIT(RCS0) | BIT(VCS0),
 353	.gpu_reset_clobbers_display = false,
 354};
 355
 356static const struct intel_device_info gm45_info = {
 357	GEN4_FEATURES,
 358	PLATFORM(INTEL_GM45),
 359	.is_mobile = 1,
 360	.display.has_fbc = 1,
 361	.display.supports_tv = 1,
 362	.platform_engine_mask = BIT(RCS0) | BIT(VCS0),
 363	.gpu_reset_clobbers_display = false,
 364};
 365
 366#define GEN5_FEATURES \
 367	GEN(5), \
 368	.pipe_mask = BIT(PIPE_A) | BIT(PIPE_B), \
 369	.cpu_transcoder_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B), \
 370	.display.has_hotplug = 1, \
 371	.platform_engine_mask = BIT(RCS0) | BIT(VCS0), \
 
 372	.has_snoop = true, \
 373	.has_coherent_ggtt = true, \
 374	/* ilk does support rc6, but we do not implement [power] contexts */ \
 375	.has_rc6 = 0, \
 376	.dma_mask_size = 36, \
 377	I9XX_PIPE_OFFSETS, \
 378	I9XX_CURSOR_OFFSETS, \
 379	ILK_COLORS, \
 380	GEN_DEFAULT_PAGE_SIZES, \
 381	GEN_DEFAULT_REGIONS
 382
 383static const struct intel_device_info ilk_d_info = {
 384	GEN5_FEATURES,
 385	PLATFORM(INTEL_IRONLAKE),
 386};
 387
 388static const struct intel_device_info ilk_m_info = {
 389	GEN5_FEATURES,
 390	PLATFORM(INTEL_IRONLAKE),
 391	.is_mobile = 1,
 392	.display.has_fbc = 1,
 
 393};
 394
 395#define GEN6_FEATURES \
 396	GEN(6), \
 397	.pipe_mask = BIT(PIPE_A) | BIT(PIPE_B), \
 398	.cpu_transcoder_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B), \
 399	.display.has_hotplug = 1, \
 400	.display.has_fbc = 1, \
 401	.platform_engine_mask = BIT(RCS0) | BIT(VCS0) | BIT(BCS0), \
 
 402	.has_coherent_ggtt = true, \
 403	.has_llc = 1, \
 404	.has_rc6 = 1, \
 405	.has_rc6p = 1, \
 
 406	.has_rps = true, \
 407	.dma_mask_size = 40, \
 408	.ppgtt_type = INTEL_PPGTT_ALIASING, \
 409	.ppgtt_size = 31, \
 410	I9XX_PIPE_OFFSETS, \
 411	I9XX_CURSOR_OFFSETS, \
 412	ILK_COLORS, \
 413	GEN_DEFAULT_PAGE_SIZES, \
 414	GEN_DEFAULT_REGIONS
 415
 416#define SNB_D_PLATFORM \
 417	GEN6_FEATURES, \
 418	PLATFORM(INTEL_SANDYBRIDGE)
 419
 420static const struct intel_device_info snb_d_gt1_info = {
 421	SNB_D_PLATFORM,
 422	.gt = 1,
 423};
 424
 425static const struct intel_device_info snb_d_gt2_info = {
 426	SNB_D_PLATFORM,
 427	.gt = 2,
 428};
 429
 430#define SNB_M_PLATFORM \
 431	GEN6_FEATURES, \
 432	PLATFORM(INTEL_SANDYBRIDGE), \
 433	.is_mobile = 1
 434
 435
 436static const struct intel_device_info snb_m_gt1_info = {
 437	SNB_M_PLATFORM,
 438	.gt = 1,
 439};
 440
 441static const struct intel_device_info snb_m_gt2_info = {
 442	SNB_M_PLATFORM,
 443	.gt = 2,
 444};
 445
 446#define GEN7_FEATURES  \
 447	GEN(7), \
 448	.pipe_mask = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C), \
 449	.cpu_transcoder_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) | BIT(TRANSCODER_C), \
 450	.display.has_hotplug = 1, \
 451	.display.has_fbc = 1, \
 452	.platform_engine_mask = BIT(RCS0) | BIT(VCS0) | BIT(BCS0), \
 
 453	.has_coherent_ggtt = true, \
 454	.has_llc = 1, \
 455	.has_rc6 = 1, \
 456	.has_rc6p = 1, \
 
 457	.has_rps = true, \
 458	.dma_mask_size = 40, \
 459	.ppgtt_type = INTEL_PPGTT_ALIASING, \
 460	.ppgtt_size = 31, \
 461	IVB_PIPE_OFFSETS, \
 462	IVB_CURSOR_OFFSETS, \
 463	IVB_COLORS, \
 464	GEN_DEFAULT_PAGE_SIZES, \
 465	GEN_DEFAULT_REGIONS
 466
 467#define IVB_D_PLATFORM \
 468	GEN7_FEATURES, \
 469	PLATFORM(INTEL_IVYBRIDGE), \
 470	.has_l3_dpf = 1
 471
 472static const struct intel_device_info ivb_d_gt1_info = {
 473	IVB_D_PLATFORM,
 474	.gt = 1,
 475};
 476
 477static const struct intel_device_info ivb_d_gt2_info = {
 478	IVB_D_PLATFORM,
 479	.gt = 2,
 480};
 481
 482#define IVB_M_PLATFORM \
 483	GEN7_FEATURES, \
 484	PLATFORM(INTEL_IVYBRIDGE), \
 485	.is_mobile = 1, \
 486	.has_l3_dpf = 1
 487
 488static const struct intel_device_info ivb_m_gt1_info = {
 489	IVB_M_PLATFORM,
 490	.gt = 1,
 491};
 492
 493static const struct intel_device_info ivb_m_gt2_info = {
 494	IVB_M_PLATFORM,
 495	.gt = 2,
 496};
 497
 498static const struct intel_device_info ivb_q_info = {
 499	GEN7_FEATURES,
 500	PLATFORM(INTEL_IVYBRIDGE),
 
 501	.gt = 2,
 502	.pipe_mask = 0, /* legal, last one wins */
 503	.cpu_transcoder_mask = 0,
 504	.has_l3_dpf = 1,
 505};
 506
 507static const struct intel_device_info vlv_info = {
 508	PLATFORM(INTEL_VALLEYVIEW),
 509	GEN(7),
 510	.is_lp = 1,
 511	.pipe_mask = BIT(PIPE_A) | BIT(PIPE_B),
 512	.cpu_transcoder_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B),
 513	.has_runtime_pm = 1,
 514	.has_rc6 = 1,
 
 515	.has_rps = true,
 516	.display.has_gmch = 1,
 517	.display.has_hotplug = 1,
 518	.dma_mask_size = 40,
 519	.ppgtt_type = INTEL_PPGTT_ALIASING,
 520	.ppgtt_size = 31,
 521	.has_snoop = true,
 522	.has_coherent_ggtt = false,
 523	.platform_engine_mask = BIT(RCS0) | BIT(VCS0) | BIT(BCS0),
 524	.display_mmio_offset = VLV_DISPLAY_BASE,
 525	I9XX_PIPE_OFFSETS,
 526	I9XX_CURSOR_OFFSETS,
 527	I965_COLORS,
 528	GEN_DEFAULT_PAGE_SIZES,
 529	GEN_DEFAULT_REGIONS,
 530};
 531
 532#define G75_FEATURES  \
 533	GEN7_FEATURES, \
 534	.platform_engine_mask = BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0), \
 535	.cpu_transcoder_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) | \
 536		BIT(TRANSCODER_C) | BIT(TRANSCODER_EDP), \
 537	.display.has_ddi = 1, \
 538	.has_fpga_dbg = 1, \
 539	.display.has_psr = 1, \
 540	.display.has_psr_hw_tracking = 1, \
 541	.display.has_dp_mst = 1, \
 542	.has_rc6p = 0 /* RC6p removed-by HSW */, \
 543	HSW_PIPE_OFFSETS, \
 544	.has_runtime_pm = 1
 545
 546#define HSW_PLATFORM \
 547	G75_FEATURES, \
 548	PLATFORM(INTEL_HASWELL), \
 549	.has_l3_dpf = 1
 550
 551static const struct intel_device_info hsw_gt1_info = {
 552	HSW_PLATFORM,
 553	.gt = 1,
 554};
 555
 556static const struct intel_device_info hsw_gt2_info = {
 557	HSW_PLATFORM,
 558	.gt = 2,
 559};
 560
 561static const struct intel_device_info hsw_gt3_info = {
 562	HSW_PLATFORM,
 563	.gt = 3,
 564};
 565
 566#define GEN8_FEATURES \
 567	G75_FEATURES, \
 568	GEN(8), \
 569	.has_logical_ring_contexts = 1, \
 570	.dma_mask_size = 39, \
 571	.ppgtt_type = INTEL_PPGTT_FULL, \
 572	.ppgtt_size = 48, \
 573	.has_64bit_reloc = 1, \
 574	.has_reset_engine = 1
 575
 576#define BDW_PLATFORM \
 577	GEN8_FEATURES, \
 578	PLATFORM(INTEL_BROADWELL)
 579
 580static const struct intel_device_info bdw_gt1_info = {
 581	BDW_PLATFORM,
 582	.gt = 1,
 583};
 584
 585static const struct intel_device_info bdw_gt2_info = {
 586	BDW_PLATFORM,
 587	.gt = 2,
 588};
 589
 590static const struct intel_device_info bdw_rsvd_info = {
 591	BDW_PLATFORM,
 592	.gt = 3,
 593	/* According to the device ID those devices are GT3, they were
 594	 * previously treated as not GT3, keep it like that.
 595	 */
 596};
 597
 598static const struct intel_device_info bdw_gt3_info = {
 599	BDW_PLATFORM,
 600	.gt = 3,
 601	.platform_engine_mask =
 602		BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS1),
 603};
 604
 605static const struct intel_device_info chv_info = {
 606	PLATFORM(INTEL_CHERRYVIEW),
 607	GEN(8),
 608	.pipe_mask = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C),
 609	.cpu_transcoder_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) | BIT(TRANSCODER_C),
 610	.display.has_hotplug = 1,
 611	.is_lp = 1,
 612	.platform_engine_mask = BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0),
 613	.has_64bit_reloc = 1,
 614	.has_runtime_pm = 1,
 615	.has_rc6 = 1,
 616	.has_rps = true,
 617	.has_logical_ring_contexts = 1,
 618	.display.has_gmch = 1,
 619	.dma_mask_size = 39,
 620	.ppgtt_type = INTEL_PPGTT_FULL,
 621	.ppgtt_size = 32,
 622	.has_reset_engine = 1,
 623	.has_snoop = true,
 624	.has_coherent_ggtt = false,
 625	.display_mmio_offset = VLV_DISPLAY_BASE,
 626	CHV_PIPE_OFFSETS,
 627	CHV_CURSOR_OFFSETS,
 628	CHV_COLORS,
 629	GEN_DEFAULT_PAGE_SIZES,
 630	GEN_DEFAULT_REGIONS,
 631};
 632
 633#define GEN9_DEFAULT_PAGE_SIZES \
 634	.page_sizes = I915_GTT_PAGE_SIZE_4K | \
 635		      I915_GTT_PAGE_SIZE_64K
 636
 637#define GEN9_FEATURES \
 638	GEN8_FEATURES, \
 639	GEN(9), \
 640	GEN9_DEFAULT_PAGE_SIZES, \
 641	.has_logical_ring_preemption = 1, \
 642	.display.has_csr = 1, \
 643	.has_gt_uc = 1, \
 644	.display.has_hdcp = 1, \
 645	.display.has_ipc = 1, \
 646	.ddb_size = 896, \
 647	.num_supported_dbuf_slices = 1
 
 
 648
 649#define SKL_PLATFORM \
 650	GEN9_FEATURES, \
 651	PLATFORM(INTEL_SKYLAKE)
 652
 653static const struct intel_device_info skl_gt1_info = {
 654	SKL_PLATFORM,
 655	.gt = 1,
 656};
 657
 658static const struct intel_device_info skl_gt2_info = {
 659	SKL_PLATFORM,
 660	.gt = 2,
 661};
 662
 663#define SKL_GT3_PLUS_PLATFORM \
 664	SKL_PLATFORM, \
 665	.platform_engine_mask = \
 666		BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS1)
 667
 668
 669static const struct intel_device_info skl_gt3_info = {
 670	SKL_GT3_PLUS_PLATFORM,
 671	.gt = 3,
 672};
 673
 674static const struct intel_device_info skl_gt4_info = {
 675	SKL_GT3_PLUS_PLATFORM,
 676	.gt = 4,
 677};
 678
 679#define GEN9_LP_FEATURES \
 680	GEN(9), \
 681	.is_lp = 1, \
 682	.num_supported_dbuf_slices = 1, \
 683	.display.has_hotplug = 1, \
 684	.platform_engine_mask = BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0), \
 685	.pipe_mask = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C), \
 686	.cpu_transcoder_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) | \
 687		BIT(TRANSCODER_C) | BIT(TRANSCODER_EDP) | \
 688		BIT(TRANSCODER_DSI_A) | BIT(TRANSCODER_DSI_C), \
 
 689	.has_64bit_reloc = 1, \
 690	.display.has_ddi = 1, \
 691	.has_fpga_dbg = 1, \
 692	.display.has_fbc = 1, \
 693	.display.has_hdcp = 1, \
 694	.display.has_psr = 1, \
 695	.display.has_psr_hw_tracking = 1, \
 696	.has_runtime_pm = 1, \
 697	.display.has_csr = 1, \
 698	.has_rc6 = 1, \
 699	.has_rps = true, \
 700	.display.has_dp_mst = 1, \
 701	.has_logical_ring_contexts = 1, \
 702	.has_logical_ring_preemption = 1, \
 703	.has_gt_uc = 1, \
 704	.dma_mask_size = 39, \
 705	.ppgtt_type = INTEL_PPGTT_FULL, \
 706	.ppgtt_size = 48, \
 707	.has_reset_engine = 1, \
 708	.has_snoop = true, \
 709	.has_coherent_ggtt = false, \
 710	.display.has_ipc = 1, \
 711	HSW_PIPE_OFFSETS, \
 712	IVB_CURSOR_OFFSETS, \
 713	IVB_COLORS, \
 714	GEN9_DEFAULT_PAGE_SIZES, \
 715	GEN_DEFAULT_REGIONS
 716
 717static const struct intel_device_info bxt_info = {
 718	GEN9_LP_FEATURES,
 719	PLATFORM(INTEL_BROXTON),
 720	.ddb_size = 512,
 721};
 722
 723static const struct intel_device_info glk_info = {
 724	GEN9_LP_FEATURES,
 725	PLATFORM(INTEL_GEMINILAKE),
 726	.ddb_size = 1024,
 
 727	GLK_COLORS,
 728};
 729
 730#define KBL_PLATFORM \
 731	GEN9_FEATURES, \
 732	PLATFORM(INTEL_KABYLAKE)
 733
 734static const struct intel_device_info kbl_gt1_info = {
 735	KBL_PLATFORM,
 736	.gt = 1,
 737};
 738
 739static const struct intel_device_info kbl_gt2_info = {
 740	KBL_PLATFORM,
 741	.gt = 2,
 742};
 743
 744static const struct intel_device_info kbl_gt3_info = {
 745	KBL_PLATFORM,
 746	.gt = 3,
 747	.platform_engine_mask =
 748		BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS1),
 749};
 750
 751#define CFL_PLATFORM \
 752	GEN9_FEATURES, \
 753	PLATFORM(INTEL_COFFEELAKE)
 754
 755static const struct intel_device_info cfl_gt1_info = {
 756	CFL_PLATFORM,
 757	.gt = 1,
 758};
 759
 760static const struct intel_device_info cfl_gt2_info = {
 761	CFL_PLATFORM,
 762	.gt = 2,
 763};
 764
 765static const struct intel_device_info cfl_gt3_info = {
 766	CFL_PLATFORM,
 767	.gt = 3,
 768	.platform_engine_mask =
 769		BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS1),
 770};
 771
 772#define CML_PLATFORM \
 773	GEN9_FEATURES, \
 774	PLATFORM(INTEL_COMETLAKE)
 775
 776static const struct intel_device_info cml_gt1_info = {
 777	CML_PLATFORM,
 778	.gt = 1,
 779};
 780
 781static const struct intel_device_info cml_gt2_info = {
 782	CML_PLATFORM,
 783	.gt = 2,
 784};
 785
 786#define GEN10_FEATURES \
 787	GEN9_FEATURES, \
 788	GEN(10), \
 789	.ddb_size = 1024, \
 790	.display.has_dsc = 1, \
 791	.has_coherent_ggtt = false, \
 792	GLK_COLORS
 793
 794static const struct intel_device_info cnl_info = {
 795	GEN10_FEATURES,
 796	PLATFORM(INTEL_CANNONLAKE),
 797	.gt = 2,
 798};
 799
 800#define GEN11_DEFAULT_PAGE_SIZES \
 801	.page_sizes = I915_GTT_PAGE_SIZE_4K | \
 802		      I915_GTT_PAGE_SIZE_64K | \
 803		      I915_GTT_PAGE_SIZE_2M
 804
 805#define GEN11_FEATURES \
 806	GEN10_FEATURES, \
 807	GEN11_DEFAULT_PAGE_SIZES, \
 808	.abox_mask = BIT(0), \
 809	.cpu_transcoder_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) | \
 810		BIT(TRANSCODER_C) | BIT(TRANSCODER_EDP) | \
 811		BIT(TRANSCODER_DSI_0) | BIT(TRANSCODER_DSI_1), \
 812	.pipe_offsets = { \
 813		[TRANSCODER_A] = PIPE_A_OFFSET, \
 814		[TRANSCODER_B] = PIPE_B_OFFSET, \
 815		[TRANSCODER_C] = PIPE_C_OFFSET, \
 816		[TRANSCODER_EDP] = PIPE_EDP_OFFSET, \
 817		[TRANSCODER_DSI_0] = PIPE_DSI0_OFFSET, \
 818		[TRANSCODER_DSI_1] = PIPE_DSI1_OFFSET, \
 819	}, \
 820	.trans_offsets = { \
 821		[TRANSCODER_A] = TRANSCODER_A_OFFSET, \
 822		[TRANSCODER_B] = TRANSCODER_B_OFFSET, \
 823		[TRANSCODER_C] = TRANSCODER_C_OFFSET, \
 824		[TRANSCODER_EDP] = TRANSCODER_EDP_OFFSET, \
 825		[TRANSCODER_DSI_0] = TRANSCODER_DSI0_OFFSET, \
 826		[TRANSCODER_DSI_1] = TRANSCODER_DSI1_OFFSET, \
 827	}, \
 828	GEN(11), \
 829	.ddb_size = 2048, \
 830	.num_supported_dbuf_slices = 2, \
 831	.has_logical_ring_elsq = 1, \
 832	.color = { .degamma_lut_size = 33, .gamma_lut_size = 262145 }
 
 
 833
 834static const struct intel_device_info icl_info = {
 835	GEN11_FEATURES,
 836	PLATFORM(INTEL_ICELAKE),
 837	.platform_engine_mask =
 838		BIT(RCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS0) | BIT(VCS2),
 839};
 840
 841static const struct intel_device_info ehl_info = {
 842	GEN11_FEATURES,
 843	PLATFORM(INTEL_ELKHARTLAKE),
 844	.require_force_probe = 1,
 845	.platform_engine_mask = BIT(RCS0) | BIT(BCS0) | BIT(VCS0) | BIT(VECS0),
 846	.ppgtt_size = 36,
 
 
 
 
 
 
 847};
 848
 849#define GEN12_FEATURES \
 850	GEN11_FEATURES, \
 851	GEN(12), \
 852	.abox_mask = GENMASK(2, 1), \
 853	.pipe_mask = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C) | BIT(PIPE_D), \
 854	.cpu_transcoder_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) | \
 855		BIT(TRANSCODER_C) | BIT(TRANSCODER_D) | \
 856		BIT(TRANSCODER_DSI_0) | BIT(TRANSCODER_DSI_1), \
 857	.pipe_offsets = { \
 858		[TRANSCODER_A] = PIPE_A_OFFSET, \
 859		[TRANSCODER_B] = PIPE_B_OFFSET, \
 860		[TRANSCODER_C] = PIPE_C_OFFSET, \
 861		[TRANSCODER_D] = PIPE_D_OFFSET, \
 862		[TRANSCODER_DSI_0] = PIPE_DSI0_OFFSET, \
 863		[TRANSCODER_DSI_1] = PIPE_DSI1_OFFSET, \
 864	}, \
 865	.trans_offsets = { \
 866		[TRANSCODER_A] = TRANSCODER_A_OFFSET, \
 867		[TRANSCODER_B] = TRANSCODER_B_OFFSET, \
 868		[TRANSCODER_C] = TRANSCODER_C_OFFSET, \
 869		[TRANSCODER_D] = TRANSCODER_D_OFFSET, \
 870		[TRANSCODER_DSI_0] = TRANSCODER_DSI0_OFFSET, \
 871		[TRANSCODER_DSI_1] = TRANSCODER_DSI1_OFFSET, \
 872	}, \
 873	TGL_CURSOR_OFFSETS, \
 874	.has_global_mocs = 1, \
 875	.display.has_dsb = 1
 
 876
 877static const struct intel_device_info tgl_info = {
 878	GEN12_FEATURES,
 879	PLATFORM(INTEL_TIGERLAKE),
 880	.display.has_modular_fia = 1,
 881	.platform_engine_mask =
 882		BIT(RCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS0) | BIT(VCS2),
 883};
 884
 885static const struct intel_device_info rkl_info = {
 886	GEN12_FEATURES,
 887	PLATFORM(INTEL_ROCKETLAKE),
 888	.abox_mask = BIT(0),
 889	.pipe_mask = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C),
 890	.cpu_transcoder_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) |
 891		BIT(TRANSCODER_C),
 892	.require_force_probe = 1,
 893	.display.has_psr_hw_tracking = 0,
 894	.platform_engine_mask =
 895		BIT(RCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS0),
 896};
 897
 898#define GEN12_DGFX_FEATURES \
 899	GEN12_FEATURES, \
 900	.memory_regions = REGION_SMEM | REGION_LMEM, \
 901	.has_master_unit_irq = 1, \
 902	.is_dgfx = 1
 
 
 903
 904static const struct intel_device_info dg1_info __maybe_unused = {
 905	GEN12_DGFX_FEATURES,
 
 
 906	PLATFORM(INTEL_DG1),
 907	.pipe_mask = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C) | BIT(PIPE_D),
 908	.require_force_probe = 1,
 909	.platform_engine_mask =
 910		BIT(RCS0) | BIT(BCS0) | BIT(VECS0) |
 911		BIT(VCS0) | BIT(VCS2),
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 912};
 913
 914#undef GEN
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 915#undef PLATFORM
 916
 917/*
 918 * Make sure any device matches here are from most specific to most
 919 * general.  For example, since the Quanta match is based on the subsystem
 920 * and subvendor IDs, we need it to come before the more general IVB
 921 * PCI ID matches, otherwise we'll use the wrong info struct above.
 922 */
 923static const struct pci_device_id pciidlist[] = {
 924	INTEL_I830_IDS(&i830_info),
 925	INTEL_I845G_IDS(&i845g_info),
 926	INTEL_I85X_IDS(&i85x_info),
 927	INTEL_I865G_IDS(&i865g_info),
 928	INTEL_I915G_IDS(&i915g_info),
 929	INTEL_I915GM_IDS(&i915gm_info),
 930	INTEL_I945G_IDS(&i945g_info),
 931	INTEL_I945GM_IDS(&i945gm_info),
 932	INTEL_I965G_IDS(&i965g_info),
 933	INTEL_G33_IDS(&g33_info),
 934	INTEL_I965GM_IDS(&i965gm_info),
 935	INTEL_GM45_IDS(&gm45_info),
 936	INTEL_G45_IDS(&g45_info),
 937	INTEL_PINEVIEW_G_IDS(&pnv_g_info),
 938	INTEL_PINEVIEW_M_IDS(&pnv_m_info),
 939	INTEL_IRONLAKE_D_IDS(&ilk_d_info),
 940	INTEL_IRONLAKE_M_IDS(&ilk_m_info),
 941	INTEL_SNB_D_GT1_IDS(&snb_d_gt1_info),
 942	INTEL_SNB_D_GT2_IDS(&snb_d_gt2_info),
 943	INTEL_SNB_M_GT1_IDS(&snb_m_gt1_info),
 944	INTEL_SNB_M_GT2_IDS(&snb_m_gt2_info),
 945	INTEL_IVB_Q_IDS(&ivb_q_info), /* must be first IVB */
 946	INTEL_IVB_M_GT1_IDS(&ivb_m_gt1_info),
 947	INTEL_IVB_M_GT2_IDS(&ivb_m_gt2_info),
 948	INTEL_IVB_D_GT1_IDS(&ivb_d_gt1_info),
 949	INTEL_IVB_D_GT2_IDS(&ivb_d_gt2_info),
 950	INTEL_HSW_GT1_IDS(&hsw_gt1_info),
 951	INTEL_HSW_GT2_IDS(&hsw_gt2_info),
 952	INTEL_HSW_GT3_IDS(&hsw_gt3_info),
 953	INTEL_VLV_IDS(&vlv_info),
 954	INTEL_BDW_GT1_IDS(&bdw_gt1_info),
 955	INTEL_BDW_GT2_IDS(&bdw_gt2_info),
 956	INTEL_BDW_GT3_IDS(&bdw_gt3_info),
 957	INTEL_BDW_RSVD_IDS(&bdw_rsvd_info),
 958	INTEL_CHV_IDS(&chv_info),
 959	INTEL_SKL_GT1_IDS(&skl_gt1_info),
 960	INTEL_SKL_GT2_IDS(&skl_gt2_info),
 961	INTEL_SKL_GT3_IDS(&skl_gt3_info),
 962	INTEL_SKL_GT4_IDS(&skl_gt4_info),
 963	INTEL_BXT_IDS(&bxt_info),
 964	INTEL_GLK_IDS(&glk_info),
 965	INTEL_KBL_GT1_IDS(&kbl_gt1_info),
 966	INTEL_KBL_GT2_IDS(&kbl_gt2_info),
 967	INTEL_KBL_GT3_IDS(&kbl_gt3_info),
 968	INTEL_KBL_GT4_IDS(&kbl_gt3_info),
 969	INTEL_AML_KBL_GT2_IDS(&kbl_gt2_info),
 970	INTEL_CFL_S_GT1_IDS(&cfl_gt1_info),
 971	INTEL_CFL_S_GT2_IDS(&cfl_gt2_info),
 972	INTEL_CFL_H_GT1_IDS(&cfl_gt1_info),
 973	INTEL_CFL_H_GT2_IDS(&cfl_gt2_info),
 974	INTEL_CFL_U_GT2_IDS(&cfl_gt2_info),
 975	INTEL_CFL_U_GT3_IDS(&cfl_gt3_info),
 976	INTEL_WHL_U_GT1_IDS(&cfl_gt1_info),
 977	INTEL_WHL_U_GT2_IDS(&cfl_gt2_info),
 978	INTEL_AML_CFL_GT2_IDS(&cfl_gt2_info),
 979	INTEL_WHL_U_GT3_IDS(&cfl_gt3_info),
 980	INTEL_CML_GT1_IDS(&cml_gt1_info),
 981	INTEL_CML_GT2_IDS(&cml_gt2_info),
 982	INTEL_CML_U_GT1_IDS(&cml_gt1_info),
 983	INTEL_CML_U_GT2_IDS(&cml_gt2_info),
 984	INTEL_CNL_IDS(&cnl_info),
 985	INTEL_ICL_11_IDS(&icl_info),
 986	INTEL_EHL_IDS(&ehl_info),
 
 987	INTEL_TGL_12_IDS(&tgl_info),
 988	INTEL_RKL_IDS(&rkl_info),
 
 
 
 
 
 
 
 
 
 989	{0, 0, 0}
 990};
 991MODULE_DEVICE_TABLE(pci, pciidlist);
 992
 993static void i915_pci_remove(struct pci_dev *pdev)
 994{
 995	struct drm_i915_private *i915;
 996
 997	i915 = pci_get_drvdata(pdev);
 998	if (!i915) /* driver load aborted, nothing to cleanup */
 999		return;
1000
1001	i915_driver_remove(i915);
1002	pci_set_drvdata(pdev, NULL);
1003}
1004
1005/* is device_id present in comma separated list of ids */
1006static bool force_probe(u16 device_id, const char *devices)
1007{
1008	char *s, *p, *tok;
1009	bool ret;
1010
1011	if (!devices || !*devices)
1012		return false;
1013
1014	/* match everything */
1015	if (strcmp(devices, "*") == 0)
1016		return true;
1017
1018	s = kstrdup(devices, GFP_KERNEL);
1019	if (!s)
1020		return false;
1021
1022	for (p = s, ret = false; (tok = strsep(&p, ",")) != NULL; ) {
1023		u16 val;
1024
1025		if (kstrtou16(tok, 16, &val) == 0 && val == device_id) {
1026			ret = true;
1027			break;
1028		}
1029	}
1030
1031	kfree(s);
1032
1033	return ret;
1034}
1035
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
1036static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
1037{
1038	struct intel_device_info *intel_info =
1039		(struct intel_device_info *) ent->driver_data;
1040	int err;
1041
1042	if (intel_info->require_force_probe &&
1043	    !force_probe(pdev->device, i915_modparams.force_probe)) {
1044		dev_info(&pdev->dev,
1045			 "Your graphics device %04x is not properly supported by the driver in this\n"
1046			 "kernel version. To force driver probe anyway, use i915.force_probe=%04x\n"
1047			 "module parameter or CONFIG_DRM_I915_FORCE_PROBE=%04x configuration option,\n"
1048			 "or (recommended) check for kernel updates.\n",
1049			 pdev->device, pdev->device, pdev->device);
1050		return -ENODEV;
1051	}
1052
1053	/* Only bind to function 0 of the device. Early generations
1054	 * used function 1 as a placeholder for multi-head. This causes
1055	 * us confusion instead, especially on the systems where both
1056	 * functions have the same PCI-ID!
1057	 */
1058	if (PCI_FUNC(pdev->devfn))
1059		return -ENODEV;
1060
1061	/*
1062	 * apple-gmux is needed on dual GPU MacBook Pro
1063	 * to probe the panel if we're the inactive GPU.
1064	 */
1065	if (vga_switcheroo_client_probe_defer(pdev))
1066		return -EPROBE_DEFER;
1067
1068	err = i915_driver_probe(pdev, ent);
1069	if (err)
1070		return err;
1071
1072	if (i915_inject_probe_failure(pci_get_drvdata(pdev))) {
1073		i915_pci_remove(pdev);
1074		return -ENODEV;
1075	}
1076
1077	err = i915_live_selftests(pdev);
1078	if (err) {
1079		i915_pci_remove(pdev);
1080		return err > 0 ? -ENOTTY : err;
1081	}
1082
1083	err = i915_perf_selftests(pdev);
1084	if (err) {
1085		i915_pci_remove(pdev);
1086		return err > 0 ? -ENOTTY : err;
1087	}
1088
1089	return 0;
1090}
1091
 
 
 
 
 
 
 
1092static struct pci_driver i915_pci_driver = {
1093	.name = DRIVER_NAME,
1094	.id_table = pciidlist,
1095	.probe = i915_pci_probe,
1096	.remove = i915_pci_remove,
 
1097	.driver.pm = &i915_pm_ops,
1098};
1099
1100static int __init i915_init(void)
1101{
1102	bool use_kms = true;
1103	int err;
1104
1105	err = i915_globals_init();
1106	if (err)
1107		return err;
1108
1109	err = i915_mock_selftests();
1110	if (err)
1111		return err > 0 ? 0 : err;
1112
1113	/*
1114	 * Enable KMS by default, unless explicitly overriden by
1115	 * either the i915.modeset prarameter or by the
1116	 * vga_text_mode_force boot option.
1117	 */
1118
1119	if (i915_modparams.modeset == 0)
1120		use_kms = false;
1121
1122	if (vgacon_text_force() && i915_modparams.modeset == -1)
1123		use_kms = false;
1124
1125	if (!use_kms) {
1126		/* Silently fail loading to not upset userspace. */
1127		DRM_DEBUG_DRIVER("KMS disabled.\n");
1128		return 0;
1129	}
1130
1131	err = pci_register_driver(&i915_pci_driver);
1132	if (err)
1133		return err;
1134
1135	i915_perf_sysctl_register();
1136	return 0;
1137}
1138
1139static void __exit i915_exit(void)
1140{
1141	if (!i915_pci_driver.driver.owner)
1142		return;
1143
1144	i915_perf_sysctl_unregister();
1145	pci_unregister_driver(&i915_pci_driver);
1146	i915_globals_exit();
1147}
1148
1149module_init(i915_init);
1150module_exit(i915_exit);
1151
1152MODULE_AUTHOR("Tungsten Graphics, Inc.");
1153MODULE_AUTHOR("Intel Corporation");
1154
1155MODULE_DESCRIPTION(DRIVER_DESC);
1156MODULE_LICENSE("GPL and additional rights");