Loading...
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * tegra20_das.c - Tegra20 DAS driver
4 *
5 * Author: Stephen Warren <swarren@nvidia.com>
6 * Copyright (C) 2010 - NVIDIA, Inc.
7 */
8
9#include <linux/device.h>
10#include <linux/io.h>
11#include <linux/module.h>
12#include <linux/platform_device.h>
13#include <linux/regmap.h>
14#include <linux/slab.h>
15#include <sound/soc.h>
16
17#define DRV_NAME "tegra20-das"
18
19/* Register TEGRA20_DAS_DAP_CTRL_SEL */
20#define TEGRA20_DAS_DAP_CTRL_SEL 0x00
21#define TEGRA20_DAS_DAP_CTRL_SEL_COUNT 5
22#define TEGRA20_DAS_DAP_CTRL_SEL_STRIDE 4
23#define TEGRA20_DAS_DAP_CTRL_SEL_DAP_MS_SEL_P 31
24#define TEGRA20_DAS_DAP_CTRL_SEL_DAP_MS_SEL_S 1
25#define TEGRA20_DAS_DAP_CTRL_SEL_DAP_SDATA1_TX_RX_P 30
26#define TEGRA20_DAS_DAP_CTRL_SEL_DAP_SDATA1_TX_RX_S 1
27#define TEGRA20_DAS_DAP_CTRL_SEL_DAP_SDATA2_TX_RX_P 29
28#define TEGRA20_DAS_DAP_CTRL_SEL_DAP_SDATA2_TX_RX_S 1
29#define TEGRA20_DAS_DAP_CTRL_SEL_DAP_CTRL_SEL_P 0
30#define TEGRA20_DAS_DAP_CTRL_SEL_DAP_CTRL_SEL_S 5
31
32/* Values for field TEGRA20_DAS_DAP_CTRL_SEL_DAP_CTRL_SEL */
33#define TEGRA20_DAS_DAP_SEL_DAC1 0
34#define TEGRA20_DAS_DAP_SEL_DAC2 1
35#define TEGRA20_DAS_DAP_SEL_DAC3 2
36#define TEGRA20_DAS_DAP_SEL_DAP1 16
37#define TEGRA20_DAS_DAP_SEL_DAP2 17
38#define TEGRA20_DAS_DAP_SEL_DAP3 18
39#define TEGRA20_DAS_DAP_SEL_DAP4 19
40#define TEGRA20_DAS_DAP_SEL_DAP5 20
41
42/* Register TEGRA20_DAS_DAC_INPUT_DATA_CLK_SEL */
43#define TEGRA20_DAS_DAC_INPUT_DATA_CLK_SEL 0x40
44#define TEGRA20_DAS_DAC_INPUT_DATA_CLK_SEL_COUNT 3
45#define TEGRA20_DAS_DAC_INPUT_DATA_CLK_SEL_STRIDE 4
46#define TEGRA20_DAS_DAC_INPUT_DATA_CLK_SEL_DAC_SDATA2_SEL_P 28
47#define TEGRA20_DAS_DAC_INPUT_DATA_CLK_SEL_DAC_SDATA2_SEL_S 4
48#define TEGRA20_DAS_DAC_INPUT_DATA_CLK_SEL_DAC_SDATA1_SEL_P 24
49#define TEGRA20_DAS_DAC_INPUT_DATA_CLK_SEL_DAC_SDATA1_SEL_S 4
50#define TEGRA20_DAS_DAC_INPUT_DATA_CLK_SEL_DAC_CLK_SEL_P 0
51#define TEGRA20_DAS_DAC_INPUT_DATA_CLK_SEL_DAC_CLK_SEL_S 4
52
53/*
54 * Values for:
55 * TEGRA20_DAS_DAC_INPUT_DATA_CLK_SEL_DAC_SDATA2_SEL
56 * TEGRA20_DAS_DAC_INPUT_DATA_CLK_SEL_DAC_SDATA1_SEL
57 * TEGRA20_DAS_DAC_INPUT_DATA_CLK_SEL_DAC_CLK_SEL
58 */
59#define TEGRA20_DAS_DAC_SEL_DAP1 0
60#define TEGRA20_DAS_DAC_SEL_DAP2 1
61#define TEGRA20_DAS_DAC_SEL_DAP3 2
62#define TEGRA20_DAS_DAC_SEL_DAP4 3
63#define TEGRA20_DAS_DAC_SEL_DAP5 4
64
65/*
66 * Names/IDs of the DACs/DAPs.
67 */
68
69#define TEGRA20_DAS_DAP_ID_1 0
70#define TEGRA20_DAS_DAP_ID_2 1
71#define TEGRA20_DAS_DAP_ID_3 2
72#define TEGRA20_DAS_DAP_ID_4 3
73#define TEGRA20_DAS_DAP_ID_5 4
74
75#define TEGRA20_DAS_DAC_ID_1 0
76#define TEGRA20_DAS_DAC_ID_2 1
77#define TEGRA20_DAS_DAC_ID_3 2
78
79struct tegra20_das {
80 struct regmap *regmap;
81};
82
83/*
84 * Terminology:
85 * DAS: Digital audio switch (HW module controlled by this driver)
86 * DAP: Digital audio port (port/pins on Tegra device)
87 * DAC: Digital audio controller (e.g. I2S or AC97 controller elsewhere)
88 *
89 * The Tegra DAS is a mux/cross-bar which can connect each DAP to a specific
90 * DAC, or another DAP. When DAPs are connected, one must be the master and
91 * one the slave. Each DAC allows selection of a specific DAP for input, to
92 * cater for the case where N DAPs are connected to 1 DAC for broadcast
93 * output.
94 *
95 * This driver is dumb; no attempt is made to ensure that a valid routing
96 * configuration is programmed.
97 */
98
99static inline void tegra20_das_write(struct tegra20_das *das, u32 reg, u32 val)
100{
101 regmap_write(das->regmap, reg, val);
102}
103
104static void tegra20_das_connect_dap_to_dac(struct tegra20_das *das, int dap, int dac)
105{
106 u32 addr;
107 u32 reg;
108
109 addr = TEGRA20_DAS_DAP_CTRL_SEL +
110 (dap * TEGRA20_DAS_DAP_CTRL_SEL_STRIDE);
111 reg = dac << TEGRA20_DAS_DAP_CTRL_SEL_DAP_CTRL_SEL_P;
112
113 tegra20_das_write(das, addr, reg);
114}
115
116static void tegra20_das_connect_dac_to_dap(struct tegra20_das *das, int dac, int dap)
117{
118 u32 addr;
119 u32 reg;
120
121 addr = TEGRA20_DAS_DAC_INPUT_DATA_CLK_SEL +
122 (dac * TEGRA20_DAS_DAC_INPUT_DATA_CLK_SEL_STRIDE);
123 reg = dap << TEGRA20_DAS_DAC_INPUT_DATA_CLK_SEL_DAC_CLK_SEL_P |
124 dap << TEGRA20_DAS_DAC_INPUT_DATA_CLK_SEL_DAC_SDATA1_SEL_P |
125 dap << TEGRA20_DAS_DAC_INPUT_DATA_CLK_SEL_DAC_SDATA2_SEL_P;
126
127 tegra20_das_write(das, addr, reg);
128}
129
130#define LAST_REG(name) \
131 (TEGRA20_DAS_##name + \
132 (TEGRA20_DAS_##name##_STRIDE * (TEGRA20_DAS_##name##_COUNT - 1)))
133
134static bool tegra20_das_wr_rd_reg(struct device *dev, unsigned int reg)
135{
136 if (reg <= LAST_REG(DAP_CTRL_SEL))
137 return true;
138 if ((reg >= TEGRA20_DAS_DAC_INPUT_DATA_CLK_SEL) &&
139 (reg <= LAST_REG(DAC_INPUT_DATA_CLK_SEL)))
140 return true;
141
142 return false;
143}
144
145static const struct regmap_config tegra20_das_regmap_config = {
146 .reg_bits = 32,
147 .reg_stride = 4,
148 .val_bits = 32,
149 .max_register = LAST_REG(DAC_INPUT_DATA_CLK_SEL),
150 .writeable_reg = tegra20_das_wr_rd_reg,
151 .readable_reg = tegra20_das_wr_rd_reg,
152 .cache_type = REGCACHE_FLAT,
153};
154
155static int tegra20_das_probe(struct platform_device *pdev)
156{
157 void __iomem *regs;
158 struct tegra20_das *das;
159
160 das = devm_kzalloc(&pdev->dev, sizeof(struct tegra20_das), GFP_KERNEL);
161 if (!das)
162 return -ENOMEM;
163
164 regs = devm_platform_ioremap_resource(pdev, 0);
165 if (IS_ERR(regs))
166 return PTR_ERR(regs);
167
168 das->regmap = devm_regmap_init_mmio(&pdev->dev, regs,
169 &tegra20_das_regmap_config);
170 if (IS_ERR(das->regmap)) {
171 dev_err(&pdev->dev, "regmap init failed\n");
172 return PTR_ERR(das->regmap);
173 }
174
175 tegra20_das_connect_dap_to_dac(das, TEGRA20_DAS_DAP_ID_1,
176 TEGRA20_DAS_DAP_SEL_DAC1);
177 tegra20_das_connect_dac_to_dap(das, TEGRA20_DAS_DAC_ID_1,
178 TEGRA20_DAS_DAC_SEL_DAP1);
179 tegra20_das_connect_dap_to_dac(das, TEGRA20_DAS_DAP_ID_3,
180 TEGRA20_DAS_DAP_SEL_DAC3);
181 tegra20_das_connect_dac_to_dap(das, TEGRA20_DAS_DAC_ID_3,
182 TEGRA20_DAS_DAC_SEL_DAP3);
183
184 return 0;
185}
186
187static const struct of_device_id tegra20_das_of_match[] = {
188 { .compatible = "nvidia,tegra20-das", },
189 {},
190};
191
192static struct platform_driver tegra20_das_driver = {
193 .probe = tegra20_das_probe,
194 .driver = {
195 .name = DRV_NAME,
196 .of_match_table = tegra20_das_of_match,
197 },
198};
199module_platform_driver(tegra20_das_driver);
200
201MODULE_AUTHOR("Stephen Warren <swarren@nvidia.com>");
202MODULE_DESCRIPTION("Tegra20 DAS driver");
203MODULE_LICENSE("GPL");
204MODULE_ALIAS("platform:" DRV_NAME);
205MODULE_DEVICE_TABLE(of, tegra20_das_of_match);
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * tegra20_das.c - Tegra20 DAS driver
4 *
5 * Author: Stephen Warren <swarren@nvidia.com>
6 * Copyright (C) 2010 - NVIDIA, Inc.
7 */
8
9#include <linux/device.h>
10#include <linux/io.h>
11#include <linux/module.h>
12#include <linux/platform_device.h>
13#include <linux/regmap.h>
14#include <linux/slab.h>
15#include <sound/soc.h>
16#include "tegra20_das.h"
17
18#define DRV_NAME "tegra20-das"
19
20static struct tegra20_das *das;
21
22static inline void tegra20_das_write(u32 reg, u32 val)
23{
24 regmap_write(das->regmap, reg, val);
25}
26
27static inline u32 tegra20_das_read(u32 reg)
28{
29 u32 val;
30
31 regmap_read(das->regmap, reg, &val);
32 return val;
33}
34
35int tegra20_das_connect_dap_to_dac(int dap, int dac)
36{
37 u32 addr;
38 u32 reg;
39
40 if (!das)
41 return -ENODEV;
42
43 addr = TEGRA20_DAS_DAP_CTRL_SEL +
44 (dap * TEGRA20_DAS_DAP_CTRL_SEL_STRIDE);
45 reg = dac << TEGRA20_DAS_DAP_CTRL_SEL_DAP_CTRL_SEL_P;
46
47 tegra20_das_write(addr, reg);
48
49 return 0;
50}
51EXPORT_SYMBOL_GPL(tegra20_das_connect_dap_to_dac);
52
53int tegra20_das_connect_dap_to_dap(int dap, int otherdap, int master,
54 int sdata1rx, int sdata2rx)
55{
56 u32 addr;
57 u32 reg;
58
59 if (!das)
60 return -ENODEV;
61
62 addr = TEGRA20_DAS_DAP_CTRL_SEL +
63 (dap * TEGRA20_DAS_DAP_CTRL_SEL_STRIDE);
64 reg = otherdap << TEGRA20_DAS_DAP_CTRL_SEL_DAP_CTRL_SEL_P |
65 !!sdata2rx << TEGRA20_DAS_DAP_CTRL_SEL_DAP_SDATA2_TX_RX_P |
66 !!sdata1rx << TEGRA20_DAS_DAP_CTRL_SEL_DAP_SDATA1_TX_RX_P |
67 !!master << TEGRA20_DAS_DAP_CTRL_SEL_DAP_MS_SEL_P;
68
69 tegra20_das_write(addr, reg);
70
71 return 0;
72}
73EXPORT_SYMBOL_GPL(tegra20_das_connect_dap_to_dap);
74
75int tegra20_das_connect_dac_to_dap(int dac, int dap)
76{
77 u32 addr;
78 u32 reg;
79
80 if (!das)
81 return -ENODEV;
82
83 addr = TEGRA20_DAS_DAC_INPUT_DATA_CLK_SEL +
84 (dac * TEGRA20_DAS_DAC_INPUT_DATA_CLK_SEL_STRIDE);
85 reg = dap << TEGRA20_DAS_DAC_INPUT_DATA_CLK_SEL_DAC_CLK_SEL_P |
86 dap << TEGRA20_DAS_DAC_INPUT_DATA_CLK_SEL_DAC_SDATA1_SEL_P |
87 dap << TEGRA20_DAS_DAC_INPUT_DATA_CLK_SEL_DAC_SDATA2_SEL_P;
88
89 tegra20_das_write(addr, reg);
90
91 return 0;
92}
93EXPORT_SYMBOL_GPL(tegra20_das_connect_dac_to_dap);
94
95#define LAST_REG(name) \
96 (TEGRA20_DAS_##name + \
97 (TEGRA20_DAS_##name##_STRIDE * (TEGRA20_DAS_##name##_COUNT - 1)))
98
99static bool tegra20_das_wr_rd_reg(struct device *dev, unsigned int reg)
100{
101 if (reg <= LAST_REG(DAP_CTRL_SEL))
102 return true;
103 if ((reg >= TEGRA20_DAS_DAC_INPUT_DATA_CLK_SEL) &&
104 (reg <= LAST_REG(DAC_INPUT_DATA_CLK_SEL)))
105 return true;
106
107 return false;
108}
109
110static const struct regmap_config tegra20_das_regmap_config = {
111 .reg_bits = 32,
112 .reg_stride = 4,
113 .val_bits = 32,
114 .max_register = LAST_REG(DAC_INPUT_DATA_CLK_SEL),
115 .writeable_reg = tegra20_das_wr_rd_reg,
116 .readable_reg = tegra20_das_wr_rd_reg,
117 .cache_type = REGCACHE_FLAT,
118};
119
120static int tegra20_das_probe(struct platform_device *pdev)
121{
122 void __iomem *regs;
123 int ret = 0;
124
125 if (das)
126 return -ENODEV;
127
128 das = devm_kzalloc(&pdev->dev, sizeof(struct tegra20_das), GFP_KERNEL);
129 if (!das) {
130 ret = -ENOMEM;
131 goto err;
132 }
133 das->dev = &pdev->dev;
134
135 regs = devm_platform_ioremap_resource(pdev, 0);
136 if (IS_ERR(regs)) {
137 ret = PTR_ERR(regs);
138 goto err;
139 }
140
141 das->regmap = devm_regmap_init_mmio(&pdev->dev, regs,
142 &tegra20_das_regmap_config);
143 if (IS_ERR(das->regmap)) {
144 dev_err(&pdev->dev, "regmap init failed\n");
145 ret = PTR_ERR(das->regmap);
146 goto err;
147 }
148
149 ret = tegra20_das_connect_dap_to_dac(TEGRA20_DAS_DAP_ID_1,
150 TEGRA20_DAS_DAP_SEL_DAC1);
151 if (ret) {
152 dev_err(&pdev->dev, "Can't set up DAS DAP connection\n");
153 goto err;
154 }
155 ret = tegra20_das_connect_dac_to_dap(TEGRA20_DAS_DAC_ID_1,
156 TEGRA20_DAS_DAC_SEL_DAP1);
157 if (ret) {
158 dev_err(&pdev->dev, "Can't set up DAS DAC connection\n");
159 goto err;
160 }
161
162 ret = tegra20_das_connect_dap_to_dac(TEGRA20_DAS_DAP_ID_3,
163 TEGRA20_DAS_DAP_SEL_DAC3);
164 if (ret) {
165 dev_err(&pdev->dev, "Can't set up DAS DAP connection\n");
166 goto err;
167 }
168 ret = tegra20_das_connect_dac_to_dap(TEGRA20_DAS_DAC_ID_3,
169 TEGRA20_DAS_DAC_SEL_DAP3);
170 if (ret) {
171 dev_err(&pdev->dev, "Can't set up DAS DAC connection\n");
172 goto err;
173 }
174
175 platform_set_drvdata(pdev, das);
176
177 return 0;
178
179err:
180 das = NULL;
181 return ret;
182}
183
184static int tegra20_das_remove(struct platform_device *pdev)
185{
186 if (!das)
187 return -ENODEV;
188
189 das = NULL;
190
191 return 0;
192}
193
194static const struct of_device_id tegra20_das_of_match[] = {
195 { .compatible = "nvidia,tegra20-das", },
196 {},
197};
198
199static struct platform_driver tegra20_das_driver = {
200 .probe = tegra20_das_probe,
201 .remove = tegra20_das_remove,
202 .driver = {
203 .name = DRV_NAME,
204 .of_match_table = tegra20_das_of_match,
205 },
206};
207module_platform_driver(tegra20_das_driver);
208
209MODULE_AUTHOR("Stephen Warren <swarren@nvidia.com>");
210MODULE_DESCRIPTION("Tegra20 DAS driver");
211MODULE_LICENSE("GPL");
212MODULE_ALIAS("platform:" DRV_NAME);
213MODULE_DEVICE_TABLE(of, tegra20_das_of_match);