Loading...
1#ifndef DC_DSC_H_
2#define DC_DSC_H_
3/*
4 * Copyright 2019 Advanced Micro Devices, Inc.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Author: AMD
25 */
26
27/* put it here temporarily until linux has the new addresses official defined */
28/* DP Extended DSC Capabilities */
29#define DP_DSC_BRANCH_OVERALL_THROUGHPUT_0 0x0a0 /* DP 1.4a SCR */
30#define DP_DSC_BRANCH_OVERALL_THROUGHPUT_1 0x0a1
31#define DP_DSC_BRANCH_MAX_LINE_WIDTH 0x0a2
32#include "dc_types.h"
33
34struct dc_dsc_bw_range {
35 uint32_t min_kbps; /* Bandwidth if min_target_bpp_x16 is used */
36 uint32_t min_target_bpp_x16;
37 uint32_t max_kbps; /* Bandwidth if max_target_bpp_x16 is used */
38 uint32_t max_target_bpp_x16;
39 uint32_t stream_kbps; /* Uncompressed stream bandwidth */
40};
41
42struct display_stream_compressor {
43 const struct dsc_funcs *funcs;
44 struct dc_context *ctx;
45 int inst;
46};
47
48struct dc_dsc_policy {
49 bool use_min_slices_h;
50 int max_slices_h; // Maximum available if 0
51 int min_slice_height; // Must not be less than 8
52 uint32_t max_target_bpp;
53 uint32_t min_target_bpp;
54 bool enable_dsc_when_not_needed;
55};
56
57bool dc_dsc_parse_dsc_dpcd(const struct dc *dc,
58 const uint8_t *dpcd_dsc_basic_data,
59 const uint8_t *dpcd_dsc_ext_data,
60 struct dsc_dec_dpcd_caps *dsc_sink_caps);
61
62bool dc_dsc_compute_bandwidth_range(
63 const struct display_stream_compressor *dsc,
64 uint32_t dsc_min_slice_height_override,
65 uint32_t min_bpp_x16,
66 uint32_t max_bpp_x16,
67 const struct dsc_dec_dpcd_caps *dsc_sink_caps,
68 const struct dc_crtc_timing *timing,
69 struct dc_dsc_bw_range *range);
70
71bool dc_dsc_compute_config(
72 const struct display_stream_compressor *dsc,
73 const struct dsc_dec_dpcd_caps *dsc_sink_caps,
74 uint32_t dsc_min_slice_height_override,
75 uint32_t max_target_bpp_limit_override,
76 uint32_t target_bandwidth_kbps,
77 const struct dc_crtc_timing *timing,
78 struct dc_dsc_config *dsc_cfg);
79
80uint32_t dc_dsc_stream_bandwidth_in_kbps(const struct dc_crtc_timing *timing,
81 uint32_t bpp_x16, uint32_t num_slices_h, bool is_dp);
82
83uint32_t dc_dsc_stream_bandwidth_overhead_in_kbps(
84 const struct dc_crtc_timing *timing,
85 const int num_slices_h,
86 const bool is_dp);
87
88/* TODO - Hardware/specs limitation should be owned by dc dsc and returned to DM,
89 * and DM can choose to OVERRIDE the limitation on CASE BY CASE basis.
90 * Hardware/specs limitation should not be writable by DM.
91 * It should be decoupled from DM specific policy and named differently.
92 */
93void dc_dsc_get_policy_for_timing(const struct dc_crtc_timing *timing,
94 uint32_t max_target_bpp_limit_override_x16,
95 struct dc_dsc_policy *policy);
96
97void dc_dsc_policy_set_max_target_bpp_limit(uint32_t limit);
98
99void dc_dsc_policy_set_enable_dsc_when_not_needed(bool enable);
100
101void dc_dsc_policy_set_disable_dsc_stream_overhead(bool disable);
102
103#endif
1#ifdef CONFIG_DRM_AMD_DC_DSC_SUPPORT
2#ifndef DC_DSC_H_
3#define DC_DSC_H_
4/*
5 * Copyright 2019 Advanced Micro Devices, Inc.
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the "Software"),
9 * to deal in the Software without restriction, including without limitation
10 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
11 * and/or sell copies of the Software, and to permit persons to whom the
12 * Software is furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
21 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
22 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
23 * OTHER DEALINGS IN THE SOFTWARE.
24 *
25 * Author: AMD
26 */
27
28/* put it here temporarily until linux has the new addresses official defined */
29/* DP Extended DSC Capabilities */
30#define DP_DSC_BRANCH_OVERALL_THROUGHPUT_0 0x0a0 /* DP 1.4a SCR */
31#define DP_DSC_BRANCH_OVERALL_THROUGHPUT_1 0x0a1
32#define DP_DSC_BRANCH_MAX_LINE_WIDTH 0x0a2
33
34struct dc_dsc_bw_range {
35 uint32_t min_kbps; /* Bandwidth if min_target_bpp_x16 is used */
36 uint32_t min_target_bpp_x16;
37 uint32_t max_kbps; /* Bandwidth if max_target_bpp_x16 is used */
38 uint32_t max_target_bpp_x16;
39 uint32_t stream_kbps; /* Uncompressed stream bandwidth */
40};
41
42
43bool dc_dsc_parse_dsc_dpcd(const uint8_t *dpcd_dsc_basic_data,
44 const uint8_t *dpcd_dsc_ext_data,
45 struct dsc_dec_dpcd_caps *dsc_sink_caps);
46
47bool dc_dsc_compute_bandwidth_range(
48 const struct dc *dc,
49 const uint32_t min_kbps,
50 const uint32_t max_kbps,
51 const struct dsc_dec_dpcd_caps *dsc_sink_caps,
52 const struct dc_crtc_timing *timing,
53 struct dc_dsc_bw_range *range);
54
55bool dc_dsc_compute_config(
56 const struct dc *dc,
57 const struct dsc_dec_dpcd_caps *dsc_sink_caps,
58 uint32_t target_bandwidth_kbps,
59 const struct dc_crtc_timing *timing,
60 struct dc_dsc_config *dsc_cfg);
61#endif
62#endif