Linux Audio

Check our new training course

Loading...
v6.2
  1// SPDX-License-Identifier: GPL-2.0
  2/dts-v1/;
  3
  4#include <dt-bindings/interrupt-controller/arm-gic.h>
  5#include <dt-bindings/clock/qcom,gcc-msm8960.h>
  6#include <dt-bindings/clock/qcom,lcc-msm8960.h>
  7#include <dt-bindings/mfd/qcom-rpm.h>
  8#include <dt-bindings/soc/qcom,gsbi.h>
  9
 10/ {
 11	#address-cells = <1>;
 12	#size-cells = <1>;
 13	model = "Qualcomm MSM8960";
 14	compatible = "qcom,msm8960";
 15	interrupt-parent = <&intc>;
 16
 17	cpus {
 18		#address-cells = <1>;
 19		#size-cells = <0>;
 20		interrupts = <GIC_PPI 14 0x304>;
 21
 22		cpu@0 {
 23			compatible = "qcom,krait";
 24			enable-method = "qcom,kpss-acc-v1";
 25			device_type = "cpu";
 26			reg = <0>;
 27			next-level-cache = <&L2>;
 28			qcom,acc = <&acc0>;
 29			qcom,saw = <&saw0>;
 30		};
 31
 32		cpu@1 {
 33			compatible = "qcom,krait";
 34			enable-method = "qcom,kpss-acc-v1";
 35			device_type = "cpu";
 36			reg = <1>;
 37			next-level-cache = <&L2>;
 38			qcom,acc = <&acc1>;
 39			qcom,saw = <&saw1>;
 40		};
 41
 42		L2: l2-cache {
 43			compatible = "cache";
 44			cache-level = <2>;
 45		};
 46	};
 47
 48	memory {
 49		device_type = "memory";
 50		reg = <0x0 0x0>;
 51	};
 52
 53	cpu-pmu {
 54		compatible = "qcom,krait-pmu";
 55		interrupts = <GIC_PPI 10 0x304>;
 56		qcom,no-pc-write;
 57	};
 58
 59	clocks {
 60		cxo_board: cxo_board {
 61			compatible = "fixed-clock";
 62			#clock-cells = <0>;
 63			clock-frequency = <19200000>;
 64			clock-output-names = "cxo_board";
 65		};
 66
 67		pxo_board: pxo_board {
 68			compatible = "fixed-clock";
 69			#clock-cells = <0>;
 70			clock-frequency = <27000000>;
 71			clock-output-names = "pxo_board";
 72		};
 73
 74		sleep_clk {
 75			compatible = "fixed-clock";
 76			#clock-cells = <0>;
 77			clock-frequency = <32768>;
 78			clock-output-names = "sleep_clk";
 79		};
 80	};
 81
 82	/* Temporary fixed regulator */
 83	vsdcc_fixed: vsdcc-regulator {
 84		compatible = "regulator-fixed";
 85		regulator-name = "SDCC Power";
 86		regulator-min-microvolt = <2700000>;
 87		regulator-max-microvolt = <2700000>;
 88		regulator-always-on;
 89	};
 90
 91	soc: soc {
 92		#address-cells = <1>;
 93		#size-cells = <1>;
 94		ranges;
 95		compatible = "simple-bus";
 96
 97		intc: interrupt-controller@2000000 {
 98			compatible = "qcom,msm-qgic2";
 99			interrupt-controller;
100			#interrupt-cells = <3>;
101			reg = <0x02000000 0x1000>,
102			      <0x02002000 0x1000>;
103		};
104
105		timer@200a000 {
106			compatible = "qcom,kpss-timer",
107				     "qcom,kpss-wdt-msm8960", "qcom,msm-timer";
108			interrupts = <GIC_PPI 1 0x301>,
109				     <GIC_PPI 2 0x301>,
110				     <GIC_PPI 3 0x301>;
111			reg = <0x0200a000 0x100>;
112			clock-frequency = <27000000>,
113					  <32768>;
114			cpu-offset = <0x80000>;
115		};
116
117		msmgpio: pinctrl@800000 {
118			compatible = "qcom,msm8960-pinctrl";
119			gpio-controller;
120			gpio-ranges = <&msmgpio 0 0 152>;
121			#gpio-cells = <2>;
122			interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
123			interrupt-controller;
124			#interrupt-cells = <2>;
125			reg = <0x800000 0x4000>;
126		};
127
128		gcc: clock-controller@900000 {
129			compatible = "qcom,gcc-msm8960";
130			#clock-cells = <1>;
131			#power-domain-cells = <1>;
132			#reset-cells = <1>;
133			reg = <0x900000 0x4000>;
134			clocks = <&cxo_board>,
135				 <&pxo_board>,
136				 <&lcc PLL4>;
137			clock-names = "cxo", "pxo", "pll4";
138		};
139
140		lcc: clock-controller@28000000 {
141			compatible = "qcom,lcc-msm8960";
142			reg = <0x28000000 0x1000>;
143			#clock-cells = <1>;
144			#reset-cells = <1>;
145			clocks = <&pxo_board>,
146				 <&gcc PLL4_VOTE>,
147				 <0>,
148				 <0>, <0>,
149				 <0>, <0>,
150				 <0>;
151			clock-names = "pxo",
152				      "pll4_vote",
153				      "mi2s_codec_clk",
154				      "codec_i2s_mic_codec_clk",
155				      "spare_i2s_mic_codec_clk",
156				      "codec_i2s_spkr_codec_clk",
157				      "spare_i2s_spkr_codec_clk",
158				      "pcm_codec_clk";
159		};
160
161		clock-controller@4000000 {
162			compatible = "qcom,mmcc-msm8960";
163			reg = <0x4000000 0x1000>;
164			#clock-cells = <1>;
165			#power-domain-cells = <1>;
166			#reset-cells = <1>;
167			clocks = <&pxo_board>,
168				 <&gcc PLL3>,
169				 <&gcc PLL8_VOTE>,
170				 <0>,
171				 <0>,
172				 <0>,
173				 <0>,
174				 <0>;
175			clock-names = "pxo",
176				      "pll3",
177				      "pll8_vote",
178				      "dsi1pll",
179				      "dsi1pllbyte",
180				      "dsi2pll",
181				      "dsi2pllbyte",
182				      "hdmipll";
183		};
184
185		l2cc: clock-controller@2011000 {
186			compatible = "qcom,kpss-gcc", "syscon";
187			reg = <0x2011000 0x1000>;
188		};
189
190		rpm: rpm@108000 {
191			compatible = "qcom,rpm-msm8960";
192			reg = <0x108000 0x1000>;
193			qcom,ipc = <&l2cc 0x8 2>;
194
195			interrupts = <GIC_SPI 19 IRQ_TYPE_EDGE_RISING>,
196				     <GIC_SPI 21 IRQ_TYPE_EDGE_RISING>,
197				     <GIC_SPI 22 IRQ_TYPE_EDGE_RISING>;
198			interrupt-names = "ack", "err", "wakeup";
199
200			regulators {
201				compatible = "qcom,rpm-pm8921-regulators";
202			};
203		};
204
205		acc0: clock-controller@2088000 {
206			compatible = "qcom,kpss-acc-v1";
207			reg = <0x02088000 0x1000>, <0x02008000 0x1000>;
208		};
209
210		acc1: clock-controller@2098000 {
211			compatible = "qcom,kpss-acc-v1";
212			reg = <0x02098000 0x1000>, <0x02008000 0x1000>;
213		};
214
215		saw0: regulator@2089000 {
216			compatible = "qcom,saw2";
217			reg = <0x02089000 0x1000>, <0x02009000 0x1000>;
218			regulator;
219		};
220
221		saw1: regulator@2099000 {
222			compatible = "qcom,saw2";
223			reg = <0x02099000 0x1000>, <0x02009000 0x1000>;
224			regulator;
225		};
226
227		gsbi5: gsbi@16400000 {
228			compatible = "qcom,gsbi-v1.0.0";
229			cell-index = <5>;
230			reg = <0x16400000 0x100>;
231			clocks = <&gcc GSBI5_H_CLK>;
232			clock-names = "iface";
233			#address-cells = <1>;
234			#size-cells = <1>;
235			ranges;
236
237			syscon-tcsr = <&tcsr>;
238
239			gsbi5_serial: serial@16440000 {
240				compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm";
241				reg = <0x16440000 0x1000>,
242				      <0x16400000 0x1000>;
243				interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
244				clocks = <&gcc GSBI5_UART_CLK>, <&gcc GSBI5_H_CLK>;
245				clock-names = "core", "iface";
246				status = "disabled";
247			};
248		};
249
250		ssbi@500000 {
251			compatible = "qcom,ssbi";
252			reg = <0x500000 0x1000>;
253			qcom,controller-type = "pmic-arbiter";
254
255			pmicintc: pmic {
256				compatible = "qcom,pm8921";
257				interrupt-parent = <&msmgpio>;
258				interrupts = <104 IRQ_TYPE_LEVEL_LOW>;
259				#interrupt-cells = <2>;
260				interrupt-controller;
261				#address-cells = <1>;
262				#size-cells = <0>;
263
264				pwrkey@1c {
265					compatible = "qcom,pm8921-pwrkey";
266					reg = <0x1c>;
267					interrupt-parent = <&pmicintc>;
268					interrupts = <50 IRQ_TYPE_EDGE_RISING>,
269						     <51 IRQ_TYPE_EDGE_RISING>;
270					debounce = <15625>;
271					pull-up;
272				};
273
274				keypad@148 {
275					compatible = "qcom,pm8921-keypad";
276					reg = <0x148>;
277					interrupt-parent = <&pmicintc>;
278					interrupts = <74 IRQ_TYPE_EDGE_RISING>,
279						     <75 IRQ_TYPE_EDGE_RISING>;
280					debounce = <15>;
281					scan-delay = <32>;
282					row-hold = <91500>;
283				};
284
285				rtc@11d {
286					compatible = "qcom,pm8921-rtc";
287					interrupt-parent = <&pmicintc>;
288					interrupts = <39 IRQ_TYPE_EDGE_RISING>;
289					reg = <0x11d>;
290					allow-set-time;
291				};
292			};
293		};
294
295		rng@1a500000 {
296			compatible = "qcom,prng";
297			reg = <0x1a500000 0x200>;
298			clocks = <&gcc PRNG_CLK>;
299			clock-names = "core";
300		};
301
302		sdcc3: mmc@12180000 {
303			compatible = "arm,pl18x", "arm,primecell";
304			arm,primecell-periphid = <0x00051180>;
305			status = "disabled";
306			reg = <0x12180000 0x8000>;
307			interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
308			clocks = <&gcc SDC3_CLK>, <&gcc SDC3_H_CLK>;
309			clock-names = "mclk", "apb_pclk";
310			bus-width = <4>;
311			cap-sd-highspeed;
312			cap-mmc-highspeed;
313			max-frequency = <192000000>;
314			no-1-8-v;
315			vmmc-supply = <&vsdcc_fixed>;
316		};
317
318		sdcc1: mmc@12400000 {
319			status = "disabled";
320			compatible = "arm,pl18x", "arm,primecell";
321			arm,primecell-periphid = <0x00051180>;
322			reg = <0x12400000 0x8000>;
323			interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>;
324			clocks = <&gcc SDC1_CLK>, <&gcc SDC1_H_CLK>;
325			clock-names = "mclk", "apb_pclk";
326			bus-width = <8>;
327			max-frequency = <96000000>;
328			non-removable;
329			cap-sd-highspeed;
330			cap-mmc-highspeed;
331			vmmc-supply = <&vsdcc_fixed>;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
332		};
333
334		tcsr: syscon@1a400000 {
335			compatible = "qcom,tcsr-msm8960", "syscon";
336			reg = <0x1a400000 0x100>;
337		};
338
339		gsbi1: gsbi@16000000 {
340			compatible = "qcom,gsbi-v1.0.0";
341			cell-index = <1>;
342			reg = <0x16000000 0x100>;
343			clocks = <&gcc GSBI1_H_CLK>;
344			clock-names = "iface";
345			#address-cells = <1>;
346			#size-cells = <1>;
347			ranges;
348
349			gsbi1_spi: spi@16080000 {
350				compatible = "qcom,spi-qup-v1.1.1";
351				#address-cells = <1>;
352				#size-cells = <0>;
353				reg = <0x16080000 0x1000>;
354				interrupts = <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>;
355				spi-max-frequency = <24000000>;
356				cs-gpios = <&msmgpio 8 0>;
357
358				clocks = <&gcc GSBI1_QUP_CLK>, <&gcc GSBI1_H_CLK>;
359				clock-names = "core", "iface";
360				status = "disabled";
361			};
362		};
363	};
364};
v5.4
  1// SPDX-License-Identifier: GPL-2.0
  2/dts-v1/;
  3
  4#include <dt-bindings/interrupt-controller/arm-gic.h>
  5#include <dt-bindings/clock/qcom,gcc-msm8960.h>
 
  6#include <dt-bindings/mfd/qcom-rpm.h>
  7#include <dt-bindings/soc/qcom,gsbi.h>
  8
  9/ {
 10	#address-cells = <1>;
 11	#size-cells = <1>;
 12	model = "Qualcomm MSM8960";
 13	compatible = "qcom,msm8960";
 14	interrupt-parent = <&intc>;
 15
 16	cpus {
 17		#address-cells = <1>;
 18		#size-cells = <0>;
 19		interrupts = <1 14 0x304>;
 20
 21		cpu@0 {
 22			compatible = "qcom,krait";
 23			enable-method = "qcom,kpss-acc-v1";
 24			device_type = "cpu";
 25			reg = <0>;
 26			next-level-cache = <&L2>;
 27			qcom,acc = <&acc0>;
 28			qcom,saw = <&saw0>;
 29		};
 30
 31		cpu@1 {
 32			compatible = "qcom,krait";
 33			enable-method = "qcom,kpss-acc-v1";
 34			device_type = "cpu";
 35			reg = <1>;
 36			next-level-cache = <&L2>;
 37			qcom,acc = <&acc1>;
 38			qcom,saw = <&saw1>;
 39		};
 40
 41		L2: l2-cache {
 42			compatible = "cache";
 43			cache-level = <2>;
 44		};
 45	};
 46
 47	memory {
 48		device_type = "memory";
 49		reg = <0x0 0x0>;
 50	};
 51
 52	cpu-pmu {
 53		compatible = "qcom,krait-pmu";
 54		interrupts = <1 10 0x304>;
 55		qcom,no-pc-write;
 56	};
 57
 58	clocks {
 59		cxo_board {
 60			compatible = "fixed-clock";
 61			#clock-cells = <0>;
 62			clock-frequency = <19200000>;
 63			clock-output-names = "cxo_board";
 64		};
 65
 66		pxo_board {
 67			compatible = "fixed-clock";
 68			#clock-cells = <0>;
 69			clock-frequency = <27000000>;
 70			clock-output-names = "pxo_board";
 71		};
 72
 73		sleep_clk {
 74			compatible = "fixed-clock";
 75			#clock-cells = <0>;
 76			clock-frequency = <32768>;
 77			clock-output-names = "sleep_clk";
 78		};
 79	};
 80
 
 
 
 
 
 
 
 
 
 81	soc: soc {
 82		#address-cells = <1>;
 83		#size-cells = <1>;
 84		ranges;
 85		compatible = "simple-bus";
 86
 87		intc: interrupt-controller@2000000 {
 88			compatible = "qcom,msm-qgic2";
 89			interrupt-controller;
 90			#interrupt-cells = <3>;
 91			reg = <0x02000000 0x1000>,
 92			      <0x02002000 0x1000>;
 93		};
 94
 95		timer@200a000 {
 96			compatible = "qcom,kpss-timer",
 97				     "qcom,kpss-wdt-msm8960", "qcom,msm-timer";
 98			interrupts = <1 1 0x301>,
 99				     <1 2 0x301>,
100				     <1 3 0x301>;
101			reg = <0x0200a000 0x100>;
102			clock-frequency = <27000000>,
103					  <32768>;
104			cpu-offset = <0x80000>;
105		};
106
107		msmgpio: pinctrl@800000 {
108			compatible = "qcom,msm8960-pinctrl";
109			gpio-controller;
 
110			#gpio-cells = <2>;
111			interrupts = <0 16 0x4>;
112			interrupt-controller;
113			#interrupt-cells = <2>;
114			reg = <0x800000 0x4000>;
115		};
116
117		gcc: clock-controller@900000 {
118			compatible = "qcom,gcc-msm8960";
119			#clock-cells = <1>;
 
120			#reset-cells = <1>;
121			reg = <0x900000 0x4000>;
 
 
 
 
122		};
123
124		lcc: clock-controller@28000000 {
125			compatible = "qcom,lcc-msm8960";
126			reg = <0x28000000 0x1000>;
127			#clock-cells = <1>;
128			#reset-cells = <1>;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
129		};
130
131		clock-controller@4000000 {
132			compatible = "qcom,mmcc-msm8960";
133			reg = <0x4000000 0x1000>;
134			#clock-cells = <1>;
 
135			#reset-cells = <1>;
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
136		};
137
138		l2cc: clock-controller@2011000 {
139			compatible	= "syscon";
140			reg		= <0x2011000 0x1000>;
141		};
142
143		rpm@108000 {
144			compatible	= "qcom,rpm-msm8960";
145			reg		= <0x108000 0x1000>;
146			qcom,ipc	= <&l2cc 0x8 2>;
147
148			interrupts	= <0 19 0>, <0 21 0>, <0 22 0>;
149			interrupt-names	= "ack", "err", "wakeup";
 
 
150
151			regulators {
152				compatible = "qcom,rpm-pm8921-regulators";
153			};
154		};
155
156		acc0: clock-controller@2088000 {
157			compatible = "qcom,kpss-acc-v1";
158			reg = <0x02088000 0x1000>, <0x02008000 0x1000>;
159		};
160
161		acc1: clock-controller@2098000 {
162			compatible = "qcom,kpss-acc-v1";
163			reg = <0x02098000 0x1000>, <0x02008000 0x1000>;
164		};
165
166		saw0: regulator@2089000 {
167			compatible = "qcom,saw2";
168			reg = <0x02089000 0x1000>, <0x02009000 0x1000>;
169			regulator;
170		};
171
172		saw1: regulator@2099000 {
173			compatible = "qcom,saw2";
174			reg = <0x02099000 0x1000>, <0x02009000 0x1000>;
175			regulator;
176		};
177
178		gsbi5: gsbi@16400000 {
179			compatible = "qcom,gsbi-v1.0.0";
180			cell-index = <5>;
181			reg = <0x16400000 0x100>;
182			clocks = <&gcc GSBI5_H_CLK>;
183			clock-names = "iface";
184			#address-cells = <1>;
185			#size-cells = <1>;
186			ranges;
187
188			syscon-tcsr = <&tcsr>;
189
190			gsbi5_serial: serial@16440000 {
191				compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm";
192				reg = <0x16440000 0x1000>,
193				      <0x16400000 0x1000>;
194				interrupts = <0 154 0x0>;
195				clocks = <&gcc GSBI5_UART_CLK>, <&gcc GSBI5_H_CLK>;
196				clock-names = "core", "iface";
197				status = "disabled";
198			};
199		};
200
201		qcom,ssbi@500000 {
202			compatible = "qcom,ssbi";
203			reg = <0x500000 0x1000>;
204			qcom,controller-type = "pmic-arbiter";
205
206			pmicintc: pmic@0 {
207				compatible = "qcom,pm8921";
208				interrupt-parent = <&msmgpio>;
209				interrupts = <104 8>;
210				#interrupt-cells = <2>;
211				interrupt-controller;
212				#address-cells = <1>;
213				#size-cells = <0>;
214
215				pwrkey@1c {
216					compatible = "qcom,pm8921-pwrkey";
217					reg = <0x1c>;
218					interrupt-parent = <&pmicintc>;
219					interrupts = <50 1>, <51 1>;
 
220					debounce = <15625>;
221					pull-up;
222				};
223
224				keypad@148 {
225					compatible = "qcom,pm8921-keypad";
226					reg = <0x148>;
227					interrupt-parent = <&pmicintc>;
228					interrupts = <74 1>, <75 1>;
 
229					debounce = <15>;
230					scan-delay = <32>;
231					row-hold = <91500>;
232				};
233
234				rtc@11d {
235					compatible = "qcom,pm8921-rtc";
236					interrupt-parent = <&pmicintc>;
237					interrupts = <39 1>;
238					reg = <0x11d>;
239					allow-set-time;
240				};
241			};
242		};
243
244		rng@1a500000 {
245			compatible = "qcom,prng";
246			reg = <0x1a500000 0x200>;
247			clocks = <&gcc PRNG_CLK>;
248			clock-names = "core";
249		};
250
251		/* Temporary fixed regulator */
252		vsdcc_fixed: vsdcc-regulator {
253			compatible = "regulator-fixed";
254			regulator-name = "SDCC Power";
255			regulator-min-microvolt = <2700000>;
256			regulator-max-microvolt = <2700000>;
257			regulator-always-on;
258		};
259
260		amba {
261			compatible = "simple-bus";
262			#address-cells = <1>;
263			#size-cells = <1>;
264			ranges;
265			sdcc1: sdcc@12400000 {
266				status		= "disabled";
267				compatible	= "arm,pl18x", "arm,primecell";
268				arm,primecell-periphid = <0x00051180>;
269				reg		= <0x12400000 0x8000>;
270				interrupts	= <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>;
271				interrupt-names	= "cmd_irq";
272				clocks		= <&gcc SDC1_CLK>, <&gcc SDC1_H_CLK>;
273				clock-names	= "mclk", "apb_pclk";
274				bus-width	= <8>;
275				max-frequency	= <96000000>;
276				non-removable;
277				cap-sd-highspeed;
278				cap-mmc-highspeed;
279				vmmc-supply = <&vsdcc_fixed>;
280			};
281
282			sdcc3: sdcc@12180000 {
283				compatible	= "arm,pl18x", "arm,primecell";
284				arm,primecell-periphid = <0x00051180>;
285				status		= "disabled";
286				reg		= <0x12180000 0x8000>;
287				interrupts	= <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
288				interrupt-names	= "cmd_irq";
289				clocks		= <&gcc SDC3_CLK>, <&gcc SDC3_H_CLK>;
290				clock-names	= "mclk", "apb_pclk";
291				bus-width	= <4>;
292				cap-sd-highspeed;
293				cap-mmc-highspeed;
294				max-frequency	= <192000000>;
295				no-1-8-v;
296				vmmc-supply = <&vsdcc_fixed>;
297			};
298		};
299
300		tcsr: syscon@1a400000 {
301			compatible = "qcom,tcsr-msm8960", "syscon";
302			reg = <0x1a400000 0x100>;
303		};
304
305		gsbi@16000000 {
306			compatible = "qcom,gsbi-v1.0.0";
307			cell-index = <1>;
308			reg = <0x16000000 0x100>;
309			clocks = <&gcc GSBI1_H_CLK>;
310			clock-names = "iface";
311			#address-cells = <1>;
312			#size-cells = <1>;
313			ranges;
314
315			spi@16080000 {
316				compatible = "qcom,spi-qup-v1.1.1";
317				#address-cells = <1>;
318				#size-cells = <0>;
319				reg = <0x16080000 0x1000>;
320				interrupts = <0 147 0>;
321				spi-max-frequency = <24000000>;
322				cs-gpios = <&msmgpio 8 0>;
323
324				clocks = <&gcc GSBI1_QUP_CLK>, <&gcc GSBI1_H_CLK>;
325				clock-names = "core", "iface";
326				status = "disabled";
327			};
328		};
329	};
330};