Loading...
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * Renesas RPC-IF core driver
4 *
5 * Copyright (C) 2018-2019 Renesas Solutions Corp.
6 * Copyright (C) 2019 Macronix International Co., Ltd.
7 * Copyright (C) 2019-2020 Cogent Embedded, Inc.
8 */
9
10#include <linux/clk.h>
11#include <linux/io.h>
12#include <linux/module.h>
13#include <linux/platform_device.h>
14#include <linux/of.h>
15#include <linux/of_device.h>
16#include <linux/regmap.h>
17#include <linux/reset.h>
18
19#include <memory/renesas-rpc-if.h>
20
21#define RPCIF_CMNCR 0x0000 /* R/W */
22#define RPCIF_CMNCR_MD BIT(31)
23#define RPCIF_CMNCR_MOIIO3(val) (((val) & 0x3) << 22)
24#define RPCIF_CMNCR_MOIIO2(val) (((val) & 0x3) << 20)
25#define RPCIF_CMNCR_MOIIO1(val) (((val) & 0x3) << 18)
26#define RPCIF_CMNCR_MOIIO0(val) (((val) & 0x3) << 16)
27#define RPCIF_CMNCR_MOIIO(val) (RPCIF_CMNCR_MOIIO0(val) | RPCIF_CMNCR_MOIIO1(val) | \
28 RPCIF_CMNCR_MOIIO2(val) | RPCIF_CMNCR_MOIIO3(val))
29#define RPCIF_CMNCR_IO3FV(val) (((val) & 0x3) << 14) /* documented for RZ/G2L */
30#define RPCIF_CMNCR_IO2FV(val) (((val) & 0x3) << 12) /* documented for RZ/G2L */
31#define RPCIF_CMNCR_IO0FV(val) (((val) & 0x3) << 8)
32#define RPCIF_CMNCR_IOFV(val) (RPCIF_CMNCR_IO0FV(val) | RPCIF_CMNCR_IO2FV(val) | \
33 RPCIF_CMNCR_IO3FV(val))
34#define RPCIF_CMNCR_BSZ(val) (((val) & 0x3) << 0)
35
36#define RPCIF_SSLDR 0x0004 /* R/W */
37#define RPCIF_SSLDR_SPNDL(d) (((d) & 0x7) << 16)
38#define RPCIF_SSLDR_SLNDL(d) (((d) & 0x7) << 8)
39#define RPCIF_SSLDR_SCKDL(d) (((d) & 0x7) << 0)
40
41#define RPCIF_DRCR 0x000C /* R/W */
42#define RPCIF_DRCR_SSLN BIT(24)
43#define RPCIF_DRCR_RBURST(v) ((((v) - 1) & 0x1F) << 16)
44#define RPCIF_DRCR_RCF BIT(9)
45#define RPCIF_DRCR_RBE BIT(8)
46#define RPCIF_DRCR_SSLE BIT(0)
47
48#define RPCIF_DRCMR 0x0010 /* R/W */
49#define RPCIF_DRCMR_CMD(c) (((c) & 0xFF) << 16)
50#define RPCIF_DRCMR_OCMD(c) (((c) & 0xFF) << 0)
51
52#define RPCIF_DREAR 0x0014 /* R/W */
53#define RPCIF_DREAR_EAV(c) (((c) & 0xF) << 16)
54#define RPCIF_DREAR_EAC(c) (((c) & 0x7) << 0)
55
56#define RPCIF_DROPR 0x0018 /* R/W */
57
58#define RPCIF_DRENR 0x001C /* R/W */
59#define RPCIF_DRENR_CDB(o) (u32)((((o) & 0x3) << 30))
60#define RPCIF_DRENR_OCDB(o) (((o) & 0x3) << 28)
61#define RPCIF_DRENR_ADB(o) (((o) & 0x3) << 24)
62#define RPCIF_DRENR_OPDB(o) (((o) & 0x3) << 20)
63#define RPCIF_DRENR_DRDB(o) (((o) & 0x3) << 16)
64#define RPCIF_DRENR_DME BIT(15)
65#define RPCIF_DRENR_CDE BIT(14)
66#define RPCIF_DRENR_OCDE BIT(12)
67#define RPCIF_DRENR_ADE(v) (((v) & 0xF) << 8)
68#define RPCIF_DRENR_OPDE(v) (((v) & 0xF) << 4)
69
70#define RPCIF_SMCR 0x0020 /* R/W */
71#define RPCIF_SMCR_SSLKP BIT(8)
72#define RPCIF_SMCR_SPIRE BIT(2)
73#define RPCIF_SMCR_SPIWE BIT(1)
74#define RPCIF_SMCR_SPIE BIT(0)
75
76#define RPCIF_SMCMR 0x0024 /* R/W */
77#define RPCIF_SMCMR_CMD(c) (((c) & 0xFF) << 16)
78#define RPCIF_SMCMR_OCMD(c) (((c) & 0xFF) << 0)
79
80#define RPCIF_SMADR 0x0028 /* R/W */
81
82#define RPCIF_SMOPR 0x002C /* R/W */
83#define RPCIF_SMOPR_OPD3(o) (((o) & 0xFF) << 24)
84#define RPCIF_SMOPR_OPD2(o) (((o) & 0xFF) << 16)
85#define RPCIF_SMOPR_OPD1(o) (((o) & 0xFF) << 8)
86#define RPCIF_SMOPR_OPD0(o) (((o) & 0xFF) << 0)
87
88#define RPCIF_SMENR 0x0030 /* R/W */
89#define RPCIF_SMENR_CDB(o) (((o) & 0x3) << 30)
90#define RPCIF_SMENR_OCDB(o) (((o) & 0x3) << 28)
91#define RPCIF_SMENR_ADB(o) (((o) & 0x3) << 24)
92#define RPCIF_SMENR_OPDB(o) (((o) & 0x3) << 20)
93#define RPCIF_SMENR_SPIDB(o) (((o) & 0x3) << 16)
94#define RPCIF_SMENR_DME BIT(15)
95#define RPCIF_SMENR_CDE BIT(14)
96#define RPCIF_SMENR_OCDE BIT(12)
97#define RPCIF_SMENR_ADE(v) (((v) & 0xF) << 8)
98#define RPCIF_SMENR_OPDE(v) (((v) & 0xF) << 4)
99#define RPCIF_SMENR_SPIDE(v) (((v) & 0xF) << 0)
100
101#define RPCIF_SMRDR0 0x0038 /* R */
102#define RPCIF_SMRDR1 0x003C /* R */
103#define RPCIF_SMWDR0 0x0040 /* W */
104#define RPCIF_SMWDR1 0x0044 /* W */
105
106#define RPCIF_CMNSR 0x0048 /* R */
107#define RPCIF_CMNSR_SSLF BIT(1)
108#define RPCIF_CMNSR_TEND BIT(0)
109
110#define RPCIF_DRDMCR 0x0058 /* R/W */
111#define RPCIF_DMDMCR_DMCYC(v) ((((v) - 1) & 0x1F) << 0)
112
113#define RPCIF_DRDRENR 0x005C /* R/W */
114#define RPCIF_DRDRENR_HYPE(v) (((v) & 0x7) << 12)
115#define RPCIF_DRDRENR_ADDRE BIT(8)
116#define RPCIF_DRDRENR_OPDRE BIT(4)
117#define RPCIF_DRDRENR_DRDRE BIT(0)
118
119#define RPCIF_SMDMCR 0x0060 /* R/W */
120#define RPCIF_SMDMCR_DMCYC(v) ((((v) - 1) & 0x1F) << 0)
121
122#define RPCIF_SMDRENR 0x0064 /* R/W */
123#define RPCIF_SMDRENR_HYPE(v) (((v) & 0x7) << 12)
124#define RPCIF_SMDRENR_ADDRE BIT(8)
125#define RPCIF_SMDRENR_OPDRE BIT(4)
126#define RPCIF_SMDRENR_SPIDRE BIT(0)
127
128#define RPCIF_PHYADD 0x0070 /* R/W available on R-Car E3/D3/V3M and RZ/G2{E,L} */
129#define RPCIF_PHYWR 0x0074 /* R/W available on R-Car E3/D3/V3M and RZ/G2{E,L} */
130
131#define RPCIF_PHYCNT 0x007C /* R/W */
132#define RPCIF_PHYCNT_CAL BIT(31)
133#define RPCIF_PHYCNT_OCTA(v) (((v) & 0x3) << 22)
134#define RPCIF_PHYCNT_EXDS BIT(21)
135#define RPCIF_PHYCNT_OCT BIT(20)
136#define RPCIF_PHYCNT_DDRCAL BIT(19)
137#define RPCIF_PHYCNT_HS BIT(18)
138#define RPCIF_PHYCNT_CKSEL(v) (((v) & 0x3) << 16) /* valid only for RZ/G2L */
139#define RPCIF_PHYCNT_STRTIM(v) (((v) & 0x7) << 15 | ((v) & 0x8) << 24) /* valid for R-Car and RZ/G2{E,H,M,N} */
140
141#define RPCIF_PHYCNT_WBUF2 BIT(4)
142#define RPCIF_PHYCNT_WBUF BIT(2)
143#define RPCIF_PHYCNT_PHYMEM(v) (((v) & 0x3) << 0)
144#define RPCIF_PHYCNT_PHYMEM_MASK GENMASK(1, 0)
145
146#define RPCIF_PHYOFFSET1 0x0080 /* R/W */
147#define RPCIF_PHYOFFSET1_DDRTMG(v) (((v) & 0x3) << 28)
148
149#define RPCIF_PHYOFFSET2 0x0084 /* R/W */
150#define RPCIF_PHYOFFSET2_OCTTMG(v) (((v) & 0x7) << 8)
151
152#define RPCIF_PHYINT 0x0088 /* R/W */
153#define RPCIF_PHYINT_WPVAL BIT(1)
154
155static const struct regmap_range rpcif_volatile_ranges[] = {
156 regmap_reg_range(RPCIF_SMRDR0, RPCIF_SMRDR1),
157 regmap_reg_range(RPCIF_SMWDR0, RPCIF_SMWDR1),
158 regmap_reg_range(RPCIF_CMNSR, RPCIF_CMNSR),
159};
160
161static const struct regmap_access_table rpcif_volatile_table = {
162 .yes_ranges = rpcif_volatile_ranges,
163 .n_yes_ranges = ARRAY_SIZE(rpcif_volatile_ranges),
164};
165
166
167/*
168 * Custom accessor functions to ensure SM[RW]DR[01] are always accessed with
169 * proper width. Requires rpcif.xfer_size to be correctly set before!
170 */
171static int rpcif_reg_read(void *context, unsigned int reg, unsigned int *val)
172{
173 struct rpcif *rpc = context;
174
175 switch (reg) {
176 case RPCIF_SMRDR0:
177 case RPCIF_SMWDR0:
178 switch (rpc->xfer_size) {
179 case 1:
180 *val = readb(rpc->base + reg);
181 return 0;
182
183 case 2:
184 *val = readw(rpc->base + reg);
185 return 0;
186
187 case 4:
188 case 8:
189 *val = readl(rpc->base + reg);
190 return 0;
191
192 default:
193 return -EILSEQ;
194 }
195
196 case RPCIF_SMRDR1:
197 case RPCIF_SMWDR1:
198 if (rpc->xfer_size != 8)
199 return -EILSEQ;
200 break;
201 }
202
203 *val = readl(rpc->base + reg);
204 return 0;
205}
206
207static int rpcif_reg_write(void *context, unsigned int reg, unsigned int val)
208{
209 struct rpcif *rpc = context;
210
211 switch (reg) {
212 case RPCIF_SMWDR0:
213 switch (rpc->xfer_size) {
214 case 1:
215 writeb(val, rpc->base + reg);
216 return 0;
217
218 case 2:
219 writew(val, rpc->base + reg);
220 return 0;
221
222 case 4:
223 case 8:
224 writel(val, rpc->base + reg);
225 return 0;
226
227 default:
228 return -EILSEQ;
229 }
230
231 case RPCIF_SMWDR1:
232 if (rpc->xfer_size != 8)
233 return -EILSEQ;
234 break;
235
236 case RPCIF_SMRDR0:
237 case RPCIF_SMRDR1:
238 return -EPERM;
239 }
240
241 writel(val, rpc->base + reg);
242 return 0;
243}
244
245static const struct regmap_config rpcif_regmap_config = {
246 .reg_bits = 32,
247 .val_bits = 32,
248 .reg_stride = 4,
249 .reg_read = rpcif_reg_read,
250 .reg_write = rpcif_reg_write,
251 .fast_io = true,
252 .max_register = RPCIF_PHYINT,
253 .volatile_table = &rpcif_volatile_table,
254};
255
256int rpcif_sw_init(struct rpcif *rpc, struct device *dev)
257{
258 struct platform_device *pdev = to_platform_device(dev);
259 struct resource *res;
260
261 rpc->dev = dev;
262
263 rpc->base = devm_platform_ioremap_resource_byname(pdev, "regs");
264 if (IS_ERR(rpc->base))
265 return PTR_ERR(rpc->base);
266
267 rpc->regmap = devm_regmap_init(&pdev->dev, NULL, rpc, &rpcif_regmap_config);
268 if (IS_ERR(rpc->regmap)) {
269 dev_err(&pdev->dev,
270 "failed to init regmap for rpcif, error %ld\n",
271 PTR_ERR(rpc->regmap));
272 return PTR_ERR(rpc->regmap);
273 }
274
275 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dirmap");
276 rpc->dirmap = devm_ioremap_resource(&pdev->dev, res);
277 if (IS_ERR(rpc->dirmap))
278 return PTR_ERR(rpc->dirmap);
279 rpc->size = resource_size(res);
280
281 rpc->type = (uintptr_t)of_device_get_match_data(dev);
282 rpc->rstc = devm_reset_control_get_exclusive(&pdev->dev, NULL);
283
284 return PTR_ERR_OR_ZERO(rpc->rstc);
285}
286EXPORT_SYMBOL(rpcif_sw_init);
287
288static void rpcif_rzg2l_timing_adjust_sdr(struct rpcif *rpc)
289{
290 regmap_write(rpc->regmap, RPCIF_PHYWR, 0xa5390000);
291 regmap_write(rpc->regmap, RPCIF_PHYADD, 0x80000000);
292 regmap_write(rpc->regmap, RPCIF_PHYWR, 0x00008080);
293 regmap_write(rpc->regmap, RPCIF_PHYADD, 0x80000022);
294 regmap_write(rpc->regmap, RPCIF_PHYWR, 0x00008080);
295 regmap_write(rpc->regmap, RPCIF_PHYADD, 0x80000024);
296 regmap_update_bits(rpc->regmap, RPCIF_PHYCNT, RPCIF_PHYCNT_CKSEL(3),
297 RPCIF_PHYCNT_CKSEL(3));
298 regmap_write(rpc->regmap, RPCIF_PHYWR, 0x00000030);
299 regmap_write(rpc->regmap, RPCIF_PHYADD, 0x80000032);
300}
301
302int rpcif_hw_init(struct rpcif *rpc, bool hyperflash)
303{
304 u32 dummy;
305
306 pm_runtime_get_sync(rpc->dev);
307
308 if (rpc->type == RPCIF_RZ_G2L) {
309 int ret;
310
311 ret = reset_control_reset(rpc->rstc);
312 if (ret)
313 return ret;
314 usleep_range(200, 300);
315 rpcif_rzg2l_timing_adjust_sdr(rpc);
316 }
317
318 regmap_update_bits(rpc->regmap, RPCIF_PHYCNT, RPCIF_PHYCNT_PHYMEM_MASK,
319 RPCIF_PHYCNT_PHYMEM(hyperflash ? 3 : 0));
320
321 /* DMA Transfer is not supported */
322 regmap_update_bits(rpc->regmap, RPCIF_PHYCNT, RPCIF_PHYCNT_HS, 0);
323
324 if (rpc->type == RPCIF_RCAR_GEN3)
325 regmap_update_bits(rpc->regmap, RPCIF_PHYCNT,
326 RPCIF_PHYCNT_STRTIM(7), RPCIF_PHYCNT_STRTIM(7));
327 else if (rpc->type == RPCIF_RCAR_GEN4)
328 regmap_update_bits(rpc->regmap, RPCIF_PHYCNT,
329 RPCIF_PHYCNT_STRTIM(15), RPCIF_PHYCNT_STRTIM(15));
330
331 regmap_update_bits(rpc->regmap, RPCIF_PHYOFFSET1, RPCIF_PHYOFFSET1_DDRTMG(3),
332 RPCIF_PHYOFFSET1_DDRTMG(3));
333 regmap_update_bits(rpc->regmap, RPCIF_PHYOFFSET2, RPCIF_PHYOFFSET2_OCTTMG(7),
334 RPCIF_PHYOFFSET2_OCTTMG(4));
335
336 if (hyperflash)
337 regmap_update_bits(rpc->regmap, RPCIF_PHYINT,
338 RPCIF_PHYINT_WPVAL, 0);
339
340 if (rpc->type == RPCIF_RZ_G2L)
341 regmap_update_bits(rpc->regmap, RPCIF_CMNCR,
342 RPCIF_CMNCR_MOIIO(3) | RPCIF_CMNCR_IOFV(3) |
343 RPCIF_CMNCR_BSZ(3),
344 RPCIF_CMNCR_MOIIO(1) | RPCIF_CMNCR_IOFV(2) |
345 RPCIF_CMNCR_BSZ(hyperflash ? 1 : 0));
346 else
347 regmap_update_bits(rpc->regmap, RPCIF_CMNCR,
348 RPCIF_CMNCR_MOIIO(3) | RPCIF_CMNCR_BSZ(3),
349 RPCIF_CMNCR_MOIIO(3) |
350 RPCIF_CMNCR_BSZ(hyperflash ? 1 : 0));
351
352 /* Set RCF after BSZ update */
353 regmap_write(rpc->regmap, RPCIF_DRCR, RPCIF_DRCR_RCF);
354 /* Dummy read according to spec */
355 regmap_read(rpc->regmap, RPCIF_DRCR, &dummy);
356 regmap_write(rpc->regmap, RPCIF_SSLDR, RPCIF_SSLDR_SPNDL(7) |
357 RPCIF_SSLDR_SLNDL(7) | RPCIF_SSLDR_SCKDL(7));
358
359 pm_runtime_put(rpc->dev);
360
361 rpc->bus_size = hyperflash ? 2 : 1;
362
363 return 0;
364}
365EXPORT_SYMBOL(rpcif_hw_init);
366
367static int wait_msg_xfer_end(struct rpcif *rpc)
368{
369 u32 sts;
370
371 return regmap_read_poll_timeout(rpc->regmap, RPCIF_CMNSR, sts,
372 sts & RPCIF_CMNSR_TEND, 0,
373 USEC_PER_SEC);
374}
375
376static u8 rpcif_bits_set(struct rpcif *rpc, u32 nbytes)
377{
378 if (rpc->bus_size == 2)
379 nbytes /= 2;
380 nbytes = clamp(nbytes, 1U, 4U);
381 return GENMASK(3, 4 - nbytes);
382}
383
384static u8 rpcif_bit_size(u8 buswidth)
385{
386 return buswidth > 4 ? 2 : ilog2(buswidth);
387}
388
389void rpcif_prepare(struct rpcif *rpc, const struct rpcif_op *op, u64 *offs,
390 size_t *len)
391{
392 rpc->smcr = 0;
393 rpc->smadr = 0;
394 rpc->enable = 0;
395 rpc->command = 0;
396 rpc->option = 0;
397 rpc->dummy = 0;
398 rpc->ddr = 0;
399 rpc->xferlen = 0;
400
401 if (op->cmd.buswidth) {
402 rpc->enable = RPCIF_SMENR_CDE |
403 RPCIF_SMENR_CDB(rpcif_bit_size(op->cmd.buswidth));
404 rpc->command = RPCIF_SMCMR_CMD(op->cmd.opcode);
405 if (op->cmd.ddr)
406 rpc->ddr = RPCIF_SMDRENR_HYPE(0x5);
407 }
408 if (op->ocmd.buswidth) {
409 rpc->enable |= RPCIF_SMENR_OCDE |
410 RPCIF_SMENR_OCDB(rpcif_bit_size(op->ocmd.buswidth));
411 rpc->command |= RPCIF_SMCMR_OCMD(op->ocmd.opcode);
412 }
413
414 if (op->addr.buswidth) {
415 rpc->enable |=
416 RPCIF_SMENR_ADB(rpcif_bit_size(op->addr.buswidth));
417 if (op->addr.nbytes == 4)
418 rpc->enable |= RPCIF_SMENR_ADE(0xF);
419 else
420 rpc->enable |= RPCIF_SMENR_ADE(GENMASK(
421 2, 3 - op->addr.nbytes));
422 if (op->addr.ddr)
423 rpc->ddr |= RPCIF_SMDRENR_ADDRE;
424
425 if (offs && len)
426 rpc->smadr = *offs;
427 else
428 rpc->smadr = op->addr.val;
429 }
430
431 if (op->dummy.buswidth) {
432 rpc->enable |= RPCIF_SMENR_DME;
433 rpc->dummy = RPCIF_SMDMCR_DMCYC(op->dummy.ncycles /
434 op->dummy.buswidth);
435 }
436
437 if (op->option.buswidth) {
438 rpc->enable |= RPCIF_SMENR_OPDE(
439 rpcif_bits_set(rpc, op->option.nbytes)) |
440 RPCIF_SMENR_OPDB(rpcif_bit_size(op->option.buswidth));
441 if (op->option.ddr)
442 rpc->ddr |= RPCIF_SMDRENR_OPDRE;
443 rpc->option = op->option.val;
444 }
445
446 rpc->dir = op->data.dir;
447 if (op->data.buswidth) {
448 u32 nbytes;
449
450 rpc->buffer = op->data.buf.in;
451 switch (op->data.dir) {
452 case RPCIF_DATA_IN:
453 rpc->smcr = RPCIF_SMCR_SPIRE;
454 break;
455 case RPCIF_DATA_OUT:
456 rpc->smcr = RPCIF_SMCR_SPIWE;
457 break;
458 default:
459 break;
460 }
461 if (op->data.ddr)
462 rpc->ddr |= RPCIF_SMDRENR_SPIDRE;
463
464 if (offs && len)
465 nbytes = *len;
466 else
467 nbytes = op->data.nbytes;
468 rpc->xferlen = nbytes;
469
470 rpc->enable |= RPCIF_SMENR_SPIDB(rpcif_bit_size(op->data.buswidth));
471 }
472}
473EXPORT_SYMBOL(rpcif_prepare);
474
475int rpcif_manual_xfer(struct rpcif *rpc)
476{
477 u32 smenr, smcr, pos = 0, max = rpc->bus_size == 2 ? 8 : 4;
478 int ret = 0;
479
480 pm_runtime_get_sync(rpc->dev);
481
482 regmap_update_bits(rpc->regmap, RPCIF_PHYCNT,
483 RPCIF_PHYCNT_CAL, RPCIF_PHYCNT_CAL);
484 regmap_update_bits(rpc->regmap, RPCIF_CMNCR,
485 RPCIF_CMNCR_MD, RPCIF_CMNCR_MD);
486 regmap_write(rpc->regmap, RPCIF_SMCMR, rpc->command);
487 regmap_write(rpc->regmap, RPCIF_SMOPR, rpc->option);
488 regmap_write(rpc->regmap, RPCIF_SMDMCR, rpc->dummy);
489 regmap_write(rpc->regmap, RPCIF_SMDRENR, rpc->ddr);
490 regmap_write(rpc->regmap, RPCIF_SMADR, rpc->smadr);
491 smenr = rpc->enable;
492
493 switch (rpc->dir) {
494 case RPCIF_DATA_OUT:
495 while (pos < rpc->xferlen) {
496 u32 bytes_left = rpc->xferlen - pos;
497 u32 nbytes, data[2], *p = data;
498
499 smcr = rpc->smcr | RPCIF_SMCR_SPIE;
500
501 /* nbytes may only be 1, 2, 4, or 8 */
502 nbytes = bytes_left >= max ? max : (1 << ilog2(bytes_left));
503 if (bytes_left > nbytes)
504 smcr |= RPCIF_SMCR_SSLKP;
505
506 smenr |= RPCIF_SMENR_SPIDE(rpcif_bits_set(rpc, nbytes));
507 regmap_write(rpc->regmap, RPCIF_SMENR, smenr);
508 rpc->xfer_size = nbytes;
509
510 memcpy(data, rpc->buffer + pos, nbytes);
511 if (nbytes == 8)
512 regmap_write(rpc->regmap, RPCIF_SMWDR1, *p++);
513 regmap_write(rpc->regmap, RPCIF_SMWDR0, *p);
514
515 regmap_write(rpc->regmap, RPCIF_SMCR, smcr);
516 ret = wait_msg_xfer_end(rpc);
517 if (ret)
518 goto err_out;
519
520 pos += nbytes;
521 smenr = rpc->enable &
522 ~RPCIF_SMENR_CDE & ~RPCIF_SMENR_ADE(0xF);
523 }
524 break;
525 case RPCIF_DATA_IN:
526 /*
527 * RPC-IF spoils the data for the commands without an address
528 * phase (like RDID) in the manual mode, so we'll have to work
529 * around this issue by using the external address space read
530 * mode instead.
531 */
532 if (!(smenr & RPCIF_SMENR_ADE(0xF)) && rpc->dirmap) {
533 u32 dummy;
534
535 regmap_update_bits(rpc->regmap, RPCIF_CMNCR,
536 RPCIF_CMNCR_MD, 0);
537 regmap_write(rpc->regmap, RPCIF_DRCR,
538 RPCIF_DRCR_RBURST(32) | RPCIF_DRCR_RBE);
539 regmap_write(rpc->regmap, RPCIF_DRCMR, rpc->command);
540 regmap_write(rpc->regmap, RPCIF_DREAR,
541 RPCIF_DREAR_EAC(1));
542 regmap_write(rpc->regmap, RPCIF_DROPR, rpc->option);
543 regmap_write(rpc->regmap, RPCIF_DRENR,
544 smenr & ~RPCIF_SMENR_SPIDE(0xF));
545 regmap_write(rpc->regmap, RPCIF_DRDMCR, rpc->dummy);
546 regmap_write(rpc->regmap, RPCIF_DRDRENR, rpc->ddr);
547 memcpy_fromio(rpc->buffer, rpc->dirmap, rpc->xferlen);
548 regmap_write(rpc->regmap, RPCIF_DRCR, RPCIF_DRCR_RCF);
549 /* Dummy read according to spec */
550 regmap_read(rpc->regmap, RPCIF_DRCR, &dummy);
551 break;
552 }
553 while (pos < rpc->xferlen) {
554 u32 bytes_left = rpc->xferlen - pos;
555 u32 nbytes, data[2], *p = data;
556
557 /* nbytes may only be 1, 2, 4, or 8 */
558 nbytes = bytes_left >= max ? max : (1 << ilog2(bytes_left));
559
560 regmap_write(rpc->regmap, RPCIF_SMADR,
561 rpc->smadr + pos);
562 smenr &= ~RPCIF_SMENR_SPIDE(0xF);
563 smenr |= RPCIF_SMENR_SPIDE(rpcif_bits_set(rpc, nbytes));
564 regmap_write(rpc->regmap, RPCIF_SMENR, smenr);
565 regmap_write(rpc->regmap, RPCIF_SMCR,
566 rpc->smcr | RPCIF_SMCR_SPIE);
567 rpc->xfer_size = nbytes;
568 ret = wait_msg_xfer_end(rpc);
569 if (ret)
570 goto err_out;
571
572 if (nbytes == 8)
573 regmap_read(rpc->regmap, RPCIF_SMRDR1, p++);
574 regmap_read(rpc->regmap, RPCIF_SMRDR0, p);
575 memcpy(rpc->buffer + pos, data, nbytes);
576
577 pos += nbytes;
578 }
579 break;
580 default:
581 regmap_write(rpc->regmap, RPCIF_SMENR, rpc->enable);
582 regmap_write(rpc->regmap, RPCIF_SMCR,
583 rpc->smcr | RPCIF_SMCR_SPIE);
584 ret = wait_msg_xfer_end(rpc);
585 if (ret)
586 goto err_out;
587 }
588
589exit:
590 pm_runtime_put(rpc->dev);
591 return ret;
592
593err_out:
594 if (reset_control_reset(rpc->rstc))
595 dev_err(rpc->dev, "Failed to reset HW\n");
596 rpcif_hw_init(rpc, rpc->bus_size == 2);
597 goto exit;
598}
599EXPORT_SYMBOL(rpcif_manual_xfer);
600
601static void memcpy_fromio_readw(void *to,
602 const void __iomem *from,
603 size_t count)
604{
605 const int maxw = (IS_ENABLED(CONFIG_64BIT)) ? 8 : 4;
606 u8 buf[2];
607
608 if (count && ((unsigned long)from & 1)) {
609 *(u16 *)buf = __raw_readw((void __iomem *)((unsigned long)from & ~1));
610 *(u8 *)to = buf[1];
611 from++;
612 to++;
613 count--;
614 }
615 while (count >= 2 && !IS_ALIGNED((unsigned long)from, maxw)) {
616 *(u16 *)to = __raw_readw(from);
617 from += 2;
618 to += 2;
619 count -= 2;
620 }
621 while (count >= maxw) {
622#ifdef CONFIG_64BIT
623 *(u64 *)to = __raw_readq(from);
624#else
625 *(u32 *)to = __raw_readl(from);
626#endif
627 from += maxw;
628 to += maxw;
629 count -= maxw;
630 }
631 while (count >= 2) {
632 *(u16 *)to = __raw_readw(from);
633 from += 2;
634 to += 2;
635 count -= 2;
636 }
637 if (count) {
638 *(u16 *)buf = __raw_readw(from);
639 *(u8 *)to = buf[0];
640 }
641}
642
643ssize_t rpcif_dirmap_read(struct rpcif *rpc, u64 offs, size_t len, void *buf)
644{
645 loff_t from = offs & (rpc->size - 1);
646 size_t size = rpc->size - from;
647
648 if (len > size)
649 len = size;
650
651 pm_runtime_get_sync(rpc->dev);
652
653 regmap_update_bits(rpc->regmap, RPCIF_CMNCR, RPCIF_CMNCR_MD, 0);
654 regmap_write(rpc->regmap, RPCIF_DRCR, 0);
655 regmap_write(rpc->regmap, RPCIF_DRCMR, rpc->command);
656 regmap_write(rpc->regmap, RPCIF_DREAR,
657 RPCIF_DREAR_EAV(offs >> 25) | RPCIF_DREAR_EAC(1));
658 regmap_write(rpc->regmap, RPCIF_DROPR, rpc->option);
659 regmap_write(rpc->regmap, RPCIF_DRENR,
660 rpc->enable & ~RPCIF_SMENR_SPIDE(0xF));
661 regmap_write(rpc->regmap, RPCIF_DRDMCR, rpc->dummy);
662 regmap_write(rpc->regmap, RPCIF_DRDRENR, rpc->ddr);
663
664 if (rpc->bus_size == 2)
665 memcpy_fromio_readw(buf, rpc->dirmap + from, len);
666 else
667 memcpy_fromio(buf, rpc->dirmap + from, len);
668
669 pm_runtime_put(rpc->dev);
670
671 return len;
672}
673EXPORT_SYMBOL(rpcif_dirmap_read);
674
675static int rpcif_probe(struct platform_device *pdev)
676{
677 struct platform_device *vdev;
678 struct device_node *flash;
679 const char *name;
680 int ret;
681
682 flash = of_get_next_child(pdev->dev.of_node, NULL);
683 if (!flash) {
684 dev_warn(&pdev->dev, "no flash node found\n");
685 return -ENODEV;
686 }
687
688 if (of_device_is_compatible(flash, "jedec,spi-nor")) {
689 name = "rpc-if-spi";
690 } else if (of_device_is_compatible(flash, "cfi-flash")) {
691 name = "rpc-if-hyperflash";
692 } else {
693 of_node_put(flash);
694 dev_warn(&pdev->dev, "unknown flash type\n");
695 return -ENODEV;
696 }
697 of_node_put(flash);
698
699 vdev = platform_device_alloc(name, pdev->id);
700 if (!vdev)
701 return -ENOMEM;
702 vdev->dev.parent = &pdev->dev;
703 platform_set_drvdata(pdev, vdev);
704
705 ret = platform_device_add(vdev);
706 if (ret) {
707 platform_device_put(vdev);
708 return ret;
709 }
710
711 return 0;
712}
713
714static int rpcif_remove(struct platform_device *pdev)
715{
716 struct platform_device *vdev = platform_get_drvdata(pdev);
717
718 platform_device_unregister(vdev);
719
720 return 0;
721}
722
723static const struct of_device_id rpcif_of_match[] = {
724 { .compatible = "renesas,rcar-gen3-rpc-if", .data = (void *)RPCIF_RCAR_GEN3 },
725 { .compatible = "renesas,rcar-gen4-rpc-if", .data = (void *)RPCIF_RCAR_GEN4 },
726 { .compatible = "renesas,rzg2l-rpc-if", .data = (void *)RPCIF_RZ_G2L },
727 {},
728};
729MODULE_DEVICE_TABLE(of, rpcif_of_match);
730
731static struct platform_driver rpcif_driver = {
732 .probe = rpcif_probe,
733 .remove = rpcif_remove,
734 .driver = {
735 .name = "rpc-if",
736 .of_match_table = rpcif_of_match,
737 },
738};
739module_platform_driver(rpcif_driver);
740
741MODULE_DESCRIPTION("Renesas RPC-IF core driver");
742MODULE_LICENSE("GPL v2");
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * Renesas RPC-IF core driver
4 *
5 * Copyright (C) 2018-2019 Renesas Solutions Corp.
6 * Copyright (C) 2019 Macronix International Co., Ltd.
7 * Copyright (C) 2019-2020 Cogent Embedded, Inc.
8 */
9
10#include <linux/clk.h>
11#include <linux/io.h>
12#include <linux/module.h>
13#include <linux/platform_device.h>
14#include <linux/of.h>
15#include <linux/regmap.h>
16#include <linux/reset.h>
17
18#include <memory/renesas-rpc-if.h>
19
20#define RPCIF_CMNCR 0x0000 /* R/W */
21#define RPCIF_CMNCR_MD BIT(31)
22#define RPCIF_CMNCR_SFDE BIT(24) /* undocumented but must be set */
23#define RPCIF_CMNCR_MOIIO3(val) (((val) & 0x3) << 22)
24#define RPCIF_CMNCR_MOIIO2(val) (((val) & 0x3) << 20)
25#define RPCIF_CMNCR_MOIIO1(val) (((val) & 0x3) << 18)
26#define RPCIF_CMNCR_MOIIO0(val) (((val) & 0x3) << 16)
27#define RPCIF_CMNCR_MOIIO_HIZ (RPCIF_CMNCR_MOIIO0(3) | \
28 RPCIF_CMNCR_MOIIO1(3) | \
29 RPCIF_CMNCR_MOIIO2(3) | RPCIF_CMNCR_MOIIO3(3))
30#define RPCIF_CMNCR_IO3FV(val) (((val) & 0x3) << 14) /* undocumented */
31#define RPCIF_CMNCR_IO2FV(val) (((val) & 0x3) << 12) /* undocumented */
32#define RPCIF_CMNCR_IO0FV(val) (((val) & 0x3) << 8)
33#define RPCIF_CMNCR_IOFV_HIZ (RPCIF_CMNCR_IO0FV(3) | RPCIF_CMNCR_IO2FV(3) | \
34 RPCIF_CMNCR_IO3FV(3))
35#define RPCIF_CMNCR_BSZ(val) (((val) & 0x3) << 0)
36
37#define RPCIF_SSLDR 0x0004 /* R/W */
38#define RPCIF_SSLDR_SPNDL(d) (((d) & 0x7) << 16)
39#define RPCIF_SSLDR_SLNDL(d) (((d) & 0x7) << 8)
40#define RPCIF_SSLDR_SCKDL(d) (((d) & 0x7) << 0)
41
42#define RPCIF_DRCR 0x000C /* R/W */
43#define RPCIF_DRCR_SSLN BIT(24)
44#define RPCIF_DRCR_RBURST(v) ((((v) - 1) & 0x1F) << 16)
45#define RPCIF_DRCR_RCF BIT(9)
46#define RPCIF_DRCR_RBE BIT(8)
47#define RPCIF_DRCR_SSLE BIT(0)
48
49#define RPCIF_DRCMR 0x0010 /* R/W */
50#define RPCIF_DRCMR_CMD(c) (((c) & 0xFF) << 16)
51#define RPCIF_DRCMR_OCMD(c) (((c) & 0xFF) << 0)
52
53#define RPCIF_DREAR 0x0014 /* R/W */
54#define RPCIF_DREAR_EAV(c) (((c) & 0xF) << 16)
55#define RPCIF_DREAR_EAC(c) (((c) & 0x7) << 0)
56
57#define RPCIF_DROPR 0x0018 /* R/W */
58
59#define RPCIF_DRENR 0x001C /* R/W */
60#define RPCIF_DRENR_CDB(o) (u32)((((o) & 0x3) << 30))
61#define RPCIF_DRENR_OCDB(o) (((o) & 0x3) << 28)
62#define RPCIF_DRENR_ADB(o) (((o) & 0x3) << 24)
63#define RPCIF_DRENR_OPDB(o) (((o) & 0x3) << 20)
64#define RPCIF_DRENR_DRDB(o) (((o) & 0x3) << 16)
65#define RPCIF_DRENR_DME BIT(15)
66#define RPCIF_DRENR_CDE BIT(14)
67#define RPCIF_DRENR_OCDE BIT(12)
68#define RPCIF_DRENR_ADE(v) (((v) & 0xF) << 8)
69#define RPCIF_DRENR_OPDE(v) (((v) & 0xF) << 4)
70
71#define RPCIF_SMCR 0x0020 /* R/W */
72#define RPCIF_SMCR_SSLKP BIT(8)
73#define RPCIF_SMCR_SPIRE BIT(2)
74#define RPCIF_SMCR_SPIWE BIT(1)
75#define RPCIF_SMCR_SPIE BIT(0)
76
77#define RPCIF_SMCMR 0x0024 /* R/W */
78#define RPCIF_SMCMR_CMD(c) (((c) & 0xFF) << 16)
79#define RPCIF_SMCMR_OCMD(c) (((c) & 0xFF) << 0)
80
81#define RPCIF_SMADR 0x0028 /* R/W */
82
83#define RPCIF_SMOPR 0x002C /* R/W */
84#define RPCIF_SMOPR_OPD3(o) (((o) & 0xFF) << 24)
85#define RPCIF_SMOPR_OPD2(o) (((o) & 0xFF) << 16)
86#define RPCIF_SMOPR_OPD1(o) (((o) & 0xFF) << 8)
87#define RPCIF_SMOPR_OPD0(o) (((o) & 0xFF) << 0)
88
89#define RPCIF_SMENR 0x0030 /* R/W */
90#define RPCIF_SMENR_CDB(o) (((o) & 0x3) << 30)
91#define RPCIF_SMENR_OCDB(o) (((o) & 0x3) << 28)
92#define RPCIF_SMENR_ADB(o) (((o) & 0x3) << 24)
93#define RPCIF_SMENR_OPDB(o) (((o) & 0x3) << 20)
94#define RPCIF_SMENR_SPIDB(o) (((o) & 0x3) << 16)
95#define RPCIF_SMENR_DME BIT(15)
96#define RPCIF_SMENR_CDE BIT(14)
97#define RPCIF_SMENR_OCDE BIT(12)
98#define RPCIF_SMENR_ADE(v) (((v) & 0xF) << 8)
99#define RPCIF_SMENR_OPDE(v) (((v) & 0xF) << 4)
100#define RPCIF_SMENR_SPIDE(v) (((v) & 0xF) << 0)
101
102#define RPCIF_SMRDR0 0x0038 /* R */
103#define RPCIF_SMRDR1 0x003C /* R */
104#define RPCIF_SMWDR0 0x0040 /* W */
105#define RPCIF_SMWDR1 0x0044 /* W */
106
107#define RPCIF_CMNSR 0x0048 /* R */
108#define RPCIF_CMNSR_SSLF BIT(1)
109#define RPCIF_CMNSR_TEND BIT(0)
110
111#define RPCIF_DRDMCR 0x0058 /* R/W */
112#define RPCIF_DMDMCR_DMCYC(v) ((((v) - 1) & 0x1F) << 0)
113
114#define RPCIF_DRDRENR 0x005C /* R/W */
115#define RPCIF_DRDRENR_HYPE(v) (((v) & 0x7) << 12)
116#define RPCIF_DRDRENR_ADDRE BIT(8)
117#define RPCIF_DRDRENR_OPDRE BIT(4)
118#define RPCIF_DRDRENR_DRDRE BIT(0)
119
120#define RPCIF_SMDMCR 0x0060 /* R/W */
121#define RPCIF_SMDMCR_DMCYC(v) ((((v) - 1) & 0x1F) << 0)
122
123#define RPCIF_SMDRENR 0x0064 /* R/W */
124#define RPCIF_SMDRENR_HYPE(v) (((v) & 0x7) << 12)
125#define RPCIF_SMDRENR_ADDRE BIT(8)
126#define RPCIF_SMDRENR_OPDRE BIT(4)
127#define RPCIF_SMDRENR_SPIDRE BIT(0)
128
129#define RPCIF_PHYCNT 0x007C /* R/W */
130#define RPCIF_PHYCNT_CAL BIT(31)
131#define RPCIF_PHYCNT_OCTA(v) (((v) & 0x3) << 22)
132#define RPCIF_PHYCNT_EXDS BIT(21)
133#define RPCIF_PHYCNT_OCT BIT(20)
134#define RPCIF_PHYCNT_DDRCAL BIT(19)
135#define RPCIF_PHYCNT_HS BIT(18)
136#define RPCIF_PHYCNT_STRTIM(v) (((v) & 0x7) << 15)
137#define RPCIF_PHYCNT_WBUF2 BIT(4)
138#define RPCIF_PHYCNT_WBUF BIT(2)
139#define RPCIF_PHYCNT_PHYMEM(v) (((v) & 0x3) << 0)
140
141#define RPCIF_PHYOFFSET1 0x0080 /* R/W */
142#define RPCIF_PHYOFFSET1_DDRTMG(v) (((v) & 0x3) << 28)
143
144#define RPCIF_PHYOFFSET2 0x0084 /* R/W */
145#define RPCIF_PHYOFFSET2_OCTTMG(v) (((v) & 0x7) << 8)
146
147#define RPCIF_PHYINT 0x0088 /* R/W */
148#define RPCIF_PHYINT_WPVAL BIT(1)
149
150#define RPCIF_DIRMAP_SIZE 0x4000000
151
152static const struct regmap_range rpcif_volatile_ranges[] = {
153 regmap_reg_range(RPCIF_SMRDR0, RPCIF_SMRDR1),
154 regmap_reg_range(RPCIF_SMWDR0, RPCIF_SMWDR1),
155 regmap_reg_range(RPCIF_CMNSR, RPCIF_CMNSR),
156};
157
158static const struct regmap_access_table rpcif_volatile_table = {
159 .yes_ranges = rpcif_volatile_ranges,
160 .n_yes_ranges = ARRAY_SIZE(rpcif_volatile_ranges),
161};
162
163static const struct regmap_config rpcif_regmap_config = {
164 .reg_bits = 32,
165 .val_bits = 32,
166 .reg_stride = 4,
167 .fast_io = true,
168 .max_register = RPCIF_PHYINT,
169 .volatile_table = &rpcif_volatile_table,
170};
171
172int rpcif_sw_init(struct rpcif *rpc, struct device *dev)
173{
174 struct platform_device *pdev = to_platform_device(dev);
175 struct resource *res;
176 void __iomem *base;
177
178 rpc->dev = dev;
179
180 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "regs");
181 base = devm_ioremap_resource(&pdev->dev, res);
182 if (IS_ERR(base))
183 return PTR_ERR(base);
184
185 rpc->regmap = devm_regmap_init_mmio(&pdev->dev, base,
186 &rpcif_regmap_config);
187 if (IS_ERR(rpc->regmap)) {
188 dev_err(&pdev->dev,
189 "failed to init regmap for rpcif, error %ld\n",
190 PTR_ERR(rpc->regmap));
191 return PTR_ERR(rpc->regmap);
192 }
193
194 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dirmap");
195 rpc->dirmap = devm_ioremap_resource(&pdev->dev, res);
196 if (IS_ERR(rpc->dirmap))
197 rpc->dirmap = NULL;
198 rpc->size = resource_size(res);
199
200 rpc->rstc = devm_reset_control_get_exclusive(&pdev->dev, NULL);
201
202 return PTR_ERR_OR_ZERO(rpc->rstc);
203}
204EXPORT_SYMBOL(rpcif_sw_init);
205
206void rpcif_hw_init(struct rpcif *rpc, bool hyperflash)
207{
208 u32 dummy;
209
210 pm_runtime_get_sync(rpc->dev);
211
212 /*
213 * NOTE: The 0x260 are undocumented bits, but they must be set.
214 * RPCIF_PHYCNT_STRTIM is strobe timing adjustment bits,
215 * 0x0 : the delay is biggest,
216 * 0x1 : the delay is 2nd biggest,
217 * On H3 ES1.x, the value should be 0, while on others,
218 * the value should be 7.
219 */
220 regmap_write(rpc->regmap, RPCIF_PHYCNT, RPCIF_PHYCNT_STRTIM(7) |
221 RPCIF_PHYCNT_PHYMEM(hyperflash ? 3 : 0) | 0x260);
222
223 /*
224 * NOTE: The 0x1511144 are undocumented bits, but they must be set
225 * for RPCIF_PHYOFFSET1.
226 * The 0x31 are undocumented bits, but they must be set
227 * for RPCIF_PHYOFFSET2.
228 */
229 regmap_write(rpc->regmap, RPCIF_PHYOFFSET1, 0x1511144 |
230 RPCIF_PHYOFFSET1_DDRTMG(3));
231 regmap_write(rpc->regmap, RPCIF_PHYOFFSET2, 0x31 |
232 RPCIF_PHYOFFSET2_OCTTMG(4));
233
234 if (hyperflash)
235 regmap_update_bits(rpc->regmap, RPCIF_PHYINT,
236 RPCIF_PHYINT_WPVAL, 0);
237
238 regmap_write(rpc->regmap, RPCIF_CMNCR, RPCIF_CMNCR_SFDE |
239 RPCIF_CMNCR_MOIIO_HIZ | RPCIF_CMNCR_IOFV_HIZ |
240 RPCIF_CMNCR_BSZ(hyperflash ? 1 : 0));
241 /* Set RCF after BSZ update */
242 regmap_write(rpc->regmap, RPCIF_DRCR, RPCIF_DRCR_RCF);
243 /* Dummy read according to spec */
244 regmap_read(rpc->regmap, RPCIF_DRCR, &dummy);
245 regmap_write(rpc->regmap, RPCIF_SSLDR, RPCIF_SSLDR_SPNDL(7) |
246 RPCIF_SSLDR_SLNDL(7) | RPCIF_SSLDR_SCKDL(7));
247
248 pm_runtime_put(rpc->dev);
249
250 rpc->bus_size = hyperflash ? 2 : 1;
251}
252EXPORT_SYMBOL(rpcif_hw_init);
253
254static int wait_msg_xfer_end(struct rpcif *rpc)
255{
256 u32 sts;
257
258 return regmap_read_poll_timeout(rpc->regmap, RPCIF_CMNSR, sts,
259 sts & RPCIF_CMNSR_TEND, 0,
260 USEC_PER_SEC);
261}
262
263static u8 rpcif_bits_set(struct rpcif *rpc, u32 nbytes)
264{
265 if (rpc->bus_size == 2)
266 nbytes /= 2;
267 nbytes = clamp(nbytes, 1U, 4U);
268 return GENMASK(3, 4 - nbytes);
269}
270
271static u8 rpcif_bit_size(u8 buswidth)
272{
273 return buswidth > 4 ? 2 : ilog2(buswidth);
274}
275
276void rpcif_prepare(struct rpcif *rpc, const struct rpcif_op *op, u64 *offs,
277 size_t *len)
278{
279 rpc->smcr = 0;
280 rpc->smadr = 0;
281 rpc->enable = 0;
282 rpc->command = 0;
283 rpc->option = 0;
284 rpc->dummy = 0;
285 rpc->ddr = 0;
286 rpc->xferlen = 0;
287
288 if (op->cmd.buswidth) {
289 rpc->enable = RPCIF_SMENR_CDE |
290 RPCIF_SMENR_CDB(rpcif_bit_size(op->cmd.buswidth));
291 rpc->command = RPCIF_SMCMR_CMD(op->cmd.opcode);
292 if (op->cmd.ddr)
293 rpc->ddr = RPCIF_SMDRENR_HYPE(0x5);
294 }
295 if (op->ocmd.buswidth) {
296 rpc->enable |= RPCIF_SMENR_OCDE |
297 RPCIF_SMENR_OCDB(rpcif_bit_size(op->ocmd.buswidth));
298 rpc->command |= RPCIF_SMCMR_OCMD(op->ocmd.opcode);
299 }
300
301 if (op->addr.buswidth) {
302 rpc->enable |=
303 RPCIF_SMENR_ADB(rpcif_bit_size(op->addr.buswidth));
304 if (op->addr.nbytes == 4)
305 rpc->enable |= RPCIF_SMENR_ADE(0xF);
306 else
307 rpc->enable |= RPCIF_SMENR_ADE(GENMASK(
308 2, 3 - op->addr.nbytes));
309 if (op->addr.ddr)
310 rpc->ddr |= RPCIF_SMDRENR_ADDRE;
311
312 if (offs && len)
313 rpc->smadr = *offs;
314 else
315 rpc->smadr = op->addr.val;
316 }
317
318 if (op->dummy.buswidth) {
319 rpc->enable |= RPCIF_SMENR_DME;
320 rpc->dummy = RPCIF_SMDMCR_DMCYC(op->dummy.ncycles /
321 op->dummy.buswidth);
322 }
323
324 if (op->option.buswidth) {
325 rpc->enable |= RPCIF_SMENR_OPDE(
326 rpcif_bits_set(rpc, op->option.nbytes)) |
327 RPCIF_SMENR_OPDB(rpcif_bit_size(op->option.buswidth));
328 if (op->option.ddr)
329 rpc->ddr |= RPCIF_SMDRENR_OPDRE;
330 rpc->option = op->option.val;
331 }
332
333 rpc->dir = op->data.dir;
334 if (op->data.buswidth) {
335 u32 nbytes;
336
337 rpc->buffer = op->data.buf.in;
338 switch (op->data.dir) {
339 case RPCIF_DATA_IN:
340 rpc->smcr = RPCIF_SMCR_SPIRE;
341 break;
342 case RPCIF_DATA_OUT:
343 rpc->smcr = RPCIF_SMCR_SPIWE;
344 break;
345 default:
346 break;
347 }
348 if (op->data.ddr)
349 rpc->ddr |= RPCIF_SMDRENR_SPIDRE;
350
351 if (offs && len)
352 nbytes = *len;
353 else
354 nbytes = op->data.nbytes;
355 rpc->xferlen = nbytes;
356
357 rpc->enable |= RPCIF_SMENR_SPIDE(rpcif_bits_set(rpc, nbytes)) |
358 RPCIF_SMENR_SPIDB(rpcif_bit_size(op->data.buswidth));
359 }
360}
361EXPORT_SYMBOL(rpcif_prepare);
362
363int rpcif_manual_xfer(struct rpcif *rpc)
364{
365 u32 smenr, smcr, pos = 0, max = 4;
366 int ret = 0;
367
368 if (rpc->bus_size == 2)
369 max = 8;
370
371 pm_runtime_get_sync(rpc->dev);
372
373 regmap_update_bits(rpc->regmap, RPCIF_PHYCNT,
374 RPCIF_PHYCNT_CAL, RPCIF_PHYCNT_CAL);
375 regmap_update_bits(rpc->regmap, RPCIF_CMNCR,
376 RPCIF_CMNCR_MD, RPCIF_CMNCR_MD);
377 regmap_write(rpc->regmap, RPCIF_SMCMR, rpc->command);
378 regmap_write(rpc->regmap, RPCIF_SMOPR, rpc->option);
379 regmap_write(rpc->regmap, RPCIF_SMDMCR, rpc->dummy);
380 regmap_write(rpc->regmap, RPCIF_SMDRENR, rpc->ddr);
381 smenr = rpc->enable;
382
383 switch (rpc->dir) {
384 case RPCIF_DATA_OUT:
385 while (pos < rpc->xferlen) {
386 u32 nbytes = rpc->xferlen - pos;
387 u32 data[2];
388
389 smcr = rpc->smcr | RPCIF_SMCR_SPIE;
390 if (nbytes > max) {
391 nbytes = max;
392 smcr |= RPCIF_SMCR_SSLKP;
393 }
394
395 memcpy(data, rpc->buffer + pos, nbytes);
396 if (nbytes > 4) {
397 regmap_write(rpc->regmap, RPCIF_SMWDR1,
398 data[0]);
399 regmap_write(rpc->regmap, RPCIF_SMWDR0,
400 data[1]);
401 } else if (nbytes > 2) {
402 regmap_write(rpc->regmap, RPCIF_SMWDR0,
403 data[0]);
404 } else {
405 regmap_write(rpc->regmap, RPCIF_SMWDR0,
406 data[0] << 16);
407 }
408
409 regmap_write(rpc->regmap, RPCIF_SMADR,
410 rpc->smadr + pos);
411 regmap_write(rpc->regmap, RPCIF_SMENR, smenr);
412 regmap_write(rpc->regmap, RPCIF_SMCR, smcr);
413 ret = wait_msg_xfer_end(rpc);
414 if (ret)
415 goto err_out;
416
417 pos += nbytes;
418 smenr = rpc->enable &
419 ~RPCIF_SMENR_CDE & ~RPCIF_SMENR_ADE(0xF);
420 }
421 break;
422 case RPCIF_DATA_IN:
423 /*
424 * RPC-IF spoils the data for the commands without an address
425 * phase (like RDID) in the manual mode, so we'll have to work
426 * around this issue by using the external address space read
427 * mode instead.
428 */
429 if (!(smenr & RPCIF_SMENR_ADE(0xF)) && rpc->dirmap) {
430 u32 dummy;
431
432 regmap_update_bits(rpc->regmap, RPCIF_CMNCR,
433 RPCIF_CMNCR_MD, 0);
434 regmap_write(rpc->regmap, RPCIF_DRCR,
435 RPCIF_DRCR_RBURST(32) | RPCIF_DRCR_RBE);
436 regmap_write(rpc->regmap, RPCIF_DRCMR, rpc->command);
437 regmap_write(rpc->regmap, RPCIF_DREAR,
438 RPCIF_DREAR_EAC(1));
439 regmap_write(rpc->regmap, RPCIF_DROPR, rpc->option);
440 regmap_write(rpc->regmap, RPCIF_DRENR,
441 smenr & ~RPCIF_SMENR_SPIDE(0xF));
442 regmap_write(rpc->regmap, RPCIF_DRDMCR, rpc->dummy);
443 regmap_write(rpc->regmap, RPCIF_DRDRENR, rpc->ddr);
444 memcpy_fromio(rpc->buffer, rpc->dirmap, rpc->xferlen);
445 regmap_write(rpc->regmap, RPCIF_DRCR, RPCIF_DRCR_RCF);
446 /* Dummy read according to spec */
447 regmap_read(rpc->regmap, RPCIF_DRCR, &dummy);
448 break;
449 }
450 while (pos < rpc->xferlen) {
451 u32 nbytes = rpc->xferlen - pos;
452 u32 data[2];
453
454 if (nbytes > max)
455 nbytes = max;
456
457 regmap_write(rpc->regmap, RPCIF_SMADR,
458 rpc->smadr + pos);
459 regmap_write(rpc->regmap, RPCIF_SMENR, smenr);
460 regmap_write(rpc->regmap, RPCIF_SMCR,
461 rpc->smcr | RPCIF_SMCR_SPIE);
462 ret = wait_msg_xfer_end(rpc);
463 if (ret)
464 goto err_out;
465
466 if (nbytes > 4) {
467 regmap_read(rpc->regmap, RPCIF_SMRDR1,
468 &data[0]);
469 regmap_read(rpc->regmap, RPCIF_SMRDR0,
470 &data[1]);
471 } else if (nbytes > 2) {
472 regmap_read(rpc->regmap, RPCIF_SMRDR0,
473 &data[0]);
474 } else {
475 regmap_read(rpc->regmap, RPCIF_SMRDR0,
476 &data[0]);
477 data[0] >>= 16;
478 }
479 memcpy(rpc->buffer + pos, data, nbytes);
480
481 pos += nbytes;
482 }
483 break;
484 default:
485 regmap_write(rpc->regmap, RPCIF_SMENR, rpc->enable);
486 regmap_write(rpc->regmap, RPCIF_SMCR,
487 rpc->smcr | RPCIF_SMCR_SPIE);
488 ret = wait_msg_xfer_end(rpc);
489 if (ret)
490 goto err_out;
491 }
492
493exit:
494 pm_runtime_put(rpc->dev);
495 return ret;
496
497err_out:
498 if (reset_control_reset(rpc->rstc))
499 dev_err(rpc->dev, "Failed to reset HW\n");
500 rpcif_hw_init(rpc, rpc->bus_size == 2);
501 goto exit;
502}
503EXPORT_SYMBOL(rpcif_manual_xfer);
504
505ssize_t rpcif_dirmap_read(struct rpcif *rpc, u64 offs, size_t len, void *buf)
506{
507 loff_t from = offs & (RPCIF_DIRMAP_SIZE - 1);
508 size_t size = RPCIF_DIRMAP_SIZE - from;
509
510 if (len > size)
511 len = size;
512
513 pm_runtime_get_sync(rpc->dev);
514
515 regmap_update_bits(rpc->regmap, RPCIF_CMNCR, RPCIF_CMNCR_MD, 0);
516 regmap_write(rpc->regmap, RPCIF_DRCR, 0);
517 regmap_write(rpc->regmap, RPCIF_DRCMR, rpc->command);
518 regmap_write(rpc->regmap, RPCIF_DREAR,
519 RPCIF_DREAR_EAV(offs >> 25) | RPCIF_DREAR_EAC(1));
520 regmap_write(rpc->regmap, RPCIF_DROPR, rpc->option);
521 regmap_write(rpc->regmap, RPCIF_DRENR,
522 rpc->enable & ~RPCIF_SMENR_SPIDE(0xF));
523 regmap_write(rpc->regmap, RPCIF_DRDMCR, rpc->dummy);
524 regmap_write(rpc->regmap, RPCIF_DRDRENR, rpc->ddr);
525
526 memcpy_fromio(buf, rpc->dirmap + from, len);
527
528 pm_runtime_put(rpc->dev);
529
530 return len;
531}
532EXPORT_SYMBOL(rpcif_dirmap_read);
533
534static int rpcif_probe(struct platform_device *pdev)
535{
536 struct platform_device *vdev;
537 struct device_node *flash;
538 const char *name;
539
540 flash = of_get_next_child(pdev->dev.of_node, NULL);
541 if (!flash) {
542 dev_warn(&pdev->dev, "no flash node found\n");
543 return -ENODEV;
544 }
545
546 if (of_device_is_compatible(flash, "jedec,spi-nor")) {
547 name = "rpc-if-spi";
548 } else if (of_device_is_compatible(flash, "cfi-flash")) {
549 name = "rpc-if-hyperflash";
550 } else {
551 of_node_put(flash);
552 dev_warn(&pdev->dev, "unknown flash type\n");
553 return -ENODEV;
554 }
555 of_node_put(flash);
556
557 vdev = platform_device_alloc(name, pdev->id);
558 if (!vdev)
559 return -ENOMEM;
560 vdev->dev.parent = &pdev->dev;
561 platform_set_drvdata(pdev, vdev);
562 return platform_device_add(vdev);
563}
564
565static int rpcif_remove(struct platform_device *pdev)
566{
567 struct platform_device *vdev = platform_get_drvdata(pdev);
568
569 platform_device_unregister(vdev);
570
571 return 0;
572}
573
574static const struct of_device_id rpcif_of_match[] = {
575 { .compatible = "renesas,rcar-gen3-rpc-if", },
576 {},
577};
578MODULE_DEVICE_TABLE(of, rpcif_of_match);
579
580static struct platform_driver rpcif_driver = {
581 .probe = rpcif_probe,
582 .remove = rpcif_remove,
583 .driver = {
584 .name = "rpc-if",
585 .of_match_table = rpcif_of_match,
586 },
587};
588module_platform_driver(rpcif_driver);
589
590MODULE_DESCRIPTION("Renesas RPC-IF core driver");
591MODULE_LICENSE("GPL v2");