Loading...
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright 2019 NXP.
4 */
5
6#include <linux/clk.h>
7#include <linux/io.h>
8#include <linux/iopoll.h>
9#include <linux/kernel.h>
10#include <linux/module.h>
11#include <linux/of.h>
12#include <linux/of_device.h>
13#include <linux/platform_device.h>
14#include <linux/reboot.h>
15#include <linux/watchdog.h>
16
17#define WDOG_CS 0x0
18#define WDOG_CS_FLG BIT(14)
19#define WDOG_CS_CMD32EN BIT(13)
20#define WDOG_CS_PRES BIT(12)
21#define WDOG_CS_ULK BIT(11)
22#define WDOG_CS_RCS BIT(10)
23#define LPO_CLK 0x1
24#define LPO_CLK_SHIFT 8
25#define WDOG_CS_CLK (LPO_CLK << LPO_CLK_SHIFT)
26#define WDOG_CS_EN BIT(7)
27#define WDOG_CS_UPDATE BIT(5)
28#define WDOG_CS_WAIT BIT(1)
29#define WDOG_CS_STOP BIT(0)
30
31#define WDOG_CNT 0x4
32#define WDOG_TOVAL 0x8
33
34#define REFRESH_SEQ0 0xA602
35#define REFRESH_SEQ1 0xB480
36#define REFRESH ((REFRESH_SEQ1 << 16) | REFRESH_SEQ0)
37
38#define UNLOCK_SEQ0 0xC520
39#define UNLOCK_SEQ1 0xD928
40#define UNLOCK ((UNLOCK_SEQ1 << 16) | UNLOCK_SEQ0)
41
42#define DEFAULT_TIMEOUT 60
43#define MAX_TIMEOUT 128
44#define WDOG_CLOCK_RATE 1000
45#define WDOG_ULK_WAIT_TIMEOUT 1000
46#define WDOG_RCS_WAIT_TIMEOUT 10000
47#define WDOG_RCS_POST_WAIT 3000
48
49#define RETRY_MAX 5
50
51static bool nowayout = WATCHDOG_NOWAYOUT;
52module_param(nowayout, bool, 0000);
53MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started (default="
54 __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
55
56struct imx_wdt_hw_feature {
57 bool prescaler_enable;
58 u32 wdog_clock_rate;
59};
60
61struct imx7ulp_wdt_device {
62 struct watchdog_device wdd;
63 void __iomem *base;
64 struct clk *clk;
65 bool post_rcs_wait;
66 const struct imx_wdt_hw_feature *hw;
67};
68
69static int imx7ulp_wdt_wait_ulk(void __iomem *base)
70{
71 u32 val = readl(base + WDOG_CS);
72
73 if (!(val & WDOG_CS_ULK) &&
74 readl_poll_timeout_atomic(base + WDOG_CS, val,
75 val & WDOG_CS_ULK, 0,
76 WDOG_ULK_WAIT_TIMEOUT))
77 return -ETIMEDOUT;
78
79 return 0;
80}
81
82static int imx7ulp_wdt_wait_rcs(struct imx7ulp_wdt_device *wdt)
83{
84 int ret = 0;
85 u32 val = readl(wdt->base + WDOG_CS);
86 u64 timeout = (val & WDOG_CS_PRES) ?
87 WDOG_RCS_WAIT_TIMEOUT * 256 : WDOG_RCS_WAIT_TIMEOUT;
88 unsigned long wait_min = (val & WDOG_CS_PRES) ?
89 WDOG_RCS_POST_WAIT * 256 : WDOG_RCS_POST_WAIT;
90
91 if (!(val & WDOG_CS_RCS) &&
92 readl_poll_timeout(wdt->base + WDOG_CS, val, val & WDOG_CS_RCS, 100,
93 timeout))
94 ret = -ETIMEDOUT;
95
96 /* Wait 2.5 clocks after RCS done */
97 if (wdt->post_rcs_wait)
98 usleep_range(wait_min, wait_min + 2000);
99
100 return ret;
101}
102
103static int _imx7ulp_wdt_enable(struct imx7ulp_wdt_device *wdt, bool enable)
104{
105 u32 val = readl(wdt->base + WDOG_CS);
106 int ret;
107
108 local_irq_disable();
109 writel(UNLOCK, wdt->base + WDOG_CNT);
110 ret = imx7ulp_wdt_wait_ulk(wdt->base);
111 if (ret)
112 goto enable_out;
113 if (enable)
114 writel(val | WDOG_CS_EN, wdt->base + WDOG_CS);
115 else
116 writel(val & ~WDOG_CS_EN, wdt->base + WDOG_CS);
117
118 local_irq_enable();
119 ret = imx7ulp_wdt_wait_rcs(wdt);
120
121 return ret;
122
123enable_out:
124 local_irq_enable();
125 return ret;
126}
127
128static int imx7ulp_wdt_enable(struct watchdog_device *wdog, bool enable)
129{
130 struct imx7ulp_wdt_device *wdt = watchdog_get_drvdata(wdog);
131 int ret;
132 u32 val;
133 u32 loop = RETRY_MAX;
134
135 do {
136 ret = _imx7ulp_wdt_enable(wdt, enable);
137 val = readl(wdt->base + WDOG_CS);
138 } while (--loop > 0 && ((!!(val & WDOG_CS_EN)) != enable || ret));
139
140 if (loop == 0)
141 return -EBUSY;
142
143 return ret;
144}
145
146static int imx7ulp_wdt_ping(struct watchdog_device *wdog)
147{
148 struct imx7ulp_wdt_device *wdt = watchdog_get_drvdata(wdog);
149
150 writel(REFRESH, wdt->base + WDOG_CNT);
151
152 return 0;
153}
154
155static int imx7ulp_wdt_start(struct watchdog_device *wdog)
156{
157 return imx7ulp_wdt_enable(wdog, true);
158}
159
160static int imx7ulp_wdt_stop(struct watchdog_device *wdog)
161{
162 return imx7ulp_wdt_enable(wdog, false);
163}
164
165static int _imx7ulp_wdt_set_timeout(struct imx7ulp_wdt_device *wdt,
166 unsigned int toval)
167{
168 int ret;
169
170 local_irq_disable();
171 writel(UNLOCK, wdt->base + WDOG_CNT);
172 ret = imx7ulp_wdt_wait_ulk(wdt->base);
173 if (ret)
174 goto timeout_out;
175 writel(toval, wdt->base + WDOG_TOVAL);
176 local_irq_enable();
177 ret = imx7ulp_wdt_wait_rcs(wdt);
178 return ret;
179
180timeout_out:
181 local_irq_enable();
182 return ret;
183}
184
185static int imx7ulp_wdt_set_timeout(struct watchdog_device *wdog,
186 unsigned int timeout)
187{
188 struct imx7ulp_wdt_device *wdt = watchdog_get_drvdata(wdog);
189 u32 toval = wdt->hw->wdog_clock_rate * timeout;
190 u32 val;
191 int ret;
192 u32 loop = RETRY_MAX;
193
194 do {
195 ret = _imx7ulp_wdt_set_timeout(wdt, toval);
196 val = readl(wdt->base + WDOG_TOVAL);
197 } while (--loop > 0 && (val != toval || ret));
198
199 if (loop == 0)
200 return -EBUSY;
201
202 wdog->timeout = timeout;
203 return ret;
204}
205
206static int imx7ulp_wdt_restart(struct watchdog_device *wdog,
207 unsigned long action, void *data)
208{
209 struct imx7ulp_wdt_device *wdt = watchdog_get_drvdata(wdog);
210 int ret;
211
212 ret = imx7ulp_wdt_enable(wdog, true);
213 if (ret)
214 return ret;
215
216 ret = imx7ulp_wdt_set_timeout(&wdt->wdd, 1);
217 if (ret)
218 return ret;
219
220 /* wait for wdog to fire */
221 while (true)
222 ;
223
224 return NOTIFY_DONE;
225}
226
227static const struct watchdog_ops imx7ulp_wdt_ops = {
228 .owner = THIS_MODULE,
229 .start = imx7ulp_wdt_start,
230 .stop = imx7ulp_wdt_stop,
231 .ping = imx7ulp_wdt_ping,
232 .set_timeout = imx7ulp_wdt_set_timeout,
233 .restart = imx7ulp_wdt_restart,
234};
235
236static const struct watchdog_info imx7ulp_wdt_info = {
237 .identity = "i.MX7ULP watchdog timer",
238 .options = WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING |
239 WDIOF_MAGICCLOSE,
240};
241
242static int _imx7ulp_wdt_init(struct imx7ulp_wdt_device *wdt, unsigned int timeout, unsigned int cs)
243{
244 u32 val;
245 int ret;
246
247 local_irq_disable();
248
249 val = readl(wdt->base + WDOG_CS);
250 if (val & WDOG_CS_CMD32EN) {
251 writel(UNLOCK, wdt->base + WDOG_CNT);
252 } else {
253 mb();
254 /* unlock the wdog for reconfiguration */
255 writel_relaxed(UNLOCK_SEQ0, wdt->base + WDOG_CNT);
256 writel_relaxed(UNLOCK_SEQ1, wdt->base + WDOG_CNT);
257 mb();
258 }
259
260 ret = imx7ulp_wdt_wait_ulk(wdt->base);
261 if (ret)
262 goto init_out;
263
264 /* set an initial timeout value in TOVAL */
265 writel(timeout, wdt->base + WDOG_TOVAL);
266 writel(cs, wdt->base + WDOG_CS);
267 local_irq_enable();
268 ret = imx7ulp_wdt_wait_rcs(wdt);
269
270 return ret;
271
272init_out:
273 local_irq_enable();
274 return ret;
275}
276
277static int imx7ulp_wdt_init(struct imx7ulp_wdt_device *wdt, unsigned int timeout)
278{
279 /* enable 32bit command sequence and reconfigure */
280 u32 val = WDOG_CS_CMD32EN | WDOG_CS_CLK | WDOG_CS_UPDATE |
281 WDOG_CS_WAIT | WDOG_CS_STOP;
282 u32 cs, toval;
283 int ret;
284 u32 loop = RETRY_MAX;
285
286 if (wdt->hw->prescaler_enable)
287 val |= WDOG_CS_PRES;
288
289 do {
290 ret = _imx7ulp_wdt_init(wdt, timeout, val);
291 toval = readl(wdt->base + WDOG_TOVAL);
292 cs = readl(wdt->base + WDOG_CS);
293 cs &= ~(WDOG_CS_FLG | WDOG_CS_ULK | WDOG_CS_RCS);
294 } while (--loop > 0 && (cs != val || toval != timeout || ret));
295
296 if (loop == 0)
297 return -EBUSY;
298
299 return ret;
300}
301
302static void imx7ulp_wdt_action(void *data)
303{
304 clk_disable_unprepare(data);
305}
306
307static int imx7ulp_wdt_probe(struct platform_device *pdev)
308{
309 struct imx7ulp_wdt_device *imx7ulp_wdt;
310 struct device *dev = &pdev->dev;
311 struct watchdog_device *wdog;
312 int ret;
313
314 imx7ulp_wdt = devm_kzalloc(dev, sizeof(*imx7ulp_wdt), GFP_KERNEL);
315 if (!imx7ulp_wdt)
316 return -ENOMEM;
317
318 platform_set_drvdata(pdev, imx7ulp_wdt);
319
320 imx7ulp_wdt->base = devm_platform_ioremap_resource(pdev, 0);
321 if (IS_ERR(imx7ulp_wdt->base))
322 return PTR_ERR(imx7ulp_wdt->base);
323
324 imx7ulp_wdt->clk = devm_clk_get(dev, NULL);
325 if (IS_ERR(imx7ulp_wdt->clk)) {
326 dev_err(dev, "Failed to get watchdog clock\n");
327 return PTR_ERR(imx7ulp_wdt->clk);
328 }
329
330 imx7ulp_wdt->post_rcs_wait = true;
331 if (of_device_is_compatible(dev->of_node,
332 "fsl,imx8ulp-wdt")) {
333 dev_info(dev, "imx8ulp wdt probe\n");
334 imx7ulp_wdt->post_rcs_wait = false;
335 } else {
336 dev_info(dev, "imx7ulp wdt probe\n");
337 }
338
339 ret = clk_prepare_enable(imx7ulp_wdt->clk);
340 if (ret)
341 return ret;
342
343 ret = devm_add_action_or_reset(dev, imx7ulp_wdt_action, imx7ulp_wdt->clk);
344 if (ret)
345 return ret;
346
347 wdog = &imx7ulp_wdt->wdd;
348 wdog->info = &imx7ulp_wdt_info;
349 wdog->ops = &imx7ulp_wdt_ops;
350 wdog->min_timeout = 1;
351 wdog->max_timeout = MAX_TIMEOUT;
352 wdog->parent = dev;
353 wdog->timeout = DEFAULT_TIMEOUT;
354
355 watchdog_init_timeout(wdog, 0, dev);
356 watchdog_stop_on_reboot(wdog);
357 watchdog_stop_on_unregister(wdog);
358 watchdog_set_drvdata(wdog, imx7ulp_wdt);
359
360 imx7ulp_wdt->hw = of_device_get_match_data(dev);
361 ret = imx7ulp_wdt_init(imx7ulp_wdt, wdog->timeout * imx7ulp_wdt->hw->wdog_clock_rate);
362 if (ret)
363 return ret;
364
365 return devm_watchdog_register_device(dev, wdog);
366}
367
368static int __maybe_unused imx7ulp_wdt_suspend_noirq(struct device *dev)
369{
370 struct imx7ulp_wdt_device *imx7ulp_wdt = dev_get_drvdata(dev);
371
372 if (watchdog_active(&imx7ulp_wdt->wdd))
373 imx7ulp_wdt_stop(&imx7ulp_wdt->wdd);
374
375 clk_disable_unprepare(imx7ulp_wdt->clk);
376
377 return 0;
378}
379
380static int __maybe_unused imx7ulp_wdt_resume_noirq(struct device *dev)
381{
382 struct imx7ulp_wdt_device *imx7ulp_wdt = dev_get_drvdata(dev);
383 u32 timeout = imx7ulp_wdt->wdd.timeout * imx7ulp_wdt->hw->wdog_clock_rate;
384 int ret;
385
386 ret = clk_prepare_enable(imx7ulp_wdt->clk);
387 if (ret)
388 return ret;
389
390 if (watchdog_active(&imx7ulp_wdt->wdd)) {
391 imx7ulp_wdt_init(imx7ulp_wdt, timeout);
392 imx7ulp_wdt_start(&imx7ulp_wdt->wdd);
393 imx7ulp_wdt_ping(&imx7ulp_wdt->wdd);
394 }
395
396 return 0;
397}
398
399static const struct dev_pm_ops imx7ulp_wdt_pm_ops = {
400 SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(imx7ulp_wdt_suspend_noirq,
401 imx7ulp_wdt_resume_noirq)
402};
403
404static const struct imx_wdt_hw_feature imx7ulp_wdt_hw = {
405 .prescaler_enable = false,
406 .wdog_clock_rate = 1000,
407};
408
409static const struct imx_wdt_hw_feature imx93_wdt_hw = {
410 .prescaler_enable = true,
411 .wdog_clock_rate = 125,
412};
413
414static const struct of_device_id imx7ulp_wdt_dt_ids[] = {
415 { .compatible = "fsl,imx8ulp-wdt", .data = &imx7ulp_wdt_hw, },
416 { .compatible = "fsl,imx7ulp-wdt", .data = &imx7ulp_wdt_hw, },
417 { .compatible = "fsl,imx93-wdt", .data = &imx93_wdt_hw, },
418 { /* sentinel */ }
419};
420MODULE_DEVICE_TABLE(of, imx7ulp_wdt_dt_ids);
421
422static struct platform_driver imx7ulp_wdt_driver = {
423 .probe = imx7ulp_wdt_probe,
424 .driver = {
425 .name = "imx7ulp-wdt",
426 .pm = &imx7ulp_wdt_pm_ops,
427 .of_match_table = imx7ulp_wdt_dt_ids,
428 },
429};
430module_platform_driver(imx7ulp_wdt_driver);
431
432MODULE_AUTHOR("Anson Huang <Anson.Huang@nxp.com>");
433MODULE_DESCRIPTION("Freescale i.MX7ULP watchdog driver");
434MODULE_LICENSE("GPL v2");
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright 2019 NXP.
4 */
5
6#include <linux/clk.h>
7#include <linux/io.h>
8#include <linux/iopoll.h>
9#include <linux/kernel.h>
10#include <linux/module.h>
11#include <linux/of.h>
12#include <linux/platform_device.h>
13#include <linux/reboot.h>
14#include <linux/watchdog.h>
15
16#define WDOG_CS 0x0
17#define WDOG_CS_CMD32EN BIT(13)
18#define WDOG_CS_ULK BIT(11)
19#define WDOG_CS_RCS BIT(10)
20#define LPO_CLK 0x1
21#define LPO_CLK_SHIFT 8
22#define WDOG_CS_CLK (LPO_CLK << LPO_CLK_SHIFT)
23#define WDOG_CS_EN BIT(7)
24#define WDOG_CS_UPDATE BIT(5)
25#define WDOG_CS_WAIT BIT(1)
26#define WDOG_CS_STOP BIT(0)
27
28#define WDOG_CNT 0x4
29#define WDOG_TOVAL 0x8
30
31#define REFRESH_SEQ0 0xA602
32#define REFRESH_SEQ1 0xB480
33#define REFRESH ((REFRESH_SEQ1 << 16) | REFRESH_SEQ0)
34
35#define UNLOCK_SEQ0 0xC520
36#define UNLOCK_SEQ1 0xD928
37#define UNLOCK ((UNLOCK_SEQ1 << 16) | UNLOCK_SEQ0)
38
39#define DEFAULT_TIMEOUT 60
40#define MAX_TIMEOUT 128
41#define WDOG_CLOCK_RATE 1000
42#define WDOG_WAIT_TIMEOUT 20
43
44static bool nowayout = WATCHDOG_NOWAYOUT;
45module_param(nowayout, bool, 0000);
46MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started (default="
47 __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
48
49struct imx7ulp_wdt_device {
50 struct watchdog_device wdd;
51 void __iomem *base;
52 struct clk *clk;
53};
54
55static int imx7ulp_wdt_wait(void __iomem *base, u32 mask)
56{
57 u32 val = readl(base + WDOG_CS);
58
59 if (!(val & mask) && readl_poll_timeout_atomic(base + WDOG_CS, val,
60 val & mask, 0,
61 WDOG_WAIT_TIMEOUT))
62 return -ETIMEDOUT;
63
64 return 0;
65}
66
67static int imx7ulp_wdt_enable(struct watchdog_device *wdog, bool enable)
68{
69 struct imx7ulp_wdt_device *wdt = watchdog_get_drvdata(wdog);
70
71 u32 val = readl(wdt->base + WDOG_CS);
72 int ret;
73
74 local_irq_disable();
75 writel(UNLOCK, wdt->base + WDOG_CNT);
76 ret = imx7ulp_wdt_wait(wdt->base, WDOG_CS_ULK);
77 if (ret)
78 goto enable_out;
79 if (enable)
80 writel(val | WDOG_CS_EN, wdt->base + WDOG_CS);
81 else
82 writel(val & ~WDOG_CS_EN, wdt->base + WDOG_CS);
83 imx7ulp_wdt_wait(wdt->base, WDOG_CS_RCS);
84
85enable_out:
86 local_irq_enable();
87
88 return ret;
89}
90
91static bool imx7ulp_wdt_is_enabled(void __iomem *base)
92{
93 u32 val = readl(base + WDOG_CS);
94
95 return val & WDOG_CS_EN;
96}
97
98static int imx7ulp_wdt_ping(struct watchdog_device *wdog)
99{
100 struct imx7ulp_wdt_device *wdt = watchdog_get_drvdata(wdog);
101
102 writel(REFRESH, wdt->base + WDOG_CNT);
103
104 return 0;
105}
106
107static int imx7ulp_wdt_start(struct watchdog_device *wdog)
108{
109 return imx7ulp_wdt_enable(wdog, true);
110}
111
112static int imx7ulp_wdt_stop(struct watchdog_device *wdog)
113{
114 return imx7ulp_wdt_enable(wdog, false);
115}
116
117static int imx7ulp_wdt_set_timeout(struct watchdog_device *wdog,
118 unsigned int timeout)
119{
120 struct imx7ulp_wdt_device *wdt = watchdog_get_drvdata(wdog);
121 u32 val = WDOG_CLOCK_RATE * timeout;
122 int ret;
123
124 local_irq_disable();
125 writel(UNLOCK, wdt->base + WDOG_CNT);
126 ret = imx7ulp_wdt_wait(wdt->base, WDOG_CS_ULK);
127 if (ret)
128 goto timeout_out;
129 writel(val, wdt->base + WDOG_TOVAL);
130 imx7ulp_wdt_wait(wdt->base, WDOG_CS_RCS);
131
132 wdog->timeout = timeout;
133
134timeout_out:
135 local_irq_enable();
136
137 return ret;
138}
139
140static int imx7ulp_wdt_restart(struct watchdog_device *wdog,
141 unsigned long action, void *data)
142{
143 struct imx7ulp_wdt_device *wdt = watchdog_get_drvdata(wdog);
144 int ret;
145
146 ret = imx7ulp_wdt_enable(wdog, true);
147 if (ret)
148 return ret;
149
150 ret = imx7ulp_wdt_set_timeout(&wdt->wdd, 1);
151 if (ret)
152 return ret;
153
154 /* wait for wdog to fire */
155 while (true)
156 ;
157
158 return NOTIFY_DONE;
159}
160
161static const struct watchdog_ops imx7ulp_wdt_ops = {
162 .owner = THIS_MODULE,
163 .start = imx7ulp_wdt_start,
164 .stop = imx7ulp_wdt_stop,
165 .ping = imx7ulp_wdt_ping,
166 .set_timeout = imx7ulp_wdt_set_timeout,
167 .restart = imx7ulp_wdt_restart,
168};
169
170static const struct watchdog_info imx7ulp_wdt_info = {
171 .identity = "i.MX7ULP watchdog timer",
172 .options = WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING |
173 WDIOF_MAGICCLOSE,
174};
175
176static int imx7ulp_wdt_init(void __iomem *base, unsigned int timeout)
177{
178 u32 val;
179 int ret;
180
181 local_irq_disable();
182 /* unlock the wdog for reconfiguration */
183 writel_relaxed(UNLOCK_SEQ0, base + WDOG_CNT);
184 writel_relaxed(UNLOCK_SEQ1, base + WDOG_CNT);
185 ret = imx7ulp_wdt_wait(base, WDOG_CS_ULK);
186 if (ret)
187 goto init_out;
188
189 /* set an initial timeout value in TOVAL */
190 writel(timeout, base + WDOG_TOVAL);
191 /* enable 32bit command sequence and reconfigure */
192 val = WDOG_CS_CMD32EN | WDOG_CS_CLK | WDOG_CS_UPDATE |
193 WDOG_CS_WAIT | WDOG_CS_STOP;
194 writel(val, base + WDOG_CS);
195 imx7ulp_wdt_wait(base, WDOG_CS_RCS);
196
197init_out:
198 local_irq_enable();
199
200 return ret;
201}
202
203static void imx7ulp_wdt_action(void *data)
204{
205 clk_disable_unprepare(data);
206}
207
208static int imx7ulp_wdt_probe(struct platform_device *pdev)
209{
210 struct imx7ulp_wdt_device *imx7ulp_wdt;
211 struct device *dev = &pdev->dev;
212 struct watchdog_device *wdog;
213 int ret;
214
215 imx7ulp_wdt = devm_kzalloc(dev, sizeof(*imx7ulp_wdt), GFP_KERNEL);
216 if (!imx7ulp_wdt)
217 return -ENOMEM;
218
219 platform_set_drvdata(pdev, imx7ulp_wdt);
220
221 imx7ulp_wdt->base = devm_platform_ioremap_resource(pdev, 0);
222 if (IS_ERR(imx7ulp_wdt->base))
223 return PTR_ERR(imx7ulp_wdt->base);
224
225 imx7ulp_wdt->clk = devm_clk_get(dev, NULL);
226 if (IS_ERR(imx7ulp_wdt->clk)) {
227 dev_err(dev, "Failed to get watchdog clock\n");
228 return PTR_ERR(imx7ulp_wdt->clk);
229 }
230
231 ret = clk_prepare_enable(imx7ulp_wdt->clk);
232 if (ret)
233 return ret;
234
235 ret = devm_add_action_or_reset(dev, imx7ulp_wdt_action, imx7ulp_wdt->clk);
236 if (ret)
237 return ret;
238
239 wdog = &imx7ulp_wdt->wdd;
240 wdog->info = &imx7ulp_wdt_info;
241 wdog->ops = &imx7ulp_wdt_ops;
242 wdog->min_timeout = 1;
243 wdog->max_timeout = MAX_TIMEOUT;
244 wdog->parent = dev;
245 wdog->timeout = DEFAULT_TIMEOUT;
246
247 watchdog_init_timeout(wdog, 0, dev);
248 watchdog_stop_on_reboot(wdog);
249 watchdog_stop_on_unregister(wdog);
250 watchdog_set_drvdata(wdog, imx7ulp_wdt);
251 ret = imx7ulp_wdt_init(imx7ulp_wdt->base, wdog->timeout * WDOG_CLOCK_RATE);
252 if (ret)
253 return ret;
254
255 return devm_watchdog_register_device(dev, wdog);
256}
257
258static int __maybe_unused imx7ulp_wdt_suspend(struct device *dev)
259{
260 struct imx7ulp_wdt_device *imx7ulp_wdt = dev_get_drvdata(dev);
261
262 if (watchdog_active(&imx7ulp_wdt->wdd))
263 imx7ulp_wdt_stop(&imx7ulp_wdt->wdd);
264
265 clk_disable_unprepare(imx7ulp_wdt->clk);
266
267 return 0;
268}
269
270static int __maybe_unused imx7ulp_wdt_resume(struct device *dev)
271{
272 struct imx7ulp_wdt_device *imx7ulp_wdt = dev_get_drvdata(dev);
273 u32 timeout = imx7ulp_wdt->wdd.timeout * WDOG_CLOCK_RATE;
274 int ret;
275
276 ret = clk_prepare_enable(imx7ulp_wdt->clk);
277 if (ret)
278 return ret;
279
280 if (imx7ulp_wdt_is_enabled(imx7ulp_wdt->base))
281 imx7ulp_wdt_init(imx7ulp_wdt->base, timeout);
282
283 if (watchdog_active(&imx7ulp_wdt->wdd))
284 imx7ulp_wdt_start(&imx7ulp_wdt->wdd);
285
286 return 0;
287}
288
289static SIMPLE_DEV_PM_OPS(imx7ulp_wdt_pm_ops, imx7ulp_wdt_suspend,
290 imx7ulp_wdt_resume);
291
292static const struct of_device_id imx7ulp_wdt_dt_ids[] = {
293 { .compatible = "fsl,imx7ulp-wdt", },
294 { /* sentinel */ }
295};
296MODULE_DEVICE_TABLE(of, imx7ulp_wdt_dt_ids);
297
298static struct platform_driver imx7ulp_wdt_driver = {
299 .probe = imx7ulp_wdt_probe,
300 .driver = {
301 .name = "imx7ulp-wdt",
302 .pm = &imx7ulp_wdt_pm_ops,
303 .of_match_table = imx7ulp_wdt_dt_ids,
304 },
305};
306module_platform_driver(imx7ulp_wdt_driver);
307
308MODULE_AUTHOR("Anson Huang <Anson.Huang@nxp.com>");
309MODULE_DESCRIPTION("Freescale i.MX7ULP watchdog driver");
310MODULE_LICENSE("GPL v2");