Linux Audio

Check our new training course

Embedded Linux training

Mar 10-20, 2025, special US time zones
Register
Loading...
v6.2
  1// SPDX-License-Identifier: GPL-2.0
  2/*
  3 * Watchdog driver for IMX2 and later processors
  4 *
  5 *  Copyright (C) 2010 Wolfram Sang, Pengutronix e.K. <kernel@pengutronix.de>
  6 *  Copyright (C) 2014 Freescale Semiconductor, Inc.
  7 *
  8 * some parts adapted by similar drivers from Darius Augulis and Vladimir
  9 * Zapolskiy, additional improvements by Wim Van Sebroeck.
 10 *
 
 
 
 
 11 * NOTE: MX1 has a slightly different Watchdog than MX2 and later:
 12 *
 13 *			MX1:		MX2+:
 14 *			----		-----
 15 * Registers:		32-bit		16-bit
 16 * Stopable timer:	Yes		No
 17 * Need to enable clk:	No		Yes
 18 * Halt on suspend:	Manual		Can be automatic
 19 */
 20
 21#include <linux/clk.h>
 22#include <linux/delay.h>
 23#include <linux/init.h>
 24#include <linux/interrupt.h>
 25#include <linux/io.h>
 26#include <linux/kernel.h>
 27#include <linux/module.h>
 28#include <linux/moduleparam.h>
 29#include <linux/of_address.h>
 30#include <linux/platform_device.h>
 31#include <linux/regmap.h>
 32#include <linux/watchdog.h>
 33
 34#define DRIVER_NAME "imx2-wdt"
 35
 36#define IMX2_WDT_WCR		0x00		/* Control Register */
 37#define IMX2_WDT_WCR_WT		(0xFF << 8)	/* -> Watchdog Timeout Field */
 38#define IMX2_WDT_WCR_WDA	BIT(5)		/* -> External Reset WDOG_B */
 39#define IMX2_WDT_WCR_SRS	BIT(4)		/* -> Software Reset Signal */
 40#define IMX2_WDT_WCR_WRE	BIT(3)		/* -> WDOG Reset Enable */
 41#define IMX2_WDT_WCR_WDE	BIT(2)		/* -> Watchdog Enable */
 42#define IMX2_WDT_WCR_WDZST	BIT(0)		/* -> Watchdog timer Suspend */
 43
 44#define IMX2_WDT_WSR		0x02		/* Service Register */
 45#define IMX2_WDT_SEQ1		0x5555		/* -> service sequence 1 */
 46#define IMX2_WDT_SEQ2		0xAAAA		/* -> service sequence 2 */
 47
 48#define IMX2_WDT_WRSR		0x04		/* Reset Status Register */
 49#define IMX2_WDT_WRSR_TOUT	BIT(1)		/* -> Reset due to Timeout */
 50
 51#define IMX2_WDT_WICR		0x06		/* Interrupt Control Register */
 52#define IMX2_WDT_WICR_WIE	BIT(15)		/* -> Interrupt Enable */
 53#define IMX2_WDT_WICR_WTIS	BIT(14)		/* -> Interrupt Status */
 54#define IMX2_WDT_WICR_WICT	0xFF		/* -> Interrupt Count Timeout */
 55
 56#define IMX2_WDT_WMCR		0x08		/* Misc Register */
 57
 58#define IMX2_WDT_MAX_TIME	128U
 59#define IMX2_WDT_DEFAULT_TIME	60		/* in seconds */
 60
 61#define WDOG_SEC_TO_COUNT(s)	((s * 2 - 1) << 8)
 62
 63struct imx2_wdt_device {
 64	struct clk *clk;
 65	struct regmap *regmap;
 66	struct watchdog_device wdog;
 67	bool ext_reset;
 68	bool clk_is_on;
 69	bool no_ping;
 70};
 71
 72static bool nowayout = WATCHDOG_NOWAYOUT;
 73module_param(nowayout, bool, 0);
 74MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started (default="
 75				__MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
 76
 77static unsigned timeout;
 
 78module_param(timeout, uint, 0);
 79MODULE_PARM_DESC(timeout, "Watchdog timeout in seconds (default="
 80				__MODULE_STRING(IMX2_WDT_DEFAULT_TIME) ")");
 81
 82static const struct watchdog_info imx2_wdt_info = {
 83	.identity = "imx2+ watchdog",
 84	.options = WDIOF_KEEPALIVEPING | WDIOF_SETTIMEOUT | WDIOF_MAGICCLOSE,
 85};
 86
 87static const struct watchdog_info imx2_wdt_pretimeout_info = {
 88	.identity = "imx2+ watchdog",
 89	.options = WDIOF_KEEPALIVEPING | WDIOF_SETTIMEOUT | WDIOF_MAGICCLOSE |
 90		   WDIOF_PRETIMEOUT,
 91};
 92
 93static int imx2_wdt_restart(struct watchdog_device *wdog, unsigned long action,
 94			    void *data)
 95{
 96	struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
 97	unsigned int wcr_enable = IMX2_WDT_WCR_WDE;
 98
 99	/* Use internal reset or external - not both */
100	if (wdev->ext_reset)
101		wcr_enable |= IMX2_WDT_WCR_SRS; /* do not assert int reset */
102	else
103		wcr_enable |= IMX2_WDT_WCR_WDA; /* do not assert ext-reset */
104
105	/* Assert SRS signal */
106	regmap_write(wdev->regmap, IMX2_WDT_WCR, wcr_enable);
107	/*
108	 * Due to imx6q errata ERR004346 (WDOG: WDOG SRS bit requires to be
109	 * written twice), we add another two writes to ensure there must be at
110	 * least two writes happen in the same one 32kHz clock period.  We save
111	 * the target check here, since the writes shouldn't be a huge burden
112	 * for other platforms.
113	 */
114	regmap_write(wdev->regmap, IMX2_WDT_WCR, wcr_enable);
115	regmap_write(wdev->regmap, IMX2_WDT_WCR, wcr_enable);
116
117	/* wait for reset to assert... */
118	mdelay(500);
119
120	return 0;
121}
122
123static inline void imx2_wdt_setup(struct watchdog_device *wdog)
124{
125	struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
126	u32 val;
127
128	regmap_read(wdev->regmap, IMX2_WDT_WCR, &val);
129
130	/* Suspend timer in low power mode, write once-only */
131	val |= IMX2_WDT_WCR_WDZST;
132	/* Strip the old watchdog Time-Out value */
133	val &= ~IMX2_WDT_WCR_WT;
134	/* Generate internal chip-level reset if WDOG times out */
135	if (!wdev->ext_reset)
136		val &= ~IMX2_WDT_WCR_WRE;
137	/* Or if external-reset assert WDOG_B reset only on time-out */
138	else
139		val |= IMX2_WDT_WCR_WRE;
140	/* Keep Watchdog Disabled */
141	val &= ~IMX2_WDT_WCR_WDE;
142	/* Set the watchdog's Time-Out value */
143	val |= WDOG_SEC_TO_COUNT(wdog->timeout);
144
145	regmap_write(wdev->regmap, IMX2_WDT_WCR, val);
146
147	/* enable the watchdog */
148	val |= IMX2_WDT_WCR_WDE;
149	regmap_write(wdev->regmap, IMX2_WDT_WCR, val);
150}
151
152static inline bool imx2_wdt_is_running(struct imx2_wdt_device *wdev)
153{
154	u32 val;
155
156	regmap_read(wdev->regmap, IMX2_WDT_WCR, &val);
157
158	return val & IMX2_WDT_WCR_WDE;
159}
160
161static int imx2_wdt_ping(struct watchdog_device *wdog)
162{
163	struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
164
165	if (!wdev->clk_is_on)
166		return 0;
167
168	regmap_write(wdev->regmap, IMX2_WDT_WSR, IMX2_WDT_SEQ1);
169	regmap_write(wdev->regmap, IMX2_WDT_WSR, IMX2_WDT_SEQ2);
170	return 0;
171}
172
173static void __imx2_wdt_set_timeout(struct watchdog_device *wdog,
174				   unsigned int new_timeout)
175{
176	struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
177
178	regmap_update_bits(wdev->regmap, IMX2_WDT_WCR, IMX2_WDT_WCR_WT,
179			   WDOG_SEC_TO_COUNT(new_timeout));
180}
181
182static int imx2_wdt_set_timeout(struct watchdog_device *wdog,
183				unsigned int new_timeout)
184{
185	unsigned int actual;
186
187	actual = min(new_timeout, IMX2_WDT_MAX_TIME);
188	__imx2_wdt_set_timeout(wdog, actual);
189	wdog->timeout = new_timeout;
190	return 0;
191}
192
193static int imx2_wdt_set_pretimeout(struct watchdog_device *wdog,
194				   unsigned int new_pretimeout)
195{
196	struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
197
198	if (new_pretimeout >= IMX2_WDT_MAX_TIME)
199		return -EINVAL;
200
201	wdog->pretimeout = new_pretimeout;
202
203	regmap_update_bits(wdev->regmap, IMX2_WDT_WICR,
204			   IMX2_WDT_WICR_WIE | IMX2_WDT_WICR_WICT,
205			   IMX2_WDT_WICR_WIE | (new_pretimeout << 1));
206	return 0;
207}
208
209static irqreturn_t imx2_wdt_isr(int irq, void *wdog_arg)
210{
211	struct watchdog_device *wdog = wdog_arg;
212	struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
213
214	regmap_write_bits(wdev->regmap, IMX2_WDT_WICR,
215			  IMX2_WDT_WICR_WTIS, IMX2_WDT_WICR_WTIS);
216
217	watchdog_notify_pretimeout(wdog);
218
219	return IRQ_HANDLED;
220}
221
222static int imx2_wdt_start(struct watchdog_device *wdog)
223{
224	struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
225
226	if (imx2_wdt_is_running(wdev))
227		imx2_wdt_set_timeout(wdog, wdog->timeout);
228	else
229		imx2_wdt_setup(wdog);
230
231	set_bit(WDOG_HW_RUNNING, &wdog->status);
232
233	return imx2_wdt_ping(wdog);
234}
235
236static const struct watchdog_ops imx2_wdt_ops = {
237	.owner = THIS_MODULE,
238	.start = imx2_wdt_start,
239	.ping = imx2_wdt_ping,
240	.set_timeout = imx2_wdt_set_timeout,
241	.set_pretimeout = imx2_wdt_set_pretimeout,
242	.restart = imx2_wdt_restart,
243};
244
245static const struct regmap_config imx2_wdt_regmap_config = {
246	.reg_bits = 16,
247	.reg_stride = 2,
248	.val_bits = 16,
249	.max_register = 0x8,
250};
251
252static void imx2_wdt_action(void *data)
253{
254	clk_disable_unprepare(data);
255}
256
257static int __init imx2_wdt_probe(struct platform_device *pdev)
258{
259	struct device *dev = &pdev->dev;
260	struct imx2_wdt_device *wdev;
261	struct watchdog_device *wdog;
 
262	void __iomem *base;
263	int ret;
264	u32 val;
265
266	wdev = devm_kzalloc(dev, sizeof(*wdev), GFP_KERNEL);
267	if (!wdev)
268		return -ENOMEM;
269
270	base = devm_platform_ioremap_resource(pdev, 0);
 
271	if (IS_ERR(base))
272		return PTR_ERR(base);
273
274	wdev->regmap = devm_regmap_init_mmio_clk(dev, NULL, base,
275						 &imx2_wdt_regmap_config);
276	if (IS_ERR(wdev->regmap)) {
277		dev_err(dev, "regmap init failed\n");
278		return PTR_ERR(wdev->regmap);
279	}
280
281	wdev->clk = devm_clk_get(dev, NULL);
282	if (IS_ERR(wdev->clk)) {
283		dev_err(dev, "can't get Watchdog clock\n");
284		return PTR_ERR(wdev->clk);
285	}
286
287	wdog			= &wdev->wdog;
288	wdog->info		= &imx2_wdt_info;
289	wdog->ops		= &imx2_wdt_ops;
290	wdog->min_timeout	= 1;
291	wdog->timeout		= IMX2_WDT_DEFAULT_TIME;
292	wdog->max_hw_heartbeat_ms = IMX2_WDT_MAX_TIME * 1000;
293	wdog->parent		= dev;
294
295	ret = platform_get_irq(pdev, 0);
296	if (ret > 0)
297		if (!devm_request_irq(dev, ret, imx2_wdt_isr, 0,
298				      dev_name(dev), wdog))
299			wdog->info = &imx2_wdt_pretimeout_info;
300
301	ret = clk_prepare_enable(wdev->clk);
302	if (ret)
303		return ret;
304
305	ret = devm_add_action_or_reset(dev, imx2_wdt_action, wdev->clk);
306	if (ret)
307		return ret;
308
309	wdev->clk_is_on = true;
310
311	regmap_read(wdev->regmap, IMX2_WDT_WRSR, &val);
312	wdog->bootstatus = val & IMX2_WDT_WRSR_TOUT ? WDIOF_CARDRESET : 0;
313
314	wdev->ext_reset = of_property_read_bool(dev->of_node,
315						"fsl,ext-reset-output");
316	/*
317	 * The i.MX7D doesn't support low power mode, so we need to ping the watchdog
318	 * during suspend.
319	 */
320	wdev->no_ping = !of_device_is_compatible(dev->of_node, "fsl,imx7d-wdt");
321	platform_set_drvdata(pdev, wdog);
322	watchdog_set_drvdata(wdog, wdev);
323	watchdog_set_nowayout(wdog, nowayout);
324	watchdog_set_restart_priority(wdog, 128);
325	watchdog_init_timeout(wdog, timeout, dev);
326	if (wdev->no_ping)
327		watchdog_stop_ping_on_suspend(wdog);
328
329	if (imx2_wdt_is_running(wdev)) {
330		imx2_wdt_set_timeout(wdog, wdog->timeout);
331		set_bit(WDOG_HW_RUNNING, &wdog->status);
332	}
333
334	/*
335	 * Disable the watchdog power down counter at boot. Otherwise the power
336	 * down counter will pull down the #WDOG interrupt line for one clock
337	 * cycle.
338	 */
339	regmap_write(wdev->regmap, IMX2_WDT_WMCR, 0);
340
341	return devm_watchdog_register_device(dev, wdog);
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
342}
343
344static void imx2_wdt_shutdown(struct platform_device *pdev)
345{
346	struct watchdog_device *wdog = platform_get_drvdata(pdev);
347	struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
348
349	if (imx2_wdt_is_running(wdev)) {
350		/*
351		 * We are running, configure max timeout before reboot
352		 * will take place.
353		 */
354		imx2_wdt_set_timeout(wdog, IMX2_WDT_MAX_TIME);
355		imx2_wdt_ping(wdog);
356		dev_crit(&pdev->dev, "Device shutdown: Expect reboot!\n");
357	}
358}
359
 
360/* Disable watchdog if it is active or non-active but still running */
361static int __maybe_unused imx2_wdt_suspend(struct device *dev)
362{
363	struct watchdog_device *wdog = dev_get_drvdata(dev);
364	struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
365
366	/* The watchdog IP block is running */
367	if (imx2_wdt_is_running(wdev)) {
368		/*
369		 * Don't update wdog->timeout, we'll restore the current value
370		 * during resume.
371		 */
372		__imx2_wdt_set_timeout(wdog, IMX2_WDT_MAX_TIME);
373		imx2_wdt_ping(wdog);
374	}
375
376	if (wdev->no_ping) {
377		clk_disable_unprepare(wdev->clk);
378
379		wdev->clk_is_on = false;
380	}
381
382	return 0;
383}
384
385/* Enable watchdog and configure it if necessary */
386static int __maybe_unused imx2_wdt_resume(struct device *dev)
387{
388	struct watchdog_device *wdog = dev_get_drvdata(dev);
389	struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
390	int ret;
391
392	if (wdev->no_ping) {
393		ret = clk_prepare_enable(wdev->clk);
394
395		if (ret)
396			return ret;
397
398		wdev->clk_is_on = true;
399	}
400
401	if (watchdog_active(wdog) && !imx2_wdt_is_running(wdev)) {
402		/*
403		 * If the watchdog is still active and resumes
404		 * from deep sleep state, need to restart the
405		 * watchdog again.
406		 */
407		imx2_wdt_setup(wdog);
408	}
409	if (imx2_wdt_is_running(wdev)) {
410		imx2_wdt_set_timeout(wdog, wdog->timeout);
411		imx2_wdt_ping(wdog);
412	}
413
414	return 0;
415}
 
416
417static SIMPLE_DEV_PM_OPS(imx2_wdt_pm_ops, imx2_wdt_suspend,
418			 imx2_wdt_resume);
419
420static const struct of_device_id imx2_wdt_dt_ids[] = {
421	{ .compatible = "fsl,imx21-wdt", },
422	{ .compatible = "fsl,imx7d-wdt", },
423	{ /* sentinel */ }
424};
425MODULE_DEVICE_TABLE(of, imx2_wdt_dt_ids);
426
427static struct platform_driver imx2_wdt_driver = {
 
428	.shutdown	= imx2_wdt_shutdown,
429	.driver		= {
430		.name	= DRIVER_NAME,
431		.pm     = &imx2_wdt_pm_ops,
432		.of_match_table = imx2_wdt_dt_ids,
433	},
434};
435
436module_platform_driver_probe(imx2_wdt_driver, imx2_wdt_probe);
437
438MODULE_AUTHOR("Wolfram Sang");
439MODULE_DESCRIPTION("Watchdog driver for IMX2 and later");
440MODULE_LICENSE("GPL v2");
441MODULE_ALIAS("platform:" DRIVER_NAME);
v4.6
 
  1/*
  2 * Watchdog driver for IMX2 and later processors
  3 *
  4 *  Copyright (C) 2010 Wolfram Sang, Pengutronix e.K. <w.sang@pengutronix.de>
  5 *  Copyright (C) 2014 Freescale Semiconductor, Inc.
  6 *
  7 * some parts adapted by similar drivers from Darius Augulis and Vladimir
  8 * Zapolskiy, additional improvements by Wim Van Sebroeck.
  9 *
 10 * This program is free software; you can redistribute it and/or modify it
 11 * under the terms of the GNU General Public License version 2 as published by
 12 * the Free Software Foundation.
 13 *
 14 * NOTE: MX1 has a slightly different Watchdog than MX2 and later:
 15 *
 16 *			MX1:		MX2+:
 17 *			----		-----
 18 * Registers:		32-bit		16-bit
 19 * Stopable timer:	Yes		No
 20 * Need to enable clk:	No		Yes
 21 * Halt on suspend:	Manual		Can be automatic
 22 */
 23
 24#include <linux/clk.h>
 25#include <linux/delay.h>
 26#include <linux/init.h>
 
 27#include <linux/io.h>
 28#include <linux/kernel.h>
 29#include <linux/module.h>
 30#include <linux/moduleparam.h>
 31#include <linux/of_address.h>
 32#include <linux/platform_device.h>
 33#include <linux/regmap.h>
 34#include <linux/watchdog.h>
 35
 36#define DRIVER_NAME "imx2-wdt"
 37
 38#define IMX2_WDT_WCR		0x00		/* Control Register */
 39#define IMX2_WDT_WCR_WT		(0xFF << 8)	/* -> Watchdog Timeout Field */
 40#define IMX2_WDT_WCR_WRE	(1 << 3)	/* -> WDOG Reset Enable */
 41#define IMX2_WDT_WCR_WDE	(1 << 2)	/* -> Watchdog Enable */
 42#define IMX2_WDT_WCR_WDZST	(1 << 0)	/* -> Watchdog timer Suspend */
 
 
 43
 44#define IMX2_WDT_WSR		0x02		/* Service Register */
 45#define IMX2_WDT_SEQ1		0x5555		/* -> service sequence 1 */
 46#define IMX2_WDT_SEQ2		0xAAAA		/* -> service sequence 2 */
 47
 48#define IMX2_WDT_WRSR		0x04		/* Reset Status Register */
 49#define IMX2_WDT_WRSR_TOUT	(1 << 1)	/* -> Reset due to Timeout */
 
 
 
 
 
 50
 51#define IMX2_WDT_WMCR		0x08		/* Misc Register */
 52
 53#define IMX2_WDT_MAX_TIME	128
 54#define IMX2_WDT_DEFAULT_TIME	60		/* in seconds */
 55
 56#define WDOG_SEC_TO_COUNT(s)	((s * 2 - 1) << 8)
 57
 58struct imx2_wdt_device {
 59	struct clk *clk;
 60	struct regmap *regmap;
 61	struct watchdog_device wdog;
 
 
 
 62};
 63
 64static bool nowayout = WATCHDOG_NOWAYOUT;
 65module_param(nowayout, bool, 0);
 66MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started (default="
 67				__MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
 68
 69
 70static unsigned timeout = IMX2_WDT_DEFAULT_TIME;
 71module_param(timeout, uint, 0);
 72MODULE_PARM_DESC(timeout, "Watchdog timeout in seconds (default="
 73				__MODULE_STRING(IMX2_WDT_DEFAULT_TIME) ")");
 74
 75static const struct watchdog_info imx2_wdt_info = {
 76	.identity = "imx2+ watchdog",
 77	.options = WDIOF_KEEPALIVEPING | WDIOF_SETTIMEOUT | WDIOF_MAGICCLOSE,
 78};
 79
 
 
 
 
 
 
 80static int imx2_wdt_restart(struct watchdog_device *wdog, unsigned long action,
 81			    void *data)
 82{
 83	struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
 84	unsigned int wcr_enable = IMX2_WDT_WCR_WDE;
 85
 
 
 
 
 
 
 86	/* Assert SRS signal */
 87	regmap_write(wdev->regmap, IMX2_WDT_WCR, wcr_enable);
 88	/*
 89	 * Due to imx6q errata ERR004346 (WDOG: WDOG SRS bit requires to be
 90	 * written twice), we add another two writes to ensure there must be at
 91	 * least two writes happen in the same one 32kHz clock period.  We save
 92	 * the target check here, since the writes shouldn't be a huge burden
 93	 * for other platforms.
 94	 */
 95	regmap_write(wdev->regmap, IMX2_WDT_WCR, wcr_enable);
 96	regmap_write(wdev->regmap, IMX2_WDT_WCR, wcr_enable);
 97
 98	/* wait for reset to assert... */
 99	mdelay(500);
100
101	return 0;
102}
103
104static inline void imx2_wdt_setup(struct watchdog_device *wdog)
105{
106	struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
107	u32 val;
108
109	regmap_read(wdev->regmap, IMX2_WDT_WCR, &val);
110
111	/* Suspend timer in low power mode, write once-only */
112	val |= IMX2_WDT_WCR_WDZST;
113	/* Strip the old watchdog Time-Out value */
114	val &= ~IMX2_WDT_WCR_WT;
115	/* Generate reset if WDOG times out */
116	val &= ~IMX2_WDT_WCR_WRE;
 
 
 
 
117	/* Keep Watchdog Disabled */
118	val &= ~IMX2_WDT_WCR_WDE;
119	/* Set the watchdog's Time-Out value */
120	val |= WDOG_SEC_TO_COUNT(wdog->timeout);
121
122	regmap_write(wdev->regmap, IMX2_WDT_WCR, val);
123
124	/* enable the watchdog */
125	val |= IMX2_WDT_WCR_WDE;
126	regmap_write(wdev->regmap, IMX2_WDT_WCR, val);
127}
128
129static inline bool imx2_wdt_is_running(struct imx2_wdt_device *wdev)
130{
131	u32 val;
132
133	regmap_read(wdev->regmap, IMX2_WDT_WCR, &val);
134
135	return val & IMX2_WDT_WCR_WDE;
136}
137
138static int imx2_wdt_ping(struct watchdog_device *wdog)
139{
140	struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
141
 
 
 
142	regmap_write(wdev->regmap, IMX2_WDT_WSR, IMX2_WDT_SEQ1);
143	regmap_write(wdev->regmap, IMX2_WDT_WSR, IMX2_WDT_SEQ2);
144	return 0;
145}
146
 
 
 
 
 
 
 
 
 
147static int imx2_wdt_set_timeout(struct watchdog_device *wdog,
148				unsigned int new_timeout)
149{
 
 
 
 
 
 
 
 
 
 
 
150	struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
151
152	wdog->timeout = new_timeout;
 
 
 
153
154	regmap_update_bits(wdev->regmap, IMX2_WDT_WCR, IMX2_WDT_WCR_WT,
155			   WDOG_SEC_TO_COUNT(new_timeout));
 
156	return 0;
157}
158
 
 
 
 
 
 
 
 
 
 
 
 
 
159static int imx2_wdt_start(struct watchdog_device *wdog)
160{
161	struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
162
163	if (imx2_wdt_is_running(wdev))
164		imx2_wdt_set_timeout(wdog, wdog->timeout);
165	else
166		imx2_wdt_setup(wdog);
167
168	set_bit(WDOG_HW_RUNNING, &wdog->status);
169
170	return imx2_wdt_ping(wdog);
171}
172
173static const struct watchdog_ops imx2_wdt_ops = {
174	.owner = THIS_MODULE,
175	.start = imx2_wdt_start,
176	.ping = imx2_wdt_ping,
177	.set_timeout = imx2_wdt_set_timeout,
 
178	.restart = imx2_wdt_restart,
179};
180
181static const struct regmap_config imx2_wdt_regmap_config = {
182	.reg_bits = 16,
183	.reg_stride = 2,
184	.val_bits = 16,
185	.max_register = 0x8,
186};
187
 
 
 
 
 
188static int __init imx2_wdt_probe(struct platform_device *pdev)
189{
 
190	struct imx2_wdt_device *wdev;
191	struct watchdog_device *wdog;
192	struct resource *res;
193	void __iomem *base;
194	int ret;
195	u32 val;
196
197	wdev = devm_kzalloc(&pdev->dev, sizeof(*wdev), GFP_KERNEL);
198	if (!wdev)
199		return -ENOMEM;
200
201	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
202	base = devm_ioremap_resource(&pdev->dev, res);
203	if (IS_ERR(base))
204		return PTR_ERR(base);
205
206	wdev->regmap = devm_regmap_init_mmio_clk(&pdev->dev, NULL, base,
207						 &imx2_wdt_regmap_config);
208	if (IS_ERR(wdev->regmap)) {
209		dev_err(&pdev->dev, "regmap init failed\n");
210		return PTR_ERR(wdev->regmap);
211	}
212
213	wdev->clk = devm_clk_get(&pdev->dev, NULL);
214	if (IS_ERR(wdev->clk)) {
215		dev_err(&pdev->dev, "can't get Watchdog clock\n");
216		return PTR_ERR(wdev->clk);
217	}
218
219	wdog			= &wdev->wdog;
220	wdog->info		= &imx2_wdt_info;
221	wdog->ops		= &imx2_wdt_ops;
222	wdog->min_timeout	= 1;
 
223	wdog->max_hw_heartbeat_ms = IMX2_WDT_MAX_TIME * 1000;
224	wdog->parent		= &pdev->dev;
 
 
 
 
 
 
225
226	ret = clk_prepare_enable(wdev->clk);
227	if (ret)
228		return ret;
229
 
 
 
 
 
 
230	regmap_read(wdev->regmap, IMX2_WDT_WRSR, &val);
231	wdog->bootstatus = val & IMX2_WDT_WRSR_TOUT ? WDIOF_CARDRESET : 0;
232
233	wdog->timeout = clamp_t(unsigned, timeout, 1, IMX2_WDT_MAX_TIME);
234	if (wdog->timeout != timeout)
235		dev_warn(&pdev->dev, "Initial timeout out of range! Clamped from %u to %u\n",
236			 timeout, wdog->timeout);
237
 
 
238	platform_set_drvdata(pdev, wdog);
239	watchdog_set_drvdata(wdog, wdev);
240	watchdog_set_nowayout(wdog, nowayout);
241	watchdog_set_restart_priority(wdog, 128);
242	watchdog_init_timeout(wdog, timeout, &pdev->dev);
 
 
243
244	if (imx2_wdt_is_running(wdev)) {
245		imx2_wdt_set_timeout(wdog, wdog->timeout);
246		set_bit(WDOG_HW_RUNNING, &wdog->status);
247	}
248
249	/*
250	 * Disable the watchdog power down counter at boot. Otherwise the power
251	 * down counter will pull down the #WDOG interrupt line for one clock
252	 * cycle.
253	 */
254	regmap_write(wdev->regmap, IMX2_WDT_WMCR, 0);
255
256	ret = watchdog_register_device(wdog);
257	if (ret) {
258		dev_err(&pdev->dev, "cannot register watchdog device\n");
259		goto disable_clk;
260	}
261
262	dev_info(&pdev->dev, "timeout %d sec (nowayout=%d)\n",
263		 wdog->timeout, nowayout);
264
265	return 0;
266
267disable_clk:
268	clk_disable_unprepare(wdev->clk);
269	return ret;
270}
271
272static int __exit imx2_wdt_remove(struct platform_device *pdev)
273{
274	struct watchdog_device *wdog = platform_get_drvdata(pdev);
275	struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
276
277	watchdog_unregister_device(wdog);
278
279	if (imx2_wdt_is_running(wdev)) {
280		imx2_wdt_ping(wdog);
281		dev_crit(&pdev->dev, "Device removed: Expect reboot!\n");
282	}
283	return 0;
284}
285
286static void imx2_wdt_shutdown(struct platform_device *pdev)
287{
288	struct watchdog_device *wdog = platform_get_drvdata(pdev);
289	struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
290
291	if (imx2_wdt_is_running(wdev)) {
292		/*
293		 * We are running, configure max timeout before reboot
294		 * will take place.
295		 */
296		imx2_wdt_set_timeout(wdog, IMX2_WDT_MAX_TIME);
297		imx2_wdt_ping(wdog);
298		dev_crit(&pdev->dev, "Device shutdown: Expect reboot!\n");
299	}
300}
301
302#ifdef CONFIG_PM_SLEEP
303/* Disable watchdog if it is active or non-active but still running */
304static int imx2_wdt_suspend(struct device *dev)
305{
306	struct watchdog_device *wdog = dev_get_drvdata(dev);
307	struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
308
309	/* The watchdog IP block is running */
310	if (imx2_wdt_is_running(wdev)) {
311		imx2_wdt_set_timeout(wdog, IMX2_WDT_MAX_TIME);
 
 
 
 
312		imx2_wdt_ping(wdog);
313	}
314
315	clk_disable_unprepare(wdev->clk);
 
 
 
 
316
317	return 0;
318}
319
320/* Enable watchdog and configure it if necessary */
321static int imx2_wdt_resume(struct device *dev)
322{
323	struct watchdog_device *wdog = dev_get_drvdata(dev);
324	struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
325	int ret;
326
327	ret = clk_prepare_enable(wdev->clk);
328	if (ret)
329		return ret;
 
 
 
 
 
330
331	if (watchdog_active(wdog) && !imx2_wdt_is_running(wdev)) {
332		/*
333		 * If the watchdog is still active and resumes
334		 * from deep sleep state, need to restart the
335		 * watchdog again.
336		 */
337		imx2_wdt_setup(wdog);
338	}
339	if (imx2_wdt_is_running(wdev)) {
340		imx2_wdt_set_timeout(wdog, wdog->timeout);
341		imx2_wdt_ping(wdog);
342	}
343
344	return 0;
345}
346#endif
347
348static SIMPLE_DEV_PM_OPS(imx2_wdt_pm_ops, imx2_wdt_suspend,
349			 imx2_wdt_resume);
350
351static const struct of_device_id imx2_wdt_dt_ids[] = {
352	{ .compatible = "fsl,imx21-wdt", },
 
353	{ /* sentinel */ }
354};
355MODULE_DEVICE_TABLE(of, imx2_wdt_dt_ids);
356
357static struct platform_driver imx2_wdt_driver = {
358	.remove		= __exit_p(imx2_wdt_remove),
359	.shutdown	= imx2_wdt_shutdown,
360	.driver		= {
361		.name	= DRIVER_NAME,
362		.pm     = &imx2_wdt_pm_ops,
363		.of_match_table = imx2_wdt_dt_ids,
364	},
365};
366
367module_platform_driver_probe(imx2_wdt_driver, imx2_wdt_probe);
368
369MODULE_AUTHOR("Wolfram Sang");
370MODULE_DESCRIPTION("Watchdog driver for IMX2 and later");
371MODULE_LICENSE("GPL v2");
372MODULE_ALIAS("platform:" DRIVER_NAME);