Loading...
1// SPDX-License-Identifier: GPL-2.0-only
2/*
3 * Copyright (C) 2011-2012 Avionic Design GmbH
4 */
5
6#include <linux/gpio/driver.h>
7#include <linux/i2c.h>
8#include <linux/interrupt.h>
9#include <linux/mod_devicetable.h>
10#include <linux/module.h>
11#include <linux/property.h>
12#include <linux/seq_file.h>
13#include <linux/slab.h>
14
15#define GPIO_DDR(gpio) (0x00 << (gpio)->reg_shift)
16#define GPIO_PLR(gpio) (0x01 << (gpio)->reg_shift)
17#define GPIO_IER(gpio) (0x02 << (gpio)->reg_shift)
18#define GPIO_ISR(gpio) (0x03 << (gpio)->reg_shift)
19#define GPIO_PTR(gpio) (0x04 << (gpio)->reg_shift)
20
21struct adnp {
22 struct i2c_client *client;
23 struct gpio_chip gpio;
24 unsigned int reg_shift;
25
26 struct mutex i2c_lock;
27 struct mutex irq_lock;
28
29 u8 *irq_enable;
30 u8 *irq_level;
31 u8 *irq_rise;
32 u8 *irq_fall;
33 u8 *irq_high;
34 u8 *irq_low;
35};
36
37static int adnp_read(struct adnp *adnp, unsigned offset, uint8_t *value)
38{
39 int err;
40
41 err = i2c_smbus_read_byte_data(adnp->client, offset);
42 if (err < 0) {
43 dev_err(adnp->gpio.parent, "%s failed: %d\n",
44 "i2c_smbus_read_byte_data()", err);
45 return err;
46 }
47
48 *value = err;
49 return 0;
50}
51
52static int adnp_write(struct adnp *adnp, unsigned offset, uint8_t value)
53{
54 int err;
55
56 err = i2c_smbus_write_byte_data(adnp->client, offset, value);
57 if (err < 0) {
58 dev_err(adnp->gpio.parent, "%s failed: %d\n",
59 "i2c_smbus_write_byte_data()", err);
60 return err;
61 }
62
63 return 0;
64}
65
66static int adnp_gpio_get(struct gpio_chip *chip, unsigned offset)
67{
68 struct adnp *adnp = gpiochip_get_data(chip);
69 unsigned int reg = offset >> adnp->reg_shift;
70 unsigned int pos = offset & 7;
71 u8 value;
72 int err;
73
74 err = adnp_read(adnp, GPIO_PLR(adnp) + reg, &value);
75 if (err < 0)
76 return err;
77
78 return (value & BIT(pos)) ? 1 : 0;
79}
80
81static void __adnp_gpio_set(struct adnp *adnp, unsigned offset, int value)
82{
83 unsigned int reg = offset >> adnp->reg_shift;
84 unsigned int pos = offset & 7;
85 int err;
86 u8 val;
87
88 err = adnp_read(adnp, GPIO_PLR(adnp) + reg, &val);
89 if (err < 0)
90 return;
91
92 if (value)
93 val |= BIT(pos);
94 else
95 val &= ~BIT(pos);
96
97 adnp_write(adnp, GPIO_PLR(adnp) + reg, val);
98}
99
100static void adnp_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
101{
102 struct adnp *adnp = gpiochip_get_data(chip);
103
104 mutex_lock(&adnp->i2c_lock);
105 __adnp_gpio_set(adnp, offset, value);
106 mutex_unlock(&adnp->i2c_lock);
107}
108
109static int adnp_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
110{
111 struct adnp *adnp = gpiochip_get_data(chip);
112 unsigned int reg = offset >> adnp->reg_shift;
113 unsigned int pos = offset & 7;
114 u8 value;
115 int err;
116
117 mutex_lock(&adnp->i2c_lock);
118
119 err = adnp_read(adnp, GPIO_DDR(adnp) + reg, &value);
120 if (err < 0)
121 goto out;
122
123 value &= ~BIT(pos);
124
125 err = adnp_write(adnp, GPIO_DDR(adnp) + reg, value);
126 if (err < 0)
127 goto out;
128
129 err = adnp_read(adnp, GPIO_DDR(adnp) + reg, &value);
130 if (err < 0)
131 goto out;
132
133 if (value & BIT(pos)) {
134 err = -EPERM;
135 goto out;
136 }
137
138 err = 0;
139
140out:
141 mutex_unlock(&adnp->i2c_lock);
142 return err;
143}
144
145static int adnp_gpio_direction_output(struct gpio_chip *chip, unsigned offset,
146 int value)
147{
148 struct adnp *adnp = gpiochip_get_data(chip);
149 unsigned int reg = offset >> adnp->reg_shift;
150 unsigned int pos = offset & 7;
151 int err;
152 u8 val;
153
154 mutex_lock(&adnp->i2c_lock);
155
156 err = adnp_read(adnp, GPIO_DDR(adnp) + reg, &val);
157 if (err < 0)
158 goto out;
159
160 val |= BIT(pos);
161
162 err = adnp_write(adnp, GPIO_DDR(adnp) + reg, val);
163 if (err < 0)
164 goto out;
165
166 err = adnp_read(adnp, GPIO_DDR(adnp) + reg, &val);
167 if (err < 0)
168 goto out;
169
170 if (!(val & BIT(pos))) {
171 err = -EPERM;
172 goto out;
173 }
174
175 __adnp_gpio_set(adnp, offset, value);
176 err = 0;
177
178out:
179 mutex_unlock(&adnp->i2c_lock);
180 return err;
181}
182
183static void adnp_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip)
184{
185 struct adnp *adnp = gpiochip_get_data(chip);
186 unsigned int num_regs = 1 << adnp->reg_shift, i, j;
187 int err;
188
189 for (i = 0; i < num_regs; i++) {
190 u8 ddr, plr, ier, isr;
191
192 mutex_lock(&adnp->i2c_lock);
193
194 err = adnp_read(adnp, GPIO_DDR(adnp) + i, &ddr);
195 if (err < 0)
196 goto unlock;
197
198 err = adnp_read(adnp, GPIO_PLR(adnp) + i, &plr);
199 if (err < 0)
200 goto unlock;
201
202 err = adnp_read(adnp, GPIO_IER(adnp) + i, &ier);
203 if (err < 0)
204 goto unlock;
205
206 err = adnp_read(adnp, GPIO_ISR(adnp) + i, &isr);
207 if (err < 0)
208 goto unlock;
209
210 mutex_unlock(&adnp->i2c_lock);
211
212 for (j = 0; j < 8; j++) {
213 unsigned int bit = (i << adnp->reg_shift) + j;
214 const char *direction = "input ";
215 const char *level = "low ";
216 const char *interrupt = "disabled";
217 const char *pending = "";
218
219 if (ddr & BIT(j))
220 direction = "output";
221
222 if (plr & BIT(j))
223 level = "high";
224
225 if (ier & BIT(j))
226 interrupt = "enabled ";
227
228 if (isr & BIT(j))
229 pending = "pending";
230
231 seq_printf(s, "%2u: %s %s IRQ %s %s\n", bit,
232 direction, level, interrupt, pending);
233 }
234 }
235
236 return;
237
238unlock:
239 mutex_unlock(&adnp->i2c_lock);
240}
241
242static irqreturn_t adnp_irq(int irq, void *data)
243{
244 struct adnp *adnp = data;
245 unsigned int num_regs, i;
246
247 num_regs = 1 << adnp->reg_shift;
248
249 for (i = 0; i < num_regs; i++) {
250 unsigned int base = i << adnp->reg_shift, bit;
251 u8 changed, level, isr, ier;
252 unsigned long pending;
253 int err;
254
255 mutex_lock(&adnp->i2c_lock);
256
257 err = adnp_read(adnp, GPIO_PLR(adnp) + i, &level);
258 if (err < 0) {
259 mutex_unlock(&adnp->i2c_lock);
260 continue;
261 }
262
263 err = adnp_read(adnp, GPIO_ISR(adnp) + i, &isr);
264 if (err < 0) {
265 mutex_unlock(&adnp->i2c_lock);
266 continue;
267 }
268
269 err = adnp_read(adnp, GPIO_IER(adnp) + i, &ier);
270 if (err < 0) {
271 mutex_unlock(&adnp->i2c_lock);
272 continue;
273 }
274
275 mutex_unlock(&adnp->i2c_lock);
276
277 /* determine pins that changed levels */
278 changed = level ^ adnp->irq_level[i];
279
280 /* compute edge-triggered interrupts */
281 pending = changed & ((adnp->irq_fall[i] & ~level) |
282 (adnp->irq_rise[i] & level));
283
284 /* add in level-triggered interrupts */
285 pending |= (adnp->irq_high[i] & level) |
286 (adnp->irq_low[i] & ~level);
287
288 /* mask out non-pending and disabled interrupts */
289 pending &= isr & ier;
290
291 for_each_set_bit(bit, &pending, 8) {
292 unsigned int child_irq;
293 child_irq = irq_find_mapping(adnp->gpio.irq.domain,
294 base + bit);
295 handle_nested_irq(child_irq);
296 }
297 }
298
299 return IRQ_HANDLED;
300}
301
302static void adnp_irq_mask(struct irq_data *d)
303{
304 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
305 struct adnp *adnp = gpiochip_get_data(gc);
306 unsigned int reg = d->hwirq >> adnp->reg_shift;
307 unsigned int pos = d->hwirq & 7;
308
309 adnp->irq_enable[reg] &= ~BIT(pos);
310}
311
312static void adnp_irq_unmask(struct irq_data *d)
313{
314 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
315 struct adnp *adnp = gpiochip_get_data(gc);
316 unsigned int reg = d->hwirq >> adnp->reg_shift;
317 unsigned int pos = d->hwirq & 7;
318
319 adnp->irq_enable[reg] |= BIT(pos);
320}
321
322static int adnp_irq_set_type(struct irq_data *d, unsigned int type)
323{
324 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
325 struct adnp *adnp = gpiochip_get_data(gc);
326 unsigned int reg = d->hwirq >> adnp->reg_shift;
327 unsigned int pos = d->hwirq & 7;
328
329 if (type & IRQ_TYPE_EDGE_RISING)
330 adnp->irq_rise[reg] |= BIT(pos);
331 else
332 adnp->irq_rise[reg] &= ~BIT(pos);
333
334 if (type & IRQ_TYPE_EDGE_FALLING)
335 adnp->irq_fall[reg] |= BIT(pos);
336 else
337 adnp->irq_fall[reg] &= ~BIT(pos);
338
339 if (type & IRQ_TYPE_LEVEL_HIGH)
340 adnp->irq_high[reg] |= BIT(pos);
341 else
342 adnp->irq_high[reg] &= ~BIT(pos);
343
344 if (type & IRQ_TYPE_LEVEL_LOW)
345 adnp->irq_low[reg] |= BIT(pos);
346 else
347 adnp->irq_low[reg] &= ~BIT(pos);
348
349 return 0;
350}
351
352static void adnp_irq_bus_lock(struct irq_data *d)
353{
354 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
355 struct adnp *adnp = gpiochip_get_data(gc);
356
357 mutex_lock(&adnp->irq_lock);
358}
359
360static void adnp_irq_bus_unlock(struct irq_data *d)
361{
362 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
363 struct adnp *adnp = gpiochip_get_data(gc);
364 unsigned int num_regs = 1 << adnp->reg_shift, i;
365
366 mutex_lock(&adnp->i2c_lock);
367
368 for (i = 0; i < num_regs; i++)
369 adnp_write(adnp, GPIO_IER(adnp) + i, adnp->irq_enable[i]);
370
371 mutex_unlock(&adnp->i2c_lock);
372 mutex_unlock(&adnp->irq_lock);
373}
374
375static struct irq_chip adnp_irq_chip = {
376 .name = "gpio-adnp",
377 .irq_mask = adnp_irq_mask,
378 .irq_unmask = adnp_irq_unmask,
379 .irq_set_type = adnp_irq_set_type,
380 .irq_bus_lock = adnp_irq_bus_lock,
381 .irq_bus_sync_unlock = adnp_irq_bus_unlock,
382};
383
384static int adnp_irq_setup(struct adnp *adnp)
385{
386 unsigned int num_regs = 1 << adnp->reg_shift, i;
387 struct gpio_chip *chip = &adnp->gpio;
388 int err;
389
390 mutex_init(&adnp->irq_lock);
391
392 /*
393 * Allocate memory to keep track of the current level and trigger
394 * modes of the interrupts. To avoid multiple allocations, a single
395 * large buffer is allocated and pointers are setup to point at the
396 * corresponding offsets. For consistency, the layout of the buffer
397 * is chosen to match the register layout of the hardware in that
398 * each segment contains the corresponding bits for all interrupts.
399 */
400 adnp->irq_enable = devm_kcalloc(chip->parent, num_regs, 6,
401 GFP_KERNEL);
402 if (!adnp->irq_enable)
403 return -ENOMEM;
404
405 adnp->irq_level = adnp->irq_enable + (num_regs * 1);
406 adnp->irq_rise = adnp->irq_enable + (num_regs * 2);
407 adnp->irq_fall = adnp->irq_enable + (num_regs * 3);
408 adnp->irq_high = adnp->irq_enable + (num_regs * 4);
409 adnp->irq_low = adnp->irq_enable + (num_regs * 5);
410
411 for (i = 0; i < num_regs; i++) {
412 /*
413 * Read the initial level of all pins to allow the emulation
414 * of edge triggered interrupts.
415 */
416 err = adnp_read(adnp, GPIO_PLR(adnp) + i, &adnp->irq_level[i]);
417 if (err < 0)
418 return err;
419
420 /* disable all interrupts */
421 err = adnp_write(adnp, GPIO_IER(adnp) + i, 0);
422 if (err < 0)
423 return err;
424
425 adnp->irq_enable[i] = 0x00;
426 }
427
428 err = devm_request_threaded_irq(chip->parent, adnp->client->irq,
429 NULL, adnp_irq,
430 IRQF_TRIGGER_RISING | IRQF_ONESHOT,
431 dev_name(chip->parent), adnp);
432 if (err != 0) {
433 dev_err(chip->parent, "can't request IRQ#%d: %d\n",
434 adnp->client->irq, err);
435 return err;
436 }
437
438 return 0;
439}
440
441static int adnp_gpio_setup(struct adnp *adnp, unsigned int num_gpios,
442 bool is_irq_controller)
443{
444 struct gpio_chip *chip = &adnp->gpio;
445 int err;
446
447 adnp->reg_shift = get_count_order(num_gpios) - 3;
448
449 chip->direction_input = adnp_gpio_direction_input;
450 chip->direction_output = adnp_gpio_direction_output;
451 chip->get = adnp_gpio_get;
452 chip->set = adnp_gpio_set;
453 chip->can_sleep = true;
454
455 if (IS_ENABLED(CONFIG_DEBUG_FS))
456 chip->dbg_show = adnp_gpio_dbg_show;
457
458 chip->base = -1;
459 chip->ngpio = num_gpios;
460 chip->label = adnp->client->name;
461 chip->parent = &adnp->client->dev;
462 chip->owner = THIS_MODULE;
463
464 if (is_irq_controller) {
465 struct gpio_irq_chip *girq;
466
467 err = adnp_irq_setup(adnp);
468 if (err)
469 return err;
470
471 girq = &chip->irq;
472 girq->chip = &adnp_irq_chip;
473 /* This will let us handle the parent IRQ in the driver */
474 girq->parent_handler = NULL;
475 girq->num_parents = 0;
476 girq->parents = NULL;
477 girq->default_type = IRQ_TYPE_NONE;
478 girq->handler = handle_simple_irq;
479 girq->threaded = true;
480 }
481
482 err = devm_gpiochip_add_data(&adnp->client->dev, chip, adnp);
483 if (err)
484 return err;
485
486 return 0;
487}
488
489static int adnp_i2c_probe(struct i2c_client *client)
490{
491 struct device *dev = &client->dev;
492 struct adnp *adnp;
493 u32 num_gpios;
494 int err;
495
496 err = device_property_read_u32(dev, "nr-gpios", &num_gpios);
497 if (err < 0)
498 return err;
499
500 adnp = devm_kzalloc(&client->dev, sizeof(*adnp), GFP_KERNEL);
501 if (!adnp)
502 return -ENOMEM;
503
504 mutex_init(&adnp->i2c_lock);
505 adnp->client = client;
506
507 err = adnp_gpio_setup(adnp, num_gpios, device_property_read_bool(dev, "interrupt-controller"));
508 if (err)
509 return err;
510
511 i2c_set_clientdata(client, adnp);
512
513 return 0;
514}
515
516static const struct i2c_device_id adnp_i2c_id[] = {
517 { "gpio-adnp" },
518 { },
519};
520MODULE_DEVICE_TABLE(i2c, adnp_i2c_id);
521
522static const struct of_device_id adnp_of_match[] = {
523 { .compatible = "ad,gpio-adnp", },
524 { },
525};
526MODULE_DEVICE_TABLE(of, adnp_of_match);
527
528static struct i2c_driver adnp_i2c_driver = {
529 .driver = {
530 .name = "gpio-adnp",
531 .of_match_table = adnp_of_match,
532 },
533 .probe_new = adnp_i2c_probe,
534 .id_table = adnp_i2c_id,
535};
536module_i2c_driver(adnp_i2c_driver);
537
538MODULE_DESCRIPTION("Avionic Design N-bit GPIO expander");
539MODULE_AUTHOR("Thierry Reding <thierry.reding@avionic-design.de>");
540MODULE_LICENSE("GPL");
1/*
2 * Copyright (C) 2011-2012 Avionic Design GmbH
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
9#include <linux/gpio/driver.h>
10#include <linux/i2c.h>
11#include <linux/interrupt.h>
12#include <linux/module.h>
13#include <linux/of_irq.h>
14#include <linux/seq_file.h>
15#include <linux/slab.h>
16
17#define GPIO_DDR(gpio) (0x00 << (gpio)->reg_shift)
18#define GPIO_PLR(gpio) (0x01 << (gpio)->reg_shift)
19#define GPIO_IER(gpio) (0x02 << (gpio)->reg_shift)
20#define GPIO_ISR(gpio) (0x03 << (gpio)->reg_shift)
21#define GPIO_PTR(gpio) (0x04 << (gpio)->reg_shift)
22
23struct adnp {
24 struct i2c_client *client;
25 struct gpio_chip gpio;
26 unsigned int reg_shift;
27
28 struct mutex i2c_lock;
29 struct mutex irq_lock;
30
31 u8 *irq_enable;
32 u8 *irq_level;
33 u8 *irq_rise;
34 u8 *irq_fall;
35 u8 *irq_high;
36 u8 *irq_low;
37};
38
39static int adnp_read(struct adnp *adnp, unsigned offset, uint8_t *value)
40{
41 int err;
42
43 err = i2c_smbus_read_byte_data(adnp->client, offset);
44 if (err < 0) {
45 dev_err(adnp->gpio.parent, "%s failed: %d\n",
46 "i2c_smbus_read_byte_data()", err);
47 return err;
48 }
49
50 *value = err;
51 return 0;
52}
53
54static int adnp_write(struct adnp *adnp, unsigned offset, uint8_t value)
55{
56 int err;
57
58 err = i2c_smbus_write_byte_data(adnp->client, offset, value);
59 if (err < 0) {
60 dev_err(adnp->gpio.parent, "%s failed: %d\n",
61 "i2c_smbus_write_byte_data()", err);
62 return err;
63 }
64
65 return 0;
66}
67
68static int adnp_gpio_get(struct gpio_chip *chip, unsigned offset)
69{
70 struct adnp *adnp = gpiochip_get_data(chip);
71 unsigned int reg = offset >> adnp->reg_shift;
72 unsigned int pos = offset & 7;
73 u8 value;
74 int err;
75
76 err = adnp_read(adnp, GPIO_PLR(adnp) + reg, &value);
77 if (err < 0)
78 return err;
79
80 return (value & BIT(pos)) ? 1 : 0;
81}
82
83static void __adnp_gpio_set(struct adnp *adnp, unsigned offset, int value)
84{
85 unsigned int reg = offset >> adnp->reg_shift;
86 unsigned int pos = offset & 7;
87 int err;
88 u8 val;
89
90 err = adnp_read(adnp, GPIO_PLR(adnp) + reg, &val);
91 if (err < 0)
92 return;
93
94 if (value)
95 val |= BIT(pos);
96 else
97 val &= ~BIT(pos);
98
99 adnp_write(adnp, GPIO_PLR(adnp) + reg, val);
100}
101
102static void adnp_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
103{
104 struct adnp *adnp = gpiochip_get_data(chip);
105
106 mutex_lock(&adnp->i2c_lock);
107 __adnp_gpio_set(adnp, offset, value);
108 mutex_unlock(&adnp->i2c_lock);
109}
110
111static int adnp_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
112{
113 struct adnp *adnp = gpiochip_get_data(chip);
114 unsigned int reg = offset >> adnp->reg_shift;
115 unsigned int pos = offset & 7;
116 u8 value;
117 int err;
118
119 mutex_lock(&adnp->i2c_lock);
120
121 err = adnp_read(adnp, GPIO_DDR(adnp) + reg, &value);
122 if (err < 0)
123 goto out;
124
125 value &= ~BIT(pos);
126
127 err = adnp_write(adnp, GPIO_DDR(adnp) + reg, value);
128 if (err < 0)
129 goto out;
130
131 err = adnp_read(adnp, GPIO_DDR(adnp) + reg, &value);
132 if (err < 0)
133 goto out;
134
135 if (err & BIT(pos))
136 err = -EACCES;
137
138 err = 0;
139
140out:
141 mutex_unlock(&adnp->i2c_lock);
142 return err;
143}
144
145static int adnp_gpio_direction_output(struct gpio_chip *chip, unsigned offset,
146 int value)
147{
148 struct adnp *adnp = gpiochip_get_data(chip);
149 unsigned int reg = offset >> adnp->reg_shift;
150 unsigned int pos = offset & 7;
151 int err;
152 u8 val;
153
154 mutex_lock(&adnp->i2c_lock);
155
156 err = adnp_read(adnp, GPIO_DDR(adnp) + reg, &val);
157 if (err < 0)
158 goto out;
159
160 val |= BIT(pos);
161
162 err = adnp_write(adnp, GPIO_DDR(adnp) + reg, val);
163 if (err < 0)
164 goto out;
165
166 err = adnp_read(adnp, GPIO_DDR(adnp) + reg, &val);
167 if (err < 0)
168 goto out;
169
170 if (!(val & BIT(pos))) {
171 err = -EPERM;
172 goto out;
173 }
174
175 __adnp_gpio_set(adnp, offset, value);
176 err = 0;
177
178out:
179 mutex_unlock(&adnp->i2c_lock);
180 return err;
181}
182
183static void adnp_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip)
184{
185 struct adnp *adnp = gpiochip_get_data(chip);
186 unsigned int num_regs = 1 << adnp->reg_shift, i, j;
187 int err;
188
189 for (i = 0; i < num_regs; i++) {
190 u8 ddr, plr, ier, isr;
191
192 mutex_lock(&adnp->i2c_lock);
193
194 err = adnp_read(adnp, GPIO_DDR(adnp) + i, &ddr);
195 if (err < 0) {
196 mutex_unlock(&adnp->i2c_lock);
197 return;
198 }
199
200 err = adnp_read(adnp, GPIO_PLR(adnp) + i, &plr);
201 if (err < 0) {
202 mutex_unlock(&adnp->i2c_lock);
203 return;
204 }
205
206 err = adnp_read(adnp, GPIO_IER(adnp) + i, &ier);
207 if (err < 0) {
208 mutex_unlock(&adnp->i2c_lock);
209 return;
210 }
211
212 err = adnp_read(adnp, GPIO_ISR(adnp) + i, &isr);
213 if (err < 0) {
214 mutex_unlock(&adnp->i2c_lock);
215 return;
216 }
217
218 mutex_unlock(&adnp->i2c_lock);
219
220 for (j = 0; j < 8; j++) {
221 unsigned int bit = (i << adnp->reg_shift) + j;
222 const char *direction = "input ";
223 const char *level = "low ";
224 const char *interrupt = "disabled";
225 const char *pending = "";
226
227 if (ddr & BIT(j))
228 direction = "output";
229
230 if (plr & BIT(j))
231 level = "high";
232
233 if (ier & BIT(j))
234 interrupt = "enabled ";
235
236 if (isr & BIT(j))
237 pending = "pending";
238
239 seq_printf(s, "%2u: %s %s IRQ %s %s\n", bit,
240 direction, level, interrupt, pending);
241 }
242 }
243}
244
245static int adnp_gpio_setup(struct adnp *adnp, unsigned int num_gpios)
246{
247 struct gpio_chip *chip = &adnp->gpio;
248 int err;
249
250 adnp->reg_shift = get_count_order(num_gpios) - 3;
251
252 chip->direction_input = adnp_gpio_direction_input;
253 chip->direction_output = adnp_gpio_direction_output;
254 chip->get = adnp_gpio_get;
255 chip->set = adnp_gpio_set;
256 chip->can_sleep = true;
257
258 if (IS_ENABLED(CONFIG_DEBUG_FS))
259 chip->dbg_show = adnp_gpio_dbg_show;
260
261 chip->base = -1;
262 chip->ngpio = num_gpios;
263 chip->label = adnp->client->name;
264 chip->parent = &adnp->client->dev;
265 chip->of_node = chip->parent->of_node;
266 chip->owner = THIS_MODULE;
267
268 err = devm_gpiochip_add_data(&adnp->client->dev, chip, adnp);
269 if (err)
270 return err;
271
272 return 0;
273}
274
275static irqreturn_t adnp_irq(int irq, void *data)
276{
277 struct adnp *adnp = data;
278 unsigned int num_regs, i;
279
280 num_regs = 1 << adnp->reg_shift;
281
282 for (i = 0; i < num_regs; i++) {
283 unsigned int base = i << adnp->reg_shift, bit;
284 u8 changed, level, isr, ier;
285 unsigned long pending;
286 int err;
287
288 mutex_lock(&adnp->i2c_lock);
289
290 err = adnp_read(adnp, GPIO_PLR(adnp) + i, &level);
291 if (err < 0) {
292 mutex_unlock(&adnp->i2c_lock);
293 continue;
294 }
295
296 err = adnp_read(adnp, GPIO_ISR(adnp) + i, &isr);
297 if (err < 0) {
298 mutex_unlock(&adnp->i2c_lock);
299 continue;
300 }
301
302 err = adnp_read(adnp, GPIO_IER(adnp) + i, &ier);
303 if (err < 0) {
304 mutex_unlock(&adnp->i2c_lock);
305 continue;
306 }
307
308 mutex_unlock(&adnp->i2c_lock);
309
310 /* determine pins that changed levels */
311 changed = level ^ adnp->irq_level[i];
312
313 /* compute edge-triggered interrupts */
314 pending = changed & ((adnp->irq_fall[i] & ~level) |
315 (adnp->irq_rise[i] & level));
316
317 /* add in level-triggered interrupts */
318 pending |= (adnp->irq_high[i] & level) |
319 (adnp->irq_low[i] & ~level);
320
321 /* mask out non-pending and disabled interrupts */
322 pending &= isr & ier;
323
324 for_each_set_bit(bit, &pending, 8) {
325 unsigned int child_irq;
326 child_irq = irq_find_mapping(adnp->gpio.irqdomain,
327 base + bit);
328 handle_nested_irq(child_irq);
329 }
330 }
331
332 return IRQ_HANDLED;
333}
334
335static void adnp_irq_mask(struct irq_data *d)
336{
337 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
338 struct adnp *adnp = gpiochip_get_data(gc);
339 unsigned int reg = d->hwirq >> adnp->reg_shift;
340 unsigned int pos = d->hwirq & 7;
341
342 adnp->irq_enable[reg] &= ~BIT(pos);
343}
344
345static void adnp_irq_unmask(struct irq_data *d)
346{
347 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
348 struct adnp *adnp = gpiochip_get_data(gc);
349 unsigned int reg = d->hwirq >> adnp->reg_shift;
350 unsigned int pos = d->hwirq & 7;
351
352 adnp->irq_enable[reg] |= BIT(pos);
353}
354
355static int adnp_irq_set_type(struct irq_data *d, unsigned int type)
356{
357 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
358 struct adnp *adnp = gpiochip_get_data(gc);
359 unsigned int reg = d->hwirq >> adnp->reg_shift;
360 unsigned int pos = d->hwirq & 7;
361
362 if (type & IRQ_TYPE_EDGE_RISING)
363 adnp->irq_rise[reg] |= BIT(pos);
364 else
365 adnp->irq_rise[reg] &= ~BIT(pos);
366
367 if (type & IRQ_TYPE_EDGE_FALLING)
368 adnp->irq_fall[reg] |= BIT(pos);
369 else
370 adnp->irq_fall[reg] &= ~BIT(pos);
371
372 if (type & IRQ_TYPE_LEVEL_HIGH)
373 adnp->irq_high[reg] |= BIT(pos);
374 else
375 adnp->irq_high[reg] &= ~BIT(pos);
376
377 if (type & IRQ_TYPE_LEVEL_LOW)
378 adnp->irq_low[reg] |= BIT(pos);
379 else
380 adnp->irq_low[reg] &= ~BIT(pos);
381
382 return 0;
383}
384
385static void adnp_irq_bus_lock(struct irq_data *d)
386{
387 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
388 struct adnp *adnp = gpiochip_get_data(gc);
389
390 mutex_lock(&adnp->irq_lock);
391}
392
393static void adnp_irq_bus_unlock(struct irq_data *d)
394{
395 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
396 struct adnp *adnp = gpiochip_get_data(gc);
397 unsigned int num_regs = 1 << adnp->reg_shift, i;
398
399 mutex_lock(&adnp->i2c_lock);
400
401 for (i = 0; i < num_regs; i++)
402 adnp_write(adnp, GPIO_IER(adnp) + i, adnp->irq_enable[i]);
403
404 mutex_unlock(&adnp->i2c_lock);
405 mutex_unlock(&adnp->irq_lock);
406}
407
408static struct irq_chip adnp_irq_chip = {
409 .name = "gpio-adnp",
410 .irq_mask = adnp_irq_mask,
411 .irq_unmask = adnp_irq_unmask,
412 .irq_set_type = adnp_irq_set_type,
413 .irq_bus_lock = adnp_irq_bus_lock,
414 .irq_bus_sync_unlock = adnp_irq_bus_unlock,
415};
416
417static int adnp_irq_setup(struct adnp *adnp)
418{
419 unsigned int num_regs = 1 << adnp->reg_shift, i;
420 struct gpio_chip *chip = &adnp->gpio;
421 int err;
422
423 mutex_init(&adnp->irq_lock);
424
425 /*
426 * Allocate memory to keep track of the current level and trigger
427 * modes of the interrupts. To avoid multiple allocations, a single
428 * large buffer is allocated and pointers are setup to point at the
429 * corresponding offsets. For consistency, the layout of the buffer
430 * is chosen to match the register layout of the hardware in that
431 * each segment contains the corresponding bits for all interrupts.
432 */
433 adnp->irq_enable = devm_kzalloc(chip->parent, num_regs * 6,
434 GFP_KERNEL);
435 if (!adnp->irq_enable)
436 return -ENOMEM;
437
438 adnp->irq_level = adnp->irq_enable + (num_regs * 1);
439 adnp->irq_rise = adnp->irq_enable + (num_regs * 2);
440 adnp->irq_fall = adnp->irq_enable + (num_regs * 3);
441 adnp->irq_high = adnp->irq_enable + (num_regs * 4);
442 adnp->irq_low = adnp->irq_enable + (num_regs * 5);
443
444 for (i = 0; i < num_regs; i++) {
445 /*
446 * Read the initial level of all pins to allow the emulation
447 * of edge triggered interrupts.
448 */
449 err = adnp_read(adnp, GPIO_PLR(adnp) + i, &adnp->irq_level[i]);
450 if (err < 0)
451 return err;
452
453 /* disable all interrupts */
454 err = adnp_write(adnp, GPIO_IER(adnp) + i, 0);
455 if (err < 0)
456 return err;
457
458 adnp->irq_enable[i] = 0x00;
459 }
460
461 err = devm_request_threaded_irq(chip->parent, adnp->client->irq,
462 NULL, adnp_irq,
463 IRQF_TRIGGER_RISING | IRQF_ONESHOT,
464 dev_name(chip->parent), adnp);
465 if (err != 0) {
466 dev_err(chip->parent, "can't request IRQ#%d: %d\n",
467 adnp->client->irq, err);
468 return err;
469 }
470
471 err = gpiochip_irqchip_add(chip,
472 &adnp_irq_chip,
473 0,
474 handle_simple_irq,
475 IRQ_TYPE_NONE);
476 if (err) {
477 dev_err(chip->parent,
478 "could not connect irqchip to gpiochip\n");
479 return err;
480 }
481
482 return 0;
483}
484
485static int adnp_i2c_probe(struct i2c_client *client,
486 const struct i2c_device_id *id)
487{
488 struct device_node *np = client->dev.of_node;
489 struct adnp *adnp;
490 u32 num_gpios;
491 int err;
492
493 err = of_property_read_u32(np, "nr-gpios", &num_gpios);
494 if (err < 0)
495 return err;
496
497 client->irq = irq_of_parse_and_map(np, 0);
498 if (!client->irq)
499 return -EPROBE_DEFER;
500
501 adnp = devm_kzalloc(&client->dev, sizeof(*adnp), GFP_KERNEL);
502 if (!adnp)
503 return -ENOMEM;
504
505 mutex_init(&adnp->i2c_lock);
506 adnp->client = client;
507
508 err = adnp_gpio_setup(adnp, num_gpios);
509 if (err)
510 return err;
511
512 if (of_find_property(np, "interrupt-controller", NULL)) {
513 err = adnp_irq_setup(adnp);
514 if (err)
515 return err;
516 }
517
518 i2c_set_clientdata(client, adnp);
519
520 return 0;
521}
522
523static const struct i2c_device_id adnp_i2c_id[] = {
524 { "gpio-adnp" },
525 { },
526};
527MODULE_DEVICE_TABLE(i2c, adnp_i2c_id);
528
529static const struct of_device_id adnp_of_match[] = {
530 { .compatible = "ad,gpio-adnp", },
531 { },
532};
533MODULE_DEVICE_TABLE(of, adnp_of_match);
534
535static struct i2c_driver adnp_i2c_driver = {
536 .driver = {
537 .name = "gpio-adnp",
538 .of_match_table = adnp_of_match,
539 },
540 .probe = adnp_i2c_probe,
541 .id_table = adnp_i2c_id,
542};
543module_i2c_driver(adnp_i2c_driver);
544
545MODULE_DESCRIPTION("Avionic Design N-bit GPIO expander");
546MODULE_AUTHOR("Thierry Reding <thierry.reding@avionic-design.de>");
547MODULE_LICENSE("GPL");