Loading...
1// SPDX-License-Identifier: GPL-2.0
2/dts-v1/;
3
4#include <dt-bindings/interrupt-controller/arm-gic.h>
5#include <dt-bindings/clock/qcom,gcc-msm8960.h>
6#include <dt-bindings/clock/qcom,lcc-msm8960.h>
7#include <dt-bindings/mfd/qcom-rpm.h>
8#include <dt-bindings/soc/qcom,gsbi.h>
9
10/ {
11 #address-cells = <1>;
12 #size-cells = <1>;
13 model = "Qualcomm MSM8960";
14 compatible = "qcom,msm8960";
15 interrupt-parent = <&intc>;
16
17 cpus {
18 #address-cells = <1>;
19 #size-cells = <0>;
20 interrupts = <GIC_PPI 14 0x304>;
21
22 cpu@0 {
23 compatible = "qcom,krait";
24 enable-method = "qcom,kpss-acc-v1";
25 device_type = "cpu";
26 reg = <0>;
27 next-level-cache = <&L2>;
28 qcom,acc = <&acc0>;
29 qcom,saw = <&saw0>;
30 };
31
32 cpu@1 {
33 compatible = "qcom,krait";
34 enable-method = "qcom,kpss-acc-v1";
35 device_type = "cpu";
36 reg = <1>;
37 next-level-cache = <&L2>;
38 qcom,acc = <&acc1>;
39 qcom,saw = <&saw1>;
40 };
41
42 L2: l2-cache {
43 compatible = "cache";
44 cache-level = <2>;
45 };
46 };
47
48 memory {
49 device_type = "memory";
50 reg = <0x0 0x0>;
51 };
52
53 cpu-pmu {
54 compatible = "qcom,krait-pmu";
55 interrupts = <GIC_PPI 10 0x304>;
56 qcom,no-pc-write;
57 };
58
59 clocks {
60 cxo_board: cxo_board {
61 compatible = "fixed-clock";
62 #clock-cells = <0>;
63 clock-frequency = <19200000>;
64 clock-output-names = "cxo_board";
65 };
66
67 pxo_board: pxo_board {
68 compatible = "fixed-clock";
69 #clock-cells = <0>;
70 clock-frequency = <27000000>;
71 clock-output-names = "pxo_board";
72 };
73
74 sleep_clk {
75 compatible = "fixed-clock";
76 #clock-cells = <0>;
77 clock-frequency = <32768>;
78 clock-output-names = "sleep_clk";
79 };
80 };
81
82 /* Temporary fixed regulator */
83 vsdcc_fixed: vsdcc-regulator {
84 compatible = "regulator-fixed";
85 regulator-name = "SDCC Power";
86 regulator-min-microvolt = <2700000>;
87 regulator-max-microvolt = <2700000>;
88 regulator-always-on;
89 };
90
91 soc: soc {
92 #address-cells = <1>;
93 #size-cells = <1>;
94 ranges;
95 compatible = "simple-bus";
96
97 intc: interrupt-controller@2000000 {
98 compatible = "qcom,msm-qgic2";
99 interrupt-controller;
100 #interrupt-cells = <3>;
101 reg = <0x02000000 0x1000>,
102 <0x02002000 0x1000>;
103 };
104
105 timer@200a000 {
106 compatible = "qcom,kpss-timer",
107 "qcom,kpss-wdt-msm8960", "qcom,msm-timer";
108 interrupts = <GIC_PPI 1 0x301>,
109 <GIC_PPI 2 0x301>,
110 <GIC_PPI 3 0x301>;
111 reg = <0x0200a000 0x100>;
112 clock-frequency = <27000000>,
113 <32768>;
114 cpu-offset = <0x80000>;
115 };
116
117 msmgpio: pinctrl@800000 {
118 compatible = "qcom,msm8960-pinctrl";
119 gpio-controller;
120 gpio-ranges = <&msmgpio 0 0 152>;
121 #gpio-cells = <2>;
122 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
123 interrupt-controller;
124 #interrupt-cells = <2>;
125 reg = <0x800000 0x4000>;
126 };
127
128 gcc: clock-controller@900000 {
129 compatible = "qcom,gcc-msm8960";
130 #clock-cells = <1>;
131 #power-domain-cells = <1>;
132 #reset-cells = <1>;
133 reg = <0x900000 0x4000>;
134 clocks = <&cxo_board>,
135 <&pxo_board>,
136 <&lcc PLL4>;
137 clock-names = "cxo", "pxo", "pll4";
138 };
139
140 lcc: clock-controller@28000000 {
141 compatible = "qcom,lcc-msm8960";
142 reg = <0x28000000 0x1000>;
143 #clock-cells = <1>;
144 #reset-cells = <1>;
145 clocks = <&pxo_board>,
146 <&gcc PLL4_VOTE>,
147 <0>,
148 <0>, <0>,
149 <0>, <0>,
150 <0>;
151 clock-names = "pxo",
152 "pll4_vote",
153 "mi2s_codec_clk",
154 "codec_i2s_mic_codec_clk",
155 "spare_i2s_mic_codec_clk",
156 "codec_i2s_spkr_codec_clk",
157 "spare_i2s_spkr_codec_clk",
158 "pcm_codec_clk";
159 };
160
161 clock-controller@4000000 {
162 compatible = "qcom,mmcc-msm8960";
163 reg = <0x4000000 0x1000>;
164 #clock-cells = <1>;
165 #power-domain-cells = <1>;
166 #reset-cells = <1>;
167 clocks = <&pxo_board>,
168 <&gcc PLL3>,
169 <&gcc PLL8_VOTE>,
170 <0>,
171 <0>,
172 <0>,
173 <0>,
174 <0>;
175 clock-names = "pxo",
176 "pll3",
177 "pll8_vote",
178 "dsi1pll",
179 "dsi1pllbyte",
180 "dsi2pll",
181 "dsi2pllbyte",
182 "hdmipll";
183 };
184
185 l2cc: clock-controller@2011000 {
186 compatible = "qcom,kpss-gcc", "syscon";
187 reg = <0x2011000 0x1000>;
188 };
189
190 rpm: rpm@108000 {
191 compatible = "qcom,rpm-msm8960";
192 reg = <0x108000 0x1000>;
193 qcom,ipc = <&l2cc 0x8 2>;
194
195 interrupts = <GIC_SPI 19 IRQ_TYPE_EDGE_RISING>,
196 <GIC_SPI 21 IRQ_TYPE_EDGE_RISING>,
197 <GIC_SPI 22 IRQ_TYPE_EDGE_RISING>;
198 interrupt-names = "ack", "err", "wakeup";
199
200 regulators {
201 compatible = "qcom,rpm-pm8921-regulators";
202 };
203 };
204
205 acc0: clock-controller@2088000 {
206 compatible = "qcom,kpss-acc-v1";
207 reg = <0x02088000 0x1000>, <0x02008000 0x1000>;
208 };
209
210 acc1: clock-controller@2098000 {
211 compatible = "qcom,kpss-acc-v1";
212 reg = <0x02098000 0x1000>, <0x02008000 0x1000>;
213 };
214
215 saw0: regulator@2089000 {
216 compatible = "qcom,saw2";
217 reg = <0x02089000 0x1000>, <0x02009000 0x1000>;
218 regulator;
219 };
220
221 saw1: regulator@2099000 {
222 compatible = "qcom,saw2";
223 reg = <0x02099000 0x1000>, <0x02009000 0x1000>;
224 regulator;
225 };
226
227 gsbi5: gsbi@16400000 {
228 compatible = "qcom,gsbi-v1.0.0";
229 cell-index = <5>;
230 reg = <0x16400000 0x100>;
231 clocks = <&gcc GSBI5_H_CLK>;
232 clock-names = "iface";
233 #address-cells = <1>;
234 #size-cells = <1>;
235 ranges;
236
237 syscon-tcsr = <&tcsr>;
238
239 gsbi5_serial: serial@16440000 {
240 compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm";
241 reg = <0x16440000 0x1000>,
242 <0x16400000 0x1000>;
243 interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
244 clocks = <&gcc GSBI5_UART_CLK>, <&gcc GSBI5_H_CLK>;
245 clock-names = "core", "iface";
246 status = "disabled";
247 };
248 };
249
250 ssbi@500000 {
251 compatible = "qcom,ssbi";
252 reg = <0x500000 0x1000>;
253 qcom,controller-type = "pmic-arbiter";
254
255 pmicintc: pmic {
256 compatible = "qcom,pm8921";
257 interrupt-parent = <&msmgpio>;
258 interrupts = <104 IRQ_TYPE_LEVEL_LOW>;
259 #interrupt-cells = <2>;
260 interrupt-controller;
261 #address-cells = <1>;
262 #size-cells = <0>;
263
264 pwrkey@1c {
265 compatible = "qcom,pm8921-pwrkey";
266 reg = <0x1c>;
267 interrupt-parent = <&pmicintc>;
268 interrupts = <50 IRQ_TYPE_EDGE_RISING>,
269 <51 IRQ_TYPE_EDGE_RISING>;
270 debounce = <15625>;
271 pull-up;
272 };
273
274 keypad@148 {
275 compatible = "qcom,pm8921-keypad";
276 reg = <0x148>;
277 interrupt-parent = <&pmicintc>;
278 interrupts = <74 IRQ_TYPE_EDGE_RISING>,
279 <75 IRQ_TYPE_EDGE_RISING>;
280 debounce = <15>;
281 scan-delay = <32>;
282 row-hold = <91500>;
283 };
284
285 rtc@11d {
286 compatible = "qcom,pm8921-rtc";
287 interrupt-parent = <&pmicintc>;
288 interrupts = <39 IRQ_TYPE_EDGE_RISING>;
289 reg = <0x11d>;
290 allow-set-time;
291 };
292 };
293 };
294
295 rng@1a500000 {
296 compatible = "qcom,prng";
297 reg = <0x1a500000 0x200>;
298 clocks = <&gcc PRNG_CLK>;
299 clock-names = "core";
300 };
301
302 sdcc3: mmc@12180000 {
303 compatible = "arm,pl18x", "arm,primecell";
304 arm,primecell-periphid = <0x00051180>;
305 status = "disabled";
306 reg = <0x12180000 0x8000>;
307 interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
308 clocks = <&gcc SDC3_CLK>, <&gcc SDC3_H_CLK>;
309 clock-names = "mclk", "apb_pclk";
310 bus-width = <4>;
311 cap-sd-highspeed;
312 cap-mmc-highspeed;
313 max-frequency = <192000000>;
314 no-1-8-v;
315 vmmc-supply = <&vsdcc_fixed>;
316 };
317
318 sdcc1: mmc@12400000 {
319 status = "disabled";
320 compatible = "arm,pl18x", "arm,primecell";
321 arm,primecell-periphid = <0x00051180>;
322 reg = <0x12400000 0x8000>;
323 interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>;
324 clocks = <&gcc SDC1_CLK>, <&gcc SDC1_H_CLK>;
325 clock-names = "mclk", "apb_pclk";
326 bus-width = <8>;
327 max-frequency = <96000000>;
328 non-removable;
329 cap-sd-highspeed;
330 cap-mmc-highspeed;
331 vmmc-supply = <&vsdcc_fixed>;
332 };
333
334 tcsr: syscon@1a400000 {
335 compatible = "qcom,tcsr-msm8960", "syscon";
336 reg = <0x1a400000 0x100>;
337 };
338
339 gsbi1: gsbi@16000000 {
340 compatible = "qcom,gsbi-v1.0.0";
341 cell-index = <1>;
342 reg = <0x16000000 0x100>;
343 clocks = <&gcc GSBI1_H_CLK>;
344 clock-names = "iface";
345 #address-cells = <1>;
346 #size-cells = <1>;
347 ranges;
348
349 gsbi1_spi: spi@16080000 {
350 compatible = "qcom,spi-qup-v1.1.1";
351 #address-cells = <1>;
352 #size-cells = <0>;
353 reg = <0x16080000 0x1000>;
354 interrupts = <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>;
355 spi-max-frequency = <24000000>;
356 cs-gpios = <&msmgpio 8 0>;
357
358 clocks = <&gcc GSBI1_QUP_CLK>, <&gcc GSBI1_H_CLK>;
359 clock-names = "core", "iface";
360 status = "disabled";
361 };
362 };
363 };
364};
1/dts-v1/;
2
3/include/ "skeleton.dtsi"
4
5#include <dt-bindings/interrupt-controller/arm-gic.h>
6#include <dt-bindings/clock/qcom,gcc-msm8960.h>
7#include <dt-bindings/mfd/qcom-rpm.h>
8#include <dt-bindings/soc/qcom,gsbi.h>
9
10/ {
11 model = "Qualcomm MSM8960";
12 compatible = "qcom,msm8960";
13 interrupt-parent = <&intc>;
14
15 cpus {
16 #address-cells = <1>;
17 #size-cells = <0>;
18 interrupts = <1 14 0x304>;
19
20 cpu@0 {
21 compatible = "qcom,krait";
22 enable-method = "qcom,kpss-acc-v1";
23 device_type = "cpu";
24 reg = <0>;
25 next-level-cache = <&L2>;
26 qcom,acc = <&acc0>;
27 qcom,saw = <&saw0>;
28 };
29
30 cpu@1 {
31 compatible = "qcom,krait";
32 enable-method = "qcom,kpss-acc-v1";
33 device_type = "cpu";
34 reg = <1>;
35 next-level-cache = <&L2>;
36 qcom,acc = <&acc1>;
37 qcom,saw = <&saw1>;
38 };
39
40 L2: l2-cache {
41 compatible = "cache";
42 cache-level = <2>;
43 };
44 };
45
46 cpu-pmu {
47 compatible = "qcom,krait-pmu";
48 interrupts = <1 10 0x304>;
49 qcom,no-pc-write;
50 };
51
52 clocks {
53 cxo_board {
54 compatible = "fixed-clock";
55 #clock-cells = <0>;
56 clock-frequency = <19200000>;
57 clock-output-names = "cxo_board";
58 };
59
60 pxo_board {
61 compatible = "fixed-clock";
62 #clock-cells = <0>;
63 clock-frequency = <27000000>;
64 clock-output-names = "pxo_board";
65 };
66
67 sleep_clk {
68 compatible = "fixed-clock";
69 #clock-cells = <0>;
70 clock-frequency = <32768>;
71 clock-output-names = "sleep_clk";
72 };
73 };
74
75 soc: soc {
76 #address-cells = <1>;
77 #size-cells = <1>;
78 ranges;
79 compatible = "simple-bus";
80
81 intc: interrupt-controller@2000000 {
82 compatible = "qcom,msm-qgic2";
83 interrupt-controller;
84 #interrupt-cells = <3>;
85 reg = <0x02000000 0x1000>,
86 <0x02002000 0x1000>;
87 };
88
89 timer@200a000 {
90 compatible = "qcom,kpss-timer", "qcom,msm-timer";
91 interrupts = <1 1 0x301>,
92 <1 2 0x301>,
93 <1 3 0x301>;
94 reg = <0x0200a000 0x100>;
95 clock-frequency = <27000000>,
96 <32768>;
97 cpu-offset = <0x80000>;
98 };
99
100 msmgpio: pinctrl@800000 {
101 compatible = "qcom,msm8960-pinctrl";
102 gpio-controller;
103 #gpio-cells = <2>;
104 interrupts = <0 16 0x4>;
105 interrupt-controller;
106 #interrupt-cells = <2>;
107 reg = <0x800000 0x4000>;
108 };
109
110 gcc: clock-controller@900000 {
111 compatible = "qcom,gcc-msm8960";
112 #clock-cells = <1>;
113 #reset-cells = <1>;
114 reg = <0x900000 0x4000>;
115 };
116
117 lcc: clock-controller@28000000 {
118 compatible = "qcom,lcc-msm8960";
119 reg = <0x28000000 0x1000>;
120 #clock-cells = <1>;
121 #reset-cells = <1>;
122 };
123
124 clock-controller@4000000 {
125 compatible = "qcom,mmcc-msm8960";
126 reg = <0x4000000 0x1000>;
127 #clock-cells = <1>;
128 #reset-cells = <1>;
129 };
130
131 l2cc: clock-controller@2011000 {
132 compatible = "syscon";
133 reg = <0x2011000 0x1000>;
134 };
135
136 rpm@108000 {
137 compatible = "qcom,rpm-msm8960";
138 reg = <0x108000 0x1000>;
139 qcom,ipc = <&l2cc 0x8 2>;
140
141 interrupts = <0 19 0>, <0 21 0>, <0 22 0>;
142 interrupt-names = "ack", "err", "wakeup";
143
144 regulators {
145 compatible = "qcom,rpm-pm8921-regulators";
146 };
147 };
148
149 acc0: clock-controller@2088000 {
150 compatible = "qcom,kpss-acc-v1";
151 reg = <0x02088000 0x1000>, <0x02008000 0x1000>;
152 };
153
154 acc1: clock-controller@2098000 {
155 compatible = "qcom,kpss-acc-v1";
156 reg = <0x02098000 0x1000>, <0x02008000 0x1000>;
157 };
158
159 saw0: regulator@2089000 {
160 compatible = "qcom,saw2";
161 reg = <0x02089000 0x1000>, <0x02009000 0x1000>;
162 regulator;
163 };
164
165 saw1: regulator@2099000 {
166 compatible = "qcom,saw2";
167 reg = <0x02099000 0x1000>, <0x02009000 0x1000>;
168 regulator;
169 };
170
171 gsbi5: gsbi@16400000 {
172 compatible = "qcom,gsbi-v1.0.0";
173 cell-index = <5>;
174 reg = <0x16400000 0x100>;
175 clocks = <&gcc GSBI5_H_CLK>;
176 clock-names = "iface";
177 #address-cells = <1>;
178 #size-cells = <1>;
179 ranges;
180
181 syscon-tcsr = <&tcsr>;
182
183 gsbi5_serial: serial@16440000 {
184 compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm";
185 reg = <0x16440000 0x1000>,
186 <0x16400000 0x1000>;
187 interrupts = <0 154 0x0>;
188 clocks = <&gcc GSBI5_UART_CLK>, <&gcc GSBI5_H_CLK>;
189 clock-names = "core", "iface";
190 status = "disabled";
191 };
192 };
193
194 qcom,ssbi@500000 {
195 compatible = "qcom,ssbi";
196 reg = <0x500000 0x1000>;
197 qcom,controller-type = "pmic-arbiter";
198
199 pmicintc: pmic@0 {
200 compatible = "qcom,pm8921";
201 interrupt-parent = <&msmgpio>;
202 interrupts = <104 8>;
203 #interrupt-cells = <2>;
204 interrupt-controller;
205 #address-cells = <1>;
206 #size-cells = <0>;
207
208 pwrkey@1c {
209 compatible = "qcom,pm8921-pwrkey";
210 reg = <0x1c>;
211 interrupt-parent = <&pmicintc>;
212 interrupts = <50 1>, <51 1>;
213 debounce = <15625>;
214 pull-up;
215 };
216
217 keypad@148 {
218 compatible = "qcom,pm8921-keypad";
219 reg = <0x148>;
220 interrupt-parent = <&pmicintc>;
221 interrupts = <74 1>, <75 1>;
222 debounce = <15>;
223 scan-delay = <32>;
224 row-hold = <91500>;
225 };
226
227 rtc@11d {
228 compatible = "qcom,pm8921-rtc";
229 interrupt-parent = <&pmicintc>;
230 interrupts = <39 1>;
231 reg = <0x11d>;
232 allow-set-time;
233 };
234 };
235 };
236
237 rng@1a500000 {
238 compatible = "qcom,prng";
239 reg = <0x1a500000 0x200>;
240 clocks = <&gcc PRNG_CLK>;
241 clock-names = "core";
242 };
243
244 /* Temporary fixed regulator */
245 vsdcc_fixed: vsdcc-regulator {
246 compatible = "regulator-fixed";
247 regulator-name = "SDCC Power";
248 regulator-min-microvolt = <2700000>;
249 regulator-max-microvolt = <2700000>;
250 regulator-always-on;
251 };
252
253 amba {
254 compatible = "simple-bus";
255 #address-cells = <1>;
256 #size-cells = <1>;
257 ranges;
258 sdcc1: sdcc@12400000 {
259 status = "disabled";
260 compatible = "arm,pl18x", "arm,primecell";
261 arm,primecell-periphid = <0x00051180>;
262 reg = <0x12400000 0x8000>;
263 interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>;
264 interrupt-names = "cmd_irq";
265 clocks = <&gcc SDC1_CLK>, <&gcc SDC1_H_CLK>;
266 clock-names = "mclk", "apb_pclk";
267 bus-width = <8>;
268 max-frequency = <96000000>;
269 non-removable;
270 cap-sd-highspeed;
271 cap-mmc-highspeed;
272 vmmc-supply = <&vsdcc_fixed>;
273 };
274
275 sdcc3: sdcc@12180000 {
276 compatible = "arm,pl18x", "arm,primecell";
277 arm,primecell-periphid = <0x00051180>;
278 status = "disabled";
279 reg = <0x12180000 0x8000>;
280 interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
281 interrupt-names = "cmd_irq";
282 clocks = <&gcc SDC3_CLK>, <&gcc SDC3_H_CLK>;
283 clock-names = "mclk", "apb_pclk";
284 bus-width = <4>;
285 cap-sd-highspeed;
286 cap-mmc-highspeed;
287 max-frequency = <192000000>;
288 no-1-8-v;
289 vmmc-supply = <&vsdcc_fixed>;
290 };
291 };
292
293 tcsr: syscon@1a400000 {
294 compatible = "qcom,tcsr-msm8960", "syscon";
295 reg = <0x1a400000 0x100>;
296 };
297
298 gsbi@16000000 {
299 compatible = "qcom,gsbi-v1.0.0";
300 cell-index = <1>;
301 reg = <0x16000000 0x100>;
302 clocks = <&gcc GSBI1_H_CLK>;
303 clock-names = "iface";
304 #address-cells = <1>;
305 #size-cells = <1>;
306 ranges;
307
308 spi@16080000 {
309 compatible = "qcom,spi-qup-v1.1.1";
310 #address-cells = <1>;
311 #size-cells = <0>;
312 reg = <0x16080000 0x1000>;
313 interrupts = <0 147 0>;
314 spi-max-frequency = <24000000>;
315 cs-gpios = <&msmgpio 8 0>;
316
317 clocks = <&gcc GSBI1_QUP_CLK>, <&gcc GSBI1_H_CLK>;
318 clock-names = "core", "iface";
319 status = "disabled";
320 };
321 };
322 };
323};